blob: 364db908c191b6d01e8c6d2fb1ae85db7f925a35 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +0300259static void
260intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300261
Ville Syrjälä773538e82014-09-04 14:54:56 +0300262static void pps_lock(struct intel_dp *intel_dp)
263{
264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
265 struct intel_encoder *encoder = &intel_dig_port->base;
266 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100267 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268 enum intel_display_power_domain power_domain;
269
270 /*
271 * See vlv_power_sequencer_reset() why we need
272 * a power domain reference here.
273 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100274 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300275 intel_display_power_get(dev_priv, power_domain);
276
277 mutex_lock(&dev_priv->pps_mutex);
278}
279
280static void pps_unlock(struct intel_dp *intel_dp)
281{
282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
283 struct intel_encoder *encoder = &intel_dig_port->base;
284 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100285 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300286 enum intel_display_power_domain power_domain;
287
288 mutex_unlock(&dev_priv->pps_mutex);
289
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100290 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300291 intel_display_power_put(dev_priv, power_domain);
292}
293
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300294static void
295vlv_power_sequencer_kick(struct intel_dp *intel_dp)
296{
297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
298 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100299 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300301 bool pll_enabled, release_cl_override = false;
302 enum dpio_phy phy = DPIO_PHY(pipe);
303 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300304 uint32_t DP;
305
306 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
307 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
308 pipe_name(pipe), port_name(intel_dig_port->port)))
309 return;
310
311 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
312 pipe_name(pipe), port_name(intel_dig_port->port));
313
314 /* Preserve the BIOS-computed detected bit. This is
315 * supposed to be read-only.
316 */
317 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
318 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
319 DP |= DP_PORT_WIDTH(1);
320 DP |= DP_LINK_TRAIN_PAT_1;
321
322 if (IS_CHERRYVIEW(dev))
323 DP |= DP_PIPE_SELECT_CHV(pipe);
324 else if (pipe == PIPE_B)
325 DP |= DP_PIPEB_SELECT;
326
Ville Syrjäläd288f652014-10-28 13:20:22 +0200327 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
328
329 /*
330 * The DPLL for the pipe must be enabled for this to work.
331 * So enable temporarily it if it's not already enabled.
332 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300333 if (!pll_enabled) {
334 release_cl_override = IS_CHERRYVIEW(dev) &&
335 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
336
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000337 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
338 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
339 DRM_ERROR("Failed to force on pll for pipe %c!\n",
340 pipe_name(pipe));
341 return;
342 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300343 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200344
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300345 /*
346 * Similar magic as in intel_dp_enable_port().
347 * We _must_ do this port enable + disable trick
348 * to make this power seqeuencer lock onto the port.
349 * Otherwise even VDD force bit won't work.
350 */
351 I915_WRITE(intel_dp->output_reg, DP);
352 POSTING_READ(intel_dp->output_reg);
353
354 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
355 POSTING_READ(intel_dp->output_reg);
356
357 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
358 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362
363 if (release_cl_override)
364 chv_phy_powergate_ch(dev_priv, phy, ch, false);
365 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300366}
367
Jani Nikulabf13e812013-09-06 07:40:05 +0300368static enum pipe
369vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
370{
371 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300372 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100373 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300374 struct intel_encoder *encoder;
375 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300376 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300377
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300378 lockdep_assert_held(&dev_priv->pps_mutex);
379
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300380 /* We should never land here with regular DP ports */
381 WARN_ON(!is_edp(intel_dp));
382
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300383 if (intel_dp->pps_pipe != INVALID_PIPE)
384 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300385
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300386 /*
387 * We don't have power sequencer currently.
388 * Pick one that's not used by other ports.
389 */
Jani Nikula19c80542015-12-16 12:48:16 +0200390 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300391 struct intel_dp *tmp;
392
393 if (encoder->type != INTEL_OUTPUT_EDP)
394 continue;
395
396 tmp = enc_to_intel_dp(&encoder->base);
397
398 if (tmp->pps_pipe != INVALID_PIPE)
399 pipes &= ~(1 << tmp->pps_pipe);
400 }
401
402 /*
403 * Didn't find one. This should not happen since there
404 * are two power sequencers and up to two eDP ports.
405 */
406 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300407 pipe = PIPE_A;
408 else
409 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300411 vlv_steal_power_sequencer(dev, pipe);
412 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
414 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
415 pipe_name(intel_dp->pps_pipe),
416 port_name(intel_dig_port->port));
417
418 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300419 intel_dp_init_panel_power_sequencer(dev, intel_dp);
420 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300421
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300422 /*
423 * Even vdd force doesn't work until we've made
424 * the power sequencer lock in on the port.
425 */
426 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
428 return intel_dp->pps_pipe;
429}
430
Imre Deak78597992016-06-16 16:37:20 +0300431static int
432bxt_power_sequencer_idx(struct intel_dp *intel_dp)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100436 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak78597992016-06-16 16:37:20 +0300437
438 lockdep_assert_held(&dev_priv->pps_mutex);
439
440 /* We should never land here with regular DP ports */
441 WARN_ON(!is_edp(intel_dp));
442
443 /*
444 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
445 * mapping needs to be retrieved from VBT, for now just hard-code to
446 * use instance #0 always.
447 */
448 if (!intel_dp->pps_reset)
449 return 0;
450
451 intel_dp->pps_reset = false;
452
453 /*
454 * Only the HW needs to be reprogrammed, the SW state is fixed and
455 * has been setup during connector init.
456 */
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
458
459 return 0;
460}
461
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300462typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
463 enum pipe pipe);
464
465static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
Imre Deak44cb7342016-08-10 14:07:29 +0300468 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469}
470
471static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
Imre Deak44cb7342016-08-10 14:07:29 +0300474 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300475}
476
477static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
478 enum pipe pipe)
479{
480 return true;
481}
482
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
485 enum port port,
486 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487{
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 enum pipe pipe;
489
Jani Nikulabf13e812013-09-06 07:40:05 +0300490 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300491 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300492 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300493
494 if (port_sel != PANEL_PORT_SELECT_VLV(port))
495 continue;
496
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300497 if (!pipe_check(dev_priv, pipe))
498 continue;
499
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300501 }
502
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300503 return INVALID_PIPE;
504}
505
506static void
507vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
508{
509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
510 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100511 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300512 enum port port = intel_dig_port->port;
513
514 lockdep_assert_held(&dev_priv->pps_mutex);
515
516 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300517 /* first pick one where the panel is on */
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_has_pp_on);
520 /* didn't find one? pick one where vdd is on */
521 if (intel_dp->pps_pipe == INVALID_PIPE)
522 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
523 vlv_pipe_has_vdd_on);
524 /* didn't find one? pick one with just the correct port */
525 if (intel_dp->pps_pipe == INVALID_PIPE)
526 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
527 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300528
529 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
530 if (intel_dp->pps_pipe == INVALID_PIPE) {
531 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
532 port_name(port));
533 return;
534 }
535
536 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
537 port_name(port), pipe_name(intel_dp->pps_pipe));
538
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300539 intel_dp_init_panel_power_sequencer(dev, intel_dp);
540 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Imre Deak78597992016-06-16 16:37:20 +0300543void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300544{
Chris Wilson91c8a322016-07-05 10:40:23 +0100545 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300546 struct intel_encoder *encoder;
547
Imre Deak78597992016-06-16 16:37:20 +0300548 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
549 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300550 return;
551
552 /*
553 * We can't grab pps_mutex here due to deadlock with power_domain
554 * mutex when power_domain functions are called while holding pps_mutex.
555 * That also means that in order to use pps_pipe the code needs to
556 * hold both a power domain reference and pps_mutex, and the power domain
557 * reference get/put must be done while _not_ holding pps_mutex.
558 * pps_{lock,unlock}() do these steps in the correct order, so one
559 * should use them always.
560 */
561
Jani Nikula19c80542015-12-16 12:48:16 +0200562 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 struct intel_dp *intel_dp;
564
565 if (encoder->type != INTEL_OUTPUT_EDP)
566 continue;
567
568 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300569 if (IS_BROXTON(dev))
570 intel_dp->pps_reset = true;
571 else
572 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300573 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300574}
575
Imre Deak8e8232d2016-06-16 16:37:21 +0300576struct pps_registers {
577 i915_reg_t pp_ctrl;
578 i915_reg_t pp_stat;
579 i915_reg_t pp_on;
580 i915_reg_t pp_off;
581 i915_reg_t pp_div;
582};
583
584static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
585 struct intel_dp *intel_dp,
586 struct pps_registers *regs)
587{
Imre Deak44cb7342016-08-10 14:07:29 +0300588 int pps_idx = 0;
589
Imre Deak8e8232d2016-06-16 16:37:21 +0300590 memset(regs, 0, sizeof(*regs));
591
Imre Deak44cb7342016-08-10 14:07:29 +0300592 if (IS_BROXTON(dev_priv))
593 pps_idx = bxt_power_sequencer_idx(intel_dp);
594 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
595 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300596
Imre Deak44cb7342016-08-10 14:07:29 +0300597 regs->pp_ctrl = PP_CONTROL(pps_idx);
598 regs->pp_stat = PP_STATUS(pps_idx);
599 regs->pp_on = PP_ON_DELAYS(pps_idx);
600 regs->pp_off = PP_OFF_DELAYS(pps_idx);
601 if (!IS_BROXTON(dev_priv))
602 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300603}
604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605static i915_reg_t
606_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300607{
Imre Deak8e8232d2016-06-16 16:37:21 +0300608 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300609
Imre Deak8e8232d2016-06-16 16:37:21 +0300610 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
611 &regs);
612
613 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300614}
615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200616static i915_reg_t
617_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300618{
Imre Deak8e8232d2016-06-16 16:37:21 +0300619 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300620
Imre Deak8e8232d2016-06-16 16:37:21 +0300621 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
622 &regs);
623
624 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300625}
626
Clint Taylor01527b32014-07-07 13:01:46 -0700627/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
628 This function only applicable when panel PM state is not to be tracked */
629static int edp_notify_handler(struct notifier_block *this, unsigned long code,
630 void *unused)
631{
632 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
633 edp_notifier);
634 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100635 struct drm_i915_private *dev_priv = to_i915(dev);
Clint Taylor01527b32014-07-07 13:01:46 -0700636
637 if (!is_edp(intel_dp) || code != SYS_RESTART)
638 return 0;
639
Ville Syrjälä773538e82014-09-04 14:54:56 +0300640 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300641
Wayne Boyer666a4532015-12-09 12:29:35 -0800642 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300643 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200644 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300645 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300646
Imre Deak44cb7342016-08-10 14:07:29 +0300647 pp_ctrl_reg = PP_CONTROL(pipe);
648 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700649 pp_div = I915_READ(pp_div_reg);
650 pp_div &= PP_REFERENCE_DIVIDER_MASK;
651
652 /* 0x1F write to PP_DIV_REG sets max cycle delay */
653 I915_WRITE(pp_div_reg, pp_div | 0x1F);
654 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
655 msleep(intel_dp->panel_power_cycle_delay);
656 }
657
Ville Syrjälä773538e82014-09-04 14:54:56 +0300658 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300659
Clint Taylor01527b32014-07-07 13:01:46 -0700660 return 0;
661}
662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700664{
Paulo Zanoni30add222012-10-26 19:05:45 -0200665 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100666 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700667
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300668 lockdep_assert_held(&dev_priv->pps_mutex);
669
Wayne Boyer666a4532015-12-09 12:29:35 -0800670 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300671 intel_dp->pps_pipe == INVALID_PIPE)
672 return false;
673
Jani Nikulabf13e812013-09-06 07:40:05 +0300674 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700675}
676
Daniel Vetter4be73782014-01-17 14:39:48 +0100677static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700678{
Paulo Zanoni30add222012-10-26 19:05:45 -0200679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100680 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700681
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300682 lockdep_assert_held(&dev_priv->pps_mutex);
683
Wayne Boyer666a4532015-12-09 12:29:35 -0800684 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300685 intel_dp->pps_pipe == INVALID_PIPE)
686 return false;
687
Ville Syrjälä773538e82014-09-04 14:54:56 +0300688 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700689}
690
Keith Packard9b984da2011-09-19 13:54:47 -0700691static void
692intel_dp_check_edp(struct intel_dp *intel_dp)
693{
Paulo Zanoni30add222012-10-26 19:05:45 -0200694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100695 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700696
Keith Packard9b984da2011-09-19 13:54:47 -0700697 if (!is_edp(intel_dp))
698 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700699
Daniel Vetter4be73782014-01-17 14:39:48 +0100700 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700701 WARN(1, "eDP powered off while attempting aux channel communication.\n");
702 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300703 I915_READ(_pp_stat_reg(intel_dp)),
704 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700705 }
706}
707
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100708static uint32_t
709intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
710{
711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
712 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200714 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715 uint32_t status;
716 bool done;
717
Daniel Vetteref04f002012-12-01 21:03:59 +0100718#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100719 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300720 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300721 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 else
Imre Deak713a6b62016-06-28 13:37:33 +0300723 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100724 if (!done)
725 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
726 has_aux_irq);
727#undef C
728
729 return status;
730}
731
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200732static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000733{
734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200735 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000736
Ville Syrjäläa457f542016-03-02 17:22:17 +0200737 if (index)
738 return 0;
739
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740 /*
741 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200742 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000745}
746
747static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
748{
749 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200750 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000751
752 if (index)
753 return 0;
754
Ville Syrjäläa457f542016-03-02 17:22:17 +0200755 /*
756 * The clock divider is based off the cdclk or PCH rawclk, and would
757 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
758 * divide by 2000 and use that
759 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200760 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200761 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200762 else
763 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000764}
765
766static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300767{
768 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200769 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300770
Ville Syrjäläa457f542016-03-02 17:22:17 +0200771 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300772 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100773 switch (index) {
774 case 0: return 63;
775 case 1: return 72;
776 default: return 0;
777 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300778 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200779
780 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300781}
782
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000783static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
784{
785 /*
786 * SKL doesn't need us to program the AUX clock divider (Hardware will
787 * derive the clock from CDCLK automatically). We still implement the
788 * get_aux_clock_divider vfunc to plug-in into the existing code.
789 */
790 return index ? 0 : 1;
791}
792
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200793static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
794 bool has_aux_irq,
795 int send_bytes,
796 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797{
798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
799 struct drm_device *dev = intel_dig_port->base.base.dev;
800 uint32_t precharge, timeout;
801
802 if (IS_GEN6(dev))
803 precharge = 3;
804 else
805 precharge = 5;
806
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200807 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
809 else
810 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
811
812 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000813 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000814 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000815 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000816 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000817 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000818 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
819 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821}
822
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000823static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
824 bool has_aux_irq,
825 int send_bytes,
826 uint32_t unused)
827{
828 return DP_AUX_CH_CTL_SEND_BUSY |
829 DP_AUX_CH_CTL_DONE |
830 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
831 DP_AUX_CH_CTL_TIME_OUT_ERROR |
832 DP_AUX_CH_CTL_TIME_OUT_1600us |
833 DP_AUX_CH_CTL_RECEIVE_ERROR |
834 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200835 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000836 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
837}
838
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100840intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200841 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842 uint8_t *recv, int recv_size)
843{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200844 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
845 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100846 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200847 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100848 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000851 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100852 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200853 bool vdd;
854
Ville Syrjälä773538e82014-09-04 14:54:56 +0300855 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300856
Ville Syrjälä72c35002014-08-18 22:16:00 +0300857 /*
858 * We will be called with VDD already enabled for dpcd/edid/oui reads.
859 * In such cases we want to leave VDD enabled and it's up to upper layers
860 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
861 * ourselves.
862 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300863 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100864
865 /* dp aux is extremely sensitive to irq latency, hence request the
866 * lowest possible wakeup latency and so prevent the cpu from going into
867 * deep sleep states.
868 */
869 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Keith Packard9b984da2011-09-19 13:54:47 -0700871 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800872
Jesse Barnes11bee432011-08-01 15:02:20 -0700873 /* Try to wait for any previous AUX channel activity */
874 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100875 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700876 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
877 break;
878 msleep(1);
879 }
880
881 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300882 static u32 last_status = -1;
883 const u32 status = I915_READ(ch_ctl);
884
885 if (status != last_status) {
886 WARN(1, "dp_aux_ch not started status 0x%08x\n",
887 status);
888 last_status = status;
889 }
890
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100893 }
894
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300895 /* Only 5 data registers! */
896 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
897 ret = -E2BIG;
898 goto out;
899 }
900
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000901 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000902 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
903 has_aux_irq,
904 send_bytes,
905 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000906
Chris Wilsonbc866252013-07-21 16:00:03 +0100907 /* Must try at least 3 times according to DP spec */
908 for (try = 0; try < 5; try++) {
909 /* Load the send data into the aux channel data registers */
910 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200911 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800912 intel_dp_pack_aux(send + i,
913 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400914
Chris Wilsonbc866252013-07-21 16:00:03 +0100915 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000916 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100917
Chris Wilsonbc866252013-07-21 16:00:03 +0100918 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400919
Chris Wilsonbc866252013-07-21 16:00:03 +0100920 /* Clear done status and any errors */
921 I915_WRITE(ch_ctl,
922 status |
923 DP_AUX_CH_CTL_DONE |
924 DP_AUX_CH_CTL_TIME_OUT_ERROR |
925 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400926
Todd Previte74ebf292015-04-15 08:38:41 -0700927 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100928 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700929
930 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
931 * 400us delay required for errors and timeouts
932 * Timeout errors from the HW already meet this
933 * requirement so skip to next iteration
934 */
935 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
936 usleep_range(400, 500);
937 continue;
938 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100939 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700940 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100941 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942 }
943
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700945 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 ret = -EBUSY;
947 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948 }
949
Jim Bridee058c942015-05-27 10:21:48 -0700950done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 /* Check for timeout or receive error.
952 * Timeouts occur when the sink is not connected
953 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700954 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700955 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100956 ret = -EIO;
957 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700958 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700959
960 /* Timeouts occur when the device isn't connected, so they're
961 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700962 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800963 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100964 ret = -ETIMEDOUT;
965 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 }
967
968 /* Unload any bytes sent back from the other side */
969 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
970 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800971
972 /*
973 * By BSpec: "Message sizes of 0 or >20 are not allowed."
974 * We have no idea of what happened so we return -EBUSY so
975 * drm layer takes care for the necessary retries.
976 */
977 if (recv_bytes == 0 || recv_bytes > 20) {
978 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
979 recv_bytes);
980 /*
981 * FIXME: This patch was created on top of a series that
982 * organize the retries at drm level. There EBUSY should
983 * also take care for 1ms wait before retrying.
984 * That aux retries re-org is still needed and after that is
985 * merged we remove this sleep from here.
986 */
987 usleep_range(1000, 1500);
988 ret = -EBUSY;
989 goto out;
990 }
991
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992 if (recv_bytes > recv_size)
993 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400994
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100995 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200996 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800997 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100999 ret = recv_bytes;
1000out:
1001 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1002
Jani Nikula884f19e2014-03-14 16:51:14 +02001003 if (vdd)
1004 edp_panel_vdd_off(intel_dp, false);
1005
Ville Syrjälä773538e82014-09-04 14:54:56 +03001006 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001007
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001011#define BARE_ADDRESS_SIZE 3
1012#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001013static ssize_t
1014intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1017 uint8_t txbuf[20], rxbuf[20];
1018 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001021 txbuf[0] = (msg->request << 4) |
1022 ((msg->address >> 16) & 0xf);
1023 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001024 txbuf[2] = msg->address & 0xff;
1025 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001026
Jani Nikula9d1a1032014-03-14 16:51:15 +02001027 switch (msg->request & ~DP_AUX_I2C_MOT) {
1028 case DP_AUX_NATIVE_WRITE:
1029 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001030 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001031 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001032 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 if (WARN_ON(txsize > 20))
1035 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001036
Ville Syrjälädd7880902016-07-28 17:55:04 +03001037 WARN_ON(!msg->buffer != !msg->size);
1038
Imre Deakd81a67c2016-01-29 14:52:26 +02001039 if (msg->buffer)
1040 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001041
Jani Nikula9d1a1032014-03-14 16:51:15 +02001042 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1043 if (ret > 0) {
1044 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001046 if (ret > 1) {
1047 /* Number of bytes written in a short write. */
1048 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1049 } else {
1050 /* Return payload size. */
1051 ret = msg->size;
1052 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001053 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001054 break;
1055
1056 case DP_AUX_NATIVE_READ:
1057 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001058 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001059 rxsize = msg->size + 1;
1060
1061 if (WARN_ON(rxsize > 20))
1062 return -E2BIG;
1063
1064 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1065 if (ret > 0) {
1066 msg->reply = rxbuf[0] >> 4;
1067 /*
1068 * Assume happy day, and copy the data. The caller is
1069 * expected to check msg->reply before touching it.
1070 *
1071 * Return payload size.
1072 */
1073 ret--;
1074 memcpy(msg->buffer, rxbuf + 1, ret);
1075 }
1076 break;
1077
1078 default:
1079 ret = -EINVAL;
1080 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001082
Jani Nikula9d1a1032014-03-14 16:51:15 +02001083 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001084}
1085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001086static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1087 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001088{
1089 switch (port) {
1090 case PORT_B:
1091 case PORT_C:
1092 case PORT_D:
1093 return DP_AUX_CH_CTL(port);
1094 default:
1095 MISSING_CASE(port);
1096 return DP_AUX_CH_CTL(PORT_B);
1097 }
1098}
1099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1101 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001102{
1103 switch (port) {
1104 case PORT_B:
1105 case PORT_C:
1106 case PORT_D:
1107 return DP_AUX_CH_DATA(port, index);
1108 default:
1109 MISSING_CASE(port);
1110 return DP_AUX_CH_DATA(PORT_B, index);
1111 }
1112}
1113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001114static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1115 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001116{
1117 switch (port) {
1118 case PORT_A:
1119 return DP_AUX_CH_CTL(port);
1120 case PORT_B:
1121 case PORT_C:
1122 case PORT_D:
1123 return PCH_DP_AUX_CH_CTL(port);
1124 default:
1125 MISSING_CASE(port);
1126 return DP_AUX_CH_CTL(PORT_A);
1127 }
1128}
1129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001130static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1131 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001132{
1133 switch (port) {
1134 case PORT_A:
1135 return DP_AUX_CH_DATA(port, index);
1136 case PORT_B:
1137 case PORT_C:
1138 case PORT_D:
1139 return PCH_DP_AUX_CH_DATA(port, index);
1140 default:
1141 MISSING_CASE(port);
1142 return DP_AUX_CH_DATA(PORT_A, index);
1143 }
1144}
1145
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001146/*
1147 * On SKL we don't have Aux for port E so we rely
1148 * on VBT to set a proper alternate aux channel.
1149 */
1150static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1151{
1152 const struct ddi_vbt_port_info *info =
1153 &dev_priv->vbt.ddi_port_info[PORT_E];
1154
1155 switch (info->alternate_aux_channel) {
1156 case DP_AUX_A:
1157 return PORT_A;
1158 case DP_AUX_B:
1159 return PORT_B;
1160 case DP_AUX_C:
1161 return PORT_C;
1162 case DP_AUX_D:
1163 return PORT_D;
1164 default:
1165 MISSING_CASE(info->alternate_aux_channel);
1166 return PORT_A;
1167 }
1168}
1169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001170static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1171 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001172{
1173 if (port == PORT_E)
1174 port = skl_porte_aux_port(dev_priv);
1175
1176 switch (port) {
1177 case PORT_A:
1178 case PORT_B:
1179 case PORT_C:
1180 case PORT_D:
1181 return DP_AUX_CH_CTL(port);
1182 default:
1183 MISSING_CASE(port);
1184 return DP_AUX_CH_CTL(PORT_A);
1185 }
1186}
1187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001188static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1189 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001190{
1191 if (port == PORT_E)
1192 port = skl_porte_aux_port(dev_priv);
1193
1194 switch (port) {
1195 case PORT_A:
1196 case PORT_B:
1197 case PORT_C:
1198 case PORT_D:
1199 return DP_AUX_CH_DATA(port, index);
1200 default:
1201 MISSING_CASE(port);
1202 return DP_AUX_CH_DATA(PORT_A, index);
1203 }
1204}
1205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001206static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1207 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001208{
1209 if (INTEL_INFO(dev_priv)->gen >= 9)
1210 return skl_aux_ctl_reg(dev_priv, port);
1211 else if (HAS_PCH_SPLIT(dev_priv))
1212 return ilk_aux_ctl_reg(dev_priv, port);
1213 else
1214 return g4x_aux_ctl_reg(dev_priv, port);
1215}
1216
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001217static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1218 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001219{
1220 if (INTEL_INFO(dev_priv)->gen >= 9)
1221 return skl_aux_data_reg(dev_priv, port, index);
1222 else if (HAS_PCH_SPLIT(dev_priv))
1223 return ilk_aux_data_reg(dev_priv, port, index);
1224 else
1225 return g4x_aux_data_reg(dev_priv, port, index);
1226}
1227
1228static void intel_aux_reg_init(struct intel_dp *intel_dp)
1229{
1230 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1231 enum port port = dp_to_dig_port(intel_dp)->port;
1232 int i;
1233
1234 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1235 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1236 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1237}
1238
Jani Nikula9d1a1032014-03-14 16:51:15 +02001239static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001240intel_dp_aux_fini(struct intel_dp *intel_dp)
1241{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001242 kfree(intel_dp->aux.name);
1243}
1244
Chris Wilson7a418e32016-06-24 14:00:14 +01001245static void
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001247{
Jani Nikula33ad6622014-03-14 16:51:16 +02001248 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1249 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001250
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001251 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001252 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001253
Chris Wilson7a418e32016-06-24 14:00:14 +01001254 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001255 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001256 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257}
1258
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301259static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001260intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301261{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001262 if (intel_dp->num_sink_rates) {
1263 *sink_rates = intel_dp->sink_rates;
1264 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301265 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001266
1267 *sink_rates = default_rates;
1268
1269 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301270}
1271
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001272bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301273{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001274 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1275 struct drm_device *dev = dig_port->base.base.dev;
1276
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301277 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001278 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301279 return false;
1280
1281 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1282 (INTEL_INFO(dev)->gen >= 9))
1283 return true;
1284 else
1285 return false;
1286}
1287
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301288static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001289intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301290{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001291 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1292 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301293 int size;
1294
Sonika Jindal64987fc2015-05-26 17:50:13 +05301295 if (IS_BROXTON(dev)) {
1296 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301297 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001298 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301299 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301300 size = ARRAY_SIZE(skl_rates);
1301 } else {
1302 *source_rates = default_rates;
1303 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301304 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001305
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301306 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001307 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301308 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001309
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301310 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311}
1312
Daniel Vetter0e503382014-07-04 11:26:04 -03001313static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001314intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001315 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001316{
1317 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001318 const struct dp_link_dpll *divisor = NULL;
1319 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001320
1321 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001322 divisor = gen4_dpll;
1323 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001324 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001325 divisor = pch_dpll;
1326 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001327 } else if (IS_CHERRYVIEW(dev)) {
1328 divisor = chv_dpll;
1329 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001330 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001331 divisor = vlv_dpll;
1332 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001333 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001334
1335 if (divisor && count) {
1336 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001337 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001338 pipe_config->dpll = divisor[i].dpll;
1339 pipe_config->clock_set = true;
1340 break;
1341 }
1342 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001343 }
1344}
1345
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001346static int intersect_rates(const int *source_rates, int source_len,
1347 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001348 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301349{
1350 int i = 0, j = 0, k = 0;
1351
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301352 while (i < source_len && j < sink_len) {
1353 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001354 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1355 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001356 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301357 ++k;
1358 ++i;
1359 ++j;
1360 } else if (source_rates[i] < sink_rates[j]) {
1361 ++i;
1362 } else {
1363 ++j;
1364 }
1365 }
1366 return k;
1367}
1368
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001369static int intel_dp_common_rates(struct intel_dp *intel_dp,
1370 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001371{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001372 const int *source_rates, *sink_rates;
1373 int source_len, sink_len;
1374
1375 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001376 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001377
1378 return intersect_rates(source_rates, source_len,
1379 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001380 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001381}
1382
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001383static void snprintf_int_array(char *str, size_t len,
1384 const int *array, int nelem)
1385{
1386 int i;
1387
1388 str[0] = '\0';
1389
1390 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001391 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001392 if (r >= len)
1393 return;
1394 str += r;
1395 len -= r;
1396 }
1397}
1398
1399static void intel_dp_print_rates(struct intel_dp *intel_dp)
1400{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001401 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001402 int source_len, sink_len, common_len;
1403 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001404 char str[128]; /* FIXME: too big for stack? */
1405
1406 if ((drm_debug & DRM_UT_KMS) == 0)
1407 return;
1408
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001409 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001410 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1411 DRM_DEBUG_KMS("source rates: %s\n", str);
1412
1413 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1414 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1415 DRM_DEBUG_KMS("sink rates: %s\n", str);
1416
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417 common_len = intel_dp_common_rates(intel_dp, common_rates);
1418 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1419 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001420}
1421
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001422static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301423{
1424 int i = 0;
1425
1426 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1427 if (find == rates[i])
1428 break;
1429
1430 return i;
1431}
1432
Ville Syrjälä50fec212015-03-12 17:10:34 +02001433int
1434intel_dp_max_link_rate(struct intel_dp *intel_dp)
1435{
1436 int rates[DP_MAX_SUPPORTED_RATES] = {};
1437 int len;
1438
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001439 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001440 if (WARN_ON(len <= 0))
1441 return 162000;
1442
Ville Syrjälä1354f732016-07-28 17:50:45 +03001443 return rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001444}
1445
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001446int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1447{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001448 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001449}
1450
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001451void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1452 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001453{
1454 if (intel_dp->num_sink_rates) {
1455 *link_bw = 0;
1456 *rate_select =
1457 intel_dp_rate_select(intel_dp, port_clock);
1458 } else {
1459 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1460 *rate_select = 0;
1461 }
1462}
1463
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001464bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001465intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001466 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001467{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001468 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001469 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001470 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001471 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001472 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001473 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001474 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001475 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001476 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001477 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001478 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001479 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301480 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001481 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001482 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001483 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1484 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001485 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301486
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001487 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301488
1489 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301491
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001492 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001493
Imre Deakbc7d38a2013-05-16 14:40:36 +03001494 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001495 pipe_config->has_pch_encoder = true;
1496
Vandana Kannanf769cd22014-08-05 07:51:22 -07001497 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001498 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001499
Jani Nikuladd06f902012-10-19 14:51:50 +03001500 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1501 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1502 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001503
1504 if (INTEL_INFO(dev)->gen >= 9) {
1505 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001506 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001507 if (ret)
1508 return ret;
1509 }
1510
Matt Roperb56676272015-11-04 09:05:27 -08001511 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001512 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1513 intel_connector->panel.fitting_mode);
1514 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001515 intel_pch_panel_fitting(intel_crtc, pipe_config,
1516 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001517 }
1518
Daniel Vettercb1793c2012-06-04 18:39:21 +02001519 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001520 return false;
1521
Daniel Vetter083f9562012-04-20 20:23:49 +02001522 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301523 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001524 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001525 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001526
Daniel Vetter36008362013-03-27 00:44:59 +01001527 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1528 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001529 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001530 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301531
1532 /* Get bpp from vbt only for panels that dont have bpp in edid */
1533 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001534 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001535 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001536 dev_priv->vbt.edp.bpp);
1537 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001538 }
1539
Jani Nikula344c5bb2014-09-09 11:25:13 +03001540 /*
1541 * Use the maximum clock and number of lanes the eDP panel
1542 * advertizes being capable of. The panels are generally
1543 * designed to support only a single clock and lane
1544 * configuration, and typically these values correspond to the
1545 * native resolution of the panel.
1546 */
1547 min_lane_count = max_lane_count;
1548 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001549 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001550
Daniel Vetter36008362013-03-27 00:44:59 +01001551 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001552 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1553 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001554
Dave Airliec6930992014-07-14 11:04:39 +10001555 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301556 for (lane_count = min_lane_count;
1557 lane_count <= max_lane_count;
1558 lane_count <<= 1) {
1559
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001560 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001561 link_avail = intel_dp_max_data_rate(link_clock,
1562 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001563
Daniel Vetter36008362013-03-27 00:44:59 +01001564 if (mode_rate <= link_avail) {
1565 goto found;
1566 }
1567 }
1568 }
1569 }
1570
1571 return false;
1572
1573found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001574 if (intel_dp->color_range_auto) {
1575 /*
1576 * See:
1577 * CEA-861-E - 5.1 Default Encoding Parameters
1578 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1579 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001580 pipe_config->limited_color_range =
1581 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1582 } else {
1583 pipe_config->limited_color_range =
1584 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001585 }
1586
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001587 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301588
Daniel Vetter657445f2013-05-04 10:09:18 +02001589 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001590 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001591
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001592 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1593 &link_bw, &rate_select);
1594
1595 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1596 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001597 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001598 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1599 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001600
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001601 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001602 adjusted_mode->crtc_clock,
1603 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001604 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001605
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301606 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301607 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001608 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301609 intel_link_compute_m_n(bpp, lane_count,
1610 intel_connector->panel.downclock_mode->clock,
1611 pipe_config->port_clock,
1612 &pipe_config->dp_m2_n2);
1613 }
1614
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001615 /*
1616 * DPLL0 VCO may need to be adjusted to get the correct
1617 * clock for eDP. This will affect cdclk as well.
1618 */
1619 if (is_edp(intel_dp) &&
1620 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1621 int vco;
1622
1623 switch (pipe_config->port_clock / 2) {
1624 case 108000:
1625 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001626 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001627 break;
1628 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001629 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001630 break;
1631 }
1632
1633 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1634 }
1635
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001636 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001637 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001638
Daniel Vetter36008362013-03-27 00:44:59 +01001639 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001640}
1641
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001642void intel_dp_set_link_params(struct intel_dp *intel_dp,
1643 const struct intel_crtc_state *pipe_config)
1644{
1645 intel_dp->link_rate = pipe_config->port_clock;
1646 intel_dp->lane_count = pipe_config->lane_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001647 intel_dp->link_mst = intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001648}
1649
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001650static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001651{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001652 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001653 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001654 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001655 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001656 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001657 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001658
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001659 intel_dp_set_link_params(intel_dp, crtc->config);
1660
Keith Packard417e8222011-11-01 19:54:11 -07001661 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001662 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001663 *
1664 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001665 * SNB CPU
1666 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001667 * CPT PCH
1668 *
1669 * IBX PCH and CPU are the same for almost everything,
1670 * except that the CPU DP PLL is configured in this
1671 * register
1672 *
1673 * CPT PCH is quite different, having many bits moved
1674 * to the TRANS_DP_CTL register instead. That
1675 * configuration happens (oddly) in ironlake_pch_enable
1676 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001677
Keith Packard417e8222011-11-01 19:54:11 -07001678 /* Preserve the BIOS-computed detected bit. This is
1679 * supposed to be read-only.
1680 */
1681 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001682
Keith Packard417e8222011-11-01 19:54:11 -07001683 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001684 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001685 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001686
Keith Packard417e8222011-11-01 19:54:11 -07001687 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001688
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001689 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001690 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1691 intel_dp->DP |= DP_SYNC_HS_HIGH;
1692 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1693 intel_dp->DP |= DP_SYNC_VS_HIGH;
1694 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1695
Jani Nikula6aba5b62013-10-04 15:08:10 +03001696 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001697 intel_dp->DP |= DP_ENHANCED_FRAMING;
1698
Daniel Vetter7c62a162013-06-01 17:16:20 +02001699 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001700 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001701 u32 trans_dp;
1702
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001703 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001704
1705 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1706 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1707 trans_dp |= TRANS_DP_ENH_FRAMING;
1708 else
1709 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1710 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001711 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001712 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001713 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001714 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001715
1716 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1717 intel_dp->DP |= DP_SYNC_HS_HIGH;
1718 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1719 intel_dp->DP |= DP_SYNC_VS_HIGH;
1720 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1721
Jani Nikula6aba5b62013-10-04 15:08:10 +03001722 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001723 intel_dp->DP |= DP_ENHANCED_FRAMING;
1724
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001725 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001726 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001727 else if (crtc->pipe == PIPE_B)
1728 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001729 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001730}
1731
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001732#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1733#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001734
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001735#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1736#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001737
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001738#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1739#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001740
Imre Deakde9c1b62016-06-16 20:01:46 +03001741static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1742 struct intel_dp *intel_dp);
1743
Daniel Vetter4be73782014-01-17 14:39:48 +01001744static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001745 u32 mask,
1746 u32 value)
1747{
Paulo Zanoni30add222012-10-26 19:05:45 -02001748 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001749 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001750 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001751
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001752 lockdep_assert_held(&dev_priv->pps_mutex);
1753
Imre Deakde9c1b62016-06-16 20:01:46 +03001754 intel_pps_verify_state(dev_priv, intel_dp);
1755
Jani Nikulabf13e812013-09-06 07:40:05 +03001756 pp_stat_reg = _pp_stat_reg(intel_dp);
1757 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001758
1759 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001760 mask, value,
1761 I915_READ(pp_stat_reg),
1762 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001763
Chris Wilson9036ff02016-06-30 15:33:09 +01001764 if (intel_wait_for_register(dev_priv,
1765 pp_stat_reg, mask, value,
1766 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001767 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001768 I915_READ(pp_stat_reg),
1769 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001770
1771 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001772}
1773
Daniel Vetter4be73782014-01-17 14:39:48 +01001774static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001775{
1776 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001777 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001778}
1779
Daniel Vetter4be73782014-01-17 14:39:48 +01001780static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001781{
Keith Packardbd943152011-09-18 23:09:52 -07001782 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001783 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001784}
Keith Packardbd943152011-09-18 23:09:52 -07001785
Daniel Vetter4be73782014-01-17 14:39:48 +01001786static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001787{
Abhay Kumard28d4732016-01-22 17:39:04 -08001788 ktime_t panel_power_on_time;
1789 s64 panel_power_off_duration;
1790
Keith Packard99ea7122011-11-01 19:57:50 -07001791 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001792
Abhay Kumard28d4732016-01-22 17:39:04 -08001793 /* take the difference of currrent time and panel power off time
1794 * and then make panel wait for t11_t12 if needed. */
1795 panel_power_on_time = ktime_get_boottime();
1796 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1797
Paulo Zanonidce56b32013-12-19 14:29:40 -02001798 /* When we disable the VDD override bit last we have to do the manual
1799 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001800 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1801 wait_remaining_ms_from_jiffies(jiffies,
1802 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001803
Daniel Vetter4be73782014-01-17 14:39:48 +01001804 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001805}
Keith Packardbd943152011-09-18 23:09:52 -07001806
Daniel Vetter4be73782014-01-17 14:39:48 +01001807static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001808{
1809 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1810 intel_dp->backlight_on_delay);
1811}
1812
Daniel Vetter4be73782014-01-17 14:39:48 +01001813static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001814{
1815 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1816 intel_dp->backlight_off_delay);
1817}
Keith Packard99ea7122011-11-01 19:57:50 -07001818
Keith Packard832dd3c2011-11-01 19:34:06 -07001819/* Read the current pp_control value, unlocking the register if it
1820 * is locked
1821 */
1822
Jesse Barnes453c5422013-03-28 09:55:41 -07001823static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001824{
Jesse Barnes453c5422013-03-28 09:55:41 -07001825 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001826 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07001827 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001828
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001829 lockdep_assert_held(&dev_priv->pps_mutex);
1830
Jani Nikulabf13e812013-09-06 07:40:05 +03001831 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03001832 if (WARN_ON(!HAS_DDI(dev_priv) &&
1833 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301834 control &= ~PANEL_UNLOCK_MASK;
1835 control |= PANEL_UNLOCK_REGS;
1836 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001837 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001838}
1839
Ville Syrjälä951468f2014-09-04 14:55:31 +03001840/*
1841 * Must be paired with edp_panel_vdd_off().
1842 * Must hold pps_mutex around the whole on/off sequence.
1843 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1844 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001845static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001846{
Paulo Zanoni30add222012-10-26 19:05:45 -02001847 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001848 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1849 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001850 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001851 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001852 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001853 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001854 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001855
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001856 lockdep_assert_held(&dev_priv->pps_mutex);
1857
Keith Packard97af61f572011-09-28 16:23:51 -07001858 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001859 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001860
Egbert Eich2c623c12014-11-25 12:54:57 +01001861 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001862 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001863
Daniel Vetter4be73782014-01-17 14:39:48 +01001864 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001865 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001866
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001867 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001868 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001869
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001870 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1871 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001872
Daniel Vetter4be73782014-01-17 14:39:48 +01001873 if (!edp_have_panel_power(intel_dp))
1874 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001875
Jesse Barnes453c5422013-03-28 09:55:41 -07001876 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001877 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001878
Jani Nikulabf13e812013-09-06 07:40:05 +03001879 pp_stat_reg = _pp_stat_reg(intel_dp);
1880 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001881
1882 I915_WRITE(pp_ctrl_reg, pp);
1883 POSTING_READ(pp_ctrl_reg);
1884 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1885 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001886 /*
1887 * If the panel wasn't on, delay before accessing aux channel
1888 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001889 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001890 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1891 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001892 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001893 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001894
1895 return need_to_disable;
1896}
1897
Ville Syrjälä951468f2014-09-04 14:55:31 +03001898/*
1899 * Must be paired with intel_edp_panel_vdd_off() or
1900 * intel_edp_panel_off().
1901 * Nested calls to these functions are not allowed since
1902 * we drop the lock. Caller must use some higher level
1903 * locking to prevent nested calls from other threads.
1904 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001905void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001906{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001907 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001908
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001909 if (!is_edp(intel_dp))
1910 return;
1911
Ville Syrjälä773538e82014-09-04 14:54:56 +03001912 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001913 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001914 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001915
Rob Clarke2c719b2014-12-15 13:56:32 -05001916 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001917 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001918}
1919
Daniel Vetter4be73782014-01-17 14:39:48 +01001920static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001921{
Paulo Zanoni30add222012-10-26 19:05:45 -02001922 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001923 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001924 struct intel_digital_port *intel_dig_port =
1925 dp_to_dig_port(intel_dp);
1926 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1927 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001928 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001929 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001930
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001931 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001932
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001933 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001934
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001935 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001936 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001937
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001938 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1939 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001940
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001941 pp = ironlake_get_pp_control(intel_dp);
1942 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001943
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001944 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1945 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001946
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001947 I915_WRITE(pp_ctrl_reg, pp);
1948 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001949
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001950 /* Make sure sequencer is idle before allowing subsequent activity */
1951 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1952 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001953
Imre Deak5a162e22016-08-10 14:07:30 +03001954 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001955 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001956
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001957 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001958 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001959}
1960
Daniel Vetter4be73782014-01-17 14:39:48 +01001961static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001962{
1963 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1964 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001965
Ville Syrjälä773538e82014-09-04 14:54:56 +03001966 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001967 if (!intel_dp->want_panel_vdd)
1968 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001969 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001970}
1971
Imre Deakaba86892014-07-30 15:57:31 +03001972static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1973{
1974 unsigned long delay;
1975
1976 /*
1977 * Queue the timer to fire a long time from now (relative to the power
1978 * down delay) to keep the panel power up across a sequence of
1979 * operations.
1980 */
1981 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1982 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1983}
1984
Ville Syrjälä951468f2014-09-04 14:55:31 +03001985/*
1986 * Must be paired with edp_panel_vdd_on().
1987 * Must hold pps_mutex around the whole on/off sequence.
1988 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1989 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001990static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001991{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001992 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001993
1994 lockdep_assert_held(&dev_priv->pps_mutex);
1995
Keith Packard97af61f572011-09-28 16:23:51 -07001996 if (!is_edp(intel_dp))
1997 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001998
Rob Clarke2c719b2014-12-15 13:56:32 -05001999 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002000 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002001
Keith Packardbd943152011-09-18 23:09:52 -07002002 intel_dp->want_panel_vdd = false;
2003
Imre Deakaba86892014-07-30 15:57:31 +03002004 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002005 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002006 else
2007 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002008}
2009
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002010static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002011{
Paulo Zanoni30add222012-10-26 19:05:45 -02002012 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002013 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002014 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002015 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002016
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002017 lockdep_assert_held(&dev_priv->pps_mutex);
2018
Keith Packard97af61f572011-09-28 16:23:51 -07002019 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002020 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002021
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002022 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2023 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002024
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002025 if (WARN(edp_have_panel_power(intel_dp),
2026 "eDP port %c panel power already on\n",
2027 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002028 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002029
Daniel Vetter4be73782014-01-17 14:39:48 +01002030 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002031
Jani Nikulabf13e812013-09-06 07:40:05 +03002032 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002033 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002034 if (IS_GEN5(dev)) {
2035 /* ILK workaround: disable reset around power sequence */
2036 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002037 I915_WRITE(pp_ctrl_reg, pp);
2038 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002039 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002040
Imre Deak5a162e22016-08-10 14:07:30 +03002041 pp |= PANEL_POWER_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002042 if (!IS_GEN5(dev))
2043 pp |= PANEL_POWER_RESET;
2044
Jesse Barnes453c5422013-03-28 09:55:41 -07002045 I915_WRITE(pp_ctrl_reg, pp);
2046 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002047
Daniel Vetter4be73782014-01-17 14:39:48 +01002048 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002049 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002050
Keith Packard05ce1a42011-09-29 16:33:01 -07002051 if (IS_GEN5(dev)) {
2052 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002053 I915_WRITE(pp_ctrl_reg, pp);
2054 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002055 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002056}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002057
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002058void intel_edp_panel_on(struct intel_dp *intel_dp)
2059{
2060 if (!is_edp(intel_dp))
2061 return;
2062
2063 pps_lock(intel_dp);
2064 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002065 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002066}
2067
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002068
2069static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002070{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002071 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2072 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002073 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002074 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002075 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002076 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002077 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002078
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002079 lockdep_assert_held(&dev_priv->pps_mutex);
2080
Keith Packard97af61f572011-09-28 16:23:51 -07002081 if (!is_edp(intel_dp))
2082 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002083
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002084 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2085 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002086
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002087 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2088 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002089
Jesse Barnes453c5422013-03-28 09:55:41 -07002090 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002091 /* We need to switch off panel power _and_ force vdd, for otherwise some
2092 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002093 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002094 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002095
Jani Nikulabf13e812013-09-06 07:40:05 +03002096 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002097
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002098 intel_dp->want_panel_vdd = false;
2099
Jesse Barnes453c5422013-03-28 09:55:41 -07002100 I915_WRITE(pp_ctrl_reg, pp);
2101 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002102
Abhay Kumard28d4732016-01-22 17:39:04 -08002103 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002104 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002105
2106 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002107 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002108 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002109}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002110
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002111void intel_edp_panel_off(struct intel_dp *intel_dp)
2112{
2113 if (!is_edp(intel_dp))
2114 return;
2115
2116 pps_lock(intel_dp);
2117 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002118 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002119}
2120
Jani Nikula1250d102014-08-12 17:11:39 +03002121/* Enable backlight in the panel power control. */
2122static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002123{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002124 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2125 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002126 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002127 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002128 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002129
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002130 /*
2131 * If we enable the backlight right away following a panel power
2132 * on, we may see slight flicker as the panel syncs with the eDP
2133 * link. So delay a bit to make sure the image is solid before
2134 * allowing it to appear.
2135 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002136 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002137
Ville Syrjälä773538e82014-09-04 14:54:56 +03002138 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002139
Jesse Barnes453c5422013-03-28 09:55:41 -07002140 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002141 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002142
Jani Nikulabf13e812013-09-06 07:40:05 +03002143 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002144
2145 I915_WRITE(pp_ctrl_reg, pp);
2146 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002147
Ville Syrjälä773538e82014-09-04 14:54:56 +03002148 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002149}
2150
Jani Nikula1250d102014-08-12 17:11:39 +03002151/* Enable backlight PWM and backlight PP control. */
2152void intel_edp_backlight_on(struct intel_dp *intel_dp)
2153{
2154 if (!is_edp(intel_dp))
2155 return;
2156
2157 DRM_DEBUG_KMS("\n");
2158
2159 intel_panel_enable_backlight(intel_dp->attached_connector);
2160 _intel_edp_backlight_on(intel_dp);
2161}
2162
2163/* Disable backlight in the panel power control. */
2164static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002165{
Paulo Zanoni30add222012-10-26 19:05:45 -02002166 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002167 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002168 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002169 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002170
Keith Packardf01eca22011-09-28 16:48:10 -07002171 if (!is_edp(intel_dp))
2172 return;
2173
Ville Syrjälä773538e82014-09-04 14:54:56 +03002174 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002175
Jesse Barnes453c5422013-03-28 09:55:41 -07002176 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002177 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002178
Jani Nikulabf13e812013-09-06 07:40:05 +03002179 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002180
2181 I915_WRITE(pp_ctrl_reg, pp);
2182 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002183
Ville Syrjälä773538e82014-09-04 14:54:56 +03002184 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002185
Paulo Zanonidce56b32013-12-19 14:29:40 -02002186 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002187 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002188}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002189
Jani Nikula1250d102014-08-12 17:11:39 +03002190/* Disable backlight PP control and backlight PWM. */
2191void intel_edp_backlight_off(struct intel_dp *intel_dp)
2192{
2193 if (!is_edp(intel_dp))
2194 return;
2195
2196 DRM_DEBUG_KMS("\n");
2197
2198 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002199 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002200}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002201
Jani Nikula73580fb72014-08-12 17:11:41 +03002202/*
2203 * Hook for controlling the panel power control backlight through the bl_power
2204 * sysfs attribute. Take care to handle multiple calls.
2205 */
2206static void intel_edp_backlight_power(struct intel_connector *connector,
2207 bool enable)
2208{
2209 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002210 bool is_enabled;
2211
Ville Syrjälä773538e82014-09-04 14:54:56 +03002212 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002213 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002214 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002215
2216 if (is_enabled == enable)
2217 return;
2218
Jani Nikula23ba9372014-08-27 14:08:43 +03002219 DRM_DEBUG_KMS("panel power control backlight %s\n",
2220 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002221
2222 if (enable)
2223 _intel_edp_backlight_on(intel_dp);
2224 else
2225 _intel_edp_backlight_off(intel_dp);
2226}
2227
Ville Syrjälä64e10772015-10-29 21:26:01 +02002228static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2229{
2230 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2231 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2232 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2233
2234 I915_STATE_WARN(cur_state != state,
2235 "DP port %c state assertion failure (expected %s, current %s)\n",
2236 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002237 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002238}
2239#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2240
2241static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2242{
2243 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2244
2245 I915_STATE_WARN(cur_state != state,
2246 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002247 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002248}
2249#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2250#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2251
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002252static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002253{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002254 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002255 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2256 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002257
Ville Syrjälä64e10772015-10-29 21:26:01 +02002258 assert_pipe_disabled(dev_priv, crtc->pipe);
2259 assert_dp_port_disabled(intel_dp);
2260 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002261
Ville Syrjäläabfce942015-10-29 21:26:03 +02002262 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2263 crtc->config->port_clock);
2264
2265 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2266
2267 if (crtc->config->port_clock == 162000)
2268 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2269 else
2270 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2271
2272 I915_WRITE(DP_A, intel_dp->DP);
2273 POSTING_READ(DP_A);
2274 udelay(500);
2275
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002276 /*
2277 * [DevILK] Work around required when enabling DP PLL
2278 * while a pipe is enabled going to FDI:
2279 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2280 * 2. Program DP PLL enable
2281 */
2282 if (IS_GEN5(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +01002283 intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002284
Daniel Vetter07679352012-09-06 22:15:42 +02002285 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002286
Daniel Vetter07679352012-09-06 22:15:42 +02002287 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002288 POSTING_READ(DP_A);
2289 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002290}
2291
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002292static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002293{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002295 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2296 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002297
Ville Syrjälä64e10772015-10-29 21:26:01 +02002298 assert_pipe_disabled(dev_priv, crtc->pipe);
2299 assert_dp_port_disabled(intel_dp);
2300 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002301
Ville Syrjäläabfce942015-10-29 21:26:03 +02002302 DRM_DEBUG_KMS("disabling eDP PLL\n");
2303
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002304 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002305
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002306 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002307 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002308 udelay(200);
2309}
2310
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002311/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002312void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002313{
2314 int ret, i;
2315
2316 /* Should have a valid DPCD by this point */
2317 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2318 return;
2319
2320 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002321 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2322 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002323 } else {
2324 /*
2325 * When turning on, we need to retry for 1ms to give the sink
2326 * time to wake up.
2327 */
2328 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002329 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2330 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002331 if (ret == 1)
2332 break;
2333 msleep(1);
2334 }
2335 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002336
2337 if (ret != 1)
2338 DRM_DEBUG_KMS("failed to %s sink power state\n",
2339 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002340}
2341
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002342static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2343 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002344{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002345 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002346 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002347 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002348 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak6d129be2014-03-05 16:20:54 +02002349 enum intel_display_power_domain power_domain;
2350 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002351 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002352
2353 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002354 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002355 return false;
2356
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002357 ret = false;
2358
Imre Deak6d129be2014-03-05 16:20:54 +02002359 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002360
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002361 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002362 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002363
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002364 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002365 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002366 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002367 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002368
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002369 for_each_pipe(dev_priv, p) {
2370 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2371 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2372 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002373 ret = true;
2374
2375 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002376 }
2377 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002378
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002379 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002380 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002381 } else if (IS_CHERRYVIEW(dev)) {
2382 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2383 } else {
2384 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002385 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002386
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002387 ret = true;
2388
2389out:
2390 intel_display_power_put(dev_priv, power_domain);
2391
2392 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002393}
2394
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002395static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002396 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002397{
2398 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002399 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002400 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002401 struct drm_i915_private *dev_priv = to_i915(dev);
Xiong Zhang63000ef2013-06-28 12:59:06 +08002402 enum port port = dp_to_dig_port(intel_dp)->port;
2403 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002404
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002405 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002406
2407 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002408
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002409 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002410 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2411
2412 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002413 flags |= DRM_MODE_FLAG_PHSYNC;
2414 else
2415 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002416
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002417 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002418 flags |= DRM_MODE_FLAG_PVSYNC;
2419 else
2420 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002421 } else {
2422 if (tmp & DP_SYNC_HS_HIGH)
2423 flags |= DRM_MODE_FLAG_PHSYNC;
2424 else
2425 flags |= DRM_MODE_FLAG_NHSYNC;
2426
2427 if (tmp & DP_SYNC_VS_HIGH)
2428 flags |= DRM_MODE_FLAG_PVSYNC;
2429 else
2430 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002431 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002432
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002433 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002434
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002435 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002436 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002437 pipe_config->limited_color_range = true;
2438
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002439 pipe_config->lane_count =
2440 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2441
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002442 intel_dp_get_m_n(crtc, pipe_config);
2443
Ville Syrjälä18442d02013-09-13 16:00:08 +03002444 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002445 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002446 pipe_config->port_clock = 162000;
2447 else
2448 pipe_config->port_clock = 270000;
2449 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002450
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002451 pipe_config->base.adjusted_mode.crtc_clock =
2452 intel_dotclock_calculate(pipe_config->port_clock,
2453 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002454
Jani Nikula6aa23e62016-03-24 17:50:20 +02002455 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2456 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002457 /*
2458 * This is a big fat ugly hack.
2459 *
2460 * Some machines in UEFI boot mode provide us a VBT that has 18
2461 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2462 * unknown we fail to light up. Yet the same BIOS boots up with
2463 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2464 * max, not what it tells us to use.
2465 *
2466 * Note: This will still be broken if the eDP panel is not lit
2467 * up by the BIOS, and thus we can't get the mode at module
2468 * load.
2469 */
2470 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002471 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2472 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002473 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002474}
2475
Daniel Vettere8cb4552012-07-01 13:05:48 +02002476static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002477{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002478 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002479 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002480 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2481
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002482 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002483 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002484
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002485 if (HAS_PSR(dev) && !HAS_DDI(dev))
2486 intel_psr_disable(intel_dp);
2487
Daniel Vetter6cb49832012-05-20 17:14:50 +02002488 /* Make sure the panel is off before trying to change the mode. But also
2489 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002490 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002491 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002492 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002493 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002494
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002495 /* disable the port before the pipe on g4x */
2496 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002497 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002498}
2499
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002500static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002501{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002502 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002503 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002504
Ville Syrjälä49277c32014-03-31 18:21:26 +03002505 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002506
2507 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002508 if (port == PORT_A)
2509 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002510}
2511
2512static void vlv_post_disable_dp(struct intel_encoder *encoder)
2513{
2514 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2515
2516 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002517}
2518
Ville Syrjälä580d3812014-04-09 13:29:00 +03002519static void chv_post_disable_dp(struct intel_encoder *encoder)
2520{
2521 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002522 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002523 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002524
2525 intel_dp_link_down(intel_dp);
2526
Ville Syrjäläa5805162015-05-26 20:42:30 +03002527 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002528
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002529 /* Assert data lane reset */
2530 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002531
Ville Syrjäläa5805162015-05-26 20:42:30 +03002532 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002533}
2534
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002535static void
2536_intel_dp_set_link_train(struct intel_dp *intel_dp,
2537 uint32_t *DP,
2538 uint8_t dp_train_pat)
2539{
2540 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2541 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002542 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002543 enum port port = intel_dig_port->port;
2544
2545 if (HAS_DDI(dev)) {
2546 uint32_t temp = I915_READ(DP_TP_CTL(port));
2547
2548 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2549 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2550 else
2551 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2552
2553 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2554 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2555 case DP_TRAINING_PATTERN_DISABLE:
2556 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2557
2558 break;
2559 case DP_TRAINING_PATTERN_1:
2560 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2561 break;
2562 case DP_TRAINING_PATTERN_2:
2563 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2564 break;
2565 case DP_TRAINING_PATTERN_3:
2566 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2567 break;
2568 }
2569 I915_WRITE(DP_TP_CTL(port), temp);
2570
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002571 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2572 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002573 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2574
2575 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2576 case DP_TRAINING_PATTERN_DISABLE:
2577 *DP |= DP_LINK_TRAIN_OFF_CPT;
2578 break;
2579 case DP_TRAINING_PATTERN_1:
2580 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2581 break;
2582 case DP_TRAINING_PATTERN_2:
2583 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2584 break;
2585 case DP_TRAINING_PATTERN_3:
2586 DRM_ERROR("DP training pattern 3 not supported\n");
2587 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2588 break;
2589 }
2590
2591 } else {
2592 if (IS_CHERRYVIEW(dev))
2593 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2594 else
2595 *DP &= ~DP_LINK_TRAIN_MASK;
2596
2597 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2598 case DP_TRAINING_PATTERN_DISABLE:
2599 *DP |= DP_LINK_TRAIN_OFF;
2600 break;
2601 case DP_TRAINING_PATTERN_1:
2602 *DP |= DP_LINK_TRAIN_PAT_1;
2603 break;
2604 case DP_TRAINING_PATTERN_2:
2605 *DP |= DP_LINK_TRAIN_PAT_2;
2606 break;
2607 case DP_TRAINING_PATTERN_3:
2608 if (IS_CHERRYVIEW(dev)) {
2609 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2610 } else {
2611 DRM_ERROR("DP training pattern 3 not supported\n");
2612 *DP |= DP_LINK_TRAIN_PAT_2;
2613 }
2614 break;
2615 }
2616 }
2617}
2618
2619static void intel_dp_enable_port(struct intel_dp *intel_dp)
2620{
2621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002622 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002623 struct intel_crtc *crtc =
2624 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002625
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002626 /* enable with pattern 1 (as per spec) */
2627 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2628 DP_TRAINING_PATTERN_1);
2629
2630 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2631 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002632
2633 /*
2634 * Magic for VLV/CHV. We _must_ first set up the register
2635 * without actually enabling the port, and then do another
2636 * write to enable the port. Otherwise link training will
2637 * fail when the power sequencer is freshly used for this port.
2638 */
2639 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002640 if (crtc->config->has_audio)
2641 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002642
2643 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2644 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002645}
2646
Daniel Vettere8cb4552012-07-01 13:05:48 +02002647static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002648{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002649 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2650 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002651 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulac1dec792014-10-27 16:26:56 +02002652 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002653 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002654 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002655
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002656 if (WARN_ON(dp_reg & DP_PORT_EN))
2657 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002658
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002659 pps_lock(intel_dp);
2660
Wayne Boyer666a4532015-12-09 12:29:35 -08002661 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002662 vlv_init_panel_power_sequencer(intel_dp);
2663
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002664 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002665
2666 edp_panel_vdd_on(intel_dp);
2667 edp_panel_on(intel_dp);
2668 edp_panel_vdd_off(intel_dp, true);
2669
2670 pps_unlock(intel_dp);
2671
Wayne Boyer666a4532015-12-09 12:29:35 -08002672 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002673 unsigned int lane_mask = 0x0;
2674
2675 if (IS_CHERRYVIEW(dev))
2676 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2677
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002678 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2679 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002680 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002681
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002682 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2683 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002684 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002685
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002686 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002687 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002688 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002689 intel_audio_codec_enable(encoder);
2690 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002691}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002692
Jani Nikulaecff4f32013-09-06 07:38:29 +03002693static void g4x_enable_dp(struct intel_encoder *encoder)
2694{
Jani Nikula828f5c62013-09-05 16:44:45 +03002695 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2696
Jani Nikulaecff4f32013-09-06 07:38:29 +03002697 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002698 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002699}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002700
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002701static void vlv_enable_dp(struct intel_encoder *encoder)
2702{
Jani Nikula828f5c62013-09-05 16:44:45 +03002703 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2704
Daniel Vetter4be73782014-01-17 14:39:48 +01002705 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002706 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002707}
2708
Jani Nikulaecff4f32013-09-06 07:38:29 +03002709static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002710{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002711 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002712 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002713
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002714 intel_dp_prepare(encoder);
2715
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002716 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002717 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002718 ironlake_edp_pll_on(intel_dp);
2719}
2720
Ville Syrjälä83b84592014-10-16 21:29:51 +03002721static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2722{
2723 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002724 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002725 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002726 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002727
2728 edp_panel_vdd_off_sync(intel_dp);
2729
2730 /*
2731 * VLV seems to get confused when multiple power seqeuencers
2732 * have the same port selected (even if only one has power/vdd
2733 * enabled). The failure manifests as vlv_wait_port_ready() failing
2734 * CHV on the other hand doesn't seem to mind having the same port
2735 * selected in multiple power seqeuencers, but let's clear the
2736 * port select always when logically disconnecting a power sequencer
2737 * from a port.
2738 */
2739 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2740 pipe_name(pipe), port_name(intel_dig_port->port));
2741 I915_WRITE(pp_on_reg, 0);
2742 POSTING_READ(pp_on_reg);
2743
2744 intel_dp->pps_pipe = INVALID_PIPE;
2745}
2746
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002747static void vlv_steal_power_sequencer(struct drm_device *dev,
2748 enum pipe pipe)
2749{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002750 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002751 struct intel_encoder *encoder;
2752
2753 lockdep_assert_held(&dev_priv->pps_mutex);
2754
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002755 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2756 return;
2757
Jani Nikula19c80542015-12-16 12:48:16 +02002758 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002759 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002760 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002761
2762 if (encoder->type != INTEL_OUTPUT_EDP)
2763 continue;
2764
2765 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002766 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002767
2768 if (intel_dp->pps_pipe != pipe)
2769 continue;
2770
2771 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002772 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002773
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002774 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002775 "stealing pipe %c power sequencer from active eDP port %c\n",
2776 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002777
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002778 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002779 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002780 }
2781}
2782
2783static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2784{
2785 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2786 struct intel_encoder *encoder = &intel_dig_port->base;
2787 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002788 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002789 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002790
2791 lockdep_assert_held(&dev_priv->pps_mutex);
2792
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002793 if (!is_edp(intel_dp))
2794 return;
2795
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002796 if (intel_dp->pps_pipe == crtc->pipe)
2797 return;
2798
2799 /*
2800 * If another power sequencer was being used on this
2801 * port previously make sure to turn off vdd there while
2802 * we still have control of it.
2803 */
2804 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002805 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002806
2807 /*
2808 * We may be stealing the power
2809 * sequencer from another port.
2810 */
2811 vlv_steal_power_sequencer(dev, crtc->pipe);
2812
2813 /* now it's all ours */
2814 intel_dp->pps_pipe = crtc->pipe;
2815
2816 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2817 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2818
2819 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002820 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2821 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002822}
2823
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002824static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2825{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002826 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002827
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002828 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002829}
2830
Jani Nikulaecff4f32013-09-06 07:38:29 +03002831static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002832{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002833 intel_dp_prepare(encoder);
2834
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002835 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002836}
2837
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002838static void chv_pre_enable_dp(struct intel_encoder *encoder)
2839{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002840 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002841
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002842 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002843
2844 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002845 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002846}
2847
Ville Syrjälä9197c882014-04-09 13:29:05 +03002848static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2849{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002850 intel_dp_prepare(encoder);
2851
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002852 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002853}
2854
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002855static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2856{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002857 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002858}
2859
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002860/*
2861 * Fetch AUX CH registers 0x202 - 0x207 which contain
2862 * link status information
2863 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002864bool
Keith Packard93f62da2011-11-01 19:45:03 -07002865intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002866{
Lyude9f085eb2016-04-13 10:58:33 -04002867 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2868 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002869}
2870
Paulo Zanoni11002442014-06-13 18:45:41 -03002871/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002872uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002873intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002874{
Paulo Zanoni30add222012-10-26 19:05:45 -02002875 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002876 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002877 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002878
Vandana Kannan93147262014-11-18 15:45:29 +05302879 if (IS_BROXTON(dev))
2880 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2881 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002882 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302883 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002884 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002885 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302886 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002887 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302888 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002889 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302890 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002891 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302892 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002893}
2894
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002895uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002896intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2897{
Paulo Zanoni30add222012-10-26 19:05:45 -02002898 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002899 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002900
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002901 if (INTEL_INFO(dev)->gen >= 9) {
2902 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2903 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2904 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2905 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2906 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2907 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2908 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302909 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2910 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002911 default:
2912 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2913 }
2914 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002915 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302916 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2917 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2918 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2919 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2920 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2921 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2922 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002923 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302924 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002925 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002926 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002927 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302928 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2929 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2930 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2931 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2932 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2933 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2934 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002935 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302936 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002937 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002938 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002939 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302940 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2941 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2943 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2944 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002945 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302946 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002947 }
2948 } else {
2949 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302950 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2951 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2953 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2954 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2955 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2956 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002957 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302958 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002959 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002960 }
2961}
2962
Daniel Vetter5829975c2015-04-16 11:36:52 +02002963static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002964{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002965 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002966 unsigned long demph_reg_value, preemph_reg_value,
2967 uniqtranscale_reg_value;
2968 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002969
2970 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302971 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002972 preemph_reg_value = 0x0004000;
2973 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302974 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002975 demph_reg_value = 0x2B405555;
2976 uniqtranscale_reg_value = 0x552AB83A;
2977 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302978 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002979 demph_reg_value = 0x2B404040;
2980 uniqtranscale_reg_value = 0x5548B83A;
2981 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002983 demph_reg_value = 0x2B245555;
2984 uniqtranscale_reg_value = 0x5560B83A;
2985 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002987 demph_reg_value = 0x2B405555;
2988 uniqtranscale_reg_value = 0x5598DA3A;
2989 break;
2990 default:
2991 return 0;
2992 }
2993 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302994 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002995 preemph_reg_value = 0x0002000;
2996 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302997 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002998 demph_reg_value = 0x2B404040;
2999 uniqtranscale_reg_value = 0x5552B83A;
3000 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303001 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003002 demph_reg_value = 0x2B404848;
3003 uniqtranscale_reg_value = 0x5580B83A;
3004 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003006 demph_reg_value = 0x2B404040;
3007 uniqtranscale_reg_value = 0x55ADDA3A;
3008 break;
3009 default:
3010 return 0;
3011 }
3012 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303013 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003014 preemph_reg_value = 0x0000000;
3015 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303016 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003017 demph_reg_value = 0x2B305555;
3018 uniqtranscale_reg_value = 0x5570B83A;
3019 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303020 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003021 demph_reg_value = 0x2B2B4040;
3022 uniqtranscale_reg_value = 0x55ADDA3A;
3023 break;
3024 default:
3025 return 0;
3026 }
3027 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303028 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003029 preemph_reg_value = 0x0006000;
3030 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032 demph_reg_value = 0x1B405555;
3033 uniqtranscale_reg_value = 0x55ADDA3A;
3034 break;
3035 default:
3036 return 0;
3037 }
3038 break;
3039 default:
3040 return 0;
3041 }
3042
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003043 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3044 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003045
3046 return 0;
3047}
3048
Daniel Vetter5829975c2015-04-16 11:36:52 +02003049static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003050{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003051 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3052 u32 deemph_reg_value, margin_reg_value;
3053 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003054 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003055
3056 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303057 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003058 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303059 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003060 deemph_reg_value = 128;
3061 margin_reg_value = 52;
3062 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303063 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003064 deemph_reg_value = 128;
3065 margin_reg_value = 77;
3066 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303067 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003068 deemph_reg_value = 128;
3069 margin_reg_value = 102;
3070 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303071 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003072 deemph_reg_value = 128;
3073 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003074 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003075 break;
3076 default:
3077 return 0;
3078 }
3079 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003081 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303082 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003083 deemph_reg_value = 85;
3084 margin_reg_value = 78;
3085 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303086 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003087 deemph_reg_value = 85;
3088 margin_reg_value = 116;
3089 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303090 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003091 deemph_reg_value = 85;
3092 margin_reg_value = 154;
3093 break;
3094 default:
3095 return 0;
3096 }
3097 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303098 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003099 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003101 deemph_reg_value = 64;
3102 margin_reg_value = 104;
3103 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003105 deemph_reg_value = 64;
3106 margin_reg_value = 154;
3107 break;
3108 default:
3109 return 0;
3110 }
3111 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303112 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003113 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003115 deemph_reg_value = 43;
3116 margin_reg_value = 154;
3117 break;
3118 default:
3119 return 0;
3120 }
3121 break;
3122 default:
3123 return 0;
3124 }
3125
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003126 chv_set_phy_signal_level(encoder, deemph_reg_value,
3127 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128
3129 return 0;
3130}
3131
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003132static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003133gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003134{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003135 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003136
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003137 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003139 default:
3140 signal_levels |= DP_VOLTAGE_0_4;
3141 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303142 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003143 signal_levels |= DP_VOLTAGE_0_6;
3144 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303145 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003146 signal_levels |= DP_VOLTAGE_0_8;
3147 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003149 signal_levels |= DP_VOLTAGE_1_2;
3150 break;
3151 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003152 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003154 default:
3155 signal_levels |= DP_PRE_EMPHASIS_0;
3156 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303157 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003158 signal_levels |= DP_PRE_EMPHASIS_3_5;
3159 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003161 signal_levels |= DP_PRE_EMPHASIS_6;
3162 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003164 signal_levels |= DP_PRE_EMPHASIS_9_5;
3165 break;
3166 }
3167 return signal_levels;
3168}
3169
Zhenyu Wange3421a12010-04-08 09:43:27 +08003170/* Gen6's DP voltage swing and pre-emphasis control */
3171static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003172gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003173{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003174 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3175 DP_TRAIN_PRE_EMPHASIS_MASK);
3176 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003179 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003181 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3183 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003184 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003187 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003190 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003191 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003192 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3193 "0x%x\n", signal_levels);
3194 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003195 }
3196}
3197
Keith Packard1a2eb462011-11-16 16:26:07 -08003198/* Gen7's DP voltage swing and pre-emphasis control */
3199static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003200gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003201{
3202 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3203 DP_TRAIN_PRE_EMPHASIS_MASK);
3204 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303205 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003206 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303207 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003208 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303209 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003210 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3211
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003213 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003215 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3216
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003218 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003220 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3221
3222 default:
3223 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3224 "0x%x\n", signal_levels);
3225 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3226 }
3227}
3228
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003229void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003230intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003231{
3232 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003233 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003234 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003235 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003236 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003237 uint8_t train_set = intel_dp->train_set[0];
3238
David Weinehallf8896f52015-06-25 11:11:03 +03003239 if (HAS_DDI(dev)) {
3240 signal_levels = ddi_signal_levels(intel_dp);
3241
3242 if (IS_BROXTON(dev))
3243 signal_levels = 0;
3244 else
3245 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003246 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003247 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003248 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003249 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003250 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003251 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003252 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003253 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003254 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003255 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3256 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003257 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003258 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3259 }
3260
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303261 if (mask)
3262 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3263
3264 DRM_DEBUG_KMS("Using vswing level %d\n",
3265 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3266 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3267 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3268 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003269
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003270 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003271
3272 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3273 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003274}
3275
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003276void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003277intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3278 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003279{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003281 struct drm_i915_private *dev_priv =
3282 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003283
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003284 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003285
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003286 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003287 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003288}
3289
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003290void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003291{
3292 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3293 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003294 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak3ab9c632013-05-03 12:57:41 +03003295 enum port port = intel_dig_port->port;
3296 uint32_t val;
3297
3298 if (!HAS_DDI(dev))
3299 return;
3300
3301 val = I915_READ(DP_TP_CTL(port));
3302 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3303 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3304 I915_WRITE(DP_TP_CTL(port), val);
3305
3306 /*
3307 * On PORT_A we can have only eDP in SST mode. There the only reason
3308 * we need to set idle transmission mode is to work around a HW issue
3309 * where we enable the pipe while not in idle link-training mode.
3310 * In this case there is requirement to wait for a minimum number of
3311 * idle patterns to be sent.
3312 */
3313 if (port == PORT_A)
3314 return;
3315
Chris Wilsona7670172016-06-30 15:33:10 +01003316 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3317 DP_TP_STATUS_IDLE_DONE,
3318 DP_TP_STATUS_IDLE_DONE,
3319 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003320 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3321}
3322
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003323static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003324intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003326 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003327 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003328 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003329 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003330 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003331 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003333 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003334 return;
3335
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003336 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003337 return;
3338
Zhao Yakui28c97732009-10-09 11:39:41 +08003339 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003340
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003341 if ((IS_GEN7(dev) && port == PORT_A) ||
3342 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003343 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003344 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003345 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003346 if (IS_CHERRYVIEW(dev))
3347 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3348 else
3349 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003350 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003351 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003352 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003353 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003354
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003355 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3356 I915_WRITE(intel_dp->output_reg, DP);
3357 POSTING_READ(intel_dp->output_reg);
3358
3359 /*
3360 * HW workaround for IBX, we need to move the port
3361 * to transcoder A after disabling it to allow the
3362 * matching HDMI port to be enabled on transcoder A.
3363 */
3364 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003365 /*
3366 * We get CPU/PCH FIFO underruns on the other pipe when
3367 * doing the workaround. Sweep them under the rug.
3368 */
3369 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3370 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3371
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003372 /* always enable with pattern 1 (as per spec) */
3373 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3374 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3375 I915_WRITE(intel_dp->output_reg, DP);
3376 POSTING_READ(intel_dp->output_reg);
3377
3378 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003379 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003380 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003381
Chris Wilson91c8a322016-07-05 10:40:23 +01003382 intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003383 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3384 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003385 }
3386
Keith Packardf01eca22011-09-28 16:48:10 -07003387 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003388
3389 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003390}
3391
Keith Packard26d61aa2011-07-25 20:01:09 -07003392static bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003393intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003394{
Lyude9f085eb2016-04-13 10:58:33 -04003395 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3396 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003397 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003398
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003399 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003400
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003401 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3402}
3403
3404static bool
3405intel_edp_init_dpcd(struct intel_dp *intel_dp)
3406{
3407 struct drm_i915_private *dev_priv =
3408 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3409
3410 /* this function is meant to be called only once */
3411 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3412
3413 if (!intel_dp_read_dpcd(intel_dp))
3414 return false;
3415
3416 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3417 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3418 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3419
3420 /* Check if the panel supports PSR */
3421 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3422 intel_dp->psr_dpcd,
3423 sizeof(intel_dp->psr_dpcd));
3424 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3425 dev_priv->psr.sink_support = true;
3426 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3427 }
3428
3429 if (INTEL_GEN(dev_priv) >= 9 &&
3430 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3431 uint8_t frame_sync_cap;
3432
3433 dev_priv->psr.sink_support = true;
3434 drm_dp_dpcd_read(&intel_dp->aux,
3435 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3436 &frame_sync_cap, 1);
3437 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3438 /* PSR2 needs frame sync as well */
3439 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3440 DRM_DEBUG_KMS("PSR2 %s on sink",
3441 dev_priv->psr.psr2_support ? "supported" : "not supported");
3442 }
3443
3444 /* Read the eDP Display control capabilities registers */
3445 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3446 drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3447 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
3448 sizeof(intel_dp->edp_dpcd)))
3449 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3450 intel_dp->edp_dpcd);
3451
3452 /* Intermediate frequency support */
3453 if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3454 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3455 int i;
3456
3457 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3458 sink_rates, sizeof(sink_rates));
3459
3460 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3461 int val = le16_to_cpu(sink_rates[i]);
3462
3463 if (val == 0)
3464 break;
3465
3466 /* Value read is in kHz while drm clock is saved in deca-kHz */
3467 intel_dp->sink_rates[i] = (val * 200) / 10;
3468 }
3469 intel_dp->num_sink_rates = i;
3470 }
3471
3472 return true;
3473}
3474
3475
3476static bool
3477intel_dp_get_dpcd(struct intel_dp *intel_dp)
3478{
3479 if (!intel_dp_read_dpcd(intel_dp))
3480 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003481
Lyude9f085eb2016-04-13 10:58:33 -04003482 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3483 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303484 return false;
3485
3486 /*
3487 * Sink count can change between short pulse hpd hence
3488 * a member variable in intel_dp will track any changes
3489 * between short pulse interrupts.
3490 */
3491 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3492
3493 /*
3494 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3495 * a dongle is present but no display. Unless we require to know
3496 * if a dongle is present or not, we don't need to update
3497 * downstream port information. So, an early return here saves
3498 * time from performing other operations which are not required.
3499 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303500 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303501 return false;
3502
Adam Jacksonedb39242012-09-18 10:58:49 -04003503 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3504 DP_DWN_STRM_PORT_PRESENT))
3505 return true; /* native DP sink */
3506
3507 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3508 return true; /* no per-port downstream info */
3509
Lyude9f085eb2016-04-13 10:58:33 -04003510 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3511 intel_dp->downstream_ports,
3512 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003513 return false; /* downstream port status fetch failed */
3514
3515 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003516}
3517
Adam Jackson0d198322012-05-14 16:05:47 -04003518static void
3519intel_dp_probe_oui(struct intel_dp *intel_dp)
3520{
3521 u8 buf[3];
3522
3523 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3524 return;
3525
Lyude9f085eb2016-04-13 10:58:33 -04003526 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003527 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3528 buf[0], buf[1], buf[2]);
3529
Lyude9f085eb2016-04-13 10:58:33 -04003530 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003531 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3532 buf[0], buf[1], buf[2]);
3533}
3534
Dave Airlie0e32b392014-05-02 14:02:48 +10003535static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003536intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003537{
3538 u8 buf[1];
3539
Nathan Schulte7cc96132016-03-15 10:14:05 -05003540 if (!i915.enable_dp_mst)
3541 return false;
3542
Dave Airlie0e32b392014-05-02 14:02:48 +10003543 if (!intel_dp->can_mst)
3544 return false;
3545
3546 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3547 return false;
3548
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003549 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
3550 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003551
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003552 return buf[0] & DP_MST_CAP;
3553}
3554
3555static void
3556intel_dp_configure_mst(struct intel_dp *intel_dp)
3557{
3558 if (!i915.enable_dp_mst)
3559 return;
3560
3561 if (!intel_dp->can_mst)
3562 return;
3563
3564 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3565
3566 if (intel_dp->is_mst)
3567 DRM_DEBUG_KMS("Sink is MST capable\n");
3568 else
3569 DRM_DEBUG_KMS("Sink is not MST capable\n");
3570
3571 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3572 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003573}
3574
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003575static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003576{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003577 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003578 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003579 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003580 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003581 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003582 int count = 0;
3583 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003584
3585 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003586 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003587 ret = -EIO;
3588 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003589 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003590
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003591 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003592 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003593 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003594 ret = -EIO;
3595 goto out;
3596 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003597
Rodrigo Vivic6297842015-11-05 10:50:20 -08003598 do {
3599 intel_wait_for_vblank(dev, intel_crtc->pipe);
3600
3601 if (drm_dp_dpcd_readb(&intel_dp->aux,
3602 DP_TEST_SINK_MISC, &buf) < 0) {
3603 ret = -EIO;
3604 goto out;
3605 }
3606 count = buf & DP_TEST_COUNT_MASK;
3607 } while (--attempts && count);
3608
3609 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003610 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003611 ret = -ETIMEDOUT;
3612 }
3613
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003614 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003615 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003616 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003617}
3618
3619static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3620{
3621 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003622 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003623 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3624 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003625 int ret;
3626
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003627 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3628 return -EIO;
3629
3630 if (!(buf & DP_TEST_CRC_SUPPORTED))
3631 return -ENOTTY;
3632
3633 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3634 return -EIO;
3635
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003636 if (buf & DP_TEST_SINK_START) {
3637 ret = intel_dp_sink_crc_stop(intel_dp);
3638 if (ret)
3639 return ret;
3640 }
3641
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003642 hsw_disable_ips(intel_crtc);
3643
3644 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3645 buf | DP_TEST_SINK_START) < 0) {
3646 hsw_enable_ips(intel_crtc);
3647 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003648 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003649
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003650 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003651 return 0;
3652}
3653
3654int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3655{
3656 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3657 struct drm_device *dev = dig_port->base.base.dev;
3658 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3659 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003660 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003661 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003662
3663 ret = intel_dp_sink_crc_start(intel_dp);
3664 if (ret)
3665 return ret;
3666
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003667 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003668 intel_wait_for_vblank(dev, intel_crtc->pipe);
3669
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003670 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003671 DP_TEST_SINK_MISC, &buf) < 0) {
3672 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003673 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003674 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003675 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003676
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003677 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003678
3679 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003680 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3681 ret = -ETIMEDOUT;
3682 goto stop;
3683 }
3684
3685 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3686 ret = -EIO;
3687 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003688 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003689
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003690stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003691 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003692 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003693}
3694
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003695static bool
3696intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3697{
Lyude9f085eb2016-04-13 10:58:33 -04003698 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003699 DP_DEVICE_SERVICE_IRQ_VECTOR,
3700 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003701}
3702
Dave Airlie0e32b392014-05-02 14:02:48 +10003703static bool
3704intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3705{
3706 int ret;
3707
Lyude9f085eb2016-04-13 10:58:33 -04003708 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003709 DP_SINK_COUNT_ESI,
3710 sink_irq_vector, 14);
3711 if (ret != 14)
3712 return false;
3713
3714 return true;
3715}
3716
Todd Previtec5d5ab72015-04-15 08:38:38 -07003717static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003718{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003719 uint8_t test_result = DP_TEST_ACK;
3720 return test_result;
3721}
3722
3723static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3724{
3725 uint8_t test_result = DP_TEST_NAK;
3726 return test_result;
3727}
3728
3729static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3730{
3731 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003732 struct intel_connector *intel_connector = intel_dp->attached_connector;
3733 struct drm_connector *connector = &intel_connector->base;
3734
3735 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003736 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003737 intel_dp->aux.i2c_defer_count > 6) {
3738 /* Check EDID read for NACKs, DEFERs and corruption
3739 * (DP CTS 1.2 Core r1.1)
3740 * 4.2.2.4 : Failed EDID read, I2C_NAK
3741 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3742 * 4.2.2.6 : EDID corruption detected
3743 * Use failsafe mode for all cases
3744 */
3745 if (intel_dp->aux.i2c_nack_count > 0 ||
3746 intel_dp->aux.i2c_defer_count > 0)
3747 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3748 intel_dp->aux.i2c_nack_count,
3749 intel_dp->aux.i2c_defer_count);
3750 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3751 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303752 struct edid *block = intel_connector->detect_edid;
3753
3754 /* We have to write the checksum
3755 * of the last block read
3756 */
3757 block += intel_connector->detect_edid->extensions;
3758
Todd Previte559be302015-05-04 07:48:20 -07003759 if (!drm_dp_dpcd_write(&intel_dp->aux,
3760 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303761 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003762 1))
Todd Previte559be302015-05-04 07:48:20 -07003763 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3764
3765 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3766 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3767 }
3768
3769 /* Set test active flag here so userspace doesn't interrupt things */
3770 intel_dp->compliance_test_active = 1;
3771
Todd Previtec5d5ab72015-04-15 08:38:38 -07003772 return test_result;
3773}
3774
3775static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3776{
3777 uint8_t test_result = DP_TEST_NAK;
3778 return test_result;
3779}
3780
3781static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3782{
3783 uint8_t response = DP_TEST_NAK;
3784 uint8_t rxdata = 0;
3785 int status = 0;
3786
Todd Previtec5d5ab72015-04-15 08:38:38 -07003787 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3788 if (status <= 0) {
3789 DRM_DEBUG_KMS("Could not read test request from sink\n");
3790 goto update_status;
3791 }
3792
3793 switch (rxdata) {
3794 case DP_TEST_LINK_TRAINING:
3795 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3796 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3797 response = intel_dp_autotest_link_training(intel_dp);
3798 break;
3799 case DP_TEST_LINK_VIDEO_PATTERN:
3800 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3801 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3802 response = intel_dp_autotest_video_pattern(intel_dp);
3803 break;
3804 case DP_TEST_LINK_EDID_READ:
3805 DRM_DEBUG_KMS("EDID test requested\n");
3806 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3807 response = intel_dp_autotest_edid(intel_dp);
3808 break;
3809 case DP_TEST_LINK_PHY_TEST_PATTERN:
3810 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3811 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3812 response = intel_dp_autotest_phy_pattern(intel_dp);
3813 break;
3814 default:
3815 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3816 break;
3817 }
3818
3819update_status:
3820 status = drm_dp_dpcd_write(&intel_dp->aux,
3821 DP_TEST_RESPONSE,
3822 &response, 1);
3823 if (status <= 0)
3824 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003825}
3826
Dave Airlie0e32b392014-05-02 14:02:48 +10003827static int
3828intel_dp_check_mst_status(struct intel_dp *intel_dp)
3829{
3830 bool bret;
3831
3832 if (intel_dp->is_mst) {
3833 u8 esi[16] = { 0 };
3834 int ret = 0;
3835 int retry;
3836 bool handled;
3837 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3838go_again:
3839 if (bret == true) {
3840
3841 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03003842 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003843 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003844 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3845 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003846 intel_dp_stop_link_train(intel_dp);
3847 }
3848
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003849 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003850 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3851
3852 if (handled) {
3853 for (retry = 0; retry < 3; retry++) {
3854 int wret;
3855 wret = drm_dp_dpcd_write(&intel_dp->aux,
3856 DP_SINK_COUNT_ESI+1,
3857 &esi[1], 3);
3858 if (wret == 3) {
3859 break;
3860 }
3861 }
3862
3863 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3864 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003865 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003866 goto go_again;
3867 }
3868 } else
3869 ret = 0;
3870
3871 return ret;
3872 } else {
3873 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3874 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3875 intel_dp->is_mst = false;
3876 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3877 /* send a hotplug event */
3878 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3879 }
3880 }
3881 return -EINVAL;
3882}
3883
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303884static void
3885intel_dp_check_link_status(struct intel_dp *intel_dp)
3886{
3887 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3888 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3889 u8 link_status[DP_LINK_STATUS_SIZE];
3890
3891 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3892
3893 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3894 DRM_ERROR("Failed to get link status\n");
3895 return;
3896 }
3897
3898 if (!intel_encoder->base.crtc)
3899 return;
3900
3901 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3902 return;
3903
3904 /* if link training is requested we should perform it always */
3905 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3906 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3907 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3908 intel_encoder->base.name);
3909 intel_dp_start_link_train(intel_dp);
3910 intel_dp_stop_link_train(intel_dp);
3911 }
3912}
3913
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003914/*
3915 * According to DP spec
3916 * 5.1.2:
3917 * 1. Read DPCD
3918 * 2. Configure link according to Receiver Capabilities
3919 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3920 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303921 *
3922 * intel_dp_short_pulse - handles short pulse interrupts
3923 * when full detection is not required.
3924 * Returns %true if short pulse is handled and full detection
3925 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003926 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303927static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303928intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003929{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003930 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003931 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303932 u8 old_sink_count = intel_dp->sink_count;
3933 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003934
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303935 /*
3936 * Clearing compliance test variables to allow capturing
3937 * of values for next automated test request.
3938 */
3939 intel_dp->compliance_test_active = 0;
3940 intel_dp->compliance_test_type = 0;
3941 intel_dp->compliance_test_data = 0;
3942
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303943 /*
3944 * Now read the DPCD to see if it's actually running
3945 * If the current value of sink count doesn't match with
3946 * the value that was stored earlier or dpcd read failed
3947 * we need to do full detection
3948 */
3949 ret = intel_dp_get_dpcd(intel_dp);
3950
3951 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3952 /* No need to proceed if we are going to do full detect */
3953 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003954 }
3955
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003956 /* Try to read the source of the interrupt */
3957 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003958 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
3959 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003960 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003961 drm_dp_dpcd_writeb(&intel_dp->aux,
3962 DP_DEVICE_SERVICE_IRQ_VECTOR,
3963 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003964
3965 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003966 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003967 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3968 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3969 }
3970
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303971 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3972 intel_dp_check_link_status(intel_dp);
3973 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303974
3975 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003976}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003977
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003978/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003979static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003980intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003981{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003982 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003983 uint8_t type;
3984
3985 if (!intel_dp_get_dpcd(intel_dp))
3986 return connector_status_disconnected;
3987
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303988 if (is_edp(intel_dp))
3989 return connector_status_connected;
3990
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003991 /* if there's no downstream port, we're done */
3992 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003993 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003994
3995 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003996 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3997 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003998
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303999 return intel_dp->sink_count ?
4000 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004001 }
4002
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004003 if (intel_dp_can_mst(intel_dp))
4004 return connector_status_connected;
4005
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004006 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004007 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004008 return connector_status_connected;
4009
4010 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004011 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4012 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4013 if (type == DP_DS_PORT_TYPE_VGA ||
4014 type == DP_DS_PORT_TYPE_NON_EDID)
4015 return connector_status_unknown;
4016 } else {
4017 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4018 DP_DWN_STRM_PORT_TYPE_MASK;
4019 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4020 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4021 return connector_status_unknown;
4022 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004023
4024 /* Anything else is out of spec, warn and ignore */
4025 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004026 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004027}
4028
4029static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004030edp_detect(struct intel_dp *intel_dp)
4031{
4032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4033 enum drm_connector_status status;
4034
4035 status = intel_panel_detect(dev);
4036 if (status == connector_status_unknown)
4037 status = connector_status_connected;
4038
4039 return status;
4040}
4041
Jani Nikulab93433c2015-08-20 10:47:36 +03004042static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4043 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004044{
Jani Nikulab93433c2015-08-20 10:47:36 +03004045 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004046
Jani Nikula0df53b72015-08-20 10:47:40 +03004047 switch (port->port) {
4048 case PORT_A:
4049 return true;
4050 case PORT_B:
4051 bit = SDE_PORTB_HOTPLUG;
4052 break;
4053 case PORT_C:
4054 bit = SDE_PORTC_HOTPLUG;
4055 break;
4056 case PORT_D:
4057 bit = SDE_PORTD_HOTPLUG;
4058 break;
4059 default:
4060 MISSING_CASE(port->port);
4061 return false;
4062 }
4063
4064 return I915_READ(SDEISR) & bit;
4065}
4066
4067static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4068 struct intel_digital_port *port)
4069{
4070 u32 bit;
4071
4072 switch (port->port) {
4073 case PORT_A:
4074 return true;
4075 case PORT_B:
4076 bit = SDE_PORTB_HOTPLUG_CPT;
4077 break;
4078 case PORT_C:
4079 bit = SDE_PORTC_HOTPLUG_CPT;
4080 break;
4081 case PORT_D:
4082 bit = SDE_PORTD_HOTPLUG_CPT;
4083 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004084 case PORT_E:
4085 bit = SDE_PORTE_HOTPLUG_SPT;
4086 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004087 default:
4088 MISSING_CASE(port->port);
4089 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004090 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004091
Jani Nikulab93433c2015-08-20 10:47:36 +03004092 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004093}
4094
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004095static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004096 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004097{
Jani Nikula9642c812015-08-20 10:47:41 +03004098 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004099
Jani Nikula9642c812015-08-20 10:47:41 +03004100 switch (port->port) {
4101 case PORT_B:
4102 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4103 break;
4104 case PORT_C:
4105 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4106 break;
4107 case PORT_D:
4108 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4109 break;
4110 default:
4111 MISSING_CASE(port->port);
4112 return false;
4113 }
4114
4115 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4116}
4117
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004118static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4119 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004120{
4121 u32 bit;
4122
4123 switch (port->port) {
4124 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004125 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004126 break;
4127 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004128 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004129 break;
4130 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004131 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004132 break;
4133 default:
4134 MISSING_CASE(port->port);
4135 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004136 }
4137
Jani Nikula1d245982015-08-20 10:47:37 +03004138 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004139}
4140
Jani Nikulae464bfd2015-08-20 10:47:42 +03004141static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304142 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004143{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304144 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4145 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004146 u32 bit;
4147
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304148 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4149 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004150 case PORT_A:
4151 bit = BXT_DE_PORT_HP_DDIA;
4152 break;
4153 case PORT_B:
4154 bit = BXT_DE_PORT_HP_DDIB;
4155 break;
4156 case PORT_C:
4157 bit = BXT_DE_PORT_HP_DDIC;
4158 break;
4159 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304160 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004161 return false;
4162 }
4163
4164 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4165}
4166
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004167/*
4168 * intel_digital_port_connected - is the specified port connected?
4169 * @dev_priv: i915 private structure
4170 * @port: the port to test
4171 *
4172 * Return %true if @port is connected, %false otherwise.
4173 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304174bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004175 struct intel_digital_port *port)
4176{
Jani Nikula0df53b72015-08-20 10:47:40 +03004177 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004178 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004179 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004180 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004181 else if (IS_BROXTON(dev_priv))
4182 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004183 else if (IS_GM45(dev_priv))
4184 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004185 else
4186 return g4x_digital_port_connected(dev_priv, port);
4187}
4188
Keith Packard8c241fe2011-09-28 16:38:44 -07004189static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004190intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004191{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004192 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004193
Jani Nikula9cd300e2012-10-19 14:51:52 +03004194 /* use cached edid if we have one */
4195 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004196 /* invalid edid */
4197 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004198 return NULL;
4199
Jani Nikula55e9ede2013-10-01 10:38:54 +03004200 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004201 } else
4202 return drm_get_edid(&intel_connector->base,
4203 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004204}
4205
Chris Wilsonbeb60602014-09-02 20:04:00 +01004206static void
4207intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004208{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004209 struct intel_connector *intel_connector = intel_dp->attached_connector;
4210 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004211
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304212 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004213 edid = intel_dp_get_edid(intel_dp);
4214 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004215
Chris Wilsonbeb60602014-09-02 20:04:00 +01004216 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4217 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4218 else
4219 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4220}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004221
Chris Wilsonbeb60602014-09-02 20:04:00 +01004222static void
4223intel_dp_unset_edid(struct intel_dp *intel_dp)
4224{
4225 struct intel_connector *intel_connector = intel_dp->attached_connector;
4226
4227 kfree(intel_connector->detect_edid);
4228 intel_connector->detect_edid = NULL;
4229
4230 intel_dp->has_audio = false;
4231}
4232
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304233static void
4234intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004235{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304236 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004237 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004238 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4239 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004240 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004241 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004242 enum intel_display_power_domain power_domain;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004243 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004244
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004245 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4246 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004247
Chris Wilsond410b562014-09-02 20:03:59 +01004248 /* Can't disconnect eDP, but you can close the lid... */
4249 if (is_edp(intel_dp))
4250 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004251 else if (intel_digital_port_connected(to_i915(dev),
4252 dp_to_dig_port(intel_dp)))
4253 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004254 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004255 status = connector_status_disconnected;
4256
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304257 if (status != connector_status_connected) {
4258 intel_dp->compliance_test_active = 0;
4259 intel_dp->compliance_test_type = 0;
4260 intel_dp->compliance_test_data = 0;
4261
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004262 if (intel_dp->is_mst) {
4263 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4264 intel_dp->is_mst,
4265 intel_dp->mst_mgr.mst_state);
4266 intel_dp->is_mst = false;
4267 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4268 intel_dp->is_mst);
4269 }
4270
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004271 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304272 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004273
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304274 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004275 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304276
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004277 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4278 yesno(intel_dp_source_supports_hbr2(intel_dp)),
4279 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4280
4281 intel_dp_print_rates(intel_dp);
4282
Adam Jackson0d198322012-05-14 16:05:47 -04004283 intel_dp_probe_oui(intel_dp);
4284
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004285 intel_dp_configure_mst(intel_dp);
4286
4287 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304288 /*
4289 * If we are in MST mode then this connector
4290 * won't appear connected or have anything
4291 * with EDID on it
4292 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004293 status = connector_status_disconnected;
4294 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304295 } else if (connector->status == connector_status_connected) {
4296 /*
4297 * If display was connected already and is still connected
4298 * check links status, there has been known issues of
4299 * link loss triggerring long pulse!!!!
4300 */
4301 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4302 intel_dp_check_link_status(intel_dp);
4303 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4304 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004305 }
4306
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304307 /*
4308 * Clearing NACK and defer counts to get their exact values
4309 * while reading EDID which are required by Compliance tests
4310 * 4.2.2.4 and 4.2.2.5
4311 */
4312 intel_dp->aux.i2c_nack_count = 0;
4313 intel_dp->aux.i2c_defer_count = 0;
4314
Chris Wilsonbeb60602014-09-02 20:04:00 +01004315 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004316
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004317 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304318 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004319
Todd Previte09b1eb12015-04-20 15:27:34 -07004320 /* Try to read the source of the interrupt */
4321 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004322 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4323 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004324 /* Clear interrupt source */
4325 drm_dp_dpcd_writeb(&intel_dp->aux,
4326 DP_DEVICE_SERVICE_IRQ_VECTOR,
4327 sink_irq_vector);
4328
4329 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4330 intel_dp_handle_test_request(intel_dp);
4331 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4332 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4333 }
4334
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004335out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004336 if ((status != connector_status_connected) &&
4337 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304338 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304339
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004340 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304341 return;
4342}
4343
4344static enum drm_connector_status
4345intel_dp_detect(struct drm_connector *connector, bool force)
4346{
4347 struct intel_dp *intel_dp = intel_attached_dp(connector);
4348 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4349 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4350 struct intel_connector *intel_connector = to_intel_connector(connector);
4351
4352 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4353 connector->base.id, connector->name);
4354
4355 if (intel_dp->is_mst) {
4356 /* MST devices are disconnected from a monitor POV */
4357 intel_dp_unset_edid(intel_dp);
4358 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004359 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304360 return connector_status_disconnected;
4361 }
4362
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304363 /* If full detect is not performed yet, do a full detect */
4364 if (!intel_dp->detect_done)
4365 intel_dp_long_pulse(intel_dp->attached_connector);
4366
4367 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304368
Ville Syrjälä1b7f2c82016-07-18 13:15:14 +03004369 if (is_edp(intel_dp) || intel_connector->detect_edid)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304370 return connector_status_connected;
4371 else
4372 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004373}
4374
Chris Wilsonbeb60602014-09-02 20:04:00 +01004375static void
4376intel_dp_force(struct drm_connector *connector)
4377{
4378 struct intel_dp *intel_dp = intel_attached_dp(connector);
4379 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004380 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004381 enum intel_display_power_domain power_domain;
4382
4383 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4384 connector->base.id, connector->name);
4385 intel_dp_unset_edid(intel_dp);
4386
4387 if (connector->status != connector_status_connected)
4388 return;
4389
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004390 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4391 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004392
4393 intel_dp_set_edid(intel_dp);
4394
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004395 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004396
4397 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004398 intel_encoder->type = INTEL_OUTPUT_DP;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004399}
4400
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004401static int intel_dp_get_modes(struct drm_connector *connector)
4402{
Jani Nikuladd06f902012-10-19 14:51:50 +03004403 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004404 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004405
Chris Wilsonbeb60602014-09-02 20:04:00 +01004406 edid = intel_connector->detect_edid;
4407 if (edid) {
4408 int ret = intel_connector_update_modes(connector, edid);
4409 if (ret)
4410 return ret;
4411 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004412
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004413 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004414 if (is_edp(intel_attached_dp(connector)) &&
4415 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004416 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004417
4418 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004419 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004420 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004421 drm_mode_probed_add(connector, mode);
4422 return 1;
4423 }
4424 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004425
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004426 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004427}
4428
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004429static bool
4430intel_dp_detect_audio(struct drm_connector *connector)
4431{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004432 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004433 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004434
Chris Wilsonbeb60602014-09-02 20:04:00 +01004435 edid = to_intel_connector(connector)->detect_edid;
4436 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004437 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004438
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004439 return has_audio;
4440}
4441
Chris Wilsonf6849602010-09-19 09:29:33 +01004442static int
4443intel_dp_set_property(struct drm_connector *connector,
4444 struct drm_property *property,
4445 uint64_t val)
4446{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004447 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Yuly Novikov53b41832012-10-26 12:04:00 +03004448 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004449 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4450 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004451 int ret;
4452
Rob Clark662595d2012-10-11 20:36:04 -05004453 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004454 if (ret)
4455 return ret;
4456
Chris Wilson3f43c482011-05-12 22:17:24 +01004457 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004458 int i = val;
4459 bool has_audio;
4460
4461 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004462 return 0;
4463
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004464 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004465
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004466 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004467 has_audio = intel_dp_detect_audio(connector);
4468 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004469 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004470
4471 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004472 return 0;
4473
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004474 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004475 goto done;
4476 }
4477
Chris Wilsone953fd72011-02-21 22:23:52 +00004478 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004479 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004480 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004481
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004482 switch (val) {
4483 case INTEL_BROADCAST_RGB_AUTO:
4484 intel_dp->color_range_auto = true;
4485 break;
4486 case INTEL_BROADCAST_RGB_FULL:
4487 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004488 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004489 break;
4490 case INTEL_BROADCAST_RGB_LIMITED:
4491 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004492 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004493 break;
4494 default:
4495 return -EINVAL;
4496 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004497
4498 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004499 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004500 return 0;
4501
Chris Wilsone953fd72011-02-21 22:23:52 +00004502 goto done;
4503 }
4504
Yuly Novikov53b41832012-10-26 12:04:00 +03004505 if (is_edp(intel_dp) &&
4506 property == connector->dev->mode_config.scaling_mode_property) {
4507 if (val == DRM_MODE_SCALE_NONE) {
4508 DRM_DEBUG_KMS("no scaling not supported\n");
4509 return -EINVAL;
4510 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004511 if (HAS_GMCH_DISPLAY(dev_priv) &&
4512 val == DRM_MODE_SCALE_CENTER) {
4513 DRM_DEBUG_KMS("centering not supported\n");
4514 return -EINVAL;
4515 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004516
4517 if (intel_connector->panel.fitting_mode == val) {
4518 /* the eDP scaling property is not changed */
4519 return 0;
4520 }
4521 intel_connector->panel.fitting_mode = val;
4522
4523 goto done;
4524 }
4525
Chris Wilsonf6849602010-09-19 09:29:33 +01004526 return -EINVAL;
4527
4528done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004529 if (intel_encoder->base.crtc)
4530 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004531
4532 return 0;
4533}
4534
Chris Wilson7a418e32016-06-24 14:00:14 +01004535static int
4536intel_dp_connector_register(struct drm_connector *connector)
4537{
4538 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004539 int ret;
4540
4541 ret = intel_connector_register(connector);
4542 if (ret)
4543 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004544
4545 i915_debugfs_connector_add(connector);
4546
4547 DRM_DEBUG_KMS("registering %s bus for %s\n",
4548 intel_dp->aux.name, connector->kdev->kobj.name);
4549
4550 intel_dp->aux.dev = connector->kdev;
4551 return drm_dp_aux_register(&intel_dp->aux);
4552}
4553
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004554static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004555intel_dp_connector_unregister(struct drm_connector *connector)
4556{
4557 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4558 intel_connector_unregister(connector);
4559}
4560
4561static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004562intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004563{
Jani Nikula1d508702012-10-19 14:51:49 +03004564 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004565
Chris Wilson10e972d2014-09-04 21:43:45 +01004566 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004567
Jani Nikula9cd300e2012-10-19 14:51:52 +03004568 if (!IS_ERR_OR_NULL(intel_connector->edid))
4569 kfree(intel_connector->edid);
4570
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004571 /* Can't call is_edp() since the encoder may have been destroyed
4572 * already. */
4573 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004574 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004575
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004576 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004577 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004578}
4579
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004580void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004581{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004582 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4583 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004584
Dave Airlie0e32b392014-05-02 14:02:48 +10004585 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004586 if (is_edp(intel_dp)) {
4587 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004588 /*
4589 * vdd might still be enabled do to the delayed vdd off.
4590 * Make sure vdd is actually turned off here.
4591 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004592 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004593 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004594 pps_unlock(intel_dp);
4595
Clint Taylor01527b32014-07-07 13:01:46 -07004596 if (intel_dp->edp_notifier.notifier_call) {
4597 unregister_reboot_notifier(&intel_dp->edp_notifier);
4598 intel_dp->edp_notifier.notifier_call = NULL;
4599 }
Keith Packardbd943152011-09-18 23:09:52 -07004600 }
Chris Wilson99681882016-06-20 09:29:17 +01004601
4602 intel_dp_aux_fini(intel_dp);
4603
Imre Deakc8bd0e42014-12-12 17:57:38 +02004604 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004605 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004606}
4607
Imre Deakbf93ba62016-04-18 10:04:21 +03004608void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004609{
4610 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4611
4612 if (!is_edp(intel_dp))
4613 return;
4614
Ville Syrjälä951468f2014-09-04 14:55:31 +03004615 /*
4616 * vdd might still be enabled do to the delayed vdd off.
4617 * Make sure vdd is actually turned off here.
4618 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004619 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004620 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004621 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004622 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004623}
4624
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004625static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4626{
4627 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4628 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004629 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004630 enum intel_display_power_domain power_domain;
4631
4632 lockdep_assert_held(&dev_priv->pps_mutex);
4633
4634 if (!edp_have_panel_vdd(intel_dp))
4635 return;
4636
4637 /*
4638 * The VDD bit needs a power domain reference, so if the bit is
4639 * already enabled when we boot or resume, grab this reference and
4640 * schedule a vdd off, so we don't hold on to the reference
4641 * indefinitely.
4642 */
4643 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004644 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004645 intel_display_power_get(dev_priv, power_domain);
4646
4647 edp_panel_vdd_schedule_off(intel_dp);
4648}
4649
Imre Deakbf93ba62016-04-18 10:04:21 +03004650void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004651{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004652 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4653 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4654
4655 if (!HAS_DDI(dev_priv))
4656 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004657
4658 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4659 return;
4660
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004661 pps_lock(intel_dp);
4662
Imre Deak335f7522016-08-10 14:07:32 +03004663 /* Reinit the power sequencer, in case BIOS did something with it. */
4664 intel_dp_pps_init(encoder->dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004665 intel_edp_panel_vdd_sanitize(intel_dp);
4666
4667 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004668}
4669
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004670static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004671 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004672 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004673 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004674 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004675 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004676 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004677 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004678 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004679 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004680 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004681 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004682};
4683
4684static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4685 .get_modes = intel_dp_get_modes,
4686 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004687};
4688
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004689static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004690 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004691 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004692};
4693
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004694enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004695intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4696{
4697 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004698 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004699 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004700 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1c767b32014-08-18 14:42:42 +03004701 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004702 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004703
Takashi Iwai25400582015-11-19 12:09:56 +01004704 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4705 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004706 intel_dig_port->base.type = INTEL_OUTPUT_DP;
Dave Airlie13cf5502014-06-18 11:29:35 +10004707
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004708 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4709 /*
4710 * vdd off can generate a long pulse on eDP which
4711 * would require vdd on to handle it, and thus we
4712 * would end up in an endless cycle of
4713 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4714 */
4715 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4716 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004717 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004718 }
4719
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004720 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4721 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004722 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004723
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004724 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004725 intel_display_power_get(dev_priv, power_domain);
4726
Dave Airlie0e32b392014-05-02 14:02:48 +10004727 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304728 intel_dp_long_pulse(intel_dp->attached_connector);
4729 if (intel_dp->is_mst)
4730 ret = IRQ_HANDLED;
4731 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004732
Dave Airlie0e32b392014-05-02 14:02:48 +10004733 } else {
4734 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304735 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4736 /*
4737 * If we were in MST mode, and device is not
4738 * there, get out of MST mode
4739 */
4740 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4741 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4742 intel_dp->is_mst = false;
4743 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4744 intel_dp->is_mst);
4745 goto put_power;
4746 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004747 }
4748
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304749 if (!intel_dp->is_mst) {
4750 if (!intel_dp_short_pulse(intel_dp)) {
4751 intel_dp_long_pulse(intel_dp->attached_connector);
4752 goto put_power;
4753 }
4754 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004755 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004756
4757 ret = IRQ_HANDLED;
4758
Imre Deak1c767b32014-08-18 14:42:42 +03004759put_power:
4760 intel_display_power_put(dev_priv, power_domain);
4761
4762 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004763}
4764
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004765/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004766bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004767{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004768 struct drm_i915_private *dev_priv = to_i915(dev);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004769
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004770 /*
4771 * eDP not supported on g4x. so bail out early just
4772 * for a bit extra safety in case the VBT is bonkers.
4773 */
4774 if (INTEL_INFO(dev)->gen < 5)
4775 return false;
4776
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004777 if (port == PORT_A)
4778 return true;
4779
Jani Nikula951d9ef2016-03-16 12:43:31 +02004780 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004781}
4782
Dave Airlie0e32b392014-05-02 14:02:48 +10004783void
Chris Wilsonf6849602010-09-19 09:29:33 +01004784intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4785{
Yuly Novikov53b41832012-10-26 12:04:00 +03004786 struct intel_connector *intel_connector = to_intel_connector(connector);
4787
Chris Wilson3f43c482011-05-12 22:17:24 +01004788 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004789 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004790 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004791
4792 if (is_edp(intel_dp)) {
4793 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004794 drm_object_attach_property(
4795 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004796 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004797 DRM_MODE_SCALE_ASPECT);
4798 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004799 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004800}
4801
Imre Deakdada1a92014-01-29 13:25:41 +02004802static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4803{
Abhay Kumard28d4732016-01-22 17:39:04 -08004804 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004805 intel_dp->last_power_on = jiffies;
4806 intel_dp->last_backlight_off = jiffies;
4807}
4808
Daniel Vetter67a54562012-10-20 20:57:45 +02004809static void
Imre Deak54648612016-06-16 16:37:22 +03004810intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4811 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004812{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304813 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004814 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004815
Imre Deak8e8232d2016-06-16 16:37:21 +03004816 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004817
4818 /* Workaround: Need to write PP_CONTROL with the unlock key as
4819 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304820 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004821
Imre Deak8e8232d2016-06-16 16:37:21 +03004822 pp_on = I915_READ(regs.pp_on);
4823 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004824 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004825 I915_WRITE(regs.pp_ctrl, pp_ctl);
4826 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304827 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004828
4829 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004830 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4831 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004832
Imre Deak54648612016-06-16 16:37:22 +03004833 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4834 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004835
Imre Deak54648612016-06-16 16:37:22 +03004836 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4837 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004838
Imre Deak54648612016-06-16 16:37:22 +03004839 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4840 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004841
Imre Deak54648612016-06-16 16:37:22 +03004842 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304843 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4844 BXT_POWER_CYCLE_DELAY_SHIFT;
4845 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004846 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304847 else
Imre Deak54648612016-06-16 16:37:22 +03004848 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304849 } else {
Imre Deak54648612016-06-16 16:37:22 +03004850 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004851 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304852 }
Imre Deak54648612016-06-16 16:37:22 +03004853}
4854
4855static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004856intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4857{
4858 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4859 state_name,
4860 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4861}
4862
4863static void
4864intel_pps_verify_state(struct drm_i915_private *dev_priv,
4865 struct intel_dp *intel_dp)
4866{
4867 struct edp_power_seq hw;
4868 struct edp_power_seq *sw = &intel_dp->pps_delays;
4869
4870 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4871
4872 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4873 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4874 DRM_ERROR("PPS state mismatch\n");
4875 intel_pps_dump_state("sw", sw);
4876 intel_pps_dump_state("hw", &hw);
4877 }
4878}
4879
4880static void
Imre Deak54648612016-06-16 16:37:22 +03004881intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4882 struct intel_dp *intel_dp)
4883{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004884 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak54648612016-06-16 16:37:22 +03004885 struct edp_power_seq cur, vbt, spec,
4886 *final = &intel_dp->pps_delays;
4887
4888 lockdep_assert_held(&dev_priv->pps_mutex);
4889
4890 /* already initialized? */
4891 if (final->t11_t12 != 0)
4892 return;
4893
4894 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004895
Imre Deakde9c1b62016-06-16 20:01:46 +03004896 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004897
Jani Nikula6aa23e62016-03-24 17:50:20 +02004898 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004899
4900 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4901 * our hw here, which are all in 100usec. */
4902 spec.t1_t3 = 210 * 10;
4903 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4904 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4905 spec.t10 = 500 * 10;
4906 /* This one is special and actually in units of 100ms, but zero
4907 * based in the hw (so we need to add 100 ms). But the sw vbt
4908 * table multiplies it with 1000 to make it in units of 100usec,
4909 * too. */
4910 spec.t11_t12 = (510 + 100) * 10;
4911
Imre Deakde9c1b62016-06-16 20:01:46 +03004912 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004913
4914 /* Use the max of the register settings and vbt. If both are
4915 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004916#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004917 spec.field : \
4918 max(cur.field, vbt.field))
4919 assign_final(t1_t3);
4920 assign_final(t8);
4921 assign_final(t9);
4922 assign_final(t10);
4923 assign_final(t11_t12);
4924#undef assign_final
4925
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004926#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004927 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4928 intel_dp->backlight_on_delay = get_delay(t8);
4929 intel_dp->backlight_off_delay = get_delay(t9);
4930 intel_dp->panel_power_down_delay = get_delay(t10);
4931 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4932#undef get_delay
4933
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004934 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4935 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4936 intel_dp->panel_power_cycle_delay);
4937
4938 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4939 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03004940
4941 /*
4942 * We override the HW backlight delays to 1 because we do manual waits
4943 * on them. For T8, even BSpec recommends doing it. For T9, if we
4944 * don't do this, we'll end up waiting for the backlight off delay
4945 * twice: once when we do the manual sleep, and once when we disable
4946 * the panel and wait for the PP_STATUS bit to become zero.
4947 */
4948 final->t8 = 1;
4949 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004950}
4951
4952static void
4953intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004954 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004955{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004956 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07004957 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004958 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004959 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004960 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004961 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004962
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004963 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004964
Imre Deak8e8232d2016-06-16 16:37:21 +03004965 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004966
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004967 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03004968 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4969 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004970 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004971 /* Compute the divisor for the pp clock, simply match the Bspec
4972 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304973 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004974 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304975 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4976 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4977 << BXT_POWER_CYCLE_DELAY_SHIFT);
4978 } else {
4979 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4980 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4981 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4982 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004983
4984 /* Haswell doesn't have any port selection bits for the panel
4985 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004986 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004987 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004988 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004989 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004990 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004991 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004992 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004993 }
4994
Jesse Barnes453c5422013-03-28 09:55:41 -07004995 pp_on |= port_sel;
4996
Imre Deak8e8232d2016-06-16 16:37:21 +03004997 I915_WRITE(regs.pp_on, pp_on);
4998 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304999 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03005000 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305001 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005002 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005003
Daniel Vetter67a54562012-10-20 20:57:45 +02005004 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005005 I915_READ(regs.pp_on),
5006 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305007 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005008 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5009 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005010}
5011
Imre Deak335f7522016-08-10 14:07:32 +03005012static void intel_dp_pps_init(struct drm_device *dev,
5013 struct intel_dp *intel_dp)
5014{
5015 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5016 vlv_initial_power_sequencer_setup(intel_dp);
5017 } else {
5018 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5019 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5020 }
5021}
5022
Vandana Kannanb33a2812015-02-13 15:33:03 +05305023/**
5024 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5025 * @dev: DRM device
5026 * @refresh_rate: RR to be programmed
5027 *
5028 * This function gets called when refresh rate (RR) has to be changed from
5029 * one frequency to another. Switches can be between high and low RR
5030 * supported by the panel or to any other RR based on media playback (in
5031 * this case, RR value needs to be passed from user space).
5032 *
5033 * The caller of this function needs to take a lock on dev_priv->drrs.
5034 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305035static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305036{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005037 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305038 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305039 struct intel_digital_port *dig_port = NULL;
5040 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005041 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305042 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305043 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305044
5045 if (refresh_rate <= 0) {
5046 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5047 return;
5048 }
5049
Vandana Kannan96178ee2015-01-10 02:25:56 +05305050 if (intel_dp == NULL) {
5051 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305052 return;
5053 }
5054
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005055 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005056 * FIXME: This needs proper synchronization with psr state for some
5057 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005058 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305059
Vandana Kannan96178ee2015-01-10 02:25:56 +05305060 dig_port = dp_to_dig_port(intel_dp);
5061 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005062 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305063
5064 if (!intel_crtc) {
5065 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5066 return;
5067 }
5068
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005069 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305070
Vandana Kannan96178ee2015-01-10 02:25:56 +05305071 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305072 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5073 return;
5074 }
5075
Vandana Kannan96178ee2015-01-10 02:25:56 +05305076 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5077 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305078 index = DRRS_LOW_RR;
5079
Vandana Kannan96178ee2015-01-10 02:25:56 +05305080 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305081 DRM_DEBUG_KMS(
5082 "DRRS requested for previously set RR...ignoring\n");
5083 return;
5084 }
5085
5086 if (!intel_crtc->active) {
5087 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5088 return;
5089 }
5090
Durgadoss R44395bf2015-02-13 15:33:02 +05305091 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305092 switch (index) {
5093 case DRRS_HIGH_RR:
5094 intel_dp_set_m_n(intel_crtc, M1_N1);
5095 break;
5096 case DRRS_LOW_RR:
5097 intel_dp_set_m_n(intel_crtc, M2_N2);
5098 break;
5099 case DRRS_MAX_RR:
5100 default:
5101 DRM_ERROR("Unsupported refreshrate type\n");
5102 }
5103 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005104 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005105 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305106
Ville Syrjälä649636e2015-09-22 19:50:01 +03005107 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305108 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005109 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305110 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5111 else
5112 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305113 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005114 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305115 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5116 else
5117 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305118 }
5119 I915_WRITE(reg, val);
5120 }
5121
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305122 dev_priv->drrs.refresh_rate_type = index;
5123
5124 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5125}
5126
Vandana Kannanb33a2812015-02-13 15:33:03 +05305127/**
5128 * intel_edp_drrs_enable - init drrs struct if supported
5129 * @intel_dp: DP struct
5130 *
5131 * Initializes frontbuffer_bits and drrs.dp
5132 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305133void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5134{
5135 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005136 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305137 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5138 struct drm_crtc *crtc = dig_port->base.base.crtc;
5139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5140
5141 if (!intel_crtc->config->has_drrs) {
5142 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5143 return;
5144 }
5145
5146 mutex_lock(&dev_priv->drrs.mutex);
5147 if (WARN_ON(dev_priv->drrs.dp)) {
5148 DRM_ERROR("DRRS already enabled\n");
5149 goto unlock;
5150 }
5151
5152 dev_priv->drrs.busy_frontbuffer_bits = 0;
5153
5154 dev_priv->drrs.dp = intel_dp;
5155
5156unlock:
5157 mutex_unlock(&dev_priv->drrs.mutex);
5158}
5159
Vandana Kannanb33a2812015-02-13 15:33:03 +05305160/**
5161 * intel_edp_drrs_disable - Disable DRRS
5162 * @intel_dp: DP struct
5163 *
5164 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305165void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5166{
5167 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005168 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305169 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5170 struct drm_crtc *crtc = dig_port->base.base.crtc;
5171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5172
5173 if (!intel_crtc->config->has_drrs)
5174 return;
5175
5176 mutex_lock(&dev_priv->drrs.mutex);
5177 if (!dev_priv->drrs.dp) {
5178 mutex_unlock(&dev_priv->drrs.mutex);
5179 return;
5180 }
5181
5182 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005183 intel_dp_set_drrs_state(&dev_priv->drm,
5184 intel_dp->attached_connector->panel.
5185 fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305186
5187 dev_priv->drrs.dp = NULL;
5188 mutex_unlock(&dev_priv->drrs.mutex);
5189
5190 cancel_delayed_work_sync(&dev_priv->drrs.work);
5191}
5192
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305193static void intel_edp_drrs_downclock_work(struct work_struct *work)
5194{
5195 struct drm_i915_private *dev_priv =
5196 container_of(work, typeof(*dev_priv), drrs.work.work);
5197 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305198
Vandana Kannan96178ee2015-01-10 02:25:56 +05305199 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305200
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305201 intel_dp = dev_priv->drrs.dp;
5202
5203 if (!intel_dp)
5204 goto unlock;
5205
5206 /*
5207 * The delayed work can race with an invalidate hence we need to
5208 * recheck.
5209 */
5210
5211 if (dev_priv->drrs.busy_frontbuffer_bits)
5212 goto unlock;
5213
5214 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005215 intel_dp_set_drrs_state(&dev_priv->drm,
5216 intel_dp->attached_connector->panel.
5217 downclock_mode->vrefresh);
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305218
5219unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305220 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305221}
5222
Vandana Kannanb33a2812015-02-13 15:33:03 +05305223/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305224 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005225 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305226 * @frontbuffer_bits: frontbuffer plane tracking bits
5227 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305228 * This function gets called everytime rendering on the given planes start.
5229 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305230 *
5231 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5232 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005233void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5234 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305235{
Vandana Kannana93fad02015-01-10 02:25:59 +05305236 struct drm_crtc *crtc;
5237 enum pipe pipe;
5238
Daniel Vetter9da7d692015-04-09 16:44:15 +02005239 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305240 return;
5241
Daniel Vetter88f933a2015-04-09 16:44:16 +02005242 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305243
Vandana Kannana93fad02015-01-10 02:25:59 +05305244 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005245 if (!dev_priv->drrs.dp) {
5246 mutex_unlock(&dev_priv->drrs.mutex);
5247 return;
5248 }
5249
Vandana Kannana93fad02015-01-10 02:25:59 +05305250 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5251 pipe = to_intel_crtc(crtc)->pipe;
5252
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005253 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5254 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5255
Ramalingam C0ddfd202015-06-15 20:50:05 +05305256 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005257 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005258 intel_dp_set_drrs_state(&dev_priv->drm,
5259 dev_priv->drrs.dp->attached_connector->panel.
5260 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305261
Vandana Kannana93fad02015-01-10 02:25:59 +05305262 mutex_unlock(&dev_priv->drrs.mutex);
5263}
5264
Vandana Kannanb33a2812015-02-13 15:33:03 +05305265/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305266 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005267 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305268 * @frontbuffer_bits: frontbuffer plane tracking bits
5269 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305270 * This function gets called every time rendering on the given planes has
5271 * completed or flip on a crtc is completed. So DRRS should be upclocked
5272 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5273 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305274 *
5275 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5276 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005277void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5278 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305279{
Vandana Kannana93fad02015-01-10 02:25:59 +05305280 struct drm_crtc *crtc;
5281 enum pipe pipe;
5282
Daniel Vetter9da7d692015-04-09 16:44:15 +02005283 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305284 return;
5285
Daniel Vetter88f933a2015-04-09 16:44:16 +02005286 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305287
Vandana Kannana93fad02015-01-10 02:25:59 +05305288 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005289 if (!dev_priv->drrs.dp) {
5290 mutex_unlock(&dev_priv->drrs.mutex);
5291 return;
5292 }
5293
Vandana Kannana93fad02015-01-10 02:25:59 +05305294 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5295 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005296
5297 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305298 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5299
Ramalingam C0ddfd202015-06-15 20:50:05 +05305300 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005301 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005302 intel_dp_set_drrs_state(&dev_priv->drm,
5303 dev_priv->drrs.dp->attached_connector->panel.
5304 fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305305
5306 /*
5307 * flush also means no more activity hence schedule downclock, if all
5308 * other fbs are quiescent too
5309 */
5310 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305311 schedule_delayed_work(&dev_priv->drrs.work,
5312 msecs_to_jiffies(1000));
5313 mutex_unlock(&dev_priv->drrs.mutex);
5314}
5315
Vandana Kannanb33a2812015-02-13 15:33:03 +05305316/**
5317 * DOC: Display Refresh Rate Switching (DRRS)
5318 *
5319 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5320 * which enables swtching between low and high refresh rates,
5321 * dynamically, based on the usage scenario. This feature is applicable
5322 * for internal panels.
5323 *
5324 * Indication that the panel supports DRRS is given by the panel EDID, which
5325 * would list multiple refresh rates for one resolution.
5326 *
5327 * DRRS is of 2 types - static and seamless.
5328 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5329 * (may appear as a blink on screen) and is used in dock-undock scenario.
5330 * Seamless DRRS involves changing RR without any visual effect to the user
5331 * and can be used during normal system usage. This is done by programming
5332 * certain registers.
5333 *
5334 * Support for static/seamless DRRS may be indicated in the VBT based on
5335 * inputs from the panel spec.
5336 *
5337 * DRRS saves power by switching to low RR based on usage scenarios.
5338 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005339 * The implementation is based on frontbuffer tracking implementation. When
5340 * there is a disturbance on the screen triggered by user activity or a periodic
5341 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5342 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5343 * made.
5344 *
5345 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5346 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305347 *
5348 * DRRS can be further extended to support other internal panels and also
5349 * the scenario of video playback wherein RR is set based on the rate
5350 * requested by userspace.
5351 */
5352
5353/**
5354 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5355 * @intel_connector: eDP connector
5356 * @fixed_mode: preferred mode of panel
5357 *
5358 * This function is called only once at driver load to initialize basic
5359 * DRRS stuff.
5360 *
5361 * Returns:
5362 * Downclock mode if panel supports it, else return NULL.
5363 * DRRS support is determined by the presence of downclock mode (apart
5364 * from VBT setting).
5365 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305366static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305367intel_dp_drrs_init(struct intel_connector *intel_connector,
5368 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305369{
5370 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305371 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005372 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305373 struct drm_display_mode *downclock_mode = NULL;
5374
Daniel Vetter9da7d692015-04-09 16:44:15 +02005375 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5376 mutex_init(&dev_priv->drrs.mutex);
5377
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305378 if (INTEL_INFO(dev)->gen <= 6) {
5379 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5380 return NULL;
5381 }
5382
5383 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005384 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305385 return NULL;
5386 }
5387
5388 downclock_mode = intel_find_panel_downclock
5389 (dev, fixed_mode, connector);
5390
5391 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305392 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305393 return NULL;
5394 }
5395
Vandana Kannan96178ee2015-01-10 02:25:56 +05305396 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305397
Vandana Kannan96178ee2015-01-10 02:25:56 +05305398 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005399 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305400 return downclock_mode;
5401}
5402
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005403static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005404 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005405{
5406 struct drm_connector *connector = &intel_connector->base;
5407 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005408 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5409 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005410 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005411 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305412 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005413 bool has_dpcd;
5414 struct drm_display_mode *scan;
5415 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005416 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005417
5418 if (!is_edp(intel_dp))
5419 return true;
5420
Imre Deak97a824e12016-06-21 11:51:47 +03005421 /*
5422 * On IBX/CPT we may get here with LVDS already registered. Since the
5423 * driver uses the only internal power sequencer available for both
5424 * eDP and LVDS bail out early in this case to prevent interfering
5425 * with an already powered-on LVDS power sequencer.
5426 */
5427 if (intel_get_lvds_encoder(dev)) {
5428 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5429 DRM_INFO("LVDS was detected, not registering eDP\n");
5430
5431 return false;
5432 }
5433
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005434 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005435
5436 intel_dp_init_panel_power_timestamps(intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +03005437 intel_dp_pps_init(dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005438 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005439
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005440 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005441
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005442 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005443 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005444
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005445 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005446 /* if this fails, presume the device is a ghost */
5447 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005448 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005449 }
5450
Daniel Vetter060c8772014-03-21 23:22:35 +01005451 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005452 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005453 if (edid) {
5454 if (drm_add_edid_modes(connector, edid)) {
5455 drm_mode_connector_update_edid_property(connector,
5456 edid);
5457 drm_edid_to_eld(connector, edid);
5458 } else {
5459 kfree(edid);
5460 edid = ERR_PTR(-EINVAL);
5461 }
5462 } else {
5463 edid = ERR_PTR(-ENOENT);
5464 }
5465 intel_connector->edid = edid;
5466
5467 /* prefer fixed mode from EDID if available */
5468 list_for_each_entry(scan, &connector->probed_modes, head) {
5469 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5470 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305471 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305472 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005473 break;
5474 }
5475 }
5476
5477 /* fallback to VBT if available for eDP */
5478 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5479 fixed_mode = drm_mode_duplicate(dev,
5480 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005481 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005482 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005483 connector->display_info.width_mm = fixed_mode->width_mm;
5484 connector->display_info.height_mm = fixed_mode->height_mm;
5485 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005486 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005487 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005488
Wayne Boyer666a4532015-12-09 12:29:35 -08005489 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005490 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5491 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005492
5493 /*
5494 * Figure out the current pipe for the initial backlight setup.
5495 * If the current pipe isn't valid, try the PPS pipe, and if that
5496 * fails just assume pipe A.
5497 */
5498 if (IS_CHERRYVIEW(dev))
5499 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5500 else
5501 pipe = PORT_TO_PIPE(intel_dp->DP);
5502
5503 if (pipe != PIPE_A && pipe != PIPE_B)
5504 pipe = intel_dp->pps_pipe;
5505
5506 if (pipe != PIPE_A && pipe != PIPE_B)
5507 pipe = PIPE_A;
5508
5509 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5510 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005511 }
5512
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305513 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005514 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005515 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005516
5517 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005518
5519out_vdd_off:
5520 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5521 /*
5522 * vdd might still be enabled do to the delayed vdd off.
5523 * Make sure vdd is actually turned off here.
5524 */
5525 pps_lock(intel_dp);
5526 edp_panel_vdd_off_sync(intel_dp);
5527 pps_unlock(intel_dp);
5528
5529 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005530}
5531
Paulo Zanoni16c25532013-06-12 17:27:25 -03005532bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005533intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5534 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005535{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005536 struct drm_connector *connector = &intel_connector->base;
5537 struct intel_dp *intel_dp = &intel_dig_port->dp;
5538 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5539 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005540 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02005541 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005542 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005543
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005544 if (WARN(intel_dig_port->max_lanes < 1,
5545 "Not enough lanes (%d) for DP on port %c\n",
5546 intel_dig_port->max_lanes, port_name(port)))
5547 return false;
5548
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005549 intel_dp->pps_pipe = INVALID_PIPE;
5550
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005551 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005552 if (INTEL_INFO(dev)->gen >= 9)
5553 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005554 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5555 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5556 else if (HAS_PCH_SPLIT(dev))
5557 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5558 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005559 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005560
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005561 if (INTEL_INFO(dev)->gen >= 9)
5562 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5563 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005564 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005565
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005566 if (HAS_DDI(dev))
5567 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5568
Daniel Vetter07679352012-09-06 22:15:42 +02005569 /* Preserve the current hw state. */
5570 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005571 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005572
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005573 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305574 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005575 else
5576 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005577
Imre Deakf7d24902013-05-08 13:14:05 +03005578 /*
5579 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5580 * for DP the encoder type can be set by the caller to
5581 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5582 */
5583 if (type == DRM_MODE_CONNECTOR_eDP)
5584 intel_encoder->type = INTEL_OUTPUT_EDP;
5585
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005586 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005587 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5588 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005589 return false;
5590
Imre Deake7281ea2013-05-08 13:14:08 +03005591 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5592 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5593 port_name(port));
5594
Adam Jacksonb3295302010-07-16 14:46:28 -04005595 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005596 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5597
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005598 connector->interlace_allowed = true;
5599 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005600
Chris Wilson7a418e32016-06-24 14:00:14 +01005601 intel_dp_aux_init(intel_dp, intel_connector);
5602
Daniel Vetter66a92782012-07-12 20:08:18 +02005603 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005604 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005605
Chris Wilsondf0e9242010-09-09 16:20:55 +01005606 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005607
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005608 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005609 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5610 else
5611 intel_connector->get_hw_state = intel_connector_get_hw_state;
5612
Jani Nikula0b998362014-03-14 16:51:17 +02005613 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005614 switch (port) {
5615 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005616 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005617 break;
5618 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005619 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005620 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305621 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005622 break;
5623 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005624 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005625 break;
5626 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005627 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005628 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005629 case PORT_E:
5630 intel_encoder->hpd_pin = HPD_PORT_E;
5631 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005632 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005633 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005634 }
5635
Dave Airlie0e32b392014-05-02 14:02:48 +10005636 /* init MST on ports that can support it */
Ville Syrjäläf8e58dd2016-06-22 21:56:59 +03005637 if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03005638 (port == PORT_B || port == PORT_C || port == PORT_D))
5639 intel_dp_mst_encoder_init(intel_dig_port,
5640 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005641
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005642 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005643 intel_dp_aux_fini(intel_dp);
5644 intel_dp_mst_encoder_cleanup(intel_dig_port);
5645 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005646 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005647
Chris Wilsonf6849602010-09-19 09:29:33 +01005648 intel_dp_add_properties(intel_dp, connector);
5649
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005650 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5651 * 0xd. Failure to do so will result in spurious interrupts being
5652 * generated on the port when a cable is not attached.
5653 */
5654 if (IS_G4X(dev) && !IS_GM45(dev)) {
5655 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5656 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5657 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005658
5659 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005660
5661fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005662 drm_connector_cleanup(connector);
5663
5664 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005665}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005666
Chris Wilson457c52d2016-06-01 08:27:50 +01005667bool intel_dp_init(struct drm_device *dev,
5668 i915_reg_t output_reg,
5669 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005670{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005671 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005672 struct intel_digital_port *intel_dig_port;
5673 struct intel_encoder *intel_encoder;
5674 struct drm_encoder *encoder;
5675 struct intel_connector *intel_connector;
5676
Daniel Vetterb14c5672013-09-19 12:18:32 +02005677 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005678 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005679 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005680
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005681 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305682 if (!intel_connector)
5683 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005684
5685 intel_encoder = &intel_dig_port->base;
5686 encoder = &intel_encoder->base;
5687
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305688 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005689 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305690 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005691
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005692 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005693 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005694 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005695 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005696 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005697 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005698 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005699 intel_encoder->pre_enable = chv_pre_enable_dp;
5700 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005701 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005702 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005703 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005704 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005705 intel_encoder->pre_enable = vlv_pre_enable_dp;
5706 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005707 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005708 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005709 intel_encoder->pre_enable = g4x_pre_enable_dp;
5710 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005711 if (INTEL_INFO(dev)->gen >= 5)
5712 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005713 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005714
Paulo Zanoni174edf12012-10-26 19:05:50 -02005715 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005716 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005717 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005718
Ville Syrjäläcca05022016-06-22 21:57:06 +03005719 intel_encoder->type = INTEL_OUTPUT_DP;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005720 if (IS_CHERRYVIEW(dev)) {
5721 if (port == PORT_D)
5722 intel_encoder->crtc_mask = 1 << 2;
5723 else
5724 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5725 } else {
5726 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5727 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005728 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005729
Dave Airlie13cf5502014-06-18 11:29:35 +10005730 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005731 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005732
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305733 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5734 goto err_init_connector;
5735
Chris Wilson457c52d2016-06-01 08:27:50 +01005736 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305737
5738err_init_connector:
5739 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305740err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305741 kfree(intel_connector);
5742err_connector_alloc:
5743 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005744 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005745}
Dave Airlie0e32b392014-05-02 14:02:48 +10005746
5747void intel_dp_mst_suspend(struct drm_device *dev)
5748{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005749 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005750 int i;
5751
5752 /* disable MST */
5753 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005754 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005755
5756 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005757 continue;
5758
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005759 if (intel_dig_port->dp.is_mst)
5760 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10005761 }
5762}
5763
5764void intel_dp_mst_resume(struct drm_device *dev)
5765{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005766 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005767 int i;
5768
5769 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005770 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005771 int ret;
5772
5773 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005774 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10005775
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005776 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5777 if (ret)
5778 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10005779 }
5780}