blob: 17e90b371dbee97ff58d0022923d4a8089d6c6ad [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Daniel Vetter75a91c92014-06-06 22:40:42 +020056#define DRIVER_DATE "20140606"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300132 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300133
134 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300143
Egbert Eich1d843f92013-02-25 12:06:49 -0500144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
Chris Wilson2a2d5482012-12-03 11:49:06 +0000157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700163
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800166
Damien Lespiaud79b8142014-05-13 23:32:23 +0100167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
Damien Lespiaud063ae42014-05-13 23:32:21 +0100170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
Daniel Vettere7b903d2013-06-05 13:34:14 +0200181struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100182struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200183
Daniel Vettere2b78262013-06-07 23:10:03 +0200184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100190#define I915_NUM_PLLS 2
191
Daniel Vetter53589012013-06-05 13:34:16 +0200192struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200193 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200194 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200195 uint32_t fp0;
196 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200197};
198
Daniel Vetter46edb022013-06-05 13:34:12 +0200199struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200206 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/* Interface history:
238 *
239 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100242 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000243 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
247#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000248#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define DRIVER_PATCHLEVEL 0
250
Chris Wilson23bc5982010-09-29 16:10:57 +0100251#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100252#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700253
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100259struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000267 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200268 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100269};
Chris Wilson44834a62010-08-19 16:09:23 +0100270#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271
Chris Wilson6ef3d422010-08-04 20:26:07 +0100272struct intel_overlay;
273struct intel_overlay_error_state;
274
Dave Airlie7c1c2872008-11-28 14:22:24 +1000275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800279#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283
284struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200285 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000286 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100287 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800288};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000289
yakui_zhao9b9d1722009-05-31 17:17:17 +0800290struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100291 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100295 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400296 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800297};
298
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000299struct intel_display_error_state;
300
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200302 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800303 struct timeval time;
304
Mika Kuoppalacb383002014-02-25 17:11:25 +0200305 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200306 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200307 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200308
Ben Widawsky585b0282014-01-30 00:19:37 -0800309 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700310 u32 eir;
311 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700312 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700313 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000314 u32 derrmr;
315 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
327
Chris Wilson52d39a22012-02-15 11:25:37 +0000328 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000329 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800330 /* Software tracked state */
331 bool waiting;
332 int hangcheck_score;
333 enum intel_ring_hangcheck_action hangcheck_action;
334 int num_requests;
335
336 /* our own tracking of ring head and tail */
337 u32 cpu_ring_head;
338 u32 cpu_ring_tail;
339
340 u32 semaphore_seqno[I915_NUM_RINGS - 1];
341
342 /* Register state */
343 u32 tail;
344 u32 head;
345 u32 ctl;
346 u32 hws;
347 u32 ipeir;
348 u32 ipehr;
349 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800350 u32 bbstate;
351 u32 instpm;
352 u32 instps;
353 u32 seqno;
354 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000355 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800356 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700357 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800358 u32 rc_psmi; /* sleep state */
359 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
360
Chris Wilson52d39a22012-02-15 11:25:37 +0000361 struct drm_i915_error_object {
362 int page_count;
363 u32 gtt_offset;
364 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200365 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800366
Chris Wilson52d39a22012-02-15 11:25:37 +0000367 struct drm_i915_error_request {
368 long jiffies;
369 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000370 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000371 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800372
373 struct {
374 u32 gfx_mode;
375 union {
376 u64 pdp[4];
377 u32 pp_dir_base;
378 };
379 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200380
381 pid_t pid;
382 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000383 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000384 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000385 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000386 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100387 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000388 u32 gtt_offset;
389 u32 read_domains;
390 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200391 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000392 s32 pinned:2;
393 u32 tiling:2;
394 u32 dirty:1;
395 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100396 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100397 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100398 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700399 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800400
Ben Widawsky95f53012013-07-31 17:00:15 -0700401 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700402};
403
Jani Nikula7bd688c2013-11-08 16:48:56 +0200404struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100405struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800406struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100407struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200408struct intel_limit;
409struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100410
Jesse Barnese70236a2009-09-21 10:42:27 -0700411struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400412 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200413 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700414 void (*disable_fbc)(struct drm_device *dev);
415 int (*get_display_clock_speed)(struct drm_device *dev);
416 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200417 /**
418 * find_dpll() - Find the best values for the PLL
419 * @limit: limits for the PLL
420 * @crtc: current CRTC
421 * @target: target frequency in kHz
422 * @refclk: reference clock frequency in kHz
423 * @match_clock: if provided, @best_clock P divider must
424 * match the P divider from @match_clock
425 * used for LVDS downclocking
426 * @best_clock: best PLL values found
427 *
428 * Returns true on success, false on failure.
429 */
430 bool (*find_dpll)(const struct intel_limit *limit,
431 struct drm_crtc *crtc,
432 int target, int refclk,
433 struct dpll *match_clock,
434 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300435 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300436 void (*update_sprite_wm)(struct drm_plane *plane,
437 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300438 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300439 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200440 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100441 /* Returns the active state of the crtc, and if the crtc is active,
442 * fills out the pipe-config with the hw state. */
443 bool (*get_pipe_config)(struct intel_crtc *,
444 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800445 void (*get_plane_config)(struct intel_crtc *,
446 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700447 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700448 int x, int y,
449 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200450 void (*crtc_enable)(struct drm_crtc *crtc);
451 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100452 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800453 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300454 struct drm_crtc *crtc,
455 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700456 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700457 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700458 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
459 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700460 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700462 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200463 void (*update_primary_plane)(struct drm_crtc *crtc,
464 struct drm_framebuffer *fb,
465 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100466 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700467 /* clock updates for mode set */
468 /* cursor updates */
469 /* render clock increase/decrease */
470 /* display clock increase/decrease */
471 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200472
473 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200474 uint32_t (*get_backlight)(struct intel_connector *connector);
475 void (*set_backlight)(struct intel_connector *connector,
476 uint32_t level);
477 void (*disable_backlight)(struct intel_connector *connector);
478 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700479};
480
Chris Wilson907b28c2013-07-19 20:36:52 +0100481struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530482 void (*force_wake_get)(struct drm_i915_private *dev_priv,
483 int fw_engine);
484 void (*force_wake_put)(struct drm_i915_private *dev_priv,
485 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700486
487 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
488 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491
492 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
493 uint8_t val, bool trace);
494 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
495 uint16_t val, bool trace);
496 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
497 uint32_t val, bool trace);
498 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
499 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300500};
501
Chris Wilson907b28c2013-07-19 20:36:52 +0100502struct intel_uncore {
503 spinlock_t lock; /** lock is also taken in irq contexts. */
504
505 struct intel_uncore_funcs funcs;
506
507 unsigned fifo_count;
508 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100509
Deepak S940aece2013-11-23 14:55:43 +0530510 unsigned fw_rendercount;
511 unsigned fw_mediacount;
512
Chris Wilson82326442014-03-05 12:00:39 +0000513 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100514};
515
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100516#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
517 func(is_mobile) sep \
518 func(is_i85x) sep \
519 func(is_i915g) sep \
520 func(is_i945gm) sep \
521 func(is_g33) sep \
522 func(need_gfx_hws) sep \
523 func(is_g4x) sep \
524 func(is_pineview) sep \
525 func(is_broadwater) sep \
526 func(is_crestline) sep \
527 func(is_ivybridge) sep \
528 func(is_valleyview) sep \
529 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700530 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100531 func(has_fbc) sep \
532 func(has_pipe_cxsr) sep \
533 func(has_hotplug) sep \
534 func(cursor_needs_physical) sep \
535 func(has_overlay) sep \
536 func(overlay_needs_physical) sep \
537 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100538 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100539 func(has_ddi) sep \
540 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200541
Damien Lespiaua587f772013-04-22 18:40:38 +0100542#define DEFINE_FLAG(name) u8 name:1
543#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200544
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500545struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200546 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700547 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000548 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000549 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700550 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100551 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200552 /* Register offsets for the various display pipes and transcoders */
553 int pipe_offsets[I915_MAX_TRANSCODERS];
554 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200555 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300556 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500557};
558
Damien Lespiaua587f772013-04-22 18:40:38 +0100559#undef DEFINE_FLAG
560#undef SEP_SEMICOLON
561
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800562enum i915_cache_level {
563 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100564 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
565 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
566 caches, eg sampler/render caches, and the
567 large Last-Level-Cache. LLC is coherent with
568 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100569 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800570};
571
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300572struct i915_ctx_hang_stats {
573 /* This context had batch pending when hang was declared */
574 unsigned batch_pending;
575
576 /* This context had batch active when hang was declared */
577 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300578
579 /* Time when this context was last blamed for a GPU reset */
580 unsigned long guilty_ts;
581
582 /* This context is banned to submit more work */
583 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300584};
Ben Widawsky40521052012-06-04 14:42:43 -0700585
586/* This must match up with the value previously used for execbuf2.rsvd1. */
587#define DEFAULT_CONTEXT_ID 0
Oscar Mateo273497e2014-05-22 14:13:37 +0100588struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300589 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700590 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700591 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700592 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700593 struct drm_i915_file_private *file_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700594 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300595 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800596 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700597
598 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700599};
600
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700601struct i915_fbc {
602 unsigned long size;
603 unsigned int fb_id;
604 enum plane plane;
605 int y;
606
607 struct drm_mm_node *compressed_fb;
608 struct drm_mm_node *compressed_llb;
609
610 struct intel_fbc_work {
611 struct delayed_work work;
612 struct drm_crtc *crtc;
613 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700614 } *fbc_work;
615
Chris Wilson29ebf902013-07-27 17:23:55 +0100616 enum no_fbc_reason {
617 FBC_OK, /* FBC is enabled */
618 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700619 FBC_NO_OUTPUT, /* no outputs enabled to compress */
620 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
621 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
622 FBC_MODE_TOO_LARGE, /* mode too large for compression */
623 FBC_BAD_PLANE, /* fbc not supported on plane */
624 FBC_NOT_TILED, /* buffer not tiled */
625 FBC_MULTIPLE_PIPES, /* more than one pipe active */
626 FBC_MODULE_PARAM,
627 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
628 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800629};
630
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530631struct i915_drrs {
632 struct intel_connector *connector;
633};
634
Rodrigo Vivia031d702013-10-03 16:15:06 -0300635struct i915_psr {
636 bool sink_support;
637 bool source_ok;
Rodrigo Vivi6118efe2014-05-23 13:45:51 -0700638 bool setup_done;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700639 bool enabled;
640 bool active;
641 struct delayed_work work;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300642};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700643
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800644enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300645 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800646 PCH_IBX, /* Ibexpeak PCH */
647 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300648 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700649 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800650};
651
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200652enum intel_sbi_destination {
653 SBI_ICLK,
654 SBI_MPHY,
655};
656
Jesse Barnesb690e962010-07-19 13:53:12 -0700657#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700658#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100659#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700660
Dave Airlie8be48d92010-03-30 05:34:14 +0000661struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100662struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000663
Daniel Vetterc2b91522012-02-14 22:37:19 +0100664struct intel_gmbus {
665 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000666 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100667 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100668 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100669 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100670 struct drm_i915_private *dev_priv;
671};
672
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100673struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000674 u8 saveLBB;
675 u32 saveDSPACNTR;
676 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000677 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000678 u32 savePIPEACONF;
679 u32 savePIPEBCONF;
680 u32 savePIPEASRC;
681 u32 savePIPEBSRC;
682 u32 saveFPA0;
683 u32 saveFPA1;
684 u32 saveDPLL_A;
685 u32 saveDPLL_A_MD;
686 u32 saveHTOTAL_A;
687 u32 saveHBLANK_A;
688 u32 saveHSYNC_A;
689 u32 saveVTOTAL_A;
690 u32 saveVBLANK_A;
691 u32 saveVSYNC_A;
692 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000693 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800694 u32 saveTRANS_HTOTAL_A;
695 u32 saveTRANS_HBLANK_A;
696 u32 saveTRANS_HSYNC_A;
697 u32 saveTRANS_VTOTAL_A;
698 u32 saveTRANS_VBLANK_A;
699 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000700 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000701 u32 saveDSPASTRIDE;
702 u32 saveDSPASIZE;
703 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700704 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000705 u32 saveDSPASURF;
706 u32 saveDSPATILEOFF;
707 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700708 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000709 u32 saveBLC_PWM_CTL;
710 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200711 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800712 u32 saveBLC_CPU_PWM_CTL;
713 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000714 u32 saveFPB0;
715 u32 saveFPB1;
716 u32 saveDPLL_B;
717 u32 saveDPLL_B_MD;
718 u32 saveHTOTAL_B;
719 u32 saveHBLANK_B;
720 u32 saveHSYNC_B;
721 u32 saveVTOTAL_B;
722 u32 saveVBLANK_B;
723 u32 saveVSYNC_B;
724 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000725 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800726 u32 saveTRANS_HTOTAL_B;
727 u32 saveTRANS_HBLANK_B;
728 u32 saveTRANS_HSYNC_B;
729 u32 saveTRANS_VTOTAL_B;
730 u32 saveTRANS_VBLANK_B;
731 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000732 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000733 u32 saveDSPBSTRIDE;
734 u32 saveDSPBSIZE;
735 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700736 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000737 u32 saveDSPBSURF;
738 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700739 u32 saveVGA0;
740 u32 saveVGA1;
741 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000742 u32 saveVGACNTRL;
743 u32 saveADPA;
744 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700745 u32 savePP_ON_DELAYS;
746 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747 u32 saveDVOA;
748 u32 saveDVOB;
749 u32 saveDVOC;
750 u32 savePP_ON;
751 u32 savePP_OFF;
752 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700753 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000754 u32 savePFIT_CONTROL;
755 u32 save_palette_a[256];
756 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000757 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000758 u32 saveIER;
759 u32 saveIIR;
760 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800761 u32 saveDEIER;
762 u32 saveDEIMR;
763 u32 saveGTIER;
764 u32 saveGTIMR;
765 u32 saveFDI_RXA_IMR;
766 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800767 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800768 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000769 u32 saveSWF0[16];
770 u32 saveSWF1[16];
771 u32 saveSWF2[3];
772 u8 saveMSR;
773 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800774 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000775 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000776 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000777 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000778 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200779 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000780 u32 saveCURACNTR;
781 u32 saveCURAPOS;
782 u32 saveCURABASE;
783 u32 saveCURBCNTR;
784 u32 saveCURBPOS;
785 u32 saveCURBBASE;
786 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 u32 saveDP_B;
788 u32 saveDP_C;
789 u32 saveDP_D;
790 u32 savePIPEA_GMCH_DATA_M;
791 u32 savePIPEB_GMCH_DATA_M;
792 u32 savePIPEA_GMCH_DATA_N;
793 u32 savePIPEB_GMCH_DATA_N;
794 u32 savePIPEA_DP_LINK_M;
795 u32 savePIPEB_DP_LINK_M;
796 u32 savePIPEA_DP_LINK_N;
797 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800798 u32 saveFDI_RXA_CTL;
799 u32 saveFDI_TXA_CTL;
800 u32 saveFDI_RXB_CTL;
801 u32 saveFDI_TXB_CTL;
802 u32 savePFA_CTL_1;
803 u32 savePFB_CTL_1;
804 u32 savePFA_WIN_SZ;
805 u32 savePFB_WIN_SZ;
806 u32 savePFA_WIN_POS;
807 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000808 u32 savePCH_DREF_CONTROL;
809 u32 saveDISP_ARB_CTL;
810 u32 savePIPEA_DATA_M1;
811 u32 savePIPEA_DATA_N1;
812 u32 savePIPEA_LINK_M1;
813 u32 savePIPEA_LINK_N1;
814 u32 savePIPEB_DATA_M1;
815 u32 savePIPEB_DATA_N1;
816 u32 savePIPEB_LINK_M1;
817 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000818 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400819 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100820};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100821
Imre Deakddeea5b2014-05-05 15:19:56 +0300822struct vlv_s0ix_state {
823 /* GAM */
824 u32 wr_watermark;
825 u32 gfx_prio_ctrl;
826 u32 arb_mode;
827 u32 gfx_pend_tlb0;
828 u32 gfx_pend_tlb1;
829 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
830 u32 media_max_req_count;
831 u32 gfx_max_req_count;
832 u32 render_hwsp;
833 u32 ecochk;
834 u32 bsd_hwsp;
835 u32 blt_hwsp;
836 u32 tlb_rd_addr;
837
838 /* MBC */
839 u32 g3dctl;
840 u32 gsckgctl;
841 u32 mbctl;
842
843 /* GCP */
844 u32 ucgctl1;
845 u32 ucgctl3;
846 u32 rcgctl1;
847 u32 rcgctl2;
848 u32 rstctl;
849 u32 misccpctl;
850
851 /* GPM */
852 u32 gfxpause;
853 u32 rpdeuhwtc;
854 u32 rpdeuc;
855 u32 ecobus;
856 u32 pwrdwnupctl;
857 u32 rp_down_timeout;
858 u32 rp_deucsw;
859 u32 rcubmabdtmr;
860 u32 rcedata;
861 u32 spare2gh;
862
863 /* Display 1 CZ domain */
864 u32 gt_imr;
865 u32 gt_ier;
866 u32 pm_imr;
867 u32 pm_ier;
868 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
869
870 /* GT SA CZ domain */
871 u32 tilectl;
872 u32 gt_fifoctl;
873 u32 gtlc_wake_ctrl;
874 u32 gtlc_survive;
875 u32 pmwgicz;
876
877 /* Display 2 CZ domain */
878 u32 gu_ctl0;
879 u32 gu_ctl1;
880 u32 clock_gate_dis2;
881};
882
Daniel Vetterc85aa882012-11-02 19:55:03 +0100883struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200884 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100885 struct work_struct work;
886 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200887
Ben Widawskyb39fb292014-03-19 18:31:11 -0700888 /* Frequencies are stored in potentially platform dependent multiples.
889 * In other words, *_freq needs to be multiplied by X to be interesting.
890 * Soft limits are those which are used for the dynamic reclocking done
891 * by the driver (raise frequencies under heavy loads, and lower for
892 * lighter loads). Hard limits are those imposed by the hardware.
893 *
894 * A distinction is made for overclocking, which is never enabled by
895 * default, and is considered to be above the hard limit if it's
896 * possible at all.
897 */
898 u8 cur_freq; /* Current frequency (cached, may not == HW) */
899 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
900 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
901 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
902 u8 min_freq; /* AKA RPn. Minimum frequency */
903 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
904 u8 rp1_freq; /* "less than" RP0 power/freqency */
905 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700906
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100907 int last_adj;
908 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
909
Chris Wilsonc0951f02013-10-10 21:58:50 +0100910 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700911 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700912
913 /*
914 * Protects RPS/RC6 register access and PCU communication.
915 * Must be taken after struct_mutex if nested.
916 */
917 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100918};
919
Daniel Vetter1a240d42012-11-29 22:18:51 +0100920/* defined intel_pm.c */
921extern spinlock_t mchdev_lock;
922
Daniel Vetterc85aa882012-11-02 19:55:03 +0100923struct intel_ilk_power_mgmt {
924 u8 cur_delay;
925 u8 min_delay;
926 u8 max_delay;
927 u8 fmax;
928 u8 fstart;
929
930 u64 last_count1;
931 unsigned long last_time1;
932 unsigned long chipset_power;
933 u64 last_count2;
934 struct timespec last_time2;
935 unsigned long gfx_power;
936 u8 corr;
937
938 int c_m;
939 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100940
941 struct drm_i915_gem_object *pwrctx;
942 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100943};
944
Imre Deakc6cb5822014-03-04 19:22:55 +0200945struct drm_i915_private;
946struct i915_power_well;
947
948struct i915_power_well_ops {
949 /*
950 * Synchronize the well's hw state to match the current sw state, for
951 * example enable/disable it based on the current refcount. Called
952 * during driver init and resume time, possibly after first calling
953 * the enable/disable handlers.
954 */
955 void (*sync_hw)(struct drm_i915_private *dev_priv,
956 struct i915_power_well *power_well);
957 /*
958 * Enable the well and resources that depend on it (for example
959 * interrupts located on the well). Called after the 0->1 refcount
960 * transition.
961 */
962 void (*enable)(struct drm_i915_private *dev_priv,
963 struct i915_power_well *power_well);
964 /*
965 * Disable the well and resources that depend on it. Called after
966 * the 1->0 refcount transition.
967 */
968 void (*disable)(struct drm_i915_private *dev_priv,
969 struct i915_power_well *power_well);
970 /* Returns the hw enabled state. */
971 bool (*is_enabled)(struct drm_i915_private *dev_priv,
972 struct i915_power_well *power_well);
973};
974
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800975/* Power well structure for haswell */
976struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200977 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200978 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800979 /* power well enable/disable usage count */
980 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +0200981 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +0200982 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +0200983 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800984};
985
Imre Deak83c00f552013-10-25 17:36:47 +0300986struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300987 /*
988 * Power wells needed for initialization at driver init and suspend
989 * time are on. They are kept on until after the first modeset.
990 */
991 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300992 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +0200993 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300994
Imre Deak83c00f552013-10-25 17:36:47 +0300995 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200996 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200997 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +0300998};
999
Daniel Vetter231f42a2012-11-02 19:55:05 +01001000struct i915_dri1_state {
1001 unsigned allow_batchbuffer : 1;
1002 u32 __iomem *gfx_hws_cpu_addr;
1003
1004 unsigned int cpp;
1005 int back_offset;
1006 int front_offset;
1007 int current_page;
1008 int page_flipping;
1009
1010 uint32_t counter;
1011};
1012
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001013struct i915_ums_state {
1014 /**
1015 * Flag if the X Server, and thus DRM, is not currently in
1016 * control of the device.
1017 *
1018 * This is set between LeaveVT and EnterVT. It needs to be
1019 * replaced with a semaphore. It also needs to be
1020 * transitioned away from for kernel modesetting.
1021 */
1022 int mm_suspended;
1023};
1024
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001025#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001026struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001027 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001028 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001029 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001030};
1031
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001032struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001033 /** Memory allocator for GTT stolen memory */
1034 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001035 /** List of all objects in gtt_space. Used to restore gtt
1036 * mappings on resume */
1037 struct list_head bound_list;
1038 /**
1039 * List of objects which are not bound to the GTT (thus
1040 * are idle and not used by the GPU) but still have
1041 * (presumably uncached) pages still attached.
1042 */
1043 struct list_head unbound_list;
1044
1045 /** Usable portion of the GTT for GEM */
1046 unsigned long stolen_base; /* limited to low memory (32-bit) */
1047
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001048 /** PPGTT used for aliasing the PPGTT with the GTT */
1049 struct i915_hw_ppgtt *aliasing_ppgtt;
1050
Chris Wilson2cfcd322014-05-20 08:28:43 +01001051 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001052 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001053 bool shrinker_no_lock_stealing;
1054
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001055 /** LRU list of objects with fence regs on them. */
1056 struct list_head fence_list;
1057
1058 /**
1059 * We leave the user IRQ off as much as possible,
1060 * but this means that requests will finish and never
1061 * be retired once the system goes idle. Set a timer to
1062 * fire periodically while the ring is running. When it
1063 * fires, go retire requests.
1064 */
1065 struct delayed_work retire_work;
1066
1067 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001068 * When we detect an idle GPU, we want to turn on
1069 * powersaving features. So once we see that there
1070 * are no more requests outstanding and no more
1071 * arrive within a small period of time, we fire
1072 * off the idle_work.
1073 */
1074 struct delayed_work idle_work;
1075
1076 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001077 * Are we in a non-interruptible section of code like
1078 * modesetting?
1079 */
1080 bool interruptible;
1081
Chris Wilsonf62a0072014-02-21 17:55:39 +00001082 /**
1083 * Is the GPU currently considered idle, or busy executing userspace
1084 * requests? Whilst idle, we attempt to power down the hardware and
1085 * display clocks. In order to reduce the effect on performance, there
1086 * is a slight delay before we do so.
1087 */
1088 bool busy;
1089
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001090 /* the indicator for dispatch video commands on two BSD rings */
1091 int bsd_ring_dispatch_index;
1092
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001093 /** Bit 6 swizzling required for X tiling */
1094 uint32_t bit_6_swizzle_x;
1095 /** Bit 6 swizzling required for Y tiling */
1096 uint32_t bit_6_swizzle_y;
1097
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001098 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001099 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001100 size_t object_memory;
1101 u32 object_count;
1102};
1103
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001104struct drm_i915_error_state_buf {
1105 unsigned bytes;
1106 unsigned size;
1107 int err;
1108 u8 *buf;
1109 loff_t start;
1110 loff_t pos;
1111};
1112
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001113struct i915_error_state_file_priv {
1114 struct drm_device *dev;
1115 struct drm_i915_error_state *error;
1116};
1117
Daniel Vetter99584db2012-11-14 17:14:04 +01001118struct i915_gpu_error {
1119 /* For hangcheck timer */
1120#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1121#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001122 /* Hang gpu twice in this window and your context gets banned */
1123#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1124
Daniel Vetter99584db2012-11-14 17:14:04 +01001125 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001126
1127 /* For reset and error_state handling. */
1128 spinlock_t lock;
1129 /* Protected by the above dev->gpu_error.lock. */
1130 struct drm_i915_error_state *first_error;
1131 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001132
Chris Wilson094f9a52013-09-25 17:34:55 +01001133
1134 unsigned long missed_irq_rings;
1135
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001136 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001137 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001138 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001139 * This is a counter which gets incremented when reset is triggered,
1140 * and again when reset has been handled. So odd values (lowest bit set)
1141 * means that reset is in progress and even values that
1142 * (reset_counter >> 1):th reset was successfully completed.
1143 *
1144 * If reset is not completed succesfully, the I915_WEDGE bit is
1145 * set meaning that hardware is terminally sour and there is no
1146 * recovery. All waiters on the reset_queue will be woken when
1147 * that happens.
1148 *
1149 * This counter is used by the wait_seqno code to notice that reset
1150 * event happened and it needs to restart the entire ioctl (since most
1151 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001152 *
1153 * This is important for lock-free wait paths, where no contended lock
1154 * naturally enforces the correct ordering between the bail-out of the
1155 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001156 */
1157 atomic_t reset_counter;
1158
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001159#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001160#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001161
1162 /**
1163 * Waitqueue to signal when the reset has completed. Used by clients
1164 * that wait for dev_priv->mm.wedged to settle.
1165 */
1166 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001167
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001168 /* Userspace knobs for gpu hang simulation;
1169 * combines both a ring mask, and extra flags
1170 */
1171 u32 stop_rings;
1172#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1173#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001174
1175 /* For missed irq/seqno simulation. */
1176 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001177};
1178
Zhang Ruib8efb172013-02-05 15:41:53 +08001179enum modeset_restore {
1180 MODESET_ON_LID_OPEN,
1181 MODESET_DONE,
1182 MODESET_SUSPENDED,
1183};
1184
Paulo Zanoni6acab152013-09-12 17:06:24 -03001185struct ddi_vbt_port_info {
1186 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001187
1188 uint8_t supports_dvi:1;
1189 uint8_t supports_hdmi:1;
1190 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001191};
1192
Pradeep Bhat83a72802014-03-28 10:14:57 +05301193enum drrs_support_type {
1194 DRRS_NOT_SUPPORTED = 0,
1195 STATIC_DRRS_SUPPORT = 1,
1196 SEAMLESS_DRRS_SUPPORT = 2
1197};
1198
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001199struct intel_vbt_data {
1200 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1201 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1202
1203 /* Feature bits */
1204 unsigned int int_tv_support:1;
1205 unsigned int lvds_dither:1;
1206 unsigned int lvds_vbt:1;
1207 unsigned int int_crt_support:1;
1208 unsigned int lvds_use_ssc:1;
1209 unsigned int display_clock_mode:1;
1210 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301211 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001212 int lvds_ssc_freq;
1213 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1214
Pradeep Bhat83a72802014-03-28 10:14:57 +05301215 enum drrs_support_type drrs_type;
1216
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001217 /* eDP */
1218 int edp_rate;
1219 int edp_lanes;
1220 int edp_preemphasis;
1221 int edp_vswing;
1222 bool edp_initialized;
1223 bool edp_support;
1224 int edp_bpp;
1225 struct edp_power_seq edp_pps;
1226
Jani Nikulaf00076d2013-12-14 20:38:29 -02001227 struct {
1228 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001229 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001230 bool active_low_pwm;
1231 } backlight;
1232
Shobhit Kumard17c5442013-08-27 15:12:25 +03001233 /* MIPI DSI */
1234 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301235 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001236 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301237 struct mipi_config *config;
1238 struct mipi_pps_data *pps;
1239 u8 seq_version;
1240 u32 size;
1241 u8 *data;
1242 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001243 } dsi;
1244
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001245 int crt_ddc_pin;
1246
1247 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001248 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001249
1250 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001251};
1252
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001253enum intel_ddb_partitioning {
1254 INTEL_DDB_PART_1_2,
1255 INTEL_DDB_PART_5_6, /* IVB+ */
1256};
1257
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001258struct intel_wm_level {
1259 bool enable;
1260 uint32_t pri_val;
1261 uint32_t spr_val;
1262 uint32_t cur_val;
1263 uint32_t fbc_val;
1264};
1265
Imre Deak820c1982013-12-17 14:46:36 +02001266struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001267 uint32_t wm_pipe[3];
1268 uint32_t wm_lp[3];
1269 uint32_t wm_lp_spr[3];
1270 uint32_t wm_linetime[3];
1271 bool enable_fbc_wm;
1272 enum intel_ddb_partitioning partitioning;
1273};
1274
Paulo Zanonic67a4702013-08-19 13:18:09 -03001275/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001276 * This struct helps tracking the state needed for runtime PM, which puts the
1277 * device in PCI D3 state. Notice that when this happens, nothing on the
1278 * graphics device works, even register access, so we don't get interrupts nor
1279 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001280 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001281 * Every piece of our code that needs to actually touch the hardware needs to
1282 * either call intel_runtime_pm_get or call intel_display_power_get with the
1283 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001284 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001285 * Our driver uses the autosuspend delay feature, which means we'll only really
1286 * suspend if we stay with zero refcount for a certain amount of time. The
1287 * default value is currently very conservative (see intel_init_runtime_pm), but
1288 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001289 *
1290 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1291 * goes back to false exactly before we reenable the IRQs. We use this variable
1292 * to check if someone is trying to enable/disable IRQs while they're supposed
1293 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001294 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001295 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001296 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001297 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001298struct i915_runtime_pm {
1299 bool suspended;
1300 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001301};
1302
Daniel Vetter926321d2013-10-16 13:30:34 +02001303enum intel_pipe_crc_source {
1304 INTEL_PIPE_CRC_SOURCE_NONE,
1305 INTEL_PIPE_CRC_SOURCE_PLANE1,
1306 INTEL_PIPE_CRC_SOURCE_PLANE2,
1307 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001308 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001309 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1310 INTEL_PIPE_CRC_SOURCE_TV,
1311 INTEL_PIPE_CRC_SOURCE_DP_B,
1312 INTEL_PIPE_CRC_SOURCE_DP_C,
1313 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001314 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001315 INTEL_PIPE_CRC_SOURCE_MAX,
1316};
1317
Shuang He8bf1e9f2013-10-15 18:55:27 +01001318struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001319 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001320 uint32_t crc[5];
1321};
1322
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001323#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001324struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001325 spinlock_t lock;
1326 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001327 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001328 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001329 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001330 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001331};
1332
Jani Nikula77fec552014-03-31 14:27:22 +03001333struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001334 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001335 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001336
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001337 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001338
1339 int relative_constants_mode;
1340
1341 void __iomem *regs;
1342
Chris Wilson907b28c2013-07-19 20:36:52 +01001343 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001344
1345 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1346
Daniel Vetter28c70f12012-12-01 13:53:45 +01001347
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001348 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1349 * controller on different i2c buses. */
1350 struct mutex gmbus_mutex;
1351
1352 /**
1353 * Base address of the gmbus and gpio block.
1354 */
1355 uint32_t gpio_mmio_base;
1356
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301357 /* MMIO base address for MIPI regs */
1358 uint32_t mipi_mmio_base;
1359
Daniel Vetter28c70f12012-12-01 13:53:45 +01001360 wait_queue_head_t gmbus_wait_queue;
1361
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001362 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001363 struct intel_engine_cs ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001364 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001365
1366 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001367 struct resource mch_res;
1368
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001369 /* protects the irq masks */
1370 spinlock_t irq_lock;
1371
Sourab Gupta84c33a62014-06-02 16:47:17 +05301372 /* protects the mmio flip data */
1373 spinlock_t mmio_flip_lock;
1374
Imre Deakf8b79e52014-03-04 19:23:07 +02001375 bool display_irqs_enabled;
1376
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001377 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1378 struct pm_qos_request pm_qos;
1379
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001380 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001381 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001382
1383 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001384 union {
1385 u32 irq_mask;
1386 u32 de_irq_mask[I915_MAX_PIPES];
1387 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001388 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001389 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301390 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001391 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001392
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001393 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001394 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001395 struct {
1396 unsigned long hpd_last_jiffies;
1397 int hpd_cnt;
1398 enum {
1399 HPD_ENABLED = 0,
1400 HPD_DISABLED = 1,
1401 HPD_MARK_DISABLED = 2
1402 } hpd_mark;
1403 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001404 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001405 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001406
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001407 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301408 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001409 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001410 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001411
1412 /* overlay */
1413 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001414
Jani Nikula58c68772013-11-08 16:48:54 +02001415 /* backlight registers and fields in struct intel_panel */
1416 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001417
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001418 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001419 bool no_aux_handshake;
1420
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001421 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1422 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1423 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1424
1425 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001426 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001427
Daniel Vetter645416f2013-09-02 16:22:25 +02001428 /**
1429 * wq - Driver workqueue for GEM.
1430 *
1431 * NOTE: Work items scheduled here are not allowed to grab any modeset
1432 * locks, for otherwise the flushing done in the pageflip code will
1433 * result in deadlocks.
1434 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001435 struct workqueue_struct *wq;
1436
1437 /* Display functions */
1438 struct drm_i915_display_funcs display;
1439
1440 /* PCH chipset type */
1441 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001442 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001443
1444 unsigned long quirks;
1445
Zhang Ruib8efb172013-02-05 15:41:53 +08001446 enum modeset_restore modeset_restore;
1447 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001448
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001449 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001450 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001451
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001452 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001453#if defined(CONFIG_MMU_NOTIFIER)
1454 DECLARE_HASHTABLE(mmu_notifiers, 7);
1455#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001456
Daniel Vetter87813422012-05-02 11:49:32 +02001457 /* Kernel Modesetting */
1458
yakui_zhao9b9d1722009-05-31 17:17:17 +08001459 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001460
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001461 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1462 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001463 wait_queue_head_t pending_flip_queue;
1464
Daniel Vetterc4597872013-10-21 21:04:07 +02001465#ifdef CONFIG_DEBUG_FS
1466 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1467#endif
1468
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001469 int num_shared_dpll;
1470 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001471 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001472 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001473
Jesse Barnes652c3932009-08-17 13:31:43 -07001474 /* Reclocking support */
1475 bool render_reclock_avail;
1476 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001477 /* indicates the reduced downclock for LVDS*/
1478 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001479 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001480
Zhenyu Wangc48044112009-12-17 14:48:43 +08001481 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001482
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001483 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001484
Ben Widawsky59124502013-07-04 11:02:05 -07001485 /* Cannot be determined by PCIID. You must always read a register. */
1486 size_t ellc_size;
1487
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001488 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001489 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001490
Daniel Vetter20e4d402012-08-08 23:35:39 +02001491 /* ilk-only ips/rps state. Everything in here is protected by the global
1492 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001493 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001494
Imre Deak83c00f552013-10-25 17:36:47 +03001495 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001496
Rodrigo Vivia031d702013-10-03 16:15:06 -03001497 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001498
Daniel Vetter99584db2012-11-14 17:14:04 +01001499 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001500
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001501 struct drm_i915_gem_object *vlv_pctx;
1502
Daniel Vetter4520f532013-10-09 09:18:51 +02001503#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001504 /* list of fbdev register on this device */
1505 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001506#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001507
Jesse Barnes073f34d2012-11-02 11:13:59 -07001508 /*
1509 * The console may be contended at resume, but we don't
1510 * want it to block on it.
1511 */
1512 struct work_struct console_resume_work;
1513
Chris Wilsone953fd72011-02-21 22:23:52 +00001514 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001515 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001516
Ben Widawsky254f9652012-06-04 14:42:42 -07001517 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001518 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001519
Damien Lespiau3e683202012-12-11 18:48:29 +00001520 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001521
Daniel Vetter842f1c82014-03-10 10:01:44 +01001522 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001523 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001524 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001525
Ville Syrjälä53615a52013-08-01 16:18:50 +03001526 struct {
1527 /*
1528 * Raw watermark latency values:
1529 * in 0.1us units for WM0,
1530 * in 0.5us units for WM1+.
1531 */
1532 /* primary */
1533 uint16_t pri_latency[5];
1534 /* sprite */
1535 uint16_t spr_latency[5];
1536 /* cursor */
1537 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001538
1539 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001540 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001541 } wm;
1542
Paulo Zanoni8a187452013-12-06 20:32:13 -02001543 struct i915_runtime_pm pm;
1544
Daniel Vetter231f42a2012-11-02 19:55:05 +01001545 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1546 * here! */
1547 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001548 /* Old ums support infrastructure, same warning applies. */
1549 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001550
1551 /*
1552 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1553 * will be rejected. Instead look for a better place.
1554 */
Jani Nikula77fec552014-03-31 14:27:22 +03001555};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556
Chris Wilson2c1792a2013-08-01 18:39:55 +01001557static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1558{
1559 return dev->dev_private;
1560}
1561
Chris Wilsonb4519512012-05-11 14:29:30 +01001562/* Iterate over initialised rings */
1563#define for_each_ring(ring__, dev_priv__, i__) \
1564 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1565 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1566
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001567enum hdmi_force_audio {
1568 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1569 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1570 HDMI_AUDIO_AUTO, /* trust EDID */
1571 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1572};
1573
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001574#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001575
Chris Wilson37e680a2012-06-07 15:38:42 +01001576struct drm_i915_gem_object_ops {
1577 /* Interface between the GEM object and its backing storage.
1578 * get_pages() is called once prior to the use of the associated set
1579 * of pages before to binding them into the GTT, and put_pages() is
1580 * called after we no longer need them. As we expect there to be
1581 * associated cost with migrating pages between the backing storage
1582 * and making them available for the GPU (e.g. clflush), we may hold
1583 * onto the pages after they are no longer referenced by the GPU
1584 * in case they may be used again shortly (for example migrating the
1585 * pages to a different memory domain within the GTT). put_pages()
1586 * will therefore most likely be called when the object itself is
1587 * being released or under memory pressure (where we attempt to
1588 * reap pages for the shrinker).
1589 */
1590 int (*get_pages)(struct drm_i915_gem_object *);
1591 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001592 int (*dmabuf_export)(struct drm_i915_gem_object *);
1593 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001594};
1595
Daniel Vettera071fa02014-06-18 23:28:09 +02001596/*
1597 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1598 * considered to be the frontbuffer for the given plane interface-vise. This
1599 * doesn't mean that the hw necessarily already scans it out, but that any
1600 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1601 *
1602 * We have one bit per pipe and per scanout plane type.
1603 */
1604#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1605#define INTEL_FRONTBUFFER_BITS \
1606 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1607#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1608 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1609#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1610 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1611#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1612 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1613#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1614 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001615#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1616 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001617
Eric Anholt673a3942008-07-30 12:06:12 -07001618struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001619 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001620
Chris Wilson37e680a2012-06-07 15:38:42 +01001621 const struct drm_i915_gem_object_ops *ops;
1622
Ben Widawsky2f633152013-07-17 12:19:03 -07001623 /** List of VMAs backed by this object */
1624 struct list_head vma_list;
1625
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001626 /** Stolen memory for this object, instead of being backed by shmem. */
1627 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001628 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001629
Chris Wilson69dc4982010-10-19 10:36:51 +01001630 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001631 /** Used in execbuf to temporarily hold a ref */
1632 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001633
1634 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001635 * This is set if the object is on the active lists (has pending
1636 * rendering and so a non-zero seqno), and is not set if it i s on
1637 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001638 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001639 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001640
1641 /**
1642 * This is set if the object has been written to since last bound
1643 * to the GTT
1644 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001645 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001646
1647 /**
1648 * Fence register bits (if any) for this object. Will be set
1649 * as needed when mapped into the GTT.
1650 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001651 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001652 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001653
1654 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001655 * Advice: are the backing pages purgeable?
1656 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001657 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001658
1659 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001660 * Current tiling mode for the object.
1661 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001662 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001663 /**
1664 * Whether the tiling parameters for the currently associated fence
1665 * register have changed. Note that for the purposes of tracking
1666 * tiling changes we also treat the unfenced register, the register
1667 * slot that the object occupies whilst it executes a fenced
1668 * command (such as BLT on gen2/3), as a "fence".
1669 */
1670 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001671
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001672 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001673 * Is the object at the current location in the gtt mappable and
1674 * fenceable? Used to avoid costly recalculations.
1675 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001676 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001677
1678 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001679 * Whether the current gtt mapping needs to be mappable (and isn't just
1680 * mappable by accident). Track pin and fault separate for a more
1681 * accurate mappable working set.
1682 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001683 unsigned int fault_mappable:1;
1684 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001685 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001686
Chris Wilsoncaea7472010-11-12 13:53:37 +00001687 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301688 * Is the object to be mapped as read-only to the GPU
1689 * Only honoured if hardware has relevant pte bit
1690 */
1691 unsigned long gt_ro:1;
1692
1693 /*
Chris Wilsoncaea7472010-11-12 13:53:37 +00001694 * Is the GPU currently using a fence to access this buffer,
1695 */
1696 unsigned int pending_fenced_gpu_access:1;
1697 unsigned int fenced_gpu_access:1;
1698
Chris Wilson651d7942013-08-08 14:41:10 +01001699 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001700
Daniel Vetter7bddb012012-02-09 17:15:47 +01001701 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001702 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001703 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001704
Daniel Vettera071fa02014-06-18 23:28:09 +02001705 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1706
Chris Wilson9da3da62012-06-01 15:20:22 +01001707 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001708 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001709
Daniel Vetter1286ff72012-05-10 15:25:09 +02001710 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001711 void *dma_buf_vmapping;
1712 int vmapping_count;
1713
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001714 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001715
Chris Wilson1c293ea2012-04-17 15:31:27 +01001716 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001717 uint32_t last_read_seqno;
1718 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001719 /** Breadcrumb of last fenced GPU access to the buffer. */
1720 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001721
Daniel Vetter778c3542010-05-13 11:49:44 +02001722 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001723 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001724
Daniel Vetter80075d42013-10-09 21:23:52 +02001725 /** References from framebuffers, locks out tiling changes. */
1726 unsigned long framebuffer_references;
1727
Eric Anholt280b7132009-03-12 16:56:27 -07001728 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001729 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001730
Jesse Barnes79e53942008-11-07 14:24:08 -08001731 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001732 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001733 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001734
1735 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001736 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001737
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001738 union {
1739 struct i915_gem_userptr {
1740 uintptr_t ptr;
1741 unsigned read_only :1;
1742 unsigned workers :4;
1743#define I915_GEM_USERPTR_MAX_WORKERS 15
1744
1745 struct mm_struct *mm;
1746 struct i915_mmu_object *mn;
1747 struct work_struct *work;
1748 } userptr;
1749 };
1750};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001751#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001752
Daniel Vettera071fa02014-06-18 23:28:09 +02001753void i915_gem_track_fb(struct drm_i915_gem_object *old,
1754 struct drm_i915_gem_object *new,
1755 unsigned frontbuffer_bits);
1756
Eric Anholt673a3942008-07-30 12:06:12 -07001757/**
1758 * Request queue structure.
1759 *
1760 * The request queue allows us to note sequence numbers that have been emitted
1761 * and may be associated with active buffers to be retired.
1762 *
1763 * By keeping this list, we can avoid having to do questionable
1764 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1765 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1766 */
1767struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001768 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001769 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001770
Eric Anholt673a3942008-07-30 12:06:12 -07001771 /** GEM sequence number associated with this request. */
1772 uint32_t seqno;
1773
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001774 /** Position in the ringbuffer of the start of the request */
1775 u32 head;
1776
1777 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001778 u32 tail;
1779
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001780 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001781 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001782
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001783 /** Batch buffer related to this request if any */
1784 struct drm_i915_gem_object *batch_obj;
1785
Eric Anholt673a3942008-07-30 12:06:12 -07001786 /** Time at which this request was emitted, in jiffies. */
1787 unsigned long emitted_jiffies;
1788
Eric Anholtb9624422009-06-03 07:27:35 +00001789 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001790 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001791
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001792 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001793 /** file_priv list entry for this request */
1794 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001795};
1796
1797struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001798 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001799 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001800
Eric Anholt673a3942008-07-30 12:06:12 -07001801 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001802 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001803 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001804 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001805 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001806 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001807
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001808 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001809 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001810};
1811
Brad Volkin351e3db2014-02-18 10:15:46 -08001812/*
1813 * A command that requires special handling by the command parser.
1814 */
1815struct drm_i915_cmd_descriptor {
1816 /*
1817 * Flags describing how the command parser processes the command.
1818 *
1819 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1820 * a length mask if not set
1821 * CMD_DESC_SKIP: The command is allowed but does not follow the
1822 * standard length encoding for the opcode range in
1823 * which it falls
1824 * CMD_DESC_REJECT: The command is never allowed
1825 * CMD_DESC_REGISTER: The command should be checked against the
1826 * register whitelist for the appropriate ring
1827 * CMD_DESC_MASTER: The command is allowed if the submitting process
1828 * is the DRM master
1829 */
1830 u32 flags;
1831#define CMD_DESC_FIXED (1<<0)
1832#define CMD_DESC_SKIP (1<<1)
1833#define CMD_DESC_REJECT (1<<2)
1834#define CMD_DESC_REGISTER (1<<3)
1835#define CMD_DESC_BITMASK (1<<4)
1836#define CMD_DESC_MASTER (1<<5)
1837
1838 /*
1839 * The command's unique identification bits and the bitmask to get them.
1840 * This isn't strictly the opcode field as defined in the spec and may
1841 * also include type, subtype, and/or subop fields.
1842 */
1843 struct {
1844 u32 value;
1845 u32 mask;
1846 } cmd;
1847
1848 /*
1849 * The command's length. The command is either fixed length (i.e. does
1850 * not include a length field) or has a length field mask. The flag
1851 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1852 * a length mask. All command entries in a command table must include
1853 * length information.
1854 */
1855 union {
1856 u32 fixed;
1857 u32 mask;
1858 } length;
1859
1860 /*
1861 * Describes where to find a register address in the command to check
1862 * against the ring's register whitelist. Only valid if flags has the
1863 * CMD_DESC_REGISTER bit set.
1864 */
1865 struct {
1866 u32 offset;
1867 u32 mask;
1868 } reg;
1869
1870#define MAX_CMD_DESC_BITMASKS 3
1871 /*
1872 * Describes command checks where a particular dword is masked and
1873 * compared against an expected value. If the command does not match
1874 * the expected value, the parser rejects it. Only valid if flags has
1875 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1876 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001877 *
1878 * If the check specifies a non-zero condition_mask then the parser
1879 * only performs the check when the bits specified by condition_mask
1880 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001881 */
1882 struct {
1883 u32 offset;
1884 u32 mask;
1885 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001886 u32 condition_offset;
1887 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001888 } bits[MAX_CMD_DESC_BITMASKS];
1889};
1890
1891/*
1892 * A table of commands requiring special handling by the command parser.
1893 *
1894 * Each ring has an array of tables. Each table consists of an array of command
1895 * descriptors, which must be sorted with command opcodes in ascending order.
1896 */
1897struct drm_i915_cmd_table {
1898 const struct drm_i915_cmd_descriptor *table;
1899 int count;
1900};
1901
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001902#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001903
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001904#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1905#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001906#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001907#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001908#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001909#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1910#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001911#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1912#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1913#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001914#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001915#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001916#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1917#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001918#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1919#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001920#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001921#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001922#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1923 (dev)->pdev->device == 0x0152 || \
1924 (dev)->pdev->device == 0x015a)
1925#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1926 (dev)->pdev->device == 0x0106 || \
1927 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001928#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03001929#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001930#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03001931#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001932#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001933#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001934 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001935#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1936 (((dev)->pdev->device & 0xf) == 0x2 || \
1937 ((dev)->pdev->device & 0xf) == 0x6 || \
1938 ((dev)->pdev->device & 0xf) == 0xe))
1939#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001940 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001941#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001942#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001943 ((dev)->pdev->device & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03001944/* ULX machines are also considered ULT. */
1945#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
1946 (dev)->pdev->device == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07001947#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001948
Jesse Barnes85436692011-04-06 12:11:14 -07001949/*
1950 * The genX designation typically refers to the render engine, so render
1951 * capability related checks should use IS_GEN, while display and other checks
1952 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1953 * chips, etc.).
1954 */
Zou Nan haicae58522010-11-09 17:17:32 +08001955#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1956#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1957#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1958#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1959#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001960#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001961#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001962
Ben Widawsky73ae4782013-10-15 10:02:57 -07001963#define RENDER_RING (1<<RCS)
1964#define BSD_RING (1<<VCS)
1965#define BLT_RING (1<<BCS)
1966#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001967#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001968#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001969#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001970#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1971#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1972#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1973#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1974 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001975#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1976
Ben Widawsky254f9652012-06-04 14:42:42 -07001977#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes7365fb72014-05-29 14:33:21 -07001978#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
1979#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001980#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001981#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001982
Chris Wilson05394f32010-11-08 19:18:58 +00001983#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001984#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1985
Daniel Vetterb45305f2012-12-17 16:21:27 +01001986/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1987#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01001988/*
1989 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
1990 * even when in MSI mode. This results in spurious interrupt warnings if the
1991 * legacy irq no. is shared with another device. The kernel then disables that
1992 * interrupt source and so prevents the other device from working properly.
1993 */
1994#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1995#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01001996
Zou Nan haicae58522010-11-09 17:17:32 +08001997/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1998 * rows, which changed the alignment requirements and fence programming.
1999 */
2000#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2001 IS_I915GM(dev)))
2002#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2003#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2004#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002005#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2006#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002007
2008#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2009#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002010#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002011
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002012#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002013
Damien Lespiaudd93be52013-04-22 18:40:39 +01002014#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002015#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002016#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002017#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002018 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002019
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002020#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2021#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2022#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2023#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2024#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2025#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2026
Chris Wilson2c1792a2013-08-01 18:39:55 +01002027#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002028#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002029#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2030#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002031#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002032#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002033
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002034/* DPF == dynamic parity feature */
2035#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2036#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002037
Ben Widawskyc8735b02012-09-07 19:43:39 -07002038#define GT_FREQUENCY_MULTIPLIER 50
2039
Chris Wilson05394f32010-11-08 19:18:58 +00002040#include "i915_trace.h"
2041
Rob Clarkbaa70942013-08-02 13:27:49 -04002042extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002043extern int i915_max_ioctl;
2044
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002045extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2046extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002047extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2048extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2049
Jani Nikulad330a952014-01-21 11:24:25 +02002050/* i915_params.c */
2051struct i915_params {
2052 int modeset;
2053 int panel_ignore_lid;
2054 unsigned int powersave;
2055 int semaphores;
2056 unsigned int lvds_downclock;
2057 int lvds_channel_mode;
2058 int panel_use_ssc;
2059 int vbt_sdvo_panel_type;
2060 int enable_rc6;
2061 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002062 int enable_ppgtt;
2063 int enable_psr;
2064 unsigned int preliminary_hw_support;
2065 int disable_power_well;
2066 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002067 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002068 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002069 /* leave bools at the end to not create holes */
2070 bool enable_hangcheck;
2071 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002072 bool prefault_disable;
2073 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002074 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002075 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302076 int use_mmio_flip;
Jani Nikulad330a952014-01-21 11:24:25 +02002077};
2078extern struct i915_params i915 __read_mostly;
2079
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002081void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002082extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002083extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002084extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07002085extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002086extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002087extern void i915_driver_preclose(struct drm_device *dev,
2088 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002089extern void i915_driver_postclose(struct drm_device *dev,
2090 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002091extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002092#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002093extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2094 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002095#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002096extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002097 struct drm_clip_rect *box,
2098 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002099extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002100extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002101extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2102extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2103extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2104extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002105int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002106
Jesse Barnes073f34d2012-11-02 11:13:59 -07002107extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002108
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002110void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002111__printf(3, 4)
2112void i915_handle_error(struct drm_device *dev, bool wedged,
2113 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114
Deepak S76c3552f2014-01-30 23:08:16 +05302115void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2116 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002117extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002118extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002119
2120extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002121extern void intel_uncore_early_sanitize(struct drm_device *dev,
2122 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002123extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002124extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002125extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002126extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002127
Keith Packard7c463582008-11-04 02:03:27 -08002128void
Jani Nikula50227e12014-03-31 14:27:21 +03002129i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002130 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002131
2132void
Jani Nikula50227e12014-03-31 14:27:21 +03002133i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002134 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002135
Imre Deakf8b79e52014-03-04 19:23:07 +02002136void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2137void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2138
Eric Anholt673a3942008-07-30 12:06:12 -07002139/* i915_gem.c */
2140int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2141 struct drm_file *file_priv);
2142int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2143 struct drm_file *file_priv);
2144int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2145 struct drm_file *file_priv);
2146int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2147 struct drm_file *file_priv);
2148int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2149 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002150int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2151 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002152int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2153 struct drm_file *file_priv);
2154int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2155 struct drm_file *file_priv);
2156int i915_gem_execbuffer(struct drm_device *dev, void *data,
2157 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002158int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2159 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002160int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2161 struct drm_file *file_priv);
2162int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2163 struct drm_file *file_priv);
2164int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2165 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002166int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2167 struct drm_file *file);
2168int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2169 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002170int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2171 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002172int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2173 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002174int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2175 struct drm_file *file_priv);
2176int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2177 struct drm_file *file_priv);
2178int i915_gem_set_tiling(struct drm_device *dev, void *data,
2179 struct drm_file *file_priv);
2180int i915_gem_get_tiling(struct drm_device *dev, void *data,
2181 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002182int i915_gem_init_userptr(struct drm_device *dev);
2183int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2184 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002185int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2186 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002187int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2188 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002189void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002190void *i915_gem_object_alloc(struct drm_device *dev);
2191void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002192void i915_gem_object_init(struct drm_i915_gem_object *obj,
2193 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002194struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2195 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002196void i915_init_vm(struct drm_i915_private *dev_priv,
2197 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002198void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002199void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002200
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002201#define PIN_MAPPABLE 0x1
2202#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002203#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002204#define PIN_OFFSET_BIAS 0x8
2205#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002206int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002207 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002208 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002209 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002210int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002211int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002212void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002213void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002214void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002215
Brad Volkin4c914c02014-02-18 10:15:45 -08002216int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2217 int *needs_clflush);
2218
Chris Wilson37e680a2012-06-07 15:38:42 +01002219int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002220static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2221{
Imre Deak67d5a502013-02-18 19:28:02 +02002222 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002223
Imre Deak67d5a502013-02-18 19:28:02 +02002224 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002225 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002226
2227 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002228}
Chris Wilsona5570172012-09-04 21:02:54 +01002229static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2230{
2231 BUG_ON(obj->pages == NULL);
2232 obj->pages_pin_count++;
2233}
2234static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2235{
2236 BUG_ON(obj->pages_pin_count == 0);
2237 obj->pages_pin_count--;
2238}
2239
Chris Wilson54cf91d2010-11-25 18:00:26 +00002240int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002241int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002242 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002243void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002244 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002245int i915_gem_dumb_create(struct drm_file *file_priv,
2246 struct drm_device *dev,
2247 struct drm_mode_create_dumb *args);
2248int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2249 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002250/**
2251 * Returns true if seq1 is later than seq2.
2252 */
2253static inline bool
2254i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2255{
2256 return (int32_t)(seq1 - seq2) >= 0;
2257}
2258
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002259int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2260int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002261int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002262int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002263
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002264bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2265void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002266
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002267struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002268i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002269
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002270bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002271void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002272int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002273 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302274int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2275
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002276static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2277{
2278 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002279 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002280}
2281
2282static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2283{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002284 return atomic_read(&error->reset_counter) & I915_WEDGED;
2285}
2286
2287static inline u32 i915_reset_count(struct i915_gpu_error *error)
2288{
2289 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002290}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002291
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002292static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2293{
2294 return dev_priv->gpu_error.stop_rings == 0 ||
2295 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2296}
2297
2298static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2299{
2300 return dev_priv->gpu_error.stop_rings == 0 ||
2301 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2302}
2303
Chris Wilson069efc12010-09-30 16:53:18 +01002304void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002305bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002306int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002307int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002308int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002309int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002310void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002311void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002312int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002313int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002314int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002315 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002316 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002317 u32 *seqno);
2318#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002319 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002320int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002321 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002322int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002323int __must_check
2324i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2325 bool write);
2326int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002327i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2328int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002329i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2330 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002331 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002332void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002333int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002334 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002335int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002336void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002337
Chris Wilson467cffb2011-03-07 10:42:03 +00002338uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002339i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2340uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002341i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2342 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002343
Chris Wilsone4ffd172011-04-04 09:44:39 +01002344int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2345 enum i915_cache_level cache_level);
2346
Daniel Vetter1286ff72012-05-10 15:25:09 +02002347struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2348 struct dma_buf *dma_buf);
2349
2350struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2351 struct drm_gem_object *gem_obj, int flags);
2352
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002353void i915_gem_restore_fences(struct drm_device *dev);
2354
Ben Widawskya70a3142013-07-31 16:59:56 -07002355unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2356 struct i915_address_space *vm);
2357bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2358bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2359 struct i915_address_space *vm);
2360unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2361 struct i915_address_space *vm);
2362struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2363 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002364struct i915_vma *
2365i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2366 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002367
2368struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002369static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2370 struct i915_vma *vma;
2371 list_for_each_entry(vma, &obj->vma_list, vma_link)
2372 if (vma->pin_count > 0)
2373 return true;
2374 return false;
2375}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002376
Ben Widawskya70a3142013-07-31 16:59:56 -07002377/* Some GGTT VM helpers */
2378#define obj_to_ggtt(obj) \
2379 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2380static inline bool i915_is_ggtt(struct i915_address_space *vm)
2381{
2382 struct i915_address_space *ggtt =
2383 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2384 return vm == ggtt;
2385}
2386
2387static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2388{
2389 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2390}
2391
2392static inline unsigned long
2393i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2394{
2395 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2396}
2397
2398static inline unsigned long
2399i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2400{
2401 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2402}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002403
2404static inline int __must_check
2405i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2406 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002407 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002408{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002409 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002410}
Ben Widawskya70a3142013-07-31 16:59:56 -07002411
Daniel Vetterb2871102014-02-14 14:01:19 +01002412static inline int
2413i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2414{
2415 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2416}
2417
2418void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2419
Ben Widawsky254f9652012-06-04 14:42:42 -07002420/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002421#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002422int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002423void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002424void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002425int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002426int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002427void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002428int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002429 struct intel_context *to);
2430struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002431i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002432void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002433static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002434{
Chris Wilson691e6412014-04-09 09:07:36 +01002435 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002436}
2437
Oscar Mateo273497e2014-05-22 14:13:37 +01002438static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002439{
Chris Wilson691e6412014-04-09 09:07:36 +01002440 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002441}
2442
Oscar Mateo273497e2014-05-22 14:13:37 +01002443static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002444{
2445 return c->id == DEFAULT_CONTEXT_ID;
2446}
2447
Ben Widawsky84624812012-06-04 14:42:54 -07002448int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2449 struct drm_file *file);
2450int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2451 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002452
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002453/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002454int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002455/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002456int __must_check i915_gem_evict_something(struct drm_device *dev,
2457 struct i915_address_space *vm,
2458 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002459 unsigned alignment,
2460 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002461 unsigned long start,
2462 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002463 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002464int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002465int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002466
Ben Widawsky0260c422014-03-22 22:47:21 -07002467/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002468static inline void i915_gem_chipset_flush(struct drm_device *dev)
2469{
Chris Wilson05394f32010-11-08 19:18:58 +00002470 if (INTEL_INFO(dev)->gen < 6)
2471 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002472}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002473
Chris Wilson9797fbf2012-04-24 15:47:39 +01002474/* i915_gem_stolen.c */
2475int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002476int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2477void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002478void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002479struct drm_i915_gem_object *
2480i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002481struct drm_i915_gem_object *
2482i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2483 u32 stolen_offset,
2484 u32 gtt_offset,
2485 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002486
Eric Anholt673a3942008-07-30 12:06:12 -07002487/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002488static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002489{
Jani Nikula50227e12014-03-31 14:27:21 +03002490 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002491
2492 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2493 obj->tiling_mode != I915_TILING_NONE;
2494}
2495
Eric Anholt673a3942008-07-30 12:06:12 -07002496void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002497void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2498void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002499
2500/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002501#if WATCH_LISTS
2502int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002503#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002504#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002505#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506
Ben Gamari20172632009-02-17 20:08:50 -05002507/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002508int i915_debugfs_init(struct drm_minor *minor);
2509void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002510#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002511void intel_display_crc_init(struct drm_device *dev);
2512#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002513static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002514#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002515
2516/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002517__printf(2, 3)
2518void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002519int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2520 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002521int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2522 size_t count, loff_t pos);
2523static inline void i915_error_state_buf_release(
2524 struct drm_i915_error_state_buf *eb)
2525{
2526 kfree(eb->buf);
2527}
Mika Kuoppala58174462014-02-25 17:11:26 +02002528void i915_capture_error_state(struct drm_device *dev, bool wedge,
2529 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002530void i915_error_state_get(struct drm_device *dev,
2531 struct i915_error_state_file_priv *error_priv);
2532void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2533void i915_destroy_error_state(struct drm_device *dev);
2534
2535void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2536const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002537
Brad Volkin351e3db2014-02-18 10:15:46 -08002538/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002539int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002540int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2541void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2542bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2543int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002544 struct drm_i915_gem_object *batch_obj,
2545 u32 batch_start_offset,
2546 bool is_master);
2547
Jesse Barnes317c35d2008-08-25 15:11:06 -07002548/* i915_suspend.c */
2549extern int i915_save_state(struct drm_device *dev);
2550extern int i915_restore_state(struct drm_device *dev);
2551
Daniel Vetterd8157a32013-01-25 17:53:20 +01002552/* i915_ums.c */
2553void i915_save_display_reg(struct drm_device *dev);
2554void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002555
Ben Widawsky0136db582012-04-10 21:17:01 -07002556/* i915_sysfs.c */
2557void i915_setup_sysfs(struct drm_device *dev_priv);
2558void i915_teardown_sysfs(struct drm_device *dev_priv);
2559
Chris Wilsonf899fc62010-07-20 15:44:45 -07002560/* intel_i2c.c */
2561extern int intel_setup_gmbus(struct drm_device *dev);
2562extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002563static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002564{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002565 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002566}
2567
2568extern struct i2c_adapter *intel_gmbus_get_adapter(
2569 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002570extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2571extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002572static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002573{
2574 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2575}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002576extern void intel_i2c_reset(struct drm_device *dev);
2577
Chris Wilson3b617962010-08-24 09:02:58 +01002578/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002579struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002580#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002581extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002582extern void intel_opregion_init(struct drm_device *dev);
2583extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002584extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002585extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2586 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002587extern int intel_opregion_notify_adapter(struct drm_device *dev,
2588 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002589#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002590static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002591static inline void intel_opregion_init(struct drm_device *dev) { return; }
2592static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002593static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002594static inline int
2595intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2596{
2597 return 0;
2598}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002599static inline int
2600intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2601{
2602 return 0;
2603}
Len Brown65e082c2008-10-24 17:18:10 -04002604#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002605
Jesse Barnes723bfd72010-10-07 16:01:13 -07002606/* intel_acpi.c */
2607#ifdef CONFIG_ACPI
2608extern void intel_register_dsm_handler(void);
2609extern void intel_unregister_dsm_handler(void);
2610#else
2611static inline void intel_register_dsm_handler(void) { return; }
2612static inline void intel_unregister_dsm_handler(void) { return; }
2613#endif /* CONFIG_ACPI */
2614
Jesse Barnes79e53942008-11-07 14:24:08 -08002615/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002616extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002617extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002618extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002619extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002620extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002621extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002622extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002623extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2624 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002625extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002626extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002627extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002628extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002629extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002630extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002631extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002632extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2633extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2634extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002635extern void intel_detect_pch(struct drm_device *dev);
2636extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002637extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002638
Ben Widawsky2911a352012-04-05 14:47:36 -07002639extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002640int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2641 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002642int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2643 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002644
Sourab Gupta84c33a62014-06-02 16:47:17 +05302645void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2646
Chris Wilson6ef3d422010-08-04 20:26:07 +01002647/* overlay */
2648extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002649extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2650 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002651
2652extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002653extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002654 struct drm_device *dev,
2655 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002656
Ben Widawskyb7287d82011-04-25 11:22:22 -07002657/* On SNB platform, before reading ring registers forcewake bit
2658 * must be set to prevent GT core from power down and stale values being
2659 * returned.
2660 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302661void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2662void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002663void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002664
Ben Widawsky42c05262012-09-26 10:34:00 -07002665int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2666int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002667
2668/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002669u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2670void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2671u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002672u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2673void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2674u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2675void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2676u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2677void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002678u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2679void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002680u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2681void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002682u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2683void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002684u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2685 enum intel_sbi_destination destination);
2686void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2687 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302688u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2689void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002690
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002691int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2692int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002693
Deepak Sc8d9a592013-11-23 14:55:42 +05302694#define FORCEWAKE_RENDER (1 << 0)
2695#define FORCEWAKE_MEDIA (1 << 1)
2696#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2697
2698
Ben Widawsky0b274482013-10-04 21:22:51 -07002699#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2700#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002701
Ben Widawsky0b274482013-10-04 21:22:51 -07002702#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2703#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2704#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2705#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002706
Ben Widawsky0b274482013-10-04 21:22:51 -07002707#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2708#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2709#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2710#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002711
Chris Wilson698b3132014-03-21 13:16:43 +00002712/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2713 * will be implemented using 2 32-bit writes in an arbitrary order with
2714 * an arbitrary delay between them. This can cause the hardware to
2715 * act upon the intermediate value, possibly leading to corruption and
2716 * machine death. You have been warned.
2717 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002718#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2719#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002720
Chris Wilson50877442014-03-21 12:41:53 +00002721#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2722 u32 upper = I915_READ(upper_reg); \
2723 u32 lower = I915_READ(lower_reg); \
2724 u32 tmp = I915_READ(upper_reg); \
2725 if (upper != tmp) { \
2726 upper = tmp; \
2727 lower = I915_READ(lower_reg); \
2728 WARN_ON(I915_READ(upper_reg) != upper); \
2729 } \
2730 (u64)upper << 32 | lower; })
2731
Zou Nan haicae58522010-11-09 17:17:32 +08002732#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2733#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2734
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002735/* "Broadcast RGB" property */
2736#define INTEL_BROADCAST_RGB_AUTO 0
2737#define INTEL_BROADCAST_RGB_FULL 1
2738#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002739
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002740static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2741{
2742 if (HAS_PCH_SPLIT(dev))
2743 return CPU_VGACNTRL;
2744 else if (IS_VALLEYVIEW(dev))
2745 return VLV_VGACNTRL;
2746 else
2747 return VGACNTRL;
2748}
2749
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002750static inline void __user *to_user_ptr(u64 address)
2751{
2752 return (void __user *)(uintptr_t)address;
2753}
2754
Imre Deakdf977292013-05-21 20:03:17 +03002755static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2756{
2757 unsigned long j = msecs_to_jiffies(m);
2758
2759 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2760}
2761
2762static inline unsigned long
2763timespec_to_jiffies_timeout(const struct timespec *value)
2764{
2765 unsigned long j = timespec_to_jiffies(value);
2766
2767 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2768}
2769
Paulo Zanonidce56b32013-12-19 14:29:40 -02002770/*
2771 * If you need to wait X milliseconds between events A and B, but event B
2772 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2773 * when event A happened, then just before event B you call this function and
2774 * pass the timestamp as the first argument, and X as the second argument.
2775 */
2776static inline void
2777wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2778{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002779 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002780
2781 /*
2782 * Don't re-read the value of "jiffies" every time since it may change
2783 * behind our back and break the math.
2784 */
2785 tmp_jiffies = jiffies;
2786 target_jiffies = timestamp_jiffies +
2787 msecs_to_jiffies_timeout(to_wait_ms);
2788
2789 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002790 remaining_jiffies = target_jiffies - tmp_jiffies;
2791 while (remaining_jiffies)
2792 remaining_jiffies =
2793 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002794 }
2795}
2796
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797#endif