blob: 8c1d17ac7d4cd405ed79b484a0372a0f126dab98 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000720 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100783#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100787 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100803static int gen8_init_workarounds(struct intel_engine_cs *ring)
804{
Arun Siluvery68c61982015-09-25 17:40:38 +0100805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100809
Arun Siluvery717d84d2015-09-25 17:40:39 +0100810 /* WaDisableAsyncFlipPerfMode:bdw,chv */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluveryd0581192015-09-25 17:40:40 +0100813 /* WaDisablePartialInstShootdown:bdw,chv */
814 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
815 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
816
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100817 return 0;
818}
819
Mika Kuoppala72253422014-10-07 17:21:26 +0300820static int bdw_init_workarounds(struct intel_engine_cs *ring)
821{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100822 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300823 struct drm_device *dev = ring->dev;
824 struct drm_i915_private *dev_priv = dev->dev_private;
825
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100826 ret = gen8_init_workarounds(ring);
827 if (ret)
828 return ret;
829
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700830 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100831 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100832
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700833 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300834 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
835 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100836
Mika Kuoppala72253422014-10-07 17:21:26 +0300837 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
838 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100839
840 /* Use Force Non-Coherent whenever executing a 3D context. This is a
841 * workaround for for a possible hang in the unlikely event a TLB
842 * invalidation occurs during a PSD flush.
843 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300844 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000845 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300846 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000847 /* WaForceContextSaveRestoreNonCoherent:bdw */
848 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
849 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000850 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000851 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300852 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100853
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800854 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
855 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
856 * polygons in the same 8x4 pixel/sample area to be processed without
857 * stalling waiting for the earlier ones to write to Hierarchical Z
858 * buffer."
859 *
860 * This optimization is off by default for Broadwell; turn it on.
861 */
862 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
863
Arun Siluvery86d7f232014-08-26 14:44:50 +0100864 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300865 WA_SET_BIT_MASKED(CACHE_MODE_1,
866 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100867
868 /*
869 * BSpec recommends 8x4 when MSAA is used,
870 * however in practice 16x4 seems fastest.
871 *
872 * Note that PS/WM thread counts depend on the WIZ hashing
873 * disable bit, which we don't touch here, but it's good
874 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
875 */
Damien Lespiau98533252014-12-08 17:33:51 +0000876 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
877 GEN6_WIZ_HASHING_MASK,
878 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100879
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880 return 0;
881}
882
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300883static int chv_init_workarounds(struct intel_engine_cs *ring)
884{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100885 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300886 struct drm_device *dev = ring->dev;
887 struct drm_i915_private *dev_priv = dev->dev_private;
888
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100889 ret = gen8_init_workarounds(ring);
890 if (ret)
891 return ret;
892
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300893 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100894 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300895
Arun Siluvery952890092014-10-28 18:33:14 +0000896 /* Use Force Non-Coherent whenever executing a 3D context. This is a
897 * workaround for a possible hang in the unlikely event a TLB
898 * invalidation occurs during a PSD flush.
899 */
900 /* WaForceEnableNonCoherent:chv */
901 /* WaHdcDisableFetchWhenMasked:chv */
902 WA_SET_BIT_MASKED(HDC_CHICKEN0,
903 HDC_FORCE_NON_COHERENT |
904 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
905
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800906 /* According to the CACHE_MODE_0 default value documentation, some
907 * CHV platforms disable this optimization by default. Turn it on.
908 */
909 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
910
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200911 /* Wa4x4STCOptimizationDisable:chv */
912 WA_SET_BIT_MASKED(CACHE_MODE_1,
913 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
914
Kenneth Graunked60de812015-01-10 18:02:22 -0800915 /* Improve HiZ throughput on CHV. */
916 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
917
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200918 /*
919 * BSpec recommends 8x4 when MSAA is used,
920 * however in practice 16x4 seems fastest.
921 *
922 * Note that PS/WM thread counts depend on the WIZ hashing
923 * disable bit, which we don't touch here, but it's good
924 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
925 */
926 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
927 GEN6_WIZ_HASHING_MASK,
928 GEN6_WIZ_HASHING_16x4);
929
Mika Kuoppala72253422014-10-07 17:21:26 +0300930 return 0;
931}
932
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000933static int gen9_init_workarounds(struct intel_engine_cs *ring)
934{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000935 struct drm_device *dev = ring->dev;
936 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300937 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000938
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100939 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000940 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
941 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
942
Nick Hoatha119a6e2015-05-07 14:15:30 +0100943 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000944 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
945 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
946
Nick Hoathd2a31db2015-05-07 14:15:31 +0100947 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
948 INTEL_REVID(dev) == SKL_REVID_B0)) ||
949 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
950 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000951 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
952 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000953 }
954
Nick Hoatha13d2152015-05-07 14:15:32 +0100955 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
956 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
957 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000958 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
959 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100960 /*
961 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
962 * but we do that in per ctx batchbuffer as there is an issue
963 * with this register not getting restored on ctx restore
964 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000965 }
966
Nick Hoath27a1b682015-05-07 14:15:33 +0100967 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
968 IS_BROXTON(dev)) {
969 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000970 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
971 GEN9_ENABLE_YV12_BUGFIX);
972 }
973
Nick Hoath50683682015-05-07 14:15:35 +0100974 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100975 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100976 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
977 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000978
Nick Hoath16be17a2015-05-07 14:15:37 +0100979 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000980 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
981 GEN9_CCS_TLB_PREFETCH_ENABLE);
982
Imre Deak5a2ae952015-05-19 15:04:59 +0300983 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
984 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
985 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200986 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
987 PIXEL_MASK_CAMMING_DISABLE);
988
Imre Deak8ea6f892015-05-19 17:05:42 +0300989 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
990 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
991 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
992 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
993 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
994 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
995
Arun Siluvery8c761602015-09-08 10:31:48 +0100996 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
997 if (IS_SKYLAKE(dev) ||
998 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
999 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1000 GEN8_SAMPLER_POWER_BYPASS_DIS);
1001 }
1002
Robert Beckett6b6d5622015-09-08 10:31:52 +01001003 /* WaDisableSTUnitPowerOptimization:skl,bxt */
1004 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1005
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001006 return 0;
1007}
1008
Damien Lespiaub7668792015-02-14 18:30:29 +00001009static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +00001010{
Damien Lespiaub7668792015-02-14 18:30:29 +00001011 struct drm_device *dev = ring->dev;
1012 struct drm_i915_private *dev_priv = dev->dev_private;
1013 u8 vals[3] = { 0, 0, 0 };
1014 unsigned int i;
1015
1016 for (i = 0; i < 3; i++) {
1017 u8 ss;
1018
1019 /*
1020 * Only consider slices where one, and only one, subslice has 7
1021 * EUs
1022 */
1023 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1024 continue;
1025
1026 /*
1027 * subslice_7eu[i] != 0 (because of the check above) and
1028 * ss_max == 4 (maximum number of subslices possible per slice)
1029 *
1030 * -> 0 <= ss <= 3;
1031 */
1032 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1033 vals[i] = 3 - ss;
1034 }
1035
1036 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1037 return 0;
1038
1039 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1040 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1041 GEN9_IZ_HASHING_MASK(2) |
1042 GEN9_IZ_HASHING_MASK(1) |
1043 GEN9_IZ_HASHING_MASK(0),
1044 GEN9_IZ_HASHING(2, vals[2]) |
1045 GEN9_IZ_HASHING(1, vals[1]) |
1046 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001047
Mika Kuoppala72253422014-10-07 17:21:26 +03001048 return 0;
1049}
1050
Damien Lespiaub7668792015-02-14 18:30:29 +00001051
Damien Lespiau8d205492015-02-09 19:33:15 +00001052static int skl_init_workarounds(struct intel_engine_cs *ring)
1053{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001054 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001055 struct drm_device *dev = ring->dev;
1056 struct drm_i915_private *dev_priv = dev->dev_private;
1057
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001058 ret = gen9_init_workarounds(ring);
1059 if (ret)
1060 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001061
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001062 /* WaDisablePowerCompilerClockGating:skl */
1063 if (INTEL_REVID(dev) == SKL_REVID_B0)
1064 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1065 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1066
Nick Hoathb62adbd2015-05-07 14:15:34 +01001067 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1068 /*
1069 *Use Force Non-Coherent whenever executing a 3D context. This
1070 * is a workaround for a possible hang in the unlikely event
1071 * a TLB invalidation occurs during a PSD flush.
1072 */
1073 /* WaForceEnableNonCoherent:skl */
1074 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1075 HDC_FORCE_NON_COHERENT);
1076 }
1077
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001078 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1079 INTEL_REVID(dev) == SKL_REVID_D0)
1080 /* WaBarrierPerformanceFixDisable:skl */
1081 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1082 HDC_FENCE_DEST_SLM_DISABLE |
1083 HDC_BARRIER_PERFORMANCE_DISABLE);
1084
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001085 /* WaDisableSbeCacheDispatchPortSharing:skl */
1086 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1087 WA_SET_BIT_MASKED(
1088 GEN7_HALF_SLICE_CHICKEN1,
1089 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1090 }
1091
Damien Lespiaub7668792015-02-14 18:30:29 +00001092 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001093}
1094
Nick Hoathcae04372015-03-17 11:39:38 +02001095static int bxt_init_workarounds(struct intel_engine_cs *ring)
1096{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001097 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001098 struct drm_device *dev = ring->dev;
1099 struct drm_i915_private *dev_priv = dev->dev_private;
1100
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001101 ret = gen9_init_workarounds(ring);
1102 if (ret)
1103 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001104
Nick Hoathdfb601e2015-04-10 13:12:24 +01001105 /* WaDisableThreadStallDopClockGating:bxt */
1106 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1107 STALL_DOP_GATING_DISABLE);
1108
Nick Hoath983b4b92015-04-10 13:12:25 +01001109 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1110 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1111 WA_SET_BIT_MASKED(
1112 GEN7_HALF_SLICE_CHICKEN1,
1113 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1114 }
1115
Nick Hoathcae04372015-03-17 11:39:38 +02001116 return 0;
1117}
1118
Michel Thierry771b9a52014-11-11 16:47:33 +00001119int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001120{
1121 struct drm_device *dev = ring->dev;
1122 struct drm_i915_private *dev_priv = dev->dev_private;
1123
1124 WARN_ON(ring->id != RCS);
1125
1126 dev_priv->workarounds.count = 0;
1127
1128 if (IS_BROADWELL(dev))
1129 return bdw_init_workarounds(ring);
1130
1131 if (IS_CHERRYVIEW(dev))
1132 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001133
Damien Lespiau8d205492015-02-09 19:33:15 +00001134 if (IS_SKYLAKE(dev))
1135 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001136
1137 if (IS_BROXTON(dev))
1138 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001139
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001140 return 0;
1141}
1142
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001143static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001144{
Chris Wilson78501ea2010-10-27 12:18:21 +01001145 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001146 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001147 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001148 if (ret)
1149 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001150
Akash Goel61a563a2014-03-25 18:01:50 +05301151 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1152 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001153 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001154
1155 /* We need to disable the AsyncFlip performance optimisations in order
1156 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1157 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001158 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001159 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001160 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001161 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001162 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1163
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001164 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301165 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001166 if (INTEL_INFO(dev)->gen == 6)
1167 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001168 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001169
Akash Goel01fa0302014-03-24 23:00:04 +05301170 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001171 if (IS_GEN7(dev))
1172 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301173 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001174 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001175
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001176 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001177 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1178 * "If this bit is set, STCunit will have LRA as replacement
1179 * policy. [...] This bit must be reset. LRA replacement
1180 * policy is not supported."
1181 */
1182 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001183 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001184 }
1185
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001186 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001187 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001188
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001189 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001190 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001191
Mika Kuoppala72253422014-10-07 17:21:26 +03001192 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001193}
1194
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001195static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001196{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001197 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001198 struct drm_i915_private *dev_priv = dev->dev_private;
1199
1200 if (dev_priv->semaphore_obj) {
1201 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1202 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1203 dev_priv->semaphore_obj = NULL;
1204 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001205
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001206 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001207}
1208
John Harrisonf7169682015-05-29 17:44:05 +01001209static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001210 unsigned int num_dwords)
1211{
1212#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001213 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001214 struct drm_device *dev = signaller->dev;
1215 struct drm_i915_private *dev_priv = dev->dev_private;
1216 struct intel_engine_cs *waiter;
1217 int i, ret, num_rings;
1218
1219 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1220 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1221#undef MBOX_UPDATE_DWORDS
1222
John Harrison5fb9de12015-05-29 17:44:07 +01001223 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001224 if (ret)
1225 return ret;
1226
1227 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001228 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001229 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1230 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1231 continue;
1232
John Harrisonf7169682015-05-29 17:44:05 +01001233 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001234 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1235 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1236 PIPE_CONTROL_QW_WRITE |
1237 PIPE_CONTROL_FLUSH_ENABLE);
1238 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1239 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001240 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001241 intel_ring_emit(signaller, 0);
1242 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1243 MI_SEMAPHORE_TARGET(waiter->id));
1244 intel_ring_emit(signaller, 0);
1245 }
1246
1247 return 0;
1248}
1249
John Harrisonf7169682015-05-29 17:44:05 +01001250static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001251 unsigned int num_dwords)
1252{
1253#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001254 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001255 struct drm_device *dev = signaller->dev;
1256 struct drm_i915_private *dev_priv = dev->dev_private;
1257 struct intel_engine_cs *waiter;
1258 int i, ret, num_rings;
1259
1260 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1261 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1262#undef MBOX_UPDATE_DWORDS
1263
John Harrison5fb9de12015-05-29 17:44:07 +01001264 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001265 if (ret)
1266 return ret;
1267
1268 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001269 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001270 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1271 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1272 continue;
1273
John Harrisonf7169682015-05-29 17:44:05 +01001274 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001275 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1276 MI_FLUSH_DW_OP_STOREDW);
1277 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1278 MI_FLUSH_DW_USE_GTT);
1279 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001280 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001281 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1282 MI_SEMAPHORE_TARGET(waiter->id));
1283 intel_ring_emit(signaller, 0);
1284 }
1285
1286 return 0;
1287}
1288
John Harrisonf7169682015-05-29 17:44:05 +01001289static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001290 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001291{
John Harrisonf7169682015-05-29 17:44:05 +01001292 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001293 struct drm_device *dev = signaller->dev;
1294 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001295 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001296 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001297
Ben Widawskya1444b72014-06-30 09:53:35 -07001298#define MBOX_UPDATE_DWORDS 3
1299 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1300 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1301#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001302
John Harrison5fb9de12015-05-29 17:44:07 +01001303 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001304 if (ret)
1305 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001306
Ben Widawsky78325f22014-04-29 14:52:29 -07001307 for_each_ring(useless, dev_priv, i) {
1308 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1309 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001310 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001311 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1312 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001313 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001314 }
1315 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001316
Ben Widawskya1444b72014-06-30 09:53:35 -07001317 /* If num_dwords was rounded, make sure the tail pointer is correct */
1318 if (num_rings % 2 == 0)
1319 intel_ring_emit(signaller, MI_NOOP);
1320
Ben Widawsky024a43e2014-04-29 14:52:30 -07001321 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001322}
1323
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001324/**
1325 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001326 *
1327 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001328 *
1329 * Update the mailbox registers in the *other* rings with the current seqno.
1330 * This acts like a signal in the canonical semaphore.
1331 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001332static int
John Harrisonee044a82015-05-29 17:44:00 +01001333gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001334{
John Harrisonee044a82015-05-29 17:44:00 +01001335 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001336 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001337
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001338 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001339 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001340 else
John Harrison5fb9de12015-05-29 17:44:07 +01001341 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001342
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001343 if (ret)
1344 return ret;
1345
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001346 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1347 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001348 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001349 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001350 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001351
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001352 return 0;
1353}
1354
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001355static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1356 u32 seqno)
1357{
1358 struct drm_i915_private *dev_priv = dev->dev_private;
1359 return dev_priv->last_seqno < seqno;
1360}
1361
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001362/**
1363 * intel_ring_sync - sync the waiter to the signaller on seqno
1364 *
1365 * @waiter - ring that is waiting
1366 * @signaller - ring which has, or will signal
1367 * @seqno - seqno which the waiter will block on
1368 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001369
1370static int
John Harrison599d9242015-05-29 17:44:04 +01001371gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001372 struct intel_engine_cs *signaller,
1373 u32 seqno)
1374{
John Harrison599d9242015-05-29 17:44:04 +01001375 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001376 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1377 int ret;
1378
John Harrison5fb9de12015-05-29 17:44:07 +01001379 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001380 if (ret)
1381 return ret;
1382
1383 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1384 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001385 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001386 MI_SEMAPHORE_SAD_GTE_SDD);
1387 intel_ring_emit(waiter, seqno);
1388 intel_ring_emit(waiter,
1389 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1390 intel_ring_emit(waiter,
1391 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1392 intel_ring_advance(waiter);
1393 return 0;
1394}
1395
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001396static int
John Harrison599d9242015-05-29 17:44:04 +01001397gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001398 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001399 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001400{
John Harrison599d9242015-05-29 17:44:04 +01001401 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001402 u32 dw1 = MI_SEMAPHORE_MBOX |
1403 MI_SEMAPHORE_COMPARE |
1404 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001405 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1406 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001407
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001408 /* Throughout all of the GEM code, seqno passed implies our current
1409 * seqno is >= the last seqno executed. However for hardware the
1410 * comparison is strictly greater than.
1411 */
1412 seqno -= 1;
1413
Ben Widawskyebc348b2014-04-29 14:52:28 -07001414 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001415
John Harrison5fb9de12015-05-29 17:44:07 +01001416 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001417 if (ret)
1418 return ret;
1419
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001420 /* If seqno wrap happened, omit the wait with no-ops */
1421 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001422 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001423 intel_ring_emit(waiter, seqno);
1424 intel_ring_emit(waiter, 0);
1425 intel_ring_emit(waiter, MI_NOOP);
1426 } else {
1427 intel_ring_emit(waiter, MI_NOOP);
1428 intel_ring_emit(waiter, MI_NOOP);
1429 intel_ring_emit(waiter, MI_NOOP);
1430 intel_ring_emit(waiter, MI_NOOP);
1431 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001432 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001433
1434 return 0;
1435}
1436
Chris Wilsonc6df5412010-12-15 09:56:50 +00001437#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1438do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001439 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1440 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1442 intel_ring_emit(ring__, 0); \
1443 intel_ring_emit(ring__, 0); \
1444} while (0)
1445
1446static int
John Harrisonee044a82015-05-29 17:44:00 +01001447pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001448{
John Harrisonee044a82015-05-29 17:44:00 +01001449 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001450 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001451 int ret;
1452
1453 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1454 * incoherent with writes to memory, i.e. completely fubar,
1455 * so we need to use PIPE_NOTIFY instead.
1456 *
1457 * However, we also need to workaround the qword write
1458 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1459 * memory before requesting an interrupt.
1460 */
John Harrison5fb9de12015-05-29 17:44:07 +01001461 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001462 if (ret)
1463 return ret;
1464
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001465 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001466 PIPE_CONTROL_WRITE_FLUSH |
1467 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001468 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001469 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001470 intel_ring_emit(ring, 0);
1471 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001472 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001473 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001474 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001475 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001476 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001477 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001478 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001479 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001480 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001481 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001482
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001483 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001484 PIPE_CONTROL_WRITE_FLUSH |
1485 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001486 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001487 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001488 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001489 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001490 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001491
Chris Wilsonc6df5412010-12-15 09:56:50 +00001492 return 0;
1493}
1494
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001495static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001496gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001497{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001498 /* Workaround to force correct ordering between irq and seqno writes on
1499 * ivb (and maybe also on snb) by reading from a CS register (like
1500 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001501 if (!lazy_coherency) {
1502 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1503 POSTING_READ(RING_ACTHD(ring->mmio_base));
1504 }
1505
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001506 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1507}
1508
1509static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001510ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001511{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001512 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1513}
1514
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001515static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001516ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001517{
1518 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1519}
1520
Chris Wilsonc6df5412010-12-15 09:56:50 +00001521static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001522pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001523{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001524 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001525}
1526
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001527static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001528pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001529{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001530 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001531}
1532
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001533static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001534gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001535{
1536 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001537 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001538 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001539
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001540 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001541 return false;
1542
Chris Wilson7338aef2012-04-24 21:48:47 +01001543 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001544 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001545 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001546 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001547
1548 return true;
1549}
1550
1551static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001552gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001553{
1554 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001555 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001557
Chris Wilson7338aef2012-04-24 21:48:47 +01001558 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001559 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001560 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001561 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001562}
1563
1564static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001565i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001566{
Chris Wilson78501ea2010-10-27 12:18:21 +01001567 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001568 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001569 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001570
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001571 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001572 return false;
1573
Chris Wilson7338aef2012-04-24 21:48:47 +01001574 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001575 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001576 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1577 I915_WRITE(IMR, dev_priv->irq_mask);
1578 POSTING_READ(IMR);
1579 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001580 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001581
1582 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001583}
1584
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001585static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001586i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001587{
Chris Wilson78501ea2010-10-27 12:18:21 +01001588 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001589 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001590 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001591
Chris Wilson7338aef2012-04-24 21:48:47 +01001592 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001593 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001594 dev_priv->irq_mask |= ring->irq_enable_mask;
1595 I915_WRITE(IMR, dev_priv->irq_mask);
1596 POSTING_READ(IMR);
1597 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001598 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001599}
1600
Chris Wilsonc2798b12012-04-22 21:13:57 +01001601static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001602i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001603{
1604 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001606 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001607
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001608 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001609 return false;
1610
Chris Wilson7338aef2012-04-24 21:48:47 +01001611 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001612 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001613 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1614 I915_WRITE16(IMR, dev_priv->irq_mask);
1615 POSTING_READ16(IMR);
1616 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001617 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001618
1619 return true;
1620}
1621
1622static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001623i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001624{
1625 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001626 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001627 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001628
Chris Wilson7338aef2012-04-24 21:48:47 +01001629 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001630 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001631 dev_priv->irq_mask |= ring->irq_enable_mask;
1632 I915_WRITE16(IMR, dev_priv->irq_mask);
1633 POSTING_READ16(IMR);
1634 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001635 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001636}
1637
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001638static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001639bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001640 u32 invalidate_domains,
1641 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001642{
John Harrisona84c3ae2015-05-29 17:43:57 +01001643 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001644 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001645
John Harrison5fb9de12015-05-29 17:44:07 +01001646 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001647 if (ret)
1648 return ret;
1649
1650 intel_ring_emit(ring, MI_FLUSH);
1651 intel_ring_emit(ring, MI_NOOP);
1652 intel_ring_advance(ring);
1653 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001654}
1655
Chris Wilson3cce4692010-10-27 16:11:02 +01001656static int
John Harrisonee044a82015-05-29 17:44:00 +01001657i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001658{
John Harrisonee044a82015-05-29 17:44:00 +01001659 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001660 int ret;
1661
John Harrison5fb9de12015-05-29 17:44:07 +01001662 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001663 if (ret)
1664 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001665
Chris Wilson3cce4692010-10-27 16:11:02 +01001666 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1667 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001668 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001669 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001670 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001671
Chris Wilson3cce4692010-10-27 16:11:02 +01001672 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001673}
1674
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001675static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001676gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001677{
1678 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001679 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001680 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001681
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001682 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1683 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001684
Chris Wilson7338aef2012-04-24 21:48:47 +01001685 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001686 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001687 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001688 I915_WRITE_IMR(ring,
1689 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001690 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001691 else
1692 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001693 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001694 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001695 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001696
1697 return true;
1698}
1699
1700static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001701gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001702{
1703 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001704 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001705 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001706
Chris Wilson7338aef2012-04-24 21:48:47 +01001707 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001708 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001709 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001710 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001711 else
1712 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001713 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001714 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001715 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716}
1717
Ben Widawskya19d2932013-05-28 19:22:30 -07001718static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001719hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001720{
1721 struct drm_device *dev = ring->dev;
1722 struct drm_i915_private *dev_priv = dev->dev_private;
1723 unsigned long flags;
1724
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001725 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001726 return false;
1727
Daniel Vetter59cdb632013-07-04 23:35:28 +02001728 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001729 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001730 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001731 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001732 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001733 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001734
1735 return true;
1736}
1737
1738static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001739hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001740{
1741 struct drm_device *dev = ring->dev;
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 unsigned long flags;
1744
Daniel Vetter59cdb632013-07-04 23:35:28 +02001745 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001746 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001747 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001748 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001749 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001750 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001751}
1752
Ben Widawskyabd58f02013-11-02 21:07:09 -07001753static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001754gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001755{
1756 struct drm_device *dev = ring->dev;
1757 struct drm_i915_private *dev_priv = dev->dev_private;
1758 unsigned long flags;
1759
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001760 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001761 return false;
1762
1763 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1764 if (ring->irq_refcount++ == 0) {
1765 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1766 I915_WRITE_IMR(ring,
1767 ~(ring->irq_enable_mask |
1768 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1769 } else {
1770 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1771 }
1772 POSTING_READ(RING_IMR(ring->mmio_base));
1773 }
1774 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1775
1776 return true;
1777}
1778
1779static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001780gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001781{
1782 struct drm_device *dev = ring->dev;
1783 struct drm_i915_private *dev_priv = dev->dev_private;
1784 unsigned long flags;
1785
1786 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1787 if (--ring->irq_refcount == 0) {
1788 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1789 I915_WRITE_IMR(ring,
1790 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1791 } else {
1792 I915_WRITE_IMR(ring, ~0);
1793 }
1794 POSTING_READ(RING_IMR(ring->mmio_base));
1795 }
1796 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1797}
1798
Zou Nan haid1b851f2010-05-21 09:08:57 +08001799static int
John Harrison53fddaf2015-05-29 17:44:02 +01001800i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001801 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001802 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001803{
John Harrison53fddaf2015-05-29 17:44:02 +01001804 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001805 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001806
John Harrison5fb9de12015-05-29 17:44:07 +01001807 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001808 if (ret)
1809 return ret;
1810
Chris Wilson78501ea2010-10-27 12:18:21 +01001811 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001812 MI_BATCH_BUFFER_START |
1813 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001814 (dispatch_flags & I915_DISPATCH_SECURE ?
1815 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001816 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001817 intel_ring_advance(ring);
1818
Zou Nan haid1b851f2010-05-21 09:08:57 +08001819 return 0;
1820}
1821
Daniel Vetterb45305f2012-12-17 16:21:27 +01001822/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1823#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001824#define I830_TLB_ENTRIES (2)
1825#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001826static int
John Harrison53fddaf2015-05-29 17:44:02 +01001827i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001828 u64 offset, u32 len,
1829 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001830{
John Harrison53fddaf2015-05-29 17:44:02 +01001831 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001832 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001833 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001834
John Harrison5fb9de12015-05-29 17:44:07 +01001835 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001836 if (ret)
1837 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001838
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001839 /* Evict the invalid PTE TLBs */
1840 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1841 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1842 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1843 intel_ring_emit(ring, cs_offset);
1844 intel_ring_emit(ring, 0xdeadbeef);
1845 intel_ring_emit(ring, MI_NOOP);
1846 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001847
John Harrison8e004ef2015-02-13 11:48:10 +00001848 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001849 if (len > I830_BATCH_LIMIT)
1850 return -ENOSPC;
1851
John Harrison5fb9de12015-05-29 17:44:07 +01001852 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001853 if (ret)
1854 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001855
1856 /* Blit the batch (which has now all relocs applied) to the
1857 * stable batch scratch bo area (so that the CS never
1858 * stumbles over its tlb invalidation bug) ...
1859 */
1860 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1861 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001862 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001863 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001864 intel_ring_emit(ring, 4096);
1865 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001866
Daniel Vetterb45305f2012-12-17 16:21:27 +01001867 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001868 intel_ring_emit(ring, MI_NOOP);
1869 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001870
1871 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001872 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001873 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001874
John Harrison5fb9de12015-05-29 17:44:07 +01001875 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001876 if (ret)
1877 return ret;
1878
1879 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001880 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1881 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001882 intel_ring_emit(ring, offset + len - 8);
1883 intel_ring_emit(ring, MI_NOOP);
1884 intel_ring_advance(ring);
1885
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001886 return 0;
1887}
1888
1889static int
John Harrison53fddaf2015-05-29 17:44:02 +01001890i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001891 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001892 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001893{
John Harrison53fddaf2015-05-29 17:44:02 +01001894 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001895 int ret;
1896
John Harrison5fb9de12015-05-29 17:44:07 +01001897 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001898 if (ret)
1899 return ret;
1900
Chris Wilson65f56872012-04-17 16:38:12 +01001901 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001902 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1903 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001904 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001905
Eric Anholt62fdfea2010-05-21 13:26:39 -07001906 return 0;
1907}
1908
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001909static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001910{
Chris Wilson05394f32010-11-08 19:18:58 +00001911 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001912
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001913 obj = ring->status_page.obj;
1914 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001915 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001916
Chris Wilson9da3da62012-06-01 15:20:22 +01001917 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001918 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001919 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001920 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001921}
1922
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001923static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001924{
Chris Wilson05394f32010-11-08 19:18:58 +00001925 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001926
Chris Wilsone3efda42014-04-09 09:19:41 +01001927 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001928 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001929 int ret;
1930
1931 obj = i915_gem_alloc_object(ring->dev, 4096);
1932 if (obj == NULL) {
1933 DRM_ERROR("Failed to allocate status page\n");
1934 return -ENOMEM;
1935 }
1936
1937 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1938 if (ret)
1939 goto err_unref;
1940
Chris Wilson1f767e02014-07-03 17:33:03 -04001941 flags = 0;
1942 if (!HAS_LLC(ring->dev))
1943 /* On g33, we cannot place HWS above 256MiB, so
1944 * restrict its pinning to the low mappable arena.
1945 * Though this restriction is not documented for
1946 * gen4, gen5, or byt, they also behave similarly
1947 * and hang if the HWS is placed at the top of the
1948 * GTT. To generalise, it appears that all !llc
1949 * platforms have issues with us placing the HWS
1950 * above the mappable region (even though we never
1951 * actualy map it).
1952 */
1953 flags |= PIN_MAPPABLE;
1954 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001955 if (ret) {
1956err_unref:
1957 drm_gem_object_unreference(&obj->base);
1958 return ret;
1959 }
1960
1961 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001962 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001963
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001964 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001965 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001966 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001967
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001968 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1969 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001970
1971 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001972}
1973
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001974static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001975{
1976 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001977
1978 if (!dev_priv->status_page_dmah) {
1979 dev_priv->status_page_dmah =
1980 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1981 if (!dev_priv->status_page_dmah)
1982 return -ENOMEM;
1983 }
1984
Chris Wilson6b8294a2012-11-16 11:43:20 +00001985 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1986 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1987
1988 return 0;
1989}
1990
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001991void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1992{
1993 iounmap(ringbuf->virtual_start);
1994 ringbuf->virtual_start = NULL;
1995 i915_gem_object_ggtt_unpin(ringbuf->obj);
1996}
1997
1998int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1999 struct intel_ringbuffer *ringbuf)
2000{
2001 struct drm_i915_private *dev_priv = to_i915(dev);
2002 struct drm_i915_gem_object *obj = ringbuf->obj;
2003 int ret;
2004
2005 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2006 if (ret)
2007 return ret;
2008
2009 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2010 if (ret) {
2011 i915_gem_object_ggtt_unpin(obj);
2012 return ret;
2013 }
2014
2015 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2016 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2017 if (ringbuf->virtual_start == NULL) {
2018 i915_gem_object_ggtt_unpin(obj);
2019 return -EINVAL;
2020 }
2021
2022 return 0;
2023}
2024
Chris Wilson01101fa2015-09-03 13:01:39 +01002025static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002026{
Oscar Mateo2919d292014-07-03 16:28:02 +01002027 drm_gem_object_unreference(&ringbuf->obj->base);
2028 ringbuf->obj = NULL;
2029}
2030
Chris Wilson01101fa2015-09-03 13:01:39 +01002031static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2032 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002033{
Chris Wilsone3efda42014-04-09 09:19:41 +01002034 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002035
2036 obj = NULL;
2037 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002038 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002039 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002040 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002041 if (obj == NULL)
2042 return -ENOMEM;
2043
Akash Goel24f3a8c2014-06-17 10:59:42 +05302044 /* mark ring buffers as read-only from GPU side by default */
2045 obj->gt_ro = 1;
2046
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002047 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002048
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002049 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002050}
2051
Chris Wilson01101fa2015-09-03 13:01:39 +01002052struct intel_ringbuffer *
2053intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2054{
2055 struct intel_ringbuffer *ring;
2056 int ret;
2057
2058 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2059 if (ring == NULL)
2060 return ERR_PTR(-ENOMEM);
2061
2062 ring->ring = engine;
2063
2064 ring->size = size;
2065 /* Workaround an erratum on the i830 which causes a hang if
2066 * the TAIL pointer points to within the last 2 cachelines
2067 * of the buffer.
2068 */
2069 ring->effective_size = size;
2070 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2071 ring->effective_size -= 2 * CACHELINE_BYTES;
2072
2073 ring->last_retired_head = -1;
2074 intel_ring_update_space(ring);
2075
2076 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2077 if (ret) {
2078 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2079 engine->name, ret);
2080 kfree(ring);
2081 return ERR_PTR(ret);
2082 }
2083
2084 return ring;
2085}
2086
2087void
2088intel_ringbuffer_free(struct intel_ringbuffer *ring)
2089{
2090 intel_destroy_ringbuffer_obj(ring);
2091 kfree(ring);
2092}
2093
Ben Widawskyc43b5632012-04-16 14:07:40 -07002094static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002095 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002096{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002097 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002098 int ret;
2099
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002100 WARN_ON(ring->buffer);
2101
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002102 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002103 INIT_LIST_HEAD(&ring->active_list);
2104 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002105 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002106 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002107 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002108
Chris Wilsonb259f672011-03-29 13:19:09 +01002109 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002110
Chris Wilson01101fa2015-09-03 13:01:39 +01002111 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2112 if (IS_ERR(ringbuf))
2113 return PTR_ERR(ringbuf);
2114 ring->buffer = ringbuf;
2115
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002116 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002117 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002118 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002119 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002120 } else {
2121 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002122 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002123 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002124 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002125 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002126
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002127 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2128 if (ret) {
2129 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2130 ring->name, ret);
2131 intel_destroy_ringbuffer_obj(ringbuf);
2132 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002133 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002134
Brad Volkin44e895a2014-05-10 14:10:43 -07002135 ret = i915_cmd_parser_init_ring(ring);
2136 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002137 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002138
Oscar Mateo8ee14972014-05-22 14:13:34 +01002139 return 0;
2140
2141error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002142 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002143 ring->buffer = NULL;
2144 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002145}
2146
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002147void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002148{
John Harrison6402c332014-10-31 12:00:26 +00002149 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002150
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002151 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002152 return;
2153
John Harrison6402c332014-10-31 12:00:26 +00002154 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002155
Chris Wilsone3efda42014-04-09 09:19:41 +01002156 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002157 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002158
Chris Wilson01101fa2015-09-03 13:01:39 +01002159 intel_unpin_ringbuffer_obj(ring->buffer);
2160 intel_ringbuffer_free(ring->buffer);
2161 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002162
Zou Nan hai8d192152010-11-02 16:31:01 +08002163 if (ring->cleanup)
2164 ring->cleanup(ring);
2165
Chris Wilson78501ea2010-10-27 12:18:21 +01002166 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002167
2168 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002169 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002170}
2171
Chris Wilson595e1ee2015-04-07 16:20:51 +01002172static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002173{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002174 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002175 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002176 unsigned space;
2177 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002178
Dave Gordonebd0fd42014-11-27 11:22:49 +00002179 if (intel_ring_space(ringbuf) >= n)
2180 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002181
John Harrison79bbcc22015-06-30 12:40:55 +01002182 /* The whole point of reserving space is to not wait! */
2183 WARN_ON(ringbuf->reserved_in_use);
2184
Chris Wilsona71d8d92012-02-15 11:25:36 +00002185 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002186 space = __intel_ring_space(request->postfix, ringbuf->tail,
2187 ringbuf->size);
2188 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002189 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002190 }
2191
Chris Wilson595e1ee2015-04-07 16:20:51 +01002192 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002193 return -ENOSPC;
2194
Daniel Vettera4b3a572014-11-26 14:17:05 +01002195 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002196 if (ret)
2197 return ret;
2198
Chris Wilsonb4716182015-04-27 13:41:17 +01002199 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002200 return 0;
2201}
2202
John Harrison79bbcc22015-06-30 12:40:55 +01002203static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002204{
2205 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002206 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002207
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002208 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002209 rem /= 4;
2210 while (rem--)
2211 iowrite32(MI_NOOP, virt++);
2212
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002213 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002214 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002215}
2216
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002217int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002218{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002219 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002220
Chris Wilson3e960502012-11-27 16:22:54 +00002221 /* Wait upon the last request to be completed */
2222 if (list_empty(&ring->request_list))
2223 return 0;
2224
Daniel Vettera4b3a572014-11-26 14:17:05 +01002225 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002226 struct drm_i915_gem_request,
2227 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002228
Chris Wilsonb4716182015-04-27 13:41:17 +01002229 /* Make sure we do not trigger any retires */
2230 return __i915_wait_request(req,
2231 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2232 to_i915(ring->dev)->mm.interruptible,
2233 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002234}
2235
John Harrison6689cb22015-03-19 12:30:08 +00002236int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002237{
John Harrison6689cb22015-03-19 12:30:08 +00002238 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002239 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002240}
2241
John Harrisonccd98fe2015-05-29 17:44:09 +01002242int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2243{
2244 /*
2245 * The first call merely notes the reserve request and is common for
2246 * all back ends. The subsequent localised _begin() call actually
2247 * ensures that the reservation is available. Without the begin, if
2248 * the request creator immediately submitted the request without
2249 * adding any commands to it then there might not actually be
2250 * sufficient room for the submission commands.
2251 */
2252 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2253
2254 return intel_ring_begin(request, 0);
2255}
2256
John Harrison29b1b412015-06-18 13:10:09 +01002257void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2258{
John Harrisonccd98fe2015-05-29 17:44:09 +01002259 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002260 WARN_ON(ringbuf->reserved_in_use);
2261
2262 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002263}
2264
2265void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2266{
2267 WARN_ON(ringbuf->reserved_in_use);
2268
2269 ringbuf->reserved_size = 0;
2270 ringbuf->reserved_in_use = false;
2271}
2272
2273void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2274{
2275 WARN_ON(ringbuf->reserved_in_use);
2276
2277 ringbuf->reserved_in_use = true;
2278 ringbuf->reserved_tail = ringbuf->tail;
2279}
2280
2281void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2282{
2283 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002284 if (ringbuf->tail > ringbuf->reserved_tail) {
2285 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2286 "request reserved size too small: %d vs %d!\n",
2287 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2288 } else {
2289 /*
2290 * The ring was wrapped while the reserved space was in use.
2291 * That means that some unknown amount of the ring tail was
2292 * no-op filled and skipped. Thus simply adding the ring size
2293 * to the tail and doing the above space check will not work.
2294 * Rather than attempt to track how much tail was skipped,
2295 * it is much simpler to say that also skipping the sanity
2296 * check every once in a while is not a big issue.
2297 */
2298 }
John Harrison29b1b412015-06-18 13:10:09 +01002299
2300 ringbuf->reserved_size = 0;
2301 ringbuf->reserved_in_use = false;
2302}
2303
2304static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002305{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002306 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002307 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2308 int remain_actual = ringbuf->size - ringbuf->tail;
2309 int ret, total_bytes, wait_bytes = 0;
2310 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002311
John Harrison79bbcc22015-06-30 12:40:55 +01002312 if (ringbuf->reserved_in_use)
2313 total_bytes = bytes;
2314 else
2315 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002316
John Harrison79bbcc22015-06-30 12:40:55 +01002317 if (unlikely(bytes > remain_usable)) {
2318 /*
2319 * Not enough space for the basic request. So need to flush
2320 * out the remainder and then wait for base + reserved.
2321 */
2322 wait_bytes = remain_actual + total_bytes;
2323 need_wrap = true;
2324 } else {
2325 if (unlikely(total_bytes > remain_usable)) {
2326 /*
2327 * The base request will fit but the reserved space
2328 * falls off the end. So only need to to wait for the
2329 * reserved size after flushing out the remainder.
2330 */
2331 wait_bytes = remain_actual + ringbuf->reserved_size;
2332 need_wrap = true;
2333 } else if (total_bytes > ringbuf->space) {
2334 /* No wrapping required, just waiting. */
2335 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002336 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002337 }
2338
John Harrison79bbcc22015-06-30 12:40:55 +01002339 if (wait_bytes) {
2340 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002341 if (unlikely(ret))
2342 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002343
2344 if (need_wrap)
2345 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002346 }
2347
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002348 return 0;
2349}
2350
John Harrison5fb9de12015-05-29 17:44:07 +01002351int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002352 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002353{
John Harrison5fb9de12015-05-29 17:44:07 +01002354 struct intel_engine_cs *ring;
2355 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002356 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002357
John Harrison5fb9de12015-05-29 17:44:07 +01002358 WARN_ON(req == NULL);
2359 ring = req->ring;
2360 dev_priv = ring->dev->dev_private;
2361
Daniel Vetter33196de2012-11-14 17:14:05 +01002362 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2363 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002364 if (ret)
2365 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002366
Chris Wilson304d6952014-01-02 14:32:35 +00002367 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2368 if (ret)
2369 return ret;
2370
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002371 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002372 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002373}
2374
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002375/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002376int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002377{
John Harrisonbba09b12015-05-29 17:44:06 +01002378 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002379 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002380 int ret;
2381
2382 if (num_dwords == 0)
2383 return 0;
2384
Chris Wilson18393f62014-04-09 09:19:40 +01002385 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002386 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002387 if (ret)
2388 return ret;
2389
2390 while (num_dwords--)
2391 intel_ring_emit(ring, MI_NOOP);
2392
2393 intel_ring_advance(ring);
2394
2395 return 0;
2396}
2397
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002398void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002399{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002400 struct drm_device *dev = ring->dev;
2401 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002402
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002403 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002404 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2405 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002406 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002407 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002408 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002409
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002410 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002411 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002412}
2413
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002414static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002415 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002416{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002417 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002418
2419 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002420
Chris Wilson12f55812012-07-05 17:14:01 +01002421 /* Disable notification that the ring is IDLE. The GT
2422 * will then assume that it is busy and bring it out of rc6.
2423 */
2424 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2425 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2426
2427 /* Clear the context id. Here be magic! */
2428 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2429
2430 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002431 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002432 GEN6_BSD_SLEEP_INDICATOR) == 0,
2433 50))
2434 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002435
Chris Wilson12f55812012-07-05 17:14:01 +01002436 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002437 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002438 POSTING_READ(RING_TAIL(ring->mmio_base));
2439
2440 /* Let the ring send IDLE messages to the GT again,
2441 * and so let it sleep to conserve power when idle.
2442 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002443 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002444 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002445}
2446
John Harrisona84c3ae2015-05-29 17:43:57 +01002447static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002448 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002449{
John Harrisona84c3ae2015-05-29 17:43:57 +01002450 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002451 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002452 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002453
John Harrison5fb9de12015-05-29 17:44:07 +01002454 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002455 if (ret)
2456 return ret;
2457
Chris Wilson71a77e02011-02-02 12:13:49 +00002458 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002459 if (INTEL_INFO(ring->dev)->gen >= 8)
2460 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002461
2462 /* We always require a command barrier so that subsequent
2463 * commands, such as breadcrumb interrupts, are strictly ordered
2464 * wrt the contents of the write cache being flushed to memory
2465 * (and thus being coherent from the CPU).
2466 */
2467 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2468
Jesse Barnes9a289772012-10-26 09:42:42 -07002469 /*
2470 * Bspec vol 1c.5 - video engine command streamer:
2471 * "If ENABLED, all TLBs will be invalidated once the flush
2472 * operation is complete. This bit is only valid when the
2473 * Post-Sync Operation field is a value of 1h or 3h."
2474 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002475 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002476 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2477
Chris Wilson71a77e02011-02-02 12:13:49 +00002478 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002479 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002480 if (INTEL_INFO(ring->dev)->gen >= 8) {
2481 intel_ring_emit(ring, 0); /* upper addr */
2482 intel_ring_emit(ring, 0); /* value */
2483 } else {
2484 intel_ring_emit(ring, 0);
2485 intel_ring_emit(ring, MI_NOOP);
2486 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002487 intel_ring_advance(ring);
2488 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002489}
2490
2491static int
John Harrison53fddaf2015-05-29 17:44:02 +01002492gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002493 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002494 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002495{
John Harrison53fddaf2015-05-29 17:44:02 +01002496 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002497 bool ppgtt = USES_PPGTT(ring->dev) &&
2498 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002499 int ret;
2500
John Harrison5fb9de12015-05-29 17:44:07 +01002501 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002502 if (ret)
2503 return ret;
2504
2505 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002506 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2507 (dispatch_flags & I915_DISPATCH_RS ?
2508 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002509 intel_ring_emit(ring, lower_32_bits(offset));
2510 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002511 intel_ring_emit(ring, MI_NOOP);
2512 intel_ring_advance(ring);
2513
2514 return 0;
2515}
2516
2517static int
John Harrison53fddaf2015-05-29 17:44:02 +01002518hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002519 u64 offset, u32 len,
2520 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002521{
John Harrison53fddaf2015-05-29 17:44:02 +01002522 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002523 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002524
John Harrison5fb9de12015-05-29 17:44:07 +01002525 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002526 if (ret)
2527 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002528
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002529 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002530 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002531 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002532 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2533 (dispatch_flags & I915_DISPATCH_RS ?
2534 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002535 /* bit0-7 is the length on GEN6+ */
2536 intel_ring_emit(ring, offset);
2537 intel_ring_advance(ring);
2538
2539 return 0;
2540}
2541
2542static int
John Harrison53fddaf2015-05-29 17:44:02 +01002543gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002544 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002545 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002546{
John Harrison53fddaf2015-05-29 17:44:02 +01002547 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002548 int ret;
2549
John Harrison5fb9de12015-05-29 17:44:07 +01002550 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002551 if (ret)
2552 return ret;
2553
2554 intel_ring_emit(ring,
2555 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002556 (dispatch_flags & I915_DISPATCH_SECURE ?
2557 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002558 /* bit0-7 is the length on GEN6+ */
2559 intel_ring_emit(ring, offset);
2560 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002561
Akshay Joshi0206e352011-08-16 15:34:10 -04002562 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002563}
2564
Chris Wilson549f7362010-10-19 11:19:32 +01002565/* Blitter support (SandyBridge+) */
2566
John Harrisona84c3ae2015-05-29 17:43:57 +01002567static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002568 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002569{
John Harrisona84c3ae2015-05-29 17:43:57 +01002570 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002571 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002572 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002573 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002574
John Harrison5fb9de12015-05-29 17:44:07 +01002575 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002576 if (ret)
2577 return ret;
2578
Chris Wilson71a77e02011-02-02 12:13:49 +00002579 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002580 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002581 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002582
2583 /* We always require a command barrier so that subsequent
2584 * commands, such as breadcrumb interrupts, are strictly ordered
2585 * wrt the contents of the write cache being flushed to memory
2586 * (and thus being coherent from the CPU).
2587 */
2588 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2589
Jesse Barnes9a289772012-10-26 09:42:42 -07002590 /*
2591 * Bspec vol 1c.3 - blitter engine command streamer:
2592 * "If ENABLED, all TLBs will be invalidated once the flush
2593 * operation is complete. This bit is only valid when the
2594 * Post-Sync Operation field is a value of 1h or 3h."
2595 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002596 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002597 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002598 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002599 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002600 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002601 intel_ring_emit(ring, 0); /* upper addr */
2602 intel_ring_emit(ring, 0); /* value */
2603 } else {
2604 intel_ring_emit(ring, 0);
2605 intel_ring_emit(ring, MI_NOOP);
2606 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002607 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002608
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002609 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002610}
2611
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002612int intel_init_render_ring_buffer(struct drm_device *dev)
2613{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002614 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002615 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002616 struct drm_i915_gem_object *obj;
2617 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002618
Daniel Vetter59465b52012-04-11 22:12:48 +02002619 ring->name = "render ring";
2620 ring->id = RCS;
2621 ring->mmio_base = RENDER_RING_BASE;
2622
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002623 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002624 if (i915_semaphore_is_enabled(dev)) {
2625 obj = i915_gem_alloc_object(dev, 4096);
2626 if (obj == NULL) {
2627 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2628 i915.semaphores = 0;
2629 } else {
2630 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2631 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2632 if (ret != 0) {
2633 drm_gem_object_unreference(&obj->base);
2634 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2635 i915.semaphores = 0;
2636 } else
2637 dev_priv->semaphore_obj = obj;
2638 }
2639 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002640
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002641 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002642 ring->add_request = gen6_add_request;
2643 ring->flush = gen8_render_ring_flush;
2644 ring->irq_get = gen8_ring_get_irq;
2645 ring->irq_put = gen8_ring_put_irq;
2646 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2647 ring->get_seqno = gen6_ring_get_seqno;
2648 ring->set_seqno = ring_set_seqno;
2649 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002650 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002651 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002652 ring->semaphore.signal = gen8_rcs_signal;
2653 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002654 }
2655 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002656 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002657 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002658 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002659 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002660 ring->irq_get = gen6_ring_get_irq;
2661 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002662 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002663 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002664 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002665 if (i915_semaphore_is_enabled(dev)) {
2666 ring->semaphore.sync_to = gen6_ring_sync;
2667 ring->semaphore.signal = gen6_signal;
2668 /*
2669 * The current semaphore is only applied on pre-gen8
2670 * platform. And there is no VCS2 ring on the pre-gen8
2671 * platform. So the semaphore between RCS and VCS2 is
2672 * initialized as INVALID. Gen8 will initialize the
2673 * sema between VCS2 and RCS later.
2674 */
2675 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2676 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2677 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2678 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2679 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2680 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2681 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2682 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2683 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2684 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2685 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002686 } else if (IS_GEN5(dev)) {
2687 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002688 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002689 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002690 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002691 ring->irq_get = gen5_ring_get_irq;
2692 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002693 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2694 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002695 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002696 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002697 if (INTEL_INFO(dev)->gen < 4)
2698 ring->flush = gen2_render_ring_flush;
2699 else
2700 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002701 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002702 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002703 if (IS_GEN2(dev)) {
2704 ring->irq_get = i8xx_ring_get_irq;
2705 ring->irq_put = i8xx_ring_put_irq;
2706 } else {
2707 ring->irq_get = i9xx_ring_get_irq;
2708 ring->irq_put = i9xx_ring_put_irq;
2709 }
Daniel Vettere3670312012-04-11 22:12:53 +02002710 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002711 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002712 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002713
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002714 if (IS_HASWELL(dev))
2715 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002716 else if (IS_GEN8(dev))
2717 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002718 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002719 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2720 else if (INTEL_INFO(dev)->gen >= 4)
2721 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2722 else if (IS_I830(dev) || IS_845G(dev))
2723 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2724 else
2725 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002726 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002727 ring->cleanup = render_ring_cleanup;
2728
Daniel Vetterb45305f2012-12-17 16:21:27 +01002729 /* Workaround batchbuffer to combat CS tlb bug. */
2730 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002731 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002732 if (obj == NULL) {
2733 DRM_ERROR("Failed to allocate batch bo\n");
2734 return -ENOMEM;
2735 }
2736
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002737 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002738 if (ret != 0) {
2739 drm_gem_object_unreference(&obj->base);
2740 DRM_ERROR("Failed to ping batch bo\n");
2741 return ret;
2742 }
2743
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002744 ring->scratch.obj = obj;
2745 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002746 }
2747
Daniel Vetter99be1df2014-11-20 00:33:06 +01002748 ret = intel_init_ring_buffer(dev, ring);
2749 if (ret)
2750 return ret;
2751
2752 if (INTEL_INFO(dev)->gen >= 5) {
2753 ret = intel_init_pipe_control(ring);
2754 if (ret)
2755 return ret;
2756 }
2757
2758 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002759}
2760
2761int intel_init_bsd_ring_buffer(struct drm_device *dev)
2762{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002763 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002764 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002765
Daniel Vetter58fa3832012-04-11 22:12:49 +02002766 ring->name = "bsd ring";
2767 ring->id = VCS;
2768
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002769 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002770 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002771 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002772 /* gen6 bsd needs a special wa for tail updates */
2773 if (IS_GEN6(dev))
2774 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002775 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002776 ring->add_request = gen6_add_request;
2777 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002778 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002779 if (INTEL_INFO(dev)->gen >= 8) {
2780 ring->irq_enable_mask =
2781 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2782 ring->irq_get = gen8_ring_get_irq;
2783 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002784 ring->dispatch_execbuffer =
2785 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002786 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002787 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002788 ring->semaphore.signal = gen8_xcs_signal;
2789 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002790 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002791 } else {
2792 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2793 ring->irq_get = gen6_ring_get_irq;
2794 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002795 ring->dispatch_execbuffer =
2796 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002797 if (i915_semaphore_is_enabled(dev)) {
2798 ring->semaphore.sync_to = gen6_ring_sync;
2799 ring->semaphore.signal = gen6_signal;
2800 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2801 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2802 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2803 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2804 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2805 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2806 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2807 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2808 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2809 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2810 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002811 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002812 } else {
2813 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002814 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002815 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002816 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002817 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002818 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002819 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002820 ring->irq_get = gen5_ring_get_irq;
2821 ring->irq_put = gen5_ring_put_irq;
2822 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002823 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002824 ring->irq_get = i9xx_ring_get_irq;
2825 ring->irq_put = i9xx_ring_put_irq;
2826 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002827 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002828 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002829 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002830
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002831 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002832}
Chris Wilson549f7362010-10-19 11:19:32 +01002833
Zhao Yakui845f74a2014-04-17 10:37:37 +08002834/**
Damien Lespiau62659922015-01-29 14:13:40 +00002835 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002836 */
2837int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2838{
2839 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002840 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002841
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002842 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002843 ring->id = VCS2;
2844
2845 ring->write_tail = ring_write_tail;
2846 ring->mmio_base = GEN8_BSD2_RING_BASE;
2847 ring->flush = gen6_bsd_ring_flush;
2848 ring->add_request = gen6_add_request;
2849 ring->get_seqno = gen6_ring_get_seqno;
2850 ring->set_seqno = ring_set_seqno;
2851 ring->irq_enable_mask =
2852 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2853 ring->irq_get = gen8_ring_get_irq;
2854 ring->irq_put = gen8_ring_put_irq;
2855 ring->dispatch_execbuffer =
2856 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002857 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002858 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002859 ring->semaphore.signal = gen8_xcs_signal;
2860 GEN8_RING_SEMAPHORE_INIT;
2861 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002862 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002863
2864 return intel_init_ring_buffer(dev, ring);
2865}
2866
Chris Wilson549f7362010-10-19 11:19:32 +01002867int intel_init_blt_ring_buffer(struct drm_device *dev)
2868{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002869 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002870 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002871
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002872 ring->name = "blitter ring";
2873 ring->id = BCS;
2874
2875 ring->mmio_base = BLT_RING_BASE;
2876 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002877 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002878 ring->add_request = gen6_add_request;
2879 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002880 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002881 if (INTEL_INFO(dev)->gen >= 8) {
2882 ring->irq_enable_mask =
2883 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2884 ring->irq_get = gen8_ring_get_irq;
2885 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002886 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002887 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002888 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002889 ring->semaphore.signal = gen8_xcs_signal;
2890 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002891 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002892 } else {
2893 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2894 ring->irq_get = gen6_ring_get_irq;
2895 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002896 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002897 if (i915_semaphore_is_enabled(dev)) {
2898 ring->semaphore.signal = gen6_signal;
2899 ring->semaphore.sync_to = gen6_ring_sync;
2900 /*
2901 * The current semaphore is only applied on pre-gen8
2902 * platform. And there is no VCS2 ring on the pre-gen8
2903 * platform. So the semaphore between BCS and VCS2 is
2904 * initialized as INVALID. Gen8 will initialize the
2905 * sema between BCS and VCS2 later.
2906 */
2907 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2908 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2909 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2910 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2911 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2912 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2913 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2914 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2915 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2916 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2917 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002918 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002919 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002920
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002921 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002922}
Chris Wilsona7b97612012-07-20 12:41:08 +01002923
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002924int intel_init_vebox_ring_buffer(struct drm_device *dev)
2925{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002926 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002927 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002928
2929 ring->name = "video enhancement ring";
2930 ring->id = VECS;
2931
2932 ring->mmio_base = VEBOX_RING_BASE;
2933 ring->write_tail = ring_write_tail;
2934 ring->flush = gen6_ring_flush;
2935 ring->add_request = gen6_add_request;
2936 ring->get_seqno = gen6_ring_get_seqno;
2937 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002938
2939 if (INTEL_INFO(dev)->gen >= 8) {
2940 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002941 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002942 ring->irq_get = gen8_ring_get_irq;
2943 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002944 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002945 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002946 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002947 ring->semaphore.signal = gen8_xcs_signal;
2948 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002949 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002950 } else {
2951 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2952 ring->irq_get = hsw_vebox_get_irq;
2953 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002954 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002955 if (i915_semaphore_is_enabled(dev)) {
2956 ring->semaphore.sync_to = gen6_ring_sync;
2957 ring->semaphore.signal = gen6_signal;
2958 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2959 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2960 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2961 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2962 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2963 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2964 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2965 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2966 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2967 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2968 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002969 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002970 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002971
2972 return intel_init_ring_buffer(dev, ring);
2973}
2974
Chris Wilsona7b97612012-07-20 12:41:08 +01002975int
John Harrison4866d722015-05-29 17:43:55 +01002976intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002977{
John Harrison4866d722015-05-29 17:43:55 +01002978 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002979 int ret;
2980
2981 if (!ring->gpu_caches_dirty)
2982 return 0;
2983
John Harrisona84c3ae2015-05-29 17:43:57 +01002984 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002985 if (ret)
2986 return ret;
2987
John Harrisona84c3ae2015-05-29 17:43:57 +01002988 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002989
2990 ring->gpu_caches_dirty = false;
2991 return 0;
2992}
2993
2994int
John Harrison2f200552015-05-29 17:43:53 +01002995intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002996{
John Harrison2f200552015-05-29 17:43:53 +01002997 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002998 uint32_t flush_domains;
2999 int ret;
3000
3001 flush_domains = 0;
3002 if (ring->gpu_caches_dirty)
3003 flush_domains = I915_GEM_GPU_DOMAINS;
3004
John Harrisona84c3ae2015-05-29 17:43:57 +01003005 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003006 if (ret)
3007 return ret;
3008
John Harrisona84c3ae2015-05-29 17:43:57 +01003009 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003010
3011 ring->gpu_caches_dirty = false;
3012 return 0;
3013}
Chris Wilsone3efda42014-04-09 09:19:41 +01003014
3015void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003016intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003017{
3018 int ret;
3019
3020 if (!intel_ring_initialized(ring))
3021 return;
3022
3023 ret = intel_ring_idle(ring);
3024 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3025 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3026 ring->name, ret);
3027
3028 stop_ring(ring);
3029}