blob: 71b056534728994f033a5957a153e05d64221585 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001033 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001192 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 u32 val;
1217 bool enabled;
1218
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001220
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
Daniel Vetterab9412b2013-05-03 11:49:46 +02001227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
Daniel Vetterab9412b2013-05-03 11:49:46 +02001234 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001240}
1241
Keith Packard4e634382011-08-06 10:39:45 -07001242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
Keith Packard1519b992011-08-06 10:35:34 -07001260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001263 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
Jesse Barnes291906f2011-02-02 12:28:03 -08001307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001308 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001309{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001310 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001323 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001329 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001338
Keith Packardf0575e92011-07-25 22:12:43 -07001339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001346 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001353 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001354
Paulo Zanonie2debe92013-02-18 19:00:27 -03001355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001358}
1359
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
Imre Deake5cbfbf2014-01-09 17:08:16 +02001377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
Imre Deak404faab2014-01-09 17:08:15 +02001381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001382 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
Daniel Vetter426115c2013-07-11 22:13:42 +02001398static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399{
Daniel Vetter426115c2013-07-11 22:13:42 +02001400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001412 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001413
Daniel Vetter426115c2013-07-11 22:13:42 +02001414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001437{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001442
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001443 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001444
1445 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001446 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001471 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001483 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
Daniel Vetter50b44a42013-06-05 13:34:33 +02001500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001502}
1503
Jesse Barnesf6071162013-10-01 10:41:38 -07001504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
Imre Deake5cbfbf2014-01-09 17:08:16 +02001511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001515 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001523{
1524 u32 port_mask;
1525
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001526 switch (dport->port) {
1527 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001528 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 break;
1530 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 default:
1534 BUG();
1535 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001539 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001540}
1541
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001543 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001551{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001554 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001555
Chris Wilson48da64a2012-05-13 20:16:12 +01001556 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001557 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001558 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 return;
1560
1561 if (WARN_ON(pll->refcount == 0))
1562 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001563
Daniel Vetter46edb022013-06-05 13:34:12 +02001564 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1565 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001566 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001567
Daniel Vettercdbd2312013-06-05 13:34:03 +02001568 if (pll->active++) {
1569 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001571 return;
1572 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001573 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Daniel Vettere2b78262013-06-07 23:10:03 +02001580static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001581{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001582 struct drm_device *dev = crtc->base.dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001584 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001585
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001587 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001588 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589 return;
1590
Chris Wilson48da64a2012-05-13 20:16:12 +01001591 if (WARN_ON(pll->refcount == 0))
1592 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001593
Daniel Vetter46edb022013-06-05 13:34:12 +02001594 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1595 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001596 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001597
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001599 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001600 return;
1601 }
1602
Daniel Vettere9d69442013-06-05 13:34:15 +02001603 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001604 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001605 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001606 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607
Daniel Vetter46edb022013-06-05 13:34:12 +02001608 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001609 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001611}
1612
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001613static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1614 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001615{
Daniel Vetter23670b322012-11-01 09:15:30 +01001616 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001617 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001620
1621 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001622 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001625 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001626 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001627
1628 /* FDI must be feeding us bits for PCH ports */
1629 assert_fdi_tx_enabled(dev_priv, pipe);
1630 assert_fdi_rx_enabled(dev_priv, pipe);
1631
Daniel Vetter23670b322012-11-01 09:15:30 +01001632 if (HAS_PCH_CPT(dev)) {
1633 /* Workaround: Set the timing override bit before enabling the
1634 * pch transcoder. */
1635 reg = TRANS_CHICKEN2(pipe);
1636 val = I915_READ(reg);
1637 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1638 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001639 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001640
Daniel Vetterab9412b2013-05-03 11:49:46 +02001641 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001642 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001643 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001644
1645 if (HAS_PCH_IBX(dev_priv->dev)) {
1646 /*
1647 * make the BPC in transcoder be consistent with
1648 * that in pipeconf reg.
1649 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001650 val &= ~PIPECONF_BPC_MASK;
1651 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001652 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001653
1654 val &= ~TRANS_INTERLACE_MASK;
1655 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001656 if (HAS_PCH_IBX(dev_priv->dev) &&
1657 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1658 val |= TRANS_LEGACY_INTERLACED_ILK;
1659 else
1660 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001661 else
1662 val |= TRANS_PROGRESSIVE;
1663
Jesse Barnes040484a2011-01-03 12:14:26 -08001664 I915_WRITE(reg, val | TRANS_ENABLE);
1665 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001666 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001667}
1668
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001669static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001670 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001671{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001673
1674 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001675 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001677 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001678 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001679 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001681 /* Workaround: set timing override bit. */
1682 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001683 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 I915_WRITE(_TRANSA_CHICKEN2, val);
1685
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001686 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001687 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001688
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001689 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1690 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001691 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001692 else
1693 val |= TRANS_PROGRESSIVE;
1694
Daniel Vetterab9412b2013-05-03 11:49:46 +02001695 I915_WRITE(LPT_TRANSCONF, val);
1696 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001697 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698}
1699
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001700static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1701 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001702{
Daniel Vetter23670b322012-11-01 09:15:30 +01001703 struct drm_device *dev = dev_priv->dev;
1704 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001705
1706 /* FDI relies on the transcoder */
1707 assert_fdi_tx_disabled(dev_priv, pipe);
1708 assert_fdi_rx_disabled(dev_priv, pipe);
1709
Jesse Barnes291906f2011-02-02 12:28:03 -08001710 /* Ports must be off as well */
1711 assert_pch_ports_disabled(dev_priv, pipe);
1712
Daniel Vetterab9412b2013-05-03 11:49:46 +02001713 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001714 val = I915_READ(reg);
1715 val &= ~TRANS_ENABLE;
1716 I915_WRITE(reg, val);
1717 /* wait for PCH transcoder off, transcoder state */
1718 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001719 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001720
1721 if (!HAS_PCH_IBX(dev)) {
1722 /* Workaround: Clear the timing override chicken bit again. */
1723 reg = TRANS_CHICKEN2(pipe);
1724 val = I915_READ(reg);
1725 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1726 I915_WRITE(reg, val);
1727 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001728}
1729
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001730static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732 u32 val;
1733
Daniel Vetterab9412b2013-05-03 11:49:46 +02001734 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001738 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001739 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001740
1741 /* Workaround: clear timing override bit. */
1742 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001743 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001744 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001745}
1746
1747/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001748 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001749 * @crtc: crtc responsible for the pipe
Paulo Zanoni03722642014-01-17 13:51:09 -02001750 * @wait_for_vblank: whether we should for a vblank or not after enabling it
Jesse Barnesb24e7172011-01-04 15:09:30 -08001751 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001754 */
Paulo Zanonifbf32182014-01-17 13:51:11 -02001755static void intel_enable_pipe(struct intel_crtc *crtc, bool wait_for_vblank)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756{
Paulo Zanoni03722642014-01-17 13:51:09 -02001757 struct drm_device *dev = crtc->base.dev;
1758 struct drm_i915_private *dev_priv = dev->dev_private;
1759 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001760 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1761 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001762 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 int reg;
1764 u32 val;
1765
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001766 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001767 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_sprites_disabled(dev_priv, pipe);
1769
Paulo Zanoni681e5812012-12-06 11:12:38 -02001770 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001771 pch_transcoder = TRANSCODER_A;
1772 else
1773 pch_transcoder = pipe;
1774
Jesse Barnesb24e7172011-01-04 15:09:30 -08001775 /*
1776 * A pipe without a PLL won't actually be able to drive bits from
1777 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1778 * need the check.
1779 */
1780 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001781 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001782 assert_dsi_pll_enabled(dev_priv);
1783 else
1784 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001785 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001786 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001788 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001789 assert_fdi_tx_pll_enabled(dev_priv,
1790 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001791 }
1792 /* FIXME: assert CPU port conditions for SNB+ */
1793 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001794
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001795 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001797 if (val & PIPECONF_ENABLE)
1798 return;
1799
1800 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001801 POSTING_READ(reg);
1802 if (wait_for_vblank)
1803 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001804}
1805
1806/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001807 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 * @dev_priv: i915 private structure
1809 * @pipe: pipe to disable
1810 *
1811 * Disable @pipe, making sure that various hardware specific requirements
1812 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1813 *
1814 * @pipe should be %PIPE_A or %PIPE_B.
1815 *
1816 * Will wait until the pipe has shut down before returning.
1817 */
1818static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
1820{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001821 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1822 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001823 int reg;
1824 u32 val;
1825
1826 /*
1827 * Make sure planes won't keep trying to pump pixels to us,
1828 * or we might hang the display.
1829 */
1830 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001831 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001832 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001833
1834 /* Don't disable pipe A or pipe A PLLs if needed */
1835 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1836 return;
1837
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001838 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001840 if ((val & PIPECONF_ENABLE) == 0)
1841 return;
1842
1843 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001844 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1845}
1846
Keith Packardd74362c2011-07-28 14:47:14 -07001847/*
1848 * Plane regs are double buffered, going from enabled->disabled needs a
1849 * trigger in order to latch. The display address reg provides this.
1850 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001851void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001853{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001854 struct drm_device *dev = dev_priv->dev;
1855 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001856
1857 I915_WRITE(reg, I915_READ(reg));
1858 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001859}
1860
Jesse Barnesb24e7172011-01-04 15:09:30 -08001861/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001862 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001863 * @dev_priv: i915 private structure
1864 * @plane: plane to enable
1865 * @pipe: pipe being fed
1866 *
1867 * Enable @plane on @pipe, making sure that @pipe is running first.
1868 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001869static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1870 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001872 struct intel_crtc *intel_crtc =
1873 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874 int reg;
1875 u32 val;
1876
1877 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1878 assert_pipe_enabled(dev_priv, pipe);
1879
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001880 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001881
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001882 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001883
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 reg = DSPCNTR(plane);
1885 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001886 if (val & DISPLAY_PLANE_ENABLE)
1887 return;
1888
1889 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001890 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 intel_wait_for_vblank(dev_priv->dev, pipe);
1892}
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001895 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001896 * @dev_priv: i915 private structure
1897 * @plane: plane to disable
1898 * @pipe: pipe consuming the data
1899 *
1900 * Disable @plane; should be an independent operation.
1901 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001902static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1903 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001905 struct intel_crtc *intel_crtc =
1906 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907 int reg;
1908 u32 val;
1909
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001910 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001911
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001912 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001913
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914 reg = DSPCNTR(plane);
1915 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001916 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1917 return;
1918
1919 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001920 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001921 intel_wait_for_vblank(dev_priv->dev, pipe);
1922}
1923
Chris Wilson693db182013-03-05 14:52:39 +00001924static bool need_vtd_wa(struct drm_device *dev)
1925{
1926#ifdef CONFIG_INTEL_IOMMU
1927 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1928 return true;
1929#endif
1930 return false;
1931}
1932
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001933static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1934{
1935 int tile_height;
1936
1937 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1938 return ALIGN(height, tile_height);
1939}
1940
Chris Wilson127bd2a2010-07-23 23:32:05 +01001941int
Chris Wilson48b956c2010-09-14 12:50:34 +01001942intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001943 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001944 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001945{
Chris Wilsonce453d82011-02-21 14:43:56 +00001946 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001947 u32 alignment;
1948 int ret;
1949
Chris Wilson05394f32010-11-08 19:18:58 +00001950 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001951 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001952 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1953 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001954 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001955 alignment = 4 * 1024;
1956 else
1957 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958 break;
1959 case I915_TILING_X:
1960 /* pin() will align the object as required by fence */
1961 alignment = 0;
1962 break;
1963 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001964 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001965 return -EINVAL;
1966 default:
1967 BUG();
1968 }
1969
Chris Wilson693db182013-03-05 14:52:39 +00001970 /* Note that the w/a also requires 64 PTE of padding following the
1971 * bo. We currently fill all unused PTE with the shadow page and so
1972 * we should always have valid PTE following the scanout preventing
1973 * the VT-d warning.
1974 */
1975 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1976 alignment = 256 * 1024;
1977
Chris Wilsonce453d82011-02-21 14:43:56 +00001978 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001979 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001980 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001981 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001982
1983 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1984 * fence, whereas 965+ only requires a fence if using
1985 * framebuffer compression. For simplicity, we always install
1986 * a fence as the cost is not that onerous.
1987 */
Chris Wilson06d98132012-04-17 15:31:24 +01001988 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001989 if (ret)
1990 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001991
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001992 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001993
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001996
1997err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001998 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001999err_interruptible:
2000 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002001 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002002}
2003
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2005{
2006 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002007 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002008}
2009
Daniel Vetterc2c75132012-07-05 12:17:30 +02002010/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2011 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002012unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2013 unsigned int tiling_mode,
2014 unsigned int cpp,
2015 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002016{
Chris Wilsonbc752862013-02-21 20:04:31 +00002017 if (tiling_mode != I915_TILING_NONE) {
2018 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002019
Chris Wilsonbc752862013-02-21 20:04:31 +00002020 tile_rows = *y / 8;
2021 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022
Chris Wilsonbc752862013-02-21 20:04:31 +00002023 tiles = *x / (512/cpp);
2024 *x %= 512/cpp;
2025
2026 return tile_rows * pitch * 8 + tiles * 4096;
2027 } else {
2028 unsigned int offset;
2029
2030 offset = *y * pitch + *x * cpp;
2031 *y = 0;
2032 *x = (offset & 4095) / cpp;
2033 return offset & -4096;
2034 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035}
2036
Jesse Barnes17638cd2011-06-24 12:19:23 -07002037static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2038 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002039{
2040 struct drm_device *dev = crtc->dev;
2041 struct drm_i915_private *dev_priv = dev->dev_private;
2042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2043 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002044 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002045 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002046 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002047 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002049
2050 switch (plane) {
2051 case 0:
2052 case 1:
2053 break;
2054 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002055 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002056 return -EINVAL;
2057 }
2058
2059 intel_fb = to_intel_framebuffer(fb);
2060 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002061
Chris Wilson5eddb702010-09-11 13:48:45 +01002062 reg = DSPCNTR(plane);
2063 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002064 /* Mask out pixel format bits in case we change it */
2065 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002066 switch (fb->pixel_format) {
2067 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002068 dspcntr |= DISPPLANE_8BPP;
2069 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002070 case DRM_FORMAT_XRGB1555:
2071 case DRM_FORMAT_ARGB1555:
2072 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002073 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002074 case DRM_FORMAT_RGB565:
2075 dspcntr |= DISPPLANE_BGRX565;
2076 break;
2077 case DRM_FORMAT_XRGB8888:
2078 case DRM_FORMAT_ARGB8888:
2079 dspcntr |= DISPPLANE_BGRX888;
2080 break;
2081 case DRM_FORMAT_XBGR8888:
2082 case DRM_FORMAT_ABGR8888:
2083 dspcntr |= DISPPLANE_RGBX888;
2084 break;
2085 case DRM_FORMAT_XRGB2101010:
2086 case DRM_FORMAT_ARGB2101010:
2087 dspcntr |= DISPPLANE_BGRX101010;
2088 break;
2089 case DRM_FORMAT_XBGR2101010:
2090 case DRM_FORMAT_ABGR2101010:
2091 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002092 break;
2093 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002094 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002095 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002096
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002097 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002098 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002099 dspcntr |= DISPPLANE_TILED;
2100 else
2101 dspcntr &= ~DISPPLANE_TILED;
2102 }
2103
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002104 if (IS_G4X(dev))
2105 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2106
Chris Wilson5eddb702010-09-11 13:48:45 +01002107 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002108
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002110
Daniel Vetterc2c75132012-07-05 12:17:30 +02002111 if (INTEL_INFO(dev)->gen >= 4) {
2112 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002113 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2114 fb->bits_per_pixel / 8,
2115 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002116 linear_offset -= intel_crtc->dspaddr_offset;
2117 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002118 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002119 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002120
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002121 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2122 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2123 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002124 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002125 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002126 I915_WRITE(DSPSURF(plane),
2127 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002128 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002129 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002130 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002131 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002132 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002133
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 return 0;
2135}
2136
2137static int ironlake_update_plane(struct drm_crtc *crtc,
2138 struct drm_framebuffer *fb, int x, int y)
2139{
2140 struct drm_device *dev = crtc->dev;
2141 struct drm_i915_private *dev_priv = dev->dev_private;
2142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2143 struct intel_framebuffer *intel_fb;
2144 struct drm_i915_gem_object *obj;
2145 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 u32 dspcntr;
2148 u32 reg;
2149
2150 switch (plane) {
2151 case 0:
2152 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002153 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002154 break;
2155 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002156 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002157 return -EINVAL;
2158 }
2159
2160 intel_fb = to_intel_framebuffer(fb);
2161 obj = intel_fb->obj;
2162
2163 reg = DSPCNTR(plane);
2164 dspcntr = I915_READ(reg);
2165 /* Mask out pixel format bits in case we change it */
2166 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002167 switch (fb->pixel_format) {
2168 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002169 dspcntr |= DISPPLANE_8BPP;
2170 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002171 case DRM_FORMAT_RGB565:
2172 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002173 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002174 case DRM_FORMAT_XRGB8888:
2175 case DRM_FORMAT_ARGB8888:
2176 dspcntr |= DISPPLANE_BGRX888;
2177 break;
2178 case DRM_FORMAT_XBGR8888:
2179 case DRM_FORMAT_ABGR8888:
2180 dspcntr |= DISPPLANE_RGBX888;
2181 break;
2182 case DRM_FORMAT_XRGB2101010:
2183 case DRM_FORMAT_ARGB2101010:
2184 dspcntr |= DISPPLANE_BGRX101010;
2185 break;
2186 case DRM_FORMAT_XBGR2101010:
2187 case DRM_FORMAT_ABGR2101010:
2188 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002189 break;
2190 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002191 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002192 }
2193
2194 if (obj->tiling_mode != I915_TILING_NONE)
2195 dspcntr |= DISPPLANE_TILED;
2196 else
2197 dspcntr &= ~DISPPLANE_TILED;
2198
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002199 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002200 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2201 else
2202 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002203
2204 I915_WRITE(reg, dspcntr);
2205
Daniel Vettere506a0c2012-07-05 12:17:29 +02002206 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002207 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002208 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2209 fb->bits_per_pixel / 8,
2210 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002211 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002212
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002213 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2214 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2215 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002216 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002217 I915_WRITE(DSPSURF(plane),
2218 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002219 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002220 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2221 } else {
2222 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2223 I915_WRITE(DSPLINOFF(plane), linear_offset);
2224 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002225 POSTING_READ(reg);
2226
2227 return 0;
2228}
2229
2230/* Assume fb object is pinned & idle & fenced and just update base pointers */
2231static int
2232intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2233 int x, int y, enum mode_set_atomic state)
2234{
2235 struct drm_device *dev = crtc->dev;
2236 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002237
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002238 if (dev_priv->display.disable_fbc)
2239 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002240 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002241
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002242 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002243}
2244
Ville Syrjälä96a02912013-02-18 19:08:49 +02002245void intel_display_handle_reset(struct drm_device *dev)
2246{
2247 struct drm_i915_private *dev_priv = dev->dev_private;
2248 struct drm_crtc *crtc;
2249
2250 /*
2251 * Flips in the rings have been nuked by the reset,
2252 * so complete all pending flips so that user space
2253 * will get its events and not get stuck.
2254 *
2255 * Also update the base address of all primary
2256 * planes to the the last fb to make sure we're
2257 * showing the correct fb after a reset.
2258 *
2259 * Need to make two loops over the crtcs so that we
2260 * don't try to grab a crtc mutex before the
2261 * pending_flip_queue really got woken up.
2262 */
2263
2264 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2266 enum plane plane = intel_crtc->plane;
2267
2268 intel_prepare_page_flip(dev, plane);
2269 intel_finish_page_flip_plane(dev, plane);
2270 }
2271
2272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2274
2275 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002276 /*
2277 * FIXME: Once we have proper support for primary planes (and
2278 * disabling them without disabling the entire crtc) allow again
2279 * a NULL crtc->fb.
2280 */
2281 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002282 dev_priv->display.update_plane(crtc, crtc->fb,
2283 crtc->x, crtc->y);
2284 mutex_unlock(&crtc->mutex);
2285 }
2286}
2287
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002288static int
Chris Wilson14667a42012-04-03 17:58:35 +01002289intel_finish_fb(struct drm_framebuffer *old_fb)
2290{
2291 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2292 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2293 bool was_interruptible = dev_priv->mm.interruptible;
2294 int ret;
2295
Chris Wilson14667a42012-04-03 17:58:35 +01002296 /* Big Hammer, we also need to ensure that any pending
2297 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2298 * current scanout is retired before unpinning the old
2299 * framebuffer.
2300 *
2301 * This should only fail upon a hung GPU, in which case we
2302 * can safely continue.
2303 */
2304 dev_priv->mm.interruptible = false;
2305 ret = i915_gem_object_finish_gpu(obj);
2306 dev_priv->mm.interruptible = was_interruptible;
2307
2308 return ret;
2309}
2310
Ville Syrjälä198598d2012-10-31 17:50:24 +02002311static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2312{
2313 struct drm_device *dev = crtc->dev;
2314 struct drm_i915_master_private *master_priv;
2315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2316
2317 if (!dev->primary->master)
2318 return;
2319
2320 master_priv = dev->primary->master->driver_priv;
2321 if (!master_priv->sarea_priv)
2322 return;
2323
2324 switch (intel_crtc->pipe) {
2325 case 0:
2326 master_priv->sarea_priv->pipeA_x = x;
2327 master_priv->sarea_priv->pipeA_y = y;
2328 break;
2329 case 1:
2330 master_priv->sarea_priv->pipeB_x = x;
2331 master_priv->sarea_priv->pipeB_y = y;
2332 break;
2333 default:
2334 break;
2335 }
2336}
2337
Chris Wilson14667a42012-04-03 17:58:35 +01002338static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002339intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002340 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002341{
2342 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002343 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002345 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002346 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002347
2348 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002349 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002350 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002351 return 0;
2352 }
2353
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002354 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002355 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2356 plane_name(intel_crtc->plane),
2357 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002358 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002359 }
2360
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002361 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002362 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002363 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002364 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002365 if (ret != 0) {
2366 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002367 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002368 return ret;
2369 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002370
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002371 /*
2372 * Update pipe size and adjust fitter if needed: the reason for this is
2373 * that in compute_mode_changes we check the native mode (not the pfit
2374 * mode) to see if we can flip rather than do a full mode set. In the
2375 * fastboot case, we'll flip, but if we don't update the pipesrc and
2376 * pfit state, we'll end up with a big fb scanned out into the wrong
2377 * sized surface.
2378 *
2379 * To fix this properly, we need to hoist the checks up into
2380 * compute_mode_changes (or above), check the actual pfit state and
2381 * whether the platform allows pfit disable with pipe active, and only
2382 * then update the pipesrc and pfit state, even on the flip path.
2383 */
Jani Nikulad330a952014-01-21 11:24:25 +02002384 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002385 const struct drm_display_mode *adjusted_mode =
2386 &intel_crtc->config.adjusted_mode;
2387
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002388 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002389 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2390 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002391 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002392 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2393 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2394 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2395 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2396 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2397 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002398 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2399 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002400 }
2401
Daniel Vetter94352cf2012-07-05 22:51:56 +02002402 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002403 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002404 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002405 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002406 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002407 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002408 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002409
Daniel Vetter94352cf2012-07-05 22:51:56 +02002410 old_fb = crtc->fb;
2411 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002412 crtc->x = x;
2413 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002414
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002415 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002416 if (intel_crtc->active && old_fb != fb)
2417 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002419 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002420
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002421 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002422 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002423 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002424
Ville Syrjälä198598d2012-10-31 17:50:24 +02002425 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002426
2427 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002428}
2429
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002430static void intel_fdi_normal_train(struct drm_crtc *crtc)
2431{
2432 struct drm_device *dev = crtc->dev;
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2435 int pipe = intel_crtc->pipe;
2436 u32 reg, temp;
2437
2438 /* enable normal train */
2439 reg = FDI_TX_CTL(pipe);
2440 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002441 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002442 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2443 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002444 } else {
2445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002447 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002448 I915_WRITE(reg, temp);
2449
2450 reg = FDI_RX_CTL(pipe);
2451 temp = I915_READ(reg);
2452 if (HAS_PCH_CPT(dev)) {
2453 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2454 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2455 } else {
2456 temp &= ~FDI_LINK_TRAIN_NONE;
2457 temp |= FDI_LINK_TRAIN_NONE;
2458 }
2459 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2460
2461 /* wait one idle pattern time */
2462 POSTING_READ(reg);
2463 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002464
2465 /* IVB wants error correction enabled */
2466 if (IS_IVYBRIDGE(dev))
2467 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2468 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002469}
2470
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002471static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002472{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002473 return crtc->base.enabled && crtc->active &&
2474 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002475}
2476
Daniel Vetter01a415f2012-10-27 15:58:40 +02002477static void ivb_modeset_global_resources(struct drm_device *dev)
2478{
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480 struct intel_crtc *pipe_B_crtc =
2481 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2482 struct intel_crtc *pipe_C_crtc =
2483 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2484 uint32_t temp;
2485
Daniel Vetter1e833f42013-02-19 22:31:57 +01002486 /*
2487 * When everything is off disable fdi C so that we could enable fdi B
2488 * with all lanes. Note that we don't care about enabled pipes without
2489 * an enabled pch encoder.
2490 */
2491 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2492 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002493 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2494 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2495
2496 temp = I915_READ(SOUTH_CHICKEN1);
2497 temp &= ~FDI_BC_BIFURCATION_SELECT;
2498 DRM_DEBUG_KMS("disabling fdi C rx\n");
2499 I915_WRITE(SOUTH_CHICKEN1, temp);
2500 }
2501}
2502
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503/* The FDI link training functions for ILK/Ibexpeak. */
2504static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2505{
2506 struct drm_device *dev = crtc->dev;
2507 struct drm_i915_private *dev_priv = dev->dev_private;
2508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2509 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002510 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002513 /* FDI needs bits from pipe & plane first */
2514 assert_pipe_enabled(dev_priv, pipe);
2515 assert_plane_enabled(dev_priv, plane);
2516
Adam Jacksone1a44742010-06-25 15:32:14 -04002517 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2518 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 reg = FDI_RX_IMR(pipe);
2520 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002521 temp &= ~FDI_RX_SYMBOL_LOCK;
2522 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 I915_WRITE(reg, temp);
2524 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002525 udelay(150);
2526
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 reg = FDI_TX_CTL(pipe);
2529 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002530 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2531 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 temp &= ~FDI_LINK_TRAIN_NONE;
2533 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 reg = FDI_RX_CTL(pipe);
2537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 temp &= ~FDI_LINK_TRAIN_NONE;
2539 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2541
2542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 udelay(150);
2544
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002545 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002546 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2547 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2548 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002549
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002551 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2554
2555 if ((temp & FDI_RX_BIT_LOCK)) {
2556 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 break;
2559 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002561 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563
2564 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 reg = FDI_TX_CTL(pipe);
2566 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567 temp &= ~FDI_LINK_TRAIN_NONE;
2568 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 reg = FDI_RX_CTL(pipe);
2572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002573 temp &= ~FDI_LINK_TRAIN_NONE;
2574 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 I915_WRITE(reg, temp);
2576
2577 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 udelay(150);
2579
Chris Wilson5eddb702010-09-11 13:48:45 +01002580 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002581 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2584
2585 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002586 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587 DRM_DEBUG_KMS("FDI train 2 done.\n");
2588 break;
2589 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002591 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002592 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593
2594 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002595
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002596}
2597
Akshay Joshi0206e352011-08-16 15:34:10 -04002598static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002599 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2600 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2601 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2602 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2603};
2604
2605/* The FDI link training functions for SNB/Cougarpoint. */
2606static void gen6_fdi_link_train(struct drm_crtc *crtc)
2607{
2608 struct drm_device *dev = crtc->dev;
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2611 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002612 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613
Adam Jacksone1a44742010-06-25 15:32:14 -04002614 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2615 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 reg = FDI_RX_IMR(pipe);
2617 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002618 temp &= ~FDI_RX_SYMBOL_LOCK;
2619 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 I915_WRITE(reg, temp);
2621
2622 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002623 udelay(150);
2624
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002625 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 reg = FDI_TX_CTL(pipe);
2627 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002628 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2629 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 temp &= ~FDI_LINK_TRAIN_NONE;
2631 temp |= FDI_LINK_TRAIN_PATTERN_1;
2632 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2633 /* SNB-B */
2634 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002635 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002636
Daniel Vetterd74cf322012-10-26 10:58:13 +02002637 I915_WRITE(FDI_RX_MISC(pipe),
2638 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2639
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 reg = FDI_RX_CTL(pipe);
2641 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642 if (HAS_PCH_CPT(dev)) {
2643 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2644 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2645 } else {
2646 temp &= ~FDI_LINK_TRAIN_NONE;
2647 temp |= FDI_LINK_TRAIN_PATTERN_1;
2648 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002649 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2650
2651 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002652 udelay(150);
2653
Akshay Joshi0206e352011-08-16 15:34:10 -04002654 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 reg = FDI_TX_CTL(pipe);
2656 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2658 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 I915_WRITE(reg, temp);
2660
2661 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 udelay(500);
2663
Sean Paulfa37d392012-03-02 12:53:39 -05002664 for (retry = 0; retry < 5; retry++) {
2665 reg = FDI_RX_IIR(pipe);
2666 temp = I915_READ(reg);
2667 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2668 if (temp & FDI_RX_BIT_LOCK) {
2669 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2670 DRM_DEBUG_KMS("FDI train 1 done.\n");
2671 break;
2672 }
2673 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002674 }
Sean Paulfa37d392012-03-02 12:53:39 -05002675 if (retry < 5)
2676 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677 }
2678 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002679 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680
2681 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 reg = FDI_TX_CTL(pipe);
2683 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002684 temp &= ~FDI_LINK_TRAIN_NONE;
2685 temp |= FDI_LINK_TRAIN_PATTERN_2;
2686 if (IS_GEN6(dev)) {
2687 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2688 /* SNB-B */
2689 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2690 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002691 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002692
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 reg = FDI_RX_CTL(pipe);
2694 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002695 if (HAS_PCH_CPT(dev)) {
2696 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2697 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2698 } else {
2699 temp &= ~FDI_LINK_TRAIN_NONE;
2700 temp |= FDI_LINK_TRAIN_PATTERN_2;
2701 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 I915_WRITE(reg, temp);
2703
2704 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002705 udelay(150);
2706
Akshay Joshi0206e352011-08-16 15:34:10 -04002707 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002708 reg = FDI_TX_CTL(pipe);
2709 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002710 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2711 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002712 I915_WRITE(reg, temp);
2713
2714 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715 udelay(500);
2716
Sean Paulfa37d392012-03-02 12:53:39 -05002717 for (retry = 0; retry < 5; retry++) {
2718 reg = FDI_RX_IIR(pipe);
2719 temp = I915_READ(reg);
2720 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2721 if (temp & FDI_RX_SYMBOL_LOCK) {
2722 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2723 DRM_DEBUG_KMS("FDI train 2 done.\n");
2724 break;
2725 }
2726 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002727 }
Sean Paulfa37d392012-03-02 12:53:39 -05002728 if (retry < 5)
2729 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002730 }
2731 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002732 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002733
2734 DRM_DEBUG_KMS("FDI train done.\n");
2735}
2736
Jesse Barnes357555c2011-04-28 15:09:55 -07002737/* Manual link training for Ivy Bridge A0 parts */
2738static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2739{
2740 struct drm_device *dev = crtc->dev;
2741 struct drm_i915_private *dev_priv = dev->dev_private;
2742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2743 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002744 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002745
2746 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2747 for train result */
2748 reg = FDI_RX_IMR(pipe);
2749 temp = I915_READ(reg);
2750 temp &= ~FDI_RX_SYMBOL_LOCK;
2751 temp &= ~FDI_RX_BIT_LOCK;
2752 I915_WRITE(reg, temp);
2753
2754 POSTING_READ(reg);
2755 udelay(150);
2756
Daniel Vetter01a415f2012-10-27 15:58:40 +02002757 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2758 I915_READ(FDI_RX_IIR(pipe)));
2759
Jesse Barnes139ccd32013-08-19 11:04:55 -07002760 /* Try each vswing and preemphasis setting twice before moving on */
2761 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2762 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002763 reg = FDI_TX_CTL(pipe);
2764 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002765 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2766 temp &= ~FDI_TX_ENABLE;
2767 I915_WRITE(reg, temp);
2768
2769 reg = FDI_RX_CTL(pipe);
2770 temp = I915_READ(reg);
2771 temp &= ~FDI_LINK_TRAIN_AUTO;
2772 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2773 temp &= ~FDI_RX_ENABLE;
2774 I915_WRITE(reg, temp);
2775
2776 /* enable CPU FDI TX and PCH FDI RX */
2777 reg = FDI_TX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2780 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2781 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002782 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002783 temp |= snb_b_fdi_train_param[j/2];
2784 temp |= FDI_COMPOSITE_SYNC;
2785 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2786
2787 I915_WRITE(FDI_RX_MISC(pipe),
2788 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2789
2790 reg = FDI_RX_CTL(pipe);
2791 temp = I915_READ(reg);
2792 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2793 temp |= FDI_COMPOSITE_SYNC;
2794 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2795
2796 POSTING_READ(reg);
2797 udelay(1); /* should be 0.5us */
2798
2799 for (i = 0; i < 4; i++) {
2800 reg = FDI_RX_IIR(pipe);
2801 temp = I915_READ(reg);
2802 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2803
2804 if (temp & FDI_RX_BIT_LOCK ||
2805 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2806 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2807 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2808 i);
2809 break;
2810 }
2811 udelay(1); /* should be 0.5us */
2812 }
2813 if (i == 4) {
2814 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2815 continue;
2816 }
2817
2818 /* Train 2 */
2819 reg = FDI_TX_CTL(pipe);
2820 temp = I915_READ(reg);
2821 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2822 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2823 I915_WRITE(reg, temp);
2824
2825 reg = FDI_RX_CTL(pipe);
2826 temp = I915_READ(reg);
2827 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2828 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002829 I915_WRITE(reg, temp);
2830
2831 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002832 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002833
Jesse Barnes139ccd32013-08-19 11:04:55 -07002834 for (i = 0; i < 4; i++) {
2835 reg = FDI_RX_IIR(pipe);
2836 temp = I915_READ(reg);
2837 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002838
Jesse Barnes139ccd32013-08-19 11:04:55 -07002839 if (temp & FDI_RX_SYMBOL_LOCK ||
2840 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2841 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2842 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2843 i);
2844 goto train_done;
2845 }
2846 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002847 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002848 if (i == 4)
2849 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002850 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002851
Jesse Barnes139ccd32013-08-19 11:04:55 -07002852train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002853 DRM_DEBUG_KMS("FDI train done.\n");
2854}
2855
Daniel Vetter88cefb62012-08-12 19:27:14 +02002856static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002857{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002858 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002859 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002860 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002862
Jesse Barnesc64e3112010-09-10 11:27:03 -07002863
Jesse Barnes0e23b992010-09-10 11:10:00 -07002864 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002865 reg = FDI_RX_CTL(pipe);
2866 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002867 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2868 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002869 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2871
2872 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002873 udelay(200);
2874
2875 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002876 temp = I915_READ(reg);
2877 I915_WRITE(reg, temp | FDI_PCDCLK);
2878
2879 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002880 udelay(200);
2881
Paulo Zanoni20749732012-11-23 15:30:38 -02002882 /* Enable CPU FDI TX PLL, always on for Ironlake */
2883 reg = FDI_TX_CTL(pipe);
2884 temp = I915_READ(reg);
2885 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2886 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002887
Paulo Zanoni20749732012-11-23 15:30:38 -02002888 POSTING_READ(reg);
2889 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002890 }
2891}
2892
Daniel Vetter88cefb62012-08-12 19:27:14 +02002893static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2894{
2895 struct drm_device *dev = intel_crtc->base.dev;
2896 struct drm_i915_private *dev_priv = dev->dev_private;
2897 int pipe = intel_crtc->pipe;
2898 u32 reg, temp;
2899
2900 /* Switch from PCDclk to Rawclk */
2901 reg = FDI_RX_CTL(pipe);
2902 temp = I915_READ(reg);
2903 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2904
2905 /* Disable CPU FDI TX PLL */
2906 reg = FDI_TX_CTL(pipe);
2907 temp = I915_READ(reg);
2908 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2909
2910 POSTING_READ(reg);
2911 udelay(100);
2912
2913 reg = FDI_RX_CTL(pipe);
2914 temp = I915_READ(reg);
2915 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2916
2917 /* Wait for the clocks to turn off. */
2918 POSTING_READ(reg);
2919 udelay(100);
2920}
2921
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002922static void ironlake_fdi_disable(struct drm_crtc *crtc)
2923{
2924 struct drm_device *dev = crtc->dev;
2925 struct drm_i915_private *dev_priv = dev->dev_private;
2926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2927 int pipe = intel_crtc->pipe;
2928 u32 reg, temp;
2929
2930 /* disable CPU FDI tx and PCH FDI rx */
2931 reg = FDI_TX_CTL(pipe);
2932 temp = I915_READ(reg);
2933 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2934 POSTING_READ(reg);
2935
2936 reg = FDI_RX_CTL(pipe);
2937 temp = I915_READ(reg);
2938 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002939 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002940 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2941
2942 POSTING_READ(reg);
2943 udelay(100);
2944
2945 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002946 if (HAS_PCH_IBX(dev)) {
2947 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002948 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002949
2950 /* still set train pattern 1 */
2951 reg = FDI_TX_CTL(pipe);
2952 temp = I915_READ(reg);
2953 temp &= ~FDI_LINK_TRAIN_NONE;
2954 temp |= FDI_LINK_TRAIN_PATTERN_1;
2955 I915_WRITE(reg, temp);
2956
2957 reg = FDI_RX_CTL(pipe);
2958 temp = I915_READ(reg);
2959 if (HAS_PCH_CPT(dev)) {
2960 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2961 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2962 } else {
2963 temp &= ~FDI_LINK_TRAIN_NONE;
2964 temp |= FDI_LINK_TRAIN_PATTERN_1;
2965 }
2966 /* BPC in FDI rx is consistent with that in PIPECONF */
2967 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002968 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002969 I915_WRITE(reg, temp);
2970
2971 POSTING_READ(reg);
2972 udelay(100);
2973}
2974
Chris Wilson5bb61642012-09-27 21:25:58 +01002975static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2976{
2977 struct drm_device *dev = crtc->dev;
2978 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002980 unsigned long flags;
2981 bool pending;
2982
Ville Syrjälä10d83732013-01-29 18:13:34 +02002983 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2984 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002985 return false;
2986
2987 spin_lock_irqsave(&dev->event_lock, flags);
2988 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2989 spin_unlock_irqrestore(&dev->event_lock, flags);
2990
2991 return pending;
2992}
2993
Chris Wilson5dce5b932014-01-20 10:17:36 +00002994bool intel_has_pending_fb_unpin(struct drm_device *dev)
2995{
2996 struct intel_crtc *crtc;
2997
2998 /* Note that we don't need to be called with mode_config.lock here
2999 * as our list of CRTC objects is static for the lifetime of the
3000 * device and so cannot disappear as we iterate. Similarly, we can
3001 * happily treat the predicates as racy, atomic checks as userspace
3002 * cannot claim and pin a new fb without at least acquring the
3003 * struct_mutex and so serialising with us.
3004 */
3005 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3006 if (atomic_read(&crtc->unpin_work_count) == 0)
3007 continue;
3008
3009 if (crtc->unpin_work)
3010 intel_wait_for_vblank(dev, crtc->pipe);
3011
3012 return true;
3013 }
3014
3015 return false;
3016}
3017
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003018static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3019{
Chris Wilson0f911282012-04-17 10:05:38 +01003020 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003021 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003022
3023 if (crtc->fb == NULL)
3024 return;
3025
Daniel Vetter2c10d572012-12-20 21:24:07 +01003026 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3027
Chris Wilson5bb61642012-09-27 21:25:58 +01003028 wait_event(dev_priv->pending_flip_queue,
3029 !intel_crtc_has_pending_flip(crtc));
3030
Chris Wilson0f911282012-04-17 10:05:38 +01003031 mutex_lock(&dev->struct_mutex);
3032 intel_finish_fb(crtc->fb);
3033 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003034}
3035
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003036/* Program iCLKIP clock to the desired frequency */
3037static void lpt_program_iclkip(struct drm_crtc *crtc)
3038{
3039 struct drm_device *dev = crtc->dev;
3040 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003041 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003042 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3043 u32 temp;
3044
Daniel Vetter09153002012-12-12 14:06:44 +01003045 mutex_lock(&dev_priv->dpio_lock);
3046
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003047 /* It is necessary to ungate the pixclk gate prior to programming
3048 * the divisors, and gate it back when it is done.
3049 */
3050 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3051
3052 /* Disable SSCCTL */
3053 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003054 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3055 SBI_SSCCTL_DISABLE,
3056 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003057
3058 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003059 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003060 auxdiv = 1;
3061 divsel = 0x41;
3062 phaseinc = 0x20;
3063 } else {
3064 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003065 * but the adjusted_mode->crtc_clock in in KHz. To get the
3066 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003067 * convert the virtual clock precision to KHz here for higher
3068 * precision.
3069 */
3070 u32 iclk_virtual_root_freq = 172800 * 1000;
3071 u32 iclk_pi_range = 64;
3072 u32 desired_divisor, msb_divisor_value, pi_value;
3073
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003074 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003075 msb_divisor_value = desired_divisor / iclk_pi_range;
3076 pi_value = desired_divisor % iclk_pi_range;
3077
3078 auxdiv = 0;
3079 divsel = msb_divisor_value - 2;
3080 phaseinc = pi_value;
3081 }
3082
3083 /* This should not happen with any sane values */
3084 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3085 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3086 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3087 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3088
3089 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003090 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003091 auxdiv,
3092 divsel,
3093 phasedir,
3094 phaseinc);
3095
3096 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003097 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003098 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3099 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3100 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3101 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3102 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3103 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003104 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003105
3106 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003107 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003108 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3109 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003110 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003111
3112 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003113 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003114 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003115 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003116
3117 /* Wait for initialization time */
3118 udelay(24);
3119
3120 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003121
3122 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003123}
3124
Daniel Vetter275f01b22013-05-03 11:49:47 +02003125static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3126 enum pipe pch_transcoder)
3127{
3128 struct drm_device *dev = crtc->base.dev;
3129 struct drm_i915_private *dev_priv = dev->dev_private;
3130 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3131
3132 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3133 I915_READ(HTOTAL(cpu_transcoder)));
3134 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3135 I915_READ(HBLANK(cpu_transcoder)));
3136 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3137 I915_READ(HSYNC(cpu_transcoder)));
3138
3139 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3140 I915_READ(VTOTAL(cpu_transcoder)));
3141 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3142 I915_READ(VBLANK(cpu_transcoder)));
3143 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3144 I915_READ(VSYNC(cpu_transcoder)));
3145 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3146 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3147}
3148
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003149static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3150{
3151 struct drm_i915_private *dev_priv = dev->dev_private;
3152 uint32_t temp;
3153
3154 temp = I915_READ(SOUTH_CHICKEN1);
3155 if (temp & FDI_BC_BIFURCATION_SELECT)
3156 return;
3157
3158 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3159 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3160
3161 temp |= FDI_BC_BIFURCATION_SELECT;
3162 DRM_DEBUG_KMS("enabling fdi C rx\n");
3163 I915_WRITE(SOUTH_CHICKEN1, temp);
3164 POSTING_READ(SOUTH_CHICKEN1);
3165}
3166
3167static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3168{
3169 struct drm_device *dev = intel_crtc->base.dev;
3170 struct drm_i915_private *dev_priv = dev->dev_private;
3171
3172 switch (intel_crtc->pipe) {
3173 case PIPE_A:
3174 break;
3175 case PIPE_B:
3176 if (intel_crtc->config.fdi_lanes > 2)
3177 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3178 else
3179 cpt_enable_fdi_bc_bifurcation(dev);
3180
3181 break;
3182 case PIPE_C:
3183 cpt_enable_fdi_bc_bifurcation(dev);
3184
3185 break;
3186 default:
3187 BUG();
3188 }
3189}
3190
Jesse Barnesf67a5592011-01-05 10:31:48 -08003191/*
3192 * Enable PCH resources required for PCH ports:
3193 * - PCH PLLs
3194 * - FDI training & RX/TX
3195 * - update transcoder timings
3196 * - DP transcoding bits
3197 * - transcoder
3198 */
3199static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003200{
3201 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003202 struct drm_i915_private *dev_priv = dev->dev_private;
3203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3204 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003205 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003206
Daniel Vetterab9412b2013-05-03 11:49:46 +02003207 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003208
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003209 if (IS_IVYBRIDGE(dev))
3210 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3211
Daniel Vettercd986ab2012-10-26 10:58:12 +02003212 /* Write the TU size bits before fdi link training, so that error
3213 * detection works. */
3214 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3215 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3216
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003217 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003218 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003219
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003220 /* We need to program the right clock selection before writing the pixel
3221 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003222 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003223 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003224
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003225 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003226 temp |= TRANS_DPLL_ENABLE(pipe);
3227 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003228 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003229 temp |= sel;
3230 else
3231 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003232 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003233 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003234
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003235 /* XXX: pch pll's can be enabled any time before we enable the PCH
3236 * transcoder, and we actually should do this to not upset any PCH
3237 * transcoder that already use the clock when we share it.
3238 *
3239 * Note that enable_shared_dpll tries to do the right thing, but
3240 * get_shared_dpll unconditionally resets the pll - we need that to have
3241 * the right LVDS enable sequence. */
3242 ironlake_enable_shared_dpll(intel_crtc);
3243
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003244 /* set transcoder timing, panel must allow it */
3245 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003246 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003247
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003248 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003249
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003250 /* For PCH DP, enable TRANS_DP_CTL */
3251 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003252 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3253 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003254 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003255 reg = TRANS_DP_CTL(pipe);
3256 temp = I915_READ(reg);
3257 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003258 TRANS_DP_SYNC_MASK |
3259 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003260 temp |= (TRANS_DP_OUTPUT_ENABLE |
3261 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003262 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003263
3264 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003265 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003266 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003267 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003268
3269 switch (intel_trans_dp_port_sel(crtc)) {
3270 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003271 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003272 break;
3273 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003274 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003275 break;
3276 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003277 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003278 break;
3279 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003280 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003281 }
3282
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003284 }
3285
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003286 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003287}
3288
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003289static void lpt_pch_enable(struct drm_crtc *crtc)
3290{
3291 struct drm_device *dev = crtc->dev;
3292 struct drm_i915_private *dev_priv = dev->dev_private;
3293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003294 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003295
Daniel Vetterab9412b2013-05-03 11:49:46 +02003296 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003297
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003298 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003299
Paulo Zanoni0540e482012-10-31 18:12:40 -02003300 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003301 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003302
Paulo Zanoni937bb612012-10-31 18:12:47 -02003303 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003304}
3305
Daniel Vettere2b78262013-06-07 23:10:03 +02003306static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003307{
Daniel Vettere2b78262013-06-07 23:10:03 +02003308 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003309
3310 if (pll == NULL)
3311 return;
3312
3313 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003314 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003315 return;
3316 }
3317
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003318 if (--pll->refcount == 0) {
3319 WARN_ON(pll->on);
3320 WARN_ON(pll->active);
3321 }
3322
Daniel Vettera43f6e02013-06-07 23:10:32 +02003323 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003324}
3325
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003326static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003327{
Daniel Vettere2b78262013-06-07 23:10:03 +02003328 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3329 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3330 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003331
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003332 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003333 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3334 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003335 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003336 }
3337
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003338 if (HAS_PCH_IBX(dev_priv->dev)) {
3339 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003340 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003341 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003342
Daniel Vetter46edb022013-06-05 13:34:12 +02003343 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3344 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003345
3346 goto found;
3347 }
3348
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003349 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3350 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003351
3352 /* Only want to check enabled timings first */
3353 if (pll->refcount == 0)
3354 continue;
3355
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003356 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3357 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003358 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003359 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003360 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003361
3362 goto found;
3363 }
3364 }
3365
3366 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003367 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3368 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003369 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003370 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3371 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003372 goto found;
3373 }
3374 }
3375
3376 return NULL;
3377
3378found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003379 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003380 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3381 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003382
Daniel Vettercdbd2312013-06-05 13:34:03 +02003383 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003384 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3385 sizeof(pll->hw_state));
3386
Daniel Vetter46edb022013-06-05 13:34:12 +02003387 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003388 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003389 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003390
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003391 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003392 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003393 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003394
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003395 return pll;
3396}
3397
Daniel Vettera1520312013-05-03 11:49:50 +02003398static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003399{
3400 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003401 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003402 u32 temp;
3403
3404 temp = I915_READ(dslreg);
3405 udelay(500);
3406 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003407 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003408 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003409 }
3410}
3411
Jesse Barnesb074cec2013-04-25 12:55:02 -07003412static void ironlake_pfit_enable(struct intel_crtc *crtc)
3413{
3414 struct drm_device *dev = crtc->base.dev;
3415 struct drm_i915_private *dev_priv = dev->dev_private;
3416 int pipe = crtc->pipe;
3417
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003418 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003419 /* Force use of hard-coded filter coefficients
3420 * as some pre-programmed values are broken,
3421 * e.g. x201.
3422 */
3423 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3424 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3425 PF_PIPE_SEL_IVB(pipe));
3426 else
3427 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3428 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3429 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003430 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003431}
3432
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003433static void intel_enable_planes(struct drm_crtc *crtc)
3434{
3435 struct drm_device *dev = crtc->dev;
3436 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3437 struct intel_plane *intel_plane;
3438
3439 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3440 if (intel_plane->pipe == pipe)
3441 intel_plane_restore(&intel_plane->base);
3442}
3443
3444static void intel_disable_planes(struct drm_crtc *crtc)
3445{
3446 struct drm_device *dev = crtc->dev;
3447 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3448 struct intel_plane *intel_plane;
3449
3450 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3451 if (intel_plane->pipe == pipe)
3452 intel_plane_disable(&intel_plane->base);
3453}
3454
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003455void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003456{
3457 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3458
3459 if (!crtc->config.ips_enabled)
3460 return;
3461
3462 /* We can only enable IPS after we enable a plane and wait for a vblank.
3463 * We guarantee that the plane is enabled by calling intel_enable_ips
3464 * only after intel_enable_plane. And intel_enable_plane already waits
3465 * for a vblank, so all we need to do here is to enable the IPS bit. */
3466 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003467 if (IS_BROADWELL(crtc->base.dev)) {
3468 mutex_lock(&dev_priv->rps.hw_lock);
3469 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3470 mutex_unlock(&dev_priv->rps.hw_lock);
3471 /* Quoting Art Runyan: "its not safe to expect any particular
3472 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003473 * mailbox." Moreover, the mailbox may return a bogus state,
3474 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003475 */
3476 } else {
3477 I915_WRITE(IPS_CTL, IPS_ENABLE);
3478 /* The bit only becomes 1 in the next vblank, so this wait here
3479 * is essentially intel_wait_for_vblank. If we don't have this
3480 * and don't wait for vblanks until the end of crtc_enable, then
3481 * the HW state readout code will complain that the expected
3482 * IPS_CTL value is not the one we read. */
3483 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3484 DRM_ERROR("Timed out waiting for IPS enable\n");
3485 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003486}
3487
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003488void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003489{
3490 struct drm_device *dev = crtc->base.dev;
3491 struct drm_i915_private *dev_priv = dev->dev_private;
3492
3493 if (!crtc->config.ips_enabled)
3494 return;
3495
3496 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003497 if (IS_BROADWELL(crtc->base.dev)) {
3498 mutex_lock(&dev_priv->rps.hw_lock);
3499 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3500 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003501 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003502 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003503 POSTING_READ(IPS_CTL);
3504 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003505
3506 /* We need to wait for a vblank before we can disable the plane. */
3507 intel_wait_for_vblank(dev, crtc->pipe);
3508}
3509
3510/** Loads the palette/gamma unit for the CRTC with the prepared values */
3511static void intel_crtc_load_lut(struct drm_crtc *crtc)
3512{
3513 struct drm_device *dev = crtc->dev;
3514 struct drm_i915_private *dev_priv = dev->dev_private;
3515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3516 enum pipe pipe = intel_crtc->pipe;
3517 int palreg = PALETTE(pipe);
3518 int i;
3519 bool reenable_ips = false;
3520
3521 /* The clocks have to be on to load the palette. */
3522 if (!crtc->enabled || !intel_crtc->active)
3523 return;
3524
3525 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3526 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3527 assert_dsi_pll_enabled(dev_priv);
3528 else
3529 assert_pll_enabled(dev_priv, pipe);
3530 }
3531
3532 /* use legacy palette for Ironlake */
3533 if (HAS_PCH_SPLIT(dev))
3534 palreg = LGC_PALETTE(pipe);
3535
3536 /* Workaround : Do not read or write the pipe palette/gamma data while
3537 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3538 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003539 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003540 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3541 GAMMA_MODE_MODE_SPLIT)) {
3542 hsw_disable_ips(intel_crtc);
3543 reenable_ips = true;
3544 }
3545
3546 for (i = 0; i < 256; i++) {
3547 I915_WRITE(palreg + 4 * i,
3548 (intel_crtc->lut_r[i] << 16) |
3549 (intel_crtc->lut_g[i] << 8) |
3550 intel_crtc->lut_b[i]);
3551 }
3552
3553 if (reenable_ips)
3554 hsw_enable_ips(intel_crtc);
3555}
3556
Jesse Barnesf67a5592011-01-05 10:31:48 -08003557static void ironlake_crtc_enable(struct drm_crtc *crtc)
3558{
3559 struct drm_device *dev = crtc->dev;
3560 struct drm_i915_private *dev_priv = dev->dev_private;
3561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003562 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003563 int pipe = intel_crtc->pipe;
3564 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003565
Daniel Vetter08a48462012-07-02 11:43:47 +02003566 WARN_ON(!crtc->enabled);
3567
Jesse Barnesf67a5592011-01-05 10:31:48 -08003568 if (intel_crtc->active)
3569 return;
3570
3571 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003572
3573 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3574 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3575
Daniel Vetterf6736a12013-06-05 13:34:30 +02003576 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003577 if (encoder->pre_enable)
3578 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003579
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003580 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003581 /* Note: FDI PLL enabling _must_ be done before we enable the
3582 * cpu pipes, hence this is separate from all the other fdi/pch
3583 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003584 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003585 } else {
3586 assert_fdi_tx_disabled(dev_priv, pipe);
3587 assert_fdi_rx_disabled(dev_priv, pipe);
3588 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003589
Jesse Barnesb074cec2013-04-25 12:55:02 -07003590 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003591
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003592 /*
3593 * On ILK+ LUT must be loaded before the pipe is running but with
3594 * clocks enabled
3595 */
3596 intel_crtc_load_lut(crtc);
3597
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003598 intel_update_watermarks(crtc);
Paulo Zanonifbf32182014-01-17 13:51:11 -02003599 intel_enable_pipe(intel_crtc, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003600 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003601 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003602 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003603
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003604 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003605 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003606
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003607 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003608 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003609 mutex_unlock(&dev->struct_mutex);
3610
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003611 for_each_encoder_on_crtc(dev, crtc, encoder)
3612 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003613
3614 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003615 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003616
3617 /*
3618 * There seems to be a race in PCH platform hw (at least on some
3619 * outputs) where an enabled pipe still completes any pageflip right
3620 * away (as if the pipe is off) instead of waiting for vblank. As soon
3621 * as the first vblank happend, everything works as expected. Hence just
3622 * wait for one vblank before returning to avoid strange things
3623 * happening.
3624 */
3625 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003626}
3627
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003628/* IPS only exists on ULT machines and is tied to pipe A. */
3629static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3630{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003631 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003632}
3633
Ville Syrjälädda9a662013-09-19 17:00:37 -03003634static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3635{
3636 struct drm_device *dev = crtc->dev;
3637 struct drm_i915_private *dev_priv = dev->dev_private;
3638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3639 int pipe = intel_crtc->pipe;
3640 int plane = intel_crtc->plane;
3641
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003642 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003643 intel_enable_planes(crtc);
3644 intel_crtc_update_cursor(crtc, true);
3645
3646 hsw_enable_ips(intel_crtc);
3647
3648 mutex_lock(&dev->struct_mutex);
3649 intel_update_fbc(dev);
3650 mutex_unlock(&dev->struct_mutex);
3651}
3652
3653static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3654{
3655 struct drm_device *dev = crtc->dev;
3656 struct drm_i915_private *dev_priv = dev->dev_private;
3657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3658 int pipe = intel_crtc->pipe;
3659 int plane = intel_crtc->plane;
3660
3661 intel_crtc_wait_for_pending_flips(crtc);
3662 drm_vblank_off(dev, pipe);
3663
3664 /* FBC must be disabled before disabling the plane on HSW. */
3665 if (dev_priv->fbc.plane == plane)
3666 intel_disable_fbc(dev);
3667
3668 hsw_disable_ips(intel_crtc);
3669
3670 intel_crtc_update_cursor(crtc, false);
3671 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003672 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003673}
3674
Paulo Zanonie4916942013-09-20 16:21:19 -03003675/*
3676 * This implements the workaround described in the "notes" section of the mode
3677 * set sequence documentation. When going from no pipes or single pipe to
3678 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3679 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3680 */
3681static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3682{
3683 struct drm_device *dev = crtc->base.dev;
3684 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3685
3686 /* We want to get the other_active_crtc only if there's only 1 other
3687 * active crtc. */
3688 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3689 if (!crtc_it->active || crtc_it == crtc)
3690 continue;
3691
3692 if (other_active_crtc)
3693 return;
3694
3695 other_active_crtc = crtc_it;
3696 }
3697 if (!other_active_crtc)
3698 return;
3699
3700 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3701 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3702}
3703
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003704static void haswell_crtc_enable(struct drm_crtc *crtc)
3705{
3706 struct drm_device *dev = crtc->dev;
3707 struct drm_i915_private *dev_priv = dev->dev_private;
3708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3709 struct intel_encoder *encoder;
3710 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003711
3712 WARN_ON(!crtc->enabled);
3713
3714 if (intel_crtc->active)
3715 return;
3716
3717 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003718
3719 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3720 if (intel_crtc->config.has_pch_encoder)
3721 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3722
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003723 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003724 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003725
3726 for_each_encoder_on_crtc(dev, crtc, encoder)
3727 if (encoder->pre_enable)
3728 encoder->pre_enable(encoder);
3729
Paulo Zanoni1f544382012-10-24 11:32:00 -02003730 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003731
Jesse Barnesb074cec2013-04-25 12:55:02 -07003732 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003733
3734 /*
3735 * On ILK+ LUT must be loaded before the pipe is running but with
3736 * clocks enabled
3737 */
3738 intel_crtc_load_lut(crtc);
3739
Paulo Zanoni1f544382012-10-24 11:32:00 -02003740 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003741 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003742
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003743 intel_update_watermarks(crtc);
Paulo Zanonifbf32182014-01-17 13:51:11 -02003744 intel_enable_pipe(intel_crtc, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003745
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003746 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003747 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003748
Jani Nikula8807e552013-08-30 19:40:32 +03003749 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003750 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003751 intel_opregion_notify_encoder(encoder, true);
3752 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003753
Paulo Zanonie4916942013-09-20 16:21:19 -03003754 /* If we change the relative order between pipe/planes enabling, we need
3755 * to change the workaround. */
3756 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003757 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003758}
3759
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003760static void ironlake_pfit_disable(struct intel_crtc *crtc)
3761{
3762 struct drm_device *dev = crtc->base.dev;
3763 struct drm_i915_private *dev_priv = dev->dev_private;
3764 int pipe = crtc->pipe;
3765
3766 /* To avoid upsetting the power well on haswell only disable the pfit if
3767 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003768 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003769 I915_WRITE(PF_CTL(pipe), 0);
3770 I915_WRITE(PF_WIN_POS(pipe), 0);
3771 I915_WRITE(PF_WIN_SZ(pipe), 0);
3772 }
3773}
3774
Jesse Barnes6be4a602010-09-10 10:26:01 -07003775static void ironlake_crtc_disable(struct drm_crtc *crtc)
3776{
3777 struct drm_device *dev = crtc->dev;
3778 struct drm_i915_private *dev_priv = dev->dev_private;
3779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003780 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003781 int pipe = intel_crtc->pipe;
3782 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003783 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003784
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003785
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003786 if (!intel_crtc->active)
3787 return;
3788
Daniel Vetterea9d7582012-07-10 10:42:52 +02003789 for_each_encoder_on_crtc(dev, crtc, encoder)
3790 encoder->disable(encoder);
3791
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003792 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003793 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003794
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003795 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003796 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003797
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003798 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003799 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003800 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003801
Daniel Vetterd925c592013-06-05 13:34:04 +02003802 if (intel_crtc->config.has_pch_encoder)
3803 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3804
Jesse Barnesb24e7172011-01-04 15:09:30 -08003805 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003806
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003807 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003808
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003809 for_each_encoder_on_crtc(dev, crtc, encoder)
3810 if (encoder->post_disable)
3811 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003812
Daniel Vetterd925c592013-06-05 13:34:04 +02003813 if (intel_crtc->config.has_pch_encoder) {
3814 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003815
Daniel Vetterd925c592013-06-05 13:34:04 +02003816 ironlake_disable_pch_transcoder(dev_priv, pipe);
3817 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003818
Daniel Vetterd925c592013-06-05 13:34:04 +02003819 if (HAS_PCH_CPT(dev)) {
3820 /* disable TRANS_DP_CTL */
3821 reg = TRANS_DP_CTL(pipe);
3822 temp = I915_READ(reg);
3823 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3824 TRANS_DP_PORT_SEL_MASK);
3825 temp |= TRANS_DP_PORT_SEL_NONE;
3826 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003827
Daniel Vetterd925c592013-06-05 13:34:04 +02003828 /* disable DPLL_SEL */
3829 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003830 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003831 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003832 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003833
3834 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003835 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003836
3837 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003838 }
3839
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003840 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003841 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003842
3843 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003844 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003845 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003846}
3847
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003848static void haswell_crtc_disable(struct drm_crtc *crtc)
3849{
3850 struct drm_device *dev = crtc->dev;
3851 struct drm_i915_private *dev_priv = dev->dev_private;
3852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3853 struct intel_encoder *encoder;
3854 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003855 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003856
3857 if (!intel_crtc->active)
3858 return;
3859
Ville Syrjälädda9a662013-09-19 17:00:37 -03003860 haswell_crtc_disable_planes(crtc);
3861
Jani Nikula8807e552013-08-30 19:40:32 +03003862 for_each_encoder_on_crtc(dev, crtc, encoder) {
3863 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003864 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003865 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003866
Paulo Zanoni86642812013-04-12 17:57:57 -03003867 if (intel_crtc->config.has_pch_encoder)
3868 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003869 intel_disable_pipe(dev_priv, pipe);
3870
Paulo Zanoniad80a812012-10-24 16:06:19 -02003871 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003872
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003873 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003874
Paulo Zanoni1f544382012-10-24 11:32:00 -02003875 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003876
3877 for_each_encoder_on_crtc(dev, crtc, encoder)
3878 if (encoder->post_disable)
3879 encoder->post_disable(encoder);
3880
Daniel Vetter88adfff2013-03-28 10:42:01 +01003881 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003882 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003883 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003884 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003885 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003886
3887 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003888 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003889
3890 mutex_lock(&dev->struct_mutex);
3891 intel_update_fbc(dev);
3892 mutex_unlock(&dev->struct_mutex);
3893}
3894
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003895static void ironlake_crtc_off(struct drm_crtc *crtc)
3896{
3897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003898 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003899}
3900
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003901static void haswell_crtc_off(struct drm_crtc *crtc)
3902{
3903 intel_ddi_put_crtc_pll(crtc);
3904}
3905
Daniel Vetter02e792f2009-09-15 22:57:34 +02003906static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3907{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003908 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003909 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003911
Chris Wilson23f09ce2010-08-12 13:53:37 +01003912 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003913 dev_priv->mm.interruptible = false;
3914 (void) intel_overlay_switch_off(intel_crtc->overlay);
3915 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003916 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003917 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003918
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003919 /* Let userspace switch the overlay on again. In most cases userspace
3920 * has to recompute where to put it anyway.
3921 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003922}
3923
Egbert Eich61bc95c2013-03-04 09:24:38 -05003924/**
3925 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3926 * cursor plane briefly if not already running after enabling the display
3927 * plane.
3928 * This workaround avoids occasional blank screens when self refresh is
3929 * enabled.
3930 */
3931static void
3932g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3933{
3934 u32 cntl = I915_READ(CURCNTR(pipe));
3935
3936 if ((cntl & CURSOR_MODE) == 0) {
3937 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3938
3939 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3940 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3941 intel_wait_for_vblank(dev_priv->dev, pipe);
3942 I915_WRITE(CURCNTR(pipe), cntl);
3943 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3944 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3945 }
3946}
3947
Jesse Barnes2dd24552013-04-25 12:55:01 -07003948static void i9xx_pfit_enable(struct intel_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->base.dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
3952 struct intel_crtc_config *pipe_config = &crtc->config;
3953
Daniel Vetter328d8e82013-05-08 10:36:31 +02003954 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003955 return;
3956
Daniel Vetterc0b03412013-05-28 12:05:54 +02003957 /*
3958 * The panel fitter should only be adjusted whilst the pipe is disabled,
3959 * according to register description and PRM.
3960 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003961 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3962 assert_pipe_disabled(dev_priv, crtc->pipe);
3963
Jesse Barnesb074cec2013-04-25 12:55:02 -07003964 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3965 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003966
3967 /* Border color in case we don't scale up to the full screen. Black by
3968 * default, change to something else for debugging. */
3969 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003970}
3971
Jesse Barnes586f49d2013-11-04 16:06:59 -08003972int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003973{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003974 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003975
Jesse Barnes586f49d2013-11-04 16:06:59 -08003976 /* Obtain SKU information */
3977 mutex_lock(&dev_priv->dpio_lock);
3978 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3979 CCK_FUSE_HPLL_FREQ_MASK;
3980 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003981
Jesse Barnes586f49d2013-11-04 16:06:59 -08003982 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003983}
3984
3985/* Adjust CDclk dividers to allow high res or save power if possible */
3986static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3987{
3988 struct drm_i915_private *dev_priv = dev->dev_private;
3989 u32 val, cmd;
3990
3991 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3992 cmd = 2;
3993 else if (cdclk == 266)
3994 cmd = 1;
3995 else
3996 cmd = 0;
3997
3998 mutex_lock(&dev_priv->rps.hw_lock);
3999 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4000 val &= ~DSPFREQGUAR_MASK;
4001 val |= (cmd << DSPFREQGUAR_SHIFT);
4002 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4003 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4004 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4005 50)) {
4006 DRM_ERROR("timed out waiting for CDclk change\n");
4007 }
4008 mutex_unlock(&dev_priv->rps.hw_lock);
4009
4010 if (cdclk == 400) {
4011 u32 divider, vco;
4012
4013 vco = valleyview_get_vco(dev_priv);
4014 divider = ((vco << 1) / cdclk) - 1;
4015
4016 mutex_lock(&dev_priv->dpio_lock);
4017 /* adjust cdclk divider */
4018 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4019 val &= ~0xf;
4020 val |= divider;
4021 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4022 mutex_unlock(&dev_priv->dpio_lock);
4023 }
4024
4025 mutex_lock(&dev_priv->dpio_lock);
4026 /* adjust self-refresh exit latency value */
4027 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4028 val &= ~0x7f;
4029
4030 /*
4031 * For high bandwidth configs, we set a higher latency in the bunit
4032 * so that the core display fetch happens in time to avoid underruns.
4033 */
4034 if (cdclk == 400)
4035 val |= 4500 / 250; /* 4.5 usec */
4036 else
4037 val |= 3000 / 250; /* 3.0 usec */
4038 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4039 mutex_unlock(&dev_priv->dpio_lock);
4040
4041 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4042 intel_i2c_reset(dev);
4043}
4044
4045static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4046{
4047 int cur_cdclk, vco;
4048 int divider;
4049
4050 vco = valleyview_get_vco(dev_priv);
4051
4052 mutex_lock(&dev_priv->dpio_lock);
4053 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4054 mutex_unlock(&dev_priv->dpio_lock);
4055
4056 divider &= 0xf;
4057
4058 cur_cdclk = (vco << 1) / (divider + 1);
4059
4060 return cur_cdclk;
4061}
4062
4063static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4064 int max_pixclk)
4065{
4066 int cur_cdclk;
4067
4068 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4069
4070 /*
4071 * Really only a few cases to deal with, as only 4 CDclks are supported:
4072 * 200MHz
4073 * 267MHz
4074 * 320MHz
4075 * 400MHz
4076 * So we check to see whether we're above 90% of the lower bin and
4077 * adjust if needed.
4078 */
4079 if (max_pixclk > 288000) {
4080 return 400;
4081 } else if (max_pixclk > 240000) {
4082 return 320;
4083 } else
4084 return 266;
4085 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4086}
4087
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004088/* compute the max pixel clock for new configuration */
4089static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004090{
4091 struct drm_device *dev = dev_priv->dev;
4092 struct intel_crtc *intel_crtc;
4093 int max_pixclk = 0;
4094
4095 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4096 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004097 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004098 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004099 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004100 }
4101
4102 return max_pixclk;
4103}
4104
4105static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004106 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004107{
4108 struct drm_i915_private *dev_priv = dev->dev_private;
4109 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004110 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004111 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4112
4113 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4114 return;
4115
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004116 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004117 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4118 base.head)
4119 if (intel_crtc->base.enabled)
4120 *prepare_pipes |= (1 << intel_crtc->pipe);
4121}
4122
4123static void valleyview_modeset_global_resources(struct drm_device *dev)
4124{
4125 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004126 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004127 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4128 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4129
4130 if (req_cdclk != cur_cdclk)
4131 valleyview_set_cdclk(dev, req_cdclk);
4132}
4133
Jesse Barnes89b667f2013-04-18 14:51:36 -07004134static void valleyview_crtc_enable(struct drm_crtc *crtc)
4135{
4136 struct drm_device *dev = crtc->dev;
4137 struct drm_i915_private *dev_priv = dev->dev_private;
4138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4139 struct intel_encoder *encoder;
4140 int pipe = intel_crtc->pipe;
4141 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004142 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004143
4144 WARN_ON(!crtc->enabled);
4145
4146 if (intel_crtc->active)
4147 return;
4148
4149 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004150
Jesse Barnes89b667f2013-04-18 14:51:36 -07004151 for_each_encoder_on_crtc(dev, crtc, encoder)
4152 if (encoder->pre_pll_enable)
4153 encoder->pre_pll_enable(encoder);
4154
Jani Nikula23538ef2013-08-27 15:12:22 +03004155 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4156
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004157 if (!is_dsi)
4158 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004159
4160 for_each_encoder_on_crtc(dev, crtc, encoder)
4161 if (encoder->pre_enable)
4162 encoder->pre_enable(encoder);
4163
Jesse Barnes2dd24552013-04-25 12:55:01 -07004164 i9xx_pfit_enable(intel_crtc);
4165
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004166 intel_crtc_load_lut(crtc);
4167
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004168 intel_update_watermarks(crtc);
Paulo Zanonifbf32182014-01-17 13:51:11 -02004169 intel_enable_pipe(intel_crtc, true);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004170 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004171 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004172 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004173 intel_crtc_update_cursor(crtc, true);
4174
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004175 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004176
4177 for_each_encoder_on_crtc(dev, crtc, encoder)
4178 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004179}
4180
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004181static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004182{
4183 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004184 struct drm_i915_private *dev_priv = dev->dev_private;
4185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004186 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004187 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004188 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004189
Daniel Vetter08a48462012-07-02 11:43:47 +02004190 WARN_ON(!crtc->enabled);
4191
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004192 if (intel_crtc->active)
4193 return;
4194
4195 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004196
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004197 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004198 if (encoder->pre_enable)
4199 encoder->pre_enable(encoder);
4200
Daniel Vetterf6736a12013-06-05 13:34:30 +02004201 i9xx_enable_pll(intel_crtc);
4202
Jesse Barnes2dd24552013-04-25 12:55:01 -07004203 i9xx_pfit_enable(intel_crtc);
4204
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004205 intel_crtc_load_lut(crtc);
4206
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004207 intel_update_watermarks(crtc);
Paulo Zanonifbf32182014-01-17 13:51:11 -02004208 intel_enable_pipe(intel_crtc, true);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004209 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004210 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004211 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004212 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004213 if (IS_G4X(dev))
4214 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004215 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004216
4217 /* Give the overlay scaler a chance to enable if it's on this pipe */
4218 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004219
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004220 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004221
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004222 for_each_encoder_on_crtc(dev, crtc, encoder)
4223 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004224}
4225
Daniel Vetter87476d62013-04-11 16:29:06 +02004226static void i9xx_pfit_disable(struct intel_crtc *crtc)
4227{
4228 struct drm_device *dev = crtc->base.dev;
4229 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004230
4231 if (!crtc->config.gmch_pfit.control)
4232 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004233
4234 assert_pipe_disabled(dev_priv, crtc->pipe);
4235
Daniel Vetter328d8e82013-05-08 10:36:31 +02004236 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4237 I915_READ(PFIT_CONTROL));
4238 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004239}
4240
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004241static void i9xx_crtc_disable(struct drm_crtc *crtc)
4242{
4243 struct drm_device *dev = crtc->dev;
4244 struct drm_i915_private *dev_priv = dev->dev_private;
4245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004246 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004247 int pipe = intel_crtc->pipe;
4248 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004249
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004250 if (!intel_crtc->active)
4251 return;
4252
Daniel Vetterea9d7582012-07-10 10:42:52 +02004253 for_each_encoder_on_crtc(dev, crtc, encoder)
4254 encoder->disable(encoder);
4255
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004256 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004257 intel_crtc_wait_for_pending_flips(crtc);
4258 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004259
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004260 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004261 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004262
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004263 intel_crtc_dpms_overlay(intel_crtc, false);
4264 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004265 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004266 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004267
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004268 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004269 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004270
Daniel Vetter87476d62013-04-11 16:29:06 +02004271 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004272
Jesse Barnes89b667f2013-04-18 14:51:36 -07004273 for_each_encoder_on_crtc(dev, crtc, encoder)
4274 if (encoder->post_disable)
4275 encoder->post_disable(encoder);
4276
Jesse Barnesf6071162013-10-01 10:41:38 -07004277 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4278 vlv_disable_pll(dev_priv, pipe);
4279 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004280 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004281
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004282 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004283 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004284
Chris Wilson6b383a72010-09-13 13:54:26 +01004285 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004286}
4287
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004288static void i9xx_crtc_off(struct drm_crtc *crtc)
4289{
4290}
4291
Daniel Vetter976f8a22012-07-08 22:34:21 +02004292static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4293 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004294{
4295 struct drm_device *dev = crtc->dev;
4296 struct drm_i915_master_private *master_priv;
4297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4298 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004299
4300 if (!dev->primary->master)
4301 return;
4302
4303 master_priv = dev->primary->master->driver_priv;
4304 if (!master_priv->sarea_priv)
4305 return;
4306
Jesse Barnes79e53942008-11-07 14:24:08 -08004307 switch (pipe) {
4308 case 0:
4309 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4310 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4311 break;
4312 case 1:
4313 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4314 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4315 break;
4316 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004317 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004318 break;
4319 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004320}
4321
Daniel Vetter976f8a22012-07-08 22:34:21 +02004322/**
4323 * Sets the power management mode of the pipe and plane.
4324 */
4325void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004326{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004327 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004328 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004329 struct intel_encoder *intel_encoder;
4330 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004331
Daniel Vetter976f8a22012-07-08 22:34:21 +02004332 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4333 enable |= intel_encoder->connectors_active;
4334
4335 if (enable)
4336 dev_priv->display.crtc_enable(crtc);
4337 else
4338 dev_priv->display.crtc_disable(crtc);
4339
4340 intel_crtc_update_sarea(crtc, enable);
4341}
4342
Daniel Vetter976f8a22012-07-08 22:34:21 +02004343static void intel_crtc_disable(struct drm_crtc *crtc)
4344{
4345 struct drm_device *dev = crtc->dev;
4346 struct drm_connector *connector;
4347 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004349
4350 /* crtc should still be enabled when we disable it. */
4351 WARN_ON(!crtc->enabled);
4352
4353 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004354 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004355 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004356 dev_priv->display.off(crtc);
4357
Chris Wilson931872f2012-01-16 23:01:13 +00004358 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004359 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004360 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004361
4362 if (crtc->fb) {
4363 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004364 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004365 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004366 crtc->fb = NULL;
4367 }
4368
4369 /* Update computed state. */
4370 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4371 if (!connector->encoder || !connector->encoder->crtc)
4372 continue;
4373
4374 if (connector->encoder->crtc != crtc)
4375 continue;
4376
4377 connector->dpms = DRM_MODE_DPMS_OFF;
4378 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004379 }
4380}
4381
Chris Wilsonea5b2132010-08-04 13:50:23 +01004382void intel_encoder_destroy(struct drm_encoder *encoder)
4383{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004384 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004385
Chris Wilsonea5b2132010-08-04 13:50:23 +01004386 drm_encoder_cleanup(encoder);
4387 kfree(intel_encoder);
4388}
4389
Damien Lespiau92373292013-08-08 22:28:57 +01004390/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004391 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4392 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004393static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004394{
4395 if (mode == DRM_MODE_DPMS_ON) {
4396 encoder->connectors_active = true;
4397
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004398 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004399 } else {
4400 encoder->connectors_active = false;
4401
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004402 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004403 }
4404}
4405
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004406/* Cross check the actual hw state with our own modeset state tracking (and it's
4407 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004408static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004409{
4410 if (connector->get_hw_state(connector)) {
4411 struct intel_encoder *encoder = connector->encoder;
4412 struct drm_crtc *crtc;
4413 bool encoder_enabled;
4414 enum pipe pipe;
4415
4416 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4417 connector->base.base.id,
4418 drm_get_connector_name(&connector->base));
4419
4420 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4421 "wrong connector dpms state\n");
4422 WARN(connector->base.encoder != &encoder->base,
4423 "active connector not linked to encoder\n");
4424 WARN(!encoder->connectors_active,
4425 "encoder->connectors_active not set\n");
4426
4427 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4428 WARN(!encoder_enabled, "encoder not enabled\n");
4429 if (WARN_ON(!encoder->base.crtc))
4430 return;
4431
4432 crtc = encoder->base.crtc;
4433
4434 WARN(!crtc->enabled, "crtc not enabled\n");
4435 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4436 WARN(pipe != to_intel_crtc(crtc)->pipe,
4437 "encoder active on the wrong pipe\n");
4438 }
4439}
4440
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004441/* Even simpler default implementation, if there's really no special case to
4442 * consider. */
4443void intel_connector_dpms(struct drm_connector *connector, int mode)
4444{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004445 /* All the simple cases only support two dpms states. */
4446 if (mode != DRM_MODE_DPMS_ON)
4447 mode = DRM_MODE_DPMS_OFF;
4448
4449 if (mode == connector->dpms)
4450 return;
4451
4452 connector->dpms = mode;
4453
4454 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004455 if (connector->encoder)
4456 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004457
Daniel Vetterb9805142012-08-31 17:37:33 +02004458 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004459}
4460
Daniel Vetterf0947c32012-07-02 13:10:34 +02004461/* Simple connector->get_hw_state implementation for encoders that support only
4462 * one connector and no cloning and hence the encoder state determines the state
4463 * of the connector. */
4464bool intel_connector_get_hw_state(struct intel_connector *connector)
4465{
Daniel Vetter24929352012-07-02 20:28:59 +02004466 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004467 struct intel_encoder *encoder = connector->encoder;
4468
4469 return encoder->get_hw_state(encoder, &pipe);
4470}
4471
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004472static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4473 struct intel_crtc_config *pipe_config)
4474{
4475 struct drm_i915_private *dev_priv = dev->dev_private;
4476 struct intel_crtc *pipe_B_crtc =
4477 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4478
4479 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4480 pipe_name(pipe), pipe_config->fdi_lanes);
4481 if (pipe_config->fdi_lanes > 4) {
4482 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4483 pipe_name(pipe), pipe_config->fdi_lanes);
4484 return false;
4485 }
4486
Paulo Zanonibafb6552013-11-02 21:07:44 -07004487 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004488 if (pipe_config->fdi_lanes > 2) {
4489 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4490 pipe_config->fdi_lanes);
4491 return false;
4492 } else {
4493 return true;
4494 }
4495 }
4496
4497 if (INTEL_INFO(dev)->num_pipes == 2)
4498 return true;
4499
4500 /* Ivybridge 3 pipe is really complicated */
4501 switch (pipe) {
4502 case PIPE_A:
4503 return true;
4504 case PIPE_B:
4505 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4506 pipe_config->fdi_lanes > 2) {
4507 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4508 pipe_name(pipe), pipe_config->fdi_lanes);
4509 return false;
4510 }
4511 return true;
4512 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004513 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004514 pipe_B_crtc->config.fdi_lanes <= 2) {
4515 if (pipe_config->fdi_lanes > 2) {
4516 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4517 pipe_name(pipe), pipe_config->fdi_lanes);
4518 return false;
4519 }
4520 } else {
4521 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4522 return false;
4523 }
4524 return true;
4525 default:
4526 BUG();
4527 }
4528}
4529
Daniel Vettere29c22c2013-02-21 00:00:16 +01004530#define RETRY 1
4531static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4532 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004533{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004534 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004535 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004536 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004537 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004538
Daniel Vettere29c22c2013-02-21 00:00:16 +01004539retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004540 /* FDI is a binary signal running at ~2.7GHz, encoding
4541 * each output octet as 10 bits. The actual frequency
4542 * is stored as a divider into a 100MHz clock, and the
4543 * mode pixel clock is stored in units of 1KHz.
4544 * Hence the bw of each lane in terms of the mode signal
4545 * is:
4546 */
4547 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4548
Damien Lespiau241bfc32013-09-25 16:45:37 +01004549 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004550
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004551 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004552 pipe_config->pipe_bpp);
4553
4554 pipe_config->fdi_lanes = lane;
4555
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004556 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004557 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004558
Daniel Vettere29c22c2013-02-21 00:00:16 +01004559 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4560 intel_crtc->pipe, pipe_config);
4561 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4562 pipe_config->pipe_bpp -= 2*3;
4563 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4564 pipe_config->pipe_bpp);
4565 needs_recompute = true;
4566 pipe_config->bw_constrained = true;
4567
4568 goto retry;
4569 }
4570
4571 if (needs_recompute)
4572 return RETRY;
4573
4574 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004575}
4576
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004577static void hsw_compute_ips_config(struct intel_crtc *crtc,
4578 struct intel_crtc_config *pipe_config)
4579{
Jani Nikulad330a952014-01-21 11:24:25 +02004580 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004581 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004582 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004583}
4584
Daniel Vettera43f6e02013-06-07 23:10:32 +02004585static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004586 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004587{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004588 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004589 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004590
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004591 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004592 if (INTEL_INFO(dev)->gen < 4) {
4593 struct drm_i915_private *dev_priv = dev->dev_private;
4594 int clock_limit =
4595 dev_priv->display.get_display_clock_speed(dev);
4596
4597 /*
4598 * Enable pixel doubling when the dot clock
4599 * is > 90% of the (display) core speed.
4600 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004601 * GDG double wide on either pipe,
4602 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004603 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004604 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004605 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004606 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004607 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004608 }
4609
Damien Lespiau241bfc32013-09-25 16:45:37 +01004610 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004611 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004612 }
Chris Wilson89749352010-09-12 18:25:19 +01004613
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004614 /*
4615 * Pipe horizontal size must be even in:
4616 * - DVO ganged mode
4617 * - LVDS dual channel mode
4618 * - Double wide pipe
4619 */
4620 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4621 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4622 pipe_config->pipe_src_w &= ~1;
4623
Damien Lespiau8693a822013-05-03 18:48:11 +01004624 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4625 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004626 */
4627 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4628 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004629 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004630
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004631 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004632 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004633 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004634 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4635 * for lvds. */
4636 pipe_config->pipe_bpp = 8*3;
4637 }
4638
Damien Lespiauf5adf942013-06-24 18:29:34 +01004639 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004640 hsw_compute_ips_config(crtc, pipe_config);
4641
4642 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4643 * clock survives for now. */
4644 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4645 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004646
Daniel Vetter877d48d2013-04-19 11:24:43 +02004647 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004648 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004649
Daniel Vettere29c22c2013-02-21 00:00:16 +01004650 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004651}
4652
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004653static int valleyview_get_display_clock_speed(struct drm_device *dev)
4654{
4655 return 400000; /* FIXME */
4656}
4657
Jesse Barnese70236a2009-09-21 10:42:27 -07004658static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004659{
Jesse Barnese70236a2009-09-21 10:42:27 -07004660 return 400000;
4661}
Jesse Barnes79e53942008-11-07 14:24:08 -08004662
Jesse Barnese70236a2009-09-21 10:42:27 -07004663static int i915_get_display_clock_speed(struct drm_device *dev)
4664{
4665 return 333000;
4666}
Jesse Barnes79e53942008-11-07 14:24:08 -08004667
Jesse Barnese70236a2009-09-21 10:42:27 -07004668static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4669{
4670 return 200000;
4671}
Jesse Barnes79e53942008-11-07 14:24:08 -08004672
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004673static int pnv_get_display_clock_speed(struct drm_device *dev)
4674{
4675 u16 gcfgc = 0;
4676
4677 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4678
4679 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4680 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4681 return 267000;
4682 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4683 return 333000;
4684 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4685 return 444000;
4686 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4687 return 200000;
4688 default:
4689 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4690 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4691 return 133000;
4692 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4693 return 167000;
4694 }
4695}
4696
Jesse Barnese70236a2009-09-21 10:42:27 -07004697static int i915gm_get_display_clock_speed(struct drm_device *dev)
4698{
4699 u16 gcfgc = 0;
4700
4701 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4702
4703 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004704 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004705 else {
4706 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4707 case GC_DISPLAY_CLOCK_333_MHZ:
4708 return 333000;
4709 default:
4710 case GC_DISPLAY_CLOCK_190_200_MHZ:
4711 return 190000;
4712 }
4713 }
4714}
Jesse Barnes79e53942008-11-07 14:24:08 -08004715
Jesse Barnese70236a2009-09-21 10:42:27 -07004716static int i865_get_display_clock_speed(struct drm_device *dev)
4717{
4718 return 266000;
4719}
4720
4721static int i855_get_display_clock_speed(struct drm_device *dev)
4722{
4723 u16 hpllcc = 0;
4724 /* Assume that the hardware is in the high speed state. This
4725 * should be the default.
4726 */
4727 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4728 case GC_CLOCK_133_200:
4729 case GC_CLOCK_100_200:
4730 return 200000;
4731 case GC_CLOCK_166_250:
4732 return 250000;
4733 case GC_CLOCK_100_133:
4734 return 133000;
4735 }
4736
4737 /* Shouldn't happen */
4738 return 0;
4739}
4740
4741static int i830_get_display_clock_speed(struct drm_device *dev)
4742{
4743 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004744}
4745
Zhenyu Wang2c072452009-06-05 15:38:42 +08004746static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004747intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004748{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004749 while (*num > DATA_LINK_M_N_MASK ||
4750 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004751 *num >>= 1;
4752 *den >>= 1;
4753 }
4754}
4755
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004756static void compute_m_n(unsigned int m, unsigned int n,
4757 uint32_t *ret_m, uint32_t *ret_n)
4758{
4759 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4760 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4761 intel_reduce_m_n_ratio(ret_m, ret_n);
4762}
4763
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004764void
4765intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4766 int pixel_clock, int link_clock,
4767 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004768{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004769 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004770
4771 compute_m_n(bits_per_pixel * pixel_clock,
4772 link_clock * nlanes * 8,
4773 &m_n->gmch_m, &m_n->gmch_n);
4774
4775 compute_m_n(pixel_clock, link_clock,
4776 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004777}
4778
Chris Wilsona7615032011-01-12 17:04:08 +00004779static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4780{
Jani Nikulad330a952014-01-21 11:24:25 +02004781 if (i915.panel_use_ssc >= 0)
4782 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004783 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004784 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004785}
4786
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004787static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4788{
4789 struct drm_device *dev = crtc->dev;
4790 struct drm_i915_private *dev_priv = dev->dev_private;
4791 int refclk;
4792
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004793 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004794 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004795 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004796 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004797 refclk = dev_priv->vbt.lvds_ssc_freq;
4798 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004799 } else if (!IS_GEN2(dev)) {
4800 refclk = 96000;
4801 } else {
4802 refclk = 48000;
4803 }
4804
4805 return refclk;
4806}
4807
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004808static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004809{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004810 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004811}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004812
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004813static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4814{
4815 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004816}
4817
Daniel Vetterf47709a2013-03-28 10:42:02 +01004818static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004819 intel_clock_t *reduced_clock)
4820{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004821 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004822 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004823 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004824 u32 fp, fp2 = 0;
4825
4826 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004827 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004828 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004829 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004830 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004831 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004832 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004833 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004834 }
4835
4836 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004837 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004838
Daniel Vetterf47709a2013-03-28 10:42:02 +01004839 crtc->lowfreq_avail = false;
4840 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02004841 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08004842 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004843 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004844 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004845 } else {
4846 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004847 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004848 }
4849}
4850
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004851static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4852 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004853{
4854 u32 reg_val;
4855
4856 /*
4857 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4858 * and set it to a reasonable value instead.
4859 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004860 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004861 reg_val &= 0xffffff00;
4862 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004863 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004864
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004865 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004866 reg_val &= 0x8cffffff;
4867 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004868 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004869
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004870 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004871 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004872 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004873
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004874 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004875 reg_val &= 0x00ffffff;
4876 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004877 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004878}
4879
Daniel Vetterb5518422013-05-03 11:49:48 +02004880static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4881 struct intel_link_m_n *m_n)
4882{
4883 struct drm_device *dev = crtc->base.dev;
4884 struct drm_i915_private *dev_priv = dev->dev_private;
4885 int pipe = crtc->pipe;
4886
Daniel Vettere3b95f12013-05-03 11:49:49 +02004887 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4888 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4889 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4890 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004891}
4892
4893static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4894 struct intel_link_m_n *m_n)
4895{
4896 struct drm_device *dev = crtc->base.dev;
4897 struct drm_i915_private *dev_priv = dev->dev_private;
4898 int pipe = crtc->pipe;
4899 enum transcoder transcoder = crtc->config.cpu_transcoder;
4900
4901 if (INTEL_INFO(dev)->gen >= 5) {
4902 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4903 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4904 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4905 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4906 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004907 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4908 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4909 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4910 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004911 }
4912}
4913
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004914static void intel_dp_set_m_n(struct intel_crtc *crtc)
4915{
4916 if (crtc->config.has_pch_encoder)
4917 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4918 else
4919 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4920}
4921
Daniel Vetterf47709a2013-03-28 10:42:02 +01004922static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004923{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004924 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004926 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004927 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004928 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004929 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004930
Daniel Vetter09153002012-12-12 14:06:44 +01004931 mutex_lock(&dev_priv->dpio_lock);
4932
Daniel Vetterf47709a2013-03-28 10:42:02 +01004933 bestn = crtc->config.dpll.n;
4934 bestm1 = crtc->config.dpll.m1;
4935 bestm2 = crtc->config.dpll.m2;
4936 bestp1 = crtc->config.dpll.p1;
4937 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004938
Jesse Barnes89b667f2013-04-18 14:51:36 -07004939 /* See eDP HDMI DPIO driver vbios notes doc */
4940
4941 /* PLL B needs special handling */
4942 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004943 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004944
4945 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004946 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004947
4948 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004949 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004950 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004952
4953 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004954 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004955
4956 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004957 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4958 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4959 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004960 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004961
4962 /*
4963 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4964 * but we don't support that).
4965 * Note: don't use the DAC post divider as it seems unstable.
4966 */
4967 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004969
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004970 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004972
Jesse Barnes89b667f2013-04-18 14:51:36 -07004973 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004974 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004975 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004976 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004978 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004979 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004981 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004982
Jesse Barnes89b667f2013-04-18 14:51:36 -07004983 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4984 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4985 /* Use SSC source */
4986 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004988 0x0df40000);
4989 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004991 0x0df70000);
4992 } else { /* HDMI or VGA */
4993 /* Use bend source */
4994 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004995 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004996 0x0df70000);
4997 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004998 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004999 0x0df40000);
5000 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005001
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005002 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005003 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5004 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5005 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5006 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005007 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005008
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005009 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005010
Imre Deake5cbfbf2014-01-09 17:08:16 +02005011 /*
5012 * Enable DPIO clock input. We should never disable the reference
5013 * clock for pipe B, since VGA hotplug / manual detection depends
5014 * on it.
5015 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005016 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5017 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005018 /* We should never disable this, set it here for state tracking */
5019 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005020 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005021 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005022 crtc->config.dpll_hw_state.dpll = dpll;
5023
Daniel Vetteref1b4602013-06-01 17:17:04 +02005024 dpll_md = (crtc->config.pixel_multiplier - 1)
5025 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005026 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5027
Daniel Vetterf47709a2013-03-28 10:42:02 +01005028 if (crtc->config.has_dp_encoder)
5029 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305030
Daniel Vetter09153002012-12-12 14:06:44 +01005031 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005032}
5033
Daniel Vetterf47709a2013-03-28 10:42:02 +01005034static void i9xx_update_pll(struct intel_crtc *crtc,
5035 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005036 int num_connectors)
5037{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005038 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005039 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005040 u32 dpll;
5041 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005042 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005043
Daniel Vetterf47709a2013-03-28 10:42:02 +01005044 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305045
Daniel Vetterf47709a2013-03-28 10:42:02 +01005046 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5047 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005048
5049 dpll = DPLL_VGA_MODE_DIS;
5050
Daniel Vetterf47709a2013-03-28 10:42:02 +01005051 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005052 dpll |= DPLLB_MODE_LVDS;
5053 else
5054 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005055
Daniel Vetteref1b4602013-06-01 17:17:04 +02005056 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005057 dpll |= (crtc->config.pixel_multiplier - 1)
5058 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005059 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005060
5061 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005062 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005063
Daniel Vetterf47709a2013-03-28 10:42:02 +01005064 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005065 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005066
5067 /* compute bitmask from p1 value */
5068 if (IS_PINEVIEW(dev))
5069 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5070 else {
5071 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5072 if (IS_G4X(dev) && reduced_clock)
5073 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5074 }
5075 switch (clock->p2) {
5076 case 5:
5077 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5078 break;
5079 case 7:
5080 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5081 break;
5082 case 10:
5083 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5084 break;
5085 case 14:
5086 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5087 break;
5088 }
5089 if (INTEL_INFO(dev)->gen >= 4)
5090 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5091
Daniel Vetter09ede542013-04-30 14:01:45 +02005092 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005093 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005094 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005095 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5096 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5097 else
5098 dpll |= PLL_REF_INPUT_DREFCLK;
5099
5100 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005101 crtc->config.dpll_hw_state.dpll = dpll;
5102
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005103 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005104 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5105 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005106 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005107 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005108
5109 if (crtc->config.has_dp_encoder)
5110 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005111}
5112
Daniel Vetterf47709a2013-03-28 10:42:02 +01005113static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005114 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005115 int num_connectors)
5116{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005117 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005118 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005119 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005120 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005121
Daniel Vetterf47709a2013-03-28 10:42:02 +01005122 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305123
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005124 dpll = DPLL_VGA_MODE_DIS;
5125
Daniel Vetterf47709a2013-03-28 10:42:02 +01005126 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005127 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5128 } else {
5129 if (clock->p1 == 2)
5130 dpll |= PLL_P1_DIVIDE_BY_TWO;
5131 else
5132 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5133 if (clock->p2 == 4)
5134 dpll |= PLL_P2_DIVIDE_BY_4;
5135 }
5136
Daniel Vetter4a33e482013-07-06 12:52:05 +02005137 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5138 dpll |= DPLL_DVO_2X_MODE;
5139
Daniel Vetterf47709a2013-03-28 10:42:02 +01005140 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005141 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5142 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5143 else
5144 dpll |= PLL_REF_INPUT_DREFCLK;
5145
5146 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005147 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005148}
5149
Daniel Vetter8a654f32013-06-01 17:16:22 +02005150static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005151{
5152 struct drm_device *dev = intel_crtc->base.dev;
5153 struct drm_i915_private *dev_priv = dev->dev_private;
5154 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005155 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005156 struct drm_display_mode *adjusted_mode =
5157 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005158 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5159
5160 /* We need to be careful not to changed the adjusted mode, for otherwise
5161 * the hw state checker will get angry at the mismatch. */
5162 crtc_vtotal = adjusted_mode->crtc_vtotal;
5163 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005164
5165 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5166 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005167 crtc_vtotal -= 1;
5168 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005169 vsyncshift = adjusted_mode->crtc_hsync_start
5170 - adjusted_mode->crtc_htotal / 2;
5171 } else {
5172 vsyncshift = 0;
5173 }
5174
5175 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005176 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005177
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005178 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005179 (adjusted_mode->crtc_hdisplay - 1) |
5180 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005181 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005182 (adjusted_mode->crtc_hblank_start - 1) |
5183 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005184 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005185 (adjusted_mode->crtc_hsync_start - 1) |
5186 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5187
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005188 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005189 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005190 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005191 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005192 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005193 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005194 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005195 (adjusted_mode->crtc_vsync_start - 1) |
5196 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5197
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005198 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5199 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5200 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5201 * bits. */
5202 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5203 (pipe == PIPE_B || pipe == PIPE_C))
5204 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5205
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005206 /* pipesrc controls the size that is scaled from, which should
5207 * always be the user's requested size.
5208 */
5209 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005210 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5211 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005212}
5213
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005214static void intel_get_pipe_timings(struct intel_crtc *crtc,
5215 struct intel_crtc_config *pipe_config)
5216{
5217 struct drm_device *dev = crtc->base.dev;
5218 struct drm_i915_private *dev_priv = dev->dev_private;
5219 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5220 uint32_t tmp;
5221
5222 tmp = I915_READ(HTOTAL(cpu_transcoder));
5223 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5224 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5225 tmp = I915_READ(HBLANK(cpu_transcoder));
5226 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5227 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5228 tmp = I915_READ(HSYNC(cpu_transcoder));
5229 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5230 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5231
5232 tmp = I915_READ(VTOTAL(cpu_transcoder));
5233 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5234 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5235 tmp = I915_READ(VBLANK(cpu_transcoder));
5236 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5237 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5238 tmp = I915_READ(VSYNC(cpu_transcoder));
5239 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5240 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5241
5242 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5243 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5244 pipe_config->adjusted_mode.crtc_vtotal += 1;
5245 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5246 }
5247
5248 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005249 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5250 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5251
5252 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5253 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005254}
5255
Jesse Barnesbabea612013-06-26 18:57:38 +03005256static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5257 struct intel_crtc_config *pipe_config)
5258{
5259 struct drm_crtc *crtc = &intel_crtc->base;
5260
5261 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5262 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5263 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5264 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5265
5266 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5267 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5268 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5269 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5270
5271 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5272
Damien Lespiau241bfc32013-09-25 16:45:37 +01005273 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005274 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5275}
5276
Daniel Vetter84b046f2013-02-19 18:48:54 +01005277static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5278{
5279 struct drm_device *dev = intel_crtc->base.dev;
5280 struct drm_i915_private *dev_priv = dev->dev_private;
5281 uint32_t pipeconf;
5282
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005283 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005284
Daniel Vetter67c72a12013-09-24 11:46:14 +02005285 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5286 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5287 pipeconf |= PIPECONF_ENABLE;
5288
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005289 if (intel_crtc->config.double_wide)
5290 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005291
Daniel Vetterff9ce462013-04-24 14:57:17 +02005292 /* only g4x and later have fancy bpc/dither controls */
5293 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005294 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5295 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5296 pipeconf |= PIPECONF_DITHER_EN |
5297 PIPECONF_DITHER_TYPE_SP;
5298
5299 switch (intel_crtc->config.pipe_bpp) {
5300 case 18:
5301 pipeconf |= PIPECONF_6BPC;
5302 break;
5303 case 24:
5304 pipeconf |= PIPECONF_8BPC;
5305 break;
5306 case 30:
5307 pipeconf |= PIPECONF_10BPC;
5308 break;
5309 default:
5310 /* Case prevented by intel_choose_pipe_bpp_dither. */
5311 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005312 }
5313 }
5314
5315 if (HAS_PIPE_CXSR(dev)) {
5316 if (intel_crtc->lowfreq_avail) {
5317 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5318 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5319 } else {
5320 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005321 }
5322 }
5323
Daniel Vetter84b046f2013-02-19 18:48:54 +01005324 if (!IS_GEN2(dev) &&
5325 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5326 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5327 else
5328 pipeconf |= PIPECONF_PROGRESSIVE;
5329
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005330 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5331 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005332
Daniel Vetter84b046f2013-02-19 18:48:54 +01005333 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5334 POSTING_READ(PIPECONF(intel_crtc->pipe));
5335}
5336
Eric Anholtf564048e2011-03-30 13:01:02 -07005337static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005338 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005339 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005340{
5341 struct drm_device *dev = crtc->dev;
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5344 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005345 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005346 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005347 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005348 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005349 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005350 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005351 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005352 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005353 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005354
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005355 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005356 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005357 case INTEL_OUTPUT_LVDS:
5358 is_lvds = true;
5359 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005360 case INTEL_OUTPUT_DSI:
5361 is_dsi = true;
5362 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005363 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005364
Eric Anholtc751ce42010-03-25 11:48:48 -07005365 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005366 }
5367
Jani Nikulaf2335332013-09-13 11:03:09 +03005368 if (is_dsi)
5369 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005370
Jani Nikulaf2335332013-09-13 11:03:09 +03005371 if (!intel_crtc->config.clock_set) {
5372 refclk = i9xx_get_refclk(crtc, num_connectors);
5373
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005374 /*
5375 * Returns a set of divisors for the desired target clock with
5376 * the given refclk, or FALSE. The returned values represent
5377 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5378 * 2) / p1 / p2.
5379 */
5380 limit = intel_limit(crtc, refclk);
5381 ok = dev_priv->display.find_dpll(limit, crtc,
5382 intel_crtc->config.port_clock,
5383 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005384 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005385 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5386 return -EINVAL;
5387 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005388
Jani Nikulaf2335332013-09-13 11:03:09 +03005389 if (is_lvds && dev_priv->lvds_downclock_avail) {
5390 /*
5391 * Ensure we match the reduced clock's P to the target
5392 * clock. If the clocks don't match, we can't switch
5393 * the display clock by using the FP0/FP1. In such case
5394 * we will disable the LVDS downclock feature.
5395 */
5396 has_reduced_clock =
5397 dev_priv->display.find_dpll(limit, crtc,
5398 dev_priv->lvds_downclock,
5399 refclk, &clock,
5400 &reduced_clock);
5401 }
5402 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005403 intel_crtc->config.dpll.n = clock.n;
5404 intel_crtc->config.dpll.m1 = clock.m1;
5405 intel_crtc->config.dpll.m2 = clock.m2;
5406 intel_crtc->config.dpll.p1 = clock.p1;
5407 intel_crtc->config.dpll.p2 = clock.p2;
5408 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005409
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005410 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005411 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305412 has_reduced_clock ? &reduced_clock : NULL,
5413 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005414 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005415 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005416 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005417 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005418 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005419 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005420 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005421
Jani Nikulaf2335332013-09-13 11:03:09 +03005422skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005423 /* Set up the display plane register */
5424 dspcntr = DISPPLANE_GAMMA_ENABLE;
5425
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005426 if (!IS_VALLEYVIEW(dev)) {
5427 if (pipe == 0)
5428 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5429 else
5430 dspcntr |= DISPPLANE_SEL_PIPE_B;
5431 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005432
Daniel Vetter8a654f32013-06-01 17:16:22 +02005433 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005434
5435 /* pipesrc and dspsize control the size that is scaled from,
5436 * which should always be the user's requested size.
5437 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005438 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005439 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5440 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005441 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005442
Daniel Vetter84b046f2013-02-19 18:48:54 +01005443 i9xx_set_pipeconf(intel_crtc);
5444
Eric Anholtf564048e2011-03-30 13:01:02 -07005445 I915_WRITE(DSPCNTR(plane), dspcntr);
5446 POSTING_READ(DSPCNTR(plane));
5447
Daniel Vetter94352cf2012-07-05 22:51:56 +02005448 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005449
Eric Anholtf564048e2011-03-30 13:01:02 -07005450 return ret;
5451}
5452
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005453static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5454 struct intel_crtc_config *pipe_config)
5455{
5456 struct drm_device *dev = crtc->base.dev;
5457 struct drm_i915_private *dev_priv = dev->dev_private;
5458 uint32_t tmp;
5459
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005460 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5461 return;
5462
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005463 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005464 if (!(tmp & PFIT_ENABLE))
5465 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005466
Daniel Vetter06922822013-07-11 13:35:40 +02005467 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005468 if (INTEL_INFO(dev)->gen < 4) {
5469 if (crtc->pipe != PIPE_B)
5470 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005471 } else {
5472 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5473 return;
5474 }
5475
Daniel Vetter06922822013-07-11 13:35:40 +02005476 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005477 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5478 if (INTEL_INFO(dev)->gen < 5)
5479 pipe_config->gmch_pfit.lvds_border_bits =
5480 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5481}
5482
Jesse Barnesacbec812013-09-20 11:29:32 -07005483static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5484 struct intel_crtc_config *pipe_config)
5485{
5486 struct drm_device *dev = crtc->base.dev;
5487 struct drm_i915_private *dev_priv = dev->dev_private;
5488 int pipe = pipe_config->cpu_transcoder;
5489 intel_clock_t clock;
5490 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005491 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005492
5493 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005494 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005495 mutex_unlock(&dev_priv->dpio_lock);
5496
5497 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5498 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5499 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5500 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5501 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5502
Ville Syrjäläf6466282013-10-14 14:50:31 +03005503 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005504
Ville Syrjäläf6466282013-10-14 14:50:31 +03005505 /* clock.dot is the fast clock */
5506 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005507}
5508
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005509static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5510 struct intel_crtc_config *pipe_config)
5511{
5512 struct drm_device *dev = crtc->base.dev;
5513 struct drm_i915_private *dev_priv = dev->dev_private;
5514 uint32_t tmp;
5515
Daniel Vettere143a212013-07-04 12:01:15 +02005516 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005517 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005518
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005519 tmp = I915_READ(PIPECONF(crtc->pipe));
5520 if (!(tmp & PIPECONF_ENABLE))
5521 return false;
5522
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005523 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5524 switch (tmp & PIPECONF_BPC_MASK) {
5525 case PIPECONF_6BPC:
5526 pipe_config->pipe_bpp = 18;
5527 break;
5528 case PIPECONF_8BPC:
5529 pipe_config->pipe_bpp = 24;
5530 break;
5531 case PIPECONF_10BPC:
5532 pipe_config->pipe_bpp = 30;
5533 break;
5534 default:
5535 break;
5536 }
5537 }
5538
Ville Syrjälä282740f2013-09-04 18:30:03 +03005539 if (INTEL_INFO(dev)->gen < 4)
5540 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5541
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005542 intel_get_pipe_timings(crtc, pipe_config);
5543
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005544 i9xx_get_pfit_config(crtc, pipe_config);
5545
Daniel Vetter6c49f242013-06-06 12:45:25 +02005546 if (INTEL_INFO(dev)->gen >= 4) {
5547 tmp = I915_READ(DPLL_MD(crtc->pipe));
5548 pipe_config->pixel_multiplier =
5549 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5550 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005551 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005552 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5553 tmp = I915_READ(DPLL(crtc->pipe));
5554 pipe_config->pixel_multiplier =
5555 ((tmp & SDVO_MULTIPLIER_MASK)
5556 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5557 } else {
5558 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5559 * port and will be fixed up in the encoder->get_config
5560 * function. */
5561 pipe_config->pixel_multiplier = 1;
5562 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005563 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5564 if (!IS_VALLEYVIEW(dev)) {
5565 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5566 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005567 } else {
5568 /* Mask out read-only status bits. */
5569 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5570 DPLL_PORTC_READY_MASK |
5571 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005572 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005573
Jesse Barnesacbec812013-09-20 11:29:32 -07005574 if (IS_VALLEYVIEW(dev))
5575 vlv_crtc_clock_get(crtc, pipe_config);
5576 else
5577 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005578
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005579 return true;
5580}
5581
Paulo Zanonidde86e22012-12-01 12:04:25 -02005582static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005583{
5584 struct drm_i915_private *dev_priv = dev->dev_private;
5585 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005586 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005587 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005588 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005589 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005590 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005591 bool has_ck505 = false;
5592 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005593
5594 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005595 list_for_each_entry(encoder, &mode_config->encoder_list,
5596 base.head) {
5597 switch (encoder->type) {
5598 case INTEL_OUTPUT_LVDS:
5599 has_panel = true;
5600 has_lvds = true;
5601 break;
5602 case INTEL_OUTPUT_EDP:
5603 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005604 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005605 has_cpu_edp = true;
5606 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005607 }
5608 }
5609
Keith Packard99eb6a02011-09-26 14:29:12 -07005610 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005611 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005612 can_ssc = has_ck505;
5613 } else {
5614 has_ck505 = false;
5615 can_ssc = true;
5616 }
5617
Imre Deak2de69052013-05-08 13:14:04 +03005618 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5619 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005620
5621 /* Ironlake: try to setup display ref clock before DPLL
5622 * enabling. This is only under driver's control after
5623 * PCH B stepping, previous chipset stepping should be
5624 * ignoring this setting.
5625 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005626 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005627
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005628 /* As we must carefully and slowly disable/enable each source in turn,
5629 * compute the final state we want first and check if we need to
5630 * make any changes at all.
5631 */
5632 final = val;
5633 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005634 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005635 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005636 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005637 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5638
5639 final &= ~DREF_SSC_SOURCE_MASK;
5640 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5641 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005642
Keith Packard199e5d72011-09-22 12:01:57 -07005643 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005644 final |= DREF_SSC_SOURCE_ENABLE;
5645
5646 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5647 final |= DREF_SSC1_ENABLE;
5648
5649 if (has_cpu_edp) {
5650 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5651 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5652 else
5653 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5654 } else
5655 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5656 } else {
5657 final |= DREF_SSC_SOURCE_DISABLE;
5658 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5659 }
5660
5661 if (final == val)
5662 return;
5663
5664 /* Always enable nonspread source */
5665 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5666
5667 if (has_ck505)
5668 val |= DREF_NONSPREAD_CK505_ENABLE;
5669 else
5670 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5671
5672 if (has_panel) {
5673 val &= ~DREF_SSC_SOURCE_MASK;
5674 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005675
Keith Packard199e5d72011-09-22 12:01:57 -07005676 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005677 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005678 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005679 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005680 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005681 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005682
5683 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005684 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005685 POSTING_READ(PCH_DREF_CONTROL);
5686 udelay(200);
5687
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005688 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005689
5690 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005691 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005692 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005693 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005694 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005695 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005696 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005697 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005698 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005699 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005700
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005701 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005702 POSTING_READ(PCH_DREF_CONTROL);
5703 udelay(200);
5704 } else {
5705 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5706
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005707 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005708
5709 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005710 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005711
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005712 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005713 POSTING_READ(PCH_DREF_CONTROL);
5714 udelay(200);
5715
5716 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005717 val &= ~DREF_SSC_SOURCE_MASK;
5718 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005719
5720 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005721 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005722
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005723 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005724 POSTING_READ(PCH_DREF_CONTROL);
5725 udelay(200);
5726 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005727
5728 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005729}
5730
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005731static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005732{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005733 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005734
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005735 tmp = I915_READ(SOUTH_CHICKEN2);
5736 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5737 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005738
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005739 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5740 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5741 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005742
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005743 tmp = I915_READ(SOUTH_CHICKEN2);
5744 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5745 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005746
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005747 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5748 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5749 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005750}
5751
5752/* WaMPhyProgramming:hsw */
5753static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5754{
5755 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005756
5757 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5758 tmp &= ~(0xFF << 24);
5759 tmp |= (0x12 << 24);
5760 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5761
Paulo Zanonidde86e22012-12-01 12:04:25 -02005762 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5763 tmp |= (1 << 11);
5764 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5765
5766 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5767 tmp |= (1 << 11);
5768 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5769
Paulo Zanonidde86e22012-12-01 12:04:25 -02005770 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5771 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5772 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5773
5774 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5775 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5776 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5777
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005778 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5779 tmp &= ~(7 << 13);
5780 tmp |= (5 << 13);
5781 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005782
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005783 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5784 tmp &= ~(7 << 13);
5785 tmp |= (5 << 13);
5786 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005787
5788 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5789 tmp &= ~0xFF;
5790 tmp |= 0x1C;
5791 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5792
5793 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5794 tmp &= ~0xFF;
5795 tmp |= 0x1C;
5796 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5797
5798 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5799 tmp &= ~(0xFF << 16);
5800 tmp |= (0x1C << 16);
5801 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5802
5803 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5804 tmp &= ~(0xFF << 16);
5805 tmp |= (0x1C << 16);
5806 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5807
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005808 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5809 tmp |= (1 << 27);
5810 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005811
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005812 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5813 tmp |= (1 << 27);
5814 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005815
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005816 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5817 tmp &= ~(0xF << 28);
5818 tmp |= (4 << 28);
5819 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005820
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005821 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5822 tmp &= ~(0xF << 28);
5823 tmp |= (4 << 28);
5824 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005825}
5826
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005827/* Implements 3 different sequences from BSpec chapter "Display iCLK
5828 * Programming" based on the parameters passed:
5829 * - Sequence to enable CLKOUT_DP
5830 * - Sequence to enable CLKOUT_DP without spread
5831 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5832 */
5833static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5834 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005835{
5836 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005837 uint32_t reg, tmp;
5838
5839 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5840 with_spread = true;
5841 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5842 with_fdi, "LP PCH doesn't have FDI\n"))
5843 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005844
5845 mutex_lock(&dev_priv->dpio_lock);
5846
5847 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5848 tmp &= ~SBI_SSCCTL_DISABLE;
5849 tmp |= SBI_SSCCTL_PATHALT;
5850 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5851
5852 udelay(24);
5853
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005854 if (with_spread) {
5855 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5856 tmp &= ~SBI_SSCCTL_PATHALT;
5857 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005858
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005859 if (with_fdi) {
5860 lpt_reset_fdi_mphy(dev_priv);
5861 lpt_program_fdi_mphy(dev_priv);
5862 }
5863 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005864
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005865 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5866 SBI_GEN0 : SBI_DBUFF0;
5867 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5868 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5869 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005870
5871 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005872}
5873
Paulo Zanoni47701c32013-07-23 11:19:25 -03005874/* Sequence to disable CLKOUT_DP */
5875static void lpt_disable_clkout_dp(struct drm_device *dev)
5876{
5877 struct drm_i915_private *dev_priv = dev->dev_private;
5878 uint32_t reg, tmp;
5879
5880 mutex_lock(&dev_priv->dpio_lock);
5881
5882 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5883 SBI_GEN0 : SBI_DBUFF0;
5884 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5885 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5886 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5887
5888 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5889 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5890 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5891 tmp |= SBI_SSCCTL_PATHALT;
5892 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5893 udelay(32);
5894 }
5895 tmp |= SBI_SSCCTL_DISABLE;
5896 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5897 }
5898
5899 mutex_unlock(&dev_priv->dpio_lock);
5900}
5901
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005902static void lpt_init_pch_refclk(struct drm_device *dev)
5903{
5904 struct drm_mode_config *mode_config = &dev->mode_config;
5905 struct intel_encoder *encoder;
5906 bool has_vga = false;
5907
5908 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5909 switch (encoder->type) {
5910 case INTEL_OUTPUT_ANALOG:
5911 has_vga = true;
5912 break;
5913 }
5914 }
5915
Paulo Zanoni47701c32013-07-23 11:19:25 -03005916 if (has_vga)
5917 lpt_enable_clkout_dp(dev, true, true);
5918 else
5919 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005920}
5921
Paulo Zanonidde86e22012-12-01 12:04:25 -02005922/*
5923 * Initialize reference clocks when the driver loads
5924 */
5925void intel_init_pch_refclk(struct drm_device *dev)
5926{
5927 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5928 ironlake_init_pch_refclk(dev);
5929 else if (HAS_PCH_LPT(dev))
5930 lpt_init_pch_refclk(dev);
5931}
5932
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005933static int ironlake_get_refclk(struct drm_crtc *crtc)
5934{
5935 struct drm_device *dev = crtc->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005938 int num_connectors = 0;
5939 bool is_lvds = false;
5940
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005941 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005942 switch (encoder->type) {
5943 case INTEL_OUTPUT_LVDS:
5944 is_lvds = true;
5945 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005946 }
5947 num_connectors++;
5948 }
5949
5950 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005951 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005952 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005953 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005954 }
5955
5956 return 120000;
5957}
5958
Daniel Vetter6ff93602013-04-19 11:24:36 +02005959static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005960{
5961 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5963 int pipe = intel_crtc->pipe;
5964 uint32_t val;
5965
Daniel Vetter78114072013-06-13 00:54:57 +02005966 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005967
Daniel Vetter965e0c42013-03-27 00:44:57 +01005968 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005969 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005970 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005971 break;
5972 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005973 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005974 break;
5975 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005976 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005977 break;
5978 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005979 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005980 break;
5981 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005982 /* Case prevented by intel_choose_pipe_bpp_dither. */
5983 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005984 }
5985
Daniel Vetterd8b32242013-04-25 17:54:44 +02005986 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005987 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5988
Daniel Vetter6ff93602013-04-19 11:24:36 +02005989 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005990 val |= PIPECONF_INTERLACED_ILK;
5991 else
5992 val |= PIPECONF_PROGRESSIVE;
5993
Daniel Vetter50f3b012013-03-27 00:44:56 +01005994 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005995 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005996
Paulo Zanonic8203562012-09-12 10:06:29 -03005997 I915_WRITE(PIPECONF(pipe), val);
5998 POSTING_READ(PIPECONF(pipe));
5999}
6000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006001/*
6002 * Set up the pipe CSC unit.
6003 *
6004 * Currently only full range RGB to limited range RGB conversion
6005 * is supported, but eventually this should handle various
6006 * RGB<->YCbCr scenarios as well.
6007 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006008static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006009{
6010 struct drm_device *dev = crtc->dev;
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6013 int pipe = intel_crtc->pipe;
6014 uint16_t coeff = 0x7800; /* 1.0 */
6015
6016 /*
6017 * TODO: Check what kind of values actually come out of the pipe
6018 * with these coeff/postoff values and adjust to get the best
6019 * accuracy. Perhaps we even need to take the bpc value into
6020 * consideration.
6021 */
6022
Daniel Vetter50f3b012013-03-27 00:44:56 +01006023 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006024 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6025
6026 /*
6027 * GY/GU and RY/RU should be the other way around according
6028 * to BSpec, but reality doesn't agree. Just set them up in
6029 * a way that results in the correct picture.
6030 */
6031 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6032 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6033
6034 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6035 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6036
6037 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6038 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6039
6040 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6041 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6042 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6043
6044 if (INTEL_INFO(dev)->gen > 6) {
6045 uint16_t postoff = 0;
6046
Daniel Vetter50f3b012013-03-27 00:44:56 +01006047 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006048 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006049
6050 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6051 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6052 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6053
6054 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6055 } else {
6056 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6057
Daniel Vetter50f3b012013-03-27 00:44:56 +01006058 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006059 mode |= CSC_BLACK_SCREEN_OFFSET;
6060
6061 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6062 }
6063}
6064
Daniel Vetter6ff93602013-04-19 11:24:36 +02006065static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006066{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006067 struct drm_device *dev = crtc->dev;
6068 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006070 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006071 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006072 uint32_t val;
6073
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006074 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006075
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006076 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006077 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6078
Daniel Vetter6ff93602013-04-19 11:24:36 +02006079 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006080 val |= PIPECONF_INTERLACED_ILK;
6081 else
6082 val |= PIPECONF_PROGRESSIVE;
6083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006084 I915_WRITE(PIPECONF(cpu_transcoder), val);
6085 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006086
6087 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6088 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006089
6090 if (IS_BROADWELL(dev)) {
6091 val = 0;
6092
6093 switch (intel_crtc->config.pipe_bpp) {
6094 case 18:
6095 val |= PIPEMISC_DITHER_6_BPC;
6096 break;
6097 case 24:
6098 val |= PIPEMISC_DITHER_8_BPC;
6099 break;
6100 case 30:
6101 val |= PIPEMISC_DITHER_10_BPC;
6102 break;
6103 case 36:
6104 val |= PIPEMISC_DITHER_12_BPC;
6105 break;
6106 default:
6107 /* Case prevented by pipe_config_set_bpp. */
6108 BUG();
6109 }
6110
6111 if (intel_crtc->config.dither)
6112 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6113
6114 I915_WRITE(PIPEMISC(pipe), val);
6115 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006116}
6117
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006118static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006119 intel_clock_t *clock,
6120 bool *has_reduced_clock,
6121 intel_clock_t *reduced_clock)
6122{
6123 struct drm_device *dev = crtc->dev;
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125 struct intel_encoder *intel_encoder;
6126 int refclk;
6127 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006128 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006129
6130 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6131 switch (intel_encoder->type) {
6132 case INTEL_OUTPUT_LVDS:
6133 is_lvds = true;
6134 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006135 }
6136 }
6137
6138 refclk = ironlake_get_refclk(crtc);
6139
6140 /*
6141 * Returns a set of divisors for the desired target clock with the given
6142 * refclk, or FALSE. The returned values represent the clock equation:
6143 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6144 */
6145 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006146 ret = dev_priv->display.find_dpll(limit, crtc,
6147 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006148 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006149 if (!ret)
6150 return false;
6151
6152 if (is_lvds && dev_priv->lvds_downclock_avail) {
6153 /*
6154 * Ensure we match the reduced clock's P to the target clock.
6155 * If the clocks don't match, we can't switch the display clock
6156 * by using the FP0/FP1. In such case we will disable the LVDS
6157 * downclock feature.
6158 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006159 *has_reduced_clock =
6160 dev_priv->display.find_dpll(limit, crtc,
6161 dev_priv->lvds_downclock,
6162 refclk, clock,
6163 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006164 }
6165
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006166 return true;
6167}
6168
Paulo Zanonid4b19312012-11-29 11:29:32 -02006169int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6170{
6171 /*
6172 * Account for spread spectrum to avoid
6173 * oversubscribing the link. Max center spread
6174 * is 2.5%; use 5% for safety's sake.
6175 */
6176 u32 bps = target_clock * bpp * 21 / 20;
6177 return bps / (link_bw * 8) + 1;
6178}
6179
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006180static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006181{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006182 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006183}
6184
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006185static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006186 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006187 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006188{
6189 struct drm_crtc *crtc = &intel_crtc->base;
6190 struct drm_device *dev = crtc->dev;
6191 struct drm_i915_private *dev_priv = dev->dev_private;
6192 struct intel_encoder *intel_encoder;
6193 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006194 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006195 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006196
6197 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6198 switch (intel_encoder->type) {
6199 case INTEL_OUTPUT_LVDS:
6200 is_lvds = true;
6201 break;
6202 case INTEL_OUTPUT_SDVO:
6203 case INTEL_OUTPUT_HDMI:
6204 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006205 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006206 }
6207
6208 num_connectors++;
6209 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006210
Chris Wilsonc1858122010-12-03 21:35:48 +00006211 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006212 factor = 21;
6213 if (is_lvds) {
6214 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006215 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006216 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006217 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006218 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006219 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006220
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006221 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006222 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006223
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006224 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6225 *fp2 |= FP_CB_TUNE;
6226
Chris Wilson5eddb702010-09-11 13:48:45 +01006227 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006228
Eric Anholta07d6782011-03-30 13:01:08 -07006229 if (is_lvds)
6230 dpll |= DPLLB_MODE_LVDS;
6231 else
6232 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006233
Daniel Vetteref1b4602013-06-01 17:17:04 +02006234 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6235 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006236
6237 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006238 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006239 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006240 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006241
Eric Anholta07d6782011-03-30 13:01:08 -07006242 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006243 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006244 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006245 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006246
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006247 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006248 case 5:
6249 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6250 break;
6251 case 7:
6252 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6253 break;
6254 case 10:
6255 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6256 break;
6257 case 14:
6258 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6259 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006260 }
6261
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006262 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006263 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006264 else
6265 dpll |= PLL_REF_INPUT_DREFCLK;
6266
Daniel Vetter959e16d2013-06-05 13:34:21 +02006267 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006268}
6269
Jesse Barnes79e53942008-11-07 14:24:08 -08006270static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006271 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006272 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006273{
6274 struct drm_device *dev = crtc->dev;
6275 struct drm_i915_private *dev_priv = dev->dev_private;
6276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6277 int pipe = intel_crtc->pipe;
6278 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006279 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006280 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006281 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006282 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006283 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006284 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006285 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006286 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006287
6288 for_each_encoder_on_crtc(dev, crtc, encoder) {
6289 switch (encoder->type) {
6290 case INTEL_OUTPUT_LVDS:
6291 is_lvds = true;
6292 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006293 }
6294
6295 num_connectors++;
6296 }
6297
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006298 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6299 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6300
Daniel Vetterff9a6752013-06-01 17:16:21 +02006301 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006302 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006303 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006304 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6305 return -EINVAL;
6306 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006307 /* Compat-code for transition, will disappear. */
6308 if (!intel_crtc->config.clock_set) {
6309 intel_crtc->config.dpll.n = clock.n;
6310 intel_crtc->config.dpll.m1 = clock.m1;
6311 intel_crtc->config.dpll.m2 = clock.m2;
6312 intel_crtc->config.dpll.p1 = clock.p1;
6313 intel_crtc->config.dpll.p2 = clock.p2;
6314 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006315
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006316 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006317 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006318 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006319 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006320 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006321
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006322 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006323 &fp, &reduced_clock,
6324 has_reduced_clock ? &fp2 : NULL);
6325
Daniel Vetter959e16d2013-06-05 13:34:21 +02006326 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006327 intel_crtc->config.dpll_hw_state.fp0 = fp;
6328 if (has_reduced_clock)
6329 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6330 else
6331 intel_crtc->config.dpll_hw_state.fp1 = fp;
6332
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006333 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006334 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006335 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6336 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006337 return -EINVAL;
6338 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006339 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006340 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006341
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006342 if (intel_crtc->config.has_dp_encoder)
6343 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006344
Jani Nikulad330a952014-01-21 11:24:25 +02006345 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006346 intel_crtc->lowfreq_avail = true;
6347 else
6348 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006349
Daniel Vetter8a654f32013-06-01 17:16:22 +02006350 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006351
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006352 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006353 intel_cpu_transcoder_set_m_n(intel_crtc,
6354 &intel_crtc->config.fdi_m_n);
6355 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006356
Daniel Vetter6ff93602013-04-19 11:24:36 +02006357 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006358
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006359 /* Set up the display plane register */
6360 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006361 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006362
Daniel Vetter94352cf2012-07-05 22:51:56 +02006363 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006364
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006365 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006366}
6367
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006368static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6369 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006370{
6371 struct drm_device *dev = crtc->base.dev;
6372 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006373 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006374
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006375 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6376 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6377 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6378 & ~TU_SIZE_MASK;
6379 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6380 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6381 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6382}
6383
6384static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6385 enum transcoder transcoder,
6386 struct intel_link_m_n *m_n)
6387{
6388 struct drm_device *dev = crtc->base.dev;
6389 struct drm_i915_private *dev_priv = dev->dev_private;
6390 enum pipe pipe = crtc->pipe;
6391
6392 if (INTEL_INFO(dev)->gen >= 5) {
6393 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6394 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6395 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6396 & ~TU_SIZE_MASK;
6397 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6398 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6399 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6400 } else {
6401 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6402 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6403 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6404 & ~TU_SIZE_MASK;
6405 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6406 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6407 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6408 }
6409}
6410
6411void intel_dp_get_m_n(struct intel_crtc *crtc,
6412 struct intel_crtc_config *pipe_config)
6413{
6414 if (crtc->config.has_pch_encoder)
6415 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6416 else
6417 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6418 &pipe_config->dp_m_n);
6419}
6420
Daniel Vetter72419202013-04-04 13:28:53 +02006421static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6422 struct intel_crtc_config *pipe_config)
6423{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006424 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6425 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006426}
6427
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006428static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6429 struct intel_crtc_config *pipe_config)
6430{
6431 struct drm_device *dev = crtc->base.dev;
6432 struct drm_i915_private *dev_priv = dev->dev_private;
6433 uint32_t tmp;
6434
6435 tmp = I915_READ(PF_CTL(crtc->pipe));
6436
6437 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006438 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006439 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6440 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006441
6442 /* We currently do not free assignements of panel fitters on
6443 * ivb/hsw (since we don't use the higher upscaling modes which
6444 * differentiates them) so just WARN about this case for now. */
6445 if (IS_GEN7(dev)) {
6446 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6447 PF_PIPE_SEL_IVB(crtc->pipe));
6448 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006449 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006450}
6451
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006452static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6453 struct intel_crtc_config *pipe_config)
6454{
6455 struct drm_device *dev = crtc->base.dev;
6456 struct drm_i915_private *dev_priv = dev->dev_private;
6457 uint32_t tmp;
6458
Daniel Vettere143a212013-07-04 12:01:15 +02006459 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006460 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006461
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006462 tmp = I915_READ(PIPECONF(crtc->pipe));
6463 if (!(tmp & PIPECONF_ENABLE))
6464 return false;
6465
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006466 switch (tmp & PIPECONF_BPC_MASK) {
6467 case PIPECONF_6BPC:
6468 pipe_config->pipe_bpp = 18;
6469 break;
6470 case PIPECONF_8BPC:
6471 pipe_config->pipe_bpp = 24;
6472 break;
6473 case PIPECONF_10BPC:
6474 pipe_config->pipe_bpp = 30;
6475 break;
6476 case PIPECONF_12BPC:
6477 pipe_config->pipe_bpp = 36;
6478 break;
6479 default:
6480 break;
6481 }
6482
Daniel Vetterab9412b2013-05-03 11:49:46 +02006483 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006484 struct intel_shared_dpll *pll;
6485
Daniel Vetter88adfff2013-03-28 10:42:01 +01006486 pipe_config->has_pch_encoder = true;
6487
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006488 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6489 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6490 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006491
6492 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006493
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006494 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006495 pipe_config->shared_dpll =
6496 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006497 } else {
6498 tmp = I915_READ(PCH_DPLL_SEL);
6499 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6500 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6501 else
6502 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6503 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006504
6505 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6506
6507 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6508 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006509
6510 tmp = pipe_config->dpll_hw_state.dpll;
6511 pipe_config->pixel_multiplier =
6512 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6513 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006514
6515 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006516 } else {
6517 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006518 }
6519
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006520 intel_get_pipe_timings(crtc, pipe_config);
6521
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006522 ironlake_get_pfit_config(crtc, pipe_config);
6523
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006524 return true;
6525}
6526
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006527static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6528{
6529 struct drm_device *dev = dev_priv->dev;
6530 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6531 struct intel_crtc *crtc;
6532 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006533 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006534
6535 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006536 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006537 pipe_name(crtc->pipe));
6538
6539 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6540 WARN(plls->spll_refcount, "SPLL enabled\n");
6541 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6542 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6543 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6544 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6545 "CPU PWM1 enabled\n");
6546 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6547 "CPU PWM2 enabled\n");
6548 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6549 "PCH PWM1 enabled\n");
6550 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6551 "Utility pin enabled\n");
6552 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6553
6554 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6555 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006556 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006557 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6558 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006559 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006560 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6561 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6562}
6563
6564/*
6565 * This function implements pieces of two sequences from BSpec:
6566 * - Sequence for display software to disable LCPLL
6567 * - Sequence for display software to allow package C8+
6568 * The steps implemented here are just the steps that actually touch the LCPLL
6569 * register. Callers should take care of disabling all the display engine
6570 * functions, doing the mode unset, fixing interrupts, etc.
6571 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006572static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6573 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006574{
6575 uint32_t val;
6576
6577 assert_can_disable_lcpll(dev_priv);
6578
6579 val = I915_READ(LCPLL_CTL);
6580
6581 if (switch_to_fclk) {
6582 val |= LCPLL_CD_SOURCE_FCLK;
6583 I915_WRITE(LCPLL_CTL, val);
6584
6585 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6586 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6587 DRM_ERROR("Switching to FCLK failed\n");
6588
6589 val = I915_READ(LCPLL_CTL);
6590 }
6591
6592 val |= LCPLL_PLL_DISABLE;
6593 I915_WRITE(LCPLL_CTL, val);
6594 POSTING_READ(LCPLL_CTL);
6595
6596 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6597 DRM_ERROR("LCPLL still locked\n");
6598
6599 val = I915_READ(D_COMP);
6600 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006601 mutex_lock(&dev_priv->rps.hw_lock);
6602 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6603 DRM_ERROR("Failed to disable D_COMP\n");
6604 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006605 POSTING_READ(D_COMP);
6606 ndelay(100);
6607
6608 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6609 DRM_ERROR("D_COMP RCOMP still in progress\n");
6610
6611 if (allow_power_down) {
6612 val = I915_READ(LCPLL_CTL);
6613 val |= LCPLL_POWER_DOWN_ALLOW;
6614 I915_WRITE(LCPLL_CTL, val);
6615 POSTING_READ(LCPLL_CTL);
6616 }
6617}
6618
6619/*
6620 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6621 * source.
6622 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006623static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006624{
6625 uint32_t val;
6626
6627 val = I915_READ(LCPLL_CTL);
6628
6629 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6630 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6631 return;
6632
Paulo Zanoni215733f2013-08-19 13:18:07 -03006633 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6634 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006635 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006636
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006637 if (val & LCPLL_POWER_DOWN_ALLOW) {
6638 val &= ~LCPLL_POWER_DOWN_ALLOW;
6639 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006640 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006641 }
6642
6643 val = I915_READ(D_COMP);
6644 val |= D_COMP_COMP_FORCE;
6645 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006646 mutex_lock(&dev_priv->rps.hw_lock);
6647 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6648 DRM_ERROR("Failed to enable D_COMP\n");
6649 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006650 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006651
6652 val = I915_READ(LCPLL_CTL);
6653 val &= ~LCPLL_PLL_DISABLE;
6654 I915_WRITE(LCPLL_CTL, val);
6655
6656 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6657 DRM_ERROR("LCPLL not locked yet\n");
6658
6659 if (val & LCPLL_CD_SOURCE_FCLK) {
6660 val = I915_READ(LCPLL_CTL);
6661 val &= ~LCPLL_CD_SOURCE_FCLK;
6662 I915_WRITE(LCPLL_CTL, val);
6663
6664 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6665 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6666 DRM_ERROR("Switching back to LCPLL failed\n");
6667 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006668
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006669 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006670}
6671
Paulo Zanonic67a4702013-08-19 13:18:09 -03006672void hsw_enable_pc8_work(struct work_struct *__work)
6673{
6674 struct drm_i915_private *dev_priv =
6675 container_of(to_delayed_work(__work), struct drm_i915_private,
6676 pc8.enable_work);
6677 struct drm_device *dev = dev_priv->dev;
6678 uint32_t val;
6679
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006680 WARN_ON(!HAS_PC8(dev));
6681
Paulo Zanonic67a4702013-08-19 13:18:09 -03006682 if (dev_priv->pc8.enabled)
6683 return;
6684
6685 DRM_DEBUG_KMS("Enabling package C8+\n");
6686
6687 dev_priv->pc8.enabled = true;
6688
6689 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6690 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6691 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6692 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6693 }
6694
6695 lpt_disable_clkout_dp(dev);
6696 hsw_pc8_disable_interrupts(dev);
6697 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006698
6699 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006700}
6701
6702static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6703{
6704 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6705 WARN(dev_priv->pc8.disable_count < 1,
6706 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6707
6708 dev_priv->pc8.disable_count--;
6709 if (dev_priv->pc8.disable_count != 0)
6710 return;
6711
6712 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02006713 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006714}
6715
6716static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6717{
6718 struct drm_device *dev = dev_priv->dev;
6719 uint32_t val;
6720
6721 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6722 WARN(dev_priv->pc8.disable_count < 0,
6723 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6724
6725 dev_priv->pc8.disable_count++;
6726 if (dev_priv->pc8.disable_count != 1)
6727 return;
6728
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006729 WARN_ON(!HAS_PC8(dev));
6730
Paulo Zanonic67a4702013-08-19 13:18:09 -03006731 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6732 if (!dev_priv->pc8.enabled)
6733 return;
6734
6735 DRM_DEBUG_KMS("Disabling package C8+\n");
6736
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006737 intel_runtime_pm_get(dev_priv);
6738
Paulo Zanonic67a4702013-08-19 13:18:09 -03006739 hsw_restore_lcpll(dev_priv);
6740 hsw_pc8_restore_interrupts(dev);
6741 lpt_init_pch_refclk(dev);
6742
6743 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6744 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6745 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6746 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6747 }
6748
6749 intel_prepare_ddi(dev);
6750 i915_gem_init_swizzling(dev);
6751 mutex_lock(&dev_priv->rps.hw_lock);
6752 gen6_update_ring_freq(dev);
6753 mutex_unlock(&dev_priv->rps.hw_lock);
6754 dev_priv->pc8.enabled = false;
6755}
6756
6757void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6758{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006759 if (!HAS_PC8(dev_priv->dev))
6760 return;
6761
Paulo Zanonic67a4702013-08-19 13:18:09 -03006762 mutex_lock(&dev_priv->pc8.lock);
6763 __hsw_enable_package_c8(dev_priv);
6764 mutex_unlock(&dev_priv->pc8.lock);
6765}
6766
6767void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6768{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006769 if (!HAS_PC8(dev_priv->dev))
6770 return;
6771
Paulo Zanonic67a4702013-08-19 13:18:09 -03006772 mutex_lock(&dev_priv->pc8.lock);
6773 __hsw_disable_package_c8(dev_priv);
6774 mutex_unlock(&dev_priv->pc8.lock);
6775}
6776
6777static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6778{
6779 struct drm_device *dev = dev_priv->dev;
6780 struct intel_crtc *crtc;
6781 uint32_t val;
6782
6783 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6784 if (crtc->base.enabled)
6785 return false;
6786
6787 /* This case is still possible since we have the i915.disable_power_well
6788 * parameter and also the KVMr or something else might be requesting the
6789 * power well. */
6790 val = I915_READ(HSW_PWR_WELL_DRIVER);
6791 if (val != 0) {
6792 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6793 return false;
6794 }
6795
6796 return true;
6797}
6798
6799/* Since we're called from modeset_global_resources there's no way to
6800 * symmetrically increase and decrease the refcount, so we use
6801 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6802 * or not.
6803 */
6804static void hsw_update_package_c8(struct drm_device *dev)
6805{
6806 struct drm_i915_private *dev_priv = dev->dev_private;
6807 bool allow;
6808
Chris Wilson7c6c2652013-11-18 18:32:37 -08006809 if (!HAS_PC8(dev_priv->dev))
6810 return;
6811
Jani Nikulad330a952014-01-21 11:24:25 +02006812 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03006813 return;
6814
6815 mutex_lock(&dev_priv->pc8.lock);
6816
6817 allow = hsw_can_enable_package_c8(dev_priv);
6818
6819 if (allow == dev_priv->pc8.requirements_met)
6820 goto done;
6821
6822 dev_priv->pc8.requirements_met = allow;
6823
6824 if (allow)
6825 __hsw_enable_package_c8(dev_priv);
6826 else
6827 __hsw_disable_package_c8(dev_priv);
6828
6829done:
6830 mutex_unlock(&dev_priv->pc8.lock);
6831}
6832
6833static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6834{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006835 if (!HAS_PC8(dev_priv->dev))
6836 return;
6837
Chris Wilson34581222013-11-18 18:32:36 -08006838 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006839 if (!dev_priv->pc8.gpu_idle) {
6840 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006841 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006842 }
Chris Wilson34581222013-11-18 18:32:36 -08006843 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006844}
6845
6846static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6847{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006848 if (!HAS_PC8(dev_priv->dev))
6849 return;
6850
Chris Wilson34581222013-11-18 18:32:36 -08006851 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006852 if (dev_priv->pc8.gpu_idle) {
6853 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006854 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006855 }
Chris Wilson34581222013-11-18 18:32:36 -08006856 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006857}
Eric Anholtf564048e2011-03-30 13:01:02 -07006858
Imre Deak6efdf352013-10-16 17:25:52 +03006859#define for_each_power_domain(domain, mask) \
6860 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6861 if ((1 << (domain)) & (mask))
6862
6863static unsigned long get_pipe_power_domains(struct drm_device *dev,
6864 enum pipe pipe, bool pfit_enabled)
6865{
6866 unsigned long mask;
6867 enum transcoder transcoder;
6868
6869 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6870
6871 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6872 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6873 if (pfit_enabled)
6874 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6875
6876 return mask;
6877}
6878
Imre Deakbaa70702013-10-25 17:36:48 +03006879void intel_display_set_init_power(struct drm_device *dev, bool enable)
6880{
6881 struct drm_i915_private *dev_priv = dev->dev_private;
6882
6883 if (dev_priv->power_domains.init_power_on == enable)
6884 return;
6885
6886 if (enable)
6887 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6888 else
6889 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6890
6891 dev_priv->power_domains.init_power_on = enable;
6892}
6893
Imre Deak4f074122013-10-16 17:25:51 +03006894static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006895{
Imre Deak6efdf352013-10-16 17:25:52 +03006896 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006897 struct intel_crtc *crtc;
6898
Imre Deak6efdf352013-10-16 17:25:52 +03006899 /*
6900 * First get all needed power domains, then put all unneeded, to avoid
6901 * any unnecessary toggling of the power wells.
6902 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006903 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006904 enum intel_display_power_domain domain;
6905
Jesse Barnes79e53942008-11-07 14:24:08 -08006906 if (!crtc->base.enabled)
6907 continue;
6908
Imre Deak6efdf352013-10-16 17:25:52 +03006909 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6910 crtc->pipe,
6911 crtc->config.pch_pfit.enabled);
6912
6913 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6914 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006915 }
6916
Imre Deak6efdf352013-10-16 17:25:52 +03006917 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6918 enum intel_display_power_domain domain;
6919
6920 for_each_power_domain(domain, crtc->enabled_power_domains)
6921 intel_display_power_put(dev, domain);
6922
6923 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6924 }
Imre Deakbaa70702013-10-25 17:36:48 +03006925
6926 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006927}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006928
Imre Deak4f074122013-10-16 17:25:51 +03006929static void haswell_modeset_global_resources(struct drm_device *dev)
6930{
6931 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006932 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006933}
6934
6935static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6936 int x, int y,
6937 struct drm_framebuffer *fb)
6938{
6939 struct drm_device *dev = crtc->dev;
6940 struct drm_i915_private *dev_priv = dev->dev_private;
6941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6942 int plane = intel_crtc->plane;
6943 int ret;
6944
Paulo Zanoni566b7342013-11-25 15:27:08 -02006945 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006946 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006947 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006948
Chris Wilson560b85b2010-08-07 11:01:38 +01006949 if (intel_crtc->config.has_dp_encoder)
6950 intel_dp_set_m_n(intel_crtc);
6951
6952 intel_crtc->lowfreq_avail = false;
6953
6954 intel_set_pipe_timings(intel_crtc);
6955
6956 if (intel_crtc->config.has_pch_encoder) {
6957 intel_cpu_transcoder_set_m_n(intel_crtc,
6958 &intel_crtc->config.fdi_m_n);
6959 }
6960
6961 haswell_set_pipeconf(crtc);
6962
6963 intel_set_pipe_csc(crtc);
6964
6965 /* Set up the display plane register */
6966 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6967 POSTING_READ(DSPCNTR(plane));
6968
6969 ret = intel_pipe_set_base(crtc, x, y, fb);
6970
Chris Wilson560b85b2010-08-07 11:01:38 +01006971 return ret;
6972}
6973
6974static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6975 struct intel_crtc_config *pipe_config)
6976{
6977 struct drm_device *dev = crtc->base.dev;
6978 struct drm_i915_private *dev_priv = dev->dev_private;
6979 enum intel_display_power_domain pfit_domain;
6980 uint32_t tmp;
6981
6982 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6983 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6984
6985 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6986 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6987 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006988 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006989 default:
6990 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006991 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6992 case TRANS_DDI_EDP_INPUT_A_ON:
6993 trans_edp_pipe = PIPE_A;
6994 break;
6995 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6996 trans_edp_pipe = PIPE_B;
6997 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01006998 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006999 trans_edp_pipe = PIPE_C;
7000 break;
7001 }
7002
Chris Wilson6b383a72010-09-13 13:54:26 +01007003 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007004 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7005 }
7006
7007 if (!intel_display_power_enabled(dev,
7008 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7009 return false;
7010
7011 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7012 if (!(tmp & PIPECONF_ENABLE))
7013 return false;
7014
7015 /*
7016 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7017 * DDI E. So just check whether this pipe is wired to DDI E and whether
7018 * the PCH transcoder is on.
7019 */
7020 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7021 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7022 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7023 pipe_config->has_pch_encoder = true;
7024
7025 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7026 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7027 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7028
7029 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7030 }
7031
Chris Wilson560b85b2010-08-07 11:01:38 +01007032 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007033
7034 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7035 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007036 ironlake_get_pfit_config(crtc, pipe_config);
7037
Jesse Barnese59150d2014-01-07 13:30:45 -08007038 if (IS_HASWELL(dev))
7039 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7040 (I915_READ(IPS_CTL) & IPS_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08007041
7042 pipe_config->pixel_multiplier = 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07007043
7044 return true;
7045}
7046
7047static int intel_crtc_mode_set(struct drm_crtc *crtc,
7048 int x, int y,
7049 struct drm_framebuffer *fb)
7050{
Eric Anholt0b701d22011-03-30 13:01:03 -07007051 struct drm_device *dev = crtc->dev;
7052 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007053 struct intel_encoder *encoder;
Eric Anholtf564048e2011-03-30 13:01:02 -07007054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007055 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholtf564048e2011-03-30 13:01:02 -07007056 int pipe = intel_crtc->pipe;
7057 int ret;
7058
Eric Anholt0b701d22011-03-30 13:01:03 -07007059 drm_vblank_pre_modeset(dev, pipe);
7060
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007061 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7062
Jesse Barnes79e53942008-11-07 14:24:08 -08007063 drm_vblank_post_modeset(dev, pipe);
7064
Daniel Vetter9256aa12012-10-31 19:26:13 +01007065 if (ret != 0)
7066 return ret;
7067
7068 for_each_encoder_on_crtc(dev, crtc, encoder) {
7069 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7070 encoder->base.base.id,
7071 drm_get_encoder_name(&encoder->base),
7072 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007073 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007074 }
7075
7076 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007077}
7078
Jani Nikula1a915102013-10-16 12:34:48 +03007079static struct {
7080 int clock;
7081 u32 config;
7082} hdmi_audio_clock[] = {
7083 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7084 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7085 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7086 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7087 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7088 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7089 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7090 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7091 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7092 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7093};
7094
7095/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7096static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7097{
7098 int i;
7099
7100 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7101 if (mode->clock == hdmi_audio_clock[i].clock)
7102 break;
7103 }
7104
7105 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7106 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7107 i = 1;
7108 }
7109
7110 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7111 hdmi_audio_clock[i].clock,
7112 hdmi_audio_clock[i].config);
7113
7114 return hdmi_audio_clock[i].config;
7115}
7116
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007117static bool intel_eld_uptodate(struct drm_connector *connector,
7118 int reg_eldv, uint32_t bits_eldv,
7119 int reg_elda, uint32_t bits_elda,
7120 int reg_edid)
7121{
7122 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7123 uint8_t *eld = connector->eld;
7124 uint32_t i;
7125
7126 i = I915_READ(reg_eldv);
7127 i &= bits_eldv;
7128
7129 if (!eld[0])
7130 return !i;
7131
7132 if (!i)
7133 return false;
7134
7135 i = I915_READ(reg_elda);
7136 i &= ~bits_elda;
7137 I915_WRITE(reg_elda, i);
7138
7139 for (i = 0; i < eld[2]; i++)
7140 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7141 return false;
7142
7143 return true;
7144}
7145
Wu Fengguange0dac652011-09-05 14:25:34 +08007146static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007147 struct drm_crtc *crtc,
7148 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007149{
7150 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7151 uint8_t *eld = connector->eld;
7152 uint32_t eldv;
7153 uint32_t len;
7154 uint32_t i;
7155
7156 i = I915_READ(G4X_AUD_VID_DID);
7157
7158 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7159 eldv = G4X_ELDV_DEVCL_DEVBLC;
7160 else
7161 eldv = G4X_ELDV_DEVCTG;
7162
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007163 if (intel_eld_uptodate(connector,
7164 G4X_AUD_CNTL_ST, eldv,
7165 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7166 G4X_HDMIW_HDMIEDID))
7167 return;
7168
Wu Fengguange0dac652011-09-05 14:25:34 +08007169 i = I915_READ(G4X_AUD_CNTL_ST);
7170 i &= ~(eldv | G4X_ELD_ADDR);
7171 len = (i >> 9) & 0x1f; /* ELD buffer size */
7172 I915_WRITE(G4X_AUD_CNTL_ST, i);
7173
7174 if (!eld[0])
7175 return;
7176
7177 len = min_t(uint8_t, eld[2], len);
7178 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7179 for (i = 0; i < len; i++)
7180 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7181
7182 i = I915_READ(G4X_AUD_CNTL_ST);
7183 i |= eldv;
7184 I915_WRITE(G4X_AUD_CNTL_ST, i);
7185}
7186
Wang Xingchao83358c852012-08-16 22:43:37 +08007187static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007188 struct drm_crtc *crtc,
7189 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007190{
7191 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7192 uint8_t *eld = connector->eld;
7193 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007195 uint32_t eldv;
7196 uint32_t i;
7197 int len;
7198 int pipe = to_intel_crtc(crtc)->pipe;
7199 int tmp;
7200
7201 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7202 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7203 int aud_config = HSW_AUD_CFG(pipe);
7204 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7205
7206
7207 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7208
7209 /* Audio output enable */
7210 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7211 tmp = I915_READ(aud_cntrl_st2);
7212 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7213 I915_WRITE(aud_cntrl_st2, tmp);
7214
7215 /* Wait for 1 vertical blank */
7216 intel_wait_for_vblank(dev, pipe);
7217
7218 /* Set ELD valid state */
7219 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007220 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007221 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7222 I915_WRITE(aud_cntrl_st2, tmp);
7223 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007224 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007225
7226 /* Enable HDMI mode */
7227 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007228 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007229 /* clear N_programing_enable and N_value_index */
7230 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7231 I915_WRITE(aud_config, tmp);
7232
7233 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7234
7235 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007236 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007237
7238 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7239 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7240 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7241 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007242 } else {
7243 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7244 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007245
7246 if (intel_eld_uptodate(connector,
7247 aud_cntrl_st2, eldv,
7248 aud_cntl_st, IBX_ELD_ADDRESS,
7249 hdmiw_hdmiedid))
7250 return;
7251
7252 i = I915_READ(aud_cntrl_st2);
7253 i &= ~eldv;
7254 I915_WRITE(aud_cntrl_st2, i);
7255
7256 if (!eld[0])
7257 return;
7258
7259 i = I915_READ(aud_cntl_st);
7260 i &= ~IBX_ELD_ADDRESS;
7261 I915_WRITE(aud_cntl_st, i);
7262 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7263 DRM_DEBUG_DRIVER("port num:%d\n", i);
7264
7265 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7266 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7267 for (i = 0; i < len; i++)
7268 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7269
7270 i = I915_READ(aud_cntrl_st2);
7271 i |= eldv;
7272 I915_WRITE(aud_cntrl_st2, i);
7273
7274}
7275
Wu Fengguange0dac652011-09-05 14:25:34 +08007276static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007277 struct drm_crtc *crtc,
7278 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007279{
7280 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7281 uint8_t *eld = connector->eld;
7282 uint32_t eldv;
7283 uint32_t i;
7284 int len;
7285 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007286 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007287 int aud_cntl_st;
7288 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007289 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007290
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007291 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007292 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7293 aud_config = IBX_AUD_CFG(pipe);
7294 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007295 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007296 } else if (IS_VALLEYVIEW(connector->dev)) {
7297 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7298 aud_config = VLV_AUD_CFG(pipe);
7299 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7300 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007301 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007302 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7303 aud_config = CPT_AUD_CFG(pipe);
7304 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007305 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007306 }
7307
Wang Xingchao9b138a82012-08-09 16:52:18 +08007308 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007309
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007310 if (IS_VALLEYVIEW(connector->dev)) {
7311 struct intel_encoder *intel_encoder;
7312 struct intel_digital_port *intel_dig_port;
7313
7314 intel_encoder = intel_attached_encoder(connector);
7315 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7316 i = intel_dig_port->port;
7317 } else {
7318 i = I915_READ(aud_cntl_st);
7319 i = (i >> 29) & DIP_PORT_SEL_MASK;
7320 /* DIP_Port_Select, 0x1 = PortB */
7321 }
7322
Wu Fengguange0dac652011-09-05 14:25:34 +08007323 if (!i) {
7324 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7325 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007326 eldv = IBX_ELD_VALIDB;
7327 eldv |= IBX_ELD_VALIDB << 4;
7328 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007329 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007330 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007331 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007332 }
7333
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007334 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7335 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7336 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007337 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007338 } else {
7339 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7340 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007341
7342 if (intel_eld_uptodate(connector,
7343 aud_cntrl_st2, eldv,
7344 aud_cntl_st, IBX_ELD_ADDRESS,
7345 hdmiw_hdmiedid))
7346 return;
7347
Wu Fengguange0dac652011-09-05 14:25:34 +08007348 i = I915_READ(aud_cntrl_st2);
7349 i &= ~eldv;
7350 I915_WRITE(aud_cntrl_st2, i);
7351
7352 if (!eld[0])
7353 return;
7354
Wu Fengguange0dac652011-09-05 14:25:34 +08007355 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007356 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007357 I915_WRITE(aud_cntl_st, i);
7358
7359 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7360 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7361 for (i = 0; i < len; i++)
7362 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7363
7364 i = I915_READ(aud_cntrl_st2);
7365 i |= eldv;
7366 I915_WRITE(aud_cntrl_st2, i);
7367}
7368
7369void intel_write_eld(struct drm_encoder *encoder,
7370 struct drm_display_mode *mode)
7371{
7372 struct drm_crtc *crtc = encoder->crtc;
7373 struct drm_connector *connector;
7374 struct drm_device *dev = encoder->dev;
7375 struct drm_i915_private *dev_priv = dev->dev_private;
7376
7377 connector = drm_select_eld(encoder, mode);
7378 if (!connector)
7379 return;
7380
7381 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7382 connector->base.id,
7383 drm_get_connector_name(connector),
7384 connector->encoder->base.id,
7385 drm_get_encoder_name(connector->encoder));
7386
7387 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7388
7389 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007390 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007391}
7392
Jesse Barnes79e53942008-11-07 14:24:08 -08007393static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7394{
7395 struct drm_device *dev = crtc->dev;
7396 struct drm_i915_private *dev_priv = dev->dev_private;
7397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7398 bool visible = base != 0;
7399 u32 cntl;
7400
7401 if (intel_crtc->cursor_visible == visible)
7402 return;
7403
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007404 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007405 if (visible) {
7406 /* On these chipsets we can only modify the base whilst
7407 * the cursor is disabled.
7408 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007409 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007410
7411 cntl &= ~(CURSOR_FORMAT_MASK);
7412 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7413 cntl |= CURSOR_ENABLE |
7414 CURSOR_GAMMA_ENABLE |
7415 CURSOR_FORMAT_ARGB;
7416 } else
7417 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007418 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007419
7420 intel_crtc->cursor_visible = visible;
7421}
7422
7423static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7424{
7425 struct drm_device *dev = crtc->dev;
7426 struct drm_i915_private *dev_priv = dev->dev_private;
7427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7428 int pipe = intel_crtc->pipe;
7429 bool visible = base != 0;
7430
7431 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007432 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007433 if (base) {
7434 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7435 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7436 cntl |= pipe << 28; /* Connect to correct pipe */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007437 } else {
Eric Anholtbad720f2009-10-22 16:11:14 -07007438 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007439 cntl |= CURSOR_MODE_DISABLE;
7440 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007441 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007442
7443 intel_crtc->cursor_visible = visible;
7444 }
7445 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007446 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007447 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007448 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007449}
7450
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007451static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7452{
7453 struct drm_device *dev = crtc->dev;
7454 struct drm_i915_private *dev_priv = dev->dev_private;
7455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7456 int pipe = intel_crtc->pipe;
7457 bool visible = base != 0;
7458
7459 if (intel_crtc->cursor_visible != visible) {
7460 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7461 if (base) {
7462 cntl &= ~CURSOR_MODE;
7463 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7464 } else {
7465 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7466 cntl |= CURSOR_MODE_DISABLE;
7467 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007468 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007469 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007470 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7471 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007472 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7473
7474 intel_crtc->cursor_visible = visible;
7475 }
7476 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007477 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007478 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007479 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007480}
7481
Jesse Barnes79e53942008-11-07 14:24:08 -08007482/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007483static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7484 bool on)
7485{
7486 struct drm_device *dev = crtc->dev;
7487 struct drm_i915_private *dev_priv = dev->dev_private;
7488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7489 int pipe = intel_crtc->pipe;
7490 int x = intel_crtc->cursor_x;
7491 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007492 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007493 bool visible;
7494
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007495 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007496 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007497
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007498 if (x >= intel_crtc->config.pipe_src_w)
7499 base = 0;
7500
7501 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007502 base = 0;
7503
7504 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007505 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007506 base = 0;
7507
7508 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7509 x = -x;
7510 }
7511 pos |= x << CURSOR_X_SHIFT;
7512
7513 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007514 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007515 base = 0;
7516
7517 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7518 y = -y;
7519 }
7520 pos |= y << CURSOR_Y_SHIFT;
7521
7522 visible = base != 0;
7523 if (!visible && !intel_crtc->cursor_visible)
7524 return;
7525
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007526 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007527 I915_WRITE(CURPOS_IVB(pipe), pos);
7528 ivb_update_cursor(crtc, base);
7529 } else {
7530 I915_WRITE(CURPOS(pipe), pos);
7531 if (IS_845G(dev) || IS_I865G(dev))
7532 i845_update_cursor(crtc, base);
7533 else
7534 i9xx_update_cursor(crtc, base);
7535 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007536}
7537
Jesse Barnes79e53942008-11-07 14:24:08 -08007538static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007539 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007540 uint32_t handle,
7541 uint32_t width, uint32_t height)
7542{
7543 struct drm_device *dev = crtc->dev;
7544 struct drm_i915_private *dev_priv = dev->dev_private;
7545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007546 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007547 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007548 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007549
Jesse Barnes79e53942008-11-07 14:24:08 -08007550 /* if we want to turn off the cursor ignore width and height */
7551 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007552 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007553 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007554 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007555 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007556 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007557 }
7558
7559 /* Currently we only support 64x64 cursors */
7560 if (width != 64 || height != 64) {
7561 DRM_ERROR("we currently only support 64x64 cursors\n");
7562 return -EINVAL;
7563 }
7564
Chris Wilson05394f32010-11-08 19:18:58 +00007565 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007566 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007567 return -ENOENT;
7568
Chris Wilson05394f32010-11-08 19:18:58 +00007569 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007570 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007571 ret = -ENOMEM;
7572 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007573 }
7574
Dave Airlie71acb5e2008-12-30 20:31:46 +10007575 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007576 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007577 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007578 unsigned alignment;
7579
Chris Wilsond9e86c02010-11-10 16:40:20 +00007580 if (obj->tiling_mode) {
7581 DRM_ERROR("cursor cannot be tiled\n");
7582 ret = -EINVAL;
7583 goto fail_locked;
7584 }
7585
Chris Wilson693db182013-03-05 14:52:39 +00007586 /* Note that the w/a also requires 2 PTE of padding following
7587 * the bo. We currently fill all unused PTE with the shadow
7588 * page and so we should always have valid PTE following the
7589 * cursor preventing the VT-d warning.
7590 */
7591 alignment = 0;
7592 if (need_vtd_wa(dev))
7593 alignment = 64*1024;
7594
7595 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007596 if (ret) {
7597 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007598 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007599 }
7600
Chris Wilsond9e86c02010-11-10 16:40:20 +00007601 ret = i915_gem_object_put_fence(obj);
7602 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007603 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007604 goto fail_unpin;
7605 }
7606
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007607 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007608 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007609 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007610 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007611 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7612 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007613 if (ret) {
7614 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007615 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007616 }
Chris Wilson05394f32010-11-08 19:18:58 +00007617 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007618 }
7619
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007620 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007621 I915_WRITE(CURSIZE, (height << 12) | width);
7622
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007623 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007624 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007625 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007626 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007627 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7628 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007629 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007630 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007631 }
Jesse Barnes80824002009-09-10 15:28:06 -07007632
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007633 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007634
7635 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007636 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007637 intel_crtc->cursor_width = width;
7638 intel_crtc->cursor_height = height;
7639
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007640 if (intel_crtc->active)
7641 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007642
Jesse Barnes79e53942008-11-07 14:24:08 -08007643 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007644fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007645 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007646fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007647 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007648fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007649 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007650 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007651}
7652
7653static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7654{
Jesse Barnes79e53942008-11-07 14:24:08 -08007655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007656
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007657 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7658 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007659
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007660 if (intel_crtc->active)
7661 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007662
7663 return 0;
7664}
7665
Jesse Barnes79e53942008-11-07 14:24:08 -08007666static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007667 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007668{
James Simmons72034252010-08-03 01:33:19 +01007669 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007671
James Simmons72034252010-08-03 01:33:19 +01007672 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007673 intel_crtc->lut_r[i] = red[i] >> 8;
7674 intel_crtc->lut_g[i] = green[i] >> 8;
7675 intel_crtc->lut_b[i] = blue[i] >> 8;
7676 }
7677
7678 intel_crtc_load_lut(crtc);
7679}
7680
Jesse Barnes79e53942008-11-07 14:24:08 -08007681/* VESA 640x480x72Hz mode to set on the pipe */
7682static struct drm_display_mode load_detect_mode = {
7683 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7684 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7685};
7686
Daniel Vettera8bb6812014-02-10 18:00:39 +01007687static int intel_framebuffer_init(struct drm_device *dev,
7688 struct intel_framebuffer *ifb,
7689 struct drm_mode_fb_cmd2 *mode_cmd,
7690 struct drm_i915_gem_object *obj);
7691
7692struct drm_framebuffer *
7693__intel_framebuffer_create(struct drm_device *dev,
7694 struct drm_mode_fb_cmd2 *mode_cmd,
7695 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007696{
7697 struct intel_framebuffer *intel_fb;
7698 int ret;
7699
7700 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7701 if (!intel_fb) {
7702 drm_gem_object_unreference_unlocked(&obj->base);
7703 return ERR_PTR(-ENOMEM);
7704 }
7705
7706 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007707 if (ret)
7708 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007709
7710 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007711err:
7712 drm_gem_object_unreference_unlocked(&obj->base);
7713 kfree(intel_fb);
7714
7715 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007716}
7717
Daniel Vettera8bb6812014-02-10 18:00:39 +01007718struct drm_framebuffer *
7719intel_framebuffer_create(struct drm_device *dev,
7720 struct drm_mode_fb_cmd2 *mode_cmd,
7721 struct drm_i915_gem_object *obj)
7722{
7723 struct drm_framebuffer *fb;
7724 int ret;
7725
7726 ret = i915_mutex_lock_interruptible(dev);
7727 if (ret)
7728 return ERR_PTR(ret);
7729 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7730 mutex_unlock(&dev->struct_mutex);
7731
7732 return fb;
7733}
7734
Chris Wilsond2dff872011-04-19 08:36:26 +01007735static u32
7736intel_framebuffer_pitch_for_width(int width, int bpp)
7737{
7738 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7739 return ALIGN(pitch, 64);
7740}
7741
7742static u32
7743intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7744{
7745 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7746 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7747}
7748
7749static struct drm_framebuffer *
7750intel_framebuffer_create_for_mode(struct drm_device *dev,
7751 struct drm_display_mode *mode,
7752 int depth, int bpp)
7753{
7754 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007755 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007756
7757 obj = i915_gem_alloc_object(dev,
7758 intel_framebuffer_size_for_mode(mode, bpp));
7759 if (obj == NULL)
7760 return ERR_PTR(-ENOMEM);
7761
7762 mode_cmd.width = mode->hdisplay;
7763 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007764 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7765 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007766 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007767
7768 return intel_framebuffer_create(dev, &mode_cmd, obj);
7769}
7770
7771static struct drm_framebuffer *
7772mode_fits_in_fbdev(struct drm_device *dev,
7773 struct drm_display_mode *mode)
7774{
Daniel Vetter4520f532013-10-09 09:18:51 +02007775#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007776 struct drm_i915_private *dev_priv = dev->dev_private;
7777 struct drm_i915_gem_object *obj;
7778 struct drm_framebuffer *fb;
7779
7780 if (dev_priv->fbdev == NULL)
7781 return NULL;
7782
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007783 obj = dev_priv->fbdev->fb->obj;
Chris Wilsond2dff872011-04-19 08:36:26 +01007784 if (obj == NULL)
7785 return NULL;
7786
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007787 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007788 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7789 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007790 return NULL;
7791
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007792 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007793 return NULL;
7794
7795 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007796#else
7797 return NULL;
7798#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007799}
7800
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007801bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007802 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007803 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007804{
7805 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007806 struct intel_encoder *intel_encoder =
7807 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007808 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007809 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007810 struct drm_crtc *crtc = NULL;
7811 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007812 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007813 int i = -1;
7814
Chris Wilsond2dff872011-04-19 08:36:26 +01007815 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7816 connector->base.id, drm_get_connector_name(connector),
7817 encoder->base.id, drm_get_encoder_name(encoder));
7818
Jesse Barnes79e53942008-11-07 14:24:08 -08007819 /*
7820 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007821 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007822 * - if the connector already has an assigned crtc, use it (but make
7823 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007824 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007825 * - try to find the first unused crtc that can drive this connector,
7826 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007827 */
7828
7829 /* See if we already have a CRTC for this connector */
7830 if (encoder->crtc) {
7831 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007832
Daniel Vetter7b240562012-12-12 00:35:33 +01007833 mutex_lock(&crtc->mutex);
7834
Daniel Vetter24218aa2012-08-12 19:27:11 +02007835 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007836 old->load_detect_temp = false;
7837
7838 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007839 if (connector->dpms != DRM_MODE_DPMS_ON)
7840 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007841
Chris Wilson71731882011-04-19 23:10:58 +01007842 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007843 }
7844
7845 /* Find an unused one (if possible) */
7846 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7847 i++;
7848 if (!(encoder->possible_crtcs & (1 << i)))
7849 continue;
7850 if (!possible_crtc->enabled) {
7851 crtc = possible_crtc;
7852 break;
7853 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 }
7855
7856 /*
7857 * If we didn't find an unused CRTC, don't use any.
7858 */
7859 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007860 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7861 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007862 }
7863
Daniel Vetter7b240562012-12-12 00:35:33 +01007864 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007865 intel_encoder->new_crtc = to_intel_crtc(crtc);
7866 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007867
7868 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007869 intel_crtc->new_enabled = true;
7870 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02007871 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007872 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007873 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007874
Chris Wilson64927112011-04-20 07:25:26 +01007875 if (!mode)
7876 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007877
Chris Wilsond2dff872011-04-19 08:36:26 +01007878 /* We need a framebuffer large enough to accommodate all accesses
7879 * that the plane may generate whilst we perform load detection.
7880 * We can not rely on the fbcon either being present (we get called
7881 * during its initialisation to detect all boot displays, or it may
7882 * not even exist) or that it is large enough to satisfy the
7883 * requested mode.
7884 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007885 fb = mode_fits_in_fbdev(dev, mode);
7886 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007887 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007888 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7889 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007890 } else
7891 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007892 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007893 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007894 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007895 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007896
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007897 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007898 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007899 if (old->release_fb)
7900 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007901 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007902 }
Chris Wilson71731882011-04-19 23:10:58 +01007903
Jesse Barnes79e53942008-11-07 14:24:08 -08007904 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007905 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007906 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007907
7908 fail:
7909 intel_crtc->new_enabled = crtc->enabled;
7910 if (intel_crtc->new_enabled)
7911 intel_crtc->new_config = &intel_crtc->config;
7912 else
7913 intel_crtc->new_config = NULL;
7914 mutex_unlock(&crtc->mutex);
7915 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007916}
7917
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007918void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007919 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007920{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007921 struct intel_encoder *intel_encoder =
7922 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007923 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007924 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007926
Chris Wilsond2dff872011-04-19 08:36:26 +01007927 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7928 connector->base.id, drm_get_connector_name(connector),
7929 encoder->base.id, drm_get_encoder_name(encoder));
7930
Chris Wilson8261b192011-04-19 23:18:09 +01007931 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007932 to_intel_connector(connector)->new_encoder = NULL;
7933 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007934 intel_crtc->new_enabled = false;
7935 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02007936 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007937
Daniel Vetter36206362012-12-10 20:42:17 +01007938 if (old->release_fb) {
7939 drm_framebuffer_unregister_private(old->release_fb);
7940 drm_framebuffer_unreference(old->release_fb);
7941 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007942
Daniel Vetter67c96402013-01-23 16:25:09 +00007943 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007944 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007945 }
7946
Eric Anholtc751ce42010-03-25 11:48:48 -07007947 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007948 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7949 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007950
7951 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007952}
7953
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007954static int i9xx_pll_refclk(struct drm_device *dev,
7955 const struct intel_crtc_config *pipe_config)
7956{
7957 struct drm_i915_private *dev_priv = dev->dev_private;
7958 u32 dpll = pipe_config->dpll_hw_state.dpll;
7959
7960 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007961 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007962 else if (HAS_PCH_SPLIT(dev))
7963 return 120000;
7964 else if (!IS_GEN2(dev))
7965 return 96000;
7966 else
7967 return 48000;
7968}
7969
Jesse Barnes79e53942008-11-07 14:24:08 -08007970/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007971static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7972 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007973{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007974 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007975 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007976 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007977 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007978 u32 fp;
7979 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007980 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007981
7982 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007983 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007984 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007985 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007986
7987 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007988 if (IS_PINEVIEW(dev)) {
7989 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7990 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007991 } else {
7992 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7993 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7994 }
7995
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007996 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007997 if (IS_PINEVIEW(dev))
7998 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7999 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008000 else
8001 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008002 DPLL_FPA01_P1_POST_DIV_SHIFT);
8003
8004 switch (dpll & DPLL_MODE_MASK) {
8005 case DPLLB_MODE_DAC_SERIAL:
8006 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8007 5 : 10;
8008 break;
8009 case DPLLB_MODE_LVDS:
8010 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8011 7 : 14;
8012 break;
8013 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008014 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008015 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008016 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008017 }
8018
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008019 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008020 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008021 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008022 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008023 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008024 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008025 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008026
8027 if (is_lvds) {
8028 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8029 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008030
8031 if (lvds & LVDS_CLKB_POWER_UP)
8032 clock.p2 = 7;
8033 else
8034 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008035 } else {
8036 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8037 clock.p1 = 2;
8038 else {
8039 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8040 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8041 }
8042 if (dpll & PLL_P2_DIVIDE_BY_4)
8043 clock.p2 = 4;
8044 else
8045 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008046 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008047
8048 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008049 }
8050
Ville Syrjälä18442d02013-09-13 16:00:08 +03008051 /*
8052 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008053 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008054 * encoder's get_config() function.
8055 */
8056 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008057}
8058
Ville Syrjälä6878da02013-09-13 15:59:11 +03008059int intel_dotclock_calculate(int link_freq,
8060 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008061{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008062 /*
8063 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008064 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008065 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008066 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008067 *
8068 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008069 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008070 */
8071
Ville Syrjälä6878da02013-09-13 15:59:11 +03008072 if (!m_n->link_n)
8073 return 0;
8074
8075 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8076}
8077
Ville Syrjälä18442d02013-09-13 16:00:08 +03008078static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8079 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008080{
8081 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008082
8083 /* read out port_clock from the DPLL */
8084 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008085
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008086 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008087 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008088 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008089 * agree once we know their relationship in the encoder's
8090 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008091 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008092 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008093 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8094 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008095}
8096
8097/** Returns the currently programmed mode of the given pipe. */
8098struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8099 struct drm_crtc *crtc)
8100{
Jesse Barnes548f2452011-02-17 10:40:53 -08008101 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008103 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008104 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008105 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008106 int htot = I915_READ(HTOTAL(cpu_transcoder));
8107 int hsync = I915_READ(HSYNC(cpu_transcoder));
8108 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8109 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008110 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008111
8112 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8113 if (!mode)
8114 return NULL;
8115
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008116 /*
8117 * Construct a pipe_config sufficient for getting the clock info
8118 * back out of crtc_clock_get.
8119 *
8120 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8121 * to use a real value here instead.
8122 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008123 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008124 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008125 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8126 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8127 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008128 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8129
Ville Syrjälä773ae032013-09-23 17:48:20 +03008130 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008131 mode->hdisplay = (htot & 0xffff) + 1;
8132 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8133 mode->hsync_start = (hsync & 0xffff) + 1;
8134 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8135 mode->vdisplay = (vtot & 0xffff) + 1;
8136 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8137 mode->vsync_start = (vsync & 0xffff) + 1;
8138 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8139
8140 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008141
8142 return mode;
8143}
8144
Daniel Vetter3dec0092010-08-20 21:40:52 +02008145static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008146{
8147 struct drm_device *dev = crtc->dev;
8148 drm_i915_private_t *dev_priv = dev->dev_private;
8149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8150 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008151 int dpll_reg = DPLL(pipe);
8152 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008153
Eric Anholtbad720f2009-10-22 16:11:14 -07008154 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008155 return;
8156
8157 if (!dev_priv->lvds_downclock_avail)
8158 return;
8159
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008160 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008161 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008162 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008163
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008164 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008165
8166 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8167 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008168 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008169
Jesse Barnes652c3932009-08-17 13:31:43 -07008170 dpll = I915_READ(dpll_reg);
8171 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008172 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008173 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008174}
8175
8176static void intel_decrease_pllclock(struct drm_crtc *crtc)
8177{
8178 struct drm_device *dev = crtc->dev;
8179 drm_i915_private_t *dev_priv = dev->dev_private;
8180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008181
Eric Anholtbad720f2009-10-22 16:11:14 -07008182 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008183 return;
8184
8185 if (!dev_priv->lvds_downclock_avail)
8186 return;
8187
8188 /*
8189 * Since this is called by a timer, we should never get here in
8190 * the manual case.
8191 */
8192 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008193 int pipe = intel_crtc->pipe;
8194 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008195 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008196
Zhao Yakui44d98a62009-10-09 11:39:40 +08008197 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008198
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008199 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008200
Chris Wilson074b5e12012-05-02 12:07:06 +01008201 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008202 dpll |= DISPLAY_RATE_SELECT_FPA1;
8203 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008204 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008205 dpll = I915_READ(dpll_reg);
8206 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008207 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008208 }
8209
8210}
8211
Chris Wilsonf047e392012-07-21 12:31:41 +01008212void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008213{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008214 struct drm_i915_private *dev_priv = dev->dev_private;
8215
8216 hsw_package_c8_gpu_busy(dev_priv);
8217 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008218}
8219
8220void intel_mark_idle(struct drm_device *dev)
8221{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008222 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008223 struct drm_crtc *crtc;
8224
Paulo Zanonic67a4702013-08-19 13:18:09 -03008225 hsw_package_c8_gpu_idle(dev_priv);
8226
Jani Nikulad330a952014-01-21 11:24:25 +02008227 if (!i915.powersave)
Chris Wilson725a5b52013-01-08 11:02:57 +00008228 return;
8229
8230 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8231 if (!crtc->fb)
8232 continue;
8233
8234 intel_decrease_pllclock(crtc);
8235 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008236
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008237 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008238 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008239}
8240
Chris Wilsonc65355b2013-06-06 16:53:41 -03008241void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8242 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008243{
8244 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008245 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008246
Jani Nikulad330a952014-01-21 11:24:25 +02008247 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008248 return;
8249
Jesse Barnes652c3932009-08-17 13:31:43 -07008250 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008251 if (!crtc->fb)
8252 continue;
8253
Chris Wilsonc65355b2013-06-06 16:53:41 -03008254 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8255 continue;
8256
8257 intel_increase_pllclock(crtc);
8258 if (ring && intel_fbc_enabled(dev))
8259 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008260 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008261}
8262
Jesse Barnes79e53942008-11-07 14:24:08 -08008263static void intel_crtc_destroy(struct drm_crtc *crtc)
8264{
8265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008266 struct drm_device *dev = crtc->dev;
8267 struct intel_unpin_work *work;
8268 unsigned long flags;
8269
8270 spin_lock_irqsave(&dev->event_lock, flags);
8271 work = intel_crtc->unpin_work;
8272 intel_crtc->unpin_work = NULL;
8273 spin_unlock_irqrestore(&dev->event_lock, flags);
8274
8275 if (work) {
8276 cancel_work_sync(&work->work);
8277 kfree(work);
8278 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008279
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008280 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8281
Jesse Barnes79e53942008-11-07 14:24:08 -08008282 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008283
Jesse Barnes79e53942008-11-07 14:24:08 -08008284 kfree(intel_crtc);
8285}
8286
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008287static void intel_unpin_work_fn(struct work_struct *__work)
8288{
8289 struct intel_unpin_work *work =
8290 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008291 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008292
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008293 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008294 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008295 drm_gem_object_unreference(&work->pending_flip_obj->base);
8296 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008297
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008298 intel_update_fbc(dev);
8299 mutex_unlock(&dev->struct_mutex);
8300
8301 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8302 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8303
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008304 kfree(work);
8305}
8306
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008307static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008308 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008309{
8310 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8312 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008313 unsigned long flags;
8314
8315 /* Ignore early vblank irqs */
8316 if (intel_crtc == NULL)
8317 return;
8318
8319 spin_lock_irqsave(&dev->event_lock, flags);
8320 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008321
8322 /* Ensure we don't miss a work->pending update ... */
8323 smp_rmb();
8324
8325 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008326 spin_unlock_irqrestore(&dev->event_lock, flags);
8327 return;
8328 }
8329
Chris Wilsone7d841c2012-12-03 11:36:30 +00008330 /* and that the unpin work is consistent wrt ->pending. */
8331 smp_rmb();
8332
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008333 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008334
Rob Clark45a066e2012-10-08 14:50:40 -05008335 if (work->event)
8336 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008337
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008338 drm_vblank_put(dev, intel_crtc->pipe);
8339
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008340 spin_unlock_irqrestore(&dev->event_lock, flags);
8341
Daniel Vetter2c10d572012-12-20 21:24:07 +01008342 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008343
8344 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008345
8346 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008347}
8348
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008349void intel_finish_page_flip(struct drm_device *dev, int pipe)
8350{
8351 drm_i915_private_t *dev_priv = dev->dev_private;
8352 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8353
Mario Kleiner49b14a52010-12-09 07:00:07 +01008354 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008355}
8356
8357void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8358{
8359 drm_i915_private_t *dev_priv = dev->dev_private;
8360 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8361
Mario Kleiner49b14a52010-12-09 07:00:07 +01008362 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008363}
8364
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008365void intel_prepare_page_flip(struct drm_device *dev, int plane)
8366{
8367 drm_i915_private_t *dev_priv = dev->dev_private;
8368 struct intel_crtc *intel_crtc =
8369 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8370 unsigned long flags;
8371
Chris Wilsone7d841c2012-12-03 11:36:30 +00008372 /* NB: An MMIO update of the plane base pointer will also
8373 * generate a page-flip completion irq, i.e. every modeset
8374 * is also accompanied by a spurious intel_prepare_page_flip().
8375 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008376 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008377 if (intel_crtc->unpin_work)
8378 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008379 spin_unlock_irqrestore(&dev->event_lock, flags);
8380}
8381
Chris Wilsone7d841c2012-12-03 11:36:30 +00008382inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8383{
8384 /* Ensure that the work item is consistent when activating it ... */
8385 smp_wmb();
8386 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8387 /* and that it is marked active as soon as the irq could fire. */
8388 smp_wmb();
8389}
8390
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008391static int intel_gen2_queue_flip(struct drm_device *dev,
8392 struct drm_crtc *crtc,
8393 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008394 struct drm_i915_gem_object *obj,
8395 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008396{
8397 struct drm_i915_private *dev_priv = dev->dev_private;
8398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008399 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008400 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008401 int ret;
8402
Daniel Vetter6d90c952012-04-26 23:28:05 +02008403 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008404 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008405 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008406
Daniel Vetter6d90c952012-04-26 23:28:05 +02008407 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008408 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008409 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008410
8411 /* Can't queue multiple flips, so wait for the previous
8412 * one to finish before executing the next.
8413 */
8414 if (intel_crtc->plane)
8415 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8416 else
8417 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008418 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8419 intel_ring_emit(ring, MI_NOOP);
8420 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8421 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8422 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008423 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008424 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008425
8426 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008427 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008428 return 0;
8429
8430err_unpin:
8431 intel_unpin_fb_obj(obj);
8432err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008433 return ret;
8434}
8435
8436static int intel_gen3_queue_flip(struct drm_device *dev,
8437 struct drm_crtc *crtc,
8438 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008439 struct drm_i915_gem_object *obj,
8440 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008441{
8442 struct drm_i915_private *dev_priv = dev->dev_private;
8443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008444 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008445 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008446 int ret;
8447
Daniel Vetter6d90c952012-04-26 23:28:05 +02008448 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008449 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008450 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008451
Daniel Vetter6d90c952012-04-26 23:28:05 +02008452 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008453 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008454 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008455
8456 if (intel_crtc->plane)
8457 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8458 else
8459 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008460 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8461 intel_ring_emit(ring, MI_NOOP);
8462 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8463 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8464 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008465 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008466 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008467
Chris Wilsone7d841c2012-12-03 11:36:30 +00008468 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008469 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008470 return 0;
8471
8472err_unpin:
8473 intel_unpin_fb_obj(obj);
8474err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008475 return ret;
8476}
8477
8478static int intel_gen4_queue_flip(struct drm_device *dev,
8479 struct drm_crtc *crtc,
8480 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008481 struct drm_i915_gem_object *obj,
8482 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008483{
8484 struct drm_i915_private *dev_priv = dev->dev_private;
8485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8486 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008487 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008488 int ret;
8489
Daniel Vetter6d90c952012-04-26 23:28:05 +02008490 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008491 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008492 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008493
Daniel Vetter6d90c952012-04-26 23:28:05 +02008494 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008495 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008496 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008497
8498 /* i965+ uses the linear or tiled offsets from the
8499 * Display Registers (which do not change across a page-flip)
8500 * so we need only reprogram the base address.
8501 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008502 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8503 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8504 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008505 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008506 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008507 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008508
8509 /* XXX Enabling the panel-fitter across page-flip is so far
8510 * untested on non-native modes, so ignore it for now.
8511 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8512 */
8513 pf = 0;
8514 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008515 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008516
8517 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008518 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008519 return 0;
8520
8521err_unpin:
8522 intel_unpin_fb_obj(obj);
8523err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008524 return ret;
8525}
8526
8527static int intel_gen6_queue_flip(struct drm_device *dev,
8528 struct drm_crtc *crtc,
8529 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008530 struct drm_i915_gem_object *obj,
8531 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008532{
8533 struct drm_i915_private *dev_priv = dev->dev_private;
8534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008535 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008536 uint32_t pf, pipesrc;
8537 int ret;
8538
Daniel Vetter6d90c952012-04-26 23:28:05 +02008539 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008540 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008541 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008542
Daniel Vetter6d90c952012-04-26 23:28:05 +02008543 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008544 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008545 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008546
Daniel Vetter6d90c952012-04-26 23:28:05 +02008547 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8548 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8549 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008550 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008551
Chris Wilson99d9acd2012-04-17 20:37:00 +01008552 /* Contrary to the suggestions in the documentation,
8553 * "Enable Panel Fitter" does not seem to be required when page
8554 * flipping with a non-native mode, and worse causes a normal
8555 * modeset to fail.
8556 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8557 */
8558 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008559 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008560 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008561
8562 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008563 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008564 return 0;
8565
8566err_unpin:
8567 intel_unpin_fb_obj(obj);
8568err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008569 return ret;
8570}
8571
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008572static int intel_gen7_queue_flip(struct drm_device *dev,
8573 struct drm_crtc *crtc,
8574 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008575 struct drm_i915_gem_object *obj,
8576 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008577{
8578 struct drm_i915_private *dev_priv = dev->dev_private;
8579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008580 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008581 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008582 int len, ret;
8583
8584 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008585 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008586 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008587
8588 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8589 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008590 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008591
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008592 switch(intel_crtc->plane) {
8593 case PLANE_A:
8594 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8595 break;
8596 case PLANE_B:
8597 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8598 break;
8599 case PLANE_C:
8600 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8601 break;
8602 default:
8603 WARN_ONCE(1, "unknown plane in flip command\n");
8604 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008605 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008606 }
8607
Chris Wilsonffe74d72013-08-26 20:58:12 +01008608 len = 4;
8609 if (ring->id == RCS)
8610 len += 6;
8611
8612 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008613 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008614 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008615
Chris Wilsonffe74d72013-08-26 20:58:12 +01008616 /* Unmask the flip-done completion message. Note that the bspec says that
8617 * we should do this for both the BCS and RCS, and that we must not unmask
8618 * more than one flip event at any time (or ensure that one flip message
8619 * can be sent by waiting for flip-done prior to queueing new flips).
8620 * Experimentation says that BCS works despite DERRMR masking all
8621 * flip-done completion events and that unmasking all planes at once
8622 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8623 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8624 */
8625 if (ring->id == RCS) {
8626 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8627 intel_ring_emit(ring, DERRMR);
8628 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8629 DERRMR_PIPEB_PRI_FLIP_DONE |
8630 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008631 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8632 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008633 intel_ring_emit(ring, DERRMR);
8634 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8635 }
8636
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008637 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008638 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008639 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008640 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008641
8642 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008643 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008644 return 0;
8645
8646err_unpin:
8647 intel_unpin_fb_obj(obj);
8648err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008649 return ret;
8650}
8651
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008652static int intel_default_queue_flip(struct drm_device *dev,
8653 struct drm_crtc *crtc,
8654 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008655 struct drm_i915_gem_object *obj,
8656 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008657{
8658 return -ENODEV;
8659}
8660
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008661static int intel_crtc_page_flip(struct drm_crtc *crtc,
8662 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008663 struct drm_pending_vblank_event *event,
8664 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008665{
8666 struct drm_device *dev = crtc->dev;
8667 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008668 struct drm_framebuffer *old_fb = crtc->fb;
8669 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8671 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008672 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008673 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008674
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008675 /* Can't change pixel format via MI display flips. */
8676 if (fb->pixel_format != crtc->fb->pixel_format)
8677 return -EINVAL;
8678
8679 /*
8680 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8681 * Note that pitch changes could also affect these register.
8682 */
8683 if (INTEL_INFO(dev)->gen > 3 &&
8684 (fb->offsets[0] != crtc->fb->offsets[0] ||
8685 fb->pitches[0] != crtc->fb->pitches[0]))
8686 return -EINVAL;
8687
Daniel Vetterb14c5672013-09-19 12:18:32 +02008688 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008689 if (work == NULL)
8690 return -ENOMEM;
8691
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008692 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008693 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008694 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008695 INIT_WORK(&work->work, intel_unpin_work_fn);
8696
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008697 ret = drm_vblank_get(dev, intel_crtc->pipe);
8698 if (ret)
8699 goto free_work;
8700
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008701 /* We borrow the event spin lock for protecting unpin_work */
8702 spin_lock_irqsave(&dev->event_lock, flags);
8703 if (intel_crtc->unpin_work) {
8704 spin_unlock_irqrestore(&dev->event_lock, flags);
8705 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008706 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008707
8708 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008709 return -EBUSY;
8710 }
8711 intel_crtc->unpin_work = work;
8712 spin_unlock_irqrestore(&dev->event_lock, flags);
8713
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008714 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8715 flush_workqueue(dev_priv->wq);
8716
Chris Wilson79158102012-05-23 11:13:58 +01008717 ret = i915_mutex_lock_interruptible(dev);
8718 if (ret)
8719 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008720
Jesse Barnes75dfca82010-02-10 15:09:44 -08008721 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008722 drm_gem_object_reference(&work->old_fb_obj->base);
8723 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008724
8725 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008726
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008727 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008728
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008729 work->enable_stall_check = true;
8730
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008731 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008732 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008733
Keith Packarded8d1972013-07-22 18:49:58 -07008734 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008735 if (ret)
8736 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008737
Chris Wilson7782de32011-07-08 12:22:41 +01008738 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008739 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008740 mutex_unlock(&dev->struct_mutex);
8741
Jesse Barnese5510fa2010-07-01 16:48:37 -07008742 trace_i915_flip_request(intel_crtc->plane, obj);
8743
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008744 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008745
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008746cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008747 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008748 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008749 drm_gem_object_unreference(&work->old_fb_obj->base);
8750 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008751 mutex_unlock(&dev->struct_mutex);
8752
Chris Wilson79158102012-05-23 11:13:58 +01008753cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008754 spin_lock_irqsave(&dev->event_lock, flags);
8755 intel_crtc->unpin_work = NULL;
8756 spin_unlock_irqrestore(&dev->event_lock, flags);
8757
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008758 drm_vblank_put(dev, intel_crtc->pipe);
8759free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008760 kfree(work);
8761
8762 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008763}
8764
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008765static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008766 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8767 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008768};
8769
Daniel Vetter9a935852012-07-05 22:34:27 +02008770/**
8771 * intel_modeset_update_staged_output_state
8772 *
8773 * Updates the staged output configuration state, e.g. after we've read out the
8774 * current hw state.
8775 */
8776static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8777{
Ville Syrjälä76688512014-01-10 11:28:06 +02008778 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008779 struct intel_encoder *encoder;
8780 struct intel_connector *connector;
8781
8782 list_for_each_entry(connector, &dev->mode_config.connector_list,
8783 base.head) {
8784 connector->new_encoder =
8785 to_intel_encoder(connector->base.encoder);
8786 }
8787
8788 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8789 base.head) {
8790 encoder->new_crtc =
8791 to_intel_crtc(encoder->base.crtc);
8792 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008793
8794 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8795 base.head) {
8796 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008797
8798 if (crtc->new_enabled)
8799 crtc->new_config = &crtc->config;
8800 else
8801 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02008802 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008803}
8804
8805/**
8806 * intel_modeset_commit_output_state
8807 *
8808 * This function copies the stage display pipe configuration to the real one.
8809 */
8810static void intel_modeset_commit_output_state(struct drm_device *dev)
8811{
Ville Syrjälä76688512014-01-10 11:28:06 +02008812 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008813 struct intel_encoder *encoder;
8814 struct intel_connector *connector;
8815
8816 list_for_each_entry(connector, &dev->mode_config.connector_list,
8817 base.head) {
8818 connector->base.encoder = &connector->new_encoder->base;
8819 }
8820
8821 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8822 base.head) {
8823 encoder->base.crtc = &encoder->new_crtc->base;
8824 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008825
8826 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8827 base.head) {
8828 crtc->base.enabled = crtc->new_enabled;
8829 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008830}
8831
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008832static void
8833connected_sink_compute_bpp(struct intel_connector * connector,
8834 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008835{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008836 int bpp = pipe_config->pipe_bpp;
8837
8838 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8839 connector->base.base.id,
8840 drm_get_connector_name(&connector->base));
8841
8842 /* Don't use an invalid EDID bpc value */
8843 if (connector->base.display_info.bpc &&
8844 connector->base.display_info.bpc * 3 < bpp) {
8845 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8846 bpp, connector->base.display_info.bpc*3);
8847 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8848 }
8849
8850 /* Clamp bpp to 8 on screens without EDID 1.4 */
8851 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8852 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8853 bpp);
8854 pipe_config->pipe_bpp = 24;
8855 }
8856}
8857
8858static int
8859compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8860 struct drm_framebuffer *fb,
8861 struct intel_crtc_config *pipe_config)
8862{
8863 struct drm_device *dev = crtc->base.dev;
8864 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008865 int bpp;
8866
Daniel Vetterd42264b2013-03-28 16:38:08 +01008867 switch (fb->pixel_format) {
8868 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008869 bpp = 8*3; /* since we go through a colormap */
8870 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008871 case DRM_FORMAT_XRGB1555:
8872 case DRM_FORMAT_ARGB1555:
8873 /* checked in intel_framebuffer_init already */
8874 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8875 return -EINVAL;
8876 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008877 bpp = 6*3; /* min is 18bpp */
8878 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008879 case DRM_FORMAT_XBGR8888:
8880 case DRM_FORMAT_ABGR8888:
8881 /* checked in intel_framebuffer_init already */
8882 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8883 return -EINVAL;
8884 case DRM_FORMAT_XRGB8888:
8885 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008886 bpp = 8*3;
8887 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008888 case DRM_FORMAT_XRGB2101010:
8889 case DRM_FORMAT_ARGB2101010:
8890 case DRM_FORMAT_XBGR2101010:
8891 case DRM_FORMAT_ABGR2101010:
8892 /* checked in intel_framebuffer_init already */
8893 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008894 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008895 bpp = 10*3;
8896 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008897 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008898 default:
8899 DRM_DEBUG_KMS("unsupported depth\n");
8900 return -EINVAL;
8901 }
8902
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008903 pipe_config->pipe_bpp = bpp;
8904
8905 /* Clamp display bpp to EDID value */
8906 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008907 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008908 if (!connector->new_encoder ||
8909 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008910 continue;
8911
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008912 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008913 }
8914
8915 return bpp;
8916}
8917
Daniel Vetter644db712013-09-19 14:53:58 +02008918static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8919{
8920 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8921 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008922 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008923 mode->crtc_hdisplay, mode->crtc_hsync_start,
8924 mode->crtc_hsync_end, mode->crtc_htotal,
8925 mode->crtc_vdisplay, mode->crtc_vsync_start,
8926 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8927}
8928
Daniel Vetterc0b03412013-05-28 12:05:54 +02008929static void intel_dump_pipe_config(struct intel_crtc *crtc,
8930 struct intel_crtc_config *pipe_config,
8931 const char *context)
8932{
8933 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8934 context, pipe_name(crtc->pipe));
8935
8936 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8937 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8938 pipe_config->pipe_bpp, pipe_config->dither);
8939 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8940 pipe_config->has_pch_encoder,
8941 pipe_config->fdi_lanes,
8942 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8943 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8944 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008945 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8946 pipe_config->has_dp_encoder,
8947 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8948 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8949 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008950 DRM_DEBUG_KMS("requested mode:\n");
8951 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8952 DRM_DEBUG_KMS("adjusted mode:\n");
8953 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008954 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008955 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008956 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8957 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008958 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8959 pipe_config->gmch_pfit.control,
8960 pipe_config->gmch_pfit.pgm_ratios,
8961 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008962 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008963 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008964 pipe_config->pch_pfit.size,
8965 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008966 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008967 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008968}
8969
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008970static bool check_encoder_cloning(struct drm_crtc *crtc)
8971{
8972 int num_encoders = 0;
8973 bool uncloneable_encoders = false;
8974 struct intel_encoder *encoder;
8975
8976 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8977 base.head) {
8978 if (&encoder->new_crtc->base != crtc)
8979 continue;
8980
8981 num_encoders++;
8982 if (!encoder->cloneable)
8983 uncloneable_encoders = true;
8984 }
8985
8986 return !(num_encoders > 1 && uncloneable_encoders);
8987}
8988
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008989static struct intel_crtc_config *
8990intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008991 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008992 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008993{
8994 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008995 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008996 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008997 int plane_bpp, ret = -EINVAL;
8998 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008999
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009000 if (!check_encoder_cloning(crtc)) {
9001 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9002 return ERR_PTR(-EINVAL);
9003 }
9004
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009005 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9006 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009007 return ERR_PTR(-ENOMEM);
9008
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009009 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9010 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009011
Daniel Vettere143a212013-07-04 12:01:15 +02009012 pipe_config->cpu_transcoder =
9013 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009014 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009015
Imre Deak2960bc92013-07-30 13:36:32 +03009016 /*
9017 * Sanitize sync polarity flags based on requested ones. If neither
9018 * positive or negative polarity is requested, treat this as meaning
9019 * negative polarity.
9020 */
9021 if (!(pipe_config->adjusted_mode.flags &
9022 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9023 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9024
9025 if (!(pipe_config->adjusted_mode.flags &
9026 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9027 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9028
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009029 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9030 * plane pixel format and any sink constraints into account. Returns the
9031 * source plane bpp so that dithering can be selected on mismatches
9032 * after encoders and crtc also have had their say. */
9033 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9034 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009035 if (plane_bpp < 0)
9036 goto fail;
9037
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009038 /*
9039 * Determine the real pipe dimensions. Note that stereo modes can
9040 * increase the actual pipe size due to the frame doubling and
9041 * insertion of additional space for blanks between the frame. This
9042 * is stored in the crtc timings. We use the requested mode to do this
9043 * computation to clearly distinguish it from the adjusted mode, which
9044 * can be changed by the connectors in the below retry loop.
9045 */
9046 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9047 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9048 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9049
Daniel Vettere29c22c2013-02-21 00:00:16 +01009050encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009051 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009052 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009053 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009054
Daniel Vetter135c81b2013-07-21 21:37:09 +02009055 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009056 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009057
Daniel Vetter7758a112012-07-08 19:40:39 +02009058 /* Pass our mode to the connectors and the CRTC to give them a chance to
9059 * adjust it according to limitations or connector properties, and also
9060 * a chance to reject the mode entirely.
9061 */
9062 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9063 base.head) {
9064
9065 if (&encoder->new_crtc->base != crtc)
9066 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009067
Daniel Vetterefea6e82013-07-21 21:36:59 +02009068 if (!(encoder->compute_config(encoder, pipe_config))) {
9069 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009070 goto fail;
9071 }
9072 }
9073
Daniel Vetterff9a6752013-06-01 17:16:21 +02009074 /* Set default port clock if not overwritten by the encoder. Needs to be
9075 * done afterwards in case the encoder adjusts the mode. */
9076 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009077 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9078 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009079
Daniel Vettera43f6e02013-06-07 23:10:32 +02009080 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009081 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009082 DRM_DEBUG_KMS("CRTC fixup failed\n");
9083 goto fail;
9084 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009085
9086 if (ret == RETRY) {
9087 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9088 ret = -EINVAL;
9089 goto fail;
9090 }
9091
9092 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9093 retry = false;
9094 goto encoder_retry;
9095 }
9096
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009097 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9098 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9099 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9100
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009101 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009102fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009103 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009104 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009105}
9106
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009107/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9108 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9109static void
9110intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9111 unsigned *prepare_pipes, unsigned *disable_pipes)
9112{
9113 struct intel_crtc *intel_crtc;
9114 struct drm_device *dev = crtc->dev;
9115 struct intel_encoder *encoder;
9116 struct intel_connector *connector;
9117 struct drm_crtc *tmp_crtc;
9118
9119 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9120
9121 /* Check which crtcs have changed outputs connected to them, these need
9122 * to be part of the prepare_pipes mask. We don't (yet) support global
9123 * modeset across multiple crtcs, so modeset_pipes will only have one
9124 * bit set at most. */
9125 list_for_each_entry(connector, &dev->mode_config.connector_list,
9126 base.head) {
9127 if (connector->base.encoder == &connector->new_encoder->base)
9128 continue;
9129
9130 if (connector->base.encoder) {
9131 tmp_crtc = connector->base.encoder->crtc;
9132
9133 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9134 }
9135
9136 if (connector->new_encoder)
9137 *prepare_pipes |=
9138 1 << connector->new_encoder->new_crtc->pipe;
9139 }
9140
9141 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9142 base.head) {
9143 if (encoder->base.crtc == &encoder->new_crtc->base)
9144 continue;
9145
9146 if (encoder->base.crtc) {
9147 tmp_crtc = encoder->base.crtc;
9148
9149 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9150 }
9151
9152 if (encoder->new_crtc)
9153 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9154 }
9155
Ville Syrjälä76688512014-01-10 11:28:06 +02009156 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009157 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9158 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009159 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009160 continue;
9161
Ville Syrjälä76688512014-01-10 11:28:06 +02009162 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009163 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009164 else
9165 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009166 }
9167
9168
9169 /* set_mode is also used to update properties on life display pipes. */
9170 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009171 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009172 *prepare_pipes |= 1 << intel_crtc->pipe;
9173
Daniel Vetterb6c51642013-04-12 18:48:43 +02009174 /*
9175 * For simplicity do a full modeset on any pipe where the output routing
9176 * changed. We could be more clever, but that would require us to be
9177 * more careful with calling the relevant encoder->mode_set functions.
9178 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009179 if (*prepare_pipes)
9180 *modeset_pipes = *prepare_pipes;
9181
9182 /* ... and mask these out. */
9183 *modeset_pipes &= ~(*disable_pipes);
9184 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009185
9186 /*
9187 * HACK: We don't (yet) fully support global modesets. intel_set_config
9188 * obies this rule, but the modeset restore mode of
9189 * intel_modeset_setup_hw_state does not.
9190 */
9191 *modeset_pipes &= 1 << intel_crtc->pipe;
9192 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009193
9194 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9195 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009196}
9197
Daniel Vetterea9d7582012-07-10 10:42:52 +02009198static bool intel_crtc_in_use(struct drm_crtc *crtc)
9199{
9200 struct drm_encoder *encoder;
9201 struct drm_device *dev = crtc->dev;
9202
9203 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9204 if (encoder->crtc == crtc)
9205 return true;
9206
9207 return false;
9208}
9209
9210static void
9211intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9212{
9213 struct intel_encoder *intel_encoder;
9214 struct intel_crtc *intel_crtc;
9215 struct drm_connector *connector;
9216
9217 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9218 base.head) {
9219 if (!intel_encoder->base.crtc)
9220 continue;
9221
9222 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9223
9224 if (prepare_pipes & (1 << intel_crtc->pipe))
9225 intel_encoder->connectors_active = false;
9226 }
9227
9228 intel_modeset_commit_output_state(dev);
9229
Ville Syrjälä76688512014-01-10 11:28:06 +02009230 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009231 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9232 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009233 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009234 WARN_ON(intel_crtc->new_config &&
9235 intel_crtc->new_config != &intel_crtc->config);
9236 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009237 }
9238
9239 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9240 if (!connector->encoder || !connector->encoder->crtc)
9241 continue;
9242
9243 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9244
9245 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009246 struct drm_property *dpms_property =
9247 dev->mode_config.dpms_property;
9248
Daniel Vetterea9d7582012-07-10 10:42:52 +02009249 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009250 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009251 dpms_property,
9252 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009253
9254 intel_encoder = to_intel_encoder(connector->encoder);
9255 intel_encoder->connectors_active = true;
9256 }
9257 }
9258
9259}
9260
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009261static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009262{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009263 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009264
9265 if (clock1 == clock2)
9266 return true;
9267
9268 if (!clock1 || !clock2)
9269 return false;
9270
9271 diff = abs(clock1 - clock2);
9272
9273 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9274 return true;
9275
9276 return false;
9277}
9278
Daniel Vetter25c5b262012-07-08 22:08:04 +02009279#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9280 list_for_each_entry((intel_crtc), \
9281 &(dev)->mode_config.crtc_list, \
9282 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009283 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009284
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009285static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009286intel_pipe_config_compare(struct drm_device *dev,
9287 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009288 struct intel_crtc_config *pipe_config)
9289{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009290#define PIPE_CONF_CHECK_X(name) \
9291 if (current_config->name != pipe_config->name) { \
9292 DRM_ERROR("mismatch in " #name " " \
9293 "(expected 0x%08x, found 0x%08x)\n", \
9294 current_config->name, \
9295 pipe_config->name); \
9296 return false; \
9297 }
9298
Daniel Vetter08a24032013-04-19 11:25:34 +02009299#define PIPE_CONF_CHECK_I(name) \
9300 if (current_config->name != pipe_config->name) { \
9301 DRM_ERROR("mismatch in " #name " " \
9302 "(expected %i, found %i)\n", \
9303 current_config->name, \
9304 pipe_config->name); \
9305 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009306 }
9307
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009308#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9309 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009310 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009311 "(expected %i, found %i)\n", \
9312 current_config->name & (mask), \
9313 pipe_config->name & (mask)); \
9314 return false; \
9315 }
9316
Ville Syrjälä5e550652013-09-06 23:29:07 +03009317#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9318 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9319 DRM_ERROR("mismatch in " #name " " \
9320 "(expected %i, found %i)\n", \
9321 current_config->name, \
9322 pipe_config->name); \
9323 return false; \
9324 }
9325
Daniel Vetterbb760062013-06-06 14:55:52 +02009326#define PIPE_CONF_QUIRK(quirk) \
9327 ((current_config->quirks | pipe_config->quirks) & (quirk))
9328
Daniel Vettereccb1402013-05-22 00:50:22 +02009329 PIPE_CONF_CHECK_I(cpu_transcoder);
9330
Daniel Vetter08a24032013-04-19 11:25:34 +02009331 PIPE_CONF_CHECK_I(has_pch_encoder);
9332 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009333 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9334 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9335 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9336 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9337 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009338
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009339 PIPE_CONF_CHECK_I(has_dp_encoder);
9340 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9341 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9342 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9343 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9344 PIPE_CONF_CHECK_I(dp_m_n.tu);
9345
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009346 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9347 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9348 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9349 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9350 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9352
9353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9359
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009360 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009361
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009362 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9363 DRM_MODE_FLAG_INTERLACE);
9364
Daniel Vetterbb760062013-06-06 14:55:52 +02009365 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9366 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9367 DRM_MODE_FLAG_PHSYNC);
9368 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9369 DRM_MODE_FLAG_NHSYNC);
9370 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9371 DRM_MODE_FLAG_PVSYNC);
9372 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9373 DRM_MODE_FLAG_NVSYNC);
9374 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009375
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009376 PIPE_CONF_CHECK_I(pipe_src_w);
9377 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009378
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009379 PIPE_CONF_CHECK_I(gmch_pfit.control);
9380 /* pfit ratios are autocomputed by the hw on gen4+ */
9381 if (INTEL_INFO(dev)->gen < 4)
9382 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9383 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009384 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9385 if (current_config->pch_pfit.enabled) {
9386 PIPE_CONF_CHECK_I(pch_pfit.pos);
9387 PIPE_CONF_CHECK_I(pch_pfit.size);
9388 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009389
Jesse Barnese59150d2014-01-07 13:30:45 -08009390 /* BDW+ don't expose a synchronous way to read the state */
9391 if (IS_HASWELL(dev))
9392 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009393
Ville Syrjälä282740f2013-09-04 18:30:03 +03009394 PIPE_CONF_CHECK_I(double_wide);
9395
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009396 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009397 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009398 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009399 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9400 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009401
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009402 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9403 PIPE_CONF_CHECK_I(pipe_bpp);
9404
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009405 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9406 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009407
Daniel Vetter66e985c2013-06-05 13:34:20 +02009408#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009409#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009410#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009411#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009412#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009413
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009414 return true;
9415}
9416
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009417static void
9418check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009419{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009420 struct intel_connector *connector;
9421
9422 list_for_each_entry(connector, &dev->mode_config.connector_list,
9423 base.head) {
9424 /* This also checks the encoder/connector hw state with the
9425 * ->get_hw_state callbacks. */
9426 intel_connector_check_state(connector);
9427
9428 WARN(&connector->new_encoder->base != connector->base.encoder,
9429 "connector's staged encoder doesn't match current encoder\n");
9430 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009431}
9432
9433static void
9434check_encoder_state(struct drm_device *dev)
9435{
9436 struct intel_encoder *encoder;
9437 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009438
9439 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9440 base.head) {
9441 bool enabled = false;
9442 bool active = false;
9443 enum pipe pipe, tracked_pipe;
9444
9445 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9446 encoder->base.base.id,
9447 drm_get_encoder_name(&encoder->base));
9448
9449 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9450 "encoder's stage crtc doesn't match current crtc\n");
9451 WARN(encoder->connectors_active && !encoder->base.crtc,
9452 "encoder's active_connectors set, but no crtc\n");
9453
9454 list_for_each_entry(connector, &dev->mode_config.connector_list,
9455 base.head) {
9456 if (connector->base.encoder != &encoder->base)
9457 continue;
9458 enabled = true;
9459 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9460 active = true;
9461 }
9462 WARN(!!encoder->base.crtc != enabled,
9463 "encoder's enabled state mismatch "
9464 "(expected %i, found %i)\n",
9465 !!encoder->base.crtc, enabled);
9466 WARN(active && !encoder->base.crtc,
9467 "active encoder with no crtc\n");
9468
9469 WARN(encoder->connectors_active != active,
9470 "encoder's computed active state doesn't match tracked active state "
9471 "(expected %i, found %i)\n", active, encoder->connectors_active);
9472
9473 active = encoder->get_hw_state(encoder, &pipe);
9474 WARN(active != encoder->connectors_active,
9475 "encoder's hw state doesn't match sw tracking "
9476 "(expected %i, found %i)\n",
9477 encoder->connectors_active, active);
9478
9479 if (!encoder->base.crtc)
9480 continue;
9481
9482 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9483 WARN(active && pipe != tracked_pipe,
9484 "active encoder's pipe doesn't match"
9485 "(expected %i, found %i)\n",
9486 tracked_pipe, pipe);
9487
9488 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009489}
9490
9491static void
9492check_crtc_state(struct drm_device *dev)
9493{
9494 drm_i915_private_t *dev_priv = dev->dev_private;
9495 struct intel_crtc *crtc;
9496 struct intel_encoder *encoder;
9497 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009498
9499 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9500 base.head) {
9501 bool enabled = false;
9502 bool active = false;
9503
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009504 memset(&pipe_config, 0, sizeof(pipe_config));
9505
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009506 DRM_DEBUG_KMS("[CRTC:%d]\n",
9507 crtc->base.base.id);
9508
9509 WARN(crtc->active && !crtc->base.enabled,
9510 "active crtc, but not enabled in sw tracking\n");
9511
9512 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9513 base.head) {
9514 if (encoder->base.crtc != &crtc->base)
9515 continue;
9516 enabled = true;
9517 if (encoder->connectors_active)
9518 active = true;
9519 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009520
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009521 WARN(active != crtc->active,
9522 "crtc's computed active state doesn't match tracked active state "
9523 "(expected %i, found %i)\n", active, crtc->active);
9524 WARN(enabled != crtc->base.enabled,
9525 "crtc's computed enabled state doesn't match tracked enabled state "
9526 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9527
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009528 active = dev_priv->display.get_pipe_config(crtc,
9529 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009530
9531 /* hw state is inconsistent with the pipe A quirk */
9532 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9533 active = crtc->active;
9534
Daniel Vetter6c49f242013-06-06 12:45:25 +02009535 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9536 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009537 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009538 if (encoder->base.crtc != &crtc->base)
9539 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009540 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009541 encoder->get_config(encoder, &pipe_config);
9542 }
9543
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009544 WARN(crtc->active != active,
9545 "crtc active state doesn't match with hw state "
9546 "(expected %i, found %i)\n", crtc->active, active);
9547
Daniel Vetterc0b03412013-05-28 12:05:54 +02009548 if (active &&
9549 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9550 WARN(1, "pipe state doesn't match!\n");
9551 intel_dump_pipe_config(crtc, &pipe_config,
9552 "[hw state]");
9553 intel_dump_pipe_config(crtc, &crtc->config,
9554 "[sw state]");
9555 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009556 }
9557}
9558
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009559static void
9560check_shared_dpll_state(struct drm_device *dev)
9561{
9562 drm_i915_private_t *dev_priv = dev->dev_private;
9563 struct intel_crtc *crtc;
9564 struct intel_dpll_hw_state dpll_hw_state;
9565 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009566
9567 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9568 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9569 int enabled_crtcs = 0, active_crtcs = 0;
9570 bool active;
9571
9572 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9573
9574 DRM_DEBUG_KMS("%s\n", pll->name);
9575
9576 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9577
9578 WARN(pll->active > pll->refcount,
9579 "more active pll users than references: %i vs %i\n",
9580 pll->active, pll->refcount);
9581 WARN(pll->active && !pll->on,
9582 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009583 WARN(pll->on && !pll->active,
9584 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009585 WARN(pll->on != active,
9586 "pll on state mismatch (expected %i, found %i)\n",
9587 pll->on, active);
9588
9589 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9590 base.head) {
9591 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9592 enabled_crtcs++;
9593 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9594 active_crtcs++;
9595 }
9596 WARN(pll->active != active_crtcs,
9597 "pll active crtcs mismatch (expected %i, found %i)\n",
9598 pll->active, active_crtcs);
9599 WARN(pll->refcount != enabled_crtcs,
9600 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9601 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009602
9603 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9604 sizeof(dpll_hw_state)),
9605 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009606 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009607}
9608
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009609void
9610intel_modeset_check_state(struct drm_device *dev)
9611{
9612 check_connector_state(dev);
9613 check_encoder_state(dev);
9614 check_crtc_state(dev);
9615 check_shared_dpll_state(dev);
9616}
9617
Ville Syrjälä18442d02013-09-13 16:00:08 +03009618void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9619 int dotclock)
9620{
9621 /*
9622 * FDI already provided one idea for the dotclock.
9623 * Yell if the encoder disagrees.
9624 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009625 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009626 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009627 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009628}
9629
Daniel Vetterf30da182013-04-11 20:22:50 +02009630static int __intel_set_mode(struct drm_crtc *crtc,
9631 struct drm_display_mode *mode,
9632 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009633{
9634 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009635 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009636 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009637 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009638 struct intel_crtc *intel_crtc;
9639 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009640 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009641
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009642 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009643 if (!saved_mode)
9644 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009645
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009646 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009647 &prepare_pipes, &disable_pipes);
9648
Tim Gardner3ac18232012-12-07 07:54:26 -07009649 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009650
Daniel Vetter25c5b262012-07-08 22:08:04 +02009651 /* Hack: Because we don't (yet) support global modeset on multiple
9652 * crtcs, we don't keep track of the new mode for more than one crtc.
9653 * Hence simply check whether any bit is set in modeset_pipes in all the
9654 * pieces of code that are not yet converted to deal with mutliple crtcs
9655 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009656 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009657 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009658 if (IS_ERR(pipe_config)) {
9659 ret = PTR_ERR(pipe_config);
9660 pipe_config = NULL;
9661
Tim Gardner3ac18232012-12-07 07:54:26 -07009662 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009663 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009664 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9665 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009666 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009667 }
9668
Jesse Barnes30a970c2013-11-04 13:48:12 -08009669 /*
9670 * See if the config requires any additional preparation, e.g.
9671 * to adjust global state with pipes off. We need to do this
9672 * here so we can get the modeset_pipe updated config for the new
9673 * mode set on this crtc. For other crtcs we need to use the
9674 * adjusted_mode bits in the crtc directly.
9675 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009676 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009677 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009678
Ville Syrjäläc164f832013-11-05 22:34:12 +02009679 /* may have added more to prepare_pipes than we should */
9680 prepare_pipes &= ~disable_pipes;
9681 }
9682
Daniel Vetter460da9162013-03-27 00:44:51 +01009683 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9684 intel_crtc_disable(&intel_crtc->base);
9685
Daniel Vetterea9d7582012-07-10 10:42:52 +02009686 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9687 if (intel_crtc->base.enabled)
9688 dev_priv->display.crtc_disable(&intel_crtc->base);
9689 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009690
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009691 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9692 * to set it here already despite that we pass it down the callchain.
9693 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009694 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009695 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009696 /* mode_set/enable/disable functions rely on a correct pipe
9697 * config. */
9698 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009699 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009700
9701 /*
9702 * Calculate and store various constants which
9703 * are later needed by vblank and swap-completion
9704 * timestamping. They are derived from true hwmode.
9705 */
9706 drm_calc_timestamping_constants(crtc,
9707 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009708 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009709
Daniel Vetterea9d7582012-07-10 10:42:52 +02009710 /* Only after disabling all output pipelines that will be changed can we
9711 * update the the output configuration. */
9712 intel_modeset_update_state(dev, prepare_pipes);
9713
Daniel Vetter47fab732012-10-26 10:58:18 +02009714 if (dev_priv->display.modeset_global_resources)
9715 dev_priv->display.modeset_global_resources(dev);
9716
Daniel Vettera6778b32012-07-02 09:56:42 +02009717 /* Set up the DPLL and any encoders state that needs to adjust or depend
9718 * on the DPLL.
9719 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009720 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009721 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009722 x, y, fb);
9723 if (ret)
9724 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009725 }
9726
9727 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009728 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9729 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009730
Daniel Vettera6778b32012-07-02 09:56:42 +02009731 /* FIXME: add subpixel order */
9732done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009733 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009734 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009735
Tim Gardner3ac18232012-12-07 07:54:26 -07009736out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009737 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009738 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009739 return ret;
9740}
9741
Damien Lespiaue7457a92013-08-08 22:28:59 +01009742static int intel_set_mode(struct drm_crtc *crtc,
9743 struct drm_display_mode *mode,
9744 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009745{
9746 int ret;
9747
9748 ret = __intel_set_mode(crtc, mode, x, y, fb);
9749
9750 if (ret == 0)
9751 intel_modeset_check_state(crtc->dev);
9752
9753 return ret;
9754}
9755
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009756void intel_crtc_restore_mode(struct drm_crtc *crtc)
9757{
9758 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9759}
9760
Daniel Vetter25c5b262012-07-08 22:08:04 +02009761#undef for_each_intel_crtc_masked
9762
Daniel Vetterd9e55602012-07-04 22:16:09 +02009763static void intel_set_config_free(struct intel_set_config *config)
9764{
9765 if (!config)
9766 return;
9767
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009768 kfree(config->save_connector_encoders);
9769 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009770 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009771 kfree(config);
9772}
9773
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009774static int intel_set_config_save_state(struct drm_device *dev,
9775 struct intel_set_config *config)
9776{
Ville Syrjälä76688512014-01-10 11:28:06 +02009777 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009778 struct drm_encoder *encoder;
9779 struct drm_connector *connector;
9780 int count;
9781
Ville Syrjälä76688512014-01-10 11:28:06 +02009782 config->save_crtc_enabled =
9783 kcalloc(dev->mode_config.num_crtc,
9784 sizeof(bool), GFP_KERNEL);
9785 if (!config->save_crtc_enabled)
9786 return -ENOMEM;
9787
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009788 config->save_encoder_crtcs =
9789 kcalloc(dev->mode_config.num_encoder,
9790 sizeof(struct drm_crtc *), GFP_KERNEL);
9791 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009792 return -ENOMEM;
9793
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009794 config->save_connector_encoders =
9795 kcalloc(dev->mode_config.num_connector,
9796 sizeof(struct drm_encoder *), GFP_KERNEL);
9797 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009798 return -ENOMEM;
9799
9800 /* Copy data. Note that driver private data is not affected.
9801 * Should anything bad happen only the expected state is
9802 * restored, not the drivers personal bookkeeping.
9803 */
9804 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009805 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9806 config->save_crtc_enabled[count++] = crtc->enabled;
9807 }
9808
9809 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009810 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009811 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009812 }
9813
9814 count = 0;
9815 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009816 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009817 }
9818
9819 return 0;
9820}
9821
9822static void intel_set_config_restore_state(struct drm_device *dev,
9823 struct intel_set_config *config)
9824{
Ville Syrjälä76688512014-01-10 11:28:06 +02009825 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009826 struct intel_encoder *encoder;
9827 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009828 int count;
9829
9830 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009831 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9832 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009833
9834 if (crtc->new_enabled)
9835 crtc->new_config = &crtc->config;
9836 else
9837 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009838 }
9839
9840 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009841 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9842 encoder->new_crtc =
9843 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009844 }
9845
9846 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009847 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9848 connector->new_encoder =
9849 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009850 }
9851}
9852
Imre Deake3de42b2013-05-03 19:44:07 +02009853static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009854is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009855{
9856 int i;
9857
Chris Wilson2e57f472013-07-17 12:14:40 +01009858 if (set->num_connectors == 0)
9859 return false;
9860
9861 if (WARN_ON(set->connectors == NULL))
9862 return false;
9863
9864 for (i = 0; i < set->num_connectors; i++)
9865 if (set->connectors[i]->encoder &&
9866 set->connectors[i]->encoder->crtc == set->crtc &&
9867 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009868 return true;
9869
9870 return false;
9871}
9872
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009873static void
9874intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9875 struct intel_set_config *config)
9876{
9877
9878 /* We should be able to check here if the fb has the same properties
9879 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009880 if (is_crtc_connector_off(set)) {
9881 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009882 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009883 /* If we have no fb then treat it as a full mode set */
9884 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009885 struct intel_crtc *intel_crtc =
9886 to_intel_crtc(set->crtc);
9887
Jani Nikulad330a952014-01-21 11:24:25 +02009888 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009889 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9890 config->fb_changed = true;
9891 } else {
9892 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9893 config->mode_changed = true;
9894 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009895 } else if (set->fb == NULL) {
9896 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009897 } else if (set->fb->pixel_format !=
9898 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009899 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009900 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009901 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009902 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009903 }
9904
Daniel Vetter835c5872012-07-10 18:11:08 +02009905 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009906 config->fb_changed = true;
9907
9908 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9909 DRM_DEBUG_KMS("modes are different, full mode set\n");
9910 drm_mode_debug_printmodeline(&set->crtc->mode);
9911 drm_mode_debug_printmodeline(set->mode);
9912 config->mode_changed = true;
9913 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009914
9915 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9916 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009917}
9918
Daniel Vetter2e431052012-07-04 22:42:15 +02009919static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009920intel_modeset_stage_output_state(struct drm_device *dev,
9921 struct drm_mode_set *set,
9922 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009923{
Daniel Vetter9a935852012-07-05 22:34:27 +02009924 struct intel_connector *connector;
9925 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +02009926 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009927 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009928
Damien Lespiau9abdda72013-02-13 13:29:23 +00009929 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009930 * of connectors. For paranoia, double-check this. */
9931 WARN_ON(!set->fb && (set->num_connectors != 0));
9932 WARN_ON(set->fb && (set->num_connectors == 0));
9933
Daniel Vetter9a935852012-07-05 22:34:27 +02009934 list_for_each_entry(connector, &dev->mode_config.connector_list,
9935 base.head) {
9936 /* Otherwise traverse passed in connector list and get encoders
9937 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009938 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009939 if (set->connectors[ro] == &connector->base) {
9940 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009941 break;
9942 }
9943 }
9944
Daniel Vetter9a935852012-07-05 22:34:27 +02009945 /* If we disable the crtc, disable all its connectors. Also, if
9946 * the connector is on the changing crtc but not on the new
9947 * connector list, disable it. */
9948 if ((!set->fb || ro == set->num_connectors) &&
9949 connector->base.encoder &&
9950 connector->base.encoder->crtc == set->crtc) {
9951 connector->new_encoder = NULL;
9952
9953 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9954 connector->base.base.id,
9955 drm_get_connector_name(&connector->base));
9956 }
9957
9958
9959 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009960 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009961 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009962 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009963 }
9964 /* connector->new_encoder is now updated for all connectors. */
9965
9966 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009967 list_for_each_entry(connector, &dev->mode_config.connector_list,
9968 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009969 struct drm_crtc *new_crtc;
9970
Daniel Vetter9a935852012-07-05 22:34:27 +02009971 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009972 continue;
9973
Daniel Vetter9a935852012-07-05 22:34:27 +02009974 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009975
9976 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009977 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009978 new_crtc = set->crtc;
9979 }
9980
9981 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +01009982 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9983 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009984 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009985 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009986 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9987
9988 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9989 connector->base.base.id,
9990 drm_get_connector_name(&connector->base),
9991 new_crtc->base.id);
9992 }
9993
9994 /* Check for any encoders that needs to be disabled. */
9995 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9996 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -02009997 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009998 list_for_each_entry(connector,
9999 &dev->mode_config.connector_list,
10000 base.head) {
10001 if (connector->new_encoder == encoder) {
10002 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010003 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010004 }
10005 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010006
10007 if (num_connectors == 0)
10008 encoder->new_crtc = NULL;
10009 else if (num_connectors > 1)
10010 return -EINVAL;
10011
Daniel Vetter9a935852012-07-05 22:34:27 +020010012 /* Only now check for crtc changes so we don't miss encoders
10013 * that will be disabled. */
10014 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010015 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010016 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010017 }
10018 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010019 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010020
Ville Syrjälä76688512014-01-10 11:28:06 +020010021 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10022 base.head) {
10023 crtc->new_enabled = false;
10024
10025 list_for_each_entry(encoder,
10026 &dev->mode_config.encoder_list,
10027 base.head) {
10028 if (encoder->new_crtc == crtc) {
10029 crtc->new_enabled = true;
10030 break;
10031 }
10032 }
10033
10034 if (crtc->new_enabled != crtc->base.enabled) {
10035 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10036 crtc->new_enabled ? "en" : "dis");
10037 config->mode_changed = true;
10038 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010039
10040 if (crtc->new_enabled)
10041 crtc->new_config = &crtc->config;
10042 else
10043 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010044 }
10045
Daniel Vetter2e431052012-07-04 22:42:15 +020010046 return 0;
10047}
10048
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010049static void disable_crtc_nofb(struct intel_crtc *crtc)
10050{
10051 struct drm_device *dev = crtc->base.dev;
10052 struct intel_encoder *encoder;
10053 struct intel_connector *connector;
10054
10055 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10056 pipe_name(crtc->pipe));
10057
10058 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10059 if (connector->new_encoder &&
10060 connector->new_encoder->new_crtc == crtc)
10061 connector->new_encoder = NULL;
10062 }
10063
10064 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10065 if (encoder->new_crtc == crtc)
10066 encoder->new_crtc = NULL;
10067 }
10068
10069 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010070 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010071}
10072
Daniel Vetter2e431052012-07-04 22:42:15 +020010073static int intel_crtc_set_config(struct drm_mode_set *set)
10074{
10075 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010076 struct drm_mode_set save_set;
10077 struct intel_set_config *config;
10078 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010079
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010080 BUG_ON(!set);
10081 BUG_ON(!set->crtc);
10082 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010083
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010084 /* Enforce sane interface api - has been abused by the fb helper. */
10085 BUG_ON(!set->mode && set->fb);
10086 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010087
Daniel Vetter2e431052012-07-04 22:42:15 +020010088 if (set->fb) {
10089 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10090 set->crtc->base.id, set->fb->base.id,
10091 (int)set->num_connectors, set->x, set->y);
10092 } else {
10093 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010094 }
10095
10096 dev = set->crtc->dev;
10097
10098 ret = -ENOMEM;
10099 config = kzalloc(sizeof(*config), GFP_KERNEL);
10100 if (!config)
10101 goto out_config;
10102
10103 ret = intel_set_config_save_state(dev, config);
10104 if (ret)
10105 goto out_config;
10106
10107 save_set.crtc = set->crtc;
10108 save_set.mode = &set->crtc->mode;
10109 save_set.x = set->crtc->x;
10110 save_set.y = set->crtc->y;
10111 save_set.fb = set->crtc->fb;
10112
10113 /* Compute whether we need a full modeset, only an fb base update or no
10114 * change at all. In the future we might also check whether only the
10115 * mode changed, e.g. for LVDS where we only change the panel fitter in
10116 * such cases. */
10117 intel_set_config_compute_mode_changes(set, config);
10118
Daniel Vetter9a935852012-07-05 22:34:27 +020010119 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010120 if (ret)
10121 goto fail;
10122
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010123 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010124 ret = intel_set_mode(set->crtc, set->mode,
10125 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010126 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010127 intel_crtc_wait_for_pending_flips(set->crtc);
10128
Daniel Vetter4f660f42012-07-02 09:47:37 +020010129 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010130 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010131 /*
10132 * In the fastboot case this may be our only check of the
10133 * state after boot. It would be better to only do it on
10134 * the first update, but we don't have a nice way of doing that
10135 * (and really, set_config isn't used much for high freq page
10136 * flipping, so increasing its cost here shouldn't be a big
10137 * deal).
10138 */
Jani Nikulad330a952014-01-21 11:24:25 +020010139 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010140 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010141 }
10142
Chris Wilson2d05eae2013-05-03 17:36:25 +010010143 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010144 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10145 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010146fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010147 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010148
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010149 /*
10150 * HACK: if the pipe was on, but we didn't have a framebuffer,
10151 * force the pipe off to avoid oopsing in the modeset code
10152 * due to fb==NULL. This should only happen during boot since
10153 * we don't yet reconstruct the FB from the hardware state.
10154 */
10155 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10156 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10157
Chris Wilson2d05eae2013-05-03 17:36:25 +010010158 /* Try to restore the config */
10159 if (config->mode_changed &&
10160 intel_set_mode(save_set.crtc, save_set.mode,
10161 save_set.x, save_set.y, save_set.fb))
10162 DRM_ERROR("failed to restore config after modeset failure\n");
10163 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010164
Daniel Vetterd9e55602012-07-04 22:16:09 +020010165out_config:
10166 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010167 return ret;
10168}
10169
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010170static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010171 .cursor_set = intel_crtc_cursor_set,
10172 .cursor_move = intel_crtc_cursor_move,
10173 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010174 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010175 .destroy = intel_crtc_destroy,
10176 .page_flip = intel_crtc_page_flip,
10177};
10178
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010179static void intel_cpu_pll_init(struct drm_device *dev)
10180{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010181 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010182 intel_ddi_pll_init(dev);
10183}
10184
Daniel Vetter53589012013-06-05 13:34:16 +020010185static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10186 struct intel_shared_dpll *pll,
10187 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010188{
Daniel Vetter53589012013-06-05 13:34:16 +020010189 uint32_t val;
10190
10191 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010192 hw_state->dpll = val;
10193 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10194 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010195
10196 return val & DPLL_VCO_ENABLE;
10197}
10198
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010199static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10200 struct intel_shared_dpll *pll)
10201{
10202 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10203 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10204}
10205
Daniel Vettere7b903d2013-06-05 13:34:14 +020010206static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10207 struct intel_shared_dpll *pll)
10208{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010209 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010210 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010211
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010212 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10213
10214 /* Wait for the clocks to stabilize. */
10215 POSTING_READ(PCH_DPLL(pll->id));
10216 udelay(150);
10217
10218 /* The pixel multiplier can only be updated once the
10219 * DPLL is enabled and the clocks are stable.
10220 *
10221 * So write it again.
10222 */
10223 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10224 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010225 udelay(200);
10226}
10227
10228static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10229 struct intel_shared_dpll *pll)
10230{
10231 struct drm_device *dev = dev_priv->dev;
10232 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010233
10234 /* Make sure no transcoder isn't still depending on us. */
10235 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10236 if (intel_crtc_to_shared_dpll(crtc) == pll)
10237 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10238 }
10239
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010240 I915_WRITE(PCH_DPLL(pll->id), 0);
10241 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010242 udelay(200);
10243}
10244
Daniel Vetter46edb022013-06-05 13:34:12 +020010245static char *ibx_pch_dpll_names[] = {
10246 "PCH DPLL A",
10247 "PCH DPLL B",
10248};
10249
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010250static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010251{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010252 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010253 int i;
10254
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010255 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010256
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010257 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010258 dev_priv->shared_dplls[i].id = i;
10259 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010260 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010261 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10262 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010263 dev_priv->shared_dplls[i].get_hw_state =
10264 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010265 }
10266}
10267
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010268static void intel_shared_dpll_init(struct drm_device *dev)
10269{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010270 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010271
10272 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10273 ibx_pch_dpll_init(dev);
10274 else
10275 dev_priv->num_shared_dpll = 0;
10276
10277 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010278}
10279
Hannes Ederb358d0a2008-12-18 21:18:47 +010010280static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010281{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010282 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010283 struct intel_crtc *intel_crtc;
10284 int i;
10285
Daniel Vetter955382f2013-09-19 14:05:45 +020010286 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010287 if (intel_crtc == NULL)
10288 return;
10289
10290 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10291
10292 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 for (i = 0; i < 256; i++) {
10294 intel_crtc->lut_r[i] = i;
10295 intel_crtc->lut_g[i] = i;
10296 intel_crtc->lut_b[i] = i;
10297 }
10298
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010299 /*
10300 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10301 * is hooked to plane B. Hence we want plane A feeding pipe B.
10302 */
Jesse Barnes80824002009-09-10 15:28:06 -070010303 intel_crtc->pipe = pipe;
10304 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010305 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010306 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010307 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010308 }
10309
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010310 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10311 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10312 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10313 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10314
Jesse Barnes79e53942008-11-07 14:24:08 -080010315 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010316}
10317
Jesse Barnes752aa882013-10-31 18:55:49 +020010318enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10319{
10320 struct drm_encoder *encoder = connector->base.encoder;
10321
10322 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10323
10324 if (!encoder)
10325 return INVALID_PIPE;
10326
10327 return to_intel_crtc(encoder->crtc)->pipe;
10328}
10329
Carl Worth08d7b3d2009-04-29 14:43:54 -070010330int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010331 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010332{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010333 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010334 struct drm_mode_object *drmmode_obj;
10335 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010336
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010337 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10338 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010339
Daniel Vetterc05422d2009-08-11 16:05:30 +020010340 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10341 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010342
Daniel Vetterc05422d2009-08-11 16:05:30 +020010343 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010344 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010345 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010346 }
10347
Daniel Vetterc05422d2009-08-11 16:05:30 +020010348 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10349 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010350
Daniel Vetterc05422d2009-08-11 16:05:30 +020010351 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010352}
10353
Daniel Vetter66a92782012-07-12 20:08:18 +020010354static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010355{
Daniel Vetter66a92782012-07-12 20:08:18 +020010356 struct drm_device *dev = encoder->base.dev;
10357 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010358 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010359 int entry = 0;
10360
Daniel Vetter66a92782012-07-12 20:08:18 +020010361 list_for_each_entry(source_encoder,
10362 &dev->mode_config.encoder_list, base.head) {
10363
10364 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010365 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010366
10367 /* Intel hw has only one MUX where enocoders could be cloned. */
10368 if (encoder->cloneable && source_encoder->cloneable)
10369 index_mask |= (1 << entry);
10370
Jesse Barnes79e53942008-11-07 14:24:08 -080010371 entry++;
10372 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010373
Jesse Barnes79e53942008-11-07 14:24:08 -080010374 return index_mask;
10375}
10376
Chris Wilson4d302442010-12-14 19:21:29 +000010377static bool has_edp_a(struct drm_device *dev)
10378{
10379 struct drm_i915_private *dev_priv = dev->dev_private;
10380
10381 if (!IS_MOBILE(dev))
10382 return false;
10383
10384 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10385 return false;
10386
Damien Lespiaue3589902014-02-07 19:12:50 +000010387 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010388 return false;
10389
10390 return true;
10391}
10392
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010393const char *intel_output_name(int output)
10394{
10395 static const char *names[] = {
10396 [INTEL_OUTPUT_UNUSED] = "Unused",
10397 [INTEL_OUTPUT_ANALOG] = "Analog",
10398 [INTEL_OUTPUT_DVO] = "DVO",
10399 [INTEL_OUTPUT_SDVO] = "SDVO",
10400 [INTEL_OUTPUT_LVDS] = "LVDS",
10401 [INTEL_OUTPUT_TVOUT] = "TV",
10402 [INTEL_OUTPUT_HDMI] = "HDMI",
10403 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10404 [INTEL_OUTPUT_EDP] = "eDP",
10405 [INTEL_OUTPUT_DSI] = "DSI",
10406 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10407 };
10408
10409 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10410 return "Invalid";
10411
10412 return names[output];
10413}
10414
Jesse Barnes79e53942008-11-07 14:24:08 -080010415static void intel_setup_outputs(struct drm_device *dev)
10416{
Eric Anholt725e30a2009-01-22 13:01:02 -080010417 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010418 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010419 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010420
Daniel Vetterc9093352013-06-06 22:22:47 +020010421 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010422
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010423 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010424 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010425
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010426 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010427 int found;
10428
10429 /* Haswell uses DDI functions to detect digital outputs */
10430 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10431 /* DDI A only supports eDP */
10432 if (found)
10433 intel_ddi_init(dev, PORT_A);
10434
10435 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10436 * register */
10437 found = I915_READ(SFUSE_STRAP);
10438
10439 if (found & SFUSE_STRAP_DDIB_DETECTED)
10440 intel_ddi_init(dev, PORT_B);
10441 if (found & SFUSE_STRAP_DDIC_DETECTED)
10442 intel_ddi_init(dev, PORT_C);
10443 if (found & SFUSE_STRAP_DDID_DETECTED)
10444 intel_ddi_init(dev, PORT_D);
10445 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010446 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010447 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010448
10449 if (has_edp_a(dev))
10450 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010451
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010452 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010453 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010454 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010455 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010456 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010457 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010458 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010459 }
10460
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010461 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010462 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010463
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010464 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010465 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010466
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010467 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010468 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010469
Daniel Vetter270b3042012-10-27 15:52:05 +020010470 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010471 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010472 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010473 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10474 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10475 PORT_B);
10476 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10477 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10478 }
10479
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010480 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10481 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10482 PORT_C);
10483 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010484 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010485 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010486
Jani Nikula3cfca972013-08-27 15:12:26 +030010487 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010488 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010489 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010490
Paulo Zanonie2debe92013-02-18 19:00:27 -030010491 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010492 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010493 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010494 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10495 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010496 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010497 }
Ma Ling27185ae2009-08-24 13:50:23 +080010498
Imre Deake7281ea2013-05-08 13:14:08 +030010499 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010500 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010501 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010502
10503 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010504
Paulo Zanonie2debe92013-02-18 19:00:27 -030010505 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010506 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010507 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010508 }
Ma Ling27185ae2009-08-24 13:50:23 +080010509
Paulo Zanonie2debe92013-02-18 19:00:27 -030010510 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010511
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010512 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10513 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010514 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010515 }
Imre Deake7281ea2013-05-08 13:14:08 +030010516 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010517 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010518 }
Ma Ling27185ae2009-08-24 13:50:23 +080010519
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010520 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010521 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010522 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010523 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010524 intel_dvo_init(dev);
10525
Zhenyu Wang103a1962009-11-27 11:44:36 +080010526 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010527 intel_tv_init(dev);
10528
Chris Wilson4ef69c72010-09-09 15:14:28 +010010529 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10530 encoder->base.possible_crtcs = encoder->crtc_mask;
10531 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010532 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010534
Paulo Zanonidde86e22012-12-01 12:04:25 -020010535 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010536
10537 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010538}
10539
10540static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10541{
10542 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010543
Daniel Vetteref2d6332014-02-10 18:00:38 +010010544 drm_framebuffer_cleanup(fb);
10545 WARN_ON(!intel_fb->obj->framebuffer_references--);
10546 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010547 kfree(intel_fb);
10548}
10549
10550static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010551 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 unsigned int *handle)
10553{
10554 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010555 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010556
Chris Wilson05394f32010-11-08 19:18:58 +000010557 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010558}
10559
10560static const struct drm_framebuffer_funcs intel_fb_funcs = {
10561 .destroy = intel_user_framebuffer_destroy,
10562 .create_handle = intel_user_framebuffer_create_handle,
10563};
10564
Dave Airlie38651672010-03-30 05:34:13 +000010565int intel_framebuffer_init(struct drm_device *dev,
10566 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010567 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010568 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010569{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010570 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010571 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010572 int ret;
10573
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010574 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10575
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010576 if (obj->tiling_mode == I915_TILING_Y) {
10577 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010578 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010579 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010580
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010581 if (mode_cmd->pitches[0] & 63) {
10582 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10583 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010584 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010585 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010586
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010587 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10588 pitch_limit = 32*1024;
10589 } else if (INTEL_INFO(dev)->gen >= 4) {
10590 if (obj->tiling_mode)
10591 pitch_limit = 16*1024;
10592 else
10593 pitch_limit = 32*1024;
10594 } else if (INTEL_INFO(dev)->gen >= 3) {
10595 if (obj->tiling_mode)
10596 pitch_limit = 8*1024;
10597 else
10598 pitch_limit = 16*1024;
10599 } else
10600 /* XXX DSPC is limited to 4k tiled */
10601 pitch_limit = 8*1024;
10602
10603 if (mode_cmd->pitches[0] > pitch_limit) {
10604 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10605 obj->tiling_mode ? "tiled" : "linear",
10606 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010607 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010608 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010609
10610 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010611 mode_cmd->pitches[0] != obj->stride) {
10612 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10613 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010614 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010615 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010616
Ville Syrjälä57779d02012-10-31 17:50:14 +020010617 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010618 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010619 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010620 case DRM_FORMAT_RGB565:
10621 case DRM_FORMAT_XRGB8888:
10622 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010623 break;
10624 case DRM_FORMAT_XRGB1555:
10625 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010626 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010627 DRM_DEBUG("unsupported pixel format: %s\n",
10628 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010629 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010630 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010631 break;
10632 case DRM_FORMAT_XBGR8888:
10633 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010634 case DRM_FORMAT_XRGB2101010:
10635 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010636 case DRM_FORMAT_XBGR2101010:
10637 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010638 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010639 DRM_DEBUG("unsupported pixel format: %s\n",
10640 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010641 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010642 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010643 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010644 case DRM_FORMAT_YUYV:
10645 case DRM_FORMAT_UYVY:
10646 case DRM_FORMAT_YVYU:
10647 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010648 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010649 DRM_DEBUG("unsupported pixel format: %s\n",
10650 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010651 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010652 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010653 break;
10654 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010655 DRM_DEBUG("unsupported pixel format: %s\n",
10656 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010657 return -EINVAL;
10658 }
10659
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010660 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10661 if (mode_cmd->offsets[0] != 0)
10662 return -EINVAL;
10663
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010664 aligned_height = intel_align_height(dev, mode_cmd->height,
10665 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010666 /* FIXME drm helper for size checks (especially planar formats)? */
10667 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10668 return -EINVAL;
10669
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010670 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10671 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010672 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010673
Jesse Barnes79e53942008-11-07 14:24:08 -080010674 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10675 if (ret) {
10676 DRM_ERROR("framebuffer init failed %d\n", ret);
10677 return ret;
10678 }
10679
Jesse Barnes79e53942008-11-07 14:24:08 -080010680 return 0;
10681}
10682
Jesse Barnes79e53942008-11-07 14:24:08 -080010683static struct drm_framebuffer *
10684intel_user_framebuffer_create(struct drm_device *dev,
10685 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010686 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010687{
Chris Wilson05394f32010-11-08 19:18:58 +000010688 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010689
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010690 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10691 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010692 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010693 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010694
Chris Wilsond2dff872011-04-19 08:36:26 +010010695 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010696}
10697
Daniel Vetter4520f532013-10-09 09:18:51 +020010698#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010699static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010700{
10701}
10702#endif
10703
Jesse Barnes79e53942008-11-07 14:24:08 -080010704static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010705 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010706 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010707};
10708
Jesse Barnese70236a2009-09-21 10:42:27 -070010709/* Set up chip specific display functions */
10710static void intel_init_display(struct drm_device *dev)
10711{
10712 struct drm_i915_private *dev_priv = dev->dev_private;
10713
Daniel Vetteree9300b2013-06-03 22:40:22 +020010714 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10715 dev_priv->display.find_dpll = g4x_find_best_dpll;
10716 else if (IS_VALLEYVIEW(dev))
10717 dev_priv->display.find_dpll = vlv_find_best_dpll;
10718 else if (IS_PINEVIEW(dev))
10719 dev_priv->display.find_dpll = pnv_find_best_dpll;
10720 else
10721 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10722
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010723 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010724 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010725 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010726 dev_priv->display.crtc_enable = haswell_crtc_enable;
10727 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010728 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010729 dev_priv->display.update_plane = ironlake_update_plane;
10730 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010731 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010732 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010733 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10734 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010735 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010736 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010737 } else if (IS_VALLEYVIEW(dev)) {
10738 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10739 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10740 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10741 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10742 dev_priv->display.off = i9xx_crtc_off;
10743 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010744 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010745 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010746 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010747 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10748 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010749 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010750 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010751 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010752
Jesse Barnese70236a2009-09-21 10:42:27 -070010753 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010754 if (IS_VALLEYVIEW(dev))
10755 dev_priv->display.get_display_clock_speed =
10756 valleyview_get_display_clock_speed;
10757 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010758 dev_priv->display.get_display_clock_speed =
10759 i945_get_display_clock_speed;
10760 else if (IS_I915G(dev))
10761 dev_priv->display.get_display_clock_speed =
10762 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010763 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010764 dev_priv->display.get_display_clock_speed =
10765 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010766 else if (IS_PINEVIEW(dev))
10767 dev_priv->display.get_display_clock_speed =
10768 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010769 else if (IS_I915GM(dev))
10770 dev_priv->display.get_display_clock_speed =
10771 i915gm_get_display_clock_speed;
10772 else if (IS_I865G(dev))
10773 dev_priv->display.get_display_clock_speed =
10774 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010775 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010776 dev_priv->display.get_display_clock_speed =
10777 i855_get_display_clock_speed;
10778 else /* 852, 830 */
10779 dev_priv->display.get_display_clock_speed =
10780 i830_get_display_clock_speed;
10781
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010782 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010783 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010784 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010785 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010786 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010787 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010788 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010789 } else if (IS_IVYBRIDGE(dev)) {
10790 /* FIXME: detect B0+ stepping and use auto training */
10791 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010792 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010793 dev_priv->display.modeset_global_resources =
10794 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010795 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010796 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010797 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010798 dev_priv->display.modeset_global_resources =
10799 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010800 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010801 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010802 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010803 } else if (IS_VALLEYVIEW(dev)) {
10804 dev_priv->display.modeset_global_resources =
10805 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010806 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010807 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010808
10809 /* Default just returns -ENODEV to indicate unsupported */
10810 dev_priv->display.queue_flip = intel_default_queue_flip;
10811
10812 switch (INTEL_INFO(dev)->gen) {
10813 case 2:
10814 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10815 break;
10816
10817 case 3:
10818 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10819 break;
10820
10821 case 4:
10822 case 5:
10823 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10824 break;
10825
10826 case 6:
10827 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10828 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010829 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010830 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010831 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10832 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010833 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010834
10835 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010836}
10837
Jesse Barnesb690e962010-07-19 13:53:12 -070010838/*
10839 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10840 * resume, or other times. This quirk makes sure that's the case for
10841 * affected systems.
10842 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010843static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010844{
10845 struct drm_i915_private *dev_priv = dev->dev_private;
10846
10847 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010848 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010849}
10850
Keith Packard435793d2011-07-12 14:56:22 -070010851/*
10852 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10853 */
10854static void quirk_ssc_force_disable(struct drm_device *dev)
10855{
10856 struct drm_i915_private *dev_priv = dev->dev_private;
10857 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010858 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010859}
10860
Carsten Emde4dca20e2012-03-15 15:56:26 +010010861/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010862 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10863 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010864 */
10865static void quirk_invert_brightness(struct drm_device *dev)
10866{
10867 struct drm_i915_private *dev_priv = dev->dev_private;
10868 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010869 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010870}
10871
10872struct intel_quirk {
10873 int device;
10874 int subsystem_vendor;
10875 int subsystem_device;
10876 void (*hook)(struct drm_device *dev);
10877};
10878
Egbert Eich5f85f1762012-10-14 15:46:38 +020010879/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10880struct intel_dmi_quirk {
10881 void (*hook)(struct drm_device *dev);
10882 const struct dmi_system_id (*dmi_id_list)[];
10883};
10884
10885static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10886{
10887 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10888 return 1;
10889}
10890
10891static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10892 {
10893 .dmi_id_list = &(const struct dmi_system_id[]) {
10894 {
10895 .callback = intel_dmi_reverse_brightness,
10896 .ident = "NCR Corporation",
10897 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10898 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10899 },
10900 },
10901 { } /* terminating entry */
10902 },
10903 .hook = quirk_invert_brightness,
10904 },
10905};
10906
Ben Widawskyc43b5632012-04-16 14:07:40 -070010907static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010908 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010909 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010910
Jesse Barnesb690e962010-07-19 13:53:12 -070010911 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10912 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10913
Jesse Barnesb690e962010-07-19 13:53:12 -070010914 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10915 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10916
Chris Wilsona4945f92013-10-08 11:16:59 +010010917 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010918 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010919
10920 /* Lenovo U160 cannot use SSC on LVDS */
10921 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010922
10923 /* Sony Vaio Y cannot use SSC on LVDS */
10924 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010925
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010926 /* Acer Aspire 5734Z must invert backlight brightness */
10927 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10928
10929 /* Acer/eMachines G725 */
10930 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10931
10932 /* Acer/eMachines e725 */
10933 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10934
10935 /* Acer/Packard Bell NCL20 */
10936 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10937
10938 /* Acer Aspire 4736Z */
10939 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020010940
10941 /* Acer Aspire 5336 */
10942 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010943};
10944
10945static void intel_init_quirks(struct drm_device *dev)
10946{
10947 struct pci_dev *d = dev->pdev;
10948 int i;
10949
10950 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10951 struct intel_quirk *q = &intel_quirks[i];
10952
10953 if (d->device == q->device &&
10954 (d->subsystem_vendor == q->subsystem_vendor ||
10955 q->subsystem_vendor == PCI_ANY_ID) &&
10956 (d->subsystem_device == q->subsystem_device ||
10957 q->subsystem_device == PCI_ANY_ID))
10958 q->hook(dev);
10959 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010960 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10961 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10962 intel_dmi_quirks[i].hook(dev);
10963 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010964}
10965
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010966/* Disable the VGA plane that we never use */
10967static void i915_disable_vga(struct drm_device *dev)
10968{
10969 struct drm_i915_private *dev_priv = dev->dev_private;
10970 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010971 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010972
Ville Syrjälä2b37c612014-01-22 21:32:38 +020010973 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010974 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010975 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010976 sr1 = inb(VGA_SR_DATA);
10977 outb(sr1 | 1<<5, VGA_SR_DATA);
10978 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10979 udelay(300);
10980
10981 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10982 POSTING_READ(vga_reg);
10983}
10984
Daniel Vetterf8175862012-04-10 15:50:11 +020010985void intel_modeset_init_hw(struct drm_device *dev)
10986{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010987 intel_prepare_ddi(dev);
10988
Daniel Vetterf8175862012-04-10 15:50:11 +020010989 intel_init_clock_gating(dev);
10990
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010991 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010992
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010993 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010994 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010996}
10997
Imre Deak7d708ee2013-04-17 14:04:50 +030010998void intel_modeset_suspend_hw(struct drm_device *dev)
10999{
11000 intel_suspend_hw(dev);
11001}
11002
Jesse Barnes79e53942008-11-07 14:24:08 -080011003void intel_modeset_init(struct drm_device *dev)
11004{
Jesse Barnes652c3932009-08-17 13:31:43 -070011005 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011006 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011007
11008 drm_mode_config_init(dev);
11009
11010 dev->mode_config.min_width = 0;
11011 dev->mode_config.min_height = 0;
11012
Dave Airlie019d96c2011-09-29 16:20:42 +010011013 dev->mode_config.preferred_depth = 24;
11014 dev->mode_config.prefer_shadow = 1;
11015
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011016 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011017
Jesse Barnesb690e962010-07-19 13:53:12 -070011018 intel_init_quirks(dev);
11019
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011020 intel_init_pm(dev);
11021
Ben Widawskye3c74752013-04-05 13:12:39 -070011022 if (INTEL_INFO(dev)->num_pipes == 0)
11023 return;
11024
Jesse Barnese70236a2009-09-21 10:42:27 -070011025 intel_init_display(dev);
11026
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011027 if (IS_GEN2(dev)) {
11028 dev->mode_config.max_width = 2048;
11029 dev->mode_config.max_height = 2048;
11030 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011031 dev->mode_config.max_width = 4096;
11032 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011033 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011034 dev->mode_config.max_width = 8192;
11035 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011036 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011037 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011038
Zhao Yakui28c97732009-10-09 11:39:41 +080011039 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011040 INTEL_INFO(dev)->num_pipes,
11041 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011042
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010011043 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011044 intel_crtc_init(dev, i);
Damien Lespiau22d3fd462014-02-07 19:12:49 +000011045 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011046 ret = intel_plane_init(dev, i, j);
11047 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011048 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11049 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011050 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011051 }
11052
Jesse Barnesf42bb702013-12-16 16:34:23 -080011053 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011054 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011055
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011056 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011057 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011058
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011059 /* Just disable it once at startup */
11060 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011061 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011062
11063 /* Just in case the BIOS is doing something questionable. */
11064 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011065}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011066
Daniel Vetter24929352012-07-02 20:28:59 +020011067static void
11068intel_connector_break_all_links(struct intel_connector *connector)
11069{
11070 connector->base.dpms = DRM_MODE_DPMS_OFF;
11071 connector->base.encoder = NULL;
11072 connector->encoder->connectors_active = false;
11073 connector->encoder->base.crtc = NULL;
11074}
11075
Daniel Vetter7fad7982012-07-04 17:51:47 +020011076static void intel_enable_pipe_a(struct drm_device *dev)
11077{
11078 struct intel_connector *connector;
11079 struct drm_connector *crt = NULL;
11080 struct intel_load_detect_pipe load_detect_temp;
11081
11082 /* We can't just switch on the pipe A, we need to set things up with a
11083 * proper mode and output configuration. As a gross hack, enable pipe A
11084 * by enabling the load detect pipe once. */
11085 list_for_each_entry(connector,
11086 &dev->mode_config.connector_list,
11087 base.head) {
11088 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11089 crt = &connector->base;
11090 break;
11091 }
11092 }
11093
11094 if (!crt)
11095 return;
11096
11097 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11098 intel_release_load_detect_pipe(crt, &load_detect_temp);
11099
11100
11101}
11102
Daniel Vetterfa555832012-10-10 23:14:00 +020011103static bool
11104intel_check_plane_mapping(struct intel_crtc *crtc)
11105{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011106 struct drm_device *dev = crtc->base.dev;
11107 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011108 u32 reg, val;
11109
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011110 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011111 return true;
11112
11113 reg = DSPCNTR(!crtc->plane);
11114 val = I915_READ(reg);
11115
11116 if ((val & DISPLAY_PLANE_ENABLE) &&
11117 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11118 return false;
11119
11120 return true;
11121}
11122
Daniel Vetter24929352012-07-02 20:28:59 +020011123static void intel_sanitize_crtc(struct intel_crtc *crtc)
11124{
11125 struct drm_device *dev = crtc->base.dev;
11126 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011127 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011128
Daniel Vetter24929352012-07-02 20:28:59 +020011129 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011130 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011131 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11132
11133 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011134 * disable the crtc (and hence change the state) if it is wrong. Note
11135 * that gen4+ has a fixed plane -> pipe mapping. */
11136 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011137 struct intel_connector *connector;
11138 bool plane;
11139
Daniel Vetter24929352012-07-02 20:28:59 +020011140 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11141 crtc->base.base.id);
11142
11143 /* Pipe has the wrong plane attached and the plane is active.
11144 * Temporarily change the plane mapping and disable everything
11145 * ... */
11146 plane = crtc->plane;
11147 crtc->plane = !plane;
11148 dev_priv->display.crtc_disable(&crtc->base);
11149 crtc->plane = plane;
11150
11151 /* ... and break all links. */
11152 list_for_each_entry(connector, &dev->mode_config.connector_list,
11153 base.head) {
11154 if (connector->encoder->base.crtc != &crtc->base)
11155 continue;
11156
11157 intel_connector_break_all_links(connector);
11158 }
11159
11160 WARN_ON(crtc->active);
11161 crtc->base.enabled = false;
11162 }
Daniel Vetter24929352012-07-02 20:28:59 +020011163
Daniel Vetter7fad7982012-07-04 17:51:47 +020011164 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11165 crtc->pipe == PIPE_A && !crtc->active) {
11166 /* BIOS forgot to enable pipe A, this mostly happens after
11167 * resume. Force-enable the pipe to fix this, the update_dpms
11168 * call below we restore the pipe to the right state, but leave
11169 * the required bits on. */
11170 intel_enable_pipe_a(dev);
11171 }
11172
Daniel Vetter24929352012-07-02 20:28:59 +020011173 /* Adjust the state of the output pipe according to whether we
11174 * have active connectors/encoders. */
11175 intel_crtc_update_dpms(&crtc->base);
11176
11177 if (crtc->active != crtc->base.enabled) {
11178 struct intel_encoder *encoder;
11179
11180 /* This can happen either due to bugs in the get_hw_state
11181 * functions or because the pipe is force-enabled due to the
11182 * pipe A quirk. */
11183 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11184 crtc->base.base.id,
11185 crtc->base.enabled ? "enabled" : "disabled",
11186 crtc->active ? "enabled" : "disabled");
11187
11188 crtc->base.enabled = crtc->active;
11189
11190 /* Because we only establish the connector -> encoder ->
11191 * crtc links if something is active, this means the
11192 * crtc is now deactivated. Break the links. connector
11193 * -> encoder links are only establish when things are
11194 * actually up, hence no need to break them. */
11195 WARN_ON(crtc->active);
11196
11197 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11198 WARN_ON(encoder->connectors_active);
11199 encoder->base.crtc = NULL;
11200 }
11201 }
11202}
11203
11204static void intel_sanitize_encoder(struct intel_encoder *encoder)
11205{
11206 struct intel_connector *connector;
11207 struct drm_device *dev = encoder->base.dev;
11208
11209 /* We need to check both for a crtc link (meaning that the
11210 * encoder is active and trying to read from a pipe) and the
11211 * pipe itself being active. */
11212 bool has_active_crtc = encoder->base.crtc &&
11213 to_intel_crtc(encoder->base.crtc)->active;
11214
11215 if (encoder->connectors_active && !has_active_crtc) {
11216 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11217 encoder->base.base.id,
11218 drm_get_encoder_name(&encoder->base));
11219
11220 /* Connector is active, but has no active pipe. This is
11221 * fallout from our resume register restoring. Disable
11222 * the encoder manually again. */
11223 if (encoder->base.crtc) {
11224 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11225 encoder->base.base.id,
11226 drm_get_encoder_name(&encoder->base));
11227 encoder->disable(encoder);
11228 }
11229
11230 /* Inconsistent output/port/pipe state happens presumably due to
11231 * a bug in one of the get_hw_state functions. Or someplace else
11232 * in our code, like the register restore mess on resume. Clamp
11233 * things to off as a safer default. */
11234 list_for_each_entry(connector,
11235 &dev->mode_config.connector_list,
11236 base.head) {
11237 if (connector->encoder != encoder)
11238 continue;
11239
11240 intel_connector_break_all_links(connector);
11241 }
11242 }
11243 /* Enabled encoders without active connectors will be fixed in
11244 * the crtc fixup. */
11245}
11246
Daniel Vetter44cec742013-01-25 17:53:21 +010011247void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011248{
11249 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011250 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011251
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011252 /* This function can be called both from intel_modeset_setup_hw_state or
11253 * at a very early point in our resume sequence, where the power well
11254 * structures are not yet restored. Since this function is at a very
11255 * paranoid "someone might have enabled VGA while we were not looking"
11256 * level, just check if the power well is enabled instead of trying to
11257 * follow the "don't touch the power well if we don't need it" policy
11258 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011259 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011260 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011261 return;
11262
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011263 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011264 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011265 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011266 }
11267}
11268
Daniel Vetter30e984d2013-06-05 13:34:17 +020011269static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011270{
11271 struct drm_i915_private *dev_priv = dev->dev_private;
11272 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011273 struct intel_crtc *crtc;
11274 struct intel_encoder *encoder;
11275 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011276 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011277
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011278 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11279 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011280 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011281
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011282 crtc->active = dev_priv->display.get_pipe_config(crtc,
11283 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011284
11285 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011286 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011287
11288 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11289 crtc->base.base.id,
11290 crtc->active ? "enabled" : "disabled");
11291 }
11292
Daniel Vetter53589012013-06-05 13:34:16 +020011293 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011294 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011295 intel_ddi_setup_hw_pll_state(dev);
11296
Daniel Vetter53589012013-06-05 13:34:16 +020011297 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11298 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11299
11300 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11301 pll->active = 0;
11302 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11303 base.head) {
11304 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11305 pll->active++;
11306 }
11307 pll->refcount = pll->active;
11308
Daniel Vetter35c95372013-07-17 06:55:04 +020011309 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11310 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011311 }
11312
Daniel Vetter24929352012-07-02 20:28:59 +020011313 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11314 base.head) {
11315 pipe = 0;
11316
11317 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011318 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11319 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011320 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011321 } else {
11322 encoder->base.crtc = NULL;
11323 }
11324
11325 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011326 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011327 encoder->base.base.id,
11328 drm_get_encoder_name(&encoder->base),
11329 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011330 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011331 }
11332
11333 list_for_each_entry(connector, &dev->mode_config.connector_list,
11334 base.head) {
11335 if (connector->get_hw_state(connector)) {
11336 connector->base.dpms = DRM_MODE_DPMS_ON;
11337 connector->encoder->connectors_active = true;
11338 connector->base.encoder = &connector->encoder->base;
11339 } else {
11340 connector->base.dpms = DRM_MODE_DPMS_OFF;
11341 connector->base.encoder = NULL;
11342 }
11343 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11344 connector->base.base.id,
11345 drm_get_connector_name(&connector->base),
11346 connector->base.encoder ? "enabled" : "disabled");
11347 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011348}
11349
11350/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11351 * and i915 state tracking structures. */
11352void intel_modeset_setup_hw_state(struct drm_device *dev,
11353 bool force_restore)
11354{
11355 struct drm_i915_private *dev_priv = dev->dev_private;
11356 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011357 struct intel_crtc *crtc;
11358 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011359 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011360
11361 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011362
Jesse Barnesbabea612013-06-26 18:57:38 +030011363 /*
11364 * Now that we have the config, copy it to each CRTC struct
11365 * Note that this could go away if we move to using crtc_config
11366 * checking everywhere.
11367 */
11368 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11369 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011370 if (crtc->active && i915.fastboot) {
Jesse Barnesbabea612013-06-26 18:57:38 +030011371 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11372
11373 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11374 crtc->base.base.id);
11375 drm_mode_debug_printmodeline(&crtc->base.mode);
11376 }
11377 }
11378
Daniel Vetter24929352012-07-02 20:28:59 +020011379 /* HW state is read out, now we need to sanitize this mess. */
11380 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11381 base.head) {
11382 intel_sanitize_encoder(encoder);
11383 }
11384
11385 for_each_pipe(pipe) {
11386 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11387 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011388 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011389 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011390
Daniel Vetter35c95372013-07-17 06:55:04 +020011391 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11392 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11393
11394 if (!pll->on || pll->active)
11395 continue;
11396
11397 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11398
11399 pll->disable(dev_priv, pll);
11400 pll->on = false;
11401 }
11402
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011403 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011404 ilk_wm_get_hw_state(dev);
11405
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011406 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011407 i915_redisable_vga(dev);
11408
Daniel Vetterf30da182013-04-11 20:22:50 +020011409 /*
11410 * We need to use raw interfaces for restoring state to avoid
11411 * checking (bogus) intermediate states.
11412 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011413 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011414 struct drm_crtc *crtc =
11415 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011416
11417 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11418 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011419 }
11420 } else {
11421 intel_modeset_update_staged_output_state(dev);
11422 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011423
11424 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011425}
11426
11427void intel_modeset_gem_init(struct drm_device *dev)
11428{
Chris Wilson1833b132012-05-09 11:56:28 +010011429 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011430
11431 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011432
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011433 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011434 intel_modeset_setup_hw_state(dev, false);
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011435 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011436}
11437
11438void intel_modeset_cleanup(struct drm_device *dev)
11439{
Jesse Barnes652c3932009-08-17 13:31:43 -070011440 struct drm_i915_private *dev_priv = dev->dev_private;
11441 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011442 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011443
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011444 /*
11445 * Interrupts and polling as the first thing to avoid creating havoc.
11446 * Too much stuff here (turning of rps, connectors, ...) would
11447 * experience fancy races otherwise.
11448 */
11449 drm_irq_uninstall(dev);
11450 cancel_work_sync(&dev_priv->hotplug_work);
11451 /*
11452 * Due to the hpd irq storm handling the hotplug work can re-arm the
11453 * poll handlers. Hence disable polling after hpd handling is shut down.
11454 */
Keith Packardf87ea762010-10-03 19:36:26 -070011455 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011456
Jesse Barnes652c3932009-08-17 13:31:43 -070011457 mutex_lock(&dev->struct_mutex);
11458
Jesse Barnes723bfd72010-10-07 16:01:13 -070011459 intel_unregister_dsm_handler();
11460
Jesse Barnes652c3932009-08-17 13:31:43 -070011461 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11462 /* Skip inactive CRTCs */
11463 if (!crtc->fb)
11464 continue;
11465
Daniel Vetter3dec0092010-08-20 21:40:52 +020011466 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011467 }
11468
Chris Wilson973d04f2011-07-08 12:22:37 +010011469 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011470
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011471 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011472
Daniel Vetter930ebb42012-06-29 23:32:16 +020011473 ironlake_teardown_rc6(dev);
11474
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011475 mutex_unlock(&dev->struct_mutex);
11476
Chris Wilson1630fe72011-07-08 12:22:42 +010011477 /* flush any delayed tasks or pending work */
11478 flush_scheduled_work();
11479
Jani Nikuladb31af12013-11-08 16:48:53 +020011480 /* destroy the backlight and sysfs files before encoders/connectors */
11481 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11482 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011483 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011484 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011485
Jesse Barnes79e53942008-11-07 14:24:08 -080011486 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011487
11488 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011489}
11490
Dave Airlie28d52042009-09-21 14:33:58 +100011491/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011492 * Return which encoder is currently attached for connector.
11493 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011494struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011495{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011496 return &intel_attached_encoder(connector)->base;
11497}
Jesse Barnes79e53942008-11-07 14:24:08 -080011498
Chris Wilsondf0e9242010-09-09 16:20:55 +010011499void intel_connector_attach_encoder(struct intel_connector *connector,
11500 struct intel_encoder *encoder)
11501{
11502 connector->encoder = encoder;
11503 drm_mode_connector_attach_encoder(&connector->base,
11504 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011505}
Dave Airlie28d52042009-09-21 14:33:58 +100011506
11507/*
11508 * set vga decode state - true == enable VGA decode
11509 */
11510int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11511{
11512 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011513 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011514 u16 gmch_ctrl;
11515
Chris Wilson75fa0412014-02-07 18:37:02 -020011516 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11517 DRM_ERROR("failed to read control word\n");
11518 return -EIO;
11519 }
11520
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011521 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11522 return 0;
11523
Dave Airlie28d52042009-09-21 14:33:58 +100011524 if (state)
11525 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11526 else
11527 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011528
11529 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11530 DRM_ERROR("failed to write control word\n");
11531 return -EIO;
11532 }
11533
Dave Airlie28d52042009-09-21 14:33:58 +100011534 return 0;
11535}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011536
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011537struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011538
11539 u32 power_well_driver;
11540
Chris Wilson63b66e52013-08-08 15:12:06 +020011541 int num_transcoders;
11542
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011543 struct intel_cursor_error_state {
11544 u32 control;
11545 u32 position;
11546 u32 base;
11547 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011548 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011549
11550 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011551 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011552 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011553 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011554
11555 struct intel_plane_error_state {
11556 u32 control;
11557 u32 stride;
11558 u32 size;
11559 u32 pos;
11560 u32 addr;
11561 u32 surface;
11562 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011563 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011564
11565 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011566 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011567 enum transcoder cpu_transcoder;
11568
11569 u32 conf;
11570
11571 u32 htotal;
11572 u32 hblank;
11573 u32 hsync;
11574 u32 vtotal;
11575 u32 vblank;
11576 u32 vsync;
11577 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011578};
11579
11580struct intel_display_error_state *
11581intel_display_capture_error_state(struct drm_device *dev)
11582{
Akshay Joshi0206e352011-08-16 15:34:10 -040011583 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011584 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011585 int transcoders[] = {
11586 TRANSCODER_A,
11587 TRANSCODER_B,
11588 TRANSCODER_C,
11589 TRANSCODER_EDP,
11590 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011591 int i;
11592
Chris Wilson63b66e52013-08-08 15:12:06 +020011593 if (INTEL_INFO(dev)->num_pipes == 0)
11594 return NULL;
11595
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011596 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011597 if (error == NULL)
11598 return NULL;
11599
Imre Deak190be112013-11-25 17:15:31 +020011600 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011601 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11602
Damien Lespiau52331302012-08-15 19:23:25 +010011603 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011604 error->pipe[i].power_domain_on =
11605 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11606 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011607 continue;
11608
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011609 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11610 error->cursor[i].control = I915_READ(CURCNTR(i));
11611 error->cursor[i].position = I915_READ(CURPOS(i));
11612 error->cursor[i].base = I915_READ(CURBASE(i));
11613 } else {
11614 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11615 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11616 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11617 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011618
11619 error->plane[i].control = I915_READ(DSPCNTR(i));
11620 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011621 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011622 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011623 error->plane[i].pos = I915_READ(DSPPOS(i));
11624 }
Paulo Zanonica291362013-03-06 20:03:14 -030011625 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11626 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011627 if (INTEL_INFO(dev)->gen >= 4) {
11628 error->plane[i].surface = I915_READ(DSPSURF(i));
11629 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11630 }
11631
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011632 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011633 }
11634
11635 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11636 if (HAS_DDI(dev_priv->dev))
11637 error->num_transcoders++; /* Account for eDP. */
11638
11639 for (i = 0; i < error->num_transcoders; i++) {
11640 enum transcoder cpu_transcoder = transcoders[i];
11641
Imre Deakddf9c532013-11-27 22:02:02 +020011642 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011643 intel_display_power_enabled_sw(dev,
11644 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011645 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011646 continue;
11647
Chris Wilson63b66e52013-08-08 15:12:06 +020011648 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11649
11650 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11651 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11652 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11653 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11654 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11655 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11656 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011657 }
11658
11659 return error;
11660}
11661
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011662#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11663
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011664void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011665intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011666 struct drm_device *dev,
11667 struct intel_display_error_state *error)
11668{
11669 int i;
11670
Chris Wilson63b66e52013-08-08 15:12:06 +020011671 if (!error)
11672 return;
11673
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011674 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011675 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011676 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011677 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011678 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011679 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011680 err_printf(m, " Power: %s\n",
11681 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011682 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011683
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011684 err_printf(m, "Plane [%d]:\n", i);
11685 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11686 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011687 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011688 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11689 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011690 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011691 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011692 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011693 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011694 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11695 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011696 }
11697
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011698 err_printf(m, "Cursor [%d]:\n", i);
11699 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11700 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11701 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011702 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011703
11704 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011705 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011706 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011707 err_printf(m, " Power: %s\n",
11708 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011709 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11710 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11711 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11712 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11713 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11714 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11715 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11716 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011717}