blob: 4c21d2ec2c51b86206963fd56e63935d6bf70f22 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010040#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Jesse Barneseb1bfe82014-02-12 12:26:25 -0800100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200111static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200112static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200115static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200116 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Chris Wilson1b894b52010-12-14 20:04:54 +0000603static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Wayne Boyer666a4532015-12-09 12:29:35 -0800616 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
617 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Wayne Boyer666a4532015-12-09 12:29:35 -0800621 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300622 if (clock->p < limit->p.min || limit->p.max < clock->p)
623 INTELPllInvalid("p out of range\n");
624 if (clock->m < limit->m.min || limit->m.max < clock->m)
625 INTELPllInvalid("m out of range\n");
626 }
627
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
631 * connector, etc., rather than just a single range.
632 */
633 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635
636 return true;
637}
638
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300639static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300640i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300641 const struct intel_crtc_state *crtc_state,
642 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300644 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300646 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100648 * For LVDS just rely on its current settings for dual-channel.
649 * We haven't figured out how to reliably set up different
650 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100652 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300653 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300655 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 } else {
657 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300658 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662}
663
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200664/*
665 * Returns a set of divisors for the desired target clock with the given
666 * refclk, or FALSE. The returned values represent the clock equation:
667 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
668 *
669 * Target and reference clocks are specified in kHz.
670 *
671 * If match_clock is provided, then best_clock P divider must match the P
672 * divider from @match_clock used for LVDS downclocking.
673 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300675i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300677 int target, int refclk, struct dpll *match_clock,
678 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679{
680 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300681 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300682 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683
Akshay Joshi0206e352011-08-16 15:34:10 -0400684 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
687
Zhao Yakui42158662009-11-20 11:24:18 +0800688 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
689 clock.m1++) {
690 for (clock.m2 = limit->m2.min;
691 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200692 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800693 break;
694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 int this_err;
699
Imre Deakdccbea32015-06-22 23:35:51 +0300700 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200721/*
722 * Returns a set of divisors for the desired target clock with the given
723 * refclk, or FALSE. The returned values represent the clock equation:
724 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
725 *
726 * Target and reference clocks are specified in kHz.
727 *
728 * If match_clock is provided, then best_clock P divider must match the P
729 * divider from @match_clock used for LVDS downclocking.
730 */
Ma Lingd4906092009-03-18 20:13:27 +0800731static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300732pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300734 int target, int refclk, struct dpll *match_clock,
735 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200736{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300737 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300738 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 int err = target;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 memset(best_clock, 0, sizeof(*best_clock));
742
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
744
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200745 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
746 clock.m1++) {
747 for (clock.m2 = limit->m2.min;
748 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 for (clock.n = limit->n.min;
750 clock.n <= limit->n.max; clock.n++) {
751 for (clock.p1 = limit->p1.min;
752 clock.p1 <= limit->p1.max; clock.p1++) {
753 int this_err;
754
Imre Deakdccbea32015-06-22 23:35:51 +0300755 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 if (!intel_PLL_is_valid(dev, limit,
757 &clock))
758 continue;
759 if (match_clock &&
760 clock.p != match_clock->p)
761 continue;
762
763 this_err = abs(clock.dot - target);
764 if (this_err < err) {
765 *best_clock = clock;
766 err = this_err;
767 }
768 }
769 }
770 }
771 }
772
773 return (err != target);
774}
775
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200776/*
777 * Returns a set of divisors for the desired target clock with the given
778 * refclk, or FALSE. The returned values represent the clock equation:
779 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200780 *
781 * Target and reference clocks are specified in kHz.
782 *
783 * If match_clock is provided, then best_clock P divider must match the P
784 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785 */
Ma Lingd4906092009-03-18 20:13:27 +0800786static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300787g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200788 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300789 int target, int refclk, struct dpll *match_clock,
790 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800791{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300792 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300793 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800794 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400796 /* approximately equals target * 0.00585 */
797 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800798
799 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300800
801 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
802
Ma Lingd4906092009-03-18 20:13:27 +0800803 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200804 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800805 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200806 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800807 for (clock.m1 = limit->m1.max;
808 clock.m1 >= limit->m1.min; clock.m1--) {
809 for (clock.m2 = limit->m2.max;
810 clock.m2 >= limit->m2.min; clock.m2--) {
811 for (clock.p1 = limit->p1.max;
812 clock.p1 >= limit->p1.min; clock.p1--) {
813 int this_err;
814
Imre Deakdccbea32015-06-22 23:35:51 +0300815 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000816 if (!intel_PLL_is_valid(dev, limit,
817 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800818 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000819
820 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800821 if (this_err < err_most) {
822 *best_clock = clock;
823 err_most = this_err;
824 max_n = clock.n;
825 found = true;
826 }
827 }
828 }
829 }
830 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800831 return found;
832}
Ma Lingd4906092009-03-18 20:13:27 +0800833
Imre Deakd5dd62b2015-03-17 11:40:03 +0200834/*
835 * Check if the calculated PLL configuration is more optimal compared to the
836 * best configuration and error found so far. Return the calculated error.
837 */
838static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300839 const struct dpll *calculated_clock,
840 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200841 unsigned int best_error_ppm,
842 unsigned int *error_ppm)
843{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200844 /*
845 * For CHV ignore the error and consider only the P value.
846 * Prefer a bigger P value based on HW requirements.
847 */
848 if (IS_CHERRYVIEW(dev)) {
849 *error_ppm = 0;
850
851 return calculated_clock->p > best_clock->p;
852 }
853
Imre Deak24be4e42015-03-17 11:40:04 +0200854 if (WARN_ON_ONCE(!target_freq))
855 return false;
856
Imre Deakd5dd62b2015-03-17 11:40:03 +0200857 *error_ppm = div_u64(1000000ULL *
858 abs(target_freq - calculated_clock->dot),
859 target_freq);
860 /*
861 * Prefer a better P value over a better (smaller) error if the error
862 * is small. Ensure this preference for future configurations too by
863 * setting the error to 0.
864 */
865 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
866 *error_ppm = 0;
867
868 return true;
869 }
870
871 return *error_ppm + 10 < best_error_ppm;
872}
873
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200874/*
875 * Returns a set of divisors for the desired target clock with the given
876 * refclk, or FALSE. The returned values represent the clock equation:
877 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
878 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800879static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300880vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200881 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300882 int target, int refclk, struct dpll *match_clock,
883 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700884{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300886 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300887 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300888 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300889 /* min update 19.2 MHz */
890 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300891 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 target *= 5; /* fast clock */
894
895 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
897 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300898 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300899 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300900 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300901 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300902 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300904 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200905 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300906
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
908 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300909
Imre Deakdccbea32015-06-22 23:35:51 +0300910 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300912 if (!intel_PLL_is_valid(dev, limit,
913 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300914 continue;
915
Imre Deakd5dd62b2015-03-17 11:40:03 +0200916 if (!vlv_PLL_is_optimal(dev, target,
917 &clock,
918 best_clock,
919 bestppm, &ppm))
920 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Imre Deakd5dd62b2015-03-17 11:40:03 +0200922 *best_clock = clock;
923 bestppm = ppm;
924 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700925 }
926 }
927 }
928 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300930 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700931}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700932
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200933/*
934 * Returns a set of divisors for the desired target clock with the given
935 * refclk, or FALSE. The returned values represent the clock equation:
936 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
937 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300939chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200940 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300941 int target, int refclk, struct dpll *match_clock,
942 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200944 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300945 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300947 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948 uint64_t m2;
949 int found = false;
950
951 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200952 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953
954 /*
955 * Based on hardware doc, the n always set to 1, and m1 always
956 * set to 2. If requires to support 200Mhz refclk, we need to
957 * revisit this because n may not 1 anymore.
958 */
959 clock.n = 1, clock.m1 = 2;
960 target *= 5; /* fast clock */
961
962 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
963 for (clock.p2 = limit->p2.p2_fast;
964 clock.p2 >= limit->p2.p2_slow;
965 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200966 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300967
968 clock.p = clock.p1 * clock.p2;
969
970 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
971 clock.n) << 22, refclk * clock.m1);
972
973 if (m2 > INT_MAX/clock.m1)
974 continue;
975
976 clock.m2 = m2;
977
Imre Deakdccbea32015-06-22 23:35:51 +0300978 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300979
980 if (!intel_PLL_is_valid(dev, limit, &clock))
981 continue;
982
Imre Deak9ca3ba02015-03-17 11:40:05 +0200983 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
984 best_error_ppm, &error_ppm))
985 continue;
986
987 *best_clock = clock;
988 best_error_ppm = error_ppm;
989 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990 }
991 }
992
993 return found;
994}
995
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200996bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300997 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200998{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200999 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001000 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001002 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003 target_clock, refclk, NULL, best_clock);
1004}
1005
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006bool intel_crtc_active(struct drm_crtc *crtc)
1007{
1008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1009
1010 /* Be paranoid as we can arrive here with only partial
1011 * state retrieved from the hardware during setup.
1012 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001013 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001014 * as Haswell has gained clock readout/fastboot support.
1015 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001016 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001018 *
1019 * FIXME: The intel_crtc->active here should be switched to
1020 * crtc->state->active once we have proper CRTC states wired up
1021 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001022 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001023 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001024 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025}
1026
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001027enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1028 enum pipe pipe)
1029{
1030 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001033 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034}
1035
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001036static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1037{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001038 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001039 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001040 u32 line1, line2;
1041 u32 line_mask;
1042
1043 if (IS_GEN2(dev))
1044 line_mask = DSL_LINEMASK_GEN2;
1045 else
1046 line_mask = DSL_LINEMASK_GEN3;
1047
1048 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001049 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001050 line2 = I915_READ(reg) & line_mask;
1051
1052 return line1 == line2;
1053}
1054
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055/*
1056 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 *
1059 * After disabling a pipe, we can't wait for vblank in the usual way,
1060 * spinning on the vblank interrupt status bit, since we won't actually
1061 * see an interrupt when the pipe is disabled.
1062 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001063 * On Gen4 and above:
1064 * wait for the pipe register state bit to turn off
1065 *
1066 * Otherwise:
1067 * wait for the display line value to settle (it usually
1068 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001069 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001071static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001074 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Keith Packardab7ad7f2010-10-03 00:33:06 -07001078 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001088 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Daniel Vetterb680c372014-09-19 18:27:27 +02001190void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1191 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192{
Chris Wilson91c8a322016-07-05 10:40:23 +01001193 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001194 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001197 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198
Jani Nikulabedd4db2014-08-22 15:04:13 +03001199 if (WARN_ON(HAS_DDI(dev)))
1200 return;
1201
1202 if (HAS_PCH_SPLIT(dev)) {
1203 u32 port_sel;
1204
Imre Deak44cb7342016-08-10 14:07:29 +03001205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001212 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001215 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 locked = false;
1226
Rob Clarke2c719b2014-12-15 13:56:32 -05001227 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
Chris Wilson91c8a322016-07-05 10:40:23 +01001235 struct drm_device *dev = &dev_priv->drm;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001236 bool cur_state;
1237
Paulo Zanonid9d82082014-02-27 16:30:56 -03001238 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001239 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001240 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001241 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001242
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001246}
1247#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1248#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1249
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001250void assert_pipe(struct drm_i915_private *dev_priv,
1251 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001253 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001254 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1255 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001256 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001258 /* if we need the pipe quirk it must be always on */
1259 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1260 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001261 state = true;
1262
Imre Deak4feed0e2016-02-12 18:55:14 +02001263 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1264 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001265 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001266 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001267
1268 intel_display_power_put(dev_priv, power_domain);
1269 } else {
1270 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001271 }
1272
Rob Clarke2c719b2014-12-15 13:56:32 -05001273 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001274 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001275 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278static void assert_plane(struct drm_i915_private *dev_priv,
1279 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001282 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283
Ville Syrjälä649636e2015-09-22 19:50:01 +03001284 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001285 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001287 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001288 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289}
1290
Chris Wilson931872f2012-01-16 23:01:13 +00001291#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1292#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1293
Jesse Barnesb24e7172011-01-04 15:09:30 -08001294static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Chris Wilson91c8a322016-07-05 10:40:23 +01001297 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299
Ville Syrjälä653e1022013-06-04 13:49:05 +03001300 /* Primary planes are fixed to pipes on gen4+ */
1301 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001302 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001303 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001304 "plane %c assertion failure, should be disabled but not\n",
1305 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001306 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001307 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001308
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001310 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001311 u32 val = I915_READ(DSPCNTR(i));
1312 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001315 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1316 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317 }
1318}
1319
Jesse Barnes19332d72013-03-28 09:55:38 -07001320static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe)
1322{
Chris Wilson91c8a322016-07-05 10:40:23 +01001323 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001325
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001326 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001327 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001328 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001329 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001330 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1331 sprite, pipe_name(pipe));
1332 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001333 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001334 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001335 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001336 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001337 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001338 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 }
1340 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001344 plane_name(pipe), pipe_name(pipe));
1345 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001346 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001348 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1349 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001350 }
1351}
1352
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001353static void assert_vblank_disabled(struct drm_crtc *crtc)
1354{
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001356 drm_crtc_vblank_put(crtc);
1357}
1358
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001359void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001361{
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 u32 val;
1363 bool enabled;
1364
Ville Syrjälä649636e2015-09-22 19:50:01 +03001365 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001366 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1369 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001370}
1371
Keith Packard4e634382011-08-06 10:39:45 -07001372static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001374{
1375 if ((val & DP_PORT_EN) == 0)
1376 return false;
1377
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001378 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001379 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001380 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1381 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001382 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001383 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1384 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001385 } else {
1386 if ((val & DP_PIPE_MASK) != (pipe << 30))
1387 return false;
1388 }
1389 return true;
1390}
1391
Keith Packard1519b992011-08-06 10:35:34 -07001392static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 val)
1394{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001395 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001396 return false;
1397
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001398 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001401 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001402 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1403 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001404 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001405 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001406 return false;
1407 }
1408 return true;
1409}
1410
1411static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe, u32 val)
1413{
1414 if ((val & LVDS_PORT_EN) == 0)
1415 return false;
1416
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001417 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001418 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1419 return false;
1420 } else {
1421 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1422 return false;
1423 }
1424 return true;
1425}
1426
1427static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1428 enum pipe pipe, u32 val)
1429{
1430 if ((val & ADPA_DAC_ENABLE) == 0)
1431 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001432 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001433 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1434 return false;
1435 } else {
1436 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1437 return false;
1438 }
1439 return true;
1440}
1441
Jesse Barnes291906f2011-02-02 12:28:03 -08001442static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001443 enum pipe pipe, i915_reg_t reg,
1444 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001445{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001446 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001447 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001448 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001451 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001452 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001453 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001454}
1455
1456static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001458{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001461 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001462 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001464 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001465 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001466 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001467}
1468
1469static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe)
1471{
Jesse Barnes291906f2011-02-02 12:28:03 -08001472 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001473
Keith Packardf0575e92011-07-25 22:12:43 -07001474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Ville Syrjälä649636e2015-09-22 19:50:01 +03001483 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001484 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001493static void _vlv_enable_pll(struct intel_crtc *crtc,
1494 const struct intel_crtc_state *pipe_config)
1495{
1496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1497 enum pipe pipe = crtc->pipe;
1498
1499 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1500 POSTING_READ(DPLL(pipe));
1501 udelay(150);
1502
Chris Wilson2c30b432016-06-30 15:32:54 +01001503 if (intel_wait_for_register(dev_priv,
1504 DPLL(pipe),
1505 DPLL_LOCK_VLV,
1506 DPLL_LOCK_VLV,
1507 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001508 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1509}
1510
Ville Syrjäläd288f652014-10-28 13:20:22 +02001511static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001512 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001513{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001514 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001515 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001517 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Daniel Vetter87442f72013-06-06 00:52:17 +02001519 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001520 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001522 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1523 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001524
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001525 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1526 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001527}
1528
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001529
1530static void _chv_enable_pll(struct intel_crtc *crtc,
1531 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001533 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001534 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001535 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001536 u32 tmp;
1537
Ville Syrjäläa5805162015-05-26 20:42:30 +03001538 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001539
1540 /* Enable back the 10bit clock to display controller */
1541 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1542 tmp |= DPIO_DCLKP_EN;
1543 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1544
Ville Syrjälä54433e92015-05-26 20:42:31 +03001545 mutex_unlock(&dev_priv->sb_lock);
1546
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001547 /*
1548 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1549 */
1550 udelay(1);
1551
1552 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001553 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554
1555 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001556 if (intel_wait_for_register(dev_priv,
1557 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1558 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001559 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001560}
1561
1562static void chv_enable_pll(struct intel_crtc *crtc,
1563 const struct intel_crtc_state *pipe_config)
1564{
1565 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1566 enum pipe pipe = crtc->pipe;
1567
1568 assert_pipe_disabled(dev_priv, pipe);
1569
1570 /* PLL is protected by panel, make sure we can write it */
1571 assert_panel_unlocked(dev_priv, pipe);
1572
1573 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1574 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
Ville Syrjäläc2317752016-03-15 16:39:56 +02001576 if (pipe != PIPE_A) {
1577 /*
1578 * WaPixelRepeatModeFixForC0:chv
1579 *
1580 * DPLLCMD is AWOL. Use chicken bits to propagate
1581 * the value from DPLLBMD to either pipe B or C.
1582 */
1583 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1584 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1585 I915_WRITE(CBR4_VLV, 0);
1586 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1587
1588 /*
1589 * DPLLB VGA mode also seems to cause problems.
1590 * We should always have it disabled.
1591 */
1592 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1593 } else {
1594 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1595 POSTING_READ(DPLL_MD(pipe));
1596 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001597}
1598
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001599static int intel_num_dvo_pipes(struct drm_device *dev)
1600{
1601 struct intel_crtc *crtc;
1602 int count = 0;
1603
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001604 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001605 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001606 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1607 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001608
1609 return count;
1610}
1611
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001613{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001615 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001616 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001617 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001618
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001620
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 if (IS_MOBILE(dev) && !IS_I830(dev))
1623 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001625 /* Enable DVO 2x clock on both PLLs if necessary */
1626 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1627 /*
1628 * It appears to be important that we don't enable this
1629 * for the current pipe before otherwise configuring the
1630 * PLL. No idea how this should be handled if multiple
1631 * DVO outputs are enabled simultaneosly.
1632 */
1633 dpll |= DPLL_DVO_2X_MODE;
1634 I915_WRITE(DPLL(!crtc->pipe),
1635 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1636 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001637
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001638 /*
1639 * Apparently we need to have VGA mode enabled prior to changing
1640 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1641 * dividers, even though the register value does change.
1642 */
1643 I915_WRITE(reg, 0);
1644
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001645 I915_WRITE(reg, dpll);
1646
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 /* Wait for the clocks to stabilize. */
1648 POSTING_READ(reg);
1649 udelay(150);
1650
1651 if (INTEL_INFO(dev)->gen >= 4) {
1652 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001653 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001654 } else {
1655 /* The pixel multiplier can only be updated once the
1656 * DPLL is enabled and the clocks are stable.
1657 *
1658 * So write it again.
1659 */
1660 I915_WRITE(reg, dpll);
1661 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662
1663 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001667 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668 POSTING_READ(reg);
1669 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001670 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 POSTING_READ(reg);
1672 udelay(150); /* wait for warmup */
1673}
1674
1675/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001676 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 * @dev_priv: i915 private structure
1678 * @pipe: pipe PLL to disable
1679 *
1680 * Disable the PLL for @pipe, making sure the pipe is off first.
1681 *
1682 * Note! This is for pre-ILK only.
1683 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001684static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001687 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 enum pipe pipe = crtc->pipe;
1689
1690 /* Disable DVO 2x clock on both PLLs if necessary */
1691 if (IS_I830(dev) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001692 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001693 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 I915_WRITE(DPLL(PIPE_B),
1695 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1696 I915_WRITE(DPLL(PIPE_A),
1697 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1698 }
1699
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001700 /* Don't disable pipe or pipe PLLs if needed */
1701 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1702 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 return;
1704
1705 /* Make sure the pipe isn't still relying on us */
1706 assert_pipe_disabled(dev_priv, pipe);
1707
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001708 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001709 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001710}
1711
Jesse Barnesf6071162013-10-01 10:41:38 -07001712static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001714 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001715
1716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
1718
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001719 val = DPLL_INTEGRATED_REF_CLK_VLV |
1720 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723
Jesse Barnesf6071162013-10-01 10:41:38 -07001724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001726}
1727
1728static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1729{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001730 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001731 u32 val;
1732
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001733 /* Make sure the pipe isn't still relying on us */
1734 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001735
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001736 val = DPLL_SSC_REF_CLK_CHV |
1737 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001738 if (pipe != PIPE_A)
1739 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001740
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001741 I915_WRITE(DPLL(pipe), val);
1742 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745
1746 /* Disable 10bit clock to display controller */
1747 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1748 val &= ~DPIO_DCLKP_EN;
1749 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1750
Ville Syrjäläa5805162015-05-26 20:42:30 +03001751 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001752}
1753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001755 struct intel_digital_port *dport,
1756 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757{
1758 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001761 switch (dport->port) {
1762 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001763 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001769 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 break;
1771 case PORT_D:
1772 port_mask = DPLL_PORTD_READY_MASK;
1773 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001774 break;
1775 default:
1776 BUG();
1777 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001778
Chris Wilson370004d2016-06-30 15:32:56 +01001779 if (intel_wait_for_register(dev_priv,
1780 dpll_reg, port_mask, expected_mask,
1781 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001782 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1783 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784}
1785
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001786static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1787 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001788{
Chris Wilson91c8a322016-07-05 10:40:23 +01001789 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001790 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001792 i915_reg_t reg;
1793 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001794
Jesse Barnes040484a2011-01-03 12:14:26 -08001795 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001796 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001797
1798 /* FDI must be feeding us bits for PCH ports */
1799 assert_fdi_tx_enabled(dev_priv, pipe);
1800 assert_fdi_rx_enabled(dev_priv, pipe);
1801
Daniel Vetter23670b322012-11-01 09:15:30 +01001802 if (HAS_PCH_CPT(dev)) {
1803 /* Workaround: Set the timing override bit before enabling the
1804 * pch transcoder. */
1805 reg = TRANS_CHICKEN2(pipe);
1806 val = I915_READ(reg);
1807 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1808 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001809 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001810
Daniel Vetterab9412b2013-05-03 11:49:46 +02001811 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001812 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001813 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001814
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001815 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001816 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001817 * Make the BPC in transcoder be consistent with
1818 * that in pipeconf reg. For HDMI we must use 8bpc
1819 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001820 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001821 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001822 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001823 val |= PIPECONF_8BPC;
1824 else
1825 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001826 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827
1828 val &= ~TRANS_INTERLACE_MASK;
1829 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001830 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001831 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001832 val |= TRANS_LEGACY_INTERLACED_ILK;
1833 else
1834 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001835 else
1836 val |= TRANS_PROGRESSIVE;
1837
Jesse Barnes040484a2011-01-03 12:14:26 -08001838 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001839 if (intel_wait_for_register(dev_priv,
1840 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1841 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001842 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001843}
1844
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001846 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001847{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001849
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001850 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001851 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001854 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001858
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001859 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001860 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001861
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001862 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1863 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001864 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001865 else
1866 val |= TRANS_PROGRESSIVE;
1867
Daniel Vetterab9412b2013-05-03 11:49:46 +02001868 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001869 if (intel_wait_for_register(dev_priv,
1870 LPT_TRANSCONF,
1871 TRANS_STATE_ENABLE,
1872 TRANS_STATE_ENABLE,
1873 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001874 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875}
1876
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001877static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1878 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001879{
Chris Wilson91c8a322016-07-05 10:40:23 +01001880 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
1882 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001883
1884 /* FDI relies on the transcoder */
1885 assert_fdi_tx_disabled(dev_priv, pipe);
1886 assert_fdi_rx_disabled(dev_priv, pipe);
1887
Jesse Barnes291906f2011-02-02 12:28:03 -08001888 /* Ports must be off as well */
1889 assert_pch_ports_disabled(dev_priv, pipe);
1890
Daniel Vetterab9412b2013-05-03 11:49:46 +02001891 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001892 val = I915_READ(reg);
1893 val &= ~TRANS_ENABLE;
1894 I915_WRITE(reg, val);
1895 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001896 if (intel_wait_for_register(dev_priv,
1897 reg, TRANS_STATE_ENABLE, 0,
1898 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900
Ville Syrjäläc4656132015-10-29 21:25:56 +02001901 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001902 /* Workaround: Clear the timing override chicken bit again. */
1903 reg = TRANS_CHICKEN2(pipe);
1904 val = I915_READ(reg);
1905 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1906 I915_WRITE(reg, val);
1907 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001908}
1909
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001910void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 u32 val;
1913
Daniel Vetterab9412b2013-05-03 11:49:46 +02001914 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001916 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001918 if (intel_wait_for_register(dev_priv,
1919 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1920 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001921 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001922
1923 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001924 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001926 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927}
1928
1929/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001930 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001931 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001933 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001936static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937{
Paulo Zanoni03722642014-01-17 13:51:09 -02001938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001939 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001941 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001942 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001943 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 u32 val;
1945
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001946 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1947
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001948 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001949 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_sprites_disabled(dev_priv, pipe);
1951
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001952 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001953 pch_transcoder = TRANSCODER_A;
1954 else
1955 pch_transcoder = pipe;
1956
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 /*
1958 * A pipe without a PLL won't actually be able to drive bits from
1959 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1960 * need the check.
1961 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001962 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001963 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001964 assert_dsi_pll_enabled(dev_priv);
1965 else
1966 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001967 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001968 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001970 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001971 assert_fdi_tx_pll_enabled(dev_priv,
1972 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001973 }
1974 /* FIXME: assert CPU port conditions for SNB+ */
1975 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001977 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001979 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001980 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1981 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001982 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001983 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001984
1985 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001986 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001987
1988 /*
1989 * Until the pipe starts DSL will read as 0, which would cause
1990 * an apparent vblank timestamp jump, which messes up also the
1991 * frame count when it's derived from the timestamps. So let's
1992 * wait for the pipe to start properly before we call
1993 * drm_crtc_vblank_on()
1994 */
1995 if (dev->max_vblank_count == 0 &&
1996 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1997 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998}
1999
2000/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002001 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002004 * Disable the pipe of @crtc, making sure that various hardware
2005 * specific requirements are met, if applicable, e.g. plane
2006 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 *
2008 * Will wait until the pipe has shut down before returning.
2009 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002010static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002012 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002013 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002014 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002015 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 u32 val;
2017
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002018 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2019
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020 /*
2021 * Make sure planes won't keep trying to pump pixels to us,
2022 * or we might hang the display.
2023 */
2024 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002025 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002026 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002028 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002030 if ((val & PIPECONF_ENABLE) == 0)
2031 return;
2032
Ville Syrjälä67adc642014-08-15 01:21:57 +03002033 /*
2034 * Double wide has implications for planes
2035 * so best keep it disabled when not needed.
2036 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002037 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002038 val &= ~PIPECONF_DOUBLE_WIDE;
2039
2040 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002041 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2042 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002043 val &= ~PIPECONF_ENABLE;
2044
2045 I915_WRITE(reg, val);
2046 if ((val & PIPECONF_ENABLE) == 0)
2047 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048}
2049
Ville Syrjälä832be822016-01-12 21:08:33 +02002050static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2051{
2052 return IS_GEN2(dev_priv) ? 2048 : 4096;
2053}
2054
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002055static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2056 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002057{
2058 switch (fb_modifier) {
2059 case DRM_FORMAT_MOD_NONE:
2060 return cpp;
2061 case I915_FORMAT_MOD_X_TILED:
2062 if (IS_GEN2(dev_priv))
2063 return 128;
2064 else
2065 return 512;
2066 case I915_FORMAT_MOD_Y_TILED:
2067 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2068 return 128;
2069 else
2070 return 512;
2071 case I915_FORMAT_MOD_Yf_TILED:
2072 switch (cpp) {
2073 case 1:
2074 return 64;
2075 case 2:
2076 case 4:
2077 return 128;
2078 case 8:
2079 case 16:
2080 return 256;
2081 default:
2082 MISSING_CASE(cpp);
2083 return cpp;
2084 }
2085 break;
2086 default:
2087 MISSING_CASE(fb_modifier);
2088 return cpp;
2089 }
2090}
2091
Ville Syrjälä832be822016-01-12 21:08:33 +02002092unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2093 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002094{
Ville Syrjälä832be822016-01-12 21:08:33 +02002095 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2096 return 1;
2097 else
2098 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002099 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002100}
2101
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002102/* Return the tile dimensions in pixel units */
2103static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2104 unsigned int *tile_width,
2105 unsigned int *tile_height,
2106 uint64_t fb_modifier,
2107 unsigned int cpp)
2108{
2109 unsigned int tile_width_bytes =
2110 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2111
2112 *tile_width = tile_width_bytes / cpp;
2113 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2114}
2115
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002116unsigned int
2117intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002119{
Ville Syrjälä832be822016-01-12 21:08:33 +02002120 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2121 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2122
2123 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124}
2125
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002126unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2127{
2128 unsigned int size = 0;
2129 int i;
2130
2131 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2132 size += rot_info->plane[i].width * rot_info->plane[i].height;
2133
2134 return size;
2135}
2136
Daniel Vetter75c82a52015-10-14 16:51:04 +02002137static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002138intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2139 const struct drm_framebuffer *fb,
2140 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002141{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002142 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002143 *view = i915_ggtt_view_rotated;
2144 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2145 } else {
2146 *view = i915_ggtt_view_normal;
2147 }
2148}
2149
Ville Syrjälä603525d2016-01-12 21:08:37 +02002150static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002151{
2152 if (INTEL_INFO(dev_priv)->gen >= 9)
2153 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002154 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002155 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002156 return 128 * 1024;
2157 else if (INTEL_INFO(dev_priv)->gen >= 4)
2158 return 4 * 1024;
2159 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002160 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002161}
2162
Ville Syrjälä603525d2016-01-12 21:08:37 +02002163static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2164 uint64_t fb_modifier)
2165{
2166 switch (fb_modifier) {
2167 case DRM_FORMAT_MOD_NONE:
2168 return intel_linear_alignment(dev_priv);
2169 case I915_FORMAT_MOD_X_TILED:
2170 if (INTEL_INFO(dev_priv)->gen >= 9)
2171 return 256 * 1024;
2172 return 0;
2173 case I915_FORMAT_MOD_Y_TILED:
2174 case I915_FORMAT_MOD_Yf_TILED:
2175 return 1 * 1024 * 1024;
2176 default:
2177 MISSING_CASE(fb_modifier);
2178 return 0;
2179 }
2180}
2181
Chris Wilson058d88c2016-08-15 10:49:06 +01002182struct i915_vma *
2183intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002185 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002186 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002187 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002188 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002189 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002191
Matt Roperebcdd392014-07-09 16:22:11 -07002192 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2193
Ville Syrjälä603525d2016-01-12 21:08:37 +02002194 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195
Ville Syrjälä3465c582016-02-15 22:54:43 +02002196 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002197
Chris Wilson693db182013-03-05 14:52:39 +00002198 /* Note that the w/a also requires 64 PTE of padding following the
2199 * bo. We currently fill all unused PTE with the shadow page and so
2200 * we should always have valid PTE following the scanout preventing
2201 * the VT-d warning.
2202 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002203 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002204 alignment = 256 * 1024;
2205
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002206 /*
2207 * Global gtt pte registers are special registers which actually forward
2208 * writes to a chunk of system memory. Which means that there is no risk
2209 * that the register values disappear as soon as we call
2210 * intel_runtime_pm_put(), so it is correct to wrap only the
2211 * pin/unpin/fence and not more.
2212 */
2213 intel_runtime_pm_get(dev_priv);
2214
Chris Wilson058d88c2016-08-15 10:49:06 +01002215 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002216 if (IS_ERR(vma))
2217 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002218
Chris Wilson05a20d02016-08-18 17:16:55 +01002219 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002220 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2221 * fence, whereas 965+ only requires a fence if using
2222 * framebuffer compression. For simplicity, we always, when
2223 * possible, install a fence as the cost is not that onerous.
2224 *
2225 * If we fail to fence the tiled scanout, then either the
2226 * modeset will reject the change (which is highly unlikely as
2227 * the affected systems, all but one, do not have unmappable
2228 * space) or we will not be able to enable full powersaving
2229 * techniques (also likely not to apply due to various limits
2230 * FBC and the like impose on the size of the buffer, which
2231 * presumably we violated anyway with this unmappable buffer).
2232 * Anyway, it is presumably better to stumble onwards with
2233 * something and try to run the system in a "less than optimal"
2234 * mode that matches the user configuration.
2235 */
2236 if (i915_vma_get_fence(vma) == 0)
2237 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002238 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002239
Chris Wilson49ef5292016-08-18 17:17:00 +01002240err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002241 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002242 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243}
2244
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002245void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002246{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002247 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002248 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002249 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2252
Ville Syrjälä3465c582016-02-15 22:54:43 +02002253 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002254 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002255
Chris Wilson49ef5292016-08-18 17:17:00 +01002256 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002257 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002258}
Chris Wilsonbc752862013-02-21 20:04:31 +00002259
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002260static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2261 unsigned int rotation)
2262{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002263 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002264 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2265 else
2266 return fb->pitches[plane];
Chris Wilson1690e1e2011-12-14 13:57:08 +01002267}
2268
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002269/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002270 * Convert the x/y offsets into a linear offset.
2271 * Only valid with 0/180 degree rotation, which is fine since linear
2272 * offset is only used with linear buffers on pre-hsw and tiled buffers
2273 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2274 */
2275u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002276 const struct intel_plane_state *state,
2277 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002278{
Ville Syrjälä29490562016-01-20 18:02:50 +02002279 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002280 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2281 unsigned int pitch = fb->pitches[plane];
2282
2283 return y * pitch + x * cpp;
2284}
2285
2286/*
2287 * Add the x/y offsets derived from fb->offsets[] to the user
2288 * specified plane src x/y offsets. The resulting x/y offsets
2289 * specify the start of scanout from the beginning of the gtt mapping.
2290 */
2291void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002292 const struct intel_plane_state *state,
2293 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002294
2295{
Ville Syrjälä29490562016-01-20 18:02:50 +02002296 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2297 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002299 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002300 *x += intel_fb->rotated[plane].x;
2301 *y += intel_fb->rotated[plane].y;
2302 } else {
2303 *x += intel_fb->normal[plane].x;
2304 *y += intel_fb->normal[plane].y;
2305 }
2306}
2307
2308/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002309 * Input tile dimensions and pitch must already be
2310 * rotated to match x and y, and in pixel units.
2311 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002312static u32 _intel_adjust_tile_offset(int *x, int *y,
2313 unsigned int tile_width,
2314 unsigned int tile_height,
2315 unsigned int tile_size,
2316 unsigned int pitch_tiles,
2317 u32 old_offset,
2318 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002319{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002320 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002321 unsigned int tiles;
2322
2323 WARN_ON(old_offset & (tile_size - 1));
2324 WARN_ON(new_offset & (tile_size - 1));
2325 WARN_ON(new_offset > old_offset);
2326
2327 tiles = (old_offset - new_offset) / tile_size;
2328
2329 *y += tiles / pitch_tiles * tile_height;
2330 *x += tiles % pitch_tiles * tile_width;
2331
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002332 /* minimize x in case it got needlessly big */
2333 *y += *x / pitch_pixels * tile_height;
2334 *x %= pitch_pixels;
2335
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002336 return new_offset;
2337}
2338
2339/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002340 * Adjust the tile offset by moving the difference into
2341 * the x/y offsets.
2342 */
2343static u32 intel_adjust_tile_offset(int *x, int *y,
2344 const struct intel_plane_state *state, int plane,
2345 u32 old_offset, u32 new_offset)
2346{
2347 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2348 const struct drm_framebuffer *fb = state->base.fb;
2349 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2350 unsigned int rotation = state->base.rotation;
2351 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2352
2353 WARN_ON(new_offset > old_offset);
2354
2355 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2356 unsigned int tile_size, tile_width, tile_height;
2357 unsigned int pitch_tiles;
2358
2359 tile_size = intel_tile_size(dev_priv);
2360 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2361 fb->modifier[plane], cpp);
2362
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002363 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002364 pitch_tiles = pitch / tile_height;
2365 swap(tile_width, tile_height);
2366 } else {
2367 pitch_tiles = pitch / (tile_width * cpp);
2368 }
2369
2370 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2371 tile_size, pitch_tiles,
2372 old_offset, new_offset);
2373 } else {
2374 old_offset += *y * pitch + *x * cpp;
2375
2376 *y = (old_offset - new_offset) / pitch;
2377 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2378 }
2379
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 return new_offset;
2381}
2382
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002383/*
2384 * Computes the linear offset to the base tile and adjusts
2385 * x, y. bytes per pixel is assumed to be a power-of-two.
2386 *
2387 * In the 90/270 rotated case, x and y are assumed
2388 * to be already rotated to match the rotated GTT view, and
2389 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002390 *
2391 * This function is used when computing the derived information
2392 * under intel_framebuffer, so using any of that information
2393 * here is not allowed. Anything under drm_framebuffer can be
2394 * used. This is why the user has to pass in the pitch since it
2395 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002396 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2398 int *x, int *y,
2399 const struct drm_framebuffer *fb, int plane,
2400 unsigned int pitch,
2401 unsigned int rotation,
2402 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002403{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002404 uint64_t fb_modifier = fb->modifier[plane];
2405 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002406 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002407
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002408 if (alignment)
2409 alignment--;
2410
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002411 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002412 unsigned int tile_size, tile_width, tile_height;
2413 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002414
Ville Syrjäläd8433102016-01-12 21:08:35 +02002415 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002416 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2417 fb_modifier, cpp);
2418
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002419 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002420 pitch_tiles = pitch / tile_height;
2421 swap(tile_width, tile_height);
2422 } else {
2423 pitch_tiles = pitch / (tile_width * cpp);
2424 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002425
Ville Syrjäläd8433102016-01-12 21:08:35 +02002426 tile_rows = *y / tile_height;
2427 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002428
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002429 tiles = *x / tile_width;
2430 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002431
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002432 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2433 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002434
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002435 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2436 tile_size, pitch_tiles,
2437 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002438 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002440 offset_aligned = offset & ~alignment;
2441
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002442 *y = (offset & alignment) / pitch;
2443 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002445
2446 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447}
2448
Ville Syrjälä6687c902015-09-15 13:16:41 +03002449u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002450 const struct intel_plane_state *state,
2451 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002452{
Ville Syrjälä29490562016-01-20 18:02:50 +02002453 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2454 const struct drm_framebuffer *fb = state->base.fb;
2455 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002456 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002457 u32 alignment;
2458
2459 /* AUX_DIST needs only 4K alignment */
2460 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2461 alignment = 4096;
2462 else
2463 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002464
2465 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2466 rotation, alignment);
2467}
2468
2469/* Convert the fb->offset[] linear offset into x/y offsets */
2470static void intel_fb_offset_to_xy(int *x, int *y,
2471 const struct drm_framebuffer *fb, int plane)
2472{
2473 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2474 unsigned int pitch = fb->pitches[plane];
2475 u32 linear_offset = fb->offsets[plane];
2476
2477 *y = linear_offset / pitch;
2478 *x = linear_offset % pitch / cpp;
2479}
2480
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002481static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2482{
2483 switch (fb_modifier) {
2484 case I915_FORMAT_MOD_X_TILED:
2485 return I915_TILING_X;
2486 case I915_FORMAT_MOD_Y_TILED:
2487 return I915_TILING_Y;
2488 default:
2489 return I915_TILING_NONE;
2490 }
2491}
2492
Ville Syrjälä6687c902015-09-15 13:16:41 +03002493static int
2494intel_fill_fb_info(struct drm_i915_private *dev_priv,
2495 struct drm_framebuffer *fb)
2496{
2497 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2498 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2499 u32 gtt_offset_rotated = 0;
2500 unsigned int max_size = 0;
2501 uint32_t format = fb->pixel_format;
2502 int i, num_planes = drm_format_num_planes(format);
2503 unsigned int tile_size = intel_tile_size(dev_priv);
2504
2505 for (i = 0; i < num_planes; i++) {
2506 unsigned int width, height;
2507 unsigned int cpp, size;
2508 u32 offset;
2509 int x, y;
2510
2511 cpp = drm_format_plane_cpp(format, i);
2512 width = drm_format_plane_width(fb->width, format, i);
2513 height = drm_format_plane_height(fb->height, format, i);
2514
2515 intel_fb_offset_to_xy(&x, &y, fb, i);
2516
2517 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002518 * The fence (if used) is aligned to the start of the object
2519 * so having the framebuffer wrap around across the edge of the
2520 * fenced region doesn't really work. We have no API to configure
2521 * the fence start offset within the object (nor could we probably
2522 * on gen2/3). So it's just easier if we just require that the
2523 * fb layout agrees with the fence layout. We already check that the
2524 * fb stride matches the fence stride elsewhere.
2525 */
2526 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2527 (x + width) * cpp > fb->pitches[i]) {
2528 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2529 i, fb->offsets[i]);
2530 return -EINVAL;
2531 }
2532
2533 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534 * First pixel of the framebuffer from
2535 * the start of the normal gtt mapping.
2536 */
2537 intel_fb->normal[i].x = x;
2538 intel_fb->normal[i].y = y;
2539
2540 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2541 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002542 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 offset /= tile_size;
2544
2545 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2546 unsigned int tile_width, tile_height;
2547 unsigned int pitch_tiles;
2548 struct drm_rect r;
2549
2550 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2551 fb->modifier[i], cpp);
2552
2553 rot_info->plane[i].offset = offset;
2554 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2555 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2556 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2557
2558 intel_fb->rotated[i].pitch =
2559 rot_info->plane[i].height * tile_height;
2560
2561 /* how many tiles does this plane need */
2562 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2563 /*
2564 * If the plane isn't horizontally tile aligned,
2565 * we need one more tile.
2566 */
2567 if (x != 0)
2568 size++;
2569
2570 /* rotate the x/y offsets to match the GTT view */
2571 r.x1 = x;
2572 r.y1 = y;
2573 r.x2 = x + width;
2574 r.y2 = y + height;
2575 drm_rect_rotate(&r,
2576 rot_info->plane[i].width * tile_width,
2577 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002578 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002579 x = r.x1;
2580 y = r.y1;
2581
2582 /* rotate the tile dimensions to match the GTT view */
2583 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2584 swap(tile_width, tile_height);
2585
2586 /*
2587 * We only keep the x/y offsets, so push all of the
2588 * gtt offset into the x/y offsets.
2589 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002590 _intel_adjust_tile_offset(&x, &y, tile_size,
2591 tile_width, tile_height, pitch_tiles,
2592 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002593
2594 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2595
2596 /*
2597 * First pixel of the framebuffer from
2598 * the start of the rotated gtt mapping.
2599 */
2600 intel_fb->rotated[i].x = x;
2601 intel_fb->rotated[i].y = y;
2602 } else {
2603 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2604 x * cpp, tile_size);
2605 }
2606
2607 /* how many tiles in total needed in the bo */
2608 max_size = max(max_size, offset + size);
2609 }
2610
2611 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2612 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2613 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2614 return -EINVAL;
2615 }
2616
2617 return 0;
2618}
2619
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002620static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002621{
2622 switch (format) {
2623 case DISPPLANE_8BPP:
2624 return DRM_FORMAT_C8;
2625 case DISPPLANE_BGRX555:
2626 return DRM_FORMAT_XRGB1555;
2627 case DISPPLANE_BGRX565:
2628 return DRM_FORMAT_RGB565;
2629 default:
2630 case DISPPLANE_BGRX888:
2631 return DRM_FORMAT_XRGB8888;
2632 case DISPPLANE_RGBX888:
2633 return DRM_FORMAT_XBGR8888;
2634 case DISPPLANE_BGRX101010:
2635 return DRM_FORMAT_XRGB2101010;
2636 case DISPPLANE_RGBX101010:
2637 return DRM_FORMAT_XBGR2101010;
2638 }
2639}
2640
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002641static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2642{
2643 switch (format) {
2644 case PLANE_CTL_FORMAT_RGB_565:
2645 return DRM_FORMAT_RGB565;
2646 default:
2647 case PLANE_CTL_FORMAT_XRGB_8888:
2648 if (rgb_order) {
2649 if (alpha)
2650 return DRM_FORMAT_ABGR8888;
2651 else
2652 return DRM_FORMAT_XBGR8888;
2653 } else {
2654 if (alpha)
2655 return DRM_FORMAT_ARGB8888;
2656 else
2657 return DRM_FORMAT_XRGB8888;
2658 }
2659 case PLANE_CTL_FORMAT_XRGB_2101010:
2660 if (rgb_order)
2661 return DRM_FORMAT_XBGR2101010;
2662 else
2663 return DRM_FORMAT_XRGB2101010;
2664 }
2665}
2666
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002667static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002668intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2669 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002670{
2671 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002672 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002673 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002674 struct drm_i915_gem_object *obj = NULL;
2675 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002676 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002677 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2678 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2679 PAGE_SIZE);
2680
2681 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002682
Chris Wilsonff2652e2014-03-10 08:07:02 +00002683 if (plane_config->size == 0)
2684 return false;
2685
Paulo Zanoni3badb492015-09-23 12:52:23 -03002686 /* If the FB is too big, just don't use it since fbdev is not very
2687 * important and we should probably use that space with FBC or other
2688 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002689 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002690 return false;
2691
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002692 mutex_lock(&dev->struct_mutex);
2693
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002694 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2695 base_aligned,
2696 base_aligned,
2697 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002698 if (!obj) {
2699 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002700 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002701 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002702
Chris Wilson3e510a82016-08-05 10:14:23 +01002703 if (plane_config->tiling == I915_TILING_X)
2704 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002705
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002706 mode_cmd.pixel_format = fb->pixel_format;
2707 mode_cmd.width = fb->width;
2708 mode_cmd.height = fb->height;
2709 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002710 mode_cmd.modifier[0] = fb->modifier[0];
2711 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002712
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002713 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002715 DRM_DEBUG_KMS("intel fb init failed\n");
2716 goto out_unref_obj;
2717 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002718
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002720
Daniel Vetterf6936e22015-03-26 12:17:05 +01002721 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002722 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723
2724out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002725 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002727 return false;
2728}
2729
Daniel Vetter5a21b662016-05-24 17:13:53 +02002730/* Update plane->state->fb to match plane->fb after driver-internal updates */
2731static void
2732update_state_fb(struct drm_plane *plane)
2733{
2734 if (plane->fb == plane->state->fb)
2735 return;
2736
2737 if (plane->state->fb)
2738 drm_framebuffer_unreference(plane->state->fb);
2739 plane->state->fb = plane->fb;
2740 if (plane->state->fb)
2741 drm_framebuffer_reference(plane->state->fb);
2742}
2743
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002744static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002745intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2746 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002747{
2748 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002749 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750 struct drm_crtc *c;
2751 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002752 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002753 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002754 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002755 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2756 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002757 struct intel_plane_state *intel_state =
2758 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002759 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760
Damien Lespiau2d140302015-02-05 17:22:18 +00002761 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762 return;
2763
Daniel Vetterf6936e22015-03-26 12:17:05 +01002764 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002765 fb = &plane_config->fb->base;
2766 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002767 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002768
Damien Lespiau2d140302015-02-05 17:22:18 +00002769 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002770
2771 /*
2772 * Failed to alloc the obj, check to see if we should share
2773 * an fb with another CRTC instead
2774 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002775 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002776 i = to_intel_crtc(c);
2777
2778 if (c == &intel_crtc->base)
2779 continue;
2780
Matt Roper2ff8fde2014-07-08 07:50:07 -07002781 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002782 continue;
2783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 fb = c->primary->fb;
2785 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002786 continue;
2787
Daniel Vetter88595ac2015-03-26 12:42:24 +01002788 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002789 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002790 drm_framebuffer_reference(fb);
2791 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002792 }
2793 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002794
Matt Roper200757f2015-12-03 11:37:36 -08002795 /*
2796 * We've failed to reconstruct the BIOS FB. Current display state
2797 * indicates that the primary plane is visible, but has a NULL FB,
2798 * which will lead to problems later if we don't fix it up. The
2799 * simplest solution is to just disable the primary plane now and
2800 * pretend the BIOS never had it enabled.
2801 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002802 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002803 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002804 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002805 intel_plane->disable_plane(primary, &intel_crtc->base);
2806
Daniel Vetter88595ac2015-03-26 12:42:24 +01002807 return;
2808
2809valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002810 plane_state->src_x = 0;
2811 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002812 plane_state->src_w = fb->width << 16;
2813 plane_state->src_h = fb->height << 16;
2814
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002815 plane_state->crtc_x = 0;
2816 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002817 plane_state->crtc_w = fb->width;
2818 plane_state->crtc_h = fb->height;
2819
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002820 intel_state->base.src.x1 = plane_state->src_x;
2821 intel_state->base.src.y1 = plane_state->src_y;
2822 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2823 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2824 intel_state->base.dst.x1 = plane_state->crtc_x;
2825 intel_state->base.dst.y1 = plane_state->crtc_y;
2826 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2827 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
Matt Roper0a8d8a82015-12-03 11:37:38 -08002828
Daniel Vetter88595ac2015-03-26 12:42:24 +01002829 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002830 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831 dev_priv->preserve_bios_swizzle = true;
2832
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002833 drm_framebuffer_reference(fb);
2834 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002835 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002836 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002837 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2838 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002839}
2840
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002841static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2842 unsigned int rotation)
2843{
2844 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2845
2846 switch (fb->modifier[plane]) {
2847 case DRM_FORMAT_MOD_NONE:
2848 case I915_FORMAT_MOD_X_TILED:
2849 switch (cpp) {
2850 case 8:
2851 return 4096;
2852 case 4:
2853 case 2:
2854 case 1:
2855 return 8192;
2856 default:
2857 MISSING_CASE(cpp);
2858 break;
2859 }
2860 break;
2861 case I915_FORMAT_MOD_Y_TILED:
2862 case I915_FORMAT_MOD_Yf_TILED:
2863 switch (cpp) {
2864 case 8:
2865 return 2048;
2866 case 4:
2867 return 4096;
2868 case 2:
2869 case 1:
2870 return 8192;
2871 default:
2872 MISSING_CASE(cpp);
2873 break;
2874 }
2875 break;
2876 default:
2877 MISSING_CASE(fb->modifier[plane]);
2878 }
2879
2880 return 2048;
2881}
2882
2883static int skl_check_main_surface(struct intel_plane_state *plane_state)
2884{
2885 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2886 const struct drm_framebuffer *fb = plane_state->base.fb;
2887 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002888 int x = plane_state->base.src.x1 >> 16;
2889 int y = plane_state->base.src.y1 >> 16;
2890 int w = drm_rect_width(&plane_state->base.src) >> 16;
2891 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002892 int max_width = skl_max_plane_width(fb, 0, rotation);
2893 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002894 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002895
2896 if (w > max_width || h > max_height) {
2897 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2898 w, h, max_width, max_height);
2899 return -EINVAL;
2900 }
2901
2902 intel_add_fb_offsets(&x, &y, plane_state, 0);
2903 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2904
2905 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2906
2907 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002908 * AUX surface offset is specified as the distance from the
2909 * main surface offset, and it must be non-negative. Make
2910 * sure that is what we will get.
2911 */
2912 if (offset > aux_offset)
2913 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2914 offset, aux_offset & ~(alignment - 1));
2915
2916 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002917 * When using an X-tiled surface, the plane blows up
2918 * if the x offset + width exceed the stride.
2919 *
2920 * TODO: linear and Y-tiled seem fine, Yf untested,
2921 */
2922 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2923 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2924
2925 while ((x + w) * cpp > fb->pitches[0]) {
2926 if (offset == 0) {
2927 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2928 return -EINVAL;
2929 }
2930
2931 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2932 offset, offset - alignment);
2933 }
2934 }
2935
2936 plane_state->main.offset = offset;
2937 plane_state->main.x = x;
2938 plane_state->main.y = y;
2939
2940 return 0;
2941}
2942
Ville Syrjälä8d970652016-01-28 16:30:28 +02002943static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2944{
2945 const struct drm_framebuffer *fb = plane_state->base.fb;
2946 unsigned int rotation = plane_state->base.rotation;
2947 int max_width = skl_max_plane_width(fb, 1, rotation);
2948 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002949 int x = plane_state->base.src.x1 >> 17;
2950 int y = plane_state->base.src.y1 >> 17;
2951 int w = drm_rect_width(&plane_state->base.src) >> 17;
2952 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002953 u32 offset;
2954
2955 intel_add_fb_offsets(&x, &y, plane_state, 1);
2956 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2957
2958 /* FIXME not quite sure how/if these apply to the chroma plane */
2959 if (w > max_width || h > max_height) {
2960 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2961 w, h, max_width, max_height);
2962 return -EINVAL;
2963 }
2964
2965 plane_state->aux.offset = offset;
2966 plane_state->aux.x = x;
2967 plane_state->aux.y = y;
2968
2969 return 0;
2970}
2971
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002972int skl_check_plane_surface(struct intel_plane_state *plane_state)
2973{
2974 const struct drm_framebuffer *fb = plane_state->base.fb;
2975 unsigned int rotation = plane_state->base.rotation;
2976 int ret;
2977
2978 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002979 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002980 drm_rect_rotate(&plane_state->base.src,
2981 fb->width, fb->height, DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002982
Ville Syrjälä8d970652016-01-28 16:30:28 +02002983 /*
2984 * Handle the AUX surface first since
2985 * the main surface setup depends on it.
2986 */
2987 if (fb->pixel_format == DRM_FORMAT_NV12) {
2988 ret = skl_check_nv12_aux_surface(plane_state);
2989 if (ret)
2990 return ret;
2991 } else {
2992 plane_state->aux.offset = ~0xfff;
2993 plane_state->aux.x = 0;
2994 plane_state->aux.y = 0;
2995 }
2996
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002997 ret = skl_check_main_surface(plane_state);
2998 if (ret)
2999 return ret;
3000
3001 return 0;
3002}
3003
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003004static void i9xx_update_primary_plane(struct drm_plane *primary,
3005 const struct intel_crtc_state *crtc_state,
3006 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003007{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003008 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003009 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3011 struct drm_framebuffer *fb = plane_state->base.fb;
3012 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07003013 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003014 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003015 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003016 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003017 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003018 int x = plane_state->base.src.x1 >> 16;
3019 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003020
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003021 dspcntr = DISPPLANE_GAMMA_ENABLE;
3022
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03003023 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003024
3025 if (INTEL_INFO(dev)->gen < 4) {
3026 if (intel_crtc->pipe == PIPE_B)
3027 dspcntr |= DISPPLANE_SEL_PIPE_B;
3028
3029 /* pipesrc and dspsize control the size that is scaled from,
3030 * which should always be the user's requested size.
3031 */
3032 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003033 ((crtc_state->pipe_src_h - 1) << 16) |
3034 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003035 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003036 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
3037 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 ((crtc_state->pipe_src_h - 1) << 16) |
3039 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003040 I915_WRITE(PRIMPOS(plane), 0);
3041 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003042 }
3043
Ville Syrjälä57779d02012-10-31 17:50:14 +02003044 switch (fb->pixel_format) {
3045 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003046 dspcntr |= DISPPLANE_8BPP;
3047 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003048 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003049 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003050 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003051 case DRM_FORMAT_RGB565:
3052 dspcntr |= DISPPLANE_BGRX565;
3053 break;
3054 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003055 dspcntr |= DISPPLANE_BGRX888;
3056 break;
3057 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003058 dspcntr |= DISPPLANE_RGBX888;
3059 break;
3060 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003061 dspcntr |= DISPPLANE_BGRX101010;
3062 break;
3063 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003064 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003065 break;
3066 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003067 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003068 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003069
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003070 if (INTEL_GEN(dev_priv) >= 4 &&
3071 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003072 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003073
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003074 if (IS_G4X(dev))
3075 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3076
Ville Syrjälä29490562016-01-20 18:02:50 +02003077 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003078
Ville Syrjälä6687c902015-09-15 13:16:41 +03003079 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003080 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003081 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003082
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003083 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303084 dspcntr |= DISPPLANE_ROTATE_180;
3085
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 x += (crtc_state->pipe_src_w - 1);
3087 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303088 }
3089
Ville Syrjälä29490562016-01-20 18:02:50 +02003090 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003091
3092 if (INTEL_INFO(dev)->gen < 4)
3093 intel_crtc->dspaddr_offset = linear_offset;
3094
Paulo Zanoni2db33662015-09-14 15:20:03 -03003095 intel_crtc->adjusted_x = x;
3096 intel_crtc->adjusted_y = y;
3097
Sonika Jindal48404c12014-08-22 14:06:04 +05303098 I915_WRITE(reg, dspcntr);
3099
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003100 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003101 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003102 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003103 intel_fb_gtt_offset(fb, rotation) +
3104 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003106 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01003108 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003110}
3111
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003112static void i9xx_disable_primary_plane(struct drm_plane *primary,
3113 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003114{
3115 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003116 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 int plane = intel_crtc->plane;
3119
3120 I915_WRITE(DSPCNTR(plane), 0);
3121 if (INTEL_INFO(dev_priv)->gen >= 4)
3122 I915_WRITE(DSPSURF(plane), 0);
3123 else
3124 I915_WRITE(DSPADDR(plane), 0);
3125 POSTING_READ(DSPCNTR(plane));
3126}
3127
3128static void ironlake_update_primary_plane(struct drm_plane *primary,
3129 const struct intel_crtc_state *crtc_state,
3130 const struct intel_plane_state *plane_state)
3131{
3132 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003133 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3135 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003137 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003139 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003140 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003141 int x = plane_state->base.src.x1 >> 16;
3142 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003143
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003144 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03003145 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003146
3147 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3148 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3149
Ville Syrjälä57779d02012-10-31 17:50:14 +02003150 switch (fb->pixel_format) {
3151 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003152 dspcntr |= DISPPLANE_8BPP;
3153 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003154 case DRM_FORMAT_RGB565:
3155 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003156 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003158 dspcntr |= DISPPLANE_BGRX888;
3159 break;
3160 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003161 dspcntr |= DISPPLANE_RGBX888;
3162 break;
3163 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003164 dspcntr |= DISPPLANE_BGRX101010;
3165 break;
3166 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003167 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003168 break;
3169 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003170 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171 }
3172
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003173 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003174 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003176 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003177 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Ville Syrjälä29490562016-01-20 18:02:50 +02003179 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003180
Daniel Vetterc2c75132012-07-05 12:17:30 +02003181 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003182 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003183
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003184 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303185 dspcntr |= DISPPLANE_ROTATE_180;
3186
3187 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003188 x += (crtc_state->pipe_src_w - 1);
3189 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303190 }
3191 }
3192
Ville Syrjälä29490562016-01-20 18:02:50 +02003193 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003194
Paulo Zanoni2db33662015-09-14 15:20:03 -03003195 intel_crtc->adjusted_x = x;
3196 intel_crtc->adjusted_y = y;
3197
Sonika Jindal48404c12014-08-22 14:06:04 +05303198 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003199
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003200 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003201 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003202 intel_fb_gtt_offset(fb, rotation) +
3203 intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07003204 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003205 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3206 } else {
3207 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3208 I915_WRITE(DSPLINOFF(plane), linear_offset);
3209 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003210 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003211}
3212
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003213u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3214 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003215{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003216 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3217 return 64;
3218 } else {
3219 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003220
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003221 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003222 }
3223}
3224
Ville Syrjälä6687c902015-09-15 13:16:41 +03003225u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3226 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003227{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003229 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003230 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003231
Ville Syrjälä6687c902015-09-15 13:16:41 +03003232 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003233
Chris Wilson058d88c2016-08-15 10:49:06 +01003234 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003235 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Chris Wilson058d88c2016-08-15 10:49:06 +01003236 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003237 return -1;
3238
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003239 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003240}
3241
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003242static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3243{
3244 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003245 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003246
3247 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3248 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003250}
3251
Chandra Kondurua1b22782015-04-07 15:28:45 -07003252/*
3253 * This function detaches (aka. unbinds) unused scalers in hardware
3254 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003255static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003256{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003257 struct intel_crtc_scaler_state *scaler_state;
3258 int i;
3259
Chandra Kondurua1b22782015-04-07 15:28:45 -07003260 scaler_state = &intel_crtc->config->scaler_state;
3261
3262 /* loop through and disable scalers that aren't in use */
3263 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003264 if (!scaler_state->scalers[i].in_use)
3265 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003266 }
3267}
3268
Ville Syrjäläd2196772016-01-28 18:33:11 +02003269u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3270 unsigned int rotation)
3271{
3272 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3273 u32 stride = intel_fb_pitch(fb, plane, rotation);
3274
3275 /*
3276 * The stride is either expressed as a multiple of 64 bytes chunks for
3277 * linear buffers or in number of tiles for tiled buffers.
3278 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003279 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjäläd2196772016-01-28 18:33:11 +02003280 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3281
3282 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3283 } else {
3284 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3285 fb->pixel_format);
3286 }
3287
3288 return stride;
3289}
3290
Chandra Konduru6156a452015-04-27 13:48:39 -07003291u32 skl_plane_ctl_format(uint32_t pixel_format)
3292{
Chandra Konduru6156a452015-04-27 13:48:39 -07003293 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003294 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003295 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003296 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003301 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 /*
3303 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3304 * to be already pre-multiplied. We need to add a knob (or a different
3305 * DRM_FORMAT) for user-space to configure that.
3306 */
3307 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003311 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003314 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003326 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003328
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003329 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003330}
3331
3332u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3333{
Chandra Konduru6156a452015-04-27 13:48:39 -07003334 switch (fb_modifier) {
3335 case DRM_FORMAT_MOD_NONE:
3336 break;
3337 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003338 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003339 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003340 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003342 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003343 default:
3344 MISSING_CASE(fb_modifier);
3345 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003346
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003347 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003348}
3349
3350u32 skl_plane_ctl_rotation(unsigned int rotation)
3351{
Chandra Konduru6156a452015-04-27 13:48:39 -07003352 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003353 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003354 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303355 /*
3356 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3357 * while i915 HW rotation is clockwise, thats why this swapping.
3358 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003359 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303360 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003362 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003363 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303364 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003365 default:
3366 MISSING_CASE(rotation);
3367 }
3368
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003369 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003370}
3371
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003372static void skylake_update_primary_plane(struct drm_plane *plane,
3373 const struct intel_crtc_state *crtc_state,
3374 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003375{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003376 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003377 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3379 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -04003380 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003381 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003382 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003385 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
Chandra Konduru6156a452015-04-27 13:48:39 -07003400 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404
Ville Syrjälä6687c902015-09-15 13:16:41 +03003405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303410
Paulo Zanoni9700f8b2016-08-19 19:03:23 -03003411 intel_crtc->dspaddr_offset = surf_addr;
3412
Ville Syrjälä6687c902015-09-15 13:16:41 +03003413 intel_crtc->adjusted_x = src_x;
3414 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003415
Lyude62e0fb82016-08-22 12:50:08 -04003416 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
3417 skl_write_plane_wm(intel_crtc, wm, 0);
3418
Damien Lespiau70d21f02013-07-03 21:06:04 +01003419 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003420 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303421 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003422 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003423
3424 if (scaler_id >= 0) {
3425 uint32_t ps_ctrl = 0;
3426
3427 WARN_ON(!dst_w || !dst_h);
3428 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3429 crtc_state->scaler_state.scalers[scaler_id].mode;
3430 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3431 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3432 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3433 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3434 I915_WRITE(PLANE_POS(pipe, 0), 0);
3435 } else {
3436 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3437 }
3438
Ville Syrjälä6687c902015-09-15 13:16:41 +03003439 I915_WRITE(PLANE_SURF(pipe, 0),
3440 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003441
3442 POSTING_READ(PLANE_SURF(pipe, 0));
3443}
3444
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003445static void skylake_disable_primary_plane(struct drm_plane *primary,
3446 struct drm_crtc *crtc)
3447{
3448 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003449 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3451 int pipe = intel_crtc->pipe;
3452
Lyudeccebc232016-08-29 12:31:27 -04003453 /*
3454 * We only populate skl_results on watermark updates, and if the
3455 * plane's visiblity isn't actually changing neither is its watermarks.
3456 */
3457 if (!crtc->primary->state->visible)
3458 skl_write_plane_wm(intel_crtc, &dev_priv->wm.skl_results, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003459
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003460 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3461 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3462 POSTING_READ(PLANE_SURF(pipe, 0));
3463}
3464
Jesse Barnes17638cd2011-06-24 12:19:23 -07003465/* Assume fb object is pinned & idle & fenced and just update base pointers */
3466static int
3467intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3468 int x, int y, enum mode_set_atomic state)
3469{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003470 /* Support for kgdboc is disabled, this needs a major rework. */
3471 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003472
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003473 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003474}
3475
Daniel Vetter5a21b662016-05-24 17:13:53 +02003476static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3477{
3478 struct intel_crtc *crtc;
3479
Chris Wilson91c8a322016-07-05 10:40:23 +01003480 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003481 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3482}
3483
Ville Syrjälä75147472014-11-24 18:28:11 +02003484static void intel_update_primary_planes(struct drm_device *dev)
3485{
Ville Syrjälä75147472014-11-24 18:28:11 +02003486 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003487
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003488 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003489 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003490 struct intel_plane_state *plane_state =
3491 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003492
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003493 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003494 plane->update_plane(&plane->base,
3495 to_intel_crtc_state(crtc->state),
3496 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003497 }
3498}
3499
Maarten Lankhorst73974892016-08-05 23:28:27 +03003500static int
3501__intel_display_resume(struct drm_device *dev,
3502 struct drm_atomic_state *state)
3503{
3504 struct drm_crtc_state *crtc_state;
3505 struct drm_crtc *crtc;
3506 int i, ret;
3507
3508 intel_modeset_setup_hw_state(dev);
3509 i915_redisable_vga(dev);
3510
3511 if (!state)
3512 return 0;
3513
3514 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3515 /*
3516 * Force recalculation even if we restore
3517 * current state. With fast modeset this may not result
3518 * in a modeset when the state is compatible.
3519 */
3520 crtc_state->mode_changed = true;
3521 }
3522
3523 /* ignore any reset values/BIOS leftovers in the WM registers */
3524 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3525
3526 ret = drm_atomic_commit(state);
3527
3528 WARN_ON(ret == -EDEADLK);
3529 return ret;
3530}
3531
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003532static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3533{
Ville Syrjäläae981042016-08-05 23:28:30 +03003534 return intel_has_gpu_reset(dev_priv) &&
3535 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003536}
3537
Chris Wilsonc0336662016-05-06 15:40:21 +01003538void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003539{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003540 struct drm_device *dev = &dev_priv->drm;
3541 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3542 struct drm_atomic_state *state;
3543 int ret;
3544
Maarten Lankhorst73974892016-08-05 23:28:27 +03003545 /*
3546 * Need mode_config.mutex so that we don't
3547 * trample ongoing ->detect() and whatnot.
3548 */
3549 mutex_lock(&dev->mode_config.mutex);
3550 drm_modeset_acquire_init(ctx, 0);
3551 while (1) {
3552 ret = drm_modeset_lock_all_ctx(dev, ctx);
3553 if (ret != -EDEADLK)
3554 break;
3555
3556 drm_modeset_backoff(ctx);
3557 }
3558
3559 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003560 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003561 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003562 return;
3563
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003564 /*
3565 * Disabling the crtcs gracefully seems nicer. Also the
3566 * g33 docs say we should at least disable all the planes.
3567 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003568 state = drm_atomic_helper_duplicate_state(dev, ctx);
3569 if (IS_ERR(state)) {
3570 ret = PTR_ERR(state);
3571 state = NULL;
3572 DRM_ERROR("Duplicating state failed with %i\n", ret);
3573 goto err;
3574 }
3575
3576 ret = drm_atomic_helper_disable_all(dev, ctx);
3577 if (ret) {
3578 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3579 goto err;
3580 }
3581
3582 dev_priv->modeset_restore_state = state;
3583 state->acquire_ctx = ctx;
3584 return;
3585
3586err:
Chris Wilson08536952016-10-14 13:18:18 +01003587 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003588}
3589
Chris Wilsonc0336662016-05-06 15:40:21 +01003590void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003591{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003592 struct drm_device *dev = &dev_priv->drm;
3593 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3594 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3595 int ret;
3596
Daniel Vetter5a21b662016-05-24 17:13:53 +02003597 /*
3598 * Flips in the rings will be nuked by the reset,
3599 * so complete all pending flips so that user space
3600 * will get its events and not get stuck.
3601 */
3602 intel_complete_page_flips(dev_priv);
3603
Maarten Lankhorst73974892016-08-05 23:28:27 +03003604 dev_priv->modeset_restore_state = NULL;
Ville Syrjälä75147472014-11-24 18:28:11 +02003605
Maarten Lankhorstdfa29972016-08-05 23:28:27 +03003606 dev_priv->modeset_restore_state = NULL;
3607
Ville Syrjälä75147472014-11-24 18:28:11 +02003608 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003609 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003610 if (!state) {
3611 /*
3612 * Flips in the rings have been nuked by the reset,
3613 * so update the base address of all primary
3614 * planes to the the last fb to make sure we're
3615 * showing the correct fb after a reset.
3616 *
3617 * FIXME: Atomic will make this obsolete since we won't schedule
3618 * CS-based flips (which might get lost in gpu resets) any more.
3619 */
3620 intel_update_primary_planes(dev);
3621 } else {
3622 ret = __intel_display_resume(dev, state);
3623 if (ret)
3624 DRM_ERROR("Restoring old state failed with %i\n", ret);
3625 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003626 } else {
Ville Syrjälä75147472014-11-24 18:28:11 +02003627 /*
Maarten Lankhorst73974892016-08-05 23:28:27 +03003628 * The display has been reset as well,
3629 * so need a full re-initialization.
Ville Syrjälä75147472014-11-24 18:28:11 +02003630 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003631 intel_runtime_pm_disable_interrupts(dev_priv);
3632 intel_runtime_pm_enable_interrupts(dev_priv);
3633
Imre Deak11dec6a2016-09-14 13:04:13 +03003634 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003635 intel_modeset_init_hw(dev);
3636
3637 spin_lock_irq(&dev_priv->irq_lock);
3638 if (dev_priv->display.hpd_irq_setup)
3639 dev_priv->display.hpd_irq_setup(dev_priv);
3640 spin_unlock_irq(&dev_priv->irq_lock);
3641
3642 ret = __intel_display_resume(dev, state);
3643 if (ret)
3644 DRM_ERROR("Restoring old state failed with %i\n", ret);
3645
3646 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003647 }
3648
Chris Wilson08536952016-10-14 13:18:18 +01003649 if (state)
3650 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003651 drm_modeset_drop_locks(ctx);
3652 drm_modeset_acquire_fini(ctx);
3653 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003654}
3655
Chris Wilson8af29b02016-09-09 14:11:47 +01003656static bool abort_flip_on_reset(struct intel_crtc *crtc)
3657{
3658 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3659
3660 if (i915_reset_in_progress(error))
3661 return true;
3662
3663 if (crtc->reset_count != i915_reset_count(error))
3664 return true;
3665
3666 return false;
3667}
3668
Chris Wilson7d5e3792014-03-04 13:15:08 +00003669static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3670{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003671 struct drm_device *dev = crtc->dev;
3672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003673 bool pending;
3674
Chris Wilson8af29b02016-09-09 14:11:47 +01003675 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003676 return false;
3677
3678 spin_lock_irq(&dev->event_lock);
3679 pending = to_intel_crtc(crtc)->flip_work != NULL;
3680 spin_unlock_irq(&dev->event_lock);
3681
3682 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003683}
3684
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003685static void intel_update_pipe_config(struct intel_crtc *crtc,
3686 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003687{
3688 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003689 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003690 struct intel_crtc_state *pipe_config =
3691 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003692
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003693 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3694 crtc->base.mode = crtc->base.state->mode;
3695
3696 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3697 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3698 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003699
3700 /*
3701 * Update pipe size and adjust fitter if needed: the reason for this is
3702 * that in compute_mode_changes we check the native mode (not the pfit
3703 * mode) to see if we can flip rather than do a full mode set. In the
3704 * fastboot case, we'll flip, but if we don't update the pipesrc and
3705 * pfit state, we'll end up with a big fb scanned out into the wrong
3706 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003707 */
3708
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003709 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003710 ((pipe_config->pipe_src_w - 1) << 16) |
3711 (pipe_config->pipe_src_h - 1));
3712
3713 /* on skylake this is done by detaching scalers */
3714 if (INTEL_INFO(dev)->gen >= 9) {
3715 skl_detach_scalers(crtc);
3716
3717 if (pipe_config->pch_pfit.enabled)
3718 skylake_pfit_enable(crtc);
3719 } else if (HAS_PCH_SPLIT(dev)) {
3720 if (pipe_config->pch_pfit.enabled)
3721 ironlake_pfit_enable(crtc);
3722 else if (old_crtc_state->pch_pfit.enabled)
3723 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003724 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003725}
3726
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003727static void intel_fdi_normal_train(struct drm_crtc *crtc)
3728{
3729 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003730 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3732 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003733 i915_reg_t reg;
3734 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003735
3736 /* enable normal train */
3737 reg = FDI_TX_CTL(pipe);
3738 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003739 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3741 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003742 } else {
3743 temp &= ~FDI_LINK_TRAIN_NONE;
3744 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003745 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003746 I915_WRITE(reg, temp);
3747
3748 reg = FDI_RX_CTL(pipe);
3749 temp = I915_READ(reg);
3750 if (HAS_PCH_CPT(dev)) {
3751 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3752 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3753 } else {
3754 temp &= ~FDI_LINK_TRAIN_NONE;
3755 temp |= FDI_LINK_TRAIN_NONE;
3756 }
3757 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3758
3759 /* wait one idle pattern time */
3760 POSTING_READ(reg);
3761 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003762
3763 /* IVB wants error correction enabled */
3764 if (IS_IVYBRIDGE(dev))
3765 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3766 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003767}
3768
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003769/* The FDI link training functions for ILK/Ibexpeak. */
3770static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3771{
3772 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003773 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3775 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003776 i915_reg_t reg;
3777 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003778
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003779 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003780 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003781
Adam Jacksone1a44742010-06-25 15:32:14 -04003782 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3783 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 reg = FDI_RX_IMR(pipe);
3785 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003786 temp &= ~FDI_RX_SYMBOL_LOCK;
3787 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003788 I915_WRITE(reg, temp);
3789 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003790 udelay(150);
3791
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003792 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 reg = FDI_TX_CTL(pipe);
3794 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003795 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003796 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003797 temp &= ~FDI_LINK_TRAIN_NONE;
3798 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003799 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803 temp &= ~FDI_LINK_TRAIN_NONE;
3804 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003805 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3806
3807 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003808 udelay(150);
3809
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003810 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003811 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3812 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3813 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003814
Chris Wilson5eddb702010-09-11 13:48:45 +01003815 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003816 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003817 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003818 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3819
3820 if ((temp & FDI_RX_BIT_LOCK)) {
3821 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823 break;
3824 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003825 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003826 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003827 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828
3829 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 reg = FDI_TX_CTL(pipe);
3831 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832 temp &= ~FDI_LINK_TRAIN_NONE;
3833 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003835
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 reg = FDI_RX_CTL(pipe);
3837 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838 temp &= ~FDI_LINK_TRAIN_NONE;
3839 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003840 I915_WRITE(reg, temp);
3841
3842 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003843 udelay(150);
3844
Chris Wilson5eddb702010-09-11 13:48:45 +01003845 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003846 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3849
3850 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003851 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003852 DRM_DEBUG_KMS("FDI train 2 done.\n");
3853 break;
3854 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003856 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003858
3859 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003860
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861}
3862
Akshay Joshi0206e352011-08-16 15:34:10 -04003863static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3865 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3866 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3867 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3868};
3869
3870/* The FDI link training functions for SNB/Cougarpoint. */
3871static void gen6_fdi_link_train(struct drm_crtc *crtc)
3872{
3873 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003874 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3876 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003877 i915_reg_t reg;
3878 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003879
Adam Jacksone1a44742010-06-25 15:32:14 -04003880 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3881 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 reg = FDI_RX_IMR(pipe);
3883 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003884 temp &= ~FDI_RX_SYMBOL_LOCK;
3885 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003886 I915_WRITE(reg, temp);
3887
3888 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003889 udelay(150);
3890
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003892 reg = FDI_TX_CTL(pipe);
3893 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003894 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003895 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003896 temp &= ~FDI_LINK_TRAIN_NONE;
3897 temp |= FDI_LINK_TRAIN_PATTERN_1;
3898 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3899 /* SNB-B */
3900 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003902
Daniel Vetterd74cf322012-10-26 10:58:13 +02003903 I915_WRITE(FDI_RX_MISC(pipe),
3904 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3905
Chris Wilson5eddb702010-09-11 13:48:45 +01003906 reg = FDI_RX_CTL(pipe);
3907 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003908 if (HAS_PCH_CPT(dev)) {
3909 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3910 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3911 } else {
3912 temp &= ~FDI_LINK_TRAIN_NONE;
3913 temp |= FDI_LINK_TRAIN_PATTERN_1;
3914 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003915 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3916
3917 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918 udelay(150);
3919
Akshay Joshi0206e352011-08-16 15:34:10 -04003920 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 reg = FDI_TX_CTL(pipe);
3922 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003923 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3924 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003925 I915_WRITE(reg, temp);
3926
3927 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003928 udelay(500);
3929
Sean Paulfa37d392012-03-02 12:53:39 -05003930 for (retry = 0; retry < 5; retry++) {
3931 reg = FDI_RX_IIR(pipe);
3932 temp = I915_READ(reg);
3933 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3934 if (temp & FDI_RX_BIT_LOCK) {
3935 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3936 DRM_DEBUG_KMS("FDI train 1 done.\n");
3937 break;
3938 }
3939 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003940 }
Sean Paulfa37d392012-03-02 12:53:39 -05003941 if (retry < 5)
3942 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003943 }
3944 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003945 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003946
3947 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 reg = FDI_TX_CTL(pipe);
3949 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003950 temp &= ~FDI_LINK_TRAIN_NONE;
3951 temp |= FDI_LINK_TRAIN_PATTERN_2;
3952 if (IS_GEN6(dev)) {
3953 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3954 /* SNB-B */
3955 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3956 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003957 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958
Chris Wilson5eddb702010-09-11 13:48:45 +01003959 reg = FDI_RX_CTL(pipe);
3960 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003961 if (HAS_PCH_CPT(dev)) {
3962 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3963 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3964 } else {
3965 temp &= ~FDI_LINK_TRAIN_NONE;
3966 temp |= FDI_LINK_TRAIN_PATTERN_2;
3967 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 I915_WRITE(reg, temp);
3969
3970 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003971 udelay(150);
3972
Akshay Joshi0206e352011-08-16 15:34:10 -04003973 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 reg = FDI_TX_CTL(pipe);
3975 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003976 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3977 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003978 I915_WRITE(reg, temp);
3979
3980 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003981 udelay(500);
3982
Sean Paulfa37d392012-03-02 12:53:39 -05003983 for (retry = 0; retry < 5; retry++) {
3984 reg = FDI_RX_IIR(pipe);
3985 temp = I915_READ(reg);
3986 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3987 if (temp & FDI_RX_SYMBOL_LOCK) {
3988 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3989 DRM_DEBUG_KMS("FDI train 2 done.\n");
3990 break;
3991 }
3992 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003993 }
Sean Paulfa37d392012-03-02 12:53:39 -05003994 if (retry < 5)
3995 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003996 }
3997 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003998 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003999
4000 DRM_DEBUG_KMS("FDI train done.\n");
4001}
4002
Jesse Barnes357555c2011-04-28 15:09:55 -07004003/* Manual link training for Ivy Bridge A0 parts */
4004static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4005{
4006 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004007 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07004008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4009 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004010 i915_reg_t reg;
4011 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004012
4013 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4014 for train result */
4015 reg = FDI_RX_IMR(pipe);
4016 temp = I915_READ(reg);
4017 temp &= ~FDI_RX_SYMBOL_LOCK;
4018 temp &= ~FDI_RX_BIT_LOCK;
4019 I915_WRITE(reg, temp);
4020
4021 POSTING_READ(reg);
4022 udelay(150);
4023
Daniel Vetter01a415f2012-10-27 15:58:40 +02004024 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4025 I915_READ(FDI_RX_IIR(pipe)));
4026
Jesse Barnes139ccd32013-08-19 11:04:55 -07004027 /* Try each vswing and preemphasis setting twice before moving on */
4028 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4029 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004030 reg = FDI_TX_CTL(pipe);
4031 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004032 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4033 temp &= ~FDI_TX_ENABLE;
4034 I915_WRITE(reg, temp);
4035
4036 reg = FDI_RX_CTL(pipe);
4037 temp = I915_READ(reg);
4038 temp &= ~FDI_LINK_TRAIN_AUTO;
4039 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4040 temp &= ~FDI_RX_ENABLE;
4041 I915_WRITE(reg, temp);
4042
4043 /* enable CPU FDI TX and PCH FDI RX */
4044 reg = FDI_TX_CTL(pipe);
4045 temp = I915_READ(reg);
4046 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004047 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004048 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004049 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004050 temp |= snb_b_fdi_train_param[j/2];
4051 temp |= FDI_COMPOSITE_SYNC;
4052 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4053
4054 I915_WRITE(FDI_RX_MISC(pipe),
4055 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4056
4057 reg = FDI_RX_CTL(pipe);
4058 temp = I915_READ(reg);
4059 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4060 temp |= FDI_COMPOSITE_SYNC;
4061 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4062
4063 POSTING_READ(reg);
4064 udelay(1); /* should be 0.5us */
4065
4066 for (i = 0; i < 4; i++) {
4067 reg = FDI_RX_IIR(pipe);
4068 temp = I915_READ(reg);
4069 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4070
4071 if (temp & FDI_RX_BIT_LOCK ||
4072 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4073 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4074 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4075 i);
4076 break;
4077 }
4078 udelay(1); /* should be 0.5us */
4079 }
4080 if (i == 4) {
4081 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4082 continue;
4083 }
4084
4085 /* Train 2 */
4086 reg = FDI_TX_CTL(pipe);
4087 temp = I915_READ(reg);
4088 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4089 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4090 I915_WRITE(reg, temp);
4091
4092 reg = FDI_RX_CTL(pipe);
4093 temp = I915_READ(reg);
4094 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4095 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004096 I915_WRITE(reg, temp);
4097
4098 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004099 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004100
Jesse Barnes139ccd32013-08-19 11:04:55 -07004101 for (i = 0; i < 4; i++) {
4102 reg = FDI_RX_IIR(pipe);
4103 temp = I915_READ(reg);
4104 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004105
Jesse Barnes139ccd32013-08-19 11:04:55 -07004106 if (temp & FDI_RX_SYMBOL_LOCK ||
4107 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4108 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4109 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4110 i);
4111 goto train_done;
4112 }
4113 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004114 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004115 if (i == 4)
4116 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004117 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004118
Jesse Barnes139ccd32013-08-19 11:04:55 -07004119train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004120 DRM_DEBUG_KMS("FDI train done.\n");
4121}
4122
Daniel Vetter88cefb62012-08-12 19:27:14 +02004123static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004124{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004125 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004126 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004127 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004128 i915_reg_t reg;
4129 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004130
Jesse Barnes0e23b992010-09-10 11:10:00 -07004131 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 reg = FDI_RX_CTL(pipe);
4133 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004134 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004135 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004136 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4138
4139 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004140 udelay(200);
4141
4142 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp = I915_READ(reg);
4144 I915_WRITE(reg, temp | FDI_PCDCLK);
4145
4146 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004147 udelay(200);
4148
Paulo Zanoni20749732012-11-23 15:30:38 -02004149 /* Enable CPU FDI TX PLL, always on for Ironlake */
4150 reg = FDI_TX_CTL(pipe);
4151 temp = I915_READ(reg);
4152 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4153 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004154
Paulo Zanoni20749732012-11-23 15:30:38 -02004155 POSTING_READ(reg);
4156 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004157 }
4158}
4159
Daniel Vetter88cefb62012-08-12 19:27:14 +02004160static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4161{
4162 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004163 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004164 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004165 i915_reg_t reg;
4166 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004167
4168 /* Switch from PCDclk to Rawclk */
4169 reg = FDI_RX_CTL(pipe);
4170 temp = I915_READ(reg);
4171 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4172
4173 /* Disable CPU FDI TX PLL */
4174 reg = FDI_TX_CTL(pipe);
4175 temp = I915_READ(reg);
4176 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4177
4178 POSTING_READ(reg);
4179 udelay(100);
4180
4181 reg = FDI_RX_CTL(pipe);
4182 temp = I915_READ(reg);
4183 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4184
4185 /* Wait for the clocks to turn off. */
4186 POSTING_READ(reg);
4187 udelay(100);
4188}
4189
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004190static void ironlake_fdi_disable(struct drm_crtc *crtc)
4191{
4192 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004193 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4195 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004196 i915_reg_t reg;
4197 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004198
4199 /* disable CPU FDI tx and PCH FDI rx */
4200 reg = FDI_TX_CTL(pipe);
4201 temp = I915_READ(reg);
4202 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4203 POSTING_READ(reg);
4204
4205 reg = FDI_RX_CTL(pipe);
4206 temp = I915_READ(reg);
4207 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004208 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004209 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4210
4211 POSTING_READ(reg);
4212 udelay(100);
4213
4214 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02004215 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004216 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004217
4218 /* still set train pattern 1 */
4219 reg = FDI_TX_CTL(pipe);
4220 temp = I915_READ(reg);
4221 temp &= ~FDI_LINK_TRAIN_NONE;
4222 temp |= FDI_LINK_TRAIN_PATTERN_1;
4223 I915_WRITE(reg, temp);
4224
4225 reg = FDI_RX_CTL(pipe);
4226 temp = I915_READ(reg);
4227 if (HAS_PCH_CPT(dev)) {
4228 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4229 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4230 } else {
4231 temp &= ~FDI_LINK_TRAIN_NONE;
4232 temp |= FDI_LINK_TRAIN_PATTERN_1;
4233 }
4234 /* BPC in FDI rx is consistent with that in PIPECONF */
4235 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004236 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004237 I915_WRITE(reg, temp);
4238
4239 POSTING_READ(reg);
4240 udelay(100);
4241}
4242
Chris Wilson5dce5b932014-01-20 10:17:36 +00004243bool intel_has_pending_fb_unpin(struct drm_device *dev)
4244{
4245 struct intel_crtc *crtc;
4246
4247 /* Note that we don't need to be called with mode_config.lock here
4248 * as our list of CRTC objects is static for the lifetime of the
4249 * device and so cannot disappear as we iterate. Similarly, we can
4250 * happily treat the predicates as racy, atomic checks as userspace
4251 * cannot claim and pin a new fb without at least acquring the
4252 * struct_mutex and so serialising with us.
4253 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004254 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004255 if (atomic_read(&crtc->unpin_work_count) == 0)
4256 continue;
4257
Daniel Vetter5a21b662016-05-24 17:13:53 +02004258 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004259 intel_wait_for_vblank(dev, crtc->pipe);
4260
4261 return true;
4262 }
4263
4264 return false;
4265}
4266
Daniel Vetter5a21b662016-05-24 17:13:53 +02004267static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004268{
4269 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004270 struct intel_flip_work *work = intel_crtc->flip_work;
4271
4272 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004273
4274 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004275 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004276
4277 drm_crtc_vblank_put(&intel_crtc->base);
4278
Daniel Vetter5a21b662016-05-24 17:13:53 +02004279 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02004280 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004281
4282 trace_i915_flip_complete(intel_crtc->plane,
4283 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004284}
4285
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004286static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004287{
Chris Wilson0f911282012-04-17 10:05:38 +01004288 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004289 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004290 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004291
Daniel Vetter2c10d572012-12-20 21:24:07 +01004292 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004293
4294 ret = wait_event_interruptible_timeout(
4295 dev_priv->pending_flip_queue,
4296 !intel_crtc_has_pending_flip(crtc),
4297 60*HZ);
4298
4299 if (ret < 0)
4300 return ret;
4301
Daniel Vetter5a21b662016-05-24 17:13:53 +02004302 if (ret == 0) {
4303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4304 struct intel_flip_work *work;
4305
4306 spin_lock_irq(&dev->event_lock);
4307 work = intel_crtc->flip_work;
4308 if (work && !is_mmio_work(work)) {
4309 WARN_ONCE(1, "Removing stuck page flip\n");
4310 page_flip_completed(intel_crtc);
4311 }
4312 spin_unlock_irq(&dev->event_lock);
4313 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004314
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004315 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004316}
4317
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004318void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004319{
4320 u32 temp;
4321
4322 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4323
4324 mutex_lock(&dev_priv->sb_lock);
4325
4326 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4327 temp |= SBI_SSCCTL_DISABLE;
4328 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4329
4330 mutex_unlock(&dev_priv->sb_lock);
4331}
4332
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333/* Program iCLKIP clock to the desired frequency */
4334static void lpt_program_iclkip(struct drm_crtc *crtc)
4335{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004336 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004337 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004338 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4339 u32 temp;
4340
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004341 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004343 /* The iCLK virtual clock root frequency is in MHz,
4344 * but the adjusted_mode->crtc_clock in in KHz. To get the
4345 * divisors, it is necessary to divide one by another, so we
4346 * convert the virtual clock precision to KHz here for higher
4347 * precision.
4348 */
4349 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350 u32 iclk_virtual_root_freq = 172800 * 1000;
4351 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004352 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004354 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4355 clock << auxdiv);
4356 divsel = (desired_divisor / iclk_pi_range) - 2;
4357 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004358
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004359 /*
4360 * Near 20MHz is a corner case which is
4361 * out of range for the 7-bit divisor
4362 */
4363 if (divsel <= 0x7f)
4364 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004365 }
4366
4367 /* This should not happen with any sane values */
4368 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4369 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4370 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4371 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4372
4373 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004374 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004375 auxdiv,
4376 divsel,
4377 phasedir,
4378 phaseinc);
4379
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004380 mutex_lock(&dev_priv->sb_lock);
4381
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004382 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004383 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004384 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4385 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4386 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4387 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4388 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4389 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004390 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004391
4392 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004393 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004394 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4395 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004396 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004397
4398 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004399 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004400 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004401 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004402
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004403 mutex_unlock(&dev_priv->sb_lock);
4404
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004405 /* Wait for initialization time */
4406 udelay(24);
4407
4408 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4409}
4410
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004411int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4412{
4413 u32 divsel, phaseinc, auxdiv;
4414 u32 iclk_virtual_root_freq = 172800 * 1000;
4415 u32 iclk_pi_range = 64;
4416 u32 desired_divisor;
4417 u32 temp;
4418
4419 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4420 return 0;
4421
4422 mutex_lock(&dev_priv->sb_lock);
4423
4424 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4425 if (temp & SBI_SSCCTL_DISABLE) {
4426 mutex_unlock(&dev_priv->sb_lock);
4427 return 0;
4428 }
4429
4430 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4431 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4432 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4433 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4434 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4435
4436 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4437 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4438 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4439
4440 mutex_unlock(&dev_priv->sb_lock);
4441
4442 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4443
4444 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4445 desired_divisor << auxdiv);
4446}
4447
Daniel Vetter275f01b22013-05-03 11:49:47 +02004448static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4449 enum pipe pch_transcoder)
4450{
4451 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004452 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004453 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004454
4455 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4456 I915_READ(HTOTAL(cpu_transcoder)));
4457 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4458 I915_READ(HBLANK(cpu_transcoder)));
4459 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4460 I915_READ(HSYNC(cpu_transcoder)));
4461
4462 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4463 I915_READ(VTOTAL(cpu_transcoder)));
4464 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4465 I915_READ(VBLANK(cpu_transcoder)));
4466 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4467 I915_READ(VSYNC(cpu_transcoder)));
4468 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4469 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4470}
4471
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004472static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004473{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004474 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004475 uint32_t temp;
4476
4477 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004478 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004479 return;
4480
4481 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4482 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4483
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004484 temp &= ~FDI_BC_BIFURCATION_SELECT;
4485 if (enable)
4486 temp |= FDI_BC_BIFURCATION_SELECT;
4487
4488 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004489 I915_WRITE(SOUTH_CHICKEN1, temp);
4490 POSTING_READ(SOUTH_CHICKEN1);
4491}
4492
4493static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4494{
4495 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004496
4497 switch (intel_crtc->pipe) {
4498 case PIPE_A:
4499 break;
4500 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004501 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004502 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004503 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004504 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004505
4506 break;
4507 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004508 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004509
4510 break;
4511 default:
4512 BUG();
4513 }
4514}
4515
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004516/* Return which DP Port should be selected for Transcoder DP control */
4517static enum port
4518intel_trans_dp_port_sel(struct drm_crtc *crtc)
4519{
4520 struct drm_device *dev = crtc->dev;
4521 struct intel_encoder *encoder;
4522
4523 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004524 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004525 encoder->type == INTEL_OUTPUT_EDP)
4526 return enc_to_dig_port(&encoder->base)->port;
4527 }
4528
4529 return -1;
4530}
4531
Jesse Barnesf67a5592011-01-05 10:31:48 -08004532/*
4533 * Enable PCH resources required for PCH ports:
4534 * - PCH PLLs
4535 * - FDI training & RX/TX
4536 * - update transcoder timings
4537 * - DP transcoding bits
4538 * - transcoder
4539 */
4540static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004541{
4542 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004543 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4545 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004546 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004547
Daniel Vetterab9412b2013-05-03 11:49:46 +02004548 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004549
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004550 if (IS_IVYBRIDGE(dev))
4551 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4552
Daniel Vettercd986ab2012-10-26 10:58:12 +02004553 /* Write the TU size bits before fdi link training, so that error
4554 * detection works. */
4555 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4556 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4557
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004558 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004559 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004560
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004561 /* We need to program the right clock selection before writing the pixel
4562 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004563 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004564 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004565
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004566 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004567 temp |= TRANS_DPLL_ENABLE(pipe);
4568 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004569 if (intel_crtc->config->shared_dpll ==
4570 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004571 temp |= sel;
4572 else
4573 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004574 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004575 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004576
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004577 /* XXX: pch pll's can be enabled any time before we enable the PCH
4578 * transcoder, and we actually should do this to not upset any PCH
4579 * transcoder that already use the clock when we share it.
4580 *
4581 * Note that enable_shared_dpll tries to do the right thing, but
4582 * get_shared_dpll unconditionally resets the pll - we need that to have
4583 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004584 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004585
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004586 /* set transcoder timing, panel must allow it */
4587 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004588 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004589
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004590 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004591
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004592 /* For PCH DP, enable TRANS_DP_CTL */
Ville Syrjälä37a56502016-06-22 21:57:04 +03004593 if (HAS_PCH_CPT(dev) && intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004594 const struct drm_display_mode *adjusted_mode =
4595 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004596 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004597 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004598 temp = I915_READ(reg);
4599 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004600 TRANS_DP_SYNC_MASK |
4601 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004602 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004603 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004604
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004605 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004606 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004607 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004608 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609
4610 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004611 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004612 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004613 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004614 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004615 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004616 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004617 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004618 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004619 break;
4620 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004621 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004622 }
4623
Chris Wilson5eddb702010-09-11 13:48:45 +01004624 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004625 }
4626
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004627 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004628}
4629
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630static void lpt_pch_enable(struct drm_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004633 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004635 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004636
Daniel Vetterab9412b2013-05-03 11:49:46 +02004637 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004638
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004639 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004640
Paulo Zanoni0540e482012-10-31 18:12:40 -02004641 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004642 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004643
Paulo Zanoni937bb612012-10-31 18:12:47 -02004644 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004645}
4646
Daniel Vettera1520312013-05-03 11:49:50 +02004647static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004648{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004649 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004650 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004651 u32 temp;
4652
4653 temp = I915_READ(dslreg);
4654 udelay(500);
4655 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004656 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004657 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004658 }
4659}
4660
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004661static int
4662skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4663 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4664 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004665{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004666 struct intel_crtc_scaler_state *scaler_state =
4667 &crtc_state->scaler_state;
4668 struct intel_crtc *intel_crtc =
4669 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004670 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004671
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004672 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004673 (src_h != dst_w || src_w != dst_h):
4674 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004675
4676 /*
4677 * if plane is being disabled or scaler is no more required or force detach
4678 * - free scaler binded to this plane/crtc
4679 * - in order to do this, update crtc->scaler_usage
4680 *
4681 * Here scaler state in crtc_state is set free so that
4682 * scaler can be assigned to other user. Actual register
4683 * update to free the scaler is done in plane/panel-fit programming.
4684 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4685 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004686 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004687 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004688 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004689 scaler_state->scalers[*scaler_id].in_use = 0;
4690
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004691 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4692 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4693 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004694 scaler_state->scaler_users);
4695 *scaler_id = -1;
4696 }
4697 return 0;
4698 }
4699
4700 /* range checks */
4701 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4702 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4703
4704 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4705 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004707 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004709 return -EINVAL;
4710 }
4711
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712 /* mark this plane as a scaler user in crtc_state */
4713 scaler_state->scaler_users |= (1 << scaler_user);
4714 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4715 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4716 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4717 scaler_state->scaler_users);
4718
4719 return 0;
4720}
4721
4722/**
4723 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4724 *
4725 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004726 *
4727 * Return
4728 * 0 - scaler_usage updated successfully
4729 * error - requested scaling cannot be supported or other error condition
4730 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004731int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004732{
4733 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004734 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735
Ville Syrjälä78108b72016-05-27 20:59:19 +03004736 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4737 intel_crtc->base.base.id, intel_crtc->base.name,
4738 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004739
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004740 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004741 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004743 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004744}
4745
4746/**
4747 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4748 *
4749 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750 * @plane_state: atomic plane state to update
4751 *
4752 * Return
4753 * 0 - scaler_usage updated successfully
4754 * error - requested scaling cannot be supported or other error condition
4755 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004756static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4757 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004758{
4759
4760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004761 struct intel_plane *intel_plane =
4762 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004763 struct drm_framebuffer *fb = plane_state->base.fb;
4764 int ret;
4765
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004766 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004767
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004768 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4769 intel_plane->base.base.id, intel_plane->base.name,
4770 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004771
4772 ret = skl_update_scaler(crtc_state, force_detach,
4773 drm_plane_index(&intel_plane->base),
4774 &plane_state->scaler_id,
4775 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004776 drm_rect_width(&plane_state->base.src) >> 16,
4777 drm_rect_height(&plane_state->base.src) >> 16,
4778 drm_rect_width(&plane_state->base.dst),
4779 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004780
4781 if (ret || plane_state->scaler_id < 0)
4782 return ret;
4783
Chandra Kondurua1b22782015-04-07 15:28:45 -07004784 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004785 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004786 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4787 intel_plane->base.base.id,
4788 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004789 return -EINVAL;
4790 }
4791
4792 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004793 switch (fb->pixel_format) {
4794 case DRM_FORMAT_RGB565:
4795 case DRM_FORMAT_XBGR8888:
4796 case DRM_FORMAT_XRGB8888:
4797 case DRM_FORMAT_ABGR8888:
4798 case DRM_FORMAT_ARGB8888:
4799 case DRM_FORMAT_XRGB2101010:
4800 case DRM_FORMAT_XBGR2101010:
4801 case DRM_FORMAT_YUYV:
4802 case DRM_FORMAT_YVYU:
4803 case DRM_FORMAT_UYVY:
4804 case DRM_FORMAT_VYUY:
4805 break;
4806 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004807 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4808 intel_plane->base.base.id, intel_plane->base.name,
4809 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004810 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004811 }
4812
Chandra Kondurua1b22782015-04-07 15:28:45 -07004813 return 0;
4814}
4815
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004816static void skylake_scaler_disable(struct intel_crtc *crtc)
4817{
4818 int i;
4819
4820 for (i = 0; i < crtc->num_scalers; i++)
4821 skl_detach_scaler(crtc, i);
4822}
4823
4824static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004825{
4826 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004827 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004828 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004829 struct intel_crtc_scaler_state *scaler_state =
4830 &crtc->config->scaler_state;
4831
4832 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4833
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004834 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004835 int id;
4836
4837 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4838 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4839 return;
4840 }
4841
4842 id = scaler_state->scaler_id;
4843 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4844 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4845 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4846 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4847
4848 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004849 }
4850}
4851
Jesse Barnesb074cec2013-04-25 12:55:02 -07004852static void ironlake_pfit_enable(struct intel_crtc *crtc)
4853{
4854 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004855 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004856 int pipe = crtc->pipe;
4857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004858 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004859 /* Force use of hard-coded filter coefficients
4860 * as some pre-programmed values are broken,
4861 * e.g. x201.
4862 */
4863 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4864 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4865 PF_PIPE_SEL_IVB(pipe));
4866 else
4867 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004868 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4869 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004870 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004871}
4872
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004873void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004874{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004875 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004876 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004878 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004879 return;
4880
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004881 /*
4882 * We can only enable IPS after we enable a plane and wait for a vblank
4883 * This function is called from post_plane_update, which is run after
4884 * a vblank wait.
4885 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004886
Paulo Zanonid77e4532013-09-24 13:52:55 -03004887 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004888 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004889 mutex_lock(&dev_priv->rps.hw_lock);
4890 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4891 mutex_unlock(&dev_priv->rps.hw_lock);
4892 /* Quoting Art Runyan: "its not safe to expect any particular
4893 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004894 * mailbox." Moreover, the mailbox may return a bogus state,
4895 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004896 */
4897 } else {
4898 I915_WRITE(IPS_CTL, IPS_ENABLE);
4899 /* The bit only becomes 1 in the next vblank, so this wait here
4900 * is essentially intel_wait_for_vblank. If we don't have this
4901 * and don't wait for vblanks until the end of crtc_enable, then
4902 * the HW state readout code will complain that the expected
4903 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004904 if (intel_wait_for_register(dev_priv,
4905 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4906 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004907 DRM_ERROR("Timed out waiting for IPS enable\n");
4908 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004909}
4910
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004911void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004912{
4913 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004914 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004916 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004917 return;
4918
4919 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004920 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004921 mutex_lock(&dev_priv->rps.hw_lock);
4922 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4923 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004924 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004925 if (intel_wait_for_register(dev_priv,
4926 IPS_CTL, IPS_ENABLE, 0,
4927 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004928 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004929 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004930 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004931 POSTING_READ(IPS_CTL);
4932 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004933
4934 /* We need to wait for a vblank before we can disable the plane. */
4935 intel_wait_for_vblank(dev, crtc->pipe);
4936}
4937
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004938static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004939{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004940 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004941 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004942 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004943
4944 mutex_lock(&dev->struct_mutex);
4945 dev_priv->mm.interruptible = false;
4946 (void) intel_overlay_switch_off(intel_crtc->overlay);
4947 dev_priv->mm.interruptible = true;
4948 mutex_unlock(&dev->struct_mutex);
4949 }
4950
4951 /* Let userspace switch the overlay on again. In most cases userspace
4952 * has to recompute where to put it anyway.
4953 */
4954}
4955
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004956/**
4957 * intel_post_enable_primary - Perform operations after enabling primary plane
4958 * @crtc: the CRTC whose primary plane was just enabled
4959 *
4960 * Performs potentially sleeping operations that must be done after the primary
4961 * plane is enabled, such as updating FBC and IPS. Note that this may be
4962 * called due to an explicit primary plane update, or due to an implicit
4963 * re-enable that is caused when a sprite plane is updated to no longer
4964 * completely hide the primary plane.
4965 */
4966static void
4967intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004968{
4969 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004970 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4972 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004973
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004974 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004975 * FIXME IPS should be fine as long as one plane is
4976 * enabled, but in practice it seems to have problems
4977 * when going from primary only to sprite only and vice
4978 * versa.
4979 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004980 hsw_enable_ips(intel_crtc);
4981
Daniel Vetterf99d7062014-06-19 16:01:59 +02004982 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004983 * Gen2 reports pipe underruns whenever all planes are disabled.
4984 * So don't enable underrun reporting before at least some planes
4985 * are enabled.
4986 * FIXME: Need to fix the logic to work when we turn off all planes
4987 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004988 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004989 if (IS_GEN2(dev))
4990 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4991
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004992 /* Underruns don't always raise interrupts, so check manually. */
4993 intel_check_cpu_fifo_underruns(dev_priv);
4994 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004995}
4996
Ville Syrjälä2622a082016-03-09 19:07:26 +02004997/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004998static void
4999intel_pre_disable_primary(struct drm_crtc *crtc)
5000{
5001 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005002 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5004 int pipe = intel_crtc->pipe;
5005
5006 /*
5007 * Gen2 reports pipe underruns whenever all planes are disabled.
5008 * So diasble underrun reporting before all the planes get disabled.
5009 * FIXME: Need to fix the logic to work when we turn off all planes
5010 * but leave the pipe running.
5011 */
5012 if (IS_GEN2(dev))
5013 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5014
5015 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005016 * FIXME IPS should be fine as long as one plane is
5017 * enabled, but in practice it seems to have problems
5018 * when going from primary only to sprite only and vice
5019 * versa.
5020 */
5021 hsw_disable_ips(intel_crtc);
5022}
5023
5024/* FIXME get rid of this and use pre_plane_update */
5025static void
5026intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5027{
5028 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005029 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5031 int pipe = intel_crtc->pipe;
5032
5033 intel_pre_disable_primary(crtc);
5034
5035 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005036 * Vblank time updates from the shadow to live plane control register
5037 * are blocked if the memory self-refresh mode is active at that
5038 * moment. So to make sure the plane gets truly disabled, disable
5039 * first the self-refresh mode. The self-refresh enable bit in turn
5040 * will be checked/applied by the HW only at the next frame start
5041 * event which is after the vblank start event, so we need to have a
5042 * wait-for-vblank between disabling the plane and the pipe.
5043 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005044 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005045 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005046 dev_priv->wm.vlv.cxsr = false;
5047 intel_wait_for_vblank(dev, pipe);
5048 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005049}
5050
Daniel Vetter5a21b662016-05-24 17:13:53 +02005051static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5052{
5053 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5054 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5055 struct intel_crtc_state *pipe_config =
5056 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005057 struct drm_plane *primary = crtc->base.primary;
5058 struct drm_plane_state *old_pri_state =
5059 drm_atomic_get_existing_plane_state(old_state, primary);
5060
Chris Wilson5748b6a2016-08-04 16:32:38 +01005061 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005062
5063 crtc->wm.cxsr_allowed = true;
5064
5065 if (pipe_config->update_wm_post && pipe_config->base.active)
5066 intel_update_watermarks(&crtc->base);
5067
5068 if (old_pri_state) {
5069 struct intel_plane_state *primary_state =
5070 to_intel_plane_state(primary->state);
5071 struct intel_plane_state *old_primary_state =
5072 to_intel_plane_state(old_pri_state);
5073
5074 intel_fbc_post_update(crtc);
5075
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005076 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005077 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005078 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005079 intel_post_enable_primary(&crtc->base);
5080 }
5081}
5082
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005083static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005084{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005085 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005086 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005087 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005088 struct intel_crtc_state *pipe_config =
5089 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005090 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5091 struct drm_plane *primary = crtc->base.primary;
5092 struct drm_plane_state *old_pri_state =
5093 drm_atomic_get_existing_plane_state(old_state, primary);
5094 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005095
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005096 if (old_pri_state) {
5097 struct intel_plane_state *primary_state =
5098 to_intel_plane_state(primary->state);
5099 struct intel_plane_state *old_primary_state =
5100 to_intel_plane_state(old_pri_state);
5101
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005102 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005103
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005104 if (old_primary_state->base.visible &&
5105 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005106 intel_pre_disable_primary(&crtc->base);
5107 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005108
David Weinehalla4015f92016-05-19 15:50:36 +03005109 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005110 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005111
Ville Syrjälä2622a082016-03-09 19:07:26 +02005112 /*
5113 * Vblank time updates from the shadow to live plane control register
5114 * are blocked if the memory self-refresh mode is active at that
5115 * moment. So to make sure the plane gets truly disabled, disable
5116 * first the self-refresh mode. The self-refresh enable bit in turn
5117 * will be checked/applied by the HW only at the next frame start
5118 * event which is after the vblank start event, so we need to have a
5119 * wait-for-vblank between disabling the plane and the pipe.
5120 */
5121 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005122 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005123 dev_priv->wm.vlv.cxsr = false;
5124 intel_wait_for_vblank(dev, crtc->pipe);
5125 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005126 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005127
Matt Ropered4a6a72016-02-23 17:20:13 -08005128 /*
5129 * IVB workaround: must disable low power watermarks for at least
5130 * one frame before enabling scaling. LP watermarks can be re-enabled
5131 * when scaling is disabled.
5132 *
5133 * WaCxSRDisabledForSpriteScaling:ivb
5134 */
5135 if (pipe_config->disable_lp_wm) {
5136 ilk_disable_lp_wm(dev);
5137 intel_wait_for_vblank(dev, crtc->pipe);
5138 }
5139
5140 /*
5141 * If we're doing a modeset, we're done. No need to do any pre-vblank
5142 * watermark programming here.
5143 */
5144 if (needs_modeset(&pipe_config->base))
5145 return;
5146
5147 /*
5148 * For platforms that support atomic watermarks, program the
5149 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5150 * will be the intermediate values that are safe for both pre- and
5151 * post- vblank; when vblank happens, the 'active' values will be set
5152 * to the final 'target' values and we'll do this again to get the
5153 * optimal watermarks. For gen9+ platforms, the values we program here
5154 * will be the final target values which will get automatically latched
5155 * at vblank time; no further programming will be necessary.
5156 *
5157 * If a platform hasn't been transitioned to atomic watermarks yet,
5158 * we'll continue to update watermarks the old way, if flags tell
5159 * us to.
5160 */
5161 if (dev_priv->display.initial_watermarks != NULL)
5162 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005163 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005164 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005165}
5166
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005167static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005168{
5169 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005171 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005172 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005173
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005174 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005175
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005176 drm_for_each_plane_mask(p, dev, plane_mask)
5177 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005178
Daniel Vetterf99d7062014-06-19 16:01:59 +02005179 /*
5180 * FIXME: Once we grow proper nuclear flip support out of this we need
5181 * to compute the mask of flip planes precisely. For the time being
5182 * consider this a flip to a NULL plane.
5183 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005184 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005185}
5186
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005187static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005188 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005189 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005190{
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005191 struct drm_connector_state *old_conn_state;
5192 struct drm_connector *conn;
5193 int i;
5194
5195 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5196 struct drm_connector_state *conn_state = conn->state;
5197 struct intel_encoder *encoder =
5198 to_intel_encoder(conn_state->best_encoder);
5199
5200 if (conn_state->crtc != crtc)
5201 continue;
5202
5203 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005204 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005205 }
5206}
5207
5208static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005209 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005210 struct drm_atomic_state *old_state)
5211{
5212 struct drm_connector_state *old_conn_state;
5213 struct drm_connector *conn;
5214 int i;
5215
5216 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5217 struct drm_connector_state *conn_state = conn->state;
5218 struct intel_encoder *encoder =
5219 to_intel_encoder(conn_state->best_encoder);
5220
5221 if (conn_state->crtc != crtc)
5222 continue;
5223
5224 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005225 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005226 }
5227}
5228
5229static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005230 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005231 struct drm_atomic_state *old_state)
5232{
5233 struct drm_connector_state *old_conn_state;
5234 struct drm_connector *conn;
5235 int i;
5236
5237 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5238 struct drm_connector_state *conn_state = conn->state;
5239 struct intel_encoder *encoder =
5240 to_intel_encoder(conn_state->best_encoder);
5241
5242 if (conn_state->crtc != crtc)
5243 continue;
5244
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005245 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005246 intel_opregion_notify_encoder(encoder, true);
5247 }
5248}
5249
5250static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005251 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005252 struct drm_atomic_state *old_state)
5253{
5254 struct drm_connector_state *old_conn_state;
5255 struct drm_connector *conn;
5256 int i;
5257
5258 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5259 struct intel_encoder *encoder =
5260 to_intel_encoder(old_conn_state->best_encoder);
5261
5262 if (old_conn_state->crtc != crtc)
5263 continue;
5264
5265 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005266 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005267 }
5268}
5269
5270static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005271 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005272 struct drm_atomic_state *old_state)
5273{
5274 struct drm_connector_state *old_conn_state;
5275 struct drm_connector *conn;
5276 int i;
5277
5278 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5279 struct intel_encoder *encoder =
5280 to_intel_encoder(old_conn_state->best_encoder);
5281
5282 if (old_conn_state->crtc != crtc)
5283 continue;
5284
5285 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005286 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005287 }
5288}
5289
5290static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005291 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005292 struct drm_atomic_state *old_state)
5293{
5294 struct drm_connector_state *old_conn_state;
5295 struct drm_connector *conn;
5296 int i;
5297
5298 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5299 struct intel_encoder *encoder =
5300 to_intel_encoder(old_conn_state->best_encoder);
5301
5302 if (old_conn_state->crtc != crtc)
5303 continue;
5304
5305 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005306 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005307 }
5308}
5309
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005310static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5311 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005312{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005313 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005314 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005315 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5317 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005318
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005319 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005320 return;
5321
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005322 /*
5323 * Sometimes spurious CPU pipe underruns happen during FDI
5324 * training, at least with VGA+HDMI cloning. Suppress them.
5325 *
5326 * On ILK we get an occasional spurious CPU pipe underruns
5327 * between eDP port A enable and vdd enable. Also PCH port
5328 * enable seems to result in the occasional CPU pipe underrun.
5329 *
5330 * Spurious PCH underruns also occur during PCH enabling.
5331 */
5332 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5333 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005334 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005335 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5336
5337 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005338 intel_prepare_shared_dpll(intel_crtc);
5339
Ville Syrjälä37a56502016-06-22 21:57:04 +03005340 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305341 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005342
5343 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005344 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005345
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005346 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005347 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005348 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005349 }
5350
5351 ironlake_set_pipeconf(crtc);
5352
Jesse Barnesf67a5592011-01-05 10:31:48 -08005353 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005354
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005355 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005356
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005357 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005358 /* Note: FDI PLL enabling _must_ be done before we enable the
5359 * cpu pipes, hence this is separate from all the other fdi/pch
5360 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005361 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005362 } else {
5363 assert_fdi_tx_disabled(dev_priv, pipe);
5364 assert_fdi_rx_disabled(dev_priv, pipe);
5365 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005366
Jesse Barnesb074cec2013-04-25 12:55:02 -07005367 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005368
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005369 /*
5370 * On ILK+ LUT must be loaded before the pipe is running but with
5371 * clocks enabled
5372 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005373 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005374
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005375 if (dev_priv->display.initial_watermarks != NULL)
5376 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005377 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005378
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005379 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005380 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005381
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005382 assert_vblank_disabled(crtc);
5383 drm_crtc_vblank_on(crtc);
5384
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005385 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005386
5387 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02005388 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005389
5390 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5391 if (intel_crtc->config->has_pch_encoder)
5392 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005393 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005394 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005395}
5396
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005397/* IPS only exists on ULT machines and is tied to pipe A. */
5398static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5399{
Damien Lespiauf5adf942013-06-24 18:29:34 +01005400 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005401}
5402
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005403static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5404 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005405{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005406 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005407 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005408 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005410 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005411 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005412
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005413 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005414 return;
5415
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005416 if (intel_crtc->config->has_pch_encoder)
5417 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5418 false);
5419
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005420 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005421
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005422 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005423 intel_enable_shared_dpll(intel_crtc);
5424
Ville Syrjälä37a56502016-06-22 21:57:04 +03005425 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305426 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005427
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005428 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005429 intel_set_pipe_timings(intel_crtc);
5430
Jani Nikulabc58be62016-03-18 17:05:39 +02005431 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005432
Jani Nikula4d1de972016-03-18 17:05:42 +02005433 if (cpu_transcoder != TRANSCODER_EDP &&
5434 !transcoder_is_dsi(cpu_transcoder)) {
5435 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005436 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005437 }
5438
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005439 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005440 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005441 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005442 }
5443
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005444 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005445 haswell_set_pipeconf(crtc);
5446
Jani Nikula391bf042016-03-18 17:05:40 +02005447 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005448
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005449 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005450
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005451 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005452
Daniel Vetter6b698512015-11-28 11:05:39 +01005453 if (intel_crtc->config->has_pch_encoder)
5454 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5455 else
5456 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5457
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005458 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005459
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005460 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005461 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005462
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005463 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305464 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005465
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005466 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005467 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005468 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005469 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005470
5471 /*
5472 * On ILK+ LUT must be loaded before the pipe is running but with
5473 * clocks enabled
5474 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005475 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005476
Paulo Zanoni1f544382012-10-24 11:32:00 -02005477 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005478 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305479 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005480
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005481 if (dev_priv->display.initial_watermarks != NULL)
5482 dev_priv->display.initial_watermarks(pipe_config);
5483 else
5484 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005485
5486 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005487 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005488 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005490 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005491 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005492
Jani Nikulaa65347b2015-11-27 12:21:46 +02005493 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005494 intel_ddi_set_vc_payload_alloc(crtc, true);
5495
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005496 assert_vblank_disabled(crtc);
5497 drm_crtc_vblank_on(crtc);
5498
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005499 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005500
Daniel Vetter6b698512015-11-28 11:05:39 +01005501 if (intel_crtc->config->has_pch_encoder) {
5502 intel_wait_for_vblank(dev, pipe);
5503 intel_wait_for_vblank(dev, pipe);
5504 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005505 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5506 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005507 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005508
Paulo Zanonie4916942013-09-20 16:21:19 -03005509 /* If we change the relative order between pipe/planes enabling, we need
5510 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005511 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5512 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5513 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5514 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5515 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005516}
5517
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005518static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005519{
5520 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005521 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005522 int pipe = crtc->pipe;
5523
5524 /* To avoid upsetting the power well on haswell only disable the pfit if
5525 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005526 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005527 I915_WRITE(PF_CTL(pipe), 0);
5528 I915_WRITE(PF_WIN_POS(pipe), 0);
5529 I915_WRITE(PF_WIN_SZ(pipe), 0);
5530 }
5531}
5532
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005533static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5534 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005535{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005536 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005537 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005538 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5540 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005541
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005542 /*
5543 * Sometimes spurious CPU pipe underruns happen when the
5544 * pipe is already disabled, but FDI RX/TX is still enabled.
5545 * Happens at least with VGA+HDMI cloning. Suppress them.
5546 */
5547 if (intel_crtc->config->has_pch_encoder) {
5548 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005549 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005550 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005551
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005552 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005553
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005554 drm_crtc_vblank_off(crtc);
5555 assert_vblank_disabled(crtc);
5556
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005557 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005558
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005559 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005560
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005561 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005562 ironlake_fdi_disable(crtc);
5563
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005564 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005565
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005566 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005567 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005568
Daniel Vetterd925c592013-06-05 13:34:04 +02005569 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005570 i915_reg_t reg;
5571 u32 temp;
5572
Daniel Vetterd925c592013-06-05 13:34:04 +02005573 /* disable TRANS_DP_CTL */
5574 reg = TRANS_DP_CTL(pipe);
5575 temp = I915_READ(reg);
5576 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5577 TRANS_DP_PORT_SEL_MASK);
5578 temp |= TRANS_DP_PORT_SEL_NONE;
5579 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005580
Daniel Vetterd925c592013-06-05 13:34:04 +02005581 /* disable DPLL_SEL */
5582 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005583 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005584 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005585 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005586
Daniel Vetterd925c592013-06-05 13:34:04 +02005587 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005588 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005589
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005590 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005591 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005592}
5593
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005594static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5595 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005596{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005597 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005598 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005599 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005601 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005602
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005603 if (intel_crtc->config->has_pch_encoder)
5604 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5605 false);
5606
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005607 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005608
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005609 drm_crtc_vblank_off(crtc);
5610 assert_vblank_disabled(crtc);
5611
Jani Nikula4d1de972016-03-18 17:05:42 +02005612 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005613 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005614 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005615
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005616 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005617 intel_ddi_set_vc_payload_alloc(crtc, false);
5618
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005619 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305620 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005621
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005622 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005623 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005624 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005625 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005626
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005627 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305628 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005629
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005630 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005631
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005632 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005633 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5634 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005635}
5636
Jesse Barnes2dd24552013-04-25 12:55:01 -07005637static void i9xx_pfit_enable(struct intel_crtc *crtc)
5638{
5639 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005640 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005641 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005642
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005643 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005644 return;
5645
Daniel Vetterc0b03412013-05-28 12:05:54 +02005646 /*
5647 * The panel fitter should only be adjusted whilst the pipe is disabled,
5648 * according to register description and PRM.
5649 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005650 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5651 assert_pipe_disabled(dev_priv, crtc->pipe);
5652
Jesse Barnesb074cec2013-04-25 12:55:02 -07005653 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5654 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005655
5656 /* Border color in case we don't scale up to the full screen. Black by
5657 * default, change to something else for debugging. */
5658 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005659}
5660
Dave Airlied05410f2014-06-05 13:22:59 +10005661static enum intel_display_power_domain port_to_power_domain(enum port port)
5662{
5663 switch (port) {
5664 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005665 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005666 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005667 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005668 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005669 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005670 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005671 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005672 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005673 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005674 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005675 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005676 return POWER_DOMAIN_PORT_OTHER;
5677 }
5678}
5679
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005680static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5681{
5682 switch (port) {
5683 case PORT_A:
5684 return POWER_DOMAIN_AUX_A;
5685 case PORT_B:
5686 return POWER_DOMAIN_AUX_B;
5687 case PORT_C:
5688 return POWER_DOMAIN_AUX_C;
5689 case PORT_D:
5690 return POWER_DOMAIN_AUX_D;
5691 case PORT_E:
5692 /* FIXME: Check VBT for actual wiring of PORT E */
5693 return POWER_DOMAIN_AUX_D;
5694 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005695 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005696 return POWER_DOMAIN_AUX_A;
5697 }
5698}
5699
Imre Deak319be8a2014-03-04 19:22:57 +02005700enum intel_display_power_domain
5701intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005702{
Imre Deak319be8a2014-03-04 19:22:57 +02005703 struct drm_device *dev = intel_encoder->base.dev;
5704 struct intel_digital_port *intel_dig_port;
5705
5706 switch (intel_encoder->type) {
5707 case INTEL_OUTPUT_UNKNOWN:
5708 /* Only DDI platforms should ever use this output type */
5709 WARN_ON_ONCE(!HAS_DDI(dev));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005710 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005711 case INTEL_OUTPUT_HDMI:
5712 case INTEL_OUTPUT_EDP:
5713 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005714 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005715 case INTEL_OUTPUT_DP_MST:
5716 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5717 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005718 case INTEL_OUTPUT_ANALOG:
5719 return POWER_DOMAIN_PORT_CRT;
5720 case INTEL_OUTPUT_DSI:
5721 return POWER_DOMAIN_PORT_DSI;
5722 default:
5723 return POWER_DOMAIN_PORT_OTHER;
5724 }
5725}
5726
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005727enum intel_display_power_domain
5728intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5729{
5730 struct drm_device *dev = intel_encoder->base.dev;
5731 struct intel_digital_port *intel_dig_port;
5732
5733 switch (intel_encoder->type) {
5734 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005735 case INTEL_OUTPUT_HDMI:
5736 /*
5737 * Only DDI platforms should ever use these output types.
5738 * We can get here after the HDMI detect code has already set
5739 * the type of the shared encoder. Since we can't be sure
5740 * what's the status of the given connectors, play safe and
5741 * run the DP detection too.
5742 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005743 WARN_ON_ONCE(!HAS_DDI(dev));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005744 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005745 case INTEL_OUTPUT_EDP:
5746 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5747 return port_to_aux_power_domain(intel_dig_port->port);
5748 case INTEL_OUTPUT_DP_MST:
5749 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5750 return port_to_aux_power_domain(intel_dig_port->port);
5751 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005752 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005753 return POWER_DOMAIN_AUX_A;
5754 }
5755}
5756
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005757static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5758 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005759{
5760 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005761 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5763 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005764 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005765 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005766
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005767 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005768 return 0;
5769
Imre Deak77d22dc2014-03-05 16:20:52 +02005770 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5771 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005772 if (crtc_state->pch_pfit.enabled ||
5773 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005774 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5775
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005776 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5777 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5778
Imre Deak319be8a2014-03-04 19:22:57 +02005779 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005780 }
Imre Deak319be8a2014-03-04 19:22:57 +02005781
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005782 if (crtc_state->shared_dpll)
5783 mask |= BIT(POWER_DOMAIN_PLLS);
5784
Imre Deak77d22dc2014-03-05 16:20:52 +02005785 return mask;
5786}
5787
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005788static unsigned long
5789modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5790 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005791{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005792 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5794 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005795 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005796
5797 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005798 intel_crtc->enabled_power_domains = new_domains =
5799 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005800
Daniel Vetter5a21b662016-05-24 17:13:53 +02005801 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005802
5803 for_each_power_domain(domain, domains)
5804 intel_display_power_get(dev_priv, domain);
5805
Daniel Vetter5a21b662016-05-24 17:13:53 +02005806 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005807}
5808
5809static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5810 unsigned long domains)
5811{
5812 enum intel_display_power_domain domain;
5813
5814 for_each_power_domain(domain, domains)
5815 intel_display_power_put(dev_priv, domain);
5816}
5817
Mika Kaholaadafdc62015-08-18 14:36:59 +03005818static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5819{
5820 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5821
5822 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5823 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5824 return max_cdclk_freq;
5825 else if (IS_CHERRYVIEW(dev_priv))
5826 return max_cdclk_freq*95/100;
5827 else if (INTEL_INFO(dev_priv)->gen < 4)
5828 return 2*max_cdclk_freq*90/100;
5829 else
5830 return max_cdclk_freq*90/100;
5831}
5832
Ville Syrjäläb2045352016-05-13 23:41:27 +03005833static int skl_calc_cdclk(int max_pixclk, int vco);
5834
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005835static void intel_update_max_cdclk(struct drm_device *dev)
5836{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005837 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005838
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005839 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005840 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005841 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005842
Ville Syrjäläb2045352016-05-13 23:41:27 +03005843 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005844 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005845
5846 /*
5847 * Use the lower (vco 8640) cdclk values as a
5848 * first guess. skl_calc_cdclk() will correct it
5849 * if the preferred vco is 8100 instead.
5850 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005851 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005852 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005853 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005854 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005855 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005856 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005857 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005858 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005859
5860 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005861 } else if (IS_BROXTON(dev)) {
5862 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005863 } else if (IS_BROADWELL(dev)) {
5864 /*
5865 * FIXME with extra cooling we can allow
5866 * 540 MHz for ULX and 675 Mhz for ULT.
5867 * How can we know if extra cooling is
5868 * available? PCI ID, VTB, something else?
5869 */
5870 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5871 dev_priv->max_cdclk_freq = 450000;
5872 else if (IS_BDW_ULX(dev))
5873 dev_priv->max_cdclk_freq = 450000;
5874 else if (IS_BDW_ULT(dev))
5875 dev_priv->max_cdclk_freq = 540000;
5876 else
5877 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005878 } else if (IS_CHERRYVIEW(dev)) {
5879 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005880 } else if (IS_VALLEYVIEW(dev)) {
5881 dev_priv->max_cdclk_freq = 400000;
5882 } else {
5883 /* otherwise assume cdclk is fixed */
5884 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5885 }
5886
Mika Kaholaadafdc62015-08-18 14:36:59 +03005887 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5888
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005889 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5890 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005891
5892 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5893 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005894}
5895
5896static void intel_update_cdclk(struct drm_device *dev)
5897{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005898 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005899
5900 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005901
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005902 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005903 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5904 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5905 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005906 else
5907 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5908 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005909
5910 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005911 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5912 * Programmng [sic] note: bit[9:2] should be programmed to the number
5913 * of cdclk that generates 4MHz reference clock freq which is used to
5914 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005915 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005916 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005917 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005918}
5919
Ville Syrjälä92891e42016-05-11 22:44:45 +03005920/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5921static int skl_cdclk_decimal(int cdclk)
5922{
5923 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5924}
5925
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005926static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5927{
5928 int ratio;
5929
5930 if (cdclk == dev_priv->cdclk_pll.ref)
5931 return 0;
5932
5933 switch (cdclk) {
5934 default:
5935 MISSING_CASE(cdclk);
5936 case 144000:
5937 case 288000:
5938 case 384000:
5939 case 576000:
5940 ratio = 60;
5941 break;
5942 case 624000:
5943 ratio = 65;
5944 break;
5945 }
5946
5947 return dev_priv->cdclk_pll.ref * ratio;
5948}
5949
Ville Syrjälä2b730012016-05-13 23:41:34 +03005950static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5951{
5952 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5953
5954 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005955 if (intel_wait_for_register(dev_priv,
5956 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5957 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005958 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005959
5960 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005961}
5962
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005963static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005964{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005965 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005966 u32 val;
5967
5968 val = I915_READ(BXT_DE_PLL_CTL);
5969 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005970 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005971 I915_WRITE(BXT_DE_PLL_CTL, val);
5972
5973 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5974
5975 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005976 if (intel_wait_for_register(dev_priv,
5977 BXT_DE_PLL_ENABLE,
5978 BXT_DE_PLL_LOCK,
5979 BXT_DE_PLL_LOCK,
5980 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005981 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005982
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005983 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005984}
5985
Imre Deak324513c2016-06-13 16:44:36 +03005986static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305987{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005988 u32 val, divider;
5989 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305990
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005991 vco = bxt_de_pll_vco(dev_priv, cdclk);
5992
5993 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5994
5995 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5996 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5997 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305998 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006000 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306001 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006003 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306004 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306005 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006006 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306007 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306008 break;
6009 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006010 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6011 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306012
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006013 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6014 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306015 }
6016
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006018 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306019 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6020 0x80000000);
6021 mutex_unlock(&dev_priv->rps.hw_lock);
6022
6023 if (ret) {
6024 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006025 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306026 return;
6027 }
6028
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006029 if (dev_priv->cdclk_pll.vco != 0 &&
6030 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006031 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306032
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006033 if (dev_priv->cdclk_pll.vco != vco)
6034 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306035
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006036 val = divider | skl_cdclk_decimal(cdclk);
6037 /*
6038 * FIXME if only the cd2x divider needs changing, it could be done
6039 * without shutting off the pipe (if only one pipe is active).
6040 */
6041 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6042 /*
6043 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6044 * enable otherwise.
6045 */
6046 if (cdclk >= 500000)
6047 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6048 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306049
6050 mutex_lock(&dev_priv->rps.hw_lock);
6051 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006052 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306053 mutex_unlock(&dev_priv->rps.hw_lock);
6054
6055 if (ret) {
6056 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006057 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306058 return;
6059 }
6060
Chris Wilson91c8a322016-07-05 10:40:23 +01006061 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306062}
6063
Imre Deakd66a2192016-05-24 15:38:33 +03006064static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306065{
Imre Deakd66a2192016-05-24 15:38:33 +03006066 u32 cdctl, expected;
6067
Chris Wilson91c8a322016-07-05 10:40:23 +01006068 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306069
Imre Deakd66a2192016-05-24 15:38:33 +03006070 if (dev_priv->cdclk_pll.vco == 0 ||
6071 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6072 goto sanitize;
6073
6074 /* DPLL okay; verify the cdclock
6075 *
6076 * Some BIOS versions leave an incorrect decimal frequency value and
6077 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6078 * so sanitize this register.
6079 */
6080 cdctl = I915_READ(CDCLK_CTL);
6081 /*
6082 * Let's ignore the pipe field, since BIOS could have configured the
6083 * dividers both synching to an active pipe, or asynchronously
6084 * (PIPE_NONE).
6085 */
6086 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6087
6088 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6089 skl_cdclk_decimal(dev_priv->cdclk_freq);
6090 /*
6091 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6092 * enable otherwise.
6093 */
6094 if (dev_priv->cdclk_freq >= 500000)
6095 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6096
6097 if (cdctl == expected)
6098 /* All well; nothing to sanitize */
6099 return;
6100
6101sanitize:
6102 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6103
6104 /* force cdclk programming */
6105 dev_priv->cdclk_freq = 0;
6106
6107 /* force full PLL disable + enable */
6108 dev_priv->cdclk_pll.vco = -1;
6109}
6110
Imre Deak324513c2016-06-13 16:44:36 +03006111void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006112{
6113 bxt_sanitize_cdclk(dev_priv);
6114
6115 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006116 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006117
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306118 /*
6119 * FIXME:
6120 * - The initial CDCLK needs to be read from VBT.
6121 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306122 */
Imre Deak324513c2016-06-13 16:44:36 +03006123 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306124}
6125
Imre Deak324513c2016-06-13 16:44:36 +03006126void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306127{
Imre Deak324513c2016-06-13 16:44:36 +03006128 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306129}
6130
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006131static int skl_calc_cdclk(int max_pixclk, int vco)
6132{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006133 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006134 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006135 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006136 else if (max_pixclk > 432000)
6137 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006138 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006139 return 432000;
6140 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006141 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006142 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006143 if (max_pixclk > 540000)
6144 return 675000;
6145 else if (max_pixclk > 450000)
6146 return 540000;
6147 else if (max_pixclk > 337500)
6148 return 450000;
6149 else
6150 return 337500;
6151 }
6152}
6153
Ville Syrjäläea617912016-05-13 23:41:24 +03006154static void
6155skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006156{
Ville Syrjäläea617912016-05-13 23:41:24 +03006157 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006158
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006159 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006160 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006161
Ville Syrjäläea617912016-05-13 23:41:24 +03006162 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006163 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006164 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006165
Imre Deak1c3f7702016-05-24 15:38:32 +03006166 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6167 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006168
Ville Syrjäläea617912016-05-13 23:41:24 +03006169 val = I915_READ(DPLL_CTRL1);
6170
Imre Deak1c3f7702016-05-24 15:38:32 +03006171 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6172 DPLL_CTRL1_SSC(SKL_DPLL0) |
6173 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6174 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6175 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006176
Ville Syrjäläea617912016-05-13 23:41:24 +03006177 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6178 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6179 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6180 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6181 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006182 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006183 break;
6184 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006186 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006187 break;
6188 default:
6189 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006190 break;
6191 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006192}
6193
Ville Syrjäläb2045352016-05-13 23:41:27 +03006194void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6195{
6196 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6197
6198 dev_priv->skl_preferred_vco_freq = vco;
6199
6200 if (changed)
Chris Wilson91c8a322016-07-05 10:40:23 +01006201 intel_update_max_cdclk(&dev_priv->drm);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006202}
6203
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006204static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006205skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006206{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006207 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006208 u32 val;
6209
Ville Syrjälä63911d72016-05-13 23:41:32 +03006210 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006211
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006212 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006213 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006214 I915_WRITE(CDCLK_CTL, val);
6215 POSTING_READ(CDCLK_CTL);
6216
6217 /*
6218 * We always enable DPLL0 with the lowest link rate possible, but still
6219 * taking into account the VCO required to operate the eDP panel at the
6220 * desired frequency. The usual DP link rates operate with a VCO of
6221 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6222 * The modeset code is responsible for the selection of the exact link
6223 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006224 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006225 */
6226 val = I915_READ(DPLL_CTRL1);
6227
6228 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6229 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6230 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006231 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006232 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6233 SKL_DPLL0);
6234 else
6235 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6236 SKL_DPLL0);
6237
6238 I915_WRITE(DPLL_CTRL1, val);
6239 POSTING_READ(DPLL_CTRL1);
6240
6241 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6242
Chris Wilsone24ca052016-06-30 15:33:05 +01006243 if (intel_wait_for_register(dev_priv,
6244 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6245 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006246 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006247
Ville Syrjälä63911d72016-05-13 23:41:32 +03006248 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006249
6250 /* We'll want to keep using the current vco from now on. */
6251 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006252}
6253
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006254static void
6255skl_dpll0_disable(struct drm_i915_private *dev_priv)
6256{
6257 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a02016-06-30 15:33:06 +01006258 if (intel_wait_for_register(dev_priv,
6259 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6260 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006261 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006262
Ville Syrjälä63911d72016-05-13 23:41:32 +03006263 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006264}
6265
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006266static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6267{
6268 int ret;
6269 u32 val;
6270
6271 /* inform PCU we want to change CDCLK */
6272 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6273 mutex_lock(&dev_priv->rps.hw_lock);
6274 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6275 mutex_unlock(&dev_priv->rps.hw_lock);
6276
6277 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6278}
6279
6280static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6281{
Ville Syrjälä3b2c1712016-07-13 16:32:03 +03006282 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006283}
6284
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006285static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006286{
Chris Wilson91c8a322016-07-05 10:40:23 +01006287 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006288 u32 freq_select, pcu_ack;
6289
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006290 WARN_ON((cdclk == 24000) != (vco == 0));
6291
Ville Syrjälä63911d72016-05-13 23:41:32 +03006292 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006293
6294 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6295 DRM_ERROR("failed to inform PCU about cdclk change\n");
6296 return;
6297 }
6298
6299 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006300 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006301 case 450000:
6302 case 432000:
6303 freq_select = CDCLK_FREQ_450_432;
6304 pcu_ack = 1;
6305 break;
6306 case 540000:
6307 freq_select = CDCLK_FREQ_540;
6308 pcu_ack = 2;
6309 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006310 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006311 case 337500:
6312 default:
6313 freq_select = CDCLK_FREQ_337_308;
6314 pcu_ack = 0;
6315 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006316 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006317 case 675000:
6318 freq_select = CDCLK_FREQ_675_617;
6319 pcu_ack = 3;
6320 break;
6321 }
6322
Ville Syrjälä63911d72016-05-13 23:41:32 +03006323 if (dev_priv->cdclk_pll.vco != 0 &&
6324 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006325 skl_dpll0_disable(dev_priv);
6326
Ville Syrjälä63911d72016-05-13 23:41:32 +03006327 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006328 skl_dpll0_enable(dev_priv, vco);
6329
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006330 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006331 POSTING_READ(CDCLK_CTL);
6332
6333 /* inform PCU of the change */
6334 mutex_lock(&dev_priv->rps.hw_lock);
6335 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6336 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006337
6338 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006339}
6340
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006341static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6342
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006343void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6344{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006345 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006346}
6347
6348void skl_init_cdclk(struct drm_i915_private *dev_priv)
6349{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006350 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006351
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006352 skl_sanitize_cdclk(dev_priv);
6353
Ville Syrjälä63911d72016-05-13 23:41:32 +03006354 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006355 /*
6356 * Use the current vco as our initial
6357 * guess as to what the preferred vco is.
6358 */
6359 if (dev_priv->skl_preferred_vco_freq == 0)
6360 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006361 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006362 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006363 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006364
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006365 vco = dev_priv->skl_preferred_vco_freq;
6366 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006367 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006368 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006369
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006370 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006371}
6372
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006373static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306374{
Ville Syrjälä09492492016-05-13 23:41:28 +03006375 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306376
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306377 /*
6378 * check if the pre-os intialized the display
6379 * There is SWF18 scratchpad register defined which is set by the
6380 * pre-os which can be used by the OS drivers to check the status
6381 */
6382 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6383 goto sanitize;
6384
Chris Wilson91c8a322016-07-05 10:40:23 +01006385 intel_update_cdclk(&dev_priv->drm);
Imre Deak1c3f7702016-05-24 15:38:32 +03006386 /* Is PLL enabled and locked ? */
6387 if (dev_priv->cdclk_pll.vco == 0 ||
6388 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6389 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006390
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306391 /* DPLL okay; verify the cdclock
6392 *
6393 * Noticed in some instances that the freq selection is correct but
6394 * decimal part is programmed wrong from BIOS where pre-os does not
6395 * enable display. Verify the same as well.
6396 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006397 cdctl = I915_READ(CDCLK_CTL);
6398 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6399 skl_cdclk_decimal(dev_priv->cdclk_freq);
6400 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306401 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006402 return;
6403
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306404sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006405 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006406
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006407 /* force cdclk programming */
6408 dev_priv->cdclk_freq = 0;
6409 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006410 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306411}
6412
Jesse Barnes30a970c2013-11-04 13:48:12 -08006413/* Adjust CDclk dividers to allow high res or save power if possible */
6414static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6415{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006416 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006417 u32 val, cmd;
6418
Vandana Kannan164dfd22014-11-24 13:37:41 +05306419 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6420 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006421
Ville Syrjälädfcab172014-06-13 13:37:47 +03006422 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006423 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006424 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006425 cmd = 1;
6426 else
6427 cmd = 0;
6428
6429 mutex_lock(&dev_priv->rps.hw_lock);
6430 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6431 val &= ~DSPFREQGUAR_MASK;
6432 val |= (cmd << DSPFREQGUAR_SHIFT);
6433 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6434 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6435 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6436 50)) {
6437 DRM_ERROR("timed out waiting for CDclk change\n");
6438 }
6439 mutex_unlock(&dev_priv->rps.hw_lock);
6440
Ville Syrjälä54433e92015-05-26 20:42:31 +03006441 mutex_lock(&dev_priv->sb_lock);
6442
Ville Syrjälädfcab172014-06-13 13:37:47 +03006443 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006444 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006445
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006446 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006447
Jesse Barnes30a970c2013-11-04 13:48:12 -08006448 /* adjust cdclk divider */
6449 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006450 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006451 val |= divider;
6452 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006453
6454 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006455 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006456 50))
6457 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006458 }
6459
Jesse Barnes30a970c2013-11-04 13:48:12 -08006460 /* adjust self-refresh exit latency value */
6461 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6462 val &= ~0x7f;
6463
6464 /*
6465 * For high bandwidth configs, we set a higher latency in the bunit
6466 * so that the core display fetch happens in time to avoid underruns.
6467 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006468 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006469 val |= 4500 / 250; /* 4.5 usec */
6470 else
6471 val |= 3000 / 250; /* 3.0 usec */
6472 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006473
Ville Syrjäläa5805162015-05-26 20:42:30 +03006474 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006475
Ville Syrjäläb6283052015-06-03 15:45:07 +03006476 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006477}
6478
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006479static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6480{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006481 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006482 u32 val, cmd;
6483
Vandana Kannan164dfd22014-11-24 13:37:41 +05306484 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6485 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006486
6487 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006488 case 333333:
6489 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006490 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006491 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006492 break;
6493 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006494 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006495 return;
6496 }
6497
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006498 /*
6499 * Specs are full of misinformation, but testing on actual
6500 * hardware has shown that we just need to write the desired
6501 * CCK divider into the Punit register.
6502 */
6503 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6504
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006505 mutex_lock(&dev_priv->rps.hw_lock);
6506 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6507 val &= ~DSPFREQGUAR_MASK_CHV;
6508 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6509 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6510 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6511 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6512 50)) {
6513 DRM_ERROR("timed out waiting for CDclk change\n");
6514 }
6515 mutex_unlock(&dev_priv->rps.hw_lock);
6516
Ville Syrjäläb6283052015-06-03 15:45:07 +03006517 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006518}
6519
Jesse Barnes30a970c2013-11-04 13:48:12 -08006520static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6521 int max_pixclk)
6522{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006523 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006524 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006525
Jesse Barnes30a970c2013-11-04 13:48:12 -08006526 /*
6527 * Really only a few cases to deal with, as only 4 CDclks are supported:
6528 * 200MHz
6529 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006530 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006531 * 400MHz (VLV only)
6532 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6533 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006534 *
6535 * We seem to get an unstable or solid color picture at 200MHz.
6536 * Not sure what's wrong. For now use 200MHz only when all pipes
6537 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006538 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006539 if (!IS_CHERRYVIEW(dev_priv) &&
6540 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006541 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006542 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006543 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006544 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006545 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006546 else
6547 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006548}
6549
Imre Deak324513c2016-06-13 16:44:36 +03006550static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006551{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006552 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306553 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006554 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306555 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006556 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306557 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006558 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306559 return 288000;
6560 else
6561 return 144000;
6562}
6563
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006564/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006565static int intel_mode_max_pixclk(struct drm_device *dev,
6566 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006567{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006568 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006569 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006570 struct drm_crtc *crtc;
6571 struct drm_crtc_state *crtc_state;
6572 unsigned max_pixclk = 0, i;
6573 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006574
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006575 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6576 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006577
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006578 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6579 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006580
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006581 if (crtc_state->enable)
6582 pixclk = crtc_state->adjusted_mode.crtc_clock;
6583
6584 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006585 }
6586
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006587 for_each_pipe(dev_priv, pipe)
6588 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6589
Jesse Barnes30a970c2013-11-04 13:48:12 -08006590 return max_pixclk;
6591}
6592
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006593static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006594{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006595 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006596 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006597 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006598 struct intel_atomic_state *intel_state =
6599 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006600
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006601 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006602 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306603
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006604 if (!intel_state->active_crtcs)
6605 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6606
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006607 return 0;
6608}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006609
Imre Deak324513c2016-06-13 16:44:36 +03006610static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006611{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006612 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006613 struct intel_atomic_state *intel_state =
6614 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006615
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006616 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006617 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006618
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006619 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006620 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006621
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006622 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006623}
6624
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006625static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6626{
6627 unsigned int credits, default_credits;
6628
6629 if (IS_CHERRYVIEW(dev_priv))
6630 default_credits = PFI_CREDIT(12);
6631 else
6632 default_credits = PFI_CREDIT(8);
6633
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006634 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006635 /* CHV suggested value is 31 or 63 */
6636 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006637 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006638 else
6639 credits = PFI_CREDIT(15);
6640 } else {
6641 credits = default_credits;
6642 }
6643
6644 /*
6645 * WA - write default credits before re-programming
6646 * FIXME: should we also set the resend bit here?
6647 */
6648 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6649 default_credits);
6650
6651 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6652 credits | PFI_CREDIT_RESEND);
6653
6654 /*
6655 * FIXME is this guaranteed to clear
6656 * immediately or should we poll for it?
6657 */
6658 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6659}
6660
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006661static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006662{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006663 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006664 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006665 struct intel_atomic_state *old_intel_state =
6666 to_intel_atomic_state(old_state);
6667 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006668
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006669 /*
6670 * FIXME: We can end up here with all power domains off, yet
6671 * with a CDCLK frequency other than the minimum. To account
6672 * for this take the PIPE-A power domain, which covers the HW
6673 * blocks needed for the following programming. This can be
6674 * removed once it's guaranteed that we get here either with
6675 * the minimum CDCLK set, or the required power domains
6676 * enabled.
6677 */
6678 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006679
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006680 if (IS_CHERRYVIEW(dev))
6681 cherryview_set_cdclk(dev, req_cdclk);
6682 else
6683 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006684
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006685 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006686
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006687 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006688}
6689
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006690static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6691 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006693 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006694 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006695 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006697 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006698
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006699 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006700 return;
6701
Ville Syrjälä37a56502016-06-22 21:57:04 +03006702 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306703 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006704
6705 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006706 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006707
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006708 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006709 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006710
6711 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6712 I915_WRITE(CHV_CANVAS(pipe), 0);
6713 }
6714
Daniel Vetter5b18e572014-04-24 23:55:06 +02006715 i9xx_set_pipeconf(intel_crtc);
6716
Jesse Barnes89b667f2013-04-18 14:51:36 -07006717 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006718
Daniel Vettera72e4c92014-09-30 10:56:47 +02006719 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006720
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006721 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006722
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006723 if (IS_CHERRYVIEW(dev)) {
6724 chv_prepare_pll(intel_crtc, intel_crtc->config);
6725 chv_enable_pll(intel_crtc, intel_crtc->config);
6726 } else {
6727 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6728 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006729 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006730
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006731 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006732
Jesse Barnes2dd24552013-04-25 12:55:01 -07006733 i9xx_pfit_enable(intel_crtc);
6734
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006735 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006736
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006737 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006738 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006739
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006740 assert_vblank_disabled(crtc);
6741 drm_crtc_vblank_on(crtc);
6742
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006743 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006744}
6745
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006746static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6747{
6748 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006749 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006750
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006751 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6752 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006753}
6754
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006755static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6756 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006757{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006758 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006759 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006760 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006762 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006763
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006764 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006765 return;
6766
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006767 i9xx_set_pll_dividers(intel_crtc);
6768
Ville Syrjälä37a56502016-06-22 21:57:04 +03006769 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306770 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006771
6772 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006773 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006774
Daniel Vetter5b18e572014-04-24 23:55:06 +02006775 i9xx_set_pipeconf(intel_crtc);
6776
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006777 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006778
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006779 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006780 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006781
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006782 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006783
Daniel Vetterf6736a12013-06-05 13:34:30 +02006784 i9xx_enable_pll(intel_crtc);
6785
Jesse Barnes2dd24552013-04-25 12:55:01 -07006786 i9xx_pfit_enable(intel_crtc);
6787
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006788 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006789
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006790 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006791 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006792
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006793 assert_vblank_disabled(crtc);
6794 drm_crtc_vblank_on(crtc);
6795
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006796 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006797}
6798
Daniel Vetter87476d62013-04-11 16:29:06 +02006799static void i9xx_pfit_disable(struct intel_crtc *crtc)
6800{
6801 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006802 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006803
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006804 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006805 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006806
6807 assert_pipe_disabled(dev_priv, crtc->pipe);
6808
Daniel Vetter328d8e82013-05-08 10:36:31 +02006809 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6810 I915_READ(PFIT_CONTROL));
6811 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006812}
6813
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006814static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6815 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006816{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006817 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006818 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006819 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6821 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006822
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006823 /*
6824 * On gen2 planes are double buffered but the pipe isn't, so we must
6825 * wait for planes to fully turn off before disabling the pipe.
6826 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006827 if (IS_GEN2(dev))
6828 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006829
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006830 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006831
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006832 drm_crtc_vblank_off(crtc);
6833 assert_vblank_disabled(crtc);
6834
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006835 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006836
Daniel Vetter87476d62013-04-11 16:29:06 +02006837 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006838
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006839 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006840
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006841 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006842 if (IS_CHERRYVIEW(dev))
6843 chv_disable_pll(dev_priv, pipe);
6844 else if (IS_VALLEYVIEW(dev))
6845 vlv_disable_pll(dev_priv, pipe);
6846 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006847 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006848 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006849
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006850 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006851
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006852 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006853 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006854}
6855
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006856static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006857{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006858 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006860 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006861 enum intel_display_power_domain domain;
6862 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006863 struct drm_atomic_state *state;
6864 struct intel_crtc_state *crtc_state;
6865 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006866
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006867 if (!intel_crtc->active)
6868 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006869
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006870 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006871 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006872
Ville Syrjälä2622a082016-03-09 19:07:26 +02006873 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006874
6875 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006876 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006877 }
6878
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006879 state = drm_atomic_state_alloc(crtc->dev);
6880 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6881
6882 /* Everything's already locked, -EDEADLK can't happen. */
6883 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6884 ret = drm_atomic_add_affected_connectors(state, crtc);
6885
6886 WARN_ON(IS_ERR(crtc_state) || ret);
6887
6888 dev_priv->display.crtc_disable(crtc_state, state);
6889
Chris Wilson08536952016-10-14 13:18:18 +01006890 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006891
Ville Syrjälä78108b72016-05-27 20:59:19 +03006892 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6893 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006894
6895 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6896 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006897 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006898 crtc->enabled = false;
6899 crtc->state->connector_mask = 0;
6900 crtc->state->encoder_mask = 0;
6901
6902 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6903 encoder->base.crtc = NULL;
6904
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006905 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006906 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006907 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006908
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006909 domains = intel_crtc->enabled_power_domains;
6910 for_each_power_domain(domain, domains)
6911 intel_display_power_put(dev_priv, domain);
6912 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006913
6914 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6915 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006916}
6917
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006918/*
6919 * turn all crtc's off, but do not adjust state
6920 * This has to be paired with a call to intel_modeset_setup_hw_state.
6921 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006922int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006923{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006924 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006925 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006926 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006927
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006928 state = drm_atomic_helper_suspend(dev);
6929 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006930 if (ret)
6931 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006932 else
6933 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006934 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006935}
6936
Chris Wilsonea5b2132010-08-04 13:50:23 +01006937void intel_encoder_destroy(struct drm_encoder *encoder)
6938{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006939 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006940
Chris Wilsonea5b2132010-08-04 13:50:23 +01006941 drm_encoder_cleanup(encoder);
6942 kfree(intel_encoder);
6943}
6944
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006945/* Cross check the actual hw state with our own modeset state tracking (and it's
6946 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006947static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006948{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006949 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006950
6951 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6952 connector->base.base.id,
6953 connector->base.name);
6954
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006955 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006956 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006957 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006958
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006959 I915_STATE_WARN(!crtc,
6960 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006961
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006962 if (!crtc)
6963 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006964
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006965 I915_STATE_WARN(!crtc->state->active,
6966 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006967
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006968 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006969 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006970
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006971 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006972 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006973
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006974 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006975 "attached encoder crtc differs from connector crtc\n");
6976 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006977 I915_STATE_WARN(crtc && crtc->state->active,
6978 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006979 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006980 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006981 }
6982}
6983
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006984int intel_connector_init(struct intel_connector *connector)
6985{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006986 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006987
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006988 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006989 return -ENOMEM;
6990
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006991 return 0;
6992}
6993
6994struct intel_connector *intel_connector_alloc(void)
6995{
6996 struct intel_connector *connector;
6997
6998 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6999 if (!connector)
7000 return NULL;
7001
7002 if (intel_connector_init(connector) < 0) {
7003 kfree(connector);
7004 return NULL;
7005 }
7006
7007 return connector;
7008}
7009
Daniel Vetterf0947c32012-07-02 13:10:34 +02007010/* Simple connector->get_hw_state implementation for encoders that support only
7011 * one connector and no cloning and hence the encoder state determines the state
7012 * of the connector. */
7013bool intel_connector_get_hw_state(struct intel_connector *connector)
7014{
Daniel Vetter24929352012-07-02 20:28:59 +02007015 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007016 struct intel_encoder *encoder = connector->encoder;
7017
7018 return encoder->get_hw_state(encoder, &pipe);
7019}
7020
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007021static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007022{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007023 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7024 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007025
7026 return 0;
7027}
7028
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007029static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007030 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007031{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007032 struct drm_atomic_state *state = pipe_config->base.state;
7033 struct intel_crtc *other_crtc;
7034 struct intel_crtc_state *other_crtc_state;
7035
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007036 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7037 pipe_name(pipe), pipe_config->fdi_lanes);
7038 if (pipe_config->fdi_lanes > 4) {
7039 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7040 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007041 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007042 }
7043
Paulo Zanonibafb6552013-11-02 21:07:44 -07007044 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007045 if (pipe_config->fdi_lanes > 2) {
7046 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7047 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007048 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007049 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007050 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007051 }
7052 }
7053
7054 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007055 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007056
7057 /* Ivybridge 3 pipe is really complicated */
7058 switch (pipe) {
7059 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007060 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007061 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007062 if (pipe_config->fdi_lanes <= 2)
7063 return 0;
7064
7065 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
7066 other_crtc_state =
7067 intel_atomic_get_crtc_state(state, other_crtc);
7068 if (IS_ERR(other_crtc_state))
7069 return PTR_ERR(other_crtc_state);
7070
7071 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007072 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7073 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007074 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007075 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007076 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007077 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007078 if (pipe_config->fdi_lanes > 2) {
7079 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7080 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007081 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007082 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007083
7084 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
7085 other_crtc_state =
7086 intel_atomic_get_crtc_state(state, other_crtc);
7087 if (IS_ERR(other_crtc_state))
7088 return PTR_ERR(other_crtc_state);
7089
7090 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007091 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007092 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007093 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007094 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007095 default:
7096 BUG();
7097 }
7098}
7099
Daniel Vettere29c22c2013-02-21 00:00:16 +01007100#define RETRY 1
7101static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007102 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007103{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007104 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007105 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007106 int lane, link_bw, fdi_dotclock, ret;
7107 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007108
Daniel Vettere29c22c2013-02-21 00:00:16 +01007109retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007110 /* FDI is a binary signal running at ~2.7GHz, encoding
7111 * each output octet as 10 bits. The actual frequency
7112 * is stored as a divider into a 100MHz clock, and the
7113 * mode pixel clock is stored in units of 1KHz.
7114 * Hence the bw of each lane in terms of the mode signal
7115 * is:
7116 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007117 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007118
Damien Lespiau241bfc32013-09-25 16:45:37 +01007119 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007120
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007121 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007122 pipe_config->pipe_bpp);
7123
7124 pipe_config->fdi_lanes = lane;
7125
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007126 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007127 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007128
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007129 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007130 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007131 pipe_config->pipe_bpp -= 2*3;
7132 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7133 pipe_config->pipe_bpp);
7134 needs_recompute = true;
7135 pipe_config->bw_constrained = true;
7136
7137 goto retry;
7138 }
7139
7140 if (needs_recompute)
7141 return RETRY;
7142
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007143 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007144}
7145
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007146static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7147 struct intel_crtc_state *pipe_config)
7148{
7149 if (pipe_config->pipe_bpp > 24)
7150 return false;
7151
7152 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007153 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007154 return true;
7155
7156 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007157 * We compare against max which means we must take
7158 * the increased cdclk requirement into account when
7159 * calculating the new cdclk.
7160 *
7161 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007162 */
7163 return ilk_pipe_pixel_rate(pipe_config) <=
7164 dev_priv->max_cdclk_freq * 95 / 100;
7165}
7166
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007167static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007168 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007169{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007170 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007171 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007172
Jani Nikulad330a952014-01-21 11:24:25 +02007173 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007174 hsw_crtc_supports_ips(crtc) &&
7175 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007176}
7177
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007178static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7179{
7180 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7181
7182 /* GDG double wide on either pipe, otherwise pipe A only */
7183 return INTEL_INFO(dev_priv)->gen < 4 &&
7184 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7185}
7186
Daniel Vettera43f6e02013-06-07 23:10:32 +02007187static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007188 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007189{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007190 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007191 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007192 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007193 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007194
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007195 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007196 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007197
7198 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007199 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007200 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007201 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007202 if (intel_crtc_supports_double_wide(crtc) &&
7203 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007204 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007205 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007206 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007207 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007208
Ville Syrjäläf3261152016-05-24 21:34:18 +03007209 if (adjusted_mode->crtc_clock > clock_limit) {
7210 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7211 adjusted_mode->crtc_clock, clock_limit,
7212 yesno(pipe_config->double_wide));
7213 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007214 }
Chris Wilson89749352010-09-12 18:25:19 +01007215
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007216 /*
7217 * Pipe horizontal size must be even in:
7218 * - DVO ganged mode
7219 * - LVDS dual channel mode
7220 * - Double wide pipe
7221 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007222 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007223 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7224 pipe_config->pipe_src_w &= ~1;
7225
Damien Lespiau8693a822013-05-03 18:48:11 +01007226 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7227 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007228 */
7229 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007230 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007231 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007232
Damien Lespiauf5adf942013-06-24 18:29:34 +01007233 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007234 hsw_compute_ips_config(crtc, pipe_config);
7235
Daniel Vetter877d48d2013-04-19 11:24:43 +02007236 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007237 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007238
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007239 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007240}
7241
Ville Syrjälä1652d192015-03-31 14:12:01 +03007242static int skylake_get_display_clock_speed(struct drm_device *dev)
7243{
7244 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03007245 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007246
Ville Syrjäläea617912016-05-13 23:41:24 +03007247 skl_dpll0_update(dev_priv);
7248
Ville Syrjälä63911d72016-05-13 23:41:32 +03007249 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007250 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007251
Ville Syrjäläea617912016-05-13 23:41:24 +03007252 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007253
Ville Syrjälä63911d72016-05-13 23:41:32 +03007254 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007255 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7256 case CDCLK_FREQ_450_432:
7257 return 432000;
7258 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007259 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007260 case CDCLK_FREQ_540:
7261 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007262 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007263 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007264 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007265 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007266 }
7267 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007268 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7269 case CDCLK_FREQ_450_432:
7270 return 450000;
7271 case CDCLK_FREQ_337_308:
7272 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007273 case CDCLK_FREQ_540:
7274 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007275 case CDCLK_FREQ_675_617:
7276 return 675000;
7277 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007278 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007279 }
7280 }
7281
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007282 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007283}
7284
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007285static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7286{
7287 u32 val;
7288
7289 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007290 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007291
7292 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007293 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007294 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007295
Imre Deak1c3f7702016-05-24 15:38:32 +03007296 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7297 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007298
7299 val = I915_READ(BXT_DE_PLL_CTL);
7300 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7301 dev_priv->cdclk_pll.ref;
7302}
7303
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007304static int broxton_get_display_clock_speed(struct drm_device *dev)
7305{
7306 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03007307 u32 divider;
7308 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007309
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007310 bxt_de_pll_update(dev_priv);
7311
Ville Syrjäläf5986242016-05-13 23:41:37 +03007312 vco = dev_priv->cdclk_pll.vco;
7313 if (vco == 0)
7314 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007315
Ville Syrjäläf5986242016-05-13 23:41:37 +03007316 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007317
Ville Syrjäläf5986242016-05-13 23:41:37 +03007318 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007319 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007320 div = 2;
7321 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007322 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007323 div = 3;
7324 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007325 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007326 div = 4;
7327 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007328 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007329 div = 8;
7330 break;
7331 default:
7332 MISSING_CASE(divider);
7333 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007334 }
7335
Ville Syrjäläf5986242016-05-13 23:41:37 +03007336 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007337}
7338
Ville Syrjälä1652d192015-03-31 14:12:01 +03007339static int broadwell_get_display_clock_speed(struct drm_device *dev)
7340{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007341 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007342 uint32_t lcpll = I915_READ(LCPLL_CTL);
7343 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7344
7345 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7346 return 800000;
7347 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7348 return 450000;
7349 else if (freq == LCPLL_CLK_FREQ_450)
7350 return 450000;
7351 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7352 return 540000;
7353 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7354 return 337500;
7355 else
7356 return 675000;
7357}
7358
7359static int haswell_get_display_clock_speed(struct drm_device *dev)
7360{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007361 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007362 uint32_t lcpll = I915_READ(LCPLL_CTL);
7363 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7364
7365 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7366 return 800000;
7367 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7368 return 450000;
7369 else if (freq == LCPLL_CLK_FREQ_450)
7370 return 450000;
7371 else if (IS_HSW_ULT(dev))
7372 return 337500;
7373 else
7374 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007375}
7376
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007377static int valleyview_get_display_clock_speed(struct drm_device *dev)
7378{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007379 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7380 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007381}
7382
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007383static int ilk_get_display_clock_speed(struct drm_device *dev)
7384{
7385 return 450000;
7386}
7387
Jesse Barnese70236a2009-09-21 10:42:27 -07007388static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08007389{
Jesse Barnese70236a2009-09-21 10:42:27 -07007390 return 400000;
7391}
Jesse Barnes79e53942008-11-07 14:24:08 -08007392
Jesse Barnese70236a2009-09-21 10:42:27 -07007393static int i915_get_display_clock_speed(struct drm_device *dev)
7394{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007395 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007396}
Jesse Barnes79e53942008-11-07 14:24:08 -08007397
Jesse Barnese70236a2009-09-21 10:42:27 -07007398static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7399{
7400 return 200000;
7401}
Jesse Barnes79e53942008-11-07 14:24:08 -08007402
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007403static int pnv_get_display_clock_speed(struct drm_device *dev)
7404{
David Weinehall52a05c32016-08-22 13:32:44 +03007405 struct pci_dev *pdev = dev->pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007406 u16 gcfgc = 0;
7407
David Weinehall52a05c32016-08-22 13:32:44 +03007408 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007409
7410 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7411 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007412 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007413 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007414 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007415 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007416 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007417 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7418 return 200000;
7419 default:
7420 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7421 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007422 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007423 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007424 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007425 }
7426}
7427
Jesse Barnese70236a2009-09-21 10:42:27 -07007428static int i915gm_get_display_clock_speed(struct drm_device *dev)
7429{
David Weinehall52a05c32016-08-22 13:32:44 +03007430 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007431 u16 gcfgc = 0;
7432
David Weinehall52a05c32016-08-22 13:32:44 +03007433 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007434
7435 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007436 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007437 else {
7438 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7439 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007440 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007441 default:
7442 case GC_DISPLAY_CLOCK_190_200_MHZ:
7443 return 190000;
7444 }
7445 }
7446}
Jesse Barnes79e53942008-11-07 14:24:08 -08007447
Jesse Barnese70236a2009-09-21 10:42:27 -07007448static int i865_get_display_clock_speed(struct drm_device *dev)
7449{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007450 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007451}
7452
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007453static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007454{
David Weinehall52a05c32016-08-22 13:32:44 +03007455 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007456 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007457
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007458 /*
7459 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7460 * encoding is different :(
7461 * FIXME is this the right way to detect 852GM/852GMV?
7462 */
David Weinehall52a05c32016-08-22 13:32:44 +03007463 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007464 return 133333;
7465
David Weinehall52a05c32016-08-22 13:32:44 +03007466 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007467 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7468
Jesse Barnese70236a2009-09-21 10:42:27 -07007469 /* Assume that the hardware is in the high speed state. This
7470 * should be the default.
7471 */
7472 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7473 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007474 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007475 case GC_CLOCK_100_200:
7476 return 200000;
7477 case GC_CLOCK_166_250:
7478 return 250000;
7479 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007480 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007481 case GC_CLOCK_133_266:
7482 case GC_CLOCK_133_266_2:
7483 case GC_CLOCK_166_266:
7484 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007485 }
7486
7487 /* Shouldn't happen */
7488 return 0;
7489}
7490
7491static int i830_get_display_clock_speed(struct drm_device *dev)
7492{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007493 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007494}
7495
Ville Syrjälä34edce22015-05-22 11:22:33 +03007496static unsigned int intel_hpll_vco(struct drm_device *dev)
7497{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007498 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007499 static const unsigned int blb_vco[8] = {
7500 [0] = 3200000,
7501 [1] = 4000000,
7502 [2] = 5333333,
7503 [3] = 4800000,
7504 [4] = 6400000,
7505 };
7506 static const unsigned int pnv_vco[8] = {
7507 [0] = 3200000,
7508 [1] = 4000000,
7509 [2] = 5333333,
7510 [3] = 4800000,
7511 [4] = 2666667,
7512 };
7513 static const unsigned int cl_vco[8] = {
7514 [0] = 3200000,
7515 [1] = 4000000,
7516 [2] = 5333333,
7517 [3] = 6400000,
7518 [4] = 3333333,
7519 [5] = 3566667,
7520 [6] = 4266667,
7521 };
7522 static const unsigned int elk_vco[8] = {
7523 [0] = 3200000,
7524 [1] = 4000000,
7525 [2] = 5333333,
7526 [3] = 4800000,
7527 };
7528 static const unsigned int ctg_vco[8] = {
7529 [0] = 3200000,
7530 [1] = 4000000,
7531 [2] = 5333333,
7532 [3] = 6400000,
7533 [4] = 2666667,
7534 [5] = 4266667,
7535 };
7536 const unsigned int *vco_table;
7537 unsigned int vco;
7538 uint8_t tmp = 0;
7539
7540 /* FIXME other chipsets? */
7541 if (IS_GM45(dev))
7542 vco_table = ctg_vco;
7543 else if (IS_G4X(dev))
7544 vco_table = elk_vco;
7545 else if (IS_CRESTLINE(dev))
7546 vco_table = cl_vco;
7547 else if (IS_PINEVIEW(dev))
7548 vco_table = pnv_vco;
7549 else if (IS_G33(dev))
7550 vco_table = blb_vco;
7551 else
7552 return 0;
7553
7554 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7555
7556 vco = vco_table[tmp & 0x7];
7557 if (vco == 0)
7558 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7559 else
7560 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7561
7562 return vco;
7563}
7564
7565static int gm45_get_display_clock_speed(struct drm_device *dev)
7566{
David Weinehall52a05c32016-08-22 13:32:44 +03007567 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007568 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7569 uint16_t tmp = 0;
7570
David Weinehall52a05c32016-08-22 13:32:44 +03007571 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007572
7573 cdclk_sel = (tmp >> 12) & 0x1;
7574
7575 switch (vco) {
7576 case 2666667:
7577 case 4000000:
7578 case 5333333:
7579 return cdclk_sel ? 333333 : 222222;
7580 case 3200000:
7581 return cdclk_sel ? 320000 : 228571;
7582 default:
7583 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7584 return 222222;
7585 }
7586}
7587
7588static int i965gm_get_display_clock_speed(struct drm_device *dev)
7589{
David Weinehall52a05c32016-08-22 13:32:44 +03007590 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007591 static const uint8_t div_3200[] = { 16, 10, 8 };
7592 static const uint8_t div_4000[] = { 20, 12, 10 };
7593 static const uint8_t div_5333[] = { 24, 16, 14 };
7594 const uint8_t *div_table;
7595 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7596 uint16_t tmp = 0;
7597
David Weinehall52a05c32016-08-22 13:32:44 +03007598 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007599
7600 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7601
7602 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7603 goto fail;
7604
7605 switch (vco) {
7606 case 3200000:
7607 div_table = div_3200;
7608 break;
7609 case 4000000:
7610 div_table = div_4000;
7611 break;
7612 case 5333333:
7613 div_table = div_5333;
7614 break;
7615 default:
7616 goto fail;
7617 }
7618
7619 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7620
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007621fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007622 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7623 return 200000;
7624}
7625
7626static int g33_get_display_clock_speed(struct drm_device *dev)
7627{
David Weinehall52a05c32016-08-22 13:32:44 +03007628 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007629 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7630 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7631 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7632 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7633 const uint8_t *div_table;
7634 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7635 uint16_t tmp = 0;
7636
David Weinehall52a05c32016-08-22 13:32:44 +03007637 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007638
7639 cdclk_sel = (tmp >> 4) & 0x7;
7640
7641 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7642 goto fail;
7643
7644 switch (vco) {
7645 case 3200000:
7646 div_table = div_3200;
7647 break;
7648 case 4000000:
7649 div_table = div_4000;
7650 break;
7651 case 4800000:
7652 div_table = div_4800;
7653 break;
7654 case 5333333:
7655 div_table = div_5333;
7656 break;
7657 default:
7658 goto fail;
7659 }
7660
7661 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7662
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007663fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007664 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7665 return 190476;
7666}
7667
Zhenyu Wang2c072452009-06-05 15:38:42 +08007668static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007669intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007670{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007671 while (*num > DATA_LINK_M_N_MASK ||
7672 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007673 *num >>= 1;
7674 *den >>= 1;
7675 }
7676}
7677
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007678static void compute_m_n(unsigned int m, unsigned int n,
7679 uint32_t *ret_m, uint32_t *ret_n)
7680{
7681 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7682 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7683 intel_reduce_m_n_ratio(ret_m, ret_n);
7684}
7685
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007686void
7687intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7688 int pixel_clock, int link_clock,
7689 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007690{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007691 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007692
7693 compute_m_n(bits_per_pixel * pixel_clock,
7694 link_clock * nlanes * 8,
7695 &m_n->gmch_m, &m_n->gmch_n);
7696
7697 compute_m_n(pixel_clock, link_clock,
7698 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007699}
7700
Chris Wilsona7615032011-01-12 17:04:08 +00007701static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7702{
Jani Nikulad330a952014-01-21 11:24:25 +02007703 if (i915.panel_use_ssc >= 0)
7704 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007705 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007706 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007707}
7708
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007709static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007710{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007711 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007712}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007713
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007714static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7715{
7716 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007717}
7718
Daniel Vetterf47709a2013-03-28 10:42:02 +01007719static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007720 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007721 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007722{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007723 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007724 u32 fp, fp2 = 0;
7725
7726 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007727 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007728 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007729 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007730 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007731 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007732 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007733 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007734 }
7735
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007736 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007737
Daniel Vetterf47709a2013-03-28 10:42:02 +01007738 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007739 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007740 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007741 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007742 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007743 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007744 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007745 }
7746}
7747
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007748static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7749 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007750{
7751 u32 reg_val;
7752
7753 /*
7754 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7755 * and set it to a reasonable value instead.
7756 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007757 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007758 reg_val &= 0xffffff00;
7759 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007760 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007761
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007762 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007763 reg_val &= 0x8cffffff;
7764 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007765 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007766
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007767 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007768 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007769 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007770
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007771 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007772 reg_val &= 0x00ffffff;
7773 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007774 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007775}
7776
Daniel Vetterb5518422013-05-03 11:49:48 +02007777static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7778 struct intel_link_m_n *m_n)
7779{
7780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007781 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007782 int pipe = crtc->pipe;
7783
Daniel Vettere3b95f12013-05-03 11:49:49 +02007784 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7785 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7786 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7787 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007788}
7789
7790static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007791 struct intel_link_m_n *m_n,
7792 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007793{
7794 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007795 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007796 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007797 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007798
7799 if (INTEL_INFO(dev)->gen >= 5) {
7800 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7801 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7802 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7803 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007804 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7805 * for gen < 8) and if DRRS is supported (to make sure the
7806 * registers are not unnecessarily accessed).
7807 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307808 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007809 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007810 I915_WRITE(PIPE_DATA_M2(transcoder),
7811 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7812 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7813 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7814 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7815 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007816 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007817 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7818 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7819 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7820 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007821 }
7822}
7823
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307824void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007825{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307826 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7827
7828 if (m_n == M1_N1) {
7829 dp_m_n = &crtc->config->dp_m_n;
7830 dp_m2_n2 = &crtc->config->dp_m2_n2;
7831 } else if (m_n == M2_N2) {
7832
7833 /*
7834 * M2_N2 registers are not supported. Hence m2_n2 divider value
7835 * needs to be programmed into M1_N1.
7836 */
7837 dp_m_n = &crtc->config->dp_m2_n2;
7838 } else {
7839 DRM_ERROR("Unsupported divider value\n");
7840 return;
7841 }
7842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007843 if (crtc->config->has_pch_encoder)
7844 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007845 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307846 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007847}
7848
Daniel Vetter251ac862015-06-18 10:30:24 +02007849static void vlv_compute_dpll(struct intel_crtc *crtc,
7850 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007851{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007852 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007853 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007854 if (crtc->pipe != PIPE_A)
7855 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007856
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007857 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007858 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007859 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7860 DPLL_EXT_BUFFER_ENABLE_VLV;
7861
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007862 pipe_config->dpll_hw_state.dpll_md =
7863 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7864}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007865
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007866static void chv_compute_dpll(struct intel_crtc *crtc,
7867 struct intel_crtc_state *pipe_config)
7868{
7869 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007870 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007871 if (crtc->pipe != PIPE_A)
7872 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7873
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007874 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007875 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007876 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7877
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007878 pipe_config->dpll_hw_state.dpll_md =
7879 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007880}
7881
Ville Syrjäläd288f652014-10-28 13:20:22 +02007882static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007883 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007884{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007885 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007886 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007887 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007888 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007889 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007890 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007891
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007892 /* Enable Refclk */
7893 I915_WRITE(DPLL(pipe),
7894 pipe_config->dpll_hw_state.dpll &
7895 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7896
7897 /* No need to actually set up the DPLL with DSI */
7898 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7899 return;
7900
Ville Syrjäläa5805162015-05-26 20:42:30 +03007901 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007902
Ville Syrjäläd288f652014-10-28 13:20:22 +02007903 bestn = pipe_config->dpll.n;
7904 bestm1 = pipe_config->dpll.m1;
7905 bestm2 = pipe_config->dpll.m2;
7906 bestp1 = pipe_config->dpll.p1;
7907 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007908
Jesse Barnes89b667f2013-04-18 14:51:36 -07007909 /* See eDP HDMI DPIO driver vbios notes doc */
7910
7911 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007912 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007913 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007914
7915 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007916 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007917
7918 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007919 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007920 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007921 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007922
7923 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007924 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007925
7926 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007927 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7928 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7929 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007930 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007931
7932 /*
7933 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7934 * but we don't support that).
7935 * Note: don't use the DAC post divider as it seems unstable.
7936 */
7937 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007938 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007939
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007940 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007941 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007942
Jesse Barnes89b667f2013-04-18 14:51:36 -07007943 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007944 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007945 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7946 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007947 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007948 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007949 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007951 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007952
Ville Syrjälä37a56502016-06-22 21:57:04 +03007953 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007954 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007955 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007957 0x0df40000);
7958 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007960 0x0df70000);
7961 } else { /* HDMI or VGA */
7962 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007963 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007964 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007965 0x0df70000);
7966 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007967 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007968 0x0df40000);
7969 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007970
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007972 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007973 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007974 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007976
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007978 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007979}
7980
Ville Syrjäläd288f652014-10-28 13:20:22 +02007981static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007982 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007983{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007984 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007985 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007986 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007987 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307988 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007989 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307990 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307991 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007992
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007993 /* Enable Refclk and SSC */
7994 I915_WRITE(DPLL(pipe),
7995 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7996
7997 /* No need to actually set up the DPLL with DSI */
7998 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7999 return;
8000
Ville Syrjäläd288f652014-10-28 13:20:22 +02008001 bestn = pipe_config->dpll.n;
8002 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8003 bestm1 = pipe_config->dpll.m1;
8004 bestm2 = pipe_config->dpll.m2 >> 22;
8005 bestp1 = pipe_config->dpll.p1;
8006 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308007 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308008 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308009 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008010
Ville Syrjäläa5805162015-05-26 20:42:30 +03008011 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008012
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008013 /* p1 and p2 divider */
8014 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8015 5 << DPIO_CHV_S1_DIV_SHIFT |
8016 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8017 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8018 1 << DPIO_CHV_K_DIV_SHIFT);
8019
8020 /* Feedback post-divider - m2 */
8021 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8022
8023 /* Feedback refclk divider - n and m1 */
8024 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8025 DPIO_CHV_M1_DIV_BY_2 |
8026 1 << DPIO_CHV_N_DIV_SHIFT);
8027
8028 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008029 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008030
8031 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308032 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8033 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8034 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8035 if (bestm2_frac)
8036 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8037 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008038
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308039 /* Program digital lock detect threshold */
8040 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8041 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8042 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8043 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8044 if (!bestm2_frac)
8045 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8046 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8047
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008048 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308049 if (vco == 5400000) {
8050 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8051 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8052 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8053 tribuf_calcntr = 0x9;
8054 } else if (vco <= 6200000) {
8055 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8056 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8057 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8058 tribuf_calcntr = 0x9;
8059 } else if (vco <= 6480000) {
8060 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8061 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8062 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8063 tribuf_calcntr = 0x8;
8064 } else {
8065 /* Not supported. Apply the same limits as in the max case */
8066 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8067 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8068 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8069 tribuf_calcntr = 0;
8070 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008071 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8072
Ville Syrjälä968040b2015-03-11 22:52:08 +02008073 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308074 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8075 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8076 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8077
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008078 /* AFC Recal */
8079 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8080 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8081 DPIO_AFC_RECAL);
8082
Ville Syrjäläa5805162015-05-26 20:42:30 +03008083 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008084}
8085
Ville Syrjäläd288f652014-10-28 13:20:22 +02008086/**
8087 * vlv_force_pll_on - forcibly enable just the PLL
8088 * @dev_priv: i915 private structure
8089 * @pipe: pipe PLL to enable
8090 * @dpll: PLL configuration
8091 *
8092 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8093 * in cases where we need the PLL enabled even when @pipe is not going to
8094 * be enabled.
8095 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008096int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
8097 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008098{
8099 struct intel_crtc *crtc =
8100 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008101 struct intel_crtc_state *pipe_config;
8102
8103 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8104 if (!pipe_config)
8105 return -ENOMEM;
8106
8107 pipe_config->base.crtc = &crtc->base;
8108 pipe_config->pixel_multiplier = 1;
8109 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008110
8111 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008112 chv_compute_dpll(crtc, pipe_config);
8113 chv_prepare_pll(crtc, pipe_config);
8114 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008115 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008116 vlv_compute_dpll(crtc, pipe_config);
8117 vlv_prepare_pll(crtc, pipe_config);
8118 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008119 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008120
8121 kfree(pipe_config);
8122
8123 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008124}
8125
8126/**
8127 * vlv_force_pll_off - forcibly disable just the PLL
8128 * @dev_priv: i915 private structure
8129 * @pipe: pipe PLL to disable
8130 *
8131 * Disable the PLL for @pipe. To be used in cases where we need
8132 * the PLL enabled even when @pipe is not going to be enabled.
8133 */
8134void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
8135{
8136 if (IS_CHERRYVIEW(dev))
8137 chv_disable_pll(to_i915(dev), pipe);
8138 else
8139 vlv_disable_pll(to_i915(dev), pipe);
8140}
8141
Daniel Vetter251ac862015-06-18 10:30:24 +02008142static void i9xx_compute_dpll(struct intel_crtc *crtc,
8143 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008144 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008145{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008146 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008147 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008148 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008149 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008150
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008151 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308152
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008153 dpll = DPLL_VGA_MODE_DIS;
8154
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008155 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008156 dpll |= DPLLB_MODE_LVDS;
8157 else
8158 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008159
Daniel Vetteref1b4602013-06-01 17:17:04 +02008160 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008161 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008162 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008163 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008164
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008165 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8166 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008167 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008168
Ville Syrjälä37a56502016-06-22 21:57:04 +03008169 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008170 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008171
8172 /* compute bitmask from p1 value */
8173 if (IS_PINEVIEW(dev))
8174 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8175 else {
8176 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8177 if (IS_G4X(dev) && reduced_clock)
8178 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8179 }
8180 switch (clock->p2) {
8181 case 5:
8182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8183 break;
8184 case 7:
8185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8186 break;
8187 case 10:
8188 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8189 break;
8190 case 14:
8191 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8192 break;
8193 }
8194 if (INTEL_INFO(dev)->gen >= 4)
8195 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8196
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008197 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008198 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008199 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008200 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008201 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8202 else
8203 dpll |= PLL_REF_INPUT_DREFCLK;
8204
8205 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008206 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008207
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008208 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008209 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008210 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008211 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008212 }
8213}
8214
Daniel Vetter251ac862015-06-18 10:30:24 +02008215static void i8xx_compute_dpll(struct intel_crtc *crtc,
8216 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008217 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008218{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008219 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008220 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008221 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008222 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008223
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008224 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308225
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008226 dpll = DPLL_VGA_MODE_DIS;
8227
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008228 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008229 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8230 } else {
8231 if (clock->p1 == 2)
8232 dpll |= PLL_P1_DIVIDE_BY_TWO;
8233 else
8234 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8235 if (clock->p2 == 4)
8236 dpll |= PLL_P2_DIVIDE_BY_4;
8237 }
8238
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008239 if (!IS_I830(dev) && intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008240 dpll |= DPLL_DVO_2X_MODE;
8241
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008242 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008243 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008244 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8245 else
8246 dpll |= PLL_REF_INPUT_DREFCLK;
8247
8248 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008249 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008250}
8251
Daniel Vetter8a654f32013-06-01 17:16:22 +02008252static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008253{
8254 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008255 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008256 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008257 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008258 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008259 uint32_t crtc_vtotal, crtc_vblank_end;
8260 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008261
8262 /* We need to be careful not to changed the adjusted mode, for otherwise
8263 * the hw state checker will get angry at the mismatch. */
8264 crtc_vtotal = adjusted_mode->crtc_vtotal;
8265 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008266
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008267 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008268 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008269 crtc_vtotal -= 1;
8270 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008271
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008272 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008273 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8274 else
8275 vsyncshift = adjusted_mode->crtc_hsync_start -
8276 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008277 if (vsyncshift < 0)
8278 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279 }
8280
8281 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008282 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008283
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008284 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008285 (adjusted_mode->crtc_hdisplay - 1) |
8286 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008287 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008288 (adjusted_mode->crtc_hblank_start - 1) |
8289 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008290 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008291 (adjusted_mode->crtc_hsync_start - 1) |
8292 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8293
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008294 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008295 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008296 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008297 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008298 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008299 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008300 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008301 (adjusted_mode->crtc_vsync_start - 1) |
8302 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8303
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008304 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8305 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8306 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8307 * bits. */
8308 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
8309 (pipe == PIPE_B || pipe == PIPE_C))
8310 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8311
Jani Nikulabc58be62016-03-18 17:05:39 +02008312}
8313
8314static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8315{
8316 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008317 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008318 enum pipe pipe = intel_crtc->pipe;
8319
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008320 /* pipesrc controls the size that is scaled from, which should
8321 * always be the user's requested size.
8322 */
8323 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008324 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8325 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008326}
8327
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008328static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008329 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008330{
8331 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008332 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008333 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8334 uint32_t tmp;
8335
8336 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008337 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8338 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008339 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008340 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8341 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008342 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008343 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8344 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008345
8346 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008347 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8348 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008349 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008350 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8351 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008352 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008353 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8354 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008355
8356 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008357 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8358 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8359 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008360 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008361}
8362
8363static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8364 struct intel_crtc_state *pipe_config)
8365{
8366 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008367 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008368 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008369
8370 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008371 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8372 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8373
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008374 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8375 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008376}
8377
Daniel Vetterf6a83282014-02-11 15:28:57 -08008378void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008379 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008380{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008381 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8382 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8383 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8384 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008385
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008386 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8387 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8388 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8389 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008390
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008391 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008392 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008393
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008394 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8395 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008396
8397 mode->hsync = drm_mode_hsync(mode);
8398 mode->vrefresh = drm_mode_vrefresh(mode);
8399 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008400}
8401
Daniel Vetter84b046f2013-02-19 18:48:54 +01008402static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8403{
8404 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008405 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008406 uint32_t pipeconf;
8407
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008408 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008409
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008410 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8411 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8412 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008413
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008414 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008415 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008416
Daniel Vetterff9ce462013-04-24 14:57:17 +02008417 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08008418 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008419 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008420 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008421 pipeconf |= PIPECONF_DITHER_EN |
8422 PIPECONF_DITHER_TYPE_SP;
8423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008424 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008425 case 18:
8426 pipeconf |= PIPECONF_6BPC;
8427 break;
8428 case 24:
8429 pipeconf |= PIPECONF_8BPC;
8430 break;
8431 case 30:
8432 pipeconf |= PIPECONF_10BPC;
8433 break;
8434 default:
8435 /* Case prevented by intel_choose_pipe_bpp_dither. */
8436 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008437 }
8438 }
8439
8440 if (HAS_PIPE_CXSR(dev)) {
8441 if (intel_crtc->lowfreq_avail) {
8442 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8443 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8444 } else {
8445 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008446 }
8447 }
8448
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008449 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008450 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008451 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008452 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8453 else
8454 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8455 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008456 pipeconf |= PIPECONF_PROGRESSIVE;
8457
Wayne Boyer666a4532015-12-09 12:29:35 -08008458 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8459 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008460 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008461
Daniel Vetter84b046f2013-02-19 18:48:54 +01008462 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8463 POSTING_READ(PIPECONF(intel_crtc->pipe));
8464}
8465
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008466static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8467 struct intel_crtc_state *crtc_state)
8468{
8469 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008470 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008471 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008472 int refclk = 48000;
8473
8474 memset(&crtc_state->dpll_hw_state, 0,
8475 sizeof(crtc_state->dpll_hw_state));
8476
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008477 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008478 if (intel_panel_use_ssc(dev_priv)) {
8479 refclk = dev_priv->vbt.lvds_ssc_freq;
8480 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8481 }
8482
8483 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008484 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008485 limit = &intel_limits_i8xx_dvo;
8486 } else {
8487 limit = &intel_limits_i8xx_dac;
8488 }
8489
8490 if (!crtc_state->clock_set &&
8491 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8492 refclk, NULL, &crtc_state->dpll)) {
8493 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8494 return -EINVAL;
8495 }
8496
8497 i8xx_compute_dpll(crtc, crtc_state, NULL);
8498
8499 return 0;
8500}
8501
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008502static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8503 struct intel_crtc_state *crtc_state)
8504{
8505 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008506 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008507 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008508 int refclk = 96000;
8509
8510 memset(&crtc_state->dpll_hw_state, 0,
8511 sizeof(crtc_state->dpll_hw_state));
8512
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008513 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008514 if (intel_panel_use_ssc(dev_priv)) {
8515 refclk = dev_priv->vbt.lvds_ssc_freq;
8516 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8517 }
8518
8519 if (intel_is_dual_link_lvds(dev))
8520 limit = &intel_limits_g4x_dual_channel_lvds;
8521 else
8522 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008523 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8524 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008525 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008526 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008527 limit = &intel_limits_g4x_sdvo;
8528 } else {
8529 /* The option is for other outputs */
8530 limit = &intel_limits_i9xx_sdvo;
8531 }
8532
8533 if (!crtc_state->clock_set &&
8534 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8535 refclk, NULL, &crtc_state->dpll)) {
8536 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8537 return -EINVAL;
8538 }
8539
8540 i9xx_compute_dpll(crtc, crtc_state, NULL);
8541
8542 return 0;
8543}
8544
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008545static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8546 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008547{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008548 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008549 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008550 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008551 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008552
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008553 memset(&crtc_state->dpll_hw_state, 0,
8554 sizeof(crtc_state->dpll_hw_state));
8555
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008556 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008557 if (intel_panel_use_ssc(dev_priv)) {
8558 refclk = dev_priv->vbt.lvds_ssc_freq;
8559 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8560 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008561
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008562 limit = &intel_limits_pineview_lvds;
8563 } else {
8564 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008565 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008566
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008567 if (!crtc_state->clock_set &&
8568 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8569 refclk, NULL, &crtc_state->dpll)) {
8570 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8571 return -EINVAL;
8572 }
8573
8574 i9xx_compute_dpll(crtc, crtc_state, NULL);
8575
8576 return 0;
8577}
8578
8579static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8580 struct intel_crtc_state *crtc_state)
8581{
8582 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008583 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008584 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008585 int refclk = 96000;
8586
8587 memset(&crtc_state->dpll_hw_state, 0,
8588 sizeof(crtc_state->dpll_hw_state));
8589
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008590 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008591 if (intel_panel_use_ssc(dev_priv)) {
8592 refclk = dev_priv->vbt.lvds_ssc_freq;
8593 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008594 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008595
8596 limit = &intel_limits_i9xx_lvds;
8597 } else {
8598 limit = &intel_limits_i9xx_sdvo;
8599 }
8600
8601 if (!crtc_state->clock_set &&
8602 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8603 refclk, NULL, &crtc_state->dpll)) {
8604 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8605 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008606 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008607
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008608 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008609
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008610 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008611}
8612
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008613static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8614 struct intel_crtc_state *crtc_state)
8615{
8616 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008617 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008618
8619 memset(&crtc_state->dpll_hw_state, 0,
8620 sizeof(crtc_state->dpll_hw_state));
8621
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008622 if (!crtc_state->clock_set &&
8623 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8624 refclk, NULL, &crtc_state->dpll)) {
8625 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8626 return -EINVAL;
8627 }
8628
8629 chv_compute_dpll(crtc, crtc_state);
8630
8631 return 0;
8632}
8633
8634static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8635 struct intel_crtc_state *crtc_state)
8636{
8637 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008638 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008639
8640 memset(&crtc_state->dpll_hw_state, 0,
8641 sizeof(crtc_state->dpll_hw_state));
8642
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008643 if (!crtc_state->clock_set &&
8644 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8645 refclk, NULL, &crtc_state->dpll)) {
8646 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8647 return -EINVAL;
8648 }
8649
8650 vlv_compute_dpll(crtc, crtc_state);
8651
8652 return 0;
8653}
8654
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008655static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008656 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008657{
8658 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008659 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008660 uint32_t tmp;
8661
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008662 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8663 return;
8664
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008665 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008666 if (!(tmp & PFIT_ENABLE))
8667 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008668
Daniel Vetter06922822013-07-11 13:35:40 +02008669 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008670 if (INTEL_INFO(dev)->gen < 4) {
8671 if (crtc->pipe != PIPE_B)
8672 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008673 } else {
8674 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8675 return;
8676 }
8677
Daniel Vetter06922822013-07-11 13:35:40 +02008678 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008679 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008680}
8681
Jesse Barnesacbec812013-09-20 11:29:32 -07008682static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008683 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008684{
8685 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008686 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008687 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008688 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008689 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008690 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008691
Ville Syrjäläb5219732016-03-15 16:40:01 +02008692 /* In case of DSI, DPLL will not be used */
8693 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308694 return;
8695
Ville Syrjäläa5805162015-05-26 20:42:30 +03008696 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008697 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008698 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008699
8700 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8701 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8702 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8703 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8704 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8705
Imre Deakdccbea32015-06-22 23:35:51 +03008706 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008707}
8708
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008709static void
8710i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8711 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008712{
8713 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008714 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008715 u32 val, base, offset;
8716 int pipe = crtc->pipe, plane = crtc->plane;
8717 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008718 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008719 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008720 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008721
Damien Lespiau42a7b082015-02-05 19:35:13 +00008722 val = I915_READ(DSPCNTR(plane));
8723 if (!(val & DISPLAY_PLANE_ENABLE))
8724 return;
8725
Damien Lespiaud9806c92015-01-21 14:07:19 +00008726 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008727 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008728 DRM_DEBUG_KMS("failed to alloc fb\n");
8729 return;
8730 }
8731
Damien Lespiau1b842c82015-01-21 13:50:54 +00008732 fb = &intel_fb->base;
8733
Daniel Vetter18c52472015-02-10 17:16:09 +00008734 if (INTEL_INFO(dev)->gen >= 4) {
8735 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008736 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008737 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8738 }
8739 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008740
8741 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008742 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008743 fb->pixel_format = fourcc;
8744 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008745
8746 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008747 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008748 offset = I915_READ(DSPTILEOFF(plane));
8749 else
8750 offset = I915_READ(DSPLINOFF(plane));
8751 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8752 } else {
8753 base = I915_READ(DSPADDR(plane));
8754 }
8755 plane_config->base = base;
8756
8757 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008758 fb->width = ((val >> 16) & 0xfff) + 1;
8759 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008760
8761 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008762 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008763
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008764 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008765 fb->pixel_format,
8766 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008767
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008768 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008769
Damien Lespiau2844a922015-01-20 12:51:48 +00008770 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8771 pipe_name(pipe), plane, fb->width, fb->height,
8772 fb->bits_per_pixel, base, fb->pitches[0],
8773 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008774
Damien Lespiau2d140302015-02-05 17:22:18 +00008775 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008776}
8777
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008778static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008779 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008780{
8781 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008782 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008783 int pipe = pipe_config->cpu_transcoder;
8784 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008785 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008786 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008787 int refclk = 100000;
8788
Ville Syrjäläb5219732016-03-15 16:40:01 +02008789 /* In case of DSI, DPLL will not be used */
8790 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8791 return;
8792
Ville Syrjäläa5805162015-05-26 20:42:30 +03008793 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008794 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8795 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8796 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8797 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008798 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008799 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008800
8801 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008802 clock.m2 = (pll_dw0 & 0xff) << 22;
8803 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8804 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008805 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8806 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8807 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8808
Imre Deakdccbea32015-06-22 23:35:51 +03008809 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008810}
8811
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008812static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008813 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008814{
8815 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008816 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008817 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008818 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008819 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008820
Imre Deak17290502016-02-12 18:55:11 +02008821 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8822 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008823 return false;
8824
Daniel Vettere143a212013-07-04 12:01:15 +02008825 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008826 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008827
Imre Deak17290502016-02-12 18:55:11 +02008828 ret = false;
8829
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008830 tmp = I915_READ(PIPECONF(crtc->pipe));
8831 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008832 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008833
Wayne Boyer666a4532015-12-09 12:29:35 -08008834 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008835 switch (tmp & PIPECONF_BPC_MASK) {
8836 case PIPECONF_6BPC:
8837 pipe_config->pipe_bpp = 18;
8838 break;
8839 case PIPECONF_8BPC:
8840 pipe_config->pipe_bpp = 24;
8841 break;
8842 case PIPECONF_10BPC:
8843 pipe_config->pipe_bpp = 30;
8844 break;
8845 default:
8846 break;
8847 }
8848 }
8849
Wayne Boyer666a4532015-12-09 12:29:35 -08008850 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8851 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008852 pipe_config->limited_color_range = true;
8853
Ville Syrjälä282740f2013-09-04 18:30:03 +03008854 if (INTEL_INFO(dev)->gen < 4)
8855 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8856
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008857 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008858 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008859
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008860 i9xx_get_pfit_config(crtc, pipe_config);
8861
Daniel Vetter6c49f242013-06-06 12:45:25 +02008862 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008863 /* No way to read it out on pipes B and C */
8864 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8865 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8866 else
8867 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008868 pipe_config->pixel_multiplier =
8869 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8870 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008871 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008872 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8873 tmp = I915_READ(DPLL(crtc->pipe));
8874 pipe_config->pixel_multiplier =
8875 ((tmp & SDVO_MULTIPLIER_MASK)
8876 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8877 } else {
8878 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8879 * port and will be fixed up in the encoder->get_config
8880 * function. */
8881 pipe_config->pixel_multiplier = 1;
8882 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008883 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008884 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008885 /*
8886 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8887 * on 830. Filter it out here so that we don't
8888 * report errors due to that.
8889 */
8890 if (IS_I830(dev))
8891 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8892
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008893 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8894 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008895 } else {
8896 /* Mask out read-only status bits. */
8897 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8898 DPLL_PORTC_READY_MASK |
8899 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008900 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008901
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008902 if (IS_CHERRYVIEW(dev))
8903 chv_crtc_clock_get(crtc, pipe_config);
8904 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008905 vlv_crtc_clock_get(crtc, pipe_config);
8906 else
8907 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008908
Ville Syrjälä0f646142015-08-26 19:39:18 +03008909 /*
8910 * Normally the dotclock is filled in by the encoder .get_config()
8911 * but in case the pipe is enabled w/o any ports we need a sane
8912 * default.
8913 */
8914 pipe_config->base.adjusted_mode.crtc_clock =
8915 pipe_config->port_clock / pipe_config->pixel_multiplier;
8916
Imre Deak17290502016-02-12 18:55:11 +02008917 ret = true;
8918
8919out:
8920 intel_display_power_put(dev_priv, power_domain);
8921
8922 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008923}
8924
Paulo Zanonidde86e22012-12-01 12:04:25 -02008925static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008926{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008927 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008928 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008929 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008930 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008931 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008932 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008933 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008934 bool has_ck505 = false;
8935 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008936 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008937
8938 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008939 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008940 switch (encoder->type) {
8941 case INTEL_OUTPUT_LVDS:
8942 has_panel = true;
8943 has_lvds = true;
8944 break;
8945 case INTEL_OUTPUT_EDP:
8946 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008947 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008948 has_cpu_edp = true;
8949 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008950 default:
8951 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008952 }
8953 }
8954
Keith Packard99eb6a02011-09-26 14:29:12 -07008955 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008956 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008957 can_ssc = has_ck505;
8958 } else {
8959 has_ck505 = false;
8960 can_ssc = true;
8961 }
8962
Lyude1c1a24d2016-06-14 11:04:09 -04008963 /* Check if any DPLLs are using the SSC source */
8964 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8965 u32 temp = I915_READ(PCH_DPLL(i));
8966
8967 if (!(temp & DPLL_VCO_ENABLE))
8968 continue;
8969
8970 if ((temp & PLL_REF_INPUT_MASK) ==
8971 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8972 using_ssc_source = true;
8973 break;
8974 }
8975 }
8976
8977 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8978 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008979
8980 /* Ironlake: try to setup display ref clock before DPLL
8981 * enabling. This is only under driver's control after
8982 * PCH B stepping, previous chipset stepping should be
8983 * ignoring this setting.
8984 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008985 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008986
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008987 /* As we must carefully and slowly disable/enable each source in turn,
8988 * compute the final state we want first and check if we need to
8989 * make any changes at all.
8990 */
8991 final = val;
8992 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008993 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008994 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008995 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008996 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8997
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008998 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008999 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009000 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009001
Keith Packard199e5d72011-09-22 12:01:57 -07009002 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009003 final |= DREF_SSC_SOURCE_ENABLE;
9004
9005 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9006 final |= DREF_SSC1_ENABLE;
9007
9008 if (has_cpu_edp) {
9009 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9010 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9011 else
9012 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9013 } else
9014 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009015 } else if (using_ssc_source) {
9016 final |= DREF_SSC_SOURCE_ENABLE;
9017 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009018 }
9019
9020 if (final == val)
9021 return;
9022
9023 /* Always enable nonspread source */
9024 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9025
9026 if (has_ck505)
9027 val |= DREF_NONSPREAD_CK505_ENABLE;
9028 else
9029 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9030
9031 if (has_panel) {
9032 val &= ~DREF_SSC_SOURCE_MASK;
9033 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009034
Keith Packard199e5d72011-09-22 12:01:57 -07009035 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009036 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009037 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009038 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009039 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009040 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009041
9042 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009043 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009044 POSTING_READ(PCH_DREF_CONTROL);
9045 udelay(200);
9046
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009047 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009048
9049 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009050 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009051 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009052 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009053 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009054 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009055 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009056 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009057 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009058
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009059 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009060 POSTING_READ(PCH_DREF_CONTROL);
9061 udelay(200);
9062 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009063 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009064
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009065 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009066
9067 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009068 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009069
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009070 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009071 POSTING_READ(PCH_DREF_CONTROL);
9072 udelay(200);
9073
Lyude1c1a24d2016-06-14 11:04:09 -04009074 if (!using_ssc_source) {
9075 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009076
Lyude1c1a24d2016-06-14 11:04:09 -04009077 /* Turn off the SSC source */
9078 val &= ~DREF_SSC_SOURCE_MASK;
9079 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009080
Lyude1c1a24d2016-06-14 11:04:09 -04009081 /* Turn off SSC1 */
9082 val &= ~DREF_SSC1_ENABLE;
9083
9084 I915_WRITE(PCH_DREF_CONTROL, val);
9085 POSTING_READ(PCH_DREF_CONTROL);
9086 udelay(200);
9087 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009088 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009089
9090 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009091}
9092
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009093static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009094{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009095 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009096
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009097 tmp = I915_READ(SOUTH_CHICKEN2);
9098 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9099 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009100
Imre Deakcf3598c2016-06-28 13:37:31 +03009101 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9102 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009103 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009104
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009105 tmp = I915_READ(SOUTH_CHICKEN2);
9106 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9107 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009108
Imre Deakcf3598c2016-06-28 13:37:31 +03009109 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9110 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009111 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009112}
9113
9114/* WaMPhyProgramming:hsw */
9115static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9116{
9117 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009118
9119 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9120 tmp &= ~(0xFF << 24);
9121 tmp |= (0x12 << 24);
9122 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9123
Paulo Zanonidde86e22012-12-01 12:04:25 -02009124 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9125 tmp |= (1 << 11);
9126 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9127
9128 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9129 tmp |= (1 << 11);
9130 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9131
Paulo Zanonidde86e22012-12-01 12:04:25 -02009132 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9133 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9134 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9135
9136 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9137 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9138 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9139
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009140 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9141 tmp &= ~(7 << 13);
9142 tmp |= (5 << 13);
9143 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009144
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009145 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9146 tmp &= ~(7 << 13);
9147 tmp |= (5 << 13);
9148 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009149
9150 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9151 tmp &= ~0xFF;
9152 tmp |= 0x1C;
9153 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9154
9155 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9156 tmp &= ~0xFF;
9157 tmp |= 0x1C;
9158 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9159
9160 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9161 tmp &= ~(0xFF << 16);
9162 tmp |= (0x1C << 16);
9163 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9164
9165 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9166 tmp &= ~(0xFF << 16);
9167 tmp |= (0x1C << 16);
9168 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9169
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009170 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9171 tmp |= (1 << 27);
9172 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009173
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009174 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9175 tmp |= (1 << 27);
9176 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009177
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009178 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9179 tmp &= ~(0xF << 28);
9180 tmp |= (4 << 28);
9181 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009182
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009183 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9184 tmp &= ~(0xF << 28);
9185 tmp |= (4 << 28);
9186 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009187}
9188
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009189/* Implements 3 different sequences from BSpec chapter "Display iCLK
9190 * Programming" based on the parameters passed:
9191 * - Sequence to enable CLKOUT_DP
9192 * - Sequence to enable CLKOUT_DP without spread
9193 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9194 */
9195static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9196 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009197{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009198 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009199 uint32_t reg, tmp;
9200
9201 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9202 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03009203 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009204 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009205
Ville Syrjäläa5805162015-05-26 20:42:30 +03009206 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009207
9208 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9209 tmp &= ~SBI_SSCCTL_DISABLE;
9210 tmp |= SBI_SSCCTL_PATHALT;
9211 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9212
9213 udelay(24);
9214
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009215 if (with_spread) {
9216 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9217 tmp &= ~SBI_SSCCTL_PATHALT;
9218 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009219
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009220 if (with_fdi) {
9221 lpt_reset_fdi_mphy(dev_priv);
9222 lpt_program_fdi_mphy(dev_priv);
9223 }
9224 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009225
Ville Syrjäläc2699522015-08-27 23:55:59 +03009226 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009227 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9228 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9229 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009230
Ville Syrjäläa5805162015-05-26 20:42:30 +03009231 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009232}
9233
Paulo Zanoni47701c32013-07-23 11:19:25 -03009234/* Sequence to disable CLKOUT_DP */
9235static void lpt_disable_clkout_dp(struct drm_device *dev)
9236{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009237 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009238 uint32_t reg, tmp;
9239
Ville Syrjäläa5805162015-05-26 20:42:30 +03009240 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009241
Ville Syrjäläc2699522015-08-27 23:55:59 +03009242 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009243 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9244 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9245 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9246
9247 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9248 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9249 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9250 tmp |= SBI_SSCCTL_PATHALT;
9251 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9252 udelay(32);
9253 }
9254 tmp |= SBI_SSCCTL_DISABLE;
9255 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9256 }
9257
Ville Syrjäläa5805162015-05-26 20:42:30 +03009258 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009259}
9260
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009261#define BEND_IDX(steps) ((50 + (steps)) / 5)
9262
9263static const uint16_t sscdivintphase[] = {
9264 [BEND_IDX( 50)] = 0x3B23,
9265 [BEND_IDX( 45)] = 0x3B23,
9266 [BEND_IDX( 40)] = 0x3C23,
9267 [BEND_IDX( 35)] = 0x3C23,
9268 [BEND_IDX( 30)] = 0x3D23,
9269 [BEND_IDX( 25)] = 0x3D23,
9270 [BEND_IDX( 20)] = 0x3E23,
9271 [BEND_IDX( 15)] = 0x3E23,
9272 [BEND_IDX( 10)] = 0x3F23,
9273 [BEND_IDX( 5)] = 0x3F23,
9274 [BEND_IDX( 0)] = 0x0025,
9275 [BEND_IDX( -5)] = 0x0025,
9276 [BEND_IDX(-10)] = 0x0125,
9277 [BEND_IDX(-15)] = 0x0125,
9278 [BEND_IDX(-20)] = 0x0225,
9279 [BEND_IDX(-25)] = 0x0225,
9280 [BEND_IDX(-30)] = 0x0325,
9281 [BEND_IDX(-35)] = 0x0325,
9282 [BEND_IDX(-40)] = 0x0425,
9283 [BEND_IDX(-45)] = 0x0425,
9284 [BEND_IDX(-50)] = 0x0525,
9285};
9286
9287/*
9288 * Bend CLKOUT_DP
9289 * steps -50 to 50 inclusive, in steps of 5
9290 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9291 * change in clock period = -(steps / 10) * 5.787 ps
9292 */
9293static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9294{
9295 uint32_t tmp;
9296 int idx = BEND_IDX(steps);
9297
9298 if (WARN_ON(steps % 5 != 0))
9299 return;
9300
9301 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9302 return;
9303
9304 mutex_lock(&dev_priv->sb_lock);
9305
9306 if (steps % 10 != 0)
9307 tmp = 0xAAAAAAAB;
9308 else
9309 tmp = 0x00000000;
9310 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9311
9312 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9313 tmp &= 0xffff0000;
9314 tmp |= sscdivintphase[idx];
9315 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9316
9317 mutex_unlock(&dev_priv->sb_lock);
9318}
9319
9320#undef BEND_IDX
9321
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009322static void lpt_init_pch_refclk(struct drm_device *dev)
9323{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009324 struct intel_encoder *encoder;
9325 bool has_vga = false;
9326
Damien Lespiaub2784e12014-08-05 11:29:37 +01009327 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009328 switch (encoder->type) {
9329 case INTEL_OUTPUT_ANALOG:
9330 has_vga = true;
9331 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009332 default:
9333 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009334 }
9335 }
9336
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009337 if (has_vga) {
9338 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009339 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009340 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009341 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009342 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009343}
9344
Paulo Zanonidde86e22012-12-01 12:04:25 -02009345/*
9346 * Initialize reference clocks when the driver loads
9347 */
9348void intel_init_pch_refclk(struct drm_device *dev)
9349{
9350 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9351 ironlake_init_pch_refclk(dev);
9352 else if (HAS_PCH_LPT(dev))
9353 lpt_init_pch_refclk(dev);
9354}
9355
Daniel Vetter6ff93602013-04-19 11:24:36 +02009356static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009357{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009358 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9360 int pipe = intel_crtc->pipe;
9361 uint32_t val;
9362
Daniel Vetter78114072013-06-13 00:54:57 +02009363 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009364
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009365 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009366 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009367 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009368 break;
9369 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009370 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009371 break;
9372 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009373 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009374 break;
9375 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009376 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009377 break;
9378 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009379 /* Case prevented by intel_choose_pipe_bpp_dither. */
9380 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009381 }
9382
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009383 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009384 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009386 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009387 val |= PIPECONF_INTERLACED_ILK;
9388 else
9389 val |= PIPECONF_PROGRESSIVE;
9390
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009391 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009392 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009393
Paulo Zanonic8203562012-09-12 10:06:29 -03009394 I915_WRITE(PIPECONF(pipe), val);
9395 POSTING_READ(PIPECONF(pipe));
9396}
9397
Daniel Vetter6ff93602013-04-19 11:24:36 +02009398static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009399{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009400 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009402 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009403 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009404
Jani Nikula391bf042016-03-18 17:05:40 +02009405 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009406 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9407
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009408 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009409 val |= PIPECONF_INTERLACED_ILK;
9410 else
9411 val |= PIPECONF_PROGRESSIVE;
9412
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009413 I915_WRITE(PIPECONF(cpu_transcoder), val);
9414 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009415}
9416
Jani Nikula391bf042016-03-18 17:05:40 +02009417static void haswell_set_pipemisc(struct drm_crtc *crtc)
9418{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009419 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9421
9422 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9423 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009425 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009426 case 18:
9427 val |= PIPEMISC_DITHER_6_BPC;
9428 break;
9429 case 24:
9430 val |= PIPEMISC_DITHER_8_BPC;
9431 break;
9432 case 30:
9433 val |= PIPEMISC_DITHER_10_BPC;
9434 break;
9435 case 36:
9436 val |= PIPEMISC_DITHER_12_BPC;
9437 break;
9438 default:
9439 /* Case prevented by pipe_config_set_bpp. */
9440 BUG();
9441 }
9442
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009443 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009444 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9445
Jani Nikula391bf042016-03-18 17:05:40 +02009446 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009447 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009448}
9449
Paulo Zanonid4b19312012-11-29 11:29:32 -02009450int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9451{
9452 /*
9453 * Account for spread spectrum to avoid
9454 * oversubscribing the link. Max center spread
9455 * is 2.5%; use 5% for safety's sake.
9456 */
9457 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009458 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009459}
9460
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009461static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009462{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009463 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009464}
9465
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009466static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9467 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009468 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009469{
9470 struct drm_crtc *crtc = &intel_crtc->base;
9471 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009472 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009473 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009474 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009475
Chris Wilsonc1858122010-12-03 21:35:48 +00009476 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009477 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009478 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009479 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009480 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02009481 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009482 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009483 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009484 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009485
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009486 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009487
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009488 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9489 fp |= FP_CB_TUNE;
9490
9491 if (reduced_clock) {
9492 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9493
9494 if (reduced_clock->m < factor * reduced_clock->n)
9495 fp2 |= FP_CB_TUNE;
9496 } else {
9497 fp2 = fp;
9498 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009499
Chris Wilson5eddb702010-09-11 13:48:45 +01009500 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009501
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009502 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009503 dpll |= DPLLB_MODE_LVDS;
9504 else
9505 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009506
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009507 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009508 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009509
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009510 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9511 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009512 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009513
Ville Syrjälä37a56502016-06-22 21:57:04 +03009514 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009515 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009516
Ville Syrjäläa3fd4c62016-09-26 11:30:46 +03009517 /*
9518 * The high speed IO clock is only really required for
9519 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9520 * possible to share the DPLL between CRT and HDMI. Enabling
9521 * the clock needlessly does no real harm, except use up a
9522 * bit of power potentially.
9523 *
9524 * We'll limit this to IVB with 3 pipes, since it has only two
9525 * DPLLs and so DPLL sharing is the only way to get three pipes
9526 * driving PCH ports at the same time. On SNB we could do this,
9527 * and potentially avoid enabling the second DPLL, but it's not
9528 * clear if it''s a win or loss power wise. No point in doing
9529 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9530 */
9531 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9532 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9533 dpll |= DPLL_SDVO_HIGH_SPEED;
9534
Eric Anholta07d6782011-03-30 13:01:08 -07009535 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009536 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009537 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009538 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009539
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009540 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009541 case 5:
9542 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9543 break;
9544 case 7:
9545 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9546 break;
9547 case 10:
9548 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9549 break;
9550 case 14:
9551 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9552 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009553 }
9554
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009555 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9556 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009557 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009558 else
9559 dpll |= PLL_REF_INPUT_DREFCLK;
9560
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009561 dpll |= DPLL_VCO_ENABLE;
9562
9563 crtc_state->dpll_hw_state.dpll = dpll;
9564 crtc_state->dpll_hw_state.fp0 = fp;
9565 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009566}
9567
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009568static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9569 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009570{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009571 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009572 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009573 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009574 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009575 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009576 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009577 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009578
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009579 memset(&crtc_state->dpll_hw_state, 0,
9580 sizeof(crtc_state->dpll_hw_state));
9581
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009582 crtc->lowfreq_avail = false;
9583
9584 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9585 if (!crtc_state->has_pch_encoder)
9586 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009587
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009588 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009589 if (intel_panel_use_ssc(dev_priv)) {
9590 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9591 dev_priv->vbt.lvds_ssc_freq);
9592 refclk = dev_priv->vbt.lvds_ssc_freq;
9593 }
9594
9595 if (intel_is_dual_link_lvds(dev)) {
9596 if (refclk == 100000)
9597 limit = &intel_limits_ironlake_dual_lvds_100m;
9598 else
9599 limit = &intel_limits_ironlake_dual_lvds;
9600 } else {
9601 if (refclk == 100000)
9602 limit = &intel_limits_ironlake_single_lvds_100m;
9603 else
9604 limit = &intel_limits_ironlake_single_lvds;
9605 }
9606 } else {
9607 limit = &intel_limits_ironlake_dac;
9608 }
9609
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009610 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009611 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9612 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009613 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9614 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009615 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009616
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009617 ironlake_compute_dpll(crtc, crtc_state,
9618 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009619
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009620 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9621 if (pll == NULL) {
9622 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9623 pipe_name(crtc->pipe));
9624 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009625 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009626
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009627 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009628 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009629 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009630
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009631 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009632}
9633
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009634static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9635 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009636{
9637 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009638 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009639 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009640
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009641 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9642 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9643 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9644 & ~TU_SIZE_MASK;
9645 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9646 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9647 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9648}
9649
9650static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9651 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009652 struct intel_link_m_n *m_n,
9653 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009654{
9655 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009656 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009657 enum pipe pipe = crtc->pipe;
9658
9659 if (INTEL_INFO(dev)->gen >= 5) {
9660 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9661 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9662 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9663 & ~TU_SIZE_MASK;
9664 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9665 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9666 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009667 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9668 * gen < 8) and if DRRS is supported (to make sure the
9669 * registers are not unnecessarily read).
9670 */
9671 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009672 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009673 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9674 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9675 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9676 & ~TU_SIZE_MASK;
9677 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9678 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9679 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9680 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009681 } else {
9682 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9683 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9684 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9685 & ~TU_SIZE_MASK;
9686 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9687 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9688 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9689 }
9690}
9691
9692void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009693 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009694{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009695 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009696 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9697 else
9698 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009699 &pipe_config->dp_m_n,
9700 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009701}
9702
Daniel Vetter72419202013-04-04 13:28:53 +02009703static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009704 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009705{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009706 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009707 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009708}
9709
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009710static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009711 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009712{
9713 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009714 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009715 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9716 uint32_t ps_ctrl = 0;
9717 int id = -1;
9718 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009719
Chandra Kondurua1b22782015-04-07 15:28:45 -07009720 /* find scaler attached to this pipe */
9721 for (i = 0; i < crtc->num_scalers; i++) {
9722 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9723 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9724 id = i;
9725 pipe_config->pch_pfit.enabled = true;
9726 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9727 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9728 break;
9729 }
9730 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009731
Chandra Kondurua1b22782015-04-07 15:28:45 -07009732 scaler_state->scaler_id = id;
9733 if (id >= 0) {
9734 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9735 } else {
9736 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009737 }
9738}
9739
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009740static void
9741skylake_get_initial_plane_config(struct intel_crtc *crtc,
9742 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009743{
9744 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009745 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009746 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009747 int pipe = crtc->pipe;
9748 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009749 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009750 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009751 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009752
Damien Lespiaud9806c92015-01-21 14:07:19 +00009753 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009754 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009755 DRM_DEBUG_KMS("failed to alloc fb\n");
9756 return;
9757 }
9758
Damien Lespiau1b842c82015-01-21 13:50:54 +00009759 fb = &intel_fb->base;
9760
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009761 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009762 if (!(val & PLANE_CTL_ENABLE))
9763 goto error;
9764
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009765 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9766 fourcc = skl_format_to_fourcc(pixel_format,
9767 val & PLANE_CTL_ORDER_RGBX,
9768 val & PLANE_CTL_ALPHA_MASK);
9769 fb->pixel_format = fourcc;
9770 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9771
Damien Lespiau40f46282015-02-27 11:15:21 +00009772 tiling = val & PLANE_CTL_TILED_MASK;
9773 switch (tiling) {
9774 case PLANE_CTL_TILED_LINEAR:
9775 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9776 break;
9777 case PLANE_CTL_TILED_X:
9778 plane_config->tiling = I915_TILING_X;
9779 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9780 break;
9781 case PLANE_CTL_TILED_Y:
9782 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9783 break;
9784 case PLANE_CTL_TILED_YF:
9785 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9786 break;
9787 default:
9788 MISSING_CASE(tiling);
9789 goto error;
9790 }
9791
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009792 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9793 plane_config->base = base;
9794
9795 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9796
9797 val = I915_READ(PLANE_SIZE(pipe, 0));
9798 fb->height = ((val >> 16) & 0xfff) + 1;
9799 fb->width = ((val >> 0) & 0x1fff) + 1;
9800
9801 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009802 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009803 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009804 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9805
9806 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009807 fb->pixel_format,
9808 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009809
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009810 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009811
9812 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9813 pipe_name(pipe), fb->width, fb->height,
9814 fb->bits_per_pixel, base, fb->pitches[0],
9815 plane_config->size);
9816
Damien Lespiau2d140302015-02-05 17:22:18 +00009817 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009818 return;
9819
9820error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009821 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009822}
9823
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009824static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009825 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009826{
9827 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009828 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009829 uint32_t tmp;
9830
9831 tmp = I915_READ(PF_CTL(crtc->pipe));
9832
9833 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009834 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009835 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9836 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009837
9838 /* We currently do not free assignements of panel fitters on
9839 * ivb/hsw (since we don't use the higher upscaling modes which
9840 * differentiates them) so just WARN about this case for now. */
9841 if (IS_GEN7(dev)) {
9842 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9843 PF_PIPE_SEL_IVB(crtc->pipe));
9844 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009845 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009846}
9847
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009848static void
9849ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9850 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009851{
9852 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009853 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009854 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009855 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009856 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009857 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009858 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009859 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009860
Damien Lespiau42a7b082015-02-05 19:35:13 +00009861 val = I915_READ(DSPCNTR(pipe));
9862 if (!(val & DISPLAY_PLANE_ENABLE))
9863 return;
9864
Damien Lespiaud9806c92015-01-21 14:07:19 +00009865 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009866 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009867 DRM_DEBUG_KMS("failed to alloc fb\n");
9868 return;
9869 }
9870
Damien Lespiau1b842c82015-01-21 13:50:54 +00009871 fb = &intel_fb->base;
9872
Daniel Vetter18c52472015-02-10 17:16:09 +00009873 if (INTEL_INFO(dev)->gen >= 4) {
9874 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009875 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009876 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9877 }
9878 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009879
9880 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009881 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009882 fb->pixel_format = fourcc;
9883 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009884
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009885 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009886 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009887 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009888 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009889 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009890 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009891 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009892 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009893 }
9894 plane_config->base = base;
9895
9896 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009897 fb->width = ((val >> 16) & 0xfff) + 1;
9898 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009899
9900 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009901 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009902
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009903 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009904 fb->pixel_format,
9905 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009906
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009907 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009908
Damien Lespiau2844a922015-01-20 12:51:48 +00009909 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9910 pipe_name(pipe), fb->width, fb->height,
9911 fb->bits_per_pixel, base, fb->pitches[0],
9912 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009913
Damien Lespiau2d140302015-02-05 17:22:18 +00009914 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009915}
9916
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009917static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009918 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009919{
9920 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009921 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009922 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009923 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009924 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009925
Imre Deak17290502016-02-12 18:55:11 +02009926 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9927 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009928 return false;
9929
Daniel Vettere143a212013-07-04 12:01:15 +02009930 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009931 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009932
Imre Deak17290502016-02-12 18:55:11 +02009933 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009934 tmp = I915_READ(PIPECONF(crtc->pipe));
9935 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009936 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009937
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009938 switch (tmp & PIPECONF_BPC_MASK) {
9939 case PIPECONF_6BPC:
9940 pipe_config->pipe_bpp = 18;
9941 break;
9942 case PIPECONF_8BPC:
9943 pipe_config->pipe_bpp = 24;
9944 break;
9945 case PIPECONF_10BPC:
9946 pipe_config->pipe_bpp = 30;
9947 break;
9948 case PIPECONF_12BPC:
9949 pipe_config->pipe_bpp = 36;
9950 break;
9951 default:
9952 break;
9953 }
9954
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009955 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9956 pipe_config->limited_color_range = true;
9957
Daniel Vetterab9412b2013-05-03 11:49:46 +02009958 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009959 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009960 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009961
Daniel Vetter88adfff2013-03-28 10:42:01 +01009962 pipe_config->has_pch_encoder = true;
9963
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009964 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9965 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9966 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009967
9968 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009969
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009970 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009971 /*
9972 * The pipe->pch transcoder and pch transcoder->pll
9973 * mapping is fixed.
9974 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009975 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009976 } else {
9977 tmp = I915_READ(PCH_DPLL_SEL);
9978 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009979 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009980 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009981 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009982 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009983
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009984 pipe_config->shared_dpll =
9985 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9986 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009987
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009988 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9989 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009990
9991 tmp = pipe_config->dpll_hw_state.dpll;
9992 pipe_config->pixel_multiplier =
9993 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9994 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009995
9996 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009997 } else {
9998 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009999 }
10000
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010001 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010002 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010003
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010004 ironlake_get_pfit_config(crtc, pipe_config);
10005
Imre Deak17290502016-02-12 18:55:11 +020010006 ret = true;
10007
10008out:
10009 intel_display_power_put(dev_priv, power_domain);
10010
10011 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010012}
10013
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010014static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10015{
Chris Wilson91c8a322016-07-05 10:40:23 +010010016 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010017 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010018
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010019 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010020 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010021 pipe_name(crtc->pipe));
10022
Rob Clarke2c719b2014-12-15 13:56:32 -050010023 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10024 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010025 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10026 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010027 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010028 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010029 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -030010030 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -050010031 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010032 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010033 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010034 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010035 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010036 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010037 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010038
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010039 /*
10040 * In theory we can still leave IRQs enabled, as long as only the HPD
10041 * interrupts remain enabled. We used to check for that, but since it's
10042 * gen-specific and since we only disable LCPLL after we fully disable
10043 * the interrupts, the check below should be enough.
10044 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010045 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010046}
10047
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010048static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10049{
Chris Wilson91c8a322016-07-05 10:40:23 +010010050 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010051
10052 if (IS_HASWELL(dev))
10053 return I915_READ(D_COMP_HSW);
10054 else
10055 return I915_READ(D_COMP_BDW);
10056}
10057
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010058static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10059{
Chris Wilson91c8a322016-07-05 10:40:23 +010010060 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010061
10062 if (IS_HASWELL(dev)) {
10063 mutex_lock(&dev_priv->rps.hw_lock);
10064 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10065 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010066 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010067 mutex_unlock(&dev_priv->rps.hw_lock);
10068 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010069 I915_WRITE(D_COMP_BDW, val);
10070 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010071 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010072}
10073
10074/*
10075 * This function implements pieces of two sequences from BSpec:
10076 * - Sequence for display software to disable LCPLL
10077 * - Sequence for display software to allow package C8+
10078 * The steps implemented here are just the steps that actually touch the LCPLL
10079 * register. Callers should take care of disabling all the display engine
10080 * functions, doing the mode unset, fixing interrupts, etc.
10081 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010082static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10083 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010084{
10085 uint32_t val;
10086
10087 assert_can_disable_lcpll(dev_priv);
10088
10089 val = I915_READ(LCPLL_CTL);
10090
10091 if (switch_to_fclk) {
10092 val |= LCPLL_CD_SOURCE_FCLK;
10093 I915_WRITE(LCPLL_CTL, val);
10094
Imre Deakf53dd632016-06-28 13:37:32 +030010095 if (wait_for_us(I915_READ(LCPLL_CTL) &
10096 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010097 DRM_ERROR("Switching to FCLK failed\n");
10098
10099 val = I915_READ(LCPLL_CTL);
10100 }
10101
10102 val |= LCPLL_PLL_DISABLE;
10103 I915_WRITE(LCPLL_CTL, val);
10104 POSTING_READ(LCPLL_CTL);
10105
Chris Wilson24d84412016-06-30 15:33:07 +010010106 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010107 DRM_ERROR("LCPLL still locked\n");
10108
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010109 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010110 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010111 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010112 ndelay(100);
10113
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010114 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10115 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010116 DRM_ERROR("D_COMP RCOMP still in progress\n");
10117
10118 if (allow_power_down) {
10119 val = I915_READ(LCPLL_CTL);
10120 val |= LCPLL_POWER_DOWN_ALLOW;
10121 I915_WRITE(LCPLL_CTL, val);
10122 POSTING_READ(LCPLL_CTL);
10123 }
10124}
10125
10126/*
10127 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10128 * source.
10129 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010130static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010131{
10132 uint32_t val;
10133
10134 val = I915_READ(LCPLL_CTL);
10135
10136 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10137 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10138 return;
10139
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010140 /*
10141 * Make sure we're not on PC8 state before disabling PC8, otherwise
10142 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010143 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010144 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010145
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010146 if (val & LCPLL_POWER_DOWN_ALLOW) {
10147 val &= ~LCPLL_POWER_DOWN_ALLOW;
10148 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010149 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010150 }
10151
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010152 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010153 val |= D_COMP_COMP_FORCE;
10154 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010155 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010156
10157 val = I915_READ(LCPLL_CTL);
10158 val &= ~LCPLL_PLL_DISABLE;
10159 I915_WRITE(LCPLL_CTL, val);
10160
Chris Wilson93220c02016-06-30 15:33:08 +010010161 if (intel_wait_for_register(dev_priv,
10162 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10163 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010164 DRM_ERROR("LCPLL not locked yet\n");
10165
10166 if (val & LCPLL_CD_SOURCE_FCLK) {
10167 val = I915_READ(LCPLL_CTL);
10168 val &= ~LCPLL_CD_SOURCE_FCLK;
10169 I915_WRITE(LCPLL_CTL, val);
10170
Imre Deakf53dd632016-06-28 13:37:32 +030010171 if (wait_for_us((I915_READ(LCPLL_CTL) &
10172 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010173 DRM_ERROR("Switching back to LCPLL failed\n");
10174 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010175
Mika Kuoppala59bad942015-01-16 11:34:40 +020010176 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson91c8a322016-07-05 10:40:23 +010010177 intel_update_cdclk(&dev_priv->drm);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010178}
10179
Paulo Zanoni765dab672014-03-07 20:08:18 -030010180/*
10181 * Package states C8 and deeper are really deep PC states that can only be
10182 * reached when all the devices on the system allow it, so even if the graphics
10183 * device allows PC8+, it doesn't mean the system will actually get to these
10184 * states. Our driver only allows PC8+ when going into runtime PM.
10185 *
10186 * The requirements for PC8+ are that all the outputs are disabled, the power
10187 * well is disabled and most interrupts are disabled, and these are also
10188 * requirements for runtime PM. When these conditions are met, we manually do
10189 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10190 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10191 * hang the machine.
10192 *
10193 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10194 * the state of some registers, so when we come back from PC8+ we need to
10195 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10196 * need to take care of the registers kept by RC6. Notice that this happens even
10197 * if we don't put the device in PCI D3 state (which is what currently happens
10198 * because of the runtime PM support).
10199 *
10200 * For more, read "Display Sequences for Package C8" on the hardware
10201 * documentation.
10202 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010203void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010204{
Chris Wilson91c8a322016-07-05 10:40:23 +010010205 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010206 uint32_t val;
10207
Paulo Zanonic67a4702013-08-19 13:18:09 -030010208 DRM_DEBUG_KMS("Enabling package C8+\n");
10209
Ville Syrjäläc2699522015-08-27 23:55:59 +030010210 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010211 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10212 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10213 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10214 }
10215
10216 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010217 hsw_disable_lcpll(dev_priv, true, true);
10218}
10219
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010220void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010221{
Chris Wilson91c8a322016-07-05 10:40:23 +010010222 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010223 uint32_t val;
10224
Paulo Zanonic67a4702013-08-19 13:18:09 -030010225 DRM_DEBUG_KMS("Disabling package C8+\n");
10226
10227 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010228 lpt_init_pch_refclk(dev);
10229
Ville Syrjäläc2699522015-08-27 23:55:59 +030010230 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010231 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10232 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10233 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10234 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010235}
10236
Imre Deak324513c2016-06-13 16:44:36 +030010237static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010238{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010239 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010240 struct intel_atomic_state *old_intel_state =
10241 to_intel_atomic_state(old_state);
10242 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010243
Imre Deak324513c2016-06-13 16:44:36 +030010244 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010245}
10246
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010247/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010248static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010249{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010250 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010251 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010252 struct drm_crtc *crtc;
10253 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010254 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010255 unsigned max_pixel_rate = 0, i;
10256 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010257
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010258 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10259 sizeof(intel_state->min_pixclk));
10260
10261 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010262 int pixel_rate;
10263
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010264 crtc_state = to_intel_crtc_state(cstate);
10265 if (!crtc_state->base.enable) {
10266 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010267 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010268 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010269
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010270 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010271
10272 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010273 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010274 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10275
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010276 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010277 }
10278
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010279 for_each_pipe(dev_priv, pipe)
10280 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10281
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010282 return max_pixel_rate;
10283}
10284
10285static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10286{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010287 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010288 uint32_t val, data;
10289 int ret;
10290
10291 if (WARN((I915_READ(LCPLL_CTL) &
10292 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10293 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10294 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10295 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10296 "trying to change cdclk frequency with cdclk not enabled\n"))
10297 return;
10298
10299 mutex_lock(&dev_priv->rps.hw_lock);
10300 ret = sandybridge_pcode_write(dev_priv,
10301 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10302 mutex_unlock(&dev_priv->rps.hw_lock);
10303 if (ret) {
10304 DRM_ERROR("failed to inform pcode about cdclk change\n");
10305 return;
10306 }
10307
10308 val = I915_READ(LCPLL_CTL);
10309 val |= LCPLL_CD_SOURCE_FCLK;
10310 I915_WRITE(LCPLL_CTL, val);
10311
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010312 if (wait_for_us(I915_READ(LCPLL_CTL) &
10313 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010314 DRM_ERROR("Switching to FCLK failed\n");
10315
10316 val = I915_READ(LCPLL_CTL);
10317 val &= ~LCPLL_CLK_FREQ_MASK;
10318
10319 switch (cdclk) {
10320 case 450000:
10321 val |= LCPLL_CLK_FREQ_450;
10322 data = 0;
10323 break;
10324 case 540000:
10325 val |= LCPLL_CLK_FREQ_54O_BDW;
10326 data = 1;
10327 break;
10328 case 337500:
10329 val |= LCPLL_CLK_FREQ_337_5_BDW;
10330 data = 2;
10331 break;
10332 case 675000:
10333 val |= LCPLL_CLK_FREQ_675_BDW;
10334 data = 3;
10335 break;
10336 default:
10337 WARN(1, "invalid cdclk frequency\n");
10338 return;
10339 }
10340
10341 I915_WRITE(LCPLL_CTL, val);
10342
10343 val = I915_READ(LCPLL_CTL);
10344 val &= ~LCPLL_CD_SOURCE_FCLK;
10345 I915_WRITE(LCPLL_CTL, val);
10346
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010347 if (wait_for_us((I915_READ(LCPLL_CTL) &
10348 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010349 DRM_ERROR("Switching back to LCPLL failed\n");
10350
10351 mutex_lock(&dev_priv->rps.hw_lock);
10352 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10353 mutex_unlock(&dev_priv->rps.hw_lock);
10354
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010355 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10356
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010357 intel_update_cdclk(dev);
10358
10359 WARN(cdclk != dev_priv->cdclk_freq,
10360 "cdclk requested %d kHz but got %d kHz\n",
10361 cdclk, dev_priv->cdclk_freq);
10362}
10363
Ville Syrjälä587c7912016-05-11 22:44:41 +030010364static int broadwell_calc_cdclk(int max_pixclk)
10365{
10366 if (max_pixclk > 540000)
10367 return 675000;
10368 else if (max_pixclk > 450000)
10369 return 540000;
10370 else if (max_pixclk > 337500)
10371 return 450000;
10372 else
10373 return 337500;
10374}
10375
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010376static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010377{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010378 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010379 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010380 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010381 int cdclk;
10382
10383 /*
10384 * FIXME should also account for plane ratio
10385 * once 64bpp pixel formats are supported.
10386 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010387 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010388
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010389 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010390 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10391 cdclk, dev_priv->max_cdclk_freq);
10392 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010393 }
10394
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010395 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10396 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010397 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010398
10399 return 0;
10400}
10401
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010402static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010403{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010404 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010405 struct intel_atomic_state *old_intel_state =
10406 to_intel_atomic_state(old_state);
10407 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010408
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010409 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010410}
10411
Clint Taylorc89e39f2016-05-13 23:41:21 +030010412static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10413{
10414 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10415 struct drm_i915_private *dev_priv = to_i915(state->dev);
10416 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010417 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010418 int cdclk;
10419
10420 /*
10421 * FIXME should also account for plane ratio
10422 * once 64bpp pixel formats are supported.
10423 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010424 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010425
10426 /*
10427 * FIXME move the cdclk caclulation to
10428 * compute_config() so we can fail gracegully.
10429 */
10430 if (cdclk > dev_priv->max_cdclk_freq) {
10431 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10432 cdclk, dev_priv->max_cdclk_freq);
10433 cdclk = dev_priv->max_cdclk_freq;
10434 }
10435
10436 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10437 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010438 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010439
10440 return 0;
10441}
10442
10443static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10444{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010445 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10446 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10447 unsigned int req_cdclk = intel_state->dev_cdclk;
10448 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010449
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010450 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010451}
10452
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010453static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10454 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010455{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010456 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010457 if (!intel_ddi_pll_select(crtc, crtc_state))
10458 return -EINVAL;
10459 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010460
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010461 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010462
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010463 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010464}
10465
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010466static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10467 enum port port,
10468 struct intel_crtc_state *pipe_config)
10469{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010470 enum intel_dpll_id id;
10471
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010472 switch (port) {
10473 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010474 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010475 break;
10476 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010477 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010478 break;
10479 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010480 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010481 break;
10482 default:
10483 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010484 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010485 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010486
10487 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010488}
10489
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010490static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10491 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010492 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010493{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010494 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010495 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010496
10497 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010498 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010499
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010500 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010501 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010502
10503 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010504}
10505
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010506static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10507 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010508 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010509{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010510 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010511 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010512
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010513 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010514 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010515 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010516 break;
10517 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010518 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010519 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010520 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010521 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010522 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010523 case PORT_CLK_SEL_LCPLL_810:
10524 id = DPLL_ID_LCPLL_810;
10525 break;
10526 case PORT_CLK_SEL_LCPLL_1350:
10527 id = DPLL_ID_LCPLL_1350;
10528 break;
10529 case PORT_CLK_SEL_LCPLL_2700:
10530 id = DPLL_ID_LCPLL_2700;
10531 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010532 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010533 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010534 /* fall through */
10535 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010536 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010537 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010538
10539 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010540}
10541
Jani Nikulacf304292016-03-18 17:05:41 +020010542static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10543 struct intel_crtc_state *pipe_config,
10544 unsigned long *power_domain_mask)
10545{
10546 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010547 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010548 enum intel_display_power_domain power_domain;
10549 u32 tmp;
10550
Imre Deakd9a7bc62016-05-12 16:18:50 +030010551 /*
10552 * The pipe->transcoder mapping is fixed with the exception of the eDP
10553 * transcoder handled below.
10554 */
Jani Nikulacf304292016-03-18 17:05:41 +020010555 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10556
10557 /*
10558 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10559 * consistency and less surprising code; it's in always on power).
10560 */
10561 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10562 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10563 enum pipe trans_edp_pipe;
10564 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10565 default:
10566 WARN(1, "unknown pipe linked to edp transcoder\n");
10567 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10568 case TRANS_DDI_EDP_INPUT_A_ON:
10569 trans_edp_pipe = PIPE_A;
10570 break;
10571 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10572 trans_edp_pipe = PIPE_B;
10573 break;
10574 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10575 trans_edp_pipe = PIPE_C;
10576 break;
10577 }
10578
10579 if (trans_edp_pipe == crtc->pipe)
10580 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10581 }
10582
10583 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10584 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10585 return false;
10586 *power_domain_mask |= BIT(power_domain);
10587
10588 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10589
10590 return tmp & PIPECONF_ENABLE;
10591}
10592
Jani Nikula4d1de972016-03-18 17:05:42 +020010593static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10594 struct intel_crtc_state *pipe_config,
10595 unsigned long *power_domain_mask)
10596{
10597 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010598 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010599 enum intel_display_power_domain power_domain;
10600 enum port port;
10601 enum transcoder cpu_transcoder;
10602 u32 tmp;
10603
Jani Nikula4d1de972016-03-18 17:05:42 +020010604 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10605 if (port == PORT_A)
10606 cpu_transcoder = TRANSCODER_DSI_A;
10607 else
10608 cpu_transcoder = TRANSCODER_DSI_C;
10609
10610 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10611 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10612 continue;
10613 *power_domain_mask |= BIT(power_domain);
10614
Imre Deakdb18b6a2016-03-24 12:41:40 +020010615 /*
10616 * The PLL needs to be enabled with a valid divider
10617 * configuration, otherwise accessing DSI registers will hang
10618 * the machine. See BSpec North Display Engine
10619 * registers/MIPI[BXT]. We can break out here early, since we
10620 * need the same DSI PLL to be enabled for both DSI ports.
10621 */
10622 if (!intel_dsi_pll_is_enabled(dev_priv))
10623 break;
10624
Jani Nikula4d1de972016-03-18 17:05:42 +020010625 /* XXX: this works for video mode only */
10626 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10627 if (!(tmp & DPI_ENABLE))
10628 continue;
10629
10630 tmp = I915_READ(MIPI_CTRL(port));
10631 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10632 continue;
10633
10634 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010635 break;
10636 }
10637
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010638 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010639}
10640
Daniel Vetter26804af2014-06-25 22:01:55 +030010641static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010642 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010643{
10644 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010645 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010646 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010647 enum port port;
10648 uint32_t tmp;
10649
10650 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10651
10652 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10653
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010654 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010655 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010656 else if (IS_BROXTON(dev))
10657 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010658 else
10659 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010660
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010661 pll = pipe_config->shared_dpll;
10662 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010663 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10664 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010665 }
10666
Daniel Vetter26804af2014-06-25 22:01:55 +030010667 /*
10668 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10669 * DDI E. So just check whether this pipe is wired to DDI E and whether
10670 * the PCH transcoder is on.
10671 */
Damien Lespiauca370452013-12-03 13:56:24 +000010672 if (INTEL_INFO(dev)->gen < 9 &&
10673 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010674 pipe_config->has_pch_encoder = true;
10675
10676 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10677 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10678 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10679
10680 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10681 }
10682}
10683
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010684static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010685 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010686{
10687 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010688 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010689 enum intel_display_power_domain power_domain;
10690 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010691 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010692
Imre Deak17290502016-02-12 18:55:11 +020010693 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10694 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010695 return false;
Imre Deak17290502016-02-12 18:55:11 +020010696 power_domain_mask = BIT(power_domain);
10697
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010698 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010699
Jani Nikulacf304292016-03-18 17:05:41 +020010700 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010701
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010702 if (IS_BROXTON(dev_priv) &&
10703 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10704 WARN_ON(active);
10705 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010706 }
10707
Jani Nikulacf304292016-03-18 17:05:41 +020010708 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010709 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010710
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010711 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010712 haswell_get_ddi_port_state(crtc, pipe_config);
10713 intel_get_pipe_timings(crtc, pipe_config);
10714 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010715
Jani Nikulabc58be62016-03-18 17:05:39 +020010716 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010717
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010718 pipe_config->gamma_mode =
10719 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10720
Chandra Kondurua1b22782015-04-07 15:28:45 -070010721 if (INTEL_INFO(dev)->gen >= 9) {
10722 skl_init_scalers(dev, crtc, pipe_config);
10723 }
10724
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010725 if (INTEL_INFO(dev)->gen >= 9) {
10726 pipe_config->scaler_state.scaler_id = -1;
10727 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10728 }
10729
Imre Deak17290502016-02-12 18:55:11 +020010730 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10731 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10732 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010733 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010734 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010735 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010736 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010737 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010738
Jesse Barnese59150d2014-01-07 13:30:45 -080010739 if (IS_HASWELL(dev))
10740 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10741 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010742
Jani Nikula4d1de972016-03-18 17:05:42 +020010743 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10744 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010745 pipe_config->pixel_multiplier =
10746 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10747 } else {
10748 pipe_config->pixel_multiplier = 1;
10749 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010750
Imre Deak17290502016-02-12 18:55:11 +020010751out:
10752 for_each_power_domain(power_domain, power_domain_mask)
10753 intel_display_power_put(dev_priv, power_domain);
10754
Jani Nikulacf304292016-03-18 17:05:41 +020010755 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010756}
10757
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010758static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10759 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010760{
10761 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010762 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010764 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010765
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010766 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010767 unsigned int width = plane_state->base.crtc_w;
10768 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010769 unsigned int stride = roundup_pow_of_two(width) * 4;
10770
10771 switch (stride) {
10772 default:
10773 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10774 width, stride);
10775 stride = 256;
10776 /* fallthrough */
10777 case 256:
10778 case 512:
10779 case 1024:
10780 case 2048:
10781 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010782 }
10783
Ville Syrjälädc41c152014-08-13 11:57:05 +030010784 cntl |= CURSOR_ENABLE |
10785 CURSOR_GAMMA_ENABLE |
10786 CURSOR_FORMAT_ARGB |
10787 CURSOR_STRIDE(stride);
10788
10789 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010790 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010791
Ville Syrjälädc41c152014-08-13 11:57:05 +030010792 if (intel_crtc->cursor_cntl != 0 &&
10793 (intel_crtc->cursor_base != base ||
10794 intel_crtc->cursor_size != size ||
10795 intel_crtc->cursor_cntl != cntl)) {
10796 /* On these chipsets we can only modify the base/size/stride
10797 * whilst the cursor is disabled.
10798 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010799 I915_WRITE(CURCNTR(PIPE_A), 0);
10800 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010801 intel_crtc->cursor_cntl = 0;
10802 }
10803
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010804 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010805 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010806 intel_crtc->cursor_base = base;
10807 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010808
10809 if (intel_crtc->cursor_size != size) {
10810 I915_WRITE(CURSIZE, size);
10811 intel_crtc->cursor_size = size;
10812 }
10813
Chris Wilson4b0e3332014-05-30 16:35:26 +030010814 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010815 I915_WRITE(CURCNTR(PIPE_A), cntl);
10816 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010817 intel_crtc->cursor_cntl = cntl;
10818 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010819}
10820
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010821static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10822 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010823{
10824 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010825 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyude62e0fb82016-08-22 12:50:08 -040010827 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Chris Wilson560b85b2010-08-07 11:01:38 +010010828 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010829 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010830
Lyude62e0fb82016-08-22 12:50:08 -040010831 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
10832 skl_write_cursor_wm(intel_crtc, wm);
10833
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010834 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010835 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010836 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010837 case 64:
10838 cntl |= CURSOR_MODE_64_ARGB_AX;
10839 break;
10840 case 128:
10841 cntl |= CURSOR_MODE_128_ARGB_AX;
10842 break;
10843 case 256:
10844 cntl |= CURSOR_MODE_256_ARGB_AX;
10845 break;
10846 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010847 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010848 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010849 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010850 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010851
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010852 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010853 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010854
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010855 if (plane_state->base.rotation == DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010856 cntl |= CURSOR_ROTATE_180;
10857 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010858
Chris Wilson4b0e3332014-05-30 16:35:26 +030010859 if (intel_crtc->cursor_cntl != cntl) {
10860 I915_WRITE(CURCNTR(pipe), cntl);
10861 POSTING_READ(CURCNTR(pipe));
10862 intel_crtc->cursor_cntl = cntl;
10863 }
10864
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010865 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010866 I915_WRITE(CURBASE(pipe), base);
10867 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010868
10869 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010870}
10871
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010872/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010873static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010874 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010875{
10876 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010877 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10879 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010880 u32 base = intel_crtc->cursor_addr;
10881 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010882
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010883 if (plane_state) {
10884 int x = plane_state->base.crtc_x;
10885 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010886
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010887 if (x < 0) {
10888 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10889 x = -x;
10890 }
10891 pos |= x << CURSOR_X_SHIFT;
10892
10893 if (y < 0) {
10894 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10895 y = -y;
10896 }
10897 pos |= y << CURSOR_Y_SHIFT;
10898
10899 /* ILK+ do this automagically */
10900 if (HAS_GMCH_DISPLAY(dev) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010901 plane_state->base.rotation == DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010902 base += (plane_state->base.crtc_h *
10903 plane_state->base.crtc_w - 1) * 4;
10904 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010905 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010906
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010907 I915_WRITE(CURPOS(pipe), pos);
10908
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010909 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010910 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010911 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010912 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010913}
10914
Ville Syrjälädc41c152014-08-13 11:57:05 +030010915static bool cursor_size_ok(struct drm_device *dev,
10916 uint32_t width, uint32_t height)
10917{
10918 if (width == 0 || height == 0)
10919 return false;
10920
10921 /*
10922 * 845g/865g are special in that they are only limited by
10923 * the width of their cursors, the height is arbitrary up to
10924 * the precision of the register. Everything else requires
10925 * square cursors, limited to a few power-of-two sizes.
10926 */
10927 if (IS_845G(dev) || IS_I865G(dev)) {
10928 if ((width & 63) != 0)
10929 return false;
10930
10931 if (width > (IS_845G(dev) ? 64 : 512))
10932 return false;
10933
10934 if (height > 1023)
10935 return false;
10936 } else {
10937 switch (width | height) {
10938 case 256:
10939 case 128:
10940 if (IS_GEN2(dev))
10941 return false;
10942 case 64:
10943 break;
10944 default:
10945 return false;
10946 }
10947 }
10948
10949 return true;
10950}
10951
Jesse Barnes79e53942008-11-07 14:24:08 -080010952/* VESA 640x480x72Hz mode to set on the pipe */
10953static struct drm_display_mode load_detect_mode = {
10954 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10955 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10956};
10957
Daniel Vettera8bb6812014-02-10 18:00:39 +010010958struct drm_framebuffer *
10959__intel_framebuffer_create(struct drm_device *dev,
10960 struct drm_mode_fb_cmd2 *mode_cmd,
10961 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010962{
10963 struct intel_framebuffer *intel_fb;
10964 int ret;
10965
10966 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010967 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010968 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010969
10970 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010971 if (ret)
10972 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010973
10974 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010975
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010976err:
10977 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010978 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010979}
10980
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010981static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010982intel_framebuffer_create(struct drm_device *dev,
10983 struct drm_mode_fb_cmd2 *mode_cmd,
10984 struct drm_i915_gem_object *obj)
10985{
10986 struct drm_framebuffer *fb;
10987 int ret;
10988
10989 ret = i915_mutex_lock_interruptible(dev);
10990 if (ret)
10991 return ERR_PTR(ret);
10992 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10993 mutex_unlock(&dev->struct_mutex);
10994
10995 return fb;
10996}
10997
Chris Wilsond2dff872011-04-19 08:36:26 +010010998static u32
10999intel_framebuffer_pitch_for_width(int width, int bpp)
11000{
11001 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11002 return ALIGN(pitch, 64);
11003}
11004
11005static u32
11006intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11007{
11008 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011009 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011010}
11011
11012static struct drm_framebuffer *
11013intel_framebuffer_create_for_mode(struct drm_device *dev,
11014 struct drm_display_mode *mode,
11015 int depth, int bpp)
11016{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011017 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011018 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011019 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011020
Dave Gordond37cd8a2016-04-22 19:14:32 +010011021 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011022 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011023 if (IS_ERR(obj))
11024 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011025
11026 mode_cmd.width = mode->hdisplay;
11027 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011028 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11029 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011030 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011031
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011032 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11033 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010011034 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011035
11036 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011037}
11038
11039static struct drm_framebuffer *
11040mode_fits_in_fbdev(struct drm_device *dev,
11041 struct drm_display_mode *mode)
11042{
Daniel Vetter06957262015-08-10 13:34:08 +020011043#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011044 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011045 struct drm_i915_gem_object *obj;
11046 struct drm_framebuffer *fb;
11047
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011048 if (!dev_priv->fbdev)
11049 return NULL;
11050
11051 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011052 return NULL;
11053
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011054 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011055 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011056
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011057 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011058 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11059 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011060 return NULL;
11061
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011062 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011063 return NULL;
11064
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011065 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011066 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011067#else
11068 return NULL;
11069#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011070}
11071
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011072static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11073 struct drm_crtc *crtc,
11074 struct drm_display_mode *mode,
11075 struct drm_framebuffer *fb,
11076 int x, int y)
11077{
11078 struct drm_plane_state *plane_state;
11079 int hdisplay, vdisplay;
11080 int ret;
11081
11082 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11083 if (IS_ERR(plane_state))
11084 return PTR_ERR(plane_state);
11085
11086 if (mode)
11087 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11088 else
11089 hdisplay = vdisplay = 0;
11090
11091 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11092 if (ret)
11093 return ret;
11094 drm_atomic_set_fb_for_plane(plane_state, fb);
11095 plane_state->crtc_x = 0;
11096 plane_state->crtc_y = 0;
11097 plane_state->crtc_w = hdisplay;
11098 plane_state->crtc_h = vdisplay;
11099 plane_state->src_x = x << 16;
11100 plane_state->src_y = y << 16;
11101 plane_state->src_w = hdisplay << 16;
11102 plane_state->src_h = vdisplay << 16;
11103
11104 return 0;
11105}
11106
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011107bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011108 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011109 struct intel_load_detect_pipe *old,
11110 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011111{
11112 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011113 struct intel_encoder *intel_encoder =
11114 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011115 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011116 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011117 struct drm_crtc *crtc = NULL;
11118 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020011119 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011120 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011121 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011122 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011123 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011124 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011125
Chris Wilsond2dff872011-04-19 08:36:26 +010011126 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011127 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011128 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011129
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011130 old->restore_state = NULL;
11131
Rob Clark51fd3712013-11-19 12:10:12 -050011132retry:
11133 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11134 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011135 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011136
Jesse Barnes79e53942008-11-07 14:24:08 -080011137 /*
11138 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011139 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011140 * - if the connector already has an assigned crtc, use it (but make
11141 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011142 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011143 * - try to find the first unused crtc that can drive this connector,
11144 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011145 */
11146
11147 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011148 if (connector->state->crtc) {
11149 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011150
Rob Clark51fd3712013-11-19 12:10:12 -050011151 ret = drm_modeset_lock(&crtc->mutex, ctx);
11152 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011153 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011154
11155 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011156 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011157 }
11158
11159 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011160 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011161 i++;
11162 if (!(encoder->possible_crtcs & (1 << i)))
11163 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011164
11165 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11166 if (ret)
11167 goto fail;
11168
11169 if (possible_crtc->state->enable) {
11170 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011171 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011172 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011173
11174 crtc = possible_crtc;
11175 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011176 }
11177
11178 /*
11179 * If we didn't find an unused CRTC, don't use any.
11180 */
11181 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011182 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011183 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011184 }
11185
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011186found:
11187 intel_crtc = to_intel_crtc(crtc);
11188
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011189 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11190 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011191 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011192
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011193 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011194 restore_state = drm_atomic_state_alloc(dev);
11195 if (!state || !restore_state) {
11196 ret = -ENOMEM;
11197 goto fail;
11198 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011199
11200 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011201 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011202
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011203 connector_state = drm_atomic_get_connector_state(state, connector);
11204 if (IS_ERR(connector_state)) {
11205 ret = PTR_ERR(connector_state);
11206 goto fail;
11207 }
11208
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011209 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11210 if (ret)
11211 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011212
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011213 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11214 if (IS_ERR(crtc_state)) {
11215 ret = PTR_ERR(crtc_state);
11216 goto fail;
11217 }
11218
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011219 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011220
Chris Wilson64927112011-04-20 07:25:26 +010011221 if (!mode)
11222 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011223
Chris Wilsond2dff872011-04-19 08:36:26 +010011224 /* We need a framebuffer large enough to accommodate all accesses
11225 * that the plane may generate whilst we perform load detection.
11226 * We can not rely on the fbcon either being present (we get called
11227 * during its initialisation to detect all boot displays, or it may
11228 * not even exist) or that it is large enough to satisfy the
11229 * requested mode.
11230 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011231 fb = mode_fits_in_fbdev(dev, mode);
11232 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011233 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011234 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011235 } else
11236 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011237 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011238 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011239 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011240 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011241
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011242 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11243 if (ret)
11244 goto fail;
11245
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011246 drm_framebuffer_unreference(fb);
11247
11248 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11249 if (ret)
11250 goto fail;
11251
11252 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11253 if (!ret)
11254 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11255 if (!ret)
11256 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11257 if (ret) {
11258 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11259 goto fail;
11260 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011261
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011262 ret = drm_atomic_commit(state);
11263 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011264 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011265 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011266 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011267
11268 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011269
Jesse Barnes79e53942008-11-07 14:24:08 -080011270 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070011271 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011272 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011273
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011274fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011275 if (state) {
11276 drm_atomic_state_put(state);
11277 state = NULL;
11278 }
11279 if (restore_state) {
11280 drm_atomic_state_put(restore_state);
11281 restore_state = NULL;
11282 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011283
Rob Clark51fd3712013-11-19 12:10:12 -050011284 if (ret == -EDEADLK) {
11285 drm_modeset_backoff(ctx);
11286 goto retry;
11287 }
11288
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011289 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011290}
11291
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011292void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011293 struct intel_load_detect_pipe *old,
11294 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011295{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011296 struct intel_encoder *intel_encoder =
11297 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011298 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011299 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011300 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011301
Chris Wilsond2dff872011-04-19 08:36:26 +010011302 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011303 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011304 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011305
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011306 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011307 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011308
11309 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011310 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011311 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011312 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011313}
11314
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011315static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011316 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011317{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011318 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011319 u32 dpll = pipe_config->dpll_hw_state.dpll;
11320
11321 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011322 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011323 else if (HAS_PCH_SPLIT(dev))
11324 return 120000;
11325 else if (!IS_GEN2(dev))
11326 return 96000;
11327 else
11328 return 48000;
11329}
11330
Jesse Barnes79e53942008-11-07 14:24:08 -080011331/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011332static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011333 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011334{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011335 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011336 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011337 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011338 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011339 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011340 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011341 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011342 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011343
11344 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011345 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011346 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011347 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011348
11349 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011350 if (IS_PINEVIEW(dev)) {
11351 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11352 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011353 } else {
11354 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11355 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11356 }
11357
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011358 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011359 if (IS_PINEVIEW(dev))
11360 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11361 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011362 else
11363 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011364 DPLL_FPA01_P1_POST_DIV_SHIFT);
11365
11366 switch (dpll & DPLL_MODE_MASK) {
11367 case DPLLB_MODE_DAC_SERIAL:
11368 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11369 5 : 10;
11370 break;
11371 case DPLLB_MODE_LVDS:
11372 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11373 7 : 14;
11374 break;
11375 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011376 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011377 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011378 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011379 }
11380
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011381 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030011382 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011383 else
Imre Deakdccbea32015-06-22 23:35:51 +030011384 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011385 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020011386 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011387 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011388
11389 if (is_lvds) {
11390 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11391 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011392
11393 if (lvds & LVDS_CLKB_POWER_UP)
11394 clock.p2 = 7;
11395 else
11396 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011397 } else {
11398 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11399 clock.p1 = 2;
11400 else {
11401 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11402 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11403 }
11404 if (dpll & PLL_P2_DIVIDE_BY_4)
11405 clock.p2 = 4;
11406 else
11407 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011408 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011409
Imre Deakdccbea32015-06-22 23:35:51 +030011410 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011411 }
11412
Ville Syrjälä18442d02013-09-13 16:00:08 +030011413 /*
11414 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011415 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011416 * encoder's get_config() function.
11417 */
Imre Deakdccbea32015-06-22 23:35:51 +030011418 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011419}
11420
Ville Syrjälä6878da02013-09-13 15:59:11 +030011421int intel_dotclock_calculate(int link_freq,
11422 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011423{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011424 /*
11425 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011426 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011427 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011428 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011429 *
11430 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011431 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011432 */
11433
Ville Syrjälä6878da02013-09-13 15:59:11 +030011434 if (!m_n->link_n)
11435 return 0;
11436
11437 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11438}
11439
Ville Syrjälä18442d02013-09-13 16:00:08 +030011440static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011441 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011442{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011443 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011444
11445 /* read out port_clock from the DPLL */
11446 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011447
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011448 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011449 * In case there is an active pipe without active ports,
11450 * we may need some idea for the dotclock anyway.
11451 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011452 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011453 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011454 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011455 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011456}
11457
11458/** Returns the currently programmed mode of the given pipe. */
11459struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11460 struct drm_crtc *crtc)
11461{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011462 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011464 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011465 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011466 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011467 int htot = I915_READ(HTOTAL(cpu_transcoder));
11468 int hsync = I915_READ(HSYNC(cpu_transcoder));
11469 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11470 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011471 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011472
11473 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11474 if (!mode)
11475 return NULL;
11476
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011477 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11478 if (!pipe_config) {
11479 kfree(mode);
11480 return NULL;
11481 }
11482
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011483 /*
11484 * Construct a pipe_config sufficient for getting the clock info
11485 * back out of crtc_clock_get.
11486 *
11487 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11488 * to use a real value here instead.
11489 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011490 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11491 pipe_config->pixel_multiplier = 1;
11492 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11493 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11494 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11495 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011496
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011497 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011498 mode->hdisplay = (htot & 0xffff) + 1;
11499 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11500 mode->hsync_start = (hsync & 0xffff) + 1;
11501 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11502 mode->vdisplay = (vtot & 0xffff) + 1;
11503 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11504 mode->vsync_start = (vsync & 0xffff) + 1;
11505 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11506
11507 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011508
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011509 kfree(pipe_config);
11510
Jesse Barnes79e53942008-11-07 14:24:08 -080011511 return mode;
11512}
11513
11514static void intel_crtc_destroy(struct drm_crtc *crtc)
11515{
11516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011517 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011518 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011519
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011520 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011521 work = intel_crtc->flip_work;
11522 intel_crtc->flip_work = NULL;
11523 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011524
Daniel Vetter5a21b662016-05-24 17:13:53 +020011525 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011526 cancel_work_sync(&work->mmio_work);
11527 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011528 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011529 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011530
11531 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011532
Jesse Barnes79e53942008-11-07 14:24:08 -080011533 kfree(intel_crtc);
11534}
11535
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011536static void intel_unpin_work_fn(struct work_struct *__work)
11537{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011538 struct intel_flip_work *work =
11539 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011540 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11541 struct drm_device *dev = crtc->base.dev;
11542 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011543
Daniel Vetter5a21b662016-05-24 17:13:53 +020011544 if (is_mmio_work(work))
11545 flush_work(&work->mmio_work);
11546
11547 mutex_lock(&dev->struct_mutex);
11548 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011549 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011550 mutex_unlock(&dev->struct_mutex);
11551
Chris Wilsone8a261e2016-07-20 13:31:49 +010011552 i915_gem_request_put(work->flip_queued_req);
11553
Chris Wilson5748b6a2016-08-04 16:32:38 +010011554 intel_frontbuffer_flip_complete(to_i915(dev),
11555 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011556 intel_fbc_post_update(crtc);
11557 drm_framebuffer_unreference(work->old_fb);
11558
11559 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11560 atomic_dec(&crtc->unpin_work_count);
11561
11562 kfree(work);
11563}
11564
11565/* Is 'a' after or equal to 'b'? */
11566static bool g4x_flip_count_after_eq(u32 a, u32 b)
11567{
11568 return !((a - b) & 0x80000000);
11569}
11570
11571static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11572 struct intel_flip_work *work)
11573{
11574 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011575 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011576
Chris Wilson8af29b02016-09-09 14:11:47 +010011577 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011578 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011579
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011580 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011581 * The relevant registers doen't exist on pre-ctg.
11582 * As the flip done interrupt doesn't trigger for mmio
11583 * flips on gmch platforms, a flip count check isn't
11584 * really needed there. But since ctg has the registers,
11585 * include it in the check anyway.
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011586 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011587 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11588 return true;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011589
Daniel Vetter5a21b662016-05-24 17:13:53 +020011590 /*
11591 * BDW signals flip done immediately if the plane
11592 * is disabled, even if the plane enable is already
11593 * armed to occur at the next vblank :(
11594 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011595
Daniel Vetter5a21b662016-05-24 17:13:53 +020011596 /*
11597 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11598 * used the same base address. In that case the mmio flip might
11599 * have completed, but the CS hasn't even executed the flip yet.
11600 *
11601 * A flip count check isn't enough as the CS might have updated
11602 * the base address just after start of vblank, but before we
11603 * managed to process the interrupt. This means we'd complete the
11604 * CS flip too soon.
11605 *
11606 * Combining both checks should get us a good enough result. It may
11607 * still happen that the CS flip has been executed, but has not
11608 * yet actually completed. But in case the base address is the same
11609 * anyway, we don't really care.
11610 */
11611 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11612 crtc->flip_work->gtt_offset &&
11613 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11614 crtc->flip_work->flip_count);
11615}
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011616
Daniel Vetter5a21b662016-05-24 17:13:53 +020011617static bool
11618__pageflip_finished_mmio(struct intel_crtc *crtc,
11619 struct intel_flip_work *work)
11620{
11621 /*
11622 * MMIO work completes when vblank is different from
11623 * flip_queued_vblank.
11624 *
11625 * Reset counter value doesn't matter, this is handled by
11626 * i915_wait_request finishing early, so no need to handle
11627 * reset here.
11628 */
11629 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011630}
11631
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011632
11633static bool pageflip_finished(struct intel_crtc *crtc,
11634 struct intel_flip_work *work)
11635{
11636 if (!atomic_read(&work->pending))
11637 return false;
11638
11639 smp_rmb();
11640
Daniel Vetter5a21b662016-05-24 17:13:53 +020011641 if (is_mmio_work(work))
11642 return __pageflip_finished_mmio(crtc, work);
11643 else
11644 return __pageflip_finished_cs(crtc, work);
11645}
11646
11647void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11648{
Chris Wilson91c8a322016-07-05 10:40:23 +010011649 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011650 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11652 struct intel_flip_work *work;
11653 unsigned long flags;
11654
11655 /* Ignore early vblank irqs */
11656 if (!crtc)
11657 return;
11658
Daniel Vetterf3260382014-09-15 14:55:23 +020011659 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011660 * This is called both by irq handlers and the reset code (to complete
11661 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011662 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011663 spin_lock_irqsave(&dev->event_lock, flags);
11664 work = intel_crtc->flip_work;
11665
11666 if (work != NULL &&
11667 !is_mmio_work(work) &&
11668 pageflip_finished(intel_crtc, work))
11669 page_flip_completed(intel_crtc);
11670
11671 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011672}
11673
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011674void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011675{
Chris Wilson91c8a322016-07-05 10:40:23 +010011676 struct drm_device *dev = &dev_priv->drm;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011677 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11679 struct intel_flip_work *work;
11680 unsigned long flags;
11681
11682 /* Ignore early vblank irqs */
11683 if (!crtc)
11684 return;
11685
11686 /*
11687 * This is called both by irq handlers and the reset code (to complete
11688 * lost pageflips) so needs the full irqsave spinlocks.
11689 */
11690 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011691 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011692
Daniel Vetter5a21b662016-05-24 17:13:53 +020011693 if (work != NULL &&
11694 is_mmio_work(work) &&
11695 pageflip_finished(intel_crtc, work))
11696 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011697
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011698 spin_unlock_irqrestore(&dev->event_lock, flags);
11699}
11700
Daniel Vetter5a21b662016-05-24 17:13:53 +020011701static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11702 struct intel_flip_work *work)
11703{
11704 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11705
11706 /* Ensure that the work item is consistent when activating it ... */
11707 smp_mb__before_atomic();
11708 atomic_set(&work->pending, 1);
11709}
11710
11711static int intel_gen2_queue_flip(struct drm_device *dev,
11712 struct drm_crtc *crtc,
11713 struct drm_framebuffer *fb,
11714 struct drm_i915_gem_object *obj,
11715 struct drm_i915_gem_request *req,
11716 uint32_t flags)
11717{
Chris Wilson7e37f882016-08-02 22:50:21 +010011718 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11720 u32 flip_mask;
11721 int ret;
11722
11723 ret = intel_ring_begin(req, 6);
11724 if (ret)
11725 return ret;
11726
11727 /* Can't queue multiple flips, so wait for the previous
11728 * one to finish before executing the next.
11729 */
11730 if (intel_crtc->plane)
11731 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11732 else
11733 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011734 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11735 intel_ring_emit(ring, MI_NOOP);
11736 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011737 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011738 intel_ring_emit(ring, fb->pitches[0]);
11739 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11740 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011741
11742 return 0;
11743}
11744
11745static int intel_gen3_queue_flip(struct drm_device *dev,
11746 struct drm_crtc *crtc,
11747 struct drm_framebuffer *fb,
11748 struct drm_i915_gem_object *obj,
11749 struct drm_i915_gem_request *req,
11750 uint32_t flags)
11751{
Chris Wilson7e37f882016-08-02 22:50:21 +010011752 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11754 u32 flip_mask;
11755 int ret;
11756
11757 ret = intel_ring_begin(req, 6);
11758 if (ret)
11759 return ret;
11760
11761 if (intel_crtc->plane)
11762 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11763 else
11764 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011765 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11766 intel_ring_emit(ring, MI_NOOP);
11767 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011768 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011769 intel_ring_emit(ring, fb->pitches[0]);
11770 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11771 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011772
11773 return 0;
11774}
11775
11776static int intel_gen4_queue_flip(struct drm_device *dev,
11777 struct drm_crtc *crtc,
11778 struct drm_framebuffer *fb,
11779 struct drm_i915_gem_object *obj,
11780 struct drm_i915_gem_request *req,
11781 uint32_t flags)
11782{
Chris Wilson7e37f882016-08-02 22:50:21 +010011783 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011784 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11786 uint32_t pf, pipesrc;
11787 int ret;
11788
11789 ret = intel_ring_begin(req, 4);
11790 if (ret)
11791 return ret;
11792
11793 /* i965+ uses the linear or tiled offsets from the
11794 * Display Registers (which do not change across a page-flip)
11795 * so we need only reprogram the base address.
11796 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011797 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011798 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011799 intel_ring_emit(ring, fb->pitches[0]);
11800 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011801 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011802
11803 /* XXX Enabling the panel-fitter across page-flip is so far
11804 * untested on non-native modes, so ignore it for now.
11805 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11806 */
11807 pf = 0;
11808 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011809 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011810
11811 return 0;
11812}
11813
11814static int intel_gen6_queue_flip(struct drm_device *dev,
11815 struct drm_crtc *crtc,
11816 struct drm_framebuffer *fb,
11817 struct drm_i915_gem_object *obj,
11818 struct drm_i915_gem_request *req,
11819 uint32_t flags)
11820{
Chris Wilson7e37f882016-08-02 22:50:21 +010011821 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011822 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11824 uint32_t pf, pipesrc;
11825 int ret;
11826
11827 ret = intel_ring_begin(req, 4);
11828 if (ret)
11829 return ret;
11830
Chris Wilsonb5321f32016-08-02 22:50:18 +010011831 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011832 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011833 intel_ring_emit(ring, fb->pitches[0] |
11834 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011835 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011836
11837 /* Contrary to the suggestions in the documentation,
11838 * "Enable Panel Fitter" does not seem to be required when page
11839 * flipping with a non-native mode, and worse causes a normal
11840 * modeset to fail.
11841 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11842 */
11843 pf = 0;
11844 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011845 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011846
11847 return 0;
11848}
11849
11850static int intel_gen7_queue_flip(struct drm_device *dev,
11851 struct drm_crtc *crtc,
11852 struct drm_framebuffer *fb,
11853 struct drm_i915_gem_object *obj,
11854 struct drm_i915_gem_request *req,
11855 uint32_t flags)
11856{
Chris Wilson7e37f882016-08-02 22:50:21 +010011857 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11859 uint32_t plane_bit = 0;
11860 int len, ret;
11861
11862 switch (intel_crtc->plane) {
11863 case PLANE_A:
11864 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11865 break;
11866 case PLANE_B:
11867 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11868 break;
11869 case PLANE_C:
11870 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11871 break;
11872 default:
11873 WARN_ONCE(1, "unknown plane in flip command\n");
11874 return -ENODEV;
11875 }
11876
11877 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011878 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011879 len += 6;
11880 /*
11881 * On Gen 8, SRM is now taking an extra dword to accommodate
11882 * 48bits addresses, and we need a NOOP for the batch size to
11883 * stay even.
11884 */
11885 if (IS_GEN8(dev))
11886 len += 2;
11887 }
11888
11889 /*
11890 * BSpec MI_DISPLAY_FLIP for IVB:
11891 * "The full packet must be contained within the same cache line."
11892 *
11893 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11894 * cacheline, if we ever start emitting more commands before
11895 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11896 * then do the cacheline alignment, and finally emit the
11897 * MI_DISPLAY_FLIP.
11898 */
11899 ret = intel_ring_cacheline_align(req);
11900 if (ret)
11901 return ret;
11902
11903 ret = intel_ring_begin(req, len);
11904 if (ret)
11905 return ret;
11906
11907 /* Unmask the flip-done completion message. Note that the bspec says that
11908 * we should do this for both the BCS and RCS, and that we must not unmask
11909 * more than one flip event at any time (or ensure that one flip message
11910 * can be sent by waiting for flip-done prior to queueing new flips).
11911 * Experimentation says that BCS works despite DERRMR masking all
11912 * flip-done completion events and that unmasking all planes at once
11913 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11914 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11915 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011916 if (req->engine->id == RCS) {
11917 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11918 intel_ring_emit_reg(ring, DERRMR);
11919 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011920 DERRMR_PIPEB_PRI_FLIP_DONE |
11921 DERRMR_PIPEC_PRI_FLIP_DONE));
11922 if (IS_GEN8(dev))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011923 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011924 MI_SRM_LRM_GLOBAL_GTT);
11925 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011926 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011927 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011928 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011929 intel_ring_emit(ring,
11930 i915_ggtt_offset(req->engine->scratch) + 256);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011931 if (IS_GEN8(dev)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011932 intel_ring_emit(ring, 0);
11933 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011934 }
11935 }
11936
Chris Wilsonb5321f32016-08-02 22:50:18 +010011937 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011938 intel_ring_emit(ring, fb->pitches[0] |
11939 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011940 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11941 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011942
11943 return 0;
11944}
11945
11946static bool use_mmio_flip(struct intel_engine_cs *engine,
11947 struct drm_i915_gem_object *obj)
11948{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011949 struct reservation_object *resv;
11950
Daniel Vetter5a21b662016-05-24 17:13:53 +020011951 /*
11952 * This is not being used for older platforms, because
11953 * non-availability of flip done interrupt forces us to use
11954 * CS flips. Older platforms derive flip done using some clever
11955 * tricks involving the flip_pending status bits and vblank irqs.
11956 * So using MMIO flips there would disrupt this mechanism.
11957 */
11958
11959 if (engine == NULL)
11960 return true;
11961
11962 if (INTEL_GEN(engine->i915) < 5)
11963 return false;
11964
11965 if (i915.use_mmio_flip < 0)
11966 return false;
11967 else if (i915.use_mmio_flip > 0)
11968 return true;
11969 else if (i915.enable_execlists)
11970 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011971
11972 resv = i915_gem_object_get_dmabuf_resv(obj);
11973 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011974 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011975
Chris Wilsond72d9082016-08-04 07:52:31 +010011976 return engine != i915_gem_active_get_engine(&obj->last_write,
11977 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011978}
11979
11980static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11981 unsigned int rotation,
11982 struct intel_flip_work *work)
11983{
11984 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011985 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011986 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11987 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011988 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011989
11990 ctl = I915_READ(PLANE_CTL(pipe, 0));
11991 ctl &= ~PLANE_CTL_TILED_MASK;
11992 switch (fb->modifier[0]) {
11993 case DRM_FORMAT_MOD_NONE:
11994 break;
11995 case I915_FORMAT_MOD_X_TILED:
11996 ctl |= PLANE_CTL_TILED_X;
11997 break;
11998 case I915_FORMAT_MOD_Y_TILED:
11999 ctl |= PLANE_CTL_TILED_Y;
12000 break;
12001 case I915_FORMAT_MOD_Yf_TILED:
12002 ctl |= PLANE_CTL_TILED_YF;
12003 break;
12004 default:
12005 MISSING_CASE(fb->modifier[0]);
12006 }
12007
12008 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012009 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12010 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12011 */
12012 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12013 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12014
12015 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12016 POSTING_READ(PLANE_SURF(pipe, 0));
12017}
12018
12019static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12020 struct intel_flip_work *work)
12021{
12022 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012023 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012024 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012025 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12026 u32 dspcntr;
12027
12028 dspcntr = I915_READ(reg);
12029
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012030 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012031 dspcntr |= DISPPLANE_TILED;
12032 else
12033 dspcntr &= ~DISPPLANE_TILED;
12034
12035 I915_WRITE(reg, dspcntr);
12036
12037 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12038 POSTING_READ(DSPSURF(intel_crtc->plane));
12039}
12040
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012041static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012042{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012043 struct intel_flip_work *work =
12044 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012045 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12046 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12047 struct intel_framebuffer *intel_fb =
12048 to_intel_framebuffer(crtc->base.primary->fb);
12049 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010012050 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012051
12052 if (work->flip_queued_req)
Chris Wilson776f3232016-08-04 07:52:40 +010012053 WARN_ON(i915_wait_request(work->flip_queued_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010012054 0, NULL, NO_WAITBOOST));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012055
12056 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010012057 resv = i915_gem_object_get_dmabuf_resv(obj);
12058 if (resv)
12059 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012060 MAX_SCHEDULE_TIMEOUT) < 0);
12061
12062 intel_pipe_update_start(crtc);
12063
12064 if (INTEL_GEN(dev_priv) >= 9)
12065 skl_do_mmio_flip(crtc, work->rotation, work);
12066 else
12067 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12068 ilk_do_mmio_flip(crtc, work);
12069
12070 intel_pipe_update_end(crtc, work);
12071}
12072
12073static int intel_default_queue_flip(struct drm_device *dev,
12074 struct drm_crtc *crtc,
12075 struct drm_framebuffer *fb,
12076 struct drm_i915_gem_object *obj,
12077 struct drm_i915_gem_request *req,
12078 uint32_t flags)
12079{
12080 return -ENODEV;
12081}
12082
12083static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12084 struct intel_crtc *intel_crtc,
12085 struct intel_flip_work *work)
12086{
12087 u32 addr, vblank;
12088
12089 if (!atomic_read(&work->pending))
12090 return false;
12091
12092 smp_rmb();
12093
12094 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12095 if (work->flip_ready_vblank == 0) {
12096 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012097 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012098 return false;
12099
12100 work->flip_ready_vblank = vblank;
12101 }
12102
12103 if (vblank - work->flip_ready_vblank < 3)
12104 return false;
12105
12106 /* Potential stall - if we see that the flip has happened,
12107 * assume a missed interrupt. */
12108 if (INTEL_GEN(dev_priv) >= 4)
12109 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12110 else
12111 addr = I915_READ(DSPADDR(intel_crtc->plane));
12112
12113 /* There is a potential issue here with a false positive after a flip
12114 * to the same address. We could address this by checking for a
12115 * non-incrementing frame counter.
12116 */
12117 return addr == work->gtt_offset;
12118}
12119
12120void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12121{
Chris Wilson91c8a322016-07-05 10:40:23 +010012122 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012123 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012125 struct intel_flip_work *work;
12126
12127 WARN_ON(!in_interrupt());
12128
12129 if (crtc == NULL)
12130 return;
12131
12132 spin_lock(&dev->event_lock);
12133 work = intel_crtc->flip_work;
12134
12135 if (work != NULL && !is_mmio_work(work) &&
12136 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
12137 WARN_ONCE(1,
12138 "Kicking stuck page flip: queued at %d, now %d\n",
12139 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
12140 page_flip_completed(intel_crtc);
12141 work = NULL;
12142 }
12143
12144 if (work != NULL && !is_mmio_work(work) &&
12145 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
12146 intel_queue_rps_boost_for_request(work->flip_queued_req);
12147 spin_unlock(&dev->event_lock);
12148}
12149
12150static int intel_crtc_page_flip(struct drm_crtc *crtc,
12151 struct drm_framebuffer *fb,
12152 struct drm_pending_vblank_event *event,
12153 uint32_t page_flip_flags)
12154{
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012155 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012156 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012157 struct drm_framebuffer *old_fb = crtc->primary->fb;
12158 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12160 struct drm_plane *primary = crtc->primary;
12161 enum pipe pipe = intel_crtc->pipe;
12162 struct intel_flip_work *work;
12163 struct intel_engine_cs *engine;
12164 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012165 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012166 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012167 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012168
Daniel Vetter5a21b662016-05-24 17:13:53 +020012169 /*
12170 * drm_mode_page_flip_ioctl() should already catch this, but double
12171 * check to be safe. In the future we may enable pageflipping from
12172 * a disabled primary plane.
12173 */
12174 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12175 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012176
Daniel Vetter5a21b662016-05-24 17:13:53 +020012177 /* Can't change pixel format via MI display flips. */
12178 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12179 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012180
Daniel Vetter5a21b662016-05-24 17:13:53 +020012181 /*
12182 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12183 * Note that pitch changes could also affect these register.
12184 */
12185 if (INTEL_INFO(dev)->gen > 3 &&
12186 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12187 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12188 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012189
Daniel Vetter5a21b662016-05-24 17:13:53 +020012190 if (i915_terminally_wedged(&dev_priv->gpu_error))
12191 goto out_hang;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012192
Daniel Vetter5a21b662016-05-24 17:13:53 +020012193 work = kzalloc(sizeof(*work), GFP_KERNEL);
12194 if (work == NULL)
12195 return -ENOMEM;
12196
12197 work->event = event;
12198 work->crtc = crtc;
12199 work->old_fb = old_fb;
12200 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012201
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012202 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012203 if (ret)
12204 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012205
Daniel Vetter5a21b662016-05-24 17:13:53 +020012206 /* We borrow the event spin lock for protecting flip_work */
12207 spin_lock_irq(&dev->event_lock);
12208 if (intel_crtc->flip_work) {
12209 /* Before declaring the flip queue wedged, check if
12210 * the hardware completed the operation behind our backs.
12211 */
12212 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12213 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12214 page_flip_completed(intel_crtc);
12215 } else {
12216 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12217 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012218
Daniel Vetter5a21b662016-05-24 17:13:53 +020012219 drm_crtc_vblank_put(crtc);
12220 kfree(work);
12221 return -EBUSY;
12222 }
12223 }
12224 intel_crtc->flip_work = work;
12225 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012226
Daniel Vetter5a21b662016-05-24 17:13:53 +020012227 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12228 flush_workqueue(dev_priv->wq);
12229
12230 /* Reference the objects for the scheduled work. */
12231 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012232
12233 crtc->primary->fb = fb;
12234 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012235
Chris Wilson25dc5562016-07-20 13:31:52 +010012236 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012237
12238 ret = i915_mutex_lock_interruptible(dev);
12239 if (ret)
12240 goto cleanup;
12241
Chris Wilson8af29b02016-09-09 14:11:47 +010012242 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12243 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012244 ret = -EIO;
12245 goto cleanup;
12246 }
12247
12248 atomic_inc(&intel_crtc->unpin_work_count);
12249
12250 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
12251 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12252
12253 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
12254 engine = &dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012255 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012256 /* vlv: DISPLAY_FLIP fails to change tiling */
12257 engine = NULL;
12258 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
12259 engine = &dev_priv->engine[BCS];
12260 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond72d9082016-08-04 07:52:31 +010012261 engine = i915_gem_active_get_engine(&obj->last_write,
12262 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012263 if (engine == NULL || engine->id != RCS)
12264 engine = &dev_priv->engine[BCS];
12265 } else {
12266 engine = &dev_priv->engine[RCS];
12267 }
12268
12269 mmio_flip = use_mmio_flip(engine, obj);
12270
Chris Wilson058d88c2016-08-15 10:49:06 +010012271 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12272 if (IS_ERR(vma)) {
12273 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012274 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012275 }
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012276
Ville Syrjälä6687c902015-09-15 13:16:41 +030012277 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012278 work->gtt_offset += intel_crtc->dspaddr_offset;
12279 work->rotation = crtc->primary->state->rotation;
12280
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012281 /*
12282 * There's the potential that the next frame will not be compatible with
12283 * FBC, so we want to call pre_update() before the actual page flip.
12284 * The problem is that pre_update() caches some information about the fb
12285 * object, so we want to do this only after the object is pinned. Let's
12286 * be on the safe side and do this immediately before scheduling the
12287 * flip.
12288 */
12289 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12290 to_intel_plane_state(primary->state));
12291
Daniel Vetter5a21b662016-05-24 17:13:53 +020012292 if (mmio_flip) {
12293 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12294
Chris Wilsond72d9082016-08-04 07:52:31 +010012295 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
12296 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012297 schedule_work(&work->mmio_work);
12298 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012299 request = i915_gem_request_alloc(engine, engine->last_context);
12300 if (IS_ERR(request)) {
12301 ret = PTR_ERR(request);
12302 goto cleanup_unpin;
12303 }
12304
Chris Wilsona2bc4692016-09-09 14:11:56 +010012305 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012306 if (ret)
12307 goto cleanup_request;
12308
Daniel Vetter5a21b662016-05-24 17:13:53 +020012309 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12310 page_flip_flags);
12311 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012312 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012313
12314 intel_mark_page_flip_active(intel_crtc, work);
12315
Chris Wilson8e637172016-08-02 22:50:26 +010012316 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012317 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020012318 }
12319
Daniel Vetter5a21b662016-05-24 17:13:53 +020012320 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12321 to_intel_plane(primary)->frontbuffer_bit);
12322 mutex_unlock(&dev->struct_mutex);
12323
Chris Wilson5748b6a2016-08-04 16:32:38 +010012324 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012325 to_intel_plane(primary)->frontbuffer_bit);
12326
12327 trace_i915_flip_request(intel_crtc->plane, obj);
12328
12329 return 0;
12330
Chris Wilson8e637172016-08-02 22:50:26 +010012331cleanup_request:
12332 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012333cleanup_unpin:
12334 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12335cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012336 atomic_dec(&intel_crtc->unpin_work_count);
12337 mutex_unlock(&dev->struct_mutex);
12338cleanup:
12339 crtc->primary->fb = old_fb;
12340 update_state_fb(crtc->primary);
12341
Chris Wilson34911fd2016-07-20 13:31:54 +010012342 i915_gem_object_put_unlocked(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012343 drm_framebuffer_unreference(work->old_fb);
12344
12345 spin_lock_irq(&dev->event_lock);
12346 intel_crtc->flip_work = NULL;
12347 spin_unlock_irq(&dev->event_lock);
12348
12349 drm_crtc_vblank_put(crtc);
12350free_work:
12351 kfree(work);
12352
12353 if (ret == -EIO) {
12354 struct drm_atomic_state *state;
12355 struct drm_plane_state *plane_state;
12356
12357out_hang:
12358 state = drm_atomic_state_alloc(dev);
12359 if (!state)
12360 return -ENOMEM;
12361 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12362
12363retry:
12364 plane_state = drm_atomic_get_plane_state(state, primary);
12365 ret = PTR_ERR_OR_ZERO(plane_state);
12366 if (!ret) {
12367 drm_atomic_set_fb_for_plane(plane_state, fb);
12368
12369 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12370 if (!ret)
12371 ret = drm_atomic_commit(state);
12372 }
12373
12374 if (ret == -EDEADLK) {
12375 drm_modeset_backoff(state->acquire_ctx);
12376 drm_atomic_state_clear(state);
12377 goto retry;
12378 }
12379
Chris Wilson08536952016-10-14 13:18:18 +010012380 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012381
12382 if (ret == 0 && event) {
12383 spin_lock_irq(&dev->event_lock);
12384 drm_crtc_send_vblank_event(crtc, event);
12385 spin_unlock_irq(&dev->event_lock);
12386 }
12387 }
12388 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012389}
12390
Daniel Vetter5a21b662016-05-24 17:13:53 +020012391
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012392/**
12393 * intel_wm_need_update - Check whether watermarks need updating
12394 * @plane: drm plane
12395 * @state: new plane state
12396 *
12397 * Check current plane state versus the new one to determine whether
12398 * watermarks need to be recalculated.
12399 *
12400 * Returns true or false.
12401 */
12402static bool intel_wm_need_update(struct drm_plane *plane,
12403 struct drm_plane_state *state)
12404{
Matt Roperd21fbe82015-09-24 15:53:12 -070012405 struct intel_plane_state *new = to_intel_plane_state(state);
12406 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12407
12408 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012409 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012410 return true;
12411
12412 if (!cur->base.fb || !new->base.fb)
12413 return false;
12414
12415 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12416 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012417 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12418 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12419 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12420 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012421 return true;
12422
12423 return false;
12424}
12425
Matt Roperd21fbe82015-09-24 15:53:12 -070012426static bool needs_scaling(struct intel_plane_state *state)
12427{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012428 int src_w = drm_rect_width(&state->base.src) >> 16;
12429 int src_h = drm_rect_height(&state->base.src) >> 16;
12430 int dst_w = drm_rect_width(&state->base.dst);
12431 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012432
12433 return (src_w != dst_w || src_h != dst_h);
12434}
12435
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012436int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12437 struct drm_plane_state *plane_state)
12438{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012439 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012440 struct drm_crtc *crtc = crtc_state->crtc;
12441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12442 struct drm_plane *plane = plane_state->plane;
12443 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012444 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012445 struct intel_plane_state *old_plane_state =
12446 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012447 bool mode_changed = needs_modeset(crtc_state);
12448 bool was_crtc_enabled = crtc->state->active;
12449 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012450 bool turn_off, turn_on, visible, was_visible;
12451 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012452 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012453
Chris Wilson84114992016-07-02 15:36:06 +010012454 if (INTEL_GEN(dev) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012455 ret = skl_update_scaler_plane(
12456 to_intel_crtc_state(crtc_state),
12457 to_intel_plane_state(plane_state));
12458 if (ret)
12459 return ret;
12460 }
12461
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012462 was_visible = old_plane_state->base.visible;
12463 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012464
12465 if (!was_crtc_enabled && WARN_ON(was_visible))
12466 was_visible = false;
12467
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012468 /*
12469 * Visibility is calculated as if the crtc was on, but
12470 * after scaler setup everything depends on it being off
12471 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012472 *
12473 * FIXME this is wrong for watermarks. Watermarks should also
12474 * be computed as if the pipe would be active. Perhaps move
12475 * per-plane wm computation to the .check_plane() hook, and
12476 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012477 */
12478 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012479 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012480
12481 if (!was_visible && !visible)
12482 return 0;
12483
Maarten Lankhorste8861672016-02-24 11:24:26 +010012484 if (fb != old_plane_state->base.fb)
12485 pipe_config->fb_changed = true;
12486
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012487 turn_off = was_visible && (!visible || mode_changed);
12488 turn_on = visible && (!was_visible || mode_changed);
12489
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012490 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012491 intel_crtc->base.base.id,
12492 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012493 plane->base.id, plane->name,
12494 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012495
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012496 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12497 plane->base.id, plane->name,
12498 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012499 turn_off, turn_on, mode_changed);
12500
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012501 if (turn_on) {
12502 pipe_config->update_wm_pre = true;
12503
12504 /* must disable cxsr around plane enable/disable */
12505 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12506 pipe_config->disable_cxsr = true;
12507 } else if (turn_off) {
12508 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012509
Ville Syrjälä852eb002015-06-24 22:00:07 +030012510 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012511 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012512 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012513 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012514 /* FIXME bollocks */
12515 pipe_config->update_wm_pre = true;
12516 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012517 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012518
Matt Ropered4a6a72016-02-23 17:20:13 -080012519 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012520 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12521 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012522 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12523
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012524 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012525 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012526
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012527 /*
12528 * WaCxSRDisabledForSpriteScaling:ivb
12529 *
12530 * cstate->update_wm was already set above, so this flag will
12531 * take effect when we commit and program watermarks.
12532 */
12533 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12534 needs_scaling(to_intel_plane_state(plane_state)) &&
12535 !needs_scaling(old_plane_state))
12536 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012537
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012538 return 0;
12539}
12540
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012541static bool encoders_cloneable(const struct intel_encoder *a,
12542 const struct intel_encoder *b)
12543{
12544 /* masks could be asymmetric, so check both ways */
12545 return a == b || (a->cloneable & (1 << b->type) &&
12546 b->cloneable & (1 << a->type));
12547}
12548
12549static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12550 struct intel_crtc *crtc,
12551 struct intel_encoder *encoder)
12552{
12553 struct intel_encoder *source_encoder;
12554 struct drm_connector *connector;
12555 struct drm_connector_state *connector_state;
12556 int i;
12557
12558 for_each_connector_in_state(state, connector, connector_state, i) {
12559 if (connector_state->crtc != &crtc->base)
12560 continue;
12561
12562 source_encoder =
12563 to_intel_encoder(connector_state->best_encoder);
12564 if (!encoders_cloneable(encoder, source_encoder))
12565 return false;
12566 }
12567
12568 return true;
12569}
12570
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012571static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12572 struct drm_crtc_state *crtc_state)
12573{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012574 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012575 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012577 struct intel_crtc_state *pipe_config =
12578 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012579 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012580 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012581 bool mode_changed = needs_modeset(crtc_state);
12582
Ville Syrjälä852eb002015-06-24 22:00:07 +030012583 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012584 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012585
Maarten Lankhorstad421372015-06-15 12:33:42 +020012586 if (mode_changed && crtc_state->enable &&
12587 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012588 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012589 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12590 pipe_config);
12591 if (ret)
12592 return ret;
12593 }
12594
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012595 if (crtc_state->color_mgmt_changed) {
12596 ret = intel_color_check(crtc, crtc_state);
12597 if (ret)
12598 return ret;
Lionel Landwerlined2eebb2016-05-25 14:30:41 +010012599
12600 /*
12601 * Changing color management on Intel hardware is
12602 * handled as part of planes update.
12603 */
12604 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012605 }
12606
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012607 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012608 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012609 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012610 if (ret) {
12611 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012612 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012613 }
12614 }
12615
12616 if (dev_priv->display.compute_intermediate_wm &&
12617 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12618 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12619 return 0;
12620
12621 /*
12622 * Calculate 'intermediate' watermarks that satisfy both the
12623 * old state and the new state. We can program these
12624 * immediately.
12625 */
12626 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12627 intel_crtc,
12628 pipe_config);
12629 if (ret) {
12630 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12631 return ret;
12632 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012633 } else if (dev_priv->display.compute_intermediate_wm) {
12634 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12635 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012636 }
12637
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012638 if (INTEL_INFO(dev)->gen >= 9) {
12639 if (mode_changed)
12640 ret = skl_update_scaler_crtc(pipe_config);
12641
12642 if (!ret)
12643 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12644 pipe_config);
12645 }
12646
12647 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012648}
12649
Jani Nikula65b38e02015-04-13 11:26:56 +030012650static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012651 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012652 .atomic_begin = intel_begin_crtc_commit,
12653 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012654 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012655};
12656
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012657static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12658{
12659 struct intel_connector *connector;
12660
12661 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012662 if (connector->base.state->crtc)
12663 drm_connector_unreference(&connector->base);
12664
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012665 if (connector->base.encoder) {
12666 connector->base.state->best_encoder =
12667 connector->base.encoder;
12668 connector->base.state->crtc =
12669 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012670
12671 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012672 } else {
12673 connector->base.state->best_encoder = NULL;
12674 connector->base.state->crtc = NULL;
12675 }
12676 }
12677}
12678
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012679static void
Robin Schroereba905b2014-05-18 02:24:50 +020012680connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012681 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012682{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012683 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012684 int bpp = pipe_config->pipe_bpp;
12685
12686 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012687 connector->base.base.id,
12688 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012689
12690 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012691 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012692 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012693 bpp, info->bpc * 3);
12694 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012695 }
12696
Mario Kleiner196f9542016-07-06 12:05:45 +020012697 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012698 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012699 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12700 bpp);
12701 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012702 }
12703}
12704
12705static int
12706compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012707 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012708{
12709 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012710 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012711 struct drm_connector *connector;
12712 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012713 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012714
Wayne Boyer666a4532015-12-09 12:29:35 -080012715 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012716 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012717 else if (INTEL_INFO(dev)->gen >= 5)
12718 bpp = 12*3;
12719 else
12720 bpp = 8*3;
12721
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012722
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012723 pipe_config->pipe_bpp = bpp;
12724
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012725 state = pipe_config->base.state;
12726
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012727 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012728 for_each_connector_in_state(state, connector, connector_state, i) {
12729 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012730 continue;
12731
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012732 connected_sink_compute_bpp(to_intel_connector(connector),
12733 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012734 }
12735
12736 return bpp;
12737}
12738
Daniel Vetter644db712013-09-19 14:53:58 +020012739static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12740{
12741 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12742 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012743 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012744 mode->crtc_hdisplay, mode->crtc_hsync_start,
12745 mode->crtc_hsync_end, mode->crtc_htotal,
12746 mode->crtc_vdisplay, mode->crtc_vsync_start,
12747 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12748}
12749
Daniel Vetterc0b03412013-05-28 12:05:54 +020012750static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012751 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012752 const char *context)
12753{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012754 struct drm_device *dev = crtc->base.dev;
12755 struct drm_plane *plane;
12756 struct intel_plane *intel_plane;
12757 struct intel_plane_state *state;
12758 struct drm_framebuffer *fb;
12759
Ville Syrjälä78108b72016-05-27 20:59:19 +030012760 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12761 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012762 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012763
Jani Nikulada205632016-03-15 21:51:10 +020012764 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012765 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12766 pipe_config->pipe_bpp, pipe_config->dither);
12767 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12768 pipe_config->has_pch_encoder,
12769 pipe_config->fdi_lanes,
12770 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12771 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12772 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012773 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012774 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012775 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012776 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12777 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12778 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012779
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012780 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012781 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012782 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012783 pipe_config->dp_m2_n2.gmch_m,
12784 pipe_config->dp_m2_n2.gmch_n,
12785 pipe_config->dp_m2_n2.link_m,
12786 pipe_config->dp_m2_n2.link_n,
12787 pipe_config->dp_m2_n2.tu);
12788
Daniel Vetter55072d12014-11-20 16:10:28 +010012789 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12790 pipe_config->has_audio,
12791 pipe_config->has_infoframe);
12792
Daniel Vetterc0b03412013-05-28 12:05:54 +020012793 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012794 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012795 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012796 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12797 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012798 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012799 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12800 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012801 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12802 crtc->num_scalers,
12803 pipe_config->scaler_state.scaler_users,
12804 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012805 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12806 pipe_config->gmch_pfit.control,
12807 pipe_config->gmch_pfit.pgm_ratios,
12808 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012809 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012810 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012811 pipe_config->pch_pfit.size,
12812 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012813 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012814 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012815
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012816 if (IS_BROXTON(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012817 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012818 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012819 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012820 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012821 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012822 pipe_config->dpll_hw_state.pll0,
12823 pipe_config->dpll_hw_state.pll1,
12824 pipe_config->dpll_hw_state.pll2,
12825 pipe_config->dpll_hw_state.pll3,
12826 pipe_config->dpll_hw_state.pll6,
12827 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012828 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012829 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012830 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012831 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012832 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012833 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012834 pipe_config->dpll_hw_state.ctrl1,
12835 pipe_config->dpll_hw_state.cfgcr1,
12836 pipe_config->dpll_hw_state.cfgcr2);
12837 } else if (HAS_DDI(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012838 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012839 pipe_config->dpll_hw_state.wrpll,
12840 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012841 } else {
12842 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12843 "fp0: 0x%x, fp1: 0x%x\n",
12844 pipe_config->dpll_hw_state.dpll,
12845 pipe_config->dpll_hw_state.dpll_md,
12846 pipe_config->dpll_hw_state.fp0,
12847 pipe_config->dpll_hw_state.fp1);
12848 }
12849
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012850 DRM_DEBUG_KMS("planes on this crtc\n");
12851 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromd3828142016-08-15 16:29:55 +010012852 char *format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012853 intel_plane = to_intel_plane(plane);
12854 if (intel_plane->pipe != crtc->pipe)
12855 continue;
12856
12857 state = to_intel_plane_state(plane->state);
12858 fb = state->base.fb;
12859 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012860 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12861 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012862 continue;
12863 }
12864
Eric Engestrom90844f02016-08-15 01:02:38 +010012865 format_name = drm_get_format_name(fb->pixel_format);
12866
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012867 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12868 plane->base.id, plane->name);
12869 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
Eric Engestrom90844f02016-08-15 01:02:38 +010012870 fb->base.id, fb->width, fb->height, format_name);
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012871 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12872 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012873 state->base.src.x1 >> 16,
12874 state->base.src.y1 >> 16,
12875 drm_rect_width(&state->base.src) >> 16,
12876 drm_rect_height(&state->base.src) >> 16,
12877 state->base.dst.x1, state->base.dst.y1,
12878 drm_rect_width(&state->base.dst),
12879 drm_rect_height(&state->base.dst));
Eric Engestrom90844f02016-08-15 01:02:38 +010012880
12881 kfree(format_name);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012882 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012883}
12884
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012885static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012886{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012887 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012888 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012889 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012890 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012891
12892 /*
12893 * Walk the connector list instead of the encoder
12894 * list to detect the problem on ddi platforms
12895 * where there's just one encoder per digital port.
12896 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012897 drm_for_each_connector(connector, dev) {
12898 struct drm_connector_state *connector_state;
12899 struct intel_encoder *encoder;
12900
12901 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12902 if (!connector_state)
12903 connector_state = connector->state;
12904
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012905 if (!connector_state->best_encoder)
12906 continue;
12907
12908 encoder = to_intel_encoder(connector_state->best_encoder);
12909
12910 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012911
12912 switch (encoder->type) {
12913 unsigned int port_mask;
12914 case INTEL_OUTPUT_UNKNOWN:
12915 if (WARN_ON(!HAS_DDI(dev)))
12916 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012917 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012918 case INTEL_OUTPUT_HDMI:
12919 case INTEL_OUTPUT_EDP:
12920 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12921
12922 /* the same port mustn't appear more than once */
12923 if (used_ports & port_mask)
12924 return false;
12925
12926 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012927 break;
12928 case INTEL_OUTPUT_DP_MST:
12929 used_mst_ports |=
12930 1 << enc_to_mst(&encoder->base)->primary->port;
12931 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012932 default:
12933 break;
12934 }
12935 }
12936
Ville Syrjälä477321e2016-07-28 17:50:40 +030012937 /* can't mix MST and SST/HDMI on the same port */
12938 if (used_ports & used_mst_ports)
12939 return false;
12940
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012941 return true;
12942}
12943
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012944static void
12945clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12946{
12947 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012948 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012949 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012950 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012951 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012952
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012953 /* FIXME: before the switch to atomic started, a new pipe_config was
12954 * kzalloc'd. Code that depends on any field being zero should be
12955 * fixed, so that the crtc_state can be safely duplicated. For now,
12956 * only fields that are know to not cause problems are preserved. */
12957
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012958 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012959 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012960 shared_dpll = crtc_state->shared_dpll;
12961 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012962 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012963
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012964 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012965
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012966 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012967 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012968 crtc_state->shared_dpll = shared_dpll;
12969 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012970 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012971}
12972
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012973static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012974intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012975 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012976{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012977 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012978 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012979 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012980 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012981 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012982 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012983 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012984
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012985 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012986
Daniel Vettere143a212013-07-04 12:01:15 +020012987 pipe_config->cpu_transcoder =
12988 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012989
Imre Deak2960bc92013-07-30 13:36:32 +030012990 /*
12991 * Sanitize sync polarity flags based on requested ones. If neither
12992 * positive or negative polarity is requested, treat this as meaning
12993 * negative polarity.
12994 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012995 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012996 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012997 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012998
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012999 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013000 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013001 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013002
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013003 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13004 pipe_config);
13005 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013006 goto fail;
13007
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013008 /*
13009 * Determine the real pipe dimensions. Note that stereo modes can
13010 * increase the actual pipe size due to the frame doubling and
13011 * insertion of additional space for blanks between the frame. This
13012 * is stored in the crtc timings. We use the requested mode to do this
13013 * computation to clearly distinguish it from the adjusted mode, which
13014 * can be changed by the connectors in the below retry loop.
13015 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013016 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013017 &pipe_config->pipe_src_w,
13018 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013019
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013020 for_each_connector_in_state(state, connector, connector_state, i) {
13021 if (connector_state->crtc != crtc)
13022 continue;
13023
13024 encoder = to_intel_encoder(connector_state->best_encoder);
13025
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013026 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13027 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13028 goto fail;
13029 }
13030
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013031 /*
13032 * Determine output_types before calling the .compute_config()
13033 * hooks so that the hooks can use this information safely.
13034 */
13035 pipe_config->output_types |= 1 << encoder->type;
13036 }
13037
Daniel Vettere29c22c2013-02-21 00:00:16 +010013038encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013039 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013040 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013041 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013042
Daniel Vetter135c81b2013-07-21 21:37:09 +020013043 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013044 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13045 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013046
Daniel Vetter7758a112012-07-08 19:40:39 +020013047 /* Pass our mode to the connectors and the CRTC to give them a chance to
13048 * adjust it according to limitations or connector properties, and also
13049 * a chance to reject the mode entirely.
13050 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013051 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013052 if (connector_state->crtc != crtc)
13053 continue;
13054
13055 encoder = to_intel_encoder(connector_state->best_encoder);
13056
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013057 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013058 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013059 goto fail;
13060 }
13061 }
13062
Daniel Vetterff9a6752013-06-01 17:16:21 +020013063 /* Set default port clock if not overwritten by the encoder. Needs to be
13064 * done afterwards in case the encoder adjusts the mode. */
13065 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013066 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013067 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013068
Daniel Vettera43f6e02013-06-07 23:10:32 +020013069 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013070 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013071 DRM_DEBUG_KMS("CRTC fixup failed\n");
13072 goto fail;
13073 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013074
13075 if (ret == RETRY) {
13076 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13077 ret = -EINVAL;
13078 goto fail;
13079 }
13080
13081 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13082 retry = false;
13083 goto encoder_retry;
13084 }
13085
Daniel Vettere8fa4272015-08-12 11:43:34 +020013086 /* Dithering seems to not pass-through bits correctly when it should, so
13087 * only enable it on 6bpc panels. */
13088 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013089 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013090 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013091
Daniel Vetter7758a112012-07-08 19:40:39 +020013092fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013093 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013094}
13095
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013096static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013097intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013098{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013099 struct drm_crtc *crtc;
13100 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013101 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013102
Ville Syrjälä76688512014-01-10 11:28:06 +020013103 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013104 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013105 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013106
13107 /* Update hwmode for vblank functions */
13108 if (crtc->state->active)
13109 crtc->hwmode = crtc->state->adjusted_mode;
13110 else
13111 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013112
13113 /*
13114 * Update legacy state to satisfy fbc code. This can
13115 * be removed when fbc uses the atomic state.
13116 */
13117 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13118 struct drm_plane_state *plane_state = crtc->primary->state;
13119
13120 crtc->primary->fb = plane_state->fb;
13121 crtc->x = plane_state->src_x >> 16;
13122 crtc->y = plane_state->src_y >> 16;
13123 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013124 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013125}
13126
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013127static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013128{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013129 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013130
13131 if (clock1 == clock2)
13132 return true;
13133
13134 if (!clock1 || !clock2)
13135 return false;
13136
13137 diff = abs(clock1 - clock2);
13138
13139 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13140 return true;
13141
13142 return false;
13143}
13144
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013145static bool
13146intel_compare_m_n(unsigned int m, unsigned int n,
13147 unsigned int m2, unsigned int n2,
13148 bool exact)
13149{
13150 if (m == m2 && n == n2)
13151 return true;
13152
13153 if (exact || !m || !n || !m2 || !n2)
13154 return false;
13155
13156 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13157
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013158 if (n > n2) {
13159 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013160 m2 <<= 1;
13161 n2 <<= 1;
13162 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013163 } else if (n < n2) {
13164 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013165 m <<= 1;
13166 n <<= 1;
13167 }
13168 }
13169
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013170 if (n != n2)
13171 return false;
13172
13173 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013174}
13175
13176static bool
13177intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13178 struct intel_link_m_n *m2_n2,
13179 bool adjust)
13180{
13181 if (m_n->tu == m2_n2->tu &&
13182 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13183 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13184 intel_compare_m_n(m_n->link_m, m_n->link_n,
13185 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13186 if (adjust)
13187 *m2_n2 = *m_n;
13188
13189 return true;
13190 }
13191
13192 return false;
13193}
13194
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013195static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013196intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013197 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013198 struct intel_crtc_state *pipe_config,
13199 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013200{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013201 bool ret = true;
13202
13203#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13204 do { \
13205 if (!adjust) \
13206 DRM_ERROR(fmt, ##__VA_ARGS__); \
13207 else \
13208 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13209 } while (0)
13210
Daniel Vetter66e985c2013-06-05 13:34:20 +020013211#define PIPE_CONF_CHECK_X(name) \
13212 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013213 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013214 "(expected 0x%08x, found 0x%08x)\n", \
13215 current_config->name, \
13216 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013217 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013218 }
13219
Daniel Vetter08a24032013-04-19 11:25:34 +020013220#define PIPE_CONF_CHECK_I(name) \
13221 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013222 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013223 "(expected %i, found %i)\n", \
13224 current_config->name, \
13225 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013226 ret = false; \
13227 }
13228
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013229#define PIPE_CONF_CHECK_P(name) \
13230 if (current_config->name != pipe_config->name) { \
13231 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13232 "(expected %p, found %p)\n", \
13233 current_config->name, \
13234 pipe_config->name); \
13235 ret = false; \
13236 }
13237
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013238#define PIPE_CONF_CHECK_M_N(name) \
13239 if (!intel_compare_link_m_n(&current_config->name, \
13240 &pipe_config->name,\
13241 adjust)) { \
13242 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13243 "(expected tu %i gmch %i/%i link %i/%i, " \
13244 "found tu %i, gmch %i/%i link %i/%i)\n", \
13245 current_config->name.tu, \
13246 current_config->name.gmch_m, \
13247 current_config->name.gmch_n, \
13248 current_config->name.link_m, \
13249 current_config->name.link_n, \
13250 pipe_config->name.tu, \
13251 pipe_config->name.gmch_m, \
13252 pipe_config->name.gmch_n, \
13253 pipe_config->name.link_m, \
13254 pipe_config->name.link_n); \
13255 ret = false; \
13256 }
13257
Daniel Vetter55c561a2016-03-30 11:34:36 +020013258/* This is required for BDW+ where there is only one set of registers for
13259 * switching between high and low RR.
13260 * This macro can be used whenever a comparison has to be made between one
13261 * hw state and multiple sw state variables.
13262 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013263#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13264 if (!intel_compare_link_m_n(&current_config->name, \
13265 &pipe_config->name, adjust) && \
13266 !intel_compare_link_m_n(&current_config->alt_name, \
13267 &pipe_config->name, adjust)) { \
13268 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13269 "(expected tu %i gmch %i/%i link %i/%i, " \
13270 "or tu %i gmch %i/%i link %i/%i, " \
13271 "found tu %i, gmch %i/%i link %i/%i)\n", \
13272 current_config->name.tu, \
13273 current_config->name.gmch_m, \
13274 current_config->name.gmch_n, \
13275 current_config->name.link_m, \
13276 current_config->name.link_n, \
13277 current_config->alt_name.tu, \
13278 current_config->alt_name.gmch_m, \
13279 current_config->alt_name.gmch_n, \
13280 current_config->alt_name.link_m, \
13281 current_config->alt_name.link_n, \
13282 pipe_config->name.tu, \
13283 pipe_config->name.gmch_m, \
13284 pipe_config->name.gmch_n, \
13285 pipe_config->name.link_m, \
13286 pipe_config->name.link_n); \
13287 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013288 }
13289
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013290#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13291 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013292 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013293 "(expected %i, found %i)\n", \
13294 current_config->name & (mask), \
13295 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013296 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013297 }
13298
Ville Syrjälä5e550652013-09-06 23:29:07 +030013299#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13300 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013301 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013302 "(expected %i, found %i)\n", \
13303 current_config->name, \
13304 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013305 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013306 }
13307
Daniel Vetterbb760062013-06-06 14:55:52 +020013308#define PIPE_CONF_QUIRK(quirk) \
13309 ((current_config->quirks | pipe_config->quirks) & (quirk))
13310
Daniel Vettereccb1402013-05-22 00:50:22 +020013311 PIPE_CONF_CHECK_I(cpu_transcoder);
13312
Daniel Vetter08a24032013-04-19 11:25:34 +020013313 PIPE_CONF_CHECK_I(has_pch_encoder);
13314 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013315 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013316
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013317 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013318 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013319
13320 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013321 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013322
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013323 if (current_config->has_drrs)
13324 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13325 } else
13326 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013327
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013328 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013329
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013330 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13331 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013336
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013337 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13338 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13339 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13340 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13341 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13342 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013343
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013344 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020013345 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013346 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080013347 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013348 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013349 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013350
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013351 PIPE_CONF_CHECK_I(has_audio);
13352
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013353 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013354 DRM_MODE_FLAG_INTERLACE);
13355
Daniel Vetterbb760062013-06-06 14:55:52 +020013356 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013357 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013358 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013359 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013360 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013361 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013362 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013363 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013364 DRM_MODE_FLAG_NVSYNC);
13365 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013366
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013367 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013368 /* pfit ratios are autocomputed by the hw on gen4+ */
13369 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013370 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013371 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013372
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013373 if (!adjust) {
13374 PIPE_CONF_CHECK_I(pipe_src_w);
13375 PIPE_CONF_CHECK_I(pipe_src_h);
13376
13377 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13378 if (current_config->pch_pfit.enabled) {
13379 PIPE_CONF_CHECK_X(pch_pfit.pos);
13380 PIPE_CONF_CHECK_X(pch_pfit.size);
13381 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013382
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013383 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13384 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013385
Jesse Barnese59150d2014-01-07 13:30:45 -080013386 /* BDW+ don't expose a synchronous way to read the state */
13387 if (IS_HASWELL(dev))
13388 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013389
Ville Syrjälä282740f2013-09-04 18:30:03 +030013390 PIPE_CONF_CHECK_I(double_wide);
13391
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013392 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013393 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013394 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013395 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13396 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013397 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013398 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013399 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13400 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13401 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013402
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013403 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13404 PIPE_CONF_CHECK_X(dsi_pll.div);
13405
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013406 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
13407 PIPE_CONF_CHECK_I(pipe_bpp);
13408
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013409 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013410 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013411
Daniel Vetter66e985c2013-06-05 13:34:20 +020013412#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013413#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013414#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013415#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013416#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013417#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013418#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013419
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013420 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013421}
13422
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013423static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13424 const struct intel_crtc_state *pipe_config)
13425{
13426 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013427 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013428 &pipe_config->fdi_m_n);
13429 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13430
13431 /*
13432 * FDI already provided one idea for the dotclock.
13433 * Yell if the encoder disagrees.
13434 */
13435 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13436 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13437 fdi_dotclock, dotclock);
13438 }
13439}
13440
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013441static void verify_wm_state(struct drm_crtc *crtc,
13442 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013443{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013444 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013445 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013446 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013447 struct skl_ddb_entry *hw_entry, *sw_entry;
13448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13449 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000013450 int plane;
13451
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013452 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013453 return;
13454
13455 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13456 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13457
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013458 /* planes */
13459 for_each_plane(dev_priv, pipe, plane) {
13460 hw_entry = &hw_ddb.plane[pipe][plane];
13461 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013462
13463 if (skl_ddb_entry_equal(hw_entry, sw_entry))
13464 continue;
13465
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013466 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
13467 "(expected (%u,%u), found (%u,%u))\n",
13468 pipe_name(pipe), plane + 1,
13469 sw_entry->start, sw_entry->end,
13470 hw_entry->start, hw_entry->end);
13471 }
13472
Lyude27082492016-08-24 07:48:10 +020013473 /*
13474 * cursor
13475 * If the cursor plane isn't active, we may not have updated it's ddb
13476 * allocation. In that case since the ddb allocation will be updated
13477 * once the plane becomes visible, we can skip this check
13478 */
13479 if (intel_crtc->cursor_addr) {
13480 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13481 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013482
Lyude27082492016-08-24 07:48:10 +020013483 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
13484 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13485 "(expected (%u,%u), found (%u,%u))\n",
13486 pipe_name(pipe),
13487 sw_entry->start, sw_entry->end,
13488 hw_entry->start, hw_entry->end);
13489 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013490 }
13491}
13492
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013493static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013494verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013495{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013496 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013497
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013498 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013499 struct drm_encoder *encoder = connector->encoder;
13500 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013501
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013502 if (state->crtc != crtc)
13503 continue;
13504
Daniel Vetter5a21b662016-05-24 17:13:53 +020013505 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013506
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013507 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013508 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013509 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013510}
13511
13512static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013513verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013514{
13515 struct intel_encoder *encoder;
13516 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013517
Damien Lespiaub2784e12014-08-05 11:29:37 +010013518 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013519 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013520 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013521
13522 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13523 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013524 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013525
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013526 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013527 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013528 continue;
13529 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013530
13531 I915_STATE_WARN(connector->base.state->crtc !=
13532 encoder->base.crtc,
13533 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013534 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013535
Rob Clarke2c719b2014-12-15 13:56:32 -050013536 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013537 "encoder's enabled state mismatch "
13538 "(expected %i, found %i)\n",
13539 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013540
13541 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013542 bool active;
13543
13544 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013545 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013546 "encoder detached but still enabled on pipe %c.\n",
13547 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013548 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013549 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013550}
13551
13552static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013553verify_crtc_state(struct drm_crtc *crtc,
13554 struct drm_crtc_state *old_crtc_state,
13555 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013556{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013557 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013558 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013559 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13561 struct intel_crtc_state *pipe_config, *sw_config;
13562 struct drm_atomic_state *old_state;
13563 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013564
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013565 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013566 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013567 pipe_config = to_intel_crtc_state(old_crtc_state);
13568 memset(pipe_config, 0, sizeof(*pipe_config));
13569 pipe_config->base.crtc = crtc;
13570 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013571
Ville Syrjälä78108b72016-05-27 20:59:19 +030013572 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013573
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013574 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013575
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013576 /* hw state is inconsistent with the pipe quirk */
13577 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13578 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13579 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013580
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013581 I915_STATE_WARN(new_crtc_state->active != active,
13582 "crtc active state doesn't match with hw state "
13583 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013584
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013585 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13586 "transitional active state does not match atomic hw state "
13587 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013588
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013589 for_each_encoder_on_crtc(dev, crtc, encoder) {
13590 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013591
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013592 active = encoder->get_hw_state(encoder, &pipe);
13593 I915_STATE_WARN(active != new_crtc_state->active,
13594 "[ENCODER:%i] active %i with crtc active %i\n",
13595 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013596
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013597 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13598 "Encoder connected to wrong pipe %c\n",
13599 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013600
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013601 if (active) {
13602 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013603 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013604 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013605 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013606
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013607 if (!new_crtc_state->active)
13608 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013609
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013610 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013611
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013612 sw_config = to_intel_crtc_state(crtc->state);
13613 if (!intel_pipe_config_compare(dev, sw_config,
13614 pipe_config, false)) {
13615 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13616 intel_dump_pipe_config(intel_crtc, pipe_config,
13617 "[hw state]");
13618 intel_dump_pipe_config(intel_crtc, sw_config,
13619 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013620 }
13621}
13622
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013623static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013624verify_single_dpll_state(struct drm_i915_private *dev_priv,
13625 struct intel_shared_dpll *pll,
13626 struct drm_crtc *crtc,
13627 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013628{
13629 struct intel_dpll_hw_state dpll_hw_state;
13630 unsigned crtc_mask;
13631 bool active;
13632
13633 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13634
13635 DRM_DEBUG_KMS("%s\n", pll->name);
13636
13637 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13638
13639 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13640 I915_STATE_WARN(!pll->on && pll->active_mask,
13641 "pll in active use but not on in sw tracking\n");
13642 I915_STATE_WARN(pll->on && !pll->active_mask,
13643 "pll is on but not used by any active crtc\n");
13644 I915_STATE_WARN(pll->on != active,
13645 "pll on state mismatch (expected %i, found %i)\n",
13646 pll->on, active);
13647 }
13648
13649 if (!crtc) {
13650 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13651 "more active pll users than references: %x vs %x\n",
13652 pll->active_mask, pll->config.crtc_mask);
13653
13654 return;
13655 }
13656
13657 crtc_mask = 1 << drm_crtc_index(crtc);
13658
13659 if (new_state->active)
13660 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13661 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13662 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13663 else
13664 I915_STATE_WARN(pll->active_mask & crtc_mask,
13665 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13666 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13667
13668 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13669 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13670 crtc_mask, pll->config.crtc_mask);
13671
13672 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13673 &dpll_hw_state,
13674 sizeof(dpll_hw_state)),
13675 "pll hw state mismatch\n");
13676}
13677
13678static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013679verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13680 struct drm_crtc_state *old_crtc_state,
13681 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013682{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013683 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013684 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13685 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13686
13687 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013688 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013689
13690 if (old_state->shared_dpll &&
13691 old_state->shared_dpll != new_state->shared_dpll) {
13692 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13693 struct intel_shared_dpll *pll = old_state->shared_dpll;
13694
13695 I915_STATE_WARN(pll->active_mask & crtc_mask,
13696 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13697 pipe_name(drm_crtc_index(crtc)));
13698 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13699 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13700 pipe_name(drm_crtc_index(crtc)));
13701 }
13702}
13703
13704static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013705intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013706 struct drm_crtc_state *old_state,
13707 struct drm_crtc_state *new_state)
13708{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013709 if (!needs_modeset(new_state) &&
13710 !to_intel_crtc_state(new_state)->update_pipe)
13711 return;
13712
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013713 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013714 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013715 verify_crtc_state(crtc, old_state, new_state);
13716 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013717}
13718
13719static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013720verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013721{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013722 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013723 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013724
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013725 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013726 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013727}
Daniel Vetter53589012013-06-05 13:34:16 +020013728
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013729static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013730intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013731{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013732 verify_encoder_state(dev);
13733 verify_connector_state(dev, NULL);
13734 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013735}
13736
Ville Syrjälä80715b22014-05-15 20:23:23 +030013737static void update_scanline_offset(struct intel_crtc *crtc)
13738{
13739 struct drm_device *dev = crtc->base.dev;
13740
13741 /*
13742 * The scanline counter increments at the leading edge of hsync.
13743 *
13744 * On most platforms it starts counting from vtotal-1 on the
13745 * first active line. That means the scanline counter value is
13746 * always one less than what we would expect. Ie. just after
13747 * start of vblank, which also occurs at start of hsync (on the
13748 * last active line), the scanline counter will read vblank_start-1.
13749 *
13750 * On gen2 the scanline counter starts counting from 1 instead
13751 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13752 * to keep the value positive), instead of adding one.
13753 *
13754 * On HSW+ the behaviour of the scanline counter depends on the output
13755 * type. For DP ports it behaves like most other platforms, but on HDMI
13756 * there's an extra 1 line difference. So we need to add two instead of
13757 * one to the value.
13758 */
13759 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013760 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013761 int vtotal;
13762
Ville Syrjälä124abe02015-09-08 13:40:45 +030013763 vtotal = adjusted_mode->crtc_vtotal;
13764 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013765 vtotal /= 2;
13766
13767 crtc->scanline_offset = vtotal - 1;
13768 } else if (HAS_DDI(dev) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013769 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013770 crtc->scanline_offset = 2;
13771 } else
13772 crtc->scanline_offset = 1;
13773}
13774
Maarten Lankhorstad421372015-06-15 12:33:42 +020013775static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013776{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013777 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013778 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013779 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013780 struct drm_crtc *crtc;
13781 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013782 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013783
13784 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013785 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013786
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013787 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013789 struct intel_shared_dpll *old_dpll =
13790 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013791
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013792 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013793 continue;
13794
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013795 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013796
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013797 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013798 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013799
Maarten Lankhorstad421372015-06-15 12:33:42 +020013800 if (!shared_dpll)
13801 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13802
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013803 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013804 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013805}
13806
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013807/*
13808 * This implements the workaround described in the "notes" section of the mode
13809 * set sequence documentation. When going from no pipes or single pipe to
13810 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13811 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13812 */
13813static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13814{
13815 struct drm_crtc_state *crtc_state;
13816 struct intel_crtc *intel_crtc;
13817 struct drm_crtc *crtc;
13818 struct intel_crtc_state *first_crtc_state = NULL;
13819 struct intel_crtc_state *other_crtc_state = NULL;
13820 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13821 int i;
13822
13823 /* look at all crtc's that are going to be enabled in during modeset */
13824 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13825 intel_crtc = to_intel_crtc(crtc);
13826
13827 if (!crtc_state->active || !needs_modeset(crtc_state))
13828 continue;
13829
13830 if (first_crtc_state) {
13831 other_crtc_state = to_intel_crtc_state(crtc_state);
13832 break;
13833 } else {
13834 first_crtc_state = to_intel_crtc_state(crtc_state);
13835 first_pipe = intel_crtc->pipe;
13836 }
13837 }
13838
13839 /* No workaround needed? */
13840 if (!first_crtc_state)
13841 return 0;
13842
13843 /* w/a possibly needed, check how many crtc's are already enabled. */
13844 for_each_intel_crtc(state->dev, intel_crtc) {
13845 struct intel_crtc_state *pipe_config;
13846
13847 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13848 if (IS_ERR(pipe_config))
13849 return PTR_ERR(pipe_config);
13850
13851 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13852
13853 if (!pipe_config->base.active ||
13854 needs_modeset(&pipe_config->base))
13855 continue;
13856
13857 /* 2 or more enabled crtcs means no need for w/a */
13858 if (enabled_pipe != INVALID_PIPE)
13859 return 0;
13860
13861 enabled_pipe = intel_crtc->pipe;
13862 }
13863
13864 if (enabled_pipe != INVALID_PIPE)
13865 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13866 else if (other_crtc_state)
13867 other_crtc_state->hsw_workaround_pipe = first_pipe;
13868
13869 return 0;
13870}
13871
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013872static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13873{
13874 struct drm_crtc *crtc;
13875 struct drm_crtc_state *crtc_state;
13876 int ret = 0;
13877
13878 /* add all active pipes to the state */
13879 for_each_crtc(state->dev, crtc) {
13880 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13881 if (IS_ERR(crtc_state))
13882 return PTR_ERR(crtc_state);
13883
13884 if (!crtc_state->active || needs_modeset(crtc_state))
13885 continue;
13886
13887 crtc_state->mode_changed = true;
13888
13889 ret = drm_atomic_add_affected_connectors(state, crtc);
13890 if (ret)
13891 break;
13892
13893 ret = drm_atomic_add_affected_planes(state, crtc);
13894 if (ret)
13895 break;
13896 }
13897
13898 return ret;
13899}
13900
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013901static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013902{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013903 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013904 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013905 struct drm_crtc *crtc;
13906 struct drm_crtc_state *crtc_state;
13907 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013908
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013909 if (!check_digital_port_conflicts(state)) {
13910 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13911 return -EINVAL;
13912 }
13913
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013914 intel_state->modeset = true;
13915 intel_state->active_crtcs = dev_priv->active_crtcs;
13916
13917 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13918 if (crtc_state->active)
13919 intel_state->active_crtcs |= 1 << i;
13920 else
13921 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013922
13923 if (crtc_state->active != crtc->state->active)
13924 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013925 }
13926
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013927 /*
13928 * See if the config requires any additional preparation, e.g.
13929 * to adjust global state with pipes off. We need to do this
13930 * here so we can get the modeset_pipe updated config for the new
13931 * mode set on this crtc. For other crtcs we need to use the
13932 * adjusted_mode bits in the crtc directly.
13933 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013934 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013935 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013936 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013937 if (!intel_state->cdclk_pll_vco)
13938 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013939
Clint Taylorc89e39f2016-05-13 23:41:21 +030013940 ret = dev_priv->display.modeset_calc_cdclk(state);
13941 if (ret < 0)
13942 return ret;
13943
13944 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013945 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013946 ret = intel_modeset_all_pipes(state);
13947
13948 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013949 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013950
13951 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13952 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013953 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013954 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013955
Maarten Lankhorstad421372015-06-15 12:33:42 +020013956 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013957
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013958 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013959 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013960
Maarten Lankhorstad421372015-06-15 12:33:42 +020013961 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013962}
13963
Matt Roperaa363132015-09-24 15:53:18 -070013964/*
13965 * Handle calculation of various watermark data at the end of the atomic check
13966 * phase. The code here should be run after the per-crtc and per-plane 'check'
13967 * handlers to ensure that all derived state has been updated.
13968 */
Matt Roper55994c22016-05-12 07:06:08 -070013969static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013970{
13971 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013972 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013973
13974 /* Is there platform-specific watermark information to calculate? */
13975 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013976 return dev_priv->display.compute_global_watermarks(state);
13977
13978 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013979}
13980
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013981/**
13982 * intel_atomic_check - validate state object
13983 * @dev: drm device
13984 * @state: state to validate
13985 */
13986static int intel_atomic_check(struct drm_device *dev,
13987 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013988{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013989 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013990 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013991 struct drm_crtc *crtc;
13992 struct drm_crtc_state *crtc_state;
13993 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013994 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013995
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013996 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013997 if (ret)
13998 return ret;
13999
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014000 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014001 struct intel_crtc_state *pipe_config =
14002 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014003
14004 /* Catch I915_MODE_FLAG_INHERITED */
14005 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14006 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014007
Daniel Vetter26495482015-07-15 14:15:52 +020014008 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014009 continue;
14010
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014011 if (!crtc_state->enable) {
14012 any_ms = true;
14013 continue;
14014 }
14015
Daniel Vetter26495482015-07-15 14:15:52 +020014016 /* FIXME: For only active_changed we shouldn't need to do any
14017 * state recomputation at all. */
14018
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014019 ret = drm_atomic_add_affected_connectors(state, crtc);
14020 if (ret)
14021 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014022
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014023 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014024 if (ret) {
14025 intel_dump_pipe_config(to_intel_crtc(crtc),
14026 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014027 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014028 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014029
Jani Nikula73831232015-11-19 10:26:30 +020014030 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014031 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014032 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014033 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014034 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014035 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014036 }
14037
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014038 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014039 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014040
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014041 ret = drm_atomic_add_affected_planes(state, crtc);
14042 if (ret)
14043 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014044
Daniel Vetter26495482015-07-15 14:15:52 +020014045 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14046 needs_modeset(crtc_state) ?
14047 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014048 }
14049
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014050 if (any_ms) {
14051 ret = intel_modeset_checks(state);
14052
14053 if (ret)
14054 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014055 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014056 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014057
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014058 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014059 if (ret)
14060 return ret;
14061
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014062 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014063 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014064}
14065
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014066static int intel_atomic_prepare_commit(struct drm_device *dev,
14067 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020014068 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014069{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014070 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014071 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014072 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014073 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014074 struct drm_crtc *crtc;
14075 int i, ret;
14076
Daniel Vetter5a21b662016-05-24 17:13:53 +020014077 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14078 if (state->legacy_cursor_update)
14079 continue;
14080
14081 ret = intel_crtc_wait_for_pending_flips(crtc);
14082 if (ret)
14083 return ret;
14084
14085 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14086 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014087 }
14088
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014089 ret = mutex_lock_interruptible(&dev->struct_mutex);
14090 if (ret)
14091 return ret;
14092
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014093 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014094 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014095
Dave Airlie21daaee2016-05-05 09:56:30 +100014096 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014097 for_each_plane_in_state(state, plane, plane_state, i) {
14098 struct intel_plane_state *intel_plane_state =
14099 to_intel_plane_state(plane_state);
14100
14101 if (!intel_plane_state->wait_req)
14102 continue;
14103
Chris Wilson776f3232016-08-04 07:52:40 +010014104 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014105 I915_WAIT_INTERRUPTIBLE,
14106 NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014107 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014108 /* Any hang should be swallowed by the wait */
14109 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014110 mutex_lock(&dev->struct_mutex);
14111 drm_atomic_helper_cleanup_planes(dev, state);
14112 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014113 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010014114 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014115 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014116 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014117
14118 return ret;
14119}
14120
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014121u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14122{
14123 struct drm_device *dev = crtc->base.dev;
14124
14125 if (!dev->max_vblank_count)
14126 return drm_accurate_vblank_count(&crtc->base);
14127
14128 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14129}
14130
Daniel Vetter5a21b662016-05-24 17:13:53 +020014131static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14132 struct drm_i915_private *dev_priv,
14133 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014134{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014135 unsigned last_vblank_count[I915_MAX_PIPES];
14136 enum pipe pipe;
14137 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014138
Daniel Vetter5a21b662016-05-24 17:13:53 +020014139 if (!crtc_mask)
14140 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014141
Daniel Vetter5a21b662016-05-24 17:13:53 +020014142 for_each_pipe(dev_priv, pipe) {
14143 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010014144
Daniel Vetter5a21b662016-05-24 17:13:53 +020014145 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014146 continue;
14147
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014148 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014149 if (WARN_ON(ret != 0)) {
14150 crtc_mask &= ~(1 << pipe);
14151 continue;
14152 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014153
Daniel Vetter5a21b662016-05-24 17:13:53 +020014154 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
14155 }
14156
14157 for_each_pipe(dev_priv, pipe) {
14158 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14159 long lret;
14160
14161 if (!((1 << pipe) & crtc_mask))
14162 continue;
14163
14164 lret = wait_event_timeout(dev->vblank[pipe].queue,
14165 last_vblank_count[pipe] !=
14166 drm_crtc_vblank_count(crtc),
14167 msecs_to_jiffies(50));
14168
14169 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14170
14171 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014172 }
14173}
14174
Daniel Vetter5a21b662016-05-24 17:13:53 +020014175static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014176{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014177 /* fb updated, need to unpin old fb */
14178 if (crtc_state->fb_changed)
14179 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014180
Daniel Vetter5a21b662016-05-24 17:13:53 +020014181 /* wm changes, need vblank before final wm's */
14182 if (crtc_state->update_wm_post)
14183 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014184
Daniel Vetter5a21b662016-05-24 17:13:53 +020014185 /*
14186 * cxsr is re-enabled after vblank.
14187 * This is already handled by crtc_state->update_wm_post,
14188 * but added for clarity.
14189 */
14190 if (crtc_state->disable_cxsr)
14191 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014192
Daniel Vetter5a21b662016-05-24 17:13:53 +020014193 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014194}
14195
Lyude896e5bb2016-08-24 07:48:09 +020014196static void intel_update_crtc(struct drm_crtc *crtc,
14197 struct drm_atomic_state *state,
14198 struct drm_crtc_state *old_crtc_state,
14199 unsigned int *crtc_vblank_mask)
14200{
14201 struct drm_device *dev = crtc->dev;
14202 struct drm_i915_private *dev_priv = to_i915(dev);
14203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14204 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14205 bool modeset = needs_modeset(crtc->state);
14206
14207 if (modeset) {
14208 update_scanline_offset(intel_crtc);
14209 dev_priv->display.crtc_enable(pipe_config, state);
14210 } else {
14211 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14212 }
14213
14214 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14215 intel_fbc_enable(
14216 intel_crtc, pipe_config,
14217 to_intel_plane_state(crtc->primary->state));
14218 }
14219
14220 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14221
14222 if (needs_vblank_wait(pipe_config))
14223 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14224}
14225
14226static void intel_update_crtcs(struct drm_atomic_state *state,
14227 unsigned int *crtc_vblank_mask)
14228{
14229 struct drm_crtc *crtc;
14230 struct drm_crtc_state *old_crtc_state;
14231 int i;
14232
14233 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14234 if (!crtc->state->active)
14235 continue;
14236
14237 intel_update_crtc(crtc, state, old_crtc_state,
14238 crtc_vblank_mask);
14239 }
14240}
14241
Lyude27082492016-08-24 07:48:10 +020014242static void skl_update_crtcs(struct drm_atomic_state *state,
14243 unsigned int *crtc_vblank_mask)
14244{
14245 struct drm_device *dev = state->dev;
14246 struct drm_i915_private *dev_priv = to_i915(dev);
14247 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14248 struct drm_crtc *crtc;
14249 struct drm_crtc_state *old_crtc_state;
14250 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
14251 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
14252 unsigned int updated = 0;
14253 bool progress;
14254 enum pipe pipe;
14255
14256 /*
14257 * Whenever the number of active pipes changes, we need to make sure we
14258 * update the pipes in the right order so that their ddb allocations
14259 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14260 * cause pipe underruns and other bad stuff.
14261 */
14262 do {
14263 int i;
14264 progress = false;
14265
14266 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14267 bool vbl_wait = false;
14268 unsigned int cmask = drm_crtc_mask(crtc);
14269 pipe = to_intel_crtc(crtc)->pipe;
14270
14271 if (updated & cmask || !crtc->state->active)
14272 continue;
14273 if (skl_ddb_allocation_overlaps(state, cur_ddb, new_ddb,
14274 pipe))
14275 continue;
14276
14277 updated |= cmask;
14278
14279 /*
14280 * If this is an already active pipe, it's DDB changed,
14281 * and this isn't the last pipe that needs updating
14282 * then we need to wait for a vblank to pass for the
14283 * new ddb allocation to take effect.
14284 */
14285 if (!skl_ddb_allocation_equals(cur_ddb, new_ddb, pipe) &&
14286 !crtc->state->active_changed &&
14287 intel_state->wm_results.dirty_pipes != updated)
14288 vbl_wait = true;
14289
14290 intel_update_crtc(crtc, state, old_crtc_state,
14291 crtc_vblank_mask);
14292
14293 if (vbl_wait)
14294 intel_wait_for_vblank(dev, pipe);
14295
14296 progress = true;
14297 }
14298 } while (progress);
14299}
14300
Daniel Vetter94f05022016-06-14 18:01:00 +020014301static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014302{
Daniel Vetter94f05022016-06-14 18:01:00 +020014303 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014304 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014305 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014306 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014307 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014308 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020014309 struct drm_plane *plane;
14310 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014311 bool hw_check = intel_state->modeset;
14312 unsigned long put_domains[I915_MAX_PIPES] = {};
14313 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020014314 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020014315
Daniel Vetter94f05022016-06-14 18:01:00 +020014316 for_each_plane_in_state(state, plane, plane_state, i) {
14317 struct intel_plane_state *intel_plane_state =
14318 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020014319
Daniel Vetter94f05022016-06-14 18:01:00 +020014320 if (!intel_plane_state->wait_req)
14321 continue;
14322
Chris Wilson776f3232016-08-04 07:52:40 +010014323 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014324 0, NULL, NULL);
Daniel Vetter94f05022016-06-14 18:01:00 +020014325 /* EIO should be eaten, and we can't get interrupted in the
14326 * worker, and blocking commits have waited already. */
14327 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014328 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030014329
Daniel Vetterea0000f2016-06-13 16:13:46 +020014330 drm_atomic_helper_wait_for_dependencies(state);
14331
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014332 if (intel_state->modeset) {
14333 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14334 sizeof(intel_state->min_pixclk));
14335 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014336 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014337
14338 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014339 }
14340
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014341 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14343
Daniel Vetter5a21b662016-05-24 17:13:53 +020014344 if (needs_modeset(crtc->state) ||
14345 to_intel_crtc_state(crtc->state)->update_pipe) {
14346 hw_check = true;
14347
14348 put_domains[to_intel_crtc(crtc)->pipe] =
14349 modeset_get_crtc_power_domains(crtc,
14350 to_intel_crtc_state(crtc->state));
14351 }
14352
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014353 if (!needs_modeset(crtc->state))
14354 continue;
14355
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014356 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014357
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014358 if (old_crtc_state->active) {
14359 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014360 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014361 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014362 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014363 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014364
14365 /*
14366 * Underruns don't always raise
14367 * interrupts, so check manually.
14368 */
14369 intel_check_cpu_fifo_underruns(dev_priv);
14370 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014371
14372 if (!crtc->state->active)
14373 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014374 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014375 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014376
Daniel Vetterea9d7582012-07-10 10:42:52 +020014377 /* Only after disabling all output pipelines that will be changed can we
14378 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014379 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014380
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014381 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014382 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014383
14384 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014385 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014386 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014387 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014388
Lyude656d1b82016-08-17 15:55:54 -040014389 /*
14390 * SKL workaround: bspec recommends we disable the SAGV when we
14391 * have more then one pipe enabled
14392 */
Paulo Zanoni6e7fdb82016-09-22 18:00:28 -030014393 if (!intel_can_enable_sagv(state))
Paulo Zanoni674f8232016-09-22 18:00:27 -030014394 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014395
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020014396 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014397 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014398
Lyude896e5bb2016-08-24 07:48:09 +020014399 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014400 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014401 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014402
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014403 /* Complete events for now disable pipes here. */
14404 if (modeset && !crtc->state->active && crtc->state->event) {
14405 spin_lock_irq(&dev->event_lock);
14406 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14407 spin_unlock_irq(&dev->event_lock);
14408
14409 crtc->state->event = NULL;
14410 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014411 }
14412
Lyude896e5bb2016-08-24 07:48:09 +020014413 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14414 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14415
Daniel Vetter94f05022016-06-14 18:01:00 +020014416 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14417 * already, but still need the state for the delayed optimization. To
14418 * fix this:
14419 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14420 * - schedule that vblank worker _before_ calling hw_done
14421 * - at the start of commit_tail, cancel it _synchrously
14422 * - switch over to the vblank wait helper in the core after that since
14423 * we don't need out special handling any more.
14424 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014425 if (!state->legacy_cursor_update)
14426 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14427
14428 /*
14429 * Now that the vblank has passed, we can go ahead and program the
14430 * optimal watermarks on platforms that need two-step watermark
14431 * programming.
14432 *
14433 * TODO: Move this (and other cleanup) to an async worker eventually.
14434 */
14435 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14436 intel_cstate = to_intel_crtc_state(crtc->state);
14437
14438 if (dev_priv->display.optimize_watermarks)
14439 dev_priv->display.optimize_watermarks(intel_cstate);
14440 }
14441
14442 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14443 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14444
14445 if (put_domains[i])
14446 modeset_put_power_domains(dev_priv, put_domains[i]);
14447
14448 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14449 }
14450
Paulo Zanoni6e7fdb82016-09-22 18:00:28 -030014451 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni674f8232016-09-22 18:00:27 -030014452 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014453
Daniel Vetter94f05022016-06-14 18:01:00 +020014454 drm_atomic_helper_commit_hw_done(state);
14455
Daniel Vetter5a21b662016-05-24 17:13:53 +020014456 if (intel_state->modeset)
14457 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14458
14459 mutex_lock(&dev->struct_mutex);
14460 drm_atomic_helper_cleanup_planes(dev, state);
14461 mutex_unlock(&dev->struct_mutex);
14462
Daniel Vetterea0000f2016-06-13 16:13:46 +020014463 drm_atomic_helper_commit_cleanup_done(state);
14464
Chris Wilson08536952016-10-14 13:18:18 +010014465 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014466
Mika Kuoppala75714942015-12-16 09:26:48 +020014467 /* As one of the primary mmio accessors, KMS has a high likelihood
14468 * of triggering bugs in unclaimed access. After we finish
14469 * modesetting, see if an error has been flagged, and if so
14470 * enable debugging for the next modeset - and hope we catch
14471 * the culprit.
14472 *
14473 * XXX note that we assume display power is on at this point.
14474 * This might hold true now but we need to add pm helper to check
14475 * unclaimed only when the hardware is on, as atomic commits
14476 * can happen also when the device is completely off.
14477 */
14478 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014479}
14480
14481static void intel_atomic_commit_work(struct work_struct *work)
14482{
14483 struct drm_atomic_state *state = container_of(work,
14484 struct drm_atomic_state,
14485 commit_work);
14486 intel_atomic_commit_tail(state);
14487}
14488
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014489static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14490{
14491 struct drm_plane_state *old_plane_state;
14492 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014493 int i;
14494
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014495 for_each_plane_in_state(state, plane, old_plane_state, i)
14496 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14497 intel_fb_obj(plane->state->fb),
14498 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014499}
14500
Daniel Vetter94f05022016-06-14 18:01:00 +020014501/**
14502 * intel_atomic_commit - commit validated state object
14503 * @dev: DRM device
14504 * @state: the top-level driver state object
14505 * @nonblock: nonblocking commit
14506 *
14507 * This function commits a top-level state object that has been validated
14508 * with drm_atomic_helper_check().
14509 *
14510 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14511 * nonblocking commits are only safe for pure plane updates. Everything else
14512 * should work though.
14513 *
14514 * RETURNS
14515 * Zero for success or -errno.
14516 */
14517static int intel_atomic_commit(struct drm_device *dev,
14518 struct drm_atomic_state *state,
14519 bool nonblock)
14520{
14521 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014522 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014523 int ret = 0;
14524
14525 if (intel_state->modeset && nonblock) {
14526 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14527 return -EINVAL;
14528 }
14529
14530 ret = drm_atomic_helper_setup_commit(state, nonblock);
14531 if (ret)
14532 return ret;
14533
14534 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14535
14536 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14537 if (ret) {
14538 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14539 return ret;
14540 }
14541
14542 drm_atomic_helper_swap_state(state, true);
14543 dev_priv->wm.distrust_bios_wm = false;
14544 dev_priv->wm.skl_results = intel_state->wm_results;
14545 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014546 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014547
Chris Wilson08536952016-10-14 13:18:18 +010014548 drm_atomic_state_get(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014549 if (nonblock)
14550 queue_work(system_unbound_wq, &state->commit_work);
14551 else
14552 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020014553
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014554 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014555}
14556
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014557void intel_crtc_restore_mode(struct drm_crtc *crtc)
14558{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014559 struct drm_device *dev = crtc->dev;
14560 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014561 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014562 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014563
14564 state = drm_atomic_state_alloc(dev);
14565 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014566 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14567 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014568 return;
14569 }
14570
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014571 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014572
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014573retry:
14574 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14575 ret = PTR_ERR_OR_ZERO(crtc_state);
14576 if (!ret) {
14577 if (!crtc_state->active)
14578 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014579
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014580 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014581 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014582 }
14583
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014584 if (ret == -EDEADLK) {
14585 drm_atomic_state_clear(state);
14586 drm_modeset_backoff(state->acquire_ctx);
14587 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014588 }
14589
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014590out:
Chris Wilson08536952016-10-14 13:18:18 +010014591 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014592}
14593
Bob Paauwefa959862016-07-15 14:59:02 +010014594/*
14595 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14596 * drm_atomic_helper_legacy_gamma_set() directly.
14597 */
14598static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14599 u16 *red, u16 *green, u16 *blue,
14600 uint32_t size)
14601{
14602 struct drm_device *dev = crtc->dev;
14603 struct drm_mode_config *config = &dev->mode_config;
14604 struct drm_crtc_state *state;
14605 int ret;
14606
14607 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14608 if (ret)
14609 return ret;
14610
14611 /*
14612 * Make sure we update the legacy properties so this works when
14613 * atomic is not enabled.
14614 */
14615
14616 state = crtc->state;
14617
14618 drm_object_property_set_value(&crtc->base,
14619 config->degamma_lut_property,
14620 (state->degamma_lut) ?
14621 state->degamma_lut->base.id : 0);
14622
14623 drm_object_property_set_value(&crtc->base,
14624 config->ctm_property,
14625 (state->ctm) ?
14626 state->ctm->base.id : 0);
14627
14628 drm_object_property_set_value(&crtc->base,
14629 config->gamma_lut_property,
14630 (state->gamma_lut) ?
14631 state->gamma_lut->base.id : 0);
14632
14633 return 0;
14634}
14635
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014636static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwefa959862016-07-15 14:59:02 +010014637 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014638 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014639 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014640 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014641 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014642 .atomic_duplicate_state = intel_crtc_duplicate_state,
14643 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014644};
14645
Matt Roper6beb8c232014-12-01 15:40:14 -080014646/**
14647 * intel_prepare_plane_fb - Prepare fb for usage on plane
14648 * @plane: drm plane to prepare for
14649 * @fb: framebuffer to prepare for presentation
14650 *
14651 * Prepares a framebuffer for usage on a display plane. Generally this
14652 * involves pinning the underlying object and updating the frontbuffer tracking
14653 * bits. Some older platforms need special physical address handling for
14654 * cursor planes.
14655 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014656 * Must be called with struct_mutex held.
14657 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014658 * Returns 0 on success, negative error code on failure.
14659 */
14660int
14661intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014662 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014663{
14664 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014665 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014666 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014667 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014668 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014669 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014670
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014671 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014672 return 0;
14673
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014674 if (old_obj) {
14675 struct drm_crtc_state *crtc_state =
14676 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14677
14678 /* Big Hammer, we also need to ensure that any pending
14679 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14680 * current scanout is retired before unpinning the old
14681 * framebuffer. Note that we rely on userspace rendering
14682 * into the buffer attached to the pipe they are waiting
14683 * on. If not, userspace generates a GPU hang with IPEHR
14684 * point to the MI_WAIT_FOR_EVENT.
14685 *
14686 * This should only fail upon a hung GPU, in which case we
14687 * can safely continue.
14688 */
14689 if (needs_modeset(crtc_state))
14690 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014691 if (ret) {
14692 /* GPU hangs should have been swallowed by the wait */
14693 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014694 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014695 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014696 }
14697
Chris Wilsonc37efb92016-06-17 08:28:47 +010014698 if (!obj)
14699 return 0;
14700
Daniel Vetter5a21b662016-05-24 17:13:53 +020014701 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014702 resv = i915_gem_object_get_dmabuf_resv(obj);
14703 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014704 long lret;
14705
Chris Wilsonc37efb92016-06-17 08:28:47 +010014706 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014707 MAX_SCHEDULE_TIMEOUT);
14708 if (lret == -ERESTARTSYS)
14709 return lret;
14710
14711 WARN(lret < 0, "waiting returns %li\n", lret);
14712 }
14713
Chris Wilsonc37efb92016-06-17 08:28:47 +010014714 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014715 INTEL_INFO(dev)->cursor_needs_physical) {
14716 int align = IS_I830(dev) ? 16 * 1024 : 256;
14717 ret = i915_gem_object_attach_phys(obj, align);
14718 if (ret)
14719 DRM_DEBUG_KMS("failed to attach phys object\n");
14720 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014721 struct i915_vma *vma;
14722
14723 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
14724 if (IS_ERR(vma))
14725 ret = PTR_ERR(vma);
Matt Roper6beb8c232014-12-01 15:40:14 -080014726 }
14727
Chris Wilsonc37efb92016-06-17 08:28:47 +010014728 if (ret == 0) {
Chris Wilson27c01aa2016-08-04 07:52:30 +010014729 to_intel_plane_state(new_state)->wait_req =
Chris Wilsond72d9082016-08-04 07:52:31 +010014730 i915_gem_active_get(&obj->last_write,
14731 &obj->base.dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014732 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014733
Matt Roper6beb8c232014-12-01 15:40:14 -080014734 return ret;
14735}
14736
Matt Roper38f3ce32014-12-02 07:45:25 -080014737/**
14738 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14739 * @plane: drm plane to clean up for
14740 * @fb: old framebuffer that was on plane
14741 *
14742 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014743 *
14744 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014745 */
14746void
14747intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014748 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014749{
14750 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014751 struct intel_plane_state *old_intel_state;
Keith Packard84978252016-07-31 00:54:51 -070014752 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014753 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14754 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014755
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014756 old_intel_state = to_intel_plane_state(old_state);
14757
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014758 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014759 return;
14760
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014761 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14762 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014763 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014764
Keith Packard84978252016-07-31 00:54:51 -070014765 i915_gem_request_assign(&intel_state->wait_req, NULL);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014766 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014767}
14768
Chandra Konduru6156a452015-04-27 13:48:39 -070014769int
14770skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14771{
14772 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014773 int crtc_clock, cdclk;
14774
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014775 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014776 return DRM_PLANE_HELPER_NO_SCALING;
14777
Chandra Konduru6156a452015-04-27 13:48:39 -070014778 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014779 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014780
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014781 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014782 return DRM_PLANE_HELPER_NO_SCALING;
14783
14784 /*
14785 * skl max scale is lower of:
14786 * close to 3 but not 3, -1 is for that purpose
14787 * or
14788 * cdclk/crtc_clock
14789 */
14790 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14791
14792 return max_scale;
14793}
14794
Matt Roper465c1202014-05-29 08:06:54 -070014795static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014796intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014797 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014798 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014799{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014800 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014801 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014802 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014803 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14804 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014805 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014806
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014807 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014808 /* use scaler when colorkey is not required */
14809 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14810 min_scale = 1;
14811 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14812 }
Sonika Jindald8106362015-04-10 14:37:28 +053014813 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014814 }
Sonika Jindald8106362015-04-10 14:37:28 +053014815
Daniel Vettercc926382016-08-15 10:41:47 +020014816 ret = drm_plane_helper_check_state(&state->base,
14817 &state->clip,
14818 min_scale, max_scale,
14819 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014820 if (ret)
14821 return ret;
14822
Daniel Vettercc926382016-08-15 10:41:47 +020014823 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014824 return 0;
14825
14826 if (INTEL_GEN(dev_priv) >= 9) {
14827 ret = skl_check_plane_surface(state);
14828 if (ret)
14829 return ret;
14830 }
14831
14832 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014833}
14834
Daniel Vetter5a21b662016-05-24 17:13:53 +020014835static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14836 struct drm_crtc_state *old_crtc_state)
14837{
14838 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014839 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14841 struct intel_crtc_state *old_intel_state =
14842 to_intel_crtc_state(old_crtc_state);
14843 bool modeset = needs_modeset(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040014844 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014845
14846 /* Perform vblank evasion around commit operation */
14847 intel_pipe_update_start(intel_crtc);
14848
14849 if (modeset)
14850 return;
14851
14852 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14853 intel_color_set_csc(crtc->state);
14854 intel_color_load_luts(crtc->state);
14855 }
14856
14857 if (to_intel_crtc_state(crtc->state)->update_pipe)
14858 intel_update_pipe_config(intel_crtc, old_intel_state);
Lyude62e0fb82016-08-22 12:50:08 -040014859 else if (INTEL_GEN(dev_priv) >= 9) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014860 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014861
14862 I915_WRITE(PIPE_WM_LINETIME(pipe),
14863 dev_priv->wm.skl_hw.wm_linetime[pipe]);
14864 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014865}
14866
14867static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14868 struct drm_crtc_state *old_crtc_state)
14869{
14870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14871
14872 intel_pipe_update_end(intel_crtc, NULL);
14873}
14874
Matt Ropercf4c7c12014-12-04 10:27:42 -080014875/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014876 * intel_plane_destroy - destroy a plane
14877 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014878 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014879 * Common destruction function for all types of planes (primary, cursor,
14880 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014881 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014882void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014883{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014884 if (!plane)
14885 return;
14886
Matt Roper465c1202014-05-29 08:06:54 -070014887 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014888 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014889}
14890
Matt Roper65a3fea2015-01-21 16:35:42 -080014891const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014892 .update_plane = drm_atomic_helper_update_plane,
14893 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014894 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014895 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014896 .atomic_get_property = intel_plane_atomic_get_property,
14897 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014898 .atomic_duplicate_state = intel_plane_duplicate_state,
14899 .atomic_destroy_state = intel_plane_destroy_state,
14900
Matt Roper465c1202014-05-29 08:06:54 -070014901};
14902
14903static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14904 int pipe)
14905{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014906 struct intel_plane *primary = NULL;
14907 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014908 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014909 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020014910 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014911 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014912
14913 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014914 if (!primary)
14915 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014916
Matt Roper8e7d6882015-01-21 16:35:41 -080014917 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014918 if (!state)
14919 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014920 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014921
Matt Roper465c1202014-05-29 08:06:54 -070014922 primary->can_scale = false;
14923 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014924 if (INTEL_INFO(dev)->gen >= 9) {
14925 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014926 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014927 }
Matt Roper465c1202014-05-29 08:06:54 -070014928 primary->pipe = pipe;
14929 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014930 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014931 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014932 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14933 primary->plane = !pipe;
14934
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014935 if (INTEL_INFO(dev)->gen >= 9) {
14936 intel_primary_formats = skl_primary_formats;
14937 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014938
14939 primary->update_plane = skylake_update_primary_plane;
14940 primary->disable_plane = skylake_disable_primary_plane;
14941 } else if (HAS_PCH_SPLIT(dev)) {
14942 intel_primary_formats = i965_primary_formats;
14943 num_formats = ARRAY_SIZE(i965_primary_formats);
14944
14945 primary->update_plane = ironlake_update_primary_plane;
14946 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014947 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014948 intel_primary_formats = i965_primary_formats;
14949 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014950
14951 primary->update_plane = i9xx_update_primary_plane;
14952 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014953 } else {
14954 intel_primary_formats = i8xx_primary_formats;
14955 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014956
14957 primary->update_plane = i9xx_update_primary_plane;
14958 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014959 }
14960
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014961 if (INTEL_INFO(dev)->gen >= 9)
14962 ret = drm_universal_plane_init(dev, &primary->base, 0,
14963 &intel_plane_funcs,
14964 intel_primary_formats, num_formats,
14965 DRM_PLANE_TYPE_PRIMARY,
14966 "plane 1%c", pipe_name(pipe));
14967 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14968 ret = drm_universal_plane_init(dev, &primary->base, 0,
14969 &intel_plane_funcs,
14970 intel_primary_formats, num_formats,
14971 DRM_PLANE_TYPE_PRIMARY,
14972 "primary %c", pipe_name(pipe));
14973 else
14974 ret = drm_universal_plane_init(dev, &primary->base, 0,
14975 &intel_plane_funcs,
14976 intel_primary_formats, num_formats,
14977 DRM_PLANE_TYPE_PRIMARY,
14978 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014979 if (ret)
14980 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014981
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014982 if (INTEL_GEN(dev) >= 9) {
14983 supported_rotations =
14984 DRM_ROTATE_0 | DRM_ROTATE_90 |
14985 DRM_ROTATE_180 | DRM_ROTATE_270;
14986 } else if (INTEL_GEN(dev) >= 4) {
14987 supported_rotations =
14988 DRM_ROTATE_0 | DRM_ROTATE_180;
14989 } else {
14990 supported_rotations = DRM_ROTATE_0;
14991 }
14992
14993 if (INTEL_GEN(dev) >= 4)
14994 drm_plane_create_rotation_property(&primary->base,
14995 DRM_ROTATE_0,
14996 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053014997
Matt Roperea2c67b2014-12-23 10:41:52 -080014998 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14999
Matt Roper465c1202014-05-29 08:06:54 -070015000 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015001
15002fail:
15003 kfree(state);
15004 kfree(primary);
15005
15006 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015007}
15008
Matt Roper3d7d6512014-06-10 08:28:13 -070015009static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015010intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015011 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015012 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015013{
Matt Roper2b875c22014-12-01 15:40:13 -080015014 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015015 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015016 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015017 unsigned stride;
15018 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015019
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015020 ret = drm_plane_helper_check_state(&state->base,
15021 &state->clip,
15022 DRM_PLANE_HELPER_NO_SCALING,
15023 DRM_PLANE_HELPER_NO_SCALING,
15024 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015025 if (ret)
15026 return ret;
15027
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015028 /* if we want to turn off the cursor ignore width and height */
15029 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015030 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015031
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015032 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015033 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015034 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15035 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015036 return -EINVAL;
15037 }
15038
Matt Roperea2c67b2014-12-23 10:41:52 -080015039 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15040 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015041 DRM_DEBUG_KMS("buffer is too small\n");
15042 return -ENOMEM;
15043 }
15044
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015045 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015046 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015047 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015048 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015049
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015050 /*
15051 * There's something wrong with the cursor on CHV pipe C.
15052 * If it straddles the left edge of the screen then
15053 * moving it away from the edge or disabling it often
15054 * results in a pipe underrun, and often that can lead to
15055 * dead pipe (constant underrun reported, and it scans
15056 * out just a solid color). To recover from that, the
15057 * display power well must be turned off and on again.
15058 * Refuse the put the cursor into that compromised position.
15059 */
15060 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015061 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015062 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15063 return -EINVAL;
15064 }
15065
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015066 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015067}
15068
Matt Roperf4a2cf22014-12-01 15:40:12 -080015069static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015070intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015071 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015072{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15074
15075 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015076 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015077}
15078
15079static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015080intel_update_cursor_plane(struct drm_plane *plane,
15081 const struct intel_crtc_state *crtc_state,
15082 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015083{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015084 struct drm_crtc *crtc = crtc_state->base.crtc;
15085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080015086 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080015087 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015088 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015089
Matt Roperf4a2cf22014-12-01 15:40:12 -080015090 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015091 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080015092 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015093 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015094 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015095 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015096
Gustavo Padovana912f122014-12-01 15:40:10 -080015097 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015098 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015099}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015100
Matt Roper3d7d6512014-06-10 08:28:13 -070015101static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
15102 int pipe)
15103{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015104 struct intel_plane *cursor = NULL;
15105 struct intel_plane_state *state = NULL;
15106 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015107
15108 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015109 if (!cursor)
15110 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070015111
Matt Roper8e7d6882015-01-21 16:35:41 -080015112 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015113 if (!state)
15114 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015115 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015116
Matt Roper3d7d6512014-06-10 08:28:13 -070015117 cursor->can_scale = false;
15118 cursor->max_downscale = 1;
15119 cursor->pipe = pipe;
15120 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015121 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015122 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015123 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015124 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015125
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015126 ret = drm_universal_plane_init(dev, &cursor->base, 0,
15127 &intel_plane_funcs,
15128 intel_cursor_formats,
15129 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015130 DRM_PLANE_TYPE_CURSOR,
15131 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015132 if (ret)
15133 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015134
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015135 if (INTEL_GEN(dev) >= 4)
15136 drm_plane_create_rotation_property(&cursor->base,
15137 DRM_ROTATE_0,
15138 DRM_ROTATE_0 |
15139 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015140
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015141 if (INTEL_INFO(dev)->gen >=9)
15142 state->scaler_id = -1;
15143
Matt Roperea2c67b2014-12-23 10:41:52 -080015144 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15145
Matt Roper3d7d6512014-06-10 08:28:13 -070015146 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015147
15148fail:
15149 kfree(state);
15150 kfree(cursor);
15151
15152 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015153}
15154
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015155static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
15156 struct intel_crtc_state *crtc_state)
15157{
15158 int i;
15159 struct intel_scaler *intel_scaler;
15160 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
15161
15162 for (i = 0; i < intel_crtc->num_scalers; i++) {
15163 intel_scaler = &scaler_state->scalers[i];
15164 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015165 intel_scaler->mode = PS_SCALER_MODE_DYN;
15166 }
15167
15168 scaler_state->scaler_id = -1;
15169}
15170
Hannes Ederb358d0a2008-12-18 21:18:47 +010015171static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015172{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015173 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015174 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015175 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015176 struct drm_plane *primary = NULL;
15177 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015178 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015179
Daniel Vetter955382f2013-09-19 14:05:45 +020015180 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080015181 if (intel_crtc == NULL)
15182 return;
15183
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015184 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
15185 if (!crtc_state)
15186 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015187 intel_crtc->config = crtc_state;
15188 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015189 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015190
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015191 /* initialize shared scalers */
15192 if (INTEL_INFO(dev)->gen >= 9) {
15193 if (pipe == PIPE_C)
15194 intel_crtc->num_scalers = 1;
15195 else
15196 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15197
15198 skl_init_scalers(dev, intel_crtc, crtc_state);
15199 }
15200
Matt Roper465c1202014-05-29 08:06:54 -070015201 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015202 if (!primary)
15203 goto fail;
15204
15205 cursor = intel_cursor_plane_create(dev, pipe);
15206 if (!cursor)
15207 goto fail;
15208
Matt Roper465c1202014-05-29 08:06:54 -070015209 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015210 cursor, &intel_crtc_funcs,
15211 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015212 if (ret)
15213 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015214
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015215 /*
15216 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020015217 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015218 */
Jesse Barnes80824002009-09-10 15:28:06 -070015219 intel_crtc->pipe = pipe;
15220 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010015221 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080015222 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010015223 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070015224 }
15225
Chris Wilson4b0e3332014-05-30 16:35:26 +030015226 intel_crtc->cursor_base = ~0;
15227 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015228 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015229
Ville Syrjälä852eb002015-06-24 22:00:07 +030015230 intel_crtc->wm.cxsr_allowed = true;
15231
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015232 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15233 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
15234 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
15235 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
15236
Jesse Barnes79e53942008-11-07 14:24:08 -080015237 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015238
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015239 intel_color_init(&intel_crtc->base);
15240
Daniel Vetter87b6b102014-05-15 15:33:46 +020015241 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015242 return;
15243
15244fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015245 intel_plane_destroy(primary);
15246 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015247 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015248 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080015249}
15250
Jesse Barnes752aa882013-10-31 18:55:49 +020015251enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15252{
15253 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015254 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015255
Rob Clark51fd3712013-11-19 12:10:12 -050015256 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015257
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015258 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015259 return INVALID_PIPE;
15260
15261 return to_intel_crtc(encoder->crtc)->pipe;
15262}
15263
Carl Worth08d7b3d2009-04-29 14:43:54 -070015264int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015265 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015266{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015267 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015268 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015269 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015270
Rob Clark7707e652014-07-17 23:30:04 -040015271 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015272 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015273 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015274
Rob Clark7707e652014-07-17 23:30:04 -040015275 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015276 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015277
Daniel Vetterc05422d2009-08-11 16:05:30 +020015278 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015279}
15280
Daniel Vetter66a92782012-07-12 20:08:18 +020015281static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015282{
Daniel Vetter66a92782012-07-12 20:08:18 +020015283 struct drm_device *dev = encoder->base.dev;
15284 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015285 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015286 int entry = 0;
15287
Damien Lespiaub2784e12014-08-05 11:29:37 +010015288 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015289 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015290 index_mask |= (1 << entry);
15291
Jesse Barnes79e53942008-11-07 14:24:08 -080015292 entry++;
15293 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015294
Jesse Barnes79e53942008-11-07 14:24:08 -080015295 return index_mask;
15296}
15297
Chris Wilson4d302442010-12-14 19:21:29 +000015298static bool has_edp_a(struct drm_device *dev)
15299{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015300 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4d302442010-12-14 19:21:29 +000015301
15302 if (!IS_MOBILE(dev))
15303 return false;
15304
15305 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15306 return false;
15307
Damien Lespiaue3589902014-02-07 19:12:50 +000015308 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015309 return false;
15310
15311 return true;
15312}
15313
Jesse Barnes84b4e042014-06-25 08:24:29 -070015314static bool intel_crt_present(struct drm_device *dev)
15315{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015316 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015317
Damien Lespiau884497e2013-12-03 13:56:23 +000015318 if (INTEL_INFO(dev)->gen >= 9)
15319 return false;
15320
Damien Lespiaucf404ce2014-10-01 20:04:15 +010015321 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015322 return false;
15323
15324 if (IS_CHERRYVIEW(dev))
15325 return false;
15326
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015327 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
15328 return false;
15329
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015330 /* DDI E can't be used if DDI A requires 4 lanes */
15331 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
15332 return false;
15333
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015334 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015335 return false;
15336
15337 return true;
15338}
15339
Imre Deak8090ba82016-08-10 14:07:33 +030015340void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15341{
15342 int pps_num;
15343 int pps_idx;
15344
15345 if (HAS_DDI(dev_priv))
15346 return;
15347 /*
15348 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15349 * everywhere where registers can be write protected.
15350 */
15351 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15352 pps_num = 2;
15353 else
15354 pps_num = 1;
15355
15356 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15357 u32 val = I915_READ(PP_CONTROL(pps_idx));
15358
15359 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15360 I915_WRITE(PP_CONTROL(pps_idx), val);
15361 }
15362}
15363
Imre Deak44cb7342016-08-10 14:07:29 +030015364static void intel_pps_init(struct drm_i915_private *dev_priv)
15365{
15366 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15367 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15368 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15369 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15370 else
15371 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015372
15373 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015374}
15375
Jesse Barnes79e53942008-11-07 14:24:08 -080015376static void intel_setup_outputs(struct drm_device *dev)
15377{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015378 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015379 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015380 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015381
Imre Deak44cb7342016-08-10 14:07:29 +030015382 intel_pps_init(dev_priv);
15383
Imre Deak97a824e12016-06-21 11:51:47 +030015384 /*
15385 * intel_edp_init_connector() depends on this completing first, to
15386 * prevent the registeration of both eDP and LVDS and the incorrect
15387 * sharing of the PPS.
15388 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015389 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015390
Jesse Barnes84b4e042014-06-25 08:24:29 -070015391 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015392 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015393
Vandana Kannanc776eb22014-08-19 12:05:01 +053015394 if (IS_BROXTON(dev)) {
15395 /*
15396 * FIXME: Broxton doesn't support port detection via the
15397 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15398 * detect the ports.
15399 */
15400 intel_ddi_init(dev, PORT_A);
15401 intel_ddi_init(dev, PORT_B);
15402 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015403
15404 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053015405 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015406 int found;
15407
Jesse Barnesde31fac2015-03-06 15:53:32 -080015408 /*
15409 * Haswell uses DDI functions to detect digital outputs.
15410 * On SKL pre-D0 the strap isn't connected, so we assume
15411 * it's there.
15412 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015413 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015414 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015415 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015416 intel_ddi_init(dev, PORT_A);
15417
15418 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15419 * register */
15420 found = I915_READ(SFUSE_STRAP);
15421
15422 if (found & SFUSE_STRAP_DDIB_DETECTED)
15423 intel_ddi_init(dev, PORT_B);
15424 if (found & SFUSE_STRAP_DDIC_DETECTED)
15425 intel_ddi_init(dev, PORT_C);
15426 if (found & SFUSE_STRAP_DDID_DETECTED)
15427 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015428 /*
15429 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15430 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015431 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015432 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15433 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15434 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15435 intel_ddi_init(dev, PORT_E);
15436
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015437 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015438 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015439 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015440
15441 if (has_edp_a(dev))
15442 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015443
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015444 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015445 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015446 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015447 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015448 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015449 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015450 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015451 }
15452
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015453 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015454 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015455
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015456 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015457 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015458
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015459 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015460 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015461
Daniel Vetter270b3042012-10-27 15:52:05 +020015462 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015463 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080015464 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015465 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015466
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015467 /*
15468 * The DP_DETECTED bit is the latched state of the DDC
15469 * SDA pin at boot. However since eDP doesn't require DDC
15470 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15471 * eDP ports may have been muxed to an alternate function.
15472 * Thus we can't rely on the DP_DETECTED bit alone to detect
15473 * eDP ports. Consult the VBT as well as DP_DETECTED to
15474 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015475 *
15476 * Sadly the straps seem to be missing sometimes even for HDMI
15477 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15478 * and VBT for the presence of the port. Additionally we can't
15479 * trust the port type the VBT declares as we've seen at least
15480 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015481 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015482 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015483 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15484 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015485 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015486 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015487 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015488
Chris Wilson457c52d2016-06-01 08:27:50 +010015489 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015490 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15491 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015492 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015493 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015494 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015495
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015496 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015497 /*
15498 * eDP not supported on port D,
15499 * so no need to worry about it
15500 */
15501 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15502 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015503 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015504 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15505 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015506 }
15507
Jani Nikula3cfca972013-08-27 15:12:26 +030015508 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020015509 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015510 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015511
Paulo Zanonie2debe92013-02-18 19:00:27 -030015512 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015513 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015514 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015515 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015516 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015517 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015518 }
Ma Ling27185ae2009-08-24 13:50:23 +080015519
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015520 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015521 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015522 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015523
15524 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015525
Paulo Zanonie2debe92013-02-18 19:00:27 -030015526 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015527 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015528 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015529 }
Ma Ling27185ae2009-08-24 13:50:23 +080015530
Paulo Zanonie2debe92013-02-18 19:00:27 -030015531 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015532
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015533 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015534 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015535 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015536 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015537 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015538 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015539 }
Ma Ling27185ae2009-08-24 13:50:23 +080015540
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015541 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030015542 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015543 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070015544 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015545 intel_dvo_init(dev);
15546
Zhenyu Wang103a1962009-11-27 11:44:36 +080015547 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015548 intel_tv_init(dev);
15549
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015550 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015551
Damien Lespiaub2784e12014-08-05 11:29:37 +010015552 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015553 encoder->base.possible_crtcs = encoder->crtc_mask;
15554 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015555 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015556 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015557
Paulo Zanonidde86e22012-12-01 12:04:25 -020015558 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015559
15560 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015561}
15562
15563static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15564{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015565 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015566 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015567
Daniel Vetteref2d6332014-02-10 18:00:38 +010015568 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015569 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015570 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015571 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015572 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015573 kfree(intel_fb);
15574}
15575
15576static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015577 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015578 unsigned int *handle)
15579{
15580 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015581 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015582
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015583 if (obj->userptr.mm) {
15584 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15585 return -EINVAL;
15586 }
15587
Chris Wilson05394f32010-11-08 19:18:58 +000015588 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015589}
15590
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015591static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15592 struct drm_file *file,
15593 unsigned flags, unsigned color,
15594 struct drm_clip_rect *clips,
15595 unsigned num_clips)
15596{
15597 struct drm_device *dev = fb->dev;
15598 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15599 struct drm_i915_gem_object *obj = intel_fb->obj;
15600
15601 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015602 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015603 mutex_unlock(&dev->struct_mutex);
15604
15605 return 0;
15606}
15607
Jesse Barnes79e53942008-11-07 14:24:08 -080015608static const struct drm_framebuffer_funcs intel_fb_funcs = {
15609 .destroy = intel_user_framebuffer_destroy,
15610 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015611 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015612};
15613
Damien Lespiaub3218032015-02-27 11:15:18 +000015614static
15615u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
15616 uint32_t pixel_format)
15617{
15618 u32 gen = INTEL_INFO(dev)->gen;
15619
15620 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015621 int cpp = drm_format_plane_cpp(pixel_format, 0);
15622
Damien Lespiaub3218032015-02-27 11:15:18 +000015623 /* "The stride in bytes must not exceed the of the size of 8K
15624 * pixels and 32K bytes."
15625 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015626 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080015627 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015628 return 32*1024;
15629 } else if (gen >= 4) {
15630 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15631 return 16*1024;
15632 else
15633 return 32*1024;
15634 } else if (gen >= 3) {
15635 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15636 return 8*1024;
15637 else
15638 return 16*1024;
15639 } else {
15640 /* XXX DSPC is limited to 4k tiled */
15641 return 8*1024;
15642 }
15643}
15644
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015645static int intel_framebuffer_init(struct drm_device *dev,
15646 struct intel_framebuffer *intel_fb,
15647 struct drm_mode_fb_cmd2 *mode_cmd,
15648 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015649{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015650 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015651 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015652 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015653 u32 pitch_limit, stride_alignment;
Eric Engestromd3828142016-08-15 16:29:55 +010015654 char *format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015655
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015656 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15657
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015658 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015659 /*
15660 * If there's a fence, enforce that
15661 * the fb modifier and tiling mode match.
15662 */
15663 if (tiling != I915_TILING_NONE &&
15664 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015665 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15666 return -EINVAL;
15667 }
15668 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015669 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015670 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015671 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015672 DRM_DEBUG("No Y tiling for legacy addfb\n");
15673 return -EINVAL;
15674 }
15675 }
15676
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015677 /* Passed in modifier sanity checking. */
15678 switch (mode_cmd->modifier[0]) {
15679 case I915_FORMAT_MOD_Y_TILED:
15680 case I915_FORMAT_MOD_Yf_TILED:
15681 if (INTEL_INFO(dev)->gen < 9) {
15682 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15683 mode_cmd->modifier[0]);
15684 return -EINVAL;
15685 }
15686 case DRM_FORMAT_MOD_NONE:
15687 case I915_FORMAT_MOD_X_TILED:
15688 break;
15689 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015690 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15691 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015692 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015693 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015694
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015695 /*
15696 * gen2/3 display engine uses the fence if present,
15697 * so the tiling mode must match the fb modifier exactly.
15698 */
15699 if (INTEL_INFO(dev_priv)->gen < 4 &&
15700 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15701 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15702 return -EINVAL;
15703 }
15704
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015705 stride_alignment = intel_fb_stride_alignment(dev_priv,
15706 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015707 mode_cmd->pixel_format);
15708 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15709 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15710 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015711 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015712 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015713
Damien Lespiaub3218032015-02-27 11:15:18 +000015714 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15715 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015716 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015717 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15718 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015719 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015720 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015721 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015722 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015723
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015724 /*
15725 * If there's a fence, enforce that
15726 * the fb pitch and fence stride match.
15727 */
15728 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015729 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015730 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015731 mode_cmd->pitches[0],
15732 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015733 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015734 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015735
Ville Syrjälä57779d02012-10-31 17:50:14 +020015736 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015737 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015738 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015739 case DRM_FORMAT_RGB565:
15740 case DRM_FORMAT_XRGB8888:
15741 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015742 break;
15743 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015744 if (INTEL_INFO(dev)->gen > 3) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015745 format_name = drm_get_format_name(mode_cmd->pixel_format);
15746 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15747 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015748 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015749 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015750 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015751 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080015752 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15753 INTEL_INFO(dev)->gen < 9) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015754 format_name = drm_get_format_name(mode_cmd->pixel_format);
15755 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15756 kfree(format_name);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015757 return -EINVAL;
15758 }
15759 break;
15760 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015761 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015762 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015763 if (INTEL_INFO(dev)->gen < 4) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015764 format_name = drm_get_format_name(mode_cmd->pixel_format);
15765 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15766 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015767 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015768 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015769 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015770 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080015771 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015772 format_name = drm_get_format_name(mode_cmd->pixel_format);
15773 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15774 kfree(format_name);
Damien Lespiau75312082015-05-15 19:06:01 +010015775 return -EINVAL;
15776 }
15777 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015778 case DRM_FORMAT_YUYV:
15779 case DRM_FORMAT_UYVY:
15780 case DRM_FORMAT_YVYU:
15781 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015782 if (INTEL_INFO(dev)->gen < 5) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015783 format_name = drm_get_format_name(mode_cmd->pixel_format);
15784 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15785 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015786 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015787 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015788 break;
15789 default:
Eric Engestrom90844f02016-08-15 01:02:38 +010015790 format_name = drm_get_format_name(mode_cmd->pixel_format);
15791 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15792 kfree(format_name);
Chris Wilson57cd6502010-08-08 12:34:44 +010015793 return -EINVAL;
15794 }
15795
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015796 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15797 if (mode_cmd->offsets[0] != 0)
15798 return -EINVAL;
15799
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015800 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15801 intel_fb->obj = obj;
15802
Ville Syrjälä6687c902015-09-15 13:16:41 +030015803 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15804 if (ret)
15805 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015806
Jesse Barnes79e53942008-11-07 14:24:08 -080015807 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15808 if (ret) {
15809 DRM_ERROR("framebuffer init failed %d\n", ret);
15810 return ret;
15811 }
15812
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015813 intel_fb->obj->framebuffer_references++;
15814
Jesse Barnes79e53942008-11-07 14:24:08 -080015815 return 0;
15816}
15817
Jesse Barnes79e53942008-11-07 14:24:08 -080015818static struct drm_framebuffer *
15819intel_user_framebuffer_create(struct drm_device *dev,
15820 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020015821 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015822{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015823 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015824 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015825 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015826
Chris Wilson03ac0642016-07-20 13:31:51 +010015827 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15828 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015829 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015830
Daniel Vetter92907cb2015-11-23 09:04:05 +010015831 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015832 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010015833 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015834
15835 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015836}
15837
Daniel Vetter06957262015-08-10 13:34:08 +020015838#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020015839static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020015840{
15841}
15842#endif
15843
Jesse Barnes79e53942008-11-07 14:24:08 -080015844static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015845 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015846 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015847 .atomic_check = intel_atomic_check,
15848 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015849 .atomic_state_alloc = intel_atomic_state_alloc,
15850 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015851};
15852
Imre Deak88212942016-03-16 13:38:53 +020015853/**
15854 * intel_init_display_hooks - initialize the display modesetting hooks
15855 * @dev_priv: device private
15856 */
15857void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015858{
Imre Deak88212942016-03-16 13:38:53 +020015859 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015860 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015861 dev_priv->display.get_initial_plane_config =
15862 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015863 dev_priv->display.crtc_compute_clock =
15864 haswell_crtc_compute_clock;
15865 dev_priv->display.crtc_enable = haswell_crtc_enable;
15866 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015867 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015868 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015869 dev_priv->display.get_initial_plane_config =
15870 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015871 dev_priv->display.crtc_compute_clock =
15872 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015873 dev_priv->display.crtc_enable = haswell_crtc_enable;
15874 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015875 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015876 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015877 dev_priv->display.get_initial_plane_config =
15878 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015879 dev_priv->display.crtc_compute_clock =
15880 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015881 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15882 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015883 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015884 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015885 dev_priv->display.get_initial_plane_config =
15886 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015887 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15888 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15889 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15890 } else if (IS_VALLEYVIEW(dev_priv)) {
15891 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15892 dev_priv->display.get_initial_plane_config =
15893 i9xx_get_initial_plane_config;
15894 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015895 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15896 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015897 } else if (IS_G4X(dev_priv)) {
15898 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15899 dev_priv->display.get_initial_plane_config =
15900 i9xx_get_initial_plane_config;
15901 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15902 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15903 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015904 } else if (IS_PINEVIEW(dev_priv)) {
15905 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15906 dev_priv->display.get_initial_plane_config =
15907 i9xx_get_initial_plane_config;
15908 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15909 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15910 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015911 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015912 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015913 dev_priv->display.get_initial_plane_config =
15914 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015915 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015916 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15917 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015918 } else {
15919 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15920 dev_priv->display.get_initial_plane_config =
15921 i9xx_get_initial_plane_config;
15922 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15923 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15924 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015925 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015926
Jesse Barnese70236a2009-09-21 10:42:27 -070015927 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015928 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015929 dev_priv->display.get_display_clock_speed =
15930 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015931 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015932 dev_priv->display.get_display_clock_speed =
15933 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015934 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015935 dev_priv->display.get_display_clock_speed =
15936 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015937 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015938 dev_priv->display.get_display_clock_speed =
15939 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015940 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015941 dev_priv->display.get_display_clock_speed =
15942 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015943 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015944 dev_priv->display.get_display_clock_speed =
15945 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015946 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15947 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015948 dev_priv->display.get_display_clock_speed =
15949 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015950 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015951 dev_priv->display.get_display_clock_speed =
15952 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015953 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015954 dev_priv->display.get_display_clock_speed =
15955 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015956 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015957 dev_priv->display.get_display_clock_speed =
15958 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015959 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015960 dev_priv->display.get_display_clock_speed =
15961 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015962 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015963 dev_priv->display.get_display_clock_speed =
15964 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015965 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015966 dev_priv->display.get_display_clock_speed =
15967 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015968 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015969 dev_priv->display.get_display_clock_speed =
15970 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015971 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015972 dev_priv->display.get_display_clock_speed =
15973 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015974 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015975 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015976 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015977 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015978 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015979 dev_priv->display.get_display_clock_speed =
15980 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015981 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015982
Imre Deak88212942016-03-16 13:38:53 +020015983 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015984 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015985 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015986 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015987 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015988 /* FIXME: detect B0+ stepping and use auto training */
15989 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015990 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015991 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015992 }
15993
15994 if (IS_BROADWELL(dev_priv)) {
15995 dev_priv->display.modeset_commit_cdclk =
15996 broadwell_modeset_commit_cdclk;
15997 dev_priv->display.modeset_calc_cdclk =
15998 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015999 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016000 dev_priv->display.modeset_commit_cdclk =
16001 valleyview_modeset_commit_cdclk;
16002 dev_priv->display.modeset_calc_cdclk =
16003 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016004 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016005 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016006 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016007 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016008 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016009 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16010 dev_priv->display.modeset_commit_cdclk =
16011 skl_modeset_commit_cdclk;
16012 dev_priv->display.modeset_calc_cdclk =
16013 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016014 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016015
Lyude27082492016-08-24 07:48:10 +020016016 if (dev_priv->info.gen >= 9)
16017 dev_priv->display.update_crtcs = skl_update_crtcs;
16018 else
16019 dev_priv->display.update_crtcs = intel_update_crtcs;
16020
Daniel Vetter5a21b662016-05-24 17:13:53 +020016021 switch (INTEL_INFO(dev_priv)->gen) {
16022 case 2:
16023 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16024 break;
16025
16026 case 3:
16027 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16028 break;
16029
16030 case 4:
16031 case 5:
16032 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16033 break;
16034
16035 case 6:
16036 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16037 break;
16038 case 7:
16039 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16040 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16041 break;
16042 case 9:
16043 /* Drop through - unsupported since execlist only. */
16044 default:
16045 /* Default just returns -ENODEV to indicate unsupported */
16046 dev_priv->display.queue_flip = intel_default_queue_flip;
16047 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016048}
16049
Jesse Barnesb690e962010-07-19 13:53:12 -070016050/*
16051 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16052 * resume, or other times. This quirk makes sure that's the case for
16053 * affected systems.
16054 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016055static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016056{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016057 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016058
16059 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016060 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016061}
16062
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016063static void quirk_pipeb_force(struct drm_device *dev)
16064{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016065 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016066
16067 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16068 DRM_INFO("applying pipe b force quirk\n");
16069}
16070
Keith Packard435793d2011-07-12 14:56:22 -070016071/*
16072 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16073 */
16074static void quirk_ssc_force_disable(struct drm_device *dev)
16075{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016076 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016077 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016078 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016079}
16080
Carsten Emde4dca20e2012-03-15 15:56:26 +010016081/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016082 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16083 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016084 */
16085static void quirk_invert_brightness(struct drm_device *dev)
16086{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016087 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016088 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016089 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016090}
16091
Scot Doyle9c72cc62014-07-03 23:27:50 +000016092/* Some VBT's incorrectly indicate no backlight is present */
16093static void quirk_backlight_present(struct drm_device *dev)
16094{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016095 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016096 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16097 DRM_INFO("applying backlight present quirk\n");
16098}
16099
Jesse Barnesb690e962010-07-19 13:53:12 -070016100struct intel_quirk {
16101 int device;
16102 int subsystem_vendor;
16103 int subsystem_device;
16104 void (*hook)(struct drm_device *dev);
16105};
16106
Egbert Eich5f85f172012-10-14 15:46:38 +020016107/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16108struct intel_dmi_quirk {
16109 void (*hook)(struct drm_device *dev);
16110 const struct dmi_system_id (*dmi_id_list)[];
16111};
16112
16113static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16114{
16115 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16116 return 1;
16117}
16118
16119static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16120 {
16121 .dmi_id_list = &(const struct dmi_system_id[]) {
16122 {
16123 .callback = intel_dmi_reverse_brightness,
16124 .ident = "NCR Corporation",
16125 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16126 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16127 },
16128 },
16129 { } /* terminating entry */
16130 },
16131 .hook = quirk_invert_brightness,
16132 },
16133};
16134
Ben Widawskyc43b5632012-04-16 14:07:40 -070016135static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016136 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16137 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16138
Jesse Barnesb690e962010-07-19 13:53:12 -070016139 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16140 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16141
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016142 /* 830 needs to leave pipe A & dpll A up */
16143 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16144
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016145 /* 830 needs to leave pipe B & dpll B up */
16146 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16147
Keith Packard435793d2011-07-12 14:56:22 -070016148 /* Lenovo U160 cannot use SSC on LVDS */
16149 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016150
16151 /* Sony Vaio Y cannot use SSC on LVDS */
16152 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016153
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016154 /* Acer Aspire 5734Z must invert backlight brightness */
16155 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16156
16157 /* Acer/eMachines G725 */
16158 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16159
16160 /* Acer/eMachines e725 */
16161 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16162
16163 /* Acer/Packard Bell NCL20 */
16164 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16165
16166 /* Acer Aspire 4736Z */
16167 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016168
16169 /* Acer Aspire 5336 */
16170 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016171
16172 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16173 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016174
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016175 /* Acer C720 Chromebook (Core i3 4005U) */
16176 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16177
jens steinb2a96012014-10-28 20:25:53 +010016178 /* Apple Macbook 2,1 (Core 2 T7400) */
16179 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16180
Jani Nikula1b9448b2015-11-05 11:49:59 +020016181 /* Apple Macbook 4,1 */
16182 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16183
Scot Doyled4967d82014-07-03 23:27:52 +000016184 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16185 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016186
16187 /* HP Chromebook 14 (Celeron 2955U) */
16188 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016189
16190 /* Dell Chromebook 11 */
16191 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016192
16193 /* Dell Chromebook 11 (2015 version) */
16194 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016195};
16196
16197static void intel_init_quirks(struct drm_device *dev)
16198{
16199 struct pci_dev *d = dev->pdev;
16200 int i;
16201
16202 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16203 struct intel_quirk *q = &intel_quirks[i];
16204
16205 if (d->device == q->device &&
16206 (d->subsystem_vendor == q->subsystem_vendor ||
16207 q->subsystem_vendor == PCI_ANY_ID) &&
16208 (d->subsystem_device == q->subsystem_device ||
16209 q->subsystem_device == PCI_ANY_ID))
16210 q->hook(dev);
16211 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016212 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16213 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16214 intel_dmi_quirks[i].hook(dev);
16215 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016216}
16217
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016218/* Disable the VGA plane that we never use */
16219static void i915_disable_vga(struct drm_device *dev)
16220{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016221 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030016222 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016223 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016224 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016225
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016226 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016227 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016228 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016229 sr1 = inb(VGA_SR_DATA);
16230 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016231 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016232 udelay(300);
16233
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016234 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016235 POSTING_READ(vga_reg);
16236}
16237
Daniel Vetterf8175862012-04-10 15:50:11 +020016238void intel_modeset_init_hw(struct drm_device *dev)
16239{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016240 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016241
Ville Syrjäläb6283052015-06-03 15:45:07 +030016242 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016243
16244 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16245
Daniel Vetterf8175862012-04-10 15:50:11 +020016246 intel_init_clock_gating(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020016247}
16248
Matt Roperd93c0372015-12-03 11:37:41 -080016249/*
16250 * Calculate what we think the watermarks should be for the state we've read
16251 * out of the hardware and then immediately program those watermarks so that
16252 * we ensure the hardware settings match our internal state.
16253 *
16254 * We can calculate what we think WM's should be by creating a duplicate of the
16255 * current state (which was constructed during hardware readout) and running it
16256 * through the atomic check code to calculate new watermark values in the
16257 * state object.
16258 */
16259static void sanitize_watermarks(struct drm_device *dev)
16260{
16261 struct drm_i915_private *dev_priv = to_i915(dev);
16262 struct drm_atomic_state *state;
16263 struct drm_crtc *crtc;
16264 struct drm_crtc_state *cstate;
16265 struct drm_modeset_acquire_ctx ctx;
16266 int ret;
16267 int i;
16268
16269 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016270 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016271 return;
16272
16273 /*
16274 * We need to hold connection_mutex before calling duplicate_state so
16275 * that the connector loop is protected.
16276 */
16277 drm_modeset_acquire_init(&ctx, 0);
16278retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016279 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016280 if (ret == -EDEADLK) {
16281 drm_modeset_backoff(&ctx);
16282 goto retry;
16283 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016284 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016285 }
16286
16287 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16288 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016289 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016290
Matt Ropered4a6a72016-02-23 17:20:13 -080016291 /*
16292 * Hardware readout is the only time we don't want to calculate
16293 * intermediate watermarks (since we don't trust the current
16294 * watermarks).
16295 */
16296 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16297
Matt Roperd93c0372015-12-03 11:37:41 -080016298 ret = intel_atomic_check(dev, state);
16299 if (ret) {
16300 /*
16301 * If we fail here, it means that the hardware appears to be
16302 * programmed in a way that shouldn't be possible, given our
16303 * understanding of watermark requirements. This might mean a
16304 * mistake in the hardware readout code or a mistake in the
16305 * watermark calculations for a given platform. Raise a WARN
16306 * so that this is noticeable.
16307 *
16308 * If this actually happens, we'll have to just leave the
16309 * BIOS-programmed watermarks untouched and hope for the best.
16310 */
16311 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016312 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016313 }
16314
16315 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016316 for_each_crtc_in_state(state, crtc, cstate, i) {
16317 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16318
Matt Ropered4a6a72016-02-23 17:20:13 -080016319 cs->wm.need_postvbl_update = true;
16320 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016321 }
16322
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016323put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016324 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016325fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016326 drm_modeset_drop_locks(&ctx);
16327 drm_modeset_acquire_fini(&ctx);
16328}
16329
Jesse Barnes79e53942008-11-07 14:24:08 -080016330void intel_modeset_init(struct drm_device *dev)
16331{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016332 struct drm_i915_private *dev_priv = to_i915(dev);
16333 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000016334 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016335 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016336 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016337
16338 drm_mode_config_init(dev);
16339
16340 dev->mode_config.min_width = 0;
16341 dev->mode_config.min_height = 0;
16342
Dave Airlie019d96c2011-09-29 16:20:42 +010016343 dev->mode_config.preferred_depth = 24;
16344 dev->mode_config.prefer_shadow = 1;
16345
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016346 dev->mode_config.allow_fb_modifiers = true;
16347
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016348 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016349
Jesse Barnesb690e962010-07-19 13:53:12 -070016350 intel_init_quirks(dev);
16351
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016352 intel_init_pm(dev);
16353
Ben Widawskye3c74752013-04-05 13:12:39 -070016354 if (INTEL_INFO(dev)->num_pipes == 0)
16355 return;
16356
Lukas Wunner69f92f62015-07-15 13:57:35 +020016357 /*
16358 * There may be no VBT; and if the BIOS enabled SSC we can
16359 * just keep using it to avoid unnecessary flicker. Whereas if the
16360 * BIOS isn't using it, don't assume it will work even if the VBT
16361 * indicates as much.
16362 */
16363 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
16364 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16365 DREF_SSC1_ENABLE);
16366
16367 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16368 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16369 bios_lvds_use_ssc ? "en" : "dis",
16370 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16371 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16372 }
16373 }
16374
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016375 if (IS_GEN2(dev)) {
16376 dev->mode_config.max_width = 2048;
16377 dev->mode_config.max_height = 2048;
16378 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016379 dev->mode_config.max_width = 4096;
16380 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016381 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016382 dev->mode_config.max_width = 8192;
16383 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016384 }
Damien Lespiau068be562014-03-28 14:17:49 +000016385
Ville Syrjälädc41c152014-08-13 11:57:05 +030016386 if (IS_845G(dev) || IS_I865G(dev)) {
16387 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
16388 dev->mode_config.cursor_height = 1023;
16389 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016390 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16391 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16392 } else {
16393 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16394 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16395 }
16396
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016397 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016398
Zhao Yakui28c97732009-10-09 11:39:41 +080016399 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016400 INTEL_INFO(dev)->num_pipes,
16401 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016402
Damien Lespiau055e3932014-08-18 13:49:10 +010016403 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016404 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000016405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000016406 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016407 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030016408 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000016409 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016410 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016411 }
16412
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016413 intel_update_czclk(dev_priv);
16414 intel_update_cdclk(dev);
16415
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016416 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016417
Ville Syrjäläb2045352016-05-13 23:41:27 +030016418 if (dev_priv->max_cdclk_freq == 0)
16419 intel_update_max_cdclk(dev);
16420
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016421 /* Just disable it once at startup */
16422 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016423 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016424
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016425 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016426 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016427 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016428
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016429 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016430 struct intel_initial_plane_config plane_config = {};
16431
Jesse Barnes46f297f2014-03-07 08:57:48 -080016432 if (!crtc->active)
16433 continue;
16434
Jesse Barnes46f297f2014-03-07 08:57:48 -080016435 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016436 * Note that reserving the BIOS fb up front prevents us
16437 * from stuffing other stolen allocations like the ring
16438 * on top. This prevents some ugliness at boot time, and
16439 * can even allow for smooth boot transitions if the BIOS
16440 * fb is large enough for the active pipe configuration.
16441 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016442 dev_priv->display.get_initial_plane_config(crtc,
16443 &plane_config);
16444
16445 /*
16446 * If the fb is shared between multiple heads, we'll
16447 * just get the first one.
16448 */
16449 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016450 }
Matt Roperd93c0372015-12-03 11:37:41 -080016451
16452 /*
16453 * Make sure hardware watermarks really match the state we read out.
16454 * Note that we need to do this after reconstructing the BIOS fb's
16455 * since the watermark calculation done here will use pstate->fb.
16456 */
16457 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016458}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016459
Daniel Vetter7fad7982012-07-04 17:51:47 +020016460static void intel_enable_pipe_a(struct drm_device *dev)
16461{
16462 struct intel_connector *connector;
16463 struct drm_connector *crt = NULL;
16464 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016465 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016466
16467 /* We can't just switch on the pipe A, we need to set things up with a
16468 * proper mode and output configuration. As a gross hack, enable pipe A
16469 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016470 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016471 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16472 crt = &connector->base;
16473 break;
16474 }
16475 }
16476
16477 if (!crt)
16478 return;
16479
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016480 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016481 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016482}
16483
Daniel Vetterfa555832012-10-10 23:14:00 +020016484static bool
16485intel_check_plane_mapping(struct intel_crtc *crtc)
16486{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016487 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016488 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016489 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016490
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016491 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016492 return true;
16493
Ville Syrjälä649636e2015-09-22 19:50:01 +030016494 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016495
16496 if ((val & DISPLAY_PLANE_ENABLE) &&
16497 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16498 return false;
16499
16500 return true;
16501}
16502
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016503static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16504{
16505 struct drm_device *dev = crtc->base.dev;
16506 struct intel_encoder *encoder;
16507
16508 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16509 return true;
16510
16511 return false;
16512}
16513
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016514static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
Ville Syrjälädd756192016-02-17 21:28:45 +020016515{
16516 struct drm_device *dev = encoder->base.dev;
16517 struct intel_connector *connector;
16518
16519 for_each_connector_on_encoder(dev, &encoder->base, connector)
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016520 return connector;
Ville Syrjälädd756192016-02-17 21:28:45 +020016521
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016522 return NULL;
Ville Syrjälädd756192016-02-17 21:28:45 +020016523}
16524
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016525static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16526 enum transcoder pch_transcoder)
16527{
16528 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16529 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16530}
16531
Daniel Vetter24929352012-07-02 20:28:59 +020016532static void intel_sanitize_crtc(struct intel_crtc *crtc)
16533{
16534 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016535 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016536 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016537
Daniel Vetter24929352012-07-02 20:28:59 +020016538 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016539 if (!transcoder_is_dsi(cpu_transcoder)) {
16540 i915_reg_t reg = PIPECONF(cpu_transcoder);
16541
16542 I915_WRITE(reg,
16543 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16544 }
Daniel Vetter24929352012-07-02 20:28:59 +020016545
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016546 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016547 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016548 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016549 struct intel_plane *plane;
16550
Daniel Vetter96256042015-02-13 21:03:42 +010016551 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016552
16553 /* Disable everything but the primary plane */
16554 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16555 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16556 continue;
16557
16558 plane->disable_plane(&plane->base, &crtc->base);
16559 }
Daniel Vetter96256042015-02-13 21:03:42 +010016560 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016561
Daniel Vetter24929352012-07-02 20:28:59 +020016562 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016563 * disable the crtc (and hence change the state) if it is wrong. Note
16564 * that gen4+ has a fixed plane -> pipe mapping. */
16565 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016566 bool plane;
16567
Ville Syrjälä78108b72016-05-27 20:59:19 +030016568 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16569 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016570
16571 /* Pipe has the wrong plane attached and the plane is active.
16572 * Temporarily change the plane mapping and disable everything
16573 * ... */
16574 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016575 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016576 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016577 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016578 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016579 }
Daniel Vetter24929352012-07-02 20:28:59 +020016580
Daniel Vetter7fad7982012-07-04 17:51:47 +020016581 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16582 crtc->pipe == PIPE_A && !crtc->active) {
16583 /* BIOS forgot to enable pipe A, this mostly happens after
16584 * resume. Force-enable the pipe to fix this, the update_dpms
16585 * call below we restore the pipe to the right state, but leave
16586 * the required bits on. */
16587 intel_enable_pipe_a(dev);
16588 }
16589
Daniel Vetter24929352012-07-02 20:28:59 +020016590 /* Adjust the state of the output pipe according to whether we
16591 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016592 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016593 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016594
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030016595 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016596 /*
16597 * We start out with underrun reporting disabled to avoid races.
16598 * For correct bookkeeping mark this on active crtcs.
16599 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016600 * Also on gmch platforms we dont have any hardware bits to
16601 * disable the underrun reporting. Which means we need to start
16602 * out with underrun reporting disabled also on inactive pipes,
16603 * since otherwise we'll complain about the garbage we read when
16604 * e.g. coming up after runtime pm.
16605 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016606 * No protection against concurrent access is required - at
16607 * worst a fifo underrun happens which also sets this to false.
16608 */
16609 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016610 /*
16611 * We track the PCH trancoder underrun reporting state
16612 * within the crtc. With crtc for pipe A housing the underrun
16613 * reporting state for PCH transcoder A, crtc for pipe B housing
16614 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16615 * and marking underrun reporting as disabled for the non-existing
16616 * PCH transcoders B and C would prevent enabling the south
16617 * error interrupt (see cpt_can_enable_serr_int()).
16618 */
16619 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16620 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016621 }
Daniel Vetter24929352012-07-02 20:28:59 +020016622}
16623
16624static void intel_sanitize_encoder(struct intel_encoder *encoder)
16625{
16626 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016627
16628 /* We need to check both for a crtc link (meaning that the
16629 * encoder is active and trying to read from a pipe) and the
16630 * pipe itself being active. */
16631 bool has_active_crtc = encoder->base.crtc &&
16632 to_intel_crtc(encoder->base.crtc)->active;
16633
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016634 connector = intel_encoder_find_connector(encoder);
16635 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016636 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16637 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016638 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016639
16640 /* Connector is active, but has no active pipe. This is
16641 * fallout from our resume register restoring. Disable
16642 * the encoder manually again. */
16643 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016644 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16645
Daniel Vetter24929352012-07-02 20:28:59 +020016646 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16647 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016648 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016649 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016650 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016651 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016652 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016653 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016654
16655 /* Inconsistent output/port/pipe state happens presumably due to
16656 * a bug in one of the get_hw_state functions. Or someplace else
16657 * in our code, like the register restore mess on resume. Clamp
16658 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016659
16660 connector->base.dpms = DRM_MODE_DPMS_OFF;
16661 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016662 }
16663 /* Enabled encoders without active connectors will be fixed in
16664 * the crtc fixup. */
16665}
16666
Imre Deak04098752014-02-18 00:02:16 +020016667void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016668{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016669 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016670 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016671
Imre Deak04098752014-02-18 00:02:16 +020016672 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16673 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16674 i915_disable_vga(dev);
16675 }
16676}
16677
16678void i915_redisable_vga(struct drm_device *dev)
16679{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016680 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016681
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016682 /* This function can be called both from intel_modeset_setup_hw_state or
16683 * at a very early point in our resume sequence, where the power well
16684 * structures are not yet restored. Since this function is at a very
16685 * paranoid "someone might have enabled VGA while we were not looking"
16686 * level, just check if the power well is enabled instead of trying to
16687 * follow the "don't touch the power well if we don't need it" policy
16688 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016689 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016690 return;
16691
Imre Deak04098752014-02-18 00:02:16 +020016692 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016693
16694 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016695}
16696
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016697static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016698{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016699 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016700
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016701 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016702}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016703
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016704/* FIXME read out full plane state for all planes */
16705static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016706{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016707 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016708 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016709 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016710
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016711 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016712 primary_get_hw_state(to_intel_plane(primary));
16713
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016714 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016715 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016716}
16717
Daniel Vetter30e984d2013-06-05 13:34:17 +020016718static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016719{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016720 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016721 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016722 struct intel_crtc *crtc;
16723 struct intel_encoder *encoder;
16724 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016725 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016726
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016727 dev_priv->active_crtcs = 0;
16728
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016729 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016730 struct intel_crtc_state *crtc_state = crtc->config;
16731 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016732
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016733 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016734 memset(crtc_state, 0, sizeof(*crtc_state));
16735 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016736
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016737 crtc_state->base.active = crtc_state->base.enable =
16738 dev_priv->display.get_pipe_config(crtc, crtc_state);
16739
16740 crtc->base.enabled = crtc_state->base.enable;
16741 crtc->active = crtc_state->base.active;
16742
16743 if (crtc_state->base.active) {
16744 dev_priv->active_crtcs |= 1 << crtc->pipe;
16745
Clint Taylorc89e39f2016-05-13 23:41:21 +030016746 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016747 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016748 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016749 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16750 else
16751 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016752
16753 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16754 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16755 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016756 }
16757
16758 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016759
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016760 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016761
Ville Syrjälä78108b72016-05-27 20:59:19 +030016762 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16763 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016764 crtc->active ? "enabled" : "disabled");
16765 }
16766
Daniel Vetter53589012013-06-05 13:34:16 +020016767 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16768 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16769
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016770 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16771 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016772 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016773 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016774 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016775 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016776 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016777 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016778
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016779 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016780 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016781 }
16782
Damien Lespiaub2784e12014-08-05 11:29:37 +010016783 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016784 pipe = 0;
16785
16786 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016787 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16788 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016789 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016790 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016791 } else {
16792 encoder->base.crtc = NULL;
16793 }
16794
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016795 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016796 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016797 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016798 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016799 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016800 }
16801
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016802 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016803 if (connector->get_hw_state(connector)) {
16804 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016805
16806 encoder = connector->encoder;
16807 connector->base.encoder = &encoder->base;
16808
16809 if (encoder->base.crtc &&
16810 encoder->base.crtc->state->active) {
16811 /*
16812 * This has to be done during hardware readout
16813 * because anything calling .crtc_disable may
16814 * rely on the connector_mask being accurate.
16815 */
16816 encoder->base.crtc->state->connector_mask |=
16817 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016818 encoder->base.crtc->state->encoder_mask |=
16819 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016820 }
16821
Daniel Vetter24929352012-07-02 20:28:59 +020016822 } else {
16823 connector->base.dpms = DRM_MODE_DPMS_OFF;
16824 connector->base.encoder = NULL;
16825 }
16826 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16827 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016828 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016829 connector->base.encoder ? "enabled" : "disabled");
16830 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016831
16832 for_each_intel_crtc(dev, crtc) {
16833 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16834
16835 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16836 if (crtc->base.state->active) {
16837 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16838 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16839 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16840
16841 /*
16842 * The initial mode needs to be set in order to keep
16843 * the atomic core happy. It wants a valid mode if the
16844 * crtc's enabled, so we do the above call.
16845 *
16846 * At this point some state updated by the connectors
16847 * in their ->detect() callback has not run yet, so
16848 * no recalculation can be done yet.
16849 *
16850 * Even if we could do a recalculation and modeset
16851 * right now it would cause a double modeset if
16852 * fbdev or userspace chooses a different initial mode.
16853 *
16854 * If that happens, someone indicated they wanted a
16855 * mode change, which means it's safe to do a full
16856 * recalculation.
16857 */
16858 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016859
16860 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16861 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016862 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016863
16864 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016865 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016866}
16867
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016868/* Scan out the current hw modeset state,
16869 * and sanitizes it to the current state
16870 */
16871static void
16872intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016873{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016874 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016875 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016876 struct intel_crtc *crtc;
16877 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016878 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016879
16880 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016881
16882 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016883 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016884 intel_sanitize_encoder(encoder);
16885 }
16886
Damien Lespiau055e3932014-08-18 13:49:10 +010016887 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016888 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16889 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016890 intel_dump_pipe_config(crtc, crtc->config,
16891 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016892 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016893
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016894 intel_modeset_update_connector_atomic_state(dev);
16895
Daniel Vetter35c95372013-07-17 06:55:04 +020016896 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16897 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16898
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016899 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016900 continue;
16901
16902 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16903
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016904 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016905 pll->on = false;
16906 }
16907
Wayne Boyer666a4532015-12-09 12:29:35 -080016908 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016909 vlv_wm_get_hw_state(dev);
16910 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016911 skl_wm_get_hw_state(dev);
16912 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016913 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016914
16915 for_each_intel_crtc(dev, crtc) {
16916 unsigned long put_domains;
16917
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016918 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016919 if (WARN_ON(put_domains))
16920 modeset_put_power_domains(dev_priv, put_domains);
16921 }
16922 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016923
16924 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016925}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016926
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016927void intel_display_resume(struct drm_device *dev)
16928{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016929 struct drm_i915_private *dev_priv = to_i915(dev);
16930 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16931 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016932 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016933
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016934 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030016935 if (state)
16936 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016937
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016938 /*
16939 * This is a cludge because with real atomic modeset mode_config.mutex
16940 * won't be taken. Unfortunately some probed state like
16941 * audio_codec_enable is still protected by mode_config.mutex, so lock
16942 * it here for now.
16943 */
16944 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016945 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016946
Maarten Lankhorst73974892016-08-05 23:28:27 +030016947 while (1) {
16948 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16949 if (ret != -EDEADLK)
16950 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016951
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016952 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016953 }
16954
Maarten Lankhorst73974892016-08-05 23:28:27 +030016955 if (!ret)
16956 ret = __intel_display_resume(dev, state);
16957
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016958 drm_modeset_drop_locks(&ctx);
16959 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016960 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016961
Chris Wilson08536952016-10-14 13:18:18 +010016962 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016963 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010016964 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016965}
16966
16967void intel_modeset_gem_init(struct drm_device *dev)
16968{
Chris Wilsondc979972016-05-10 14:10:04 +010016969 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016970 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016971 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016972
Chris Wilsondc979972016-05-10 14:10:04 +010016973 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016974
Chris Wilson1833b132012-05-09 11:56:28 +010016975 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016976
Chris Wilson1ee8da62016-05-12 12:43:23 +010016977 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016978
16979 /*
16980 * Make sure any fbs we allocated at startup are properly
16981 * pinned & fenced. When we do the allocation it's too early
16982 * for this.
16983 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016984 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010016985 struct i915_vma *vma;
16986
Matt Roper2ff8fde2014-07-08 07:50:07 -070016987 obj = intel_fb_obj(c->primary->fb);
16988 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016989 continue;
16990
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016991 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010016992 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020016993 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016994 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010016995 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016996 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16997 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016998 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020016999 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017000 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017001 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017002 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017003 }
17004 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017005}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017006
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017007int intel_connector_register(struct drm_connector *connector)
17008{
17009 struct intel_connector *intel_connector = to_intel_connector(connector);
17010 int ret;
17011
17012 ret = intel_backlight_device_register(intel_connector);
17013 if (ret)
17014 goto err;
17015
17016 return 0;
17017
17018err:
17019 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017020}
17021
Chris Wilsonc191eca2016-06-17 11:40:33 +010017022void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017023{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017024 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017025
Chris Wilsone63d87c2016-06-17 11:40:34 +010017026 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017027 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017028}
17029
Jesse Barnes79e53942008-11-07 14:24:08 -080017030void intel_modeset_cleanup(struct drm_device *dev)
17031{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017032 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017033
Chris Wilsondc979972016-05-10 14:10:04 +010017034 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017035
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017036 /*
17037 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017038 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017039 * experience fancy races otherwise.
17040 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017041 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017042
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017043 /*
17044 * Due to the hpd irq storm handling the hotplug work can re-arm the
17045 * poll handlers. Hence disable polling after hpd handling is shut down.
17046 */
Keith Packardf87ea762010-10-03 19:36:26 -070017047 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017048
Jesse Barnes723bfd72010-10-07 16:01:13 -070017049 intel_unregister_dsm_handler();
17050
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017051 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017052
Chris Wilson1630fe72011-07-08 12:22:42 +010017053 /* flush any delayed tasks or pending work */
17054 flush_scheduled_work();
17055
Jesse Barnes79e53942008-11-07 14:24:08 -080017056 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017057
Chris Wilson1ee8da62016-05-12 12:43:23 +010017058 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017059
Chris Wilsondc979972016-05-10 14:10:04 +010017060 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017061
17062 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017063}
17064
Chris Wilsondf0e9242010-09-09 16:20:55 +010017065void intel_connector_attach_encoder(struct intel_connector *connector,
17066 struct intel_encoder *encoder)
17067{
17068 connector->encoder = encoder;
17069 drm_mode_connector_attach_encoder(&connector->base,
17070 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017071}
Dave Airlie28d52042009-09-21 14:33:58 +100017072
17073/*
17074 * set vga decode state - true == enable VGA decode
17075 */
17076int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17077{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017078 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017079 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017080 u16 gmch_ctrl;
17081
Chris Wilson75fa0412014-02-07 18:37:02 -020017082 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17083 DRM_ERROR("failed to read control word\n");
17084 return -EIO;
17085 }
17086
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017087 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17088 return 0;
17089
Dave Airlie28d52042009-09-21 14:33:58 +100017090 if (state)
17091 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17092 else
17093 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017094
17095 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17096 DRM_ERROR("failed to write control word\n");
17097 return -EIO;
17098 }
17099
Dave Airlie28d52042009-09-21 14:33:58 +100017100 return 0;
17101}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017102
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017103struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017104
17105 u32 power_well_driver;
17106
Chris Wilson63b66e52013-08-08 15:12:06 +020017107 int num_transcoders;
17108
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017109 struct intel_cursor_error_state {
17110 u32 control;
17111 u32 position;
17112 u32 base;
17113 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017114 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017115
17116 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017117 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017118 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030017119 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017120 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017121
17122 struct intel_plane_error_state {
17123 u32 control;
17124 u32 stride;
17125 u32 size;
17126 u32 pos;
17127 u32 addr;
17128 u32 surface;
17129 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017130 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017131
17132 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017133 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017134 enum transcoder cpu_transcoder;
17135
17136 u32 conf;
17137
17138 u32 htotal;
17139 u32 hblank;
17140 u32 hsync;
17141 u32 vtotal;
17142 u32 vblank;
17143 u32 vsync;
17144 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017145};
17146
17147struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017148intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017149{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017150 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017151 int transcoders[] = {
17152 TRANSCODER_A,
17153 TRANSCODER_B,
17154 TRANSCODER_C,
17155 TRANSCODER_EDP,
17156 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017157 int i;
17158
Chris Wilsonc0336662016-05-06 15:40:21 +010017159 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017160 return NULL;
17161
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017162 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017163 if (error == NULL)
17164 return NULL;
17165
Chris Wilsonc0336662016-05-06 15:40:21 +010017166 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017167 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17168
Damien Lespiau055e3932014-08-18 13:49:10 +010017169 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017170 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017171 __intel_display_power_is_enabled(dev_priv,
17172 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017173 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017174 continue;
17175
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017176 error->cursor[i].control = I915_READ(CURCNTR(i));
17177 error->cursor[i].position = I915_READ(CURPOS(i));
17178 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017179
17180 error->plane[i].control = I915_READ(DSPCNTR(i));
17181 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017182 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017183 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017184 error->plane[i].pos = I915_READ(DSPPOS(i));
17185 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017186 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017187 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017188 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017189 error->plane[i].surface = I915_READ(DSPSURF(i));
17190 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17191 }
17192
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017193 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030017194
Chris Wilsonc0336662016-05-06 15:40:21 +010017195 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030017196 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017197 }
17198
Jani Nikula4d1de972016-03-18 17:05:42 +020017199 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017200 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017201 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017202 error->num_transcoders++; /* Account for eDP. */
17203
17204 for (i = 0; i < error->num_transcoders; i++) {
17205 enum transcoder cpu_transcoder = transcoders[i];
17206
Imre Deakddf9c532013-11-27 22:02:02 +020017207 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017208 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017209 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017210 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017211 continue;
17212
Chris Wilson63b66e52013-08-08 15:12:06 +020017213 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17214
17215 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17216 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17217 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17218 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17219 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17220 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17221 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017222 }
17223
17224 return error;
17225}
17226
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017227#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17228
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017229void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017230intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017231 struct drm_device *dev,
17232 struct intel_display_error_state *error)
17233{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017234 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017235 int i;
17236
Chris Wilson63b66e52013-08-08 15:12:06 +020017237 if (!error)
17238 return;
17239
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017240 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020017241 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017242 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017243 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017244 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017245 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017246 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017247 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017248 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030017249 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017250
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017251 err_printf(m, "Plane [%d]:\n", i);
17252 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17253 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017254 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017255 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17256 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017257 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030017258 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017259 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017260 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017261 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17262 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017263 }
17264
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017265 err_printf(m, "Cursor [%d]:\n", i);
17266 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17267 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17268 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017269 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017270
17271 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017272 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017273 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017274 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017275 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017276 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17277 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17278 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17279 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17280 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17281 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17282 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17283 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017284}