blob: 473c8fdb38b9dc7d7f407690bd3f19589ae69975 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700118static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Ville Syrjäläd1b32c32016-05-13 23:41:40 +0300126static int broxton_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100127
Ma Lingd4906092009-03-18 20:13:27 +0800128struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300129 struct {
130 int min, max;
131 } dot, vco, n, m, m1, m2, p, p1;
132
133 struct {
134 int dot_limit;
135 int p2_slow, p2_fast;
136 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139/* returns HPLL frequency in kHz */
140static int valleyview_get_vco(struct drm_i915_private *dev_priv)
141{
142 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
143
144 /* Obtain SKU information */
145 mutex_lock(&dev_priv->sb_lock);
146 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
147 CCK_FUSE_HPLL_FREQ_MASK;
148 mutex_unlock(&dev_priv->sb_lock);
149
150 return vco_freq[hpll_freq] * 1000;
151}
152
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200153int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
154 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300155{
156 u32 val;
157 int divider;
158
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200169 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
170}
171
172static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
173 const char *name, u32 reg)
174{
175 if (dev_priv->hpll_freq == 0)
176 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
177
178 return vlv_get_cck_clock(dev_priv, name, reg,
179 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180}
181
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200182static int
183intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200184{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200185 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200186}
187
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200188static int
189intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300190{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300191 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200192 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
193 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194}
195
196static int
197intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
198{
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 uint32_t clkcfg;
200
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200201 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300202 clkcfg = I915_READ(CLKCFG);
203 switch (clkcfg & CLKCFG_FSB_MASK) {
204 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200205 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300206 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200207 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300208 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200209 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300210 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200211 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300212 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200213 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300214 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200215 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300216 /* these two are just a guess; one of them might be right */
217 case CLKCFG_FSB_1600:
218 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200219 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300220 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200221 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300222 }
223}
224
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300225void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200226{
227 if (HAS_PCH_SPLIT(dev_priv))
228 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
229 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
230 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
231 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
232 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
233 else
234 return; /* no rawclk on other platforms, or no need to know it */
235
236 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
237}
238
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300239static void intel_update_czclk(struct drm_i915_private *dev_priv)
240{
Wayne Boyer666a4532015-12-09 12:29:35 -0800241 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300242 return;
243
244 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
245 CCK_CZ_CLOCK_CONTROL);
246
247 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
248}
249
Chris Wilson021357a2010-09-07 20:54:59 +0100250static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200251intel_fdi_link_freq(struct drm_i915_private *dev_priv,
252 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100253{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200254 if (HAS_DDI(dev_priv))
255 return pipe_config->port_clock; /* SPLL */
256 else if (IS_GEN5(dev_priv))
257 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200258 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200259 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100260}
261
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300262static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
274
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300275static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200276 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200277 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200278 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200279 .m = { .min = 96, .max = 140 },
280 .m1 = { .min = 18, .max = 26 },
281 .m2 = { .min = 6, .max = 16 },
282 .p = { .min = 4, .max = 128 },
283 .p1 = { .min = 2, .max = 33 },
284 .p2 = { .dot_limit = 165000,
285 .p2_slow = 4, .p2_fast = 4 },
286};
287
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300288static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200290 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200291 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400292 .m = { .min = 96, .max = 140 },
293 .m1 = { .min = 18, .max = 26 },
294 .m2 = { .min = 6, .max = 16 },
295 .p = { .min = 4, .max = 128 },
296 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 165000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300301static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400302 .dot = { .min = 20000, .max = 400000 },
303 .vco = { .min = 1400000, .max = 2800000 },
304 .n = { .min = 1, .max = 6 },
305 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100306 .m1 = { .min = 8, .max = 18 },
307 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .p2 = { .dot_limit = 200000,
311 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700312};
313
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300314static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400315 .dot = { .min = 20000, .max = 400000 },
316 .vco = { .min = 1400000, .max = 2800000 },
317 .n = { .min = 1, .max = 6 },
318 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100319 .m1 = { .min = 8, .max = 18 },
320 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400321 .p = { .min = 7, .max = 98 },
322 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 112000,
324 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Eric Anholt273e27c2011-03-30 13:01:10 -0700327
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300328static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 270000 },
330 .vco = { .min = 1750000, .max = 3500000},
331 .n = { .min = 1, .max = 4 },
332 .m = { .min = 104, .max = 138 },
333 .m1 = { .min = 17, .max = 23 },
334 .m2 = { .min = 5, .max = 11 },
335 .p = { .min = 10, .max = 30 },
336 .p1 = { .min = 1, .max = 3},
337 .p2 = { .dot_limit = 270000,
338 .p2_slow = 10,
339 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300343static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 22000, .max = 400000 },
345 .vco = { .min = 1750000, .max = 3500000},
346 .n = { .min = 1, .max = 4 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 16, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8},
352 .p2 = { .dot_limit = 165000,
353 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700354};
355
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300356static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 20000, .max = 115000 },
358 .vco = { .min = 1750000, .max = 3500000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 104, .max = 138 },
361 .m1 = { .min = 17, .max = 23 },
362 .m2 = { .min = 5, .max = 11 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 0,
366 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800367 },
Keith Packarde4b36692009-06-05 19:22:17 -0700368};
369
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300370static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .dot = { .min = 80000, .max = 224000 },
372 .vco = { .min = 1750000, .max = 3500000 },
373 .n = { .min = 1, .max = 3 },
374 .m = { .min = 104, .max = 138 },
375 .m1 = { .min = 17, .max = 23 },
376 .m2 = { .min = 5, .max = 11 },
377 .p = { .min = 14, .max = 42 },
378 .p1 = { .min = 2, .max = 6 },
379 .p2 = { .dot_limit = 0,
380 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800381 },
Keith Packarde4b36692009-06-05 19:22:17 -0700382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400385 .dot = { .min = 20000, .max = 400000},
386 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .n = { .min = 3, .max = 6 },
389 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700390 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400391 .m1 = { .min = 0, .max = 0 },
392 .m2 = { .min = 0, .max = 254 },
393 .p = { .min = 5, .max = 80 },
394 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .p2 = { .dot_limit = 200000,
396 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700397};
398
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300399static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400400 .dot = { .min = 20000, .max = 400000 },
401 .vco = { .min = 1700000, .max = 3500000 },
402 .n = { .min = 3, .max = 6 },
403 .m = { .min = 2, .max = 256 },
404 .m1 = { .min = 0, .max = 0 },
405 .m2 = { .min = 0, .max = 254 },
406 .p = { .min = 7, .max = 112 },
407 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .p2 = { .dot_limit = 112000,
409 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700410};
411
Eric Anholt273e27c2011-03-30 13:01:10 -0700412/* Ironlake / Sandybridge
413 *
414 * We calculate clock using (register_value + 2) for N/M1/M2, so here
415 * the range value for them is (actual_value - 2).
416 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300417static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 5 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 5, .max = 80 },
425 .p1 = { .min = 1, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700428};
429
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300430static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 3 },
434 .m = { .min = 79, .max = 118 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
438 .p1 = { .min = 2, .max = 8 },
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300443static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 127 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 56 },
451 .p1 = { .min = 2, .max = 8 },
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454};
455
Eric Anholt273e27c2011-03-30 13:01:10 -0700456/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300457static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700458 .dot = { .min = 25000, .max = 350000 },
459 .vco = { .min = 1760000, .max = 3510000 },
460 .n = { .min = 1, .max = 2 },
461 .m = { .min = 79, .max = 126 },
462 .m1 = { .min = 12, .max = 22 },
463 .m2 = { .min = 5, .max = 9 },
464 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700466 .p2 = { .dot_limit = 225000,
467 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800468};
469
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300470static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700471 .dot = { .min = 25000, .max = 350000 },
472 .vco = { .min = 1760000, .max = 3510000 },
473 .n = { .min = 1, .max = 3 },
474 .m = { .min = 79, .max = 126 },
475 .m1 = { .min = 12, .max = 22 },
476 .m2 = { .min = 5, .max = 9 },
477 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700479 .p2 = { .dot_limit = 225000,
480 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800481};
482
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300483static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300484 /*
485 * These are the data rate limits (measured in fast clocks)
486 * since those are the strictest limits we have. The fast
487 * clock and actual rate limits are more relaxed, so checking
488 * them would make no difference.
489 */
490 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200491 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700492 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .m1 = { .min = 2, .max = 3 },
494 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300495 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300496 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700497};
498
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300499static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 /*
501 * These are the data rate limits (measured in fast clocks)
502 * since those are the strictest limits we have. The fast
503 * clock and actual rate limits are more relaxed, so checking
504 * them would make no difference.
505 */
506 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200507 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 .m2 = { .min = 24 << 22, .max = 175 << 22 },
511 .p1 = { .min = 2, .max = 4 },
512 .p2 = { .p2_slow = 1, .p2_fast = 14 },
513};
514
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300515static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200516 /* FIXME: find real dot limits */
517 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530518 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200519 .n = { .min = 1, .max = 1 },
520 .m1 = { .min = 2, .max = 2 },
521 /* FIXME: find real m2 limits */
522 .m2 = { .min = 2 << 22, .max = 255 << 22 },
523 .p1 = { .min = 2, .max = 4 },
524 .p2 = { .p2_slow = 1, .p2_fast = 20 },
525};
526
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200527static bool
528needs_modeset(struct drm_crtc_state *state)
529{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200530 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200531}
532
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300533/**
534 * Returns whether any output on the specified pipe is of the specified type
535 */
Damien Lespiau40935612014-10-29 11:16:59 +0000536bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300537{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300538 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300539 struct intel_encoder *encoder;
540
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300541 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300542 if (encoder->type == type)
543 return true;
544
545 return false;
546}
547
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548/**
549 * Returns whether any output on the specified pipe will have the specified
550 * type after a staged modeset is complete, i.e., the same as
551 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
552 * encoder->crtc.
553 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
555 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300558 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200560 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200562
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300563 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200564 if (connector_state->crtc != crtc_state->base.crtc)
565 continue;
566
567 num_connectors++;
568
569 encoder = to_intel_encoder(connector_state->best_encoder);
570 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200571 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200572 }
573
574 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200575
576 return false;
577}
578
Imre Deakdccbea32015-06-22 23:35:51 +0300579/*
580 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
581 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
582 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
583 * The helpers' return value is the rate of the clock that is fed to the
584 * display engine's pipe which can be the above fast dot clock rate or a
585 * divided-down version of it.
586 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300588static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800589{
Shaohua Li21778322009-02-23 15:19:16 +0800590 clock->m = clock->m2 + 2;
591 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200592 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300593 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300594 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
595 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300596
597 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800598}
599
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200600static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
601{
602 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
603}
604
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800606{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200607 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200609 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300610 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300611 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
612 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300613
614 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800615}
616
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300617static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300618{
619 clock->m = clock->m1 * clock->m2;
620 clock->p = clock->p1 * clock->p2;
621 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300622 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300623 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
624 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300625
626 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300627}
628
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300629int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300630{
631 clock->m = clock->m1 * clock->m2;
632 clock->p = clock->p1 * clock->p2;
633 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300634 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300635 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
636 clock->n << 22);
637 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300638
639 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300640}
641
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800642#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643/**
644 * Returns whether the given set of divisors are valid for a given refclk with
645 * the given connectors.
646 */
647
Chris Wilson1b894b52010-12-14 20:04:54 +0000648static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300649 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300650 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800651{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300652 if (clock->n < limit->n.min || limit->n.max < clock->n)
653 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400657 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400659 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300660
Wayne Boyer666a4532015-12-09 12:29:35 -0800661 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
662 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300663 if (clock->m1 <= clock->m2)
664 INTELPllInvalid("m1 <= m2\n");
665
Wayne Boyer666a4532015-12-09 12:29:35 -0800666 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300667 if (clock->p < limit->p.min || limit->p.max < clock->p)
668 INTELPllInvalid("p out of range\n");
669 if (clock->m < limit->m.min || limit->m.max < clock->m)
670 INTELPllInvalid("m out of range\n");
671 }
672
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300685i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 const struct intel_crtc_state *crtc_state,
687 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800688{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200691 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100693 * For LVDS just rely on its current settings for dual-channel.
694 * We haven't figured out how to reliably set up different
695 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100697 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300698 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 } else {
702 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300703 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300705 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300707}
708
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200709/*
710 * Returns a set of divisors for the desired target clock with the given
711 * refclk, or FALSE. The returned values represent the clock equation:
712 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
713 *
714 * Target and reference clocks are specified in kHz.
715 *
716 * If match_clock is provided, then best_clock P divider must match the P
717 * divider from @match_clock used for LVDS downclocking.
718 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300719static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300720i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300721 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300722 int target, int refclk, struct dpll *match_clock,
723 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300724{
725 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300726 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300727 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800728
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800730
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300731 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
732
Zhao Yakui42158662009-11-20 11:24:18 +0800733 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
734 clock.m1++) {
735 for (clock.m2 = limit->m2.min;
736 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200737 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800738 break;
739 for (clock.n = limit->n.min;
740 clock.n <= limit->n.max; clock.n++) {
741 for (clock.p1 = limit->p1.min;
742 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 int this_err;
744
Imre Deakdccbea32015-06-22 23:35:51 +0300745 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
753 this_err = abs(clock.dot - target);
754 if (this_err < err) {
755 *best_clock = clock;
756 err = this_err;
757 }
758 }
759 }
760 }
761 }
762
763 return (err != target);
764}
765
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200766/*
767 * Returns a set of divisors for the desired target clock with the given
768 * refclk, or FALSE. The returned values represent the clock equation:
769 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
770 *
771 * Target and reference clocks are specified in kHz.
772 *
773 * If match_clock is provided, then best_clock P divider must match the P
774 * divider from @match_clock used for LVDS downclocking.
775 */
Ma Lingd4906092009-03-18 20:13:27 +0800776static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300777pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300779 int target, int refclk, struct dpll *match_clock,
780 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200781{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300782 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200784 int err = target;
785
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200786 memset(best_clock, 0, sizeof(*best_clock));
787
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300788 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
789
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200790 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
791 clock.m1++) {
792 for (clock.m2 = limit->m2.min;
793 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200794 for (clock.n = limit->n.min;
795 clock.n <= limit->n.max; clock.n++) {
796 for (clock.p1 = limit->p1.min;
797 clock.p1 <= limit->p1.max; clock.p1++) {
798 int this_err;
799
Imre Deakdccbea32015-06-22 23:35:51 +0300800 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800801 if (!intel_PLL_is_valid(dev, limit,
802 &clock))
803 continue;
804 if (match_clock &&
805 clock.p != match_clock->p)
806 continue;
807
808 this_err = abs(clock.dot - target);
809 if (this_err < err) {
810 *best_clock = clock;
811 err = this_err;
812 }
813 }
814 }
815 }
816 }
817
818 return (err != target);
819}
820
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200821/*
822 * Returns a set of divisors for the desired target clock with the given
823 * refclk, or FALSE. The returned values represent the clock equation:
824 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200825 *
826 * Target and reference clocks are specified in kHz.
827 *
828 * If match_clock is provided, then best_clock P divider must match the P
829 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200830 */
Ma Lingd4906092009-03-18 20:13:27 +0800831static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300832g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200833 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300834 int target, int refclk, struct dpll *match_clock,
835 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800836{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300837 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300838 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800839 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400841 /* approximately equals target * 0.00585 */
842 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800843
844 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300845
846 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
847
Ma Lingd4906092009-03-18 20:13:27 +0800848 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200849 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800850 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200851 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800852 for (clock.m1 = limit->m1.max;
853 clock.m1 >= limit->m1.min; clock.m1--) {
854 for (clock.m2 = limit->m2.max;
855 clock.m2 >= limit->m2.min; clock.m2--) {
856 for (clock.p1 = limit->p1.max;
857 clock.p1 >= limit->p1.min; clock.p1--) {
858 int this_err;
859
Imre Deakdccbea32015-06-22 23:35:51 +0300860 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000861 if (!intel_PLL_is_valid(dev, limit,
862 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800863 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000864
865 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800866 if (this_err < err_most) {
867 *best_clock = clock;
868 err_most = this_err;
869 max_n = clock.n;
870 found = true;
871 }
872 }
873 }
874 }
875 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800876 return found;
877}
Ma Lingd4906092009-03-18 20:13:27 +0800878
Imre Deakd5dd62b2015-03-17 11:40:03 +0200879/*
880 * Check if the calculated PLL configuration is more optimal compared to the
881 * best configuration and error found so far. Return the calculated error.
882 */
883static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300884 const struct dpll *calculated_clock,
885 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 unsigned int best_error_ppm,
887 unsigned int *error_ppm)
888{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200889 /*
890 * For CHV ignore the error and consider only the P value.
891 * Prefer a bigger P value based on HW requirements.
892 */
893 if (IS_CHERRYVIEW(dev)) {
894 *error_ppm = 0;
895
896 return calculated_clock->p > best_clock->p;
897 }
898
Imre Deak24be4e42015-03-17 11:40:04 +0200899 if (WARN_ON_ONCE(!target_freq))
900 return false;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 *error_ppm = div_u64(1000000ULL *
903 abs(target_freq - calculated_clock->dot),
904 target_freq);
905 /*
906 * Prefer a better P value over a better (smaller) error if the error
907 * is small. Ensure this preference for future configurations too by
908 * setting the error to 0.
909 */
910 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
911 *error_ppm = 0;
912
913 return true;
914 }
915
916 return *error_ppm + 10 < best_error_ppm;
917}
918
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200919/*
920 * Returns a set of divisors for the desired target clock with the given
921 * refclk, or FALSE. The returned values represent the clock equation:
922 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
923 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800924static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300925vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200926 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300927 int target, int refclk, struct dpll *match_clock,
928 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200930 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300931 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300932 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300933 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300934 /* min update 19.2 MHz */
935 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300936 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700937
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300938 target *= 5; /* fast clock */
939
940 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700941
942 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300943 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300944 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300945 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300947 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700948 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300949 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200950 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300951
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
953 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300954
Imre Deakdccbea32015-06-22 23:35:51 +0300955 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300956
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300957 if (!intel_PLL_is_valid(dev, limit,
958 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300959 continue;
960
Imre Deakd5dd62b2015-03-17 11:40:03 +0200961 if (!vlv_PLL_is_optimal(dev, target,
962 &clock,
963 best_clock,
964 bestppm, &ppm))
965 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300966
Imre Deakd5dd62b2015-03-17 11:40:03 +0200967 *best_clock = clock;
968 bestppm = ppm;
969 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 }
971 }
972 }
973 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700974
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300975 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700976}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200978/*
979 * Returns a set of divisors for the desired target clock with the given
980 * refclk, or FALSE. The returned values represent the clock equation:
981 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
982 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300983static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300984chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200985 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300986 int target, int refclk, struct dpll *match_clock,
987 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300988{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200989 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300990 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200991 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300992 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300993 uint64_t m2;
994 int found = false;
995
996 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200997 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998
999 /*
1000 * Based on hardware doc, the n always set to 1, and m1 always
1001 * set to 2. If requires to support 200Mhz refclk, we need to
1002 * revisit this because n may not 1 anymore.
1003 */
1004 clock.n = 1, clock.m1 = 2;
1005 target *= 5; /* fast clock */
1006
1007 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1008 for (clock.p2 = limit->p2.p2_fast;
1009 clock.p2 >= limit->p2.p2_slow;
1010 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001011 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001012
1013 clock.p = clock.p1 * clock.p2;
1014
1015 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1016 clock.n) << 22, refclk * clock.m1);
1017
1018 if (m2 > INT_MAX/clock.m1)
1019 continue;
1020
1021 clock.m2 = m2;
1022
Imre Deakdccbea32015-06-22 23:35:51 +03001023 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001024
1025 if (!intel_PLL_is_valid(dev, limit, &clock))
1026 continue;
1027
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1029 best_error_ppm, &error_ppm))
1030 continue;
1031
1032 *best_clock = clock;
1033 best_error_ppm = error_ppm;
1034 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001035 }
1036 }
1037
1038 return found;
1039}
1040
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001041bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001042 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001044 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001045 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001046
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001047 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001048 target_clock, refclk, NULL, best_clock);
1049}
1050
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001051bool intel_crtc_active(struct drm_crtc *crtc)
1052{
1053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1054
1055 /* Be paranoid as we can arrive here with only partial
1056 * state retrieved from the hardware during setup.
1057 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001058 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001059 * as Haswell has gained clock readout/fastboot support.
1060 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001061 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001062 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001063 *
1064 * FIXME: The intel_crtc->active here should be switched to
1065 * crtc->state->active once we have proper CRTC states wired up
1066 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001068 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001069 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001070}
1071
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001072enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1073 enum pipe pipe)
1074{
1075 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001078 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001079}
1080
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001081static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1082{
1083 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001084 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001085 u32 line1, line2;
1086 u32 line_mask;
1087
1088 if (IS_GEN2(dev))
1089 line_mask = DSL_LINEMASK_GEN2;
1090 else
1091 line_mask = DSL_LINEMASK_GEN3;
1092
1093 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001094 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095 line2 = I915_READ(reg) & line_mask;
1096
1097 return line1 == line2;
1098}
1099
Keith Packardab7ad7f2010-10-03 00:33:06 -07001100/*
1101 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001102 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001103 *
1104 * After disabling a pipe, we can't wait for vblank in the usual way,
1105 * spinning on the vblank interrupt status bit, since we won't actually
1106 * see an interrupt when the pipe is disabled.
1107 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001108 * On Gen4 and above:
1109 * wait for the pipe register state bit to turn off
1110 *
1111 * Otherwise:
1112 * wait for the display line value to settle (it usually
1113 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001114 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001115 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001120 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001121 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001122
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001124 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001125
Keith Packardab7ad7f2010-10-03 00:33:06 -07001126 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001127 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1128 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001129 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001130 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001132 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001133 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001134 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001135}
1136
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001138void assert_pll(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141 u32 val;
1142 bool cur_state;
1143
Ville Syrjälä649636e2015-09-22 19:50:01 +03001144 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001146 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001147 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001148 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001150
Jani Nikula23538ef2013-08-27 15:12:22 +03001151/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001152void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001153{
1154 u32 val;
1155 bool cur_state;
1156
Ville Syrjäläa5805162015-05-26 20:42:30 +03001157 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001158 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001159 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001160
1161 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001163 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001165}
Jani Nikula23538ef2013-08-27 15:12:22 +03001166
Jesse Barnes040484a2011-01-03 12:14:26 -08001167static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1168 enum pipe pipe, bool state)
1169{
Jesse Barnes040484a2011-01-03 12:14:26 -08001170 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001171 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1172 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001173
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001174 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001175 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001176 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001177 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001178 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001179 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001180 cur_state = !!(val & FDI_TX_ENABLE);
1181 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001182 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001184 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001185}
1186#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1187#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1188
1189static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state)
1191{
Jesse Barnes040484a2011-01-03 12:14:26 -08001192 u32 val;
1193 bool cur_state;
1194
Ville Syrjälä649636e2015-09-22 19:50:01 +03001195 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001196 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001197 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001199 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001200}
1201#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1202#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1203
1204static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1205 enum pipe pipe)
1206{
Jesse Barnes040484a2011-01-03 12:14:26 -08001207 u32 val;
1208
1209 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001210 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001211 return;
1212
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001213 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001214 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001215 return;
1216
Ville Syrjälä649636e2015-09-22 19:50:01 +03001217 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001218 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001219}
1220
Daniel Vetter55607e82013-06-16 21:42:39 +02001221void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001223{
Jesse Barnes040484a2011-01-03 12:14:26 -08001224 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001225 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001226
Ville Syrjälä649636e2015-09-22 19:50:01 +03001227 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001228 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001229 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001230 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001231 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001232}
1233
Daniel Vetterb680c372014-09-19 18:27:27 +02001234void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1235 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001236{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001237 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001238 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001239 u32 val;
1240 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001241 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001242
Jani Nikulabedd4db2014-08-22 15:04:13 +03001243 if (WARN_ON(HAS_DDI(dev)))
1244 return;
1245
1246 if (HAS_PCH_SPLIT(dev)) {
1247 u32 port_sel;
1248
Jesse Barnesea0760c2011-01-04 15:09:32 -08001249 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001250 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1251
1252 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1253 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1254 panel_pipe = PIPE_B;
1255 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001256 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001257 /* presumably write lock depends on pipe, not port select */
1258 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1259 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001260 } else {
1261 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001262 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1263 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264 }
1265
1266 val = I915_READ(pp_reg);
1267 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001268 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 locked = false;
1270
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001273 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001274}
1275
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001276static void assert_cursor(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, bool state)
1278{
1279 struct drm_device *dev = dev_priv->dev;
1280 bool cur_state;
1281
Paulo Zanonid9d82082014-02-27 16:30:56 -03001282 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001283 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001284 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001285 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001286
Rob Clarke2c719b2014-12-15 13:56:32 -05001287 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001288 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001289 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001290}
1291#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1292#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1293
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001294void assert_pipe(struct drm_i915_private *dev_priv,
1295 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001297 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001298 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1299 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001300 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001302 /* if we need the pipe quirk it must be always on */
1303 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1304 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001305 state = true;
1306
Imre Deak4feed0e2016-02-12 18:55:14 +02001307 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1308 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001309 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001310 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001311
1312 intel_display_power_put(dev_priv, power_domain);
1313 } else {
1314 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001315 }
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001318 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001319 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001320}
1321
Chris Wilson931872f2012-01-16 23:01:13 +00001322static void assert_plane(struct drm_i915_private *dev_priv,
1323 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001326 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001327
Ville Syrjälä649636e2015-09-22 19:50:01 +03001328 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001329 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001330 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001331 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001332 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001333}
1334
Chris Wilson931872f2012-01-16 23:01:13 +00001335#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1336#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1337
Jesse Barnesb24e7172011-01-04 15:09:30 -08001338static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1339 enum pipe pipe)
1340{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001341 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001342 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343
Ville Syrjälä653e1022013-06-04 13:49:05 +03001344 /* Primary planes are fixed to pipes on gen4+ */
1345 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001346 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001348 "plane %c assertion failure, should be disabled but not\n",
1349 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001350 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001351 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001352
Jesse Barnesb24e7172011-01-04 15:09:30 -08001353 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001354 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001355 u32 val = I915_READ(DSPCNTR(i));
1356 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001357 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001358 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001359 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1360 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001361 }
1362}
1363
Jesse Barnes19332d72013-03-28 09:55:38 -07001364static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe)
1366{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001367 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001368 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001369
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001370 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001371 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001372 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001373 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001374 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1375 sprite, pipe_name(pipe));
1376 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001377 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001378 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001379 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001381 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001382 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001383 }
1384 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001385 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001386 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001387 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001388 plane_name(pipe), pipe_name(pipe));
1389 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001390 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001392 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001394 }
1395}
1396
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001397static void assert_vblank_disabled(struct drm_crtc *crtc)
1398{
Rob Clarke2c719b2014-12-15 13:56:32 -05001399 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001400 drm_crtc_vblank_put(crtc);
1401}
1402
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001403void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001405{
Jesse Barnes92f25842011-01-04 15:09:34 -08001406 u32 val;
1407 bool enabled;
1408
Ville Syrjälä649636e2015-09-22 19:50:01 +03001409 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001410 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001411 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001412 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1413 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001414}
1415
Keith Packard4e634382011-08-06 10:39:45 -07001416static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1417 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001418{
1419 if ((val & DP_PORT_EN) == 0)
1420 return false;
1421
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001422 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001423 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001424 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1425 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001426 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001427 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1428 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001429 } else {
1430 if ((val & DP_PIPE_MASK) != (pipe << 30))
1431 return false;
1432 }
1433 return true;
1434}
1435
Keith Packard1519b992011-08-06 10:35:34 -07001436static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1437 enum pipe pipe, u32 val)
1438{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001439 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001440 return false;
1441
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001442 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001443 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001444 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001445 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001446 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1447 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001448 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001449 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001450 return false;
1451 }
1452 return true;
1453}
1454
1455static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1456 enum pipe pipe, u32 val)
1457{
1458 if ((val & LVDS_PORT_EN) == 0)
1459 return false;
1460
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001461 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001462 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1463 return false;
1464 } else {
1465 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1466 return false;
1467 }
1468 return true;
1469}
1470
1471static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1472 enum pipe pipe, u32 val)
1473{
1474 if ((val & ADPA_DAC_ENABLE) == 0)
1475 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001476 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001477 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1478 return false;
1479 } else {
1480 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1481 return false;
1482 }
1483 return true;
1484}
1485
Jesse Barnes291906f2011-02-02 12:28:03 -08001486static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001487 enum pipe pipe, i915_reg_t reg,
1488 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001489{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001490 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001491 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001492 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001493 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001494
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001495 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001496 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001497 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001498}
1499
1500static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001501 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001502{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001503 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001504 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001505 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001506 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001507
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001508 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001509 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001510 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001511}
1512
1513static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe)
1515{
Jesse Barnes291906f2011-02-02 12:28:03 -08001516 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001517
Keith Packardf0575e92011-07-25 22:12:43 -07001518 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1519 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1520 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001521
Ville Syrjälä649636e2015-09-22 19:50:01 +03001522 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001523 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001524 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001525 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001526
Ville Syrjälä649636e2015-09-22 19:50:01 +03001527 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001528 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001529 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001530 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001531
Paulo Zanonie2debe92013-02-18 19:00:27 -03001532 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1533 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1534 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001535}
1536
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001537static void _vlv_enable_pll(struct intel_crtc *crtc,
1538 const struct intel_crtc_state *pipe_config)
1539{
1540 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1541 enum pipe pipe = crtc->pipe;
1542
1543 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1544 POSTING_READ(DPLL(pipe));
1545 udelay(150);
1546
1547 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1548 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1549}
1550
Ville Syrjäläd288f652014-10-28 13:20:22 +02001551static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001552 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001553{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001554 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001555 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001557 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001558
Daniel Vetter87442f72013-06-06 00:52:17 +02001559 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001560 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001561
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001562 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1563 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001564
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001565 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1566 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001567}
1568
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001569
1570static void _chv_enable_pll(struct intel_crtc *crtc,
1571 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001572{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001573 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001574 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576 u32 tmp;
1577
Ville Syrjäläa5805162015-05-26 20:42:30 +03001578 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579
1580 /* Enable back the 10bit clock to display controller */
1581 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1582 tmp |= DPIO_DCLKP_EN;
1583 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1584
Ville Syrjälä54433e92015-05-26 20:42:31 +03001585 mutex_unlock(&dev_priv->sb_lock);
1586
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001587 /*
1588 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1589 */
1590 udelay(1);
1591
1592 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001594
1595 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001596 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001597 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001598}
1599
1600static void chv_enable_pll(struct intel_crtc *crtc,
1601 const struct intel_crtc_state *pipe_config)
1602{
1603 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1604 enum pipe pipe = crtc->pipe;
1605
1606 assert_pipe_disabled(dev_priv, pipe);
1607
1608 /* PLL is protected by panel, make sure we can write it */
1609 assert_panel_unlocked(dev_priv, pipe);
1610
1611 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1612 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001613
Ville Syrjäläc2317752016-03-15 16:39:56 +02001614 if (pipe != PIPE_A) {
1615 /*
1616 * WaPixelRepeatModeFixForC0:chv
1617 *
1618 * DPLLCMD is AWOL. Use chicken bits to propagate
1619 * the value from DPLLBMD to either pipe B or C.
1620 */
1621 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1622 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1623 I915_WRITE(CBR4_VLV, 0);
1624 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1625
1626 /*
1627 * DPLLB VGA mode also seems to cause problems.
1628 * We should always have it disabled.
1629 */
1630 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1631 } else {
1632 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1633 POSTING_READ(DPLL_MD(pipe));
1634 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001635}
1636
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001637static int intel_num_dvo_pipes(struct drm_device *dev)
1638{
1639 struct intel_crtc *crtc;
1640 int count = 0;
1641
1642 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001643 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001644 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001645
1646 return count;
1647}
1648
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001650{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 struct drm_device *dev = crtc->base.dev;
1652 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001653 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001654 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001655
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001657
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001659 if (IS_MOBILE(dev) && !IS_I830(dev))
1660 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001661
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001662 /* Enable DVO 2x clock on both PLLs if necessary */
1663 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1664 /*
1665 * It appears to be important that we don't enable this
1666 * for the current pipe before otherwise configuring the
1667 * PLL. No idea how this should be handled if multiple
1668 * DVO outputs are enabled simultaneosly.
1669 */
1670 dpll |= DPLL_DVO_2X_MODE;
1671 I915_WRITE(DPLL(!crtc->pipe),
1672 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1673 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001674
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001675 /*
1676 * Apparently we need to have VGA mode enabled prior to changing
1677 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1678 * dividers, even though the register value does change.
1679 */
1680 I915_WRITE(reg, 0);
1681
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001682 I915_WRITE(reg, dpll);
1683
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001684 /* Wait for the clocks to stabilize. */
1685 POSTING_READ(reg);
1686 udelay(150);
1687
1688 if (INTEL_INFO(dev)->gen >= 4) {
1689 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001690 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 } else {
1692 /* The pixel multiplier can only be updated once the
1693 * DPLL is enabled and the clocks are stable.
1694 *
1695 * So write it again.
1696 */
1697 I915_WRITE(reg, dpll);
1698 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699
1700 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001701 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702 POSTING_READ(reg);
1703 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001705 POSTING_READ(reg);
1706 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001707 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001708 POSTING_READ(reg);
1709 udelay(150); /* wait for warmup */
1710}
1711
1712/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001713 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714 * @dev_priv: i915 private structure
1715 * @pipe: pipe PLL to disable
1716 *
1717 * Disable the PLL for @pipe, making sure the pipe is off first.
1718 *
1719 * Note! This is for pre-ILK only.
1720 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001721static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001722{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001723 struct drm_device *dev = crtc->base.dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 enum pipe pipe = crtc->pipe;
1726
1727 /* Disable DVO 2x clock on both PLLs if necessary */
1728 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001729 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001730 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001731 I915_WRITE(DPLL(PIPE_B),
1732 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1733 I915_WRITE(DPLL(PIPE_A),
1734 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1735 }
1736
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001737 /* Don't disable pipe or pipe PLLs if needed */
1738 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1739 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 return;
1741
1742 /* Make sure the pipe isn't still relying on us */
1743 assert_pipe_disabled(dev_priv, pipe);
1744
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001745 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001746 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747}
1748
Jesse Barnesf6071162013-10-01 10:41:38 -07001749static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1750{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001751 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001752
1753 /* Make sure the pipe isn't still relying on us */
1754 assert_pipe_disabled(dev_priv, pipe);
1755
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001756 val = DPLL_INTEGRATED_REF_CLK_VLV |
1757 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1758 if (pipe != PIPE_A)
1759 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1760
Jesse Barnesf6071162013-10-01 10:41:38 -07001761 I915_WRITE(DPLL(pipe), val);
1762 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001763}
1764
1765static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1766{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001767 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001768 u32 val;
1769
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001770 /* Make sure the pipe isn't still relying on us */
1771 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001772
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001773 val = DPLL_SSC_REF_CLK_CHV |
1774 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001775 if (pipe != PIPE_A)
1776 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001777
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001778 I915_WRITE(DPLL(pipe), val);
1779 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001780
Ville Syrjäläa5805162015-05-26 20:42:30 +03001781 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001782
1783 /* Disable 10bit clock to display controller */
1784 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1785 val &= ~DPIO_DCLKP_EN;
1786 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1787
Ville Syrjäläa5805162015-05-26 20:42:30 +03001788 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001789}
1790
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001791void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001792 struct intel_digital_port *dport,
1793 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794{
1795 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001796 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001798 switch (dport->port) {
1799 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001800 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001801 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001802 break;
1803 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001805 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001806 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001807 break;
1808 case PORT_D:
1809 port_mask = DPLL_PORTD_READY_MASK;
1810 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001811 break;
1812 default:
1813 BUG();
1814 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001815
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001816 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1817 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1818 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001819}
1820
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001821static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001823{
Daniel Vetter23670b322012-11-01 09:15:30 +01001824 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001825 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001827 i915_reg_t reg;
1828 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001829
Jesse Barnes040484a2011-01-03 12:14:26 -08001830 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001831 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001832
1833 /* FDI must be feeding us bits for PCH ports */
1834 assert_fdi_tx_enabled(dev_priv, pipe);
1835 assert_fdi_rx_enabled(dev_priv, pipe);
1836
Daniel Vetter23670b322012-11-01 09:15:30 +01001837 if (HAS_PCH_CPT(dev)) {
1838 /* Workaround: Set the timing override bit before enabling the
1839 * pch transcoder. */
1840 reg = TRANS_CHICKEN2(pipe);
1841 val = I915_READ(reg);
1842 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1843 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001844 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001845
Daniel Vetterab9412b2013-05-03 11:49:46 +02001846 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001848 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001849
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001850 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001851 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001852 * Make the BPC in transcoder be consistent with
1853 * that in pipeconf reg. For HDMI we must use 8bpc
1854 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001855 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001856 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001857 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1858 val |= PIPECONF_8BPC;
1859 else
1860 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001861 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001862
1863 val &= ~TRANS_INTERLACE_MASK;
1864 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001865 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001866 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001867 val |= TRANS_LEGACY_INTERLACED_ILK;
1868 else
1869 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001870 else
1871 val |= TRANS_PROGRESSIVE;
1872
Jesse Barnes040484a2011-01-03 12:14:26 -08001873 I915_WRITE(reg, val | TRANS_ENABLE);
1874 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001875 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001876}
1877
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001878static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001879 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001880{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001881 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001882
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001884 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001885 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001886
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001887 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001888 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001890 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001891
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001892 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001893 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001894
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001895 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1896 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001897 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898 else
1899 val |= TRANS_PROGRESSIVE;
1900
Daniel Vetterab9412b2013-05-03 11:49:46 +02001901 I915_WRITE(LPT_TRANSCONF, val);
1902 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001903 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001904}
1905
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001906static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1907 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001908{
Daniel Vetter23670b322012-11-01 09:15:30 +01001909 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001910 i915_reg_t reg;
1911 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001912
1913 /* FDI relies on the transcoder */
1914 assert_fdi_tx_disabled(dev_priv, pipe);
1915 assert_fdi_rx_disabled(dev_priv, pipe);
1916
Jesse Barnes291906f2011-02-02 12:28:03 -08001917 /* Ports must be off as well */
1918 assert_pch_ports_disabled(dev_priv, pipe);
1919
Daniel Vetterab9412b2013-05-03 11:49:46 +02001920 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001921 val = I915_READ(reg);
1922 val &= ~TRANS_ENABLE;
1923 I915_WRITE(reg, val);
1924 /* wait for PCH transcoder off, transcoder state */
1925 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001926 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001927
Ville Syrjäläc4656132015-10-29 21:25:56 +02001928 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001929 /* Workaround: Clear the timing override chicken bit again. */
1930 reg = TRANS_CHICKEN2(pipe);
1931 val = I915_READ(reg);
1932 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1933 I915_WRITE(reg, val);
1934 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001935}
1936
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001937static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001938{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001939 u32 val;
1940
Daniel Vetterab9412b2013-05-03 11:49:46 +02001941 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001943 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001945 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001946 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001947
1948 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001949 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001950 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001951 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001952}
1953
1954/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001955 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001956 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001958 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001959 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001960 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001961static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001962{
Paulo Zanoni03722642014-01-17 13:51:09 -02001963 struct drm_device *dev = crtc->base.dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001966 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001967 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001968 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001969 u32 val;
1970
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001971 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1972
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001973 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001974 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001975 assert_sprites_disabled(dev_priv, pipe);
1976
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001977 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001978 pch_transcoder = TRANSCODER_A;
1979 else
1980 pch_transcoder = pipe;
1981
Jesse Barnesb24e7172011-01-04 15:09:30 -08001982 /*
1983 * A pipe without a PLL won't actually be able to drive bits from
1984 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1985 * need the check.
1986 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001987 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001988 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001989 assert_dsi_pll_enabled(dev_priv);
1990 else
1991 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001992 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001993 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001994 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001995 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001996 assert_fdi_tx_pll_enabled(dev_priv,
1997 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001998 }
1999 /* FIXME: assert CPU port conditions for SNB+ */
2000 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002002 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002004 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002005 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2006 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002007 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002008 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002009
2010 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002011 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002012
2013 /*
2014 * Until the pipe starts DSL will read as 0, which would cause
2015 * an apparent vblank timestamp jump, which messes up also the
2016 * frame count when it's derived from the timestamps. So let's
2017 * wait for the pipe to start properly before we call
2018 * drm_crtc_vblank_on()
2019 */
2020 if (dev->max_vblank_count == 0 &&
2021 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2022 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023}
2024
2025/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002026 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002027 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002029 * Disable the pipe of @crtc, making sure that various hardware
2030 * specific requirements are met, if applicable, e.g. plane
2031 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002032 *
2033 * Will wait until the pipe has shut down before returning.
2034 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002035static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002036{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002037 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002038 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002039 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002040 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002041 u32 val;
2042
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002043 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2044
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045 /*
2046 * Make sure planes won't keep trying to pump pixels to us,
2047 * or we might hang the display.
2048 */
2049 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002050 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002051 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002053 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002055 if ((val & PIPECONF_ENABLE) == 0)
2056 return;
2057
Ville Syrjälä67adc642014-08-15 01:21:57 +03002058 /*
2059 * Double wide has implications for planes
2060 * so best keep it disabled when not needed.
2061 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002062 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002063 val &= ~PIPECONF_DOUBLE_WIDE;
2064
2065 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002066 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2067 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002068 val &= ~PIPECONF_ENABLE;
2069
2070 I915_WRITE(reg, val);
2071 if ((val & PIPECONF_ENABLE) == 0)
2072 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073}
2074
Chris Wilson693db182013-03-05 14:52:39 +00002075static bool need_vtd_wa(struct drm_device *dev)
2076{
2077#ifdef CONFIG_INTEL_IOMMU
2078 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2079 return true;
2080#endif
2081 return false;
2082}
2083
Ville Syrjälä832be822016-01-12 21:08:33 +02002084static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2085{
2086 return IS_GEN2(dev_priv) ? 2048 : 4096;
2087}
2088
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002089static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2090 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002091{
2092 switch (fb_modifier) {
2093 case DRM_FORMAT_MOD_NONE:
2094 return cpp;
2095 case I915_FORMAT_MOD_X_TILED:
2096 if (IS_GEN2(dev_priv))
2097 return 128;
2098 else
2099 return 512;
2100 case I915_FORMAT_MOD_Y_TILED:
2101 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2102 return 128;
2103 else
2104 return 512;
2105 case I915_FORMAT_MOD_Yf_TILED:
2106 switch (cpp) {
2107 case 1:
2108 return 64;
2109 case 2:
2110 case 4:
2111 return 128;
2112 case 8:
2113 case 16:
2114 return 256;
2115 default:
2116 MISSING_CASE(cpp);
2117 return cpp;
2118 }
2119 break;
2120 default:
2121 MISSING_CASE(fb_modifier);
2122 return cpp;
2123 }
2124}
2125
Ville Syrjälä832be822016-01-12 21:08:33 +02002126unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2127 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002128{
Ville Syrjälä832be822016-01-12 21:08:33 +02002129 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2130 return 1;
2131 else
2132 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002133 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002134}
2135
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002136/* Return the tile dimensions in pixel units */
2137static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2138 unsigned int *tile_width,
2139 unsigned int *tile_height,
2140 uint64_t fb_modifier,
2141 unsigned int cpp)
2142{
2143 unsigned int tile_width_bytes =
2144 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2145
2146 *tile_width = tile_width_bytes / cpp;
2147 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2148}
2149
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002150unsigned int
2151intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002152 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002153{
Ville Syrjälä832be822016-01-12 21:08:33 +02002154 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2155 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2156
2157 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002158}
2159
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002160unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2161{
2162 unsigned int size = 0;
2163 int i;
2164
2165 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2166 size += rot_info->plane[i].width * rot_info->plane[i].height;
2167
2168 return size;
2169}
2170
Daniel Vetter75c82a52015-10-14 16:51:04 +02002171static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002172intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2173 const struct drm_framebuffer *fb,
2174 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002175{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002176 if (intel_rotation_90_or_270(rotation)) {
2177 *view = i915_ggtt_view_rotated;
2178 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2179 } else {
2180 *view = i915_ggtt_view_normal;
2181 }
2182}
2183
2184static void
2185intel_fill_fb_info(struct drm_i915_private *dev_priv,
2186 struct drm_framebuffer *fb)
2187{
2188 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002189 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002190
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002191 tile_size = intel_tile_size(dev_priv);
2192
2193 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002194 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2195 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002196
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002197 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2198 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002199
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002200 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002201 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002202 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2203 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002204
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002205 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002206 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2207 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002208 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002209}
2210
Ville Syrjälä603525d2016-01-12 21:08:37 +02002211static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002212{
2213 if (INTEL_INFO(dev_priv)->gen >= 9)
2214 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002215 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002216 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002217 return 128 * 1024;
2218 else if (INTEL_INFO(dev_priv)->gen >= 4)
2219 return 4 * 1024;
2220 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002221 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002222}
2223
Ville Syrjälä603525d2016-01-12 21:08:37 +02002224static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2225 uint64_t fb_modifier)
2226{
2227 switch (fb_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 return intel_linear_alignment(dev_priv);
2230 case I915_FORMAT_MOD_X_TILED:
2231 if (INTEL_INFO(dev_priv)->gen >= 9)
2232 return 256 * 1024;
2233 return 0;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 case I915_FORMAT_MOD_Yf_TILED:
2236 return 1 * 1024 * 1024;
2237 default:
2238 MISSING_CASE(fb_modifier);
2239 return 0;
2240 }
2241}
2242
Chris Wilson127bd2a2010-07-23 23:32:05 +01002243int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002244intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2245 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002247 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002248 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002249 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002250 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002251 u32 alignment;
2252 int ret;
2253
Matt Roperebcdd392014-07-09 16:22:11 -07002254 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2255
Ville Syrjälä603525d2016-01-12 21:08:37 +02002256 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002257
Ville Syrjälä3465c582016-02-15 22:54:43 +02002258 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002259
Chris Wilson693db182013-03-05 14:52:39 +00002260 /* Note that the w/a also requires 64 PTE of padding following the
2261 * bo. We currently fill all unused PTE with the shadow page and so
2262 * we should always have valid PTE following the scanout preventing
2263 * the VT-d warning.
2264 */
2265 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2266 alignment = 256 * 1024;
2267
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002268 /*
2269 * Global gtt pte registers are special registers which actually forward
2270 * writes to a chunk of system memory. Which means that there is no risk
2271 * that the register values disappear as soon as we call
2272 * intel_runtime_pm_put(), so it is correct to wrap only the
2273 * pin/unpin/fence and not more.
2274 */
2275 intel_runtime_pm_get(dev_priv);
2276
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002277 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2278 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002279 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002280 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002281
2282 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2283 * fence, whereas 965+ only requires a fence if using
2284 * framebuffer compression. For simplicity, we always install
2285 * a fence as the cost is not that onerous.
2286 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002287 if (view.type == I915_GGTT_VIEW_NORMAL) {
2288 ret = i915_gem_object_get_fence(obj);
2289 if (ret == -EDEADLK) {
2290 /*
2291 * -EDEADLK means there are no free fences
2292 * no pending flips.
2293 *
2294 * This is propagated to atomic, but it uses
2295 * -EDEADLK to force a locking recovery, so
2296 * change the returned error to -EBUSY.
2297 */
2298 ret = -EBUSY;
2299 goto err_unpin;
2300 } else if (ret)
2301 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002302
Vivek Kasireddy98072162015-10-29 18:54:38 -07002303 i915_gem_object_pin_fence(obj);
2304 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002305
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002306 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002307 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002308
2309err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002310 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002311err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002312 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002313 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002314}
2315
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002316void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002317{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002318 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002319 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002320
Matt Roperebcdd392014-07-09 16:22:11 -07002321 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2322
Ville Syrjälä3465c582016-02-15 22:54:43 +02002323 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002324
Vivek Kasireddy98072162015-10-29 18:54:38 -07002325 if (view.type == I915_GGTT_VIEW_NORMAL)
2326 i915_gem_object_unpin_fence(obj);
2327
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002328 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002329}
2330
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002331/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002332 * Adjust the tile offset by moving the difference into
2333 * the x/y offsets.
2334 *
2335 * Input tile dimensions and pitch must already be
2336 * rotated to match x and y, and in pixel units.
2337 */
2338static u32 intel_adjust_tile_offset(int *x, int *y,
2339 unsigned int tile_width,
2340 unsigned int tile_height,
2341 unsigned int tile_size,
2342 unsigned int pitch_tiles,
2343 u32 old_offset,
2344 u32 new_offset)
2345{
2346 unsigned int tiles;
2347
2348 WARN_ON(old_offset & (tile_size - 1));
2349 WARN_ON(new_offset & (tile_size - 1));
2350 WARN_ON(new_offset > old_offset);
2351
2352 tiles = (old_offset - new_offset) / tile_size;
2353
2354 *y += tiles / pitch_tiles * tile_height;
2355 *x += tiles % pitch_tiles * tile_width;
2356
2357 return new_offset;
2358}
2359
2360/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002361 * Computes the linear offset to the base tile and adjusts
2362 * x, y. bytes per pixel is assumed to be a power-of-two.
2363 *
2364 * In the 90/270 rotated case, x and y are assumed
2365 * to be already rotated to match the rotated GTT view, and
2366 * pitch is the tile_height aligned framebuffer height.
2367 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002368u32 intel_compute_tile_offset(int *x, int *y,
2369 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002370 unsigned int pitch,
2371 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002372{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002373 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2374 uint64_t fb_modifier = fb->modifier[plane];
2375 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376 u32 offset, offset_aligned, alignment;
2377
2378 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2379 if (alignment)
2380 alignment--;
2381
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002382 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002383 unsigned int tile_size, tile_width, tile_height;
2384 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002385
Ville Syrjäläd8433102016-01-12 21:08:35 +02002386 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002387 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2388 fb_modifier, cpp);
2389
2390 if (intel_rotation_90_or_270(rotation)) {
2391 pitch_tiles = pitch / tile_height;
2392 swap(tile_width, tile_height);
2393 } else {
2394 pitch_tiles = pitch / (tile_width * cpp);
2395 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002396
Ville Syrjäläd8433102016-01-12 21:08:35 +02002397 tile_rows = *y / tile_height;
2398 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002399
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002400 tiles = *x / tile_width;
2401 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002402
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002403 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2404 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002405
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002406 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2407 tile_size, pitch_tiles,
2408 offset, offset_aligned);
2409 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002410 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002411 offset_aligned = offset & ~alignment;
2412
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002413 *y = (offset & alignment) / pitch;
2414 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002415 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002416
2417 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002418}
2419
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002420static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002421{
2422 switch (format) {
2423 case DISPPLANE_8BPP:
2424 return DRM_FORMAT_C8;
2425 case DISPPLANE_BGRX555:
2426 return DRM_FORMAT_XRGB1555;
2427 case DISPPLANE_BGRX565:
2428 return DRM_FORMAT_RGB565;
2429 default:
2430 case DISPPLANE_BGRX888:
2431 return DRM_FORMAT_XRGB8888;
2432 case DISPPLANE_RGBX888:
2433 return DRM_FORMAT_XBGR8888;
2434 case DISPPLANE_BGRX101010:
2435 return DRM_FORMAT_XRGB2101010;
2436 case DISPPLANE_RGBX101010:
2437 return DRM_FORMAT_XBGR2101010;
2438 }
2439}
2440
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002441static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2442{
2443 switch (format) {
2444 case PLANE_CTL_FORMAT_RGB_565:
2445 return DRM_FORMAT_RGB565;
2446 default:
2447 case PLANE_CTL_FORMAT_XRGB_8888:
2448 if (rgb_order) {
2449 if (alpha)
2450 return DRM_FORMAT_ABGR8888;
2451 else
2452 return DRM_FORMAT_XBGR8888;
2453 } else {
2454 if (alpha)
2455 return DRM_FORMAT_ARGB8888;
2456 else
2457 return DRM_FORMAT_XRGB8888;
2458 }
2459 case PLANE_CTL_FORMAT_XRGB_2101010:
2460 if (rgb_order)
2461 return DRM_FORMAT_XBGR2101010;
2462 else
2463 return DRM_FORMAT_XRGB2101010;
2464 }
2465}
2466
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002467static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002468intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2469 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002470{
2471 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002472 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002473 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002474 struct drm_i915_gem_object *obj = NULL;
2475 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002476 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002477 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2478 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2479 PAGE_SIZE);
2480
2481 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002482
Chris Wilsonff2652e2014-03-10 08:07:02 +00002483 if (plane_config->size == 0)
2484 return false;
2485
Paulo Zanoni3badb492015-09-23 12:52:23 -03002486 /* If the FB is too big, just don't use it since fbdev is not very
2487 * important and we should probably use that space with FBC or other
2488 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002489 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002490 return false;
2491
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002492 mutex_lock(&dev->struct_mutex);
2493
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002494 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2495 base_aligned,
2496 base_aligned,
2497 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002498 if (!obj) {
2499 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002500 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002501 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002502
Damien Lespiau49af4492015-01-20 12:51:44 +00002503 obj->tiling_mode = plane_config->tiling;
2504 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002505 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002506
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002507 mode_cmd.pixel_format = fb->pixel_format;
2508 mode_cmd.width = fb->width;
2509 mode_cmd.height = fb->height;
2510 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002511 mode_cmd.modifier[0] = fb->modifier[0];
2512 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002514 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002515 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516 DRM_DEBUG_KMS("intel fb init failed\n");
2517 goto out_unref_obj;
2518 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002519
Jesse Barnes46f297f2014-03-07 08:57:48 -08002520 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002521
Daniel Vetterf6936e22015-03-26 12:17:05 +01002522 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002523 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524
2525out_unref_obj:
2526 drm_gem_object_unreference(&obj->base);
2527 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002528 return false;
2529}
2530
Daniel Vetter5a21b662016-05-24 17:13:53 +02002531/* Update plane->state->fb to match plane->fb after driver-internal updates */
2532static void
2533update_state_fb(struct drm_plane *plane)
2534{
2535 if (plane->fb == plane->state->fb)
2536 return;
2537
2538 if (plane->state->fb)
2539 drm_framebuffer_unreference(plane->state->fb);
2540 plane->state->fb = plane->fb;
2541 if (plane->state->fb)
2542 drm_framebuffer_reference(plane->state->fb);
2543}
2544
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002545static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002546intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2547 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002548{
2549 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002550 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551 struct drm_crtc *c;
2552 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002553 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002554 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002555 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002556 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2557 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002558 struct intel_plane_state *intel_state =
2559 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002560 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561
Damien Lespiau2d140302015-02-05 17:22:18 +00002562 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 return;
2564
Daniel Vetterf6936e22015-03-26 12:17:05 +01002565 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002566 fb = &plane_config->fb->base;
2567 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002568 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569
Damien Lespiau2d140302015-02-05 17:22:18 +00002570 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002571
2572 /*
2573 * Failed to alloc the obj, check to see if we should share
2574 * an fb with another CRTC instead
2575 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002576 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002577 i = to_intel_crtc(c);
2578
2579 if (c == &intel_crtc->base)
2580 continue;
2581
Matt Roper2ff8fde2014-07-08 07:50:07 -07002582 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002583 continue;
2584
Daniel Vetter88595ac2015-03-26 12:42:24 +01002585 fb = c->primary->fb;
2586 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002587 continue;
2588
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002590 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002591 drm_framebuffer_reference(fb);
2592 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593 }
2594 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002595
Matt Roper200757f2015-12-03 11:37:36 -08002596 /*
2597 * We've failed to reconstruct the BIOS FB. Current display state
2598 * indicates that the primary plane is visible, but has a NULL FB,
2599 * which will lead to problems later if we don't fix it up. The
2600 * simplest solution is to just disable the primary plane now and
2601 * pretend the BIOS never had it enabled.
2602 */
2603 to_intel_plane_state(plane_state)->visible = false;
2604 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002605 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002606 intel_plane->disable_plane(primary, &intel_crtc->base);
2607
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 return;
2609
2610valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002611 plane_state->src_x = 0;
2612 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002613 plane_state->src_w = fb->width << 16;
2614 plane_state->src_h = fb->height << 16;
2615
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002616 plane_state->crtc_x = 0;
2617 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002618 plane_state->crtc_w = fb->width;
2619 plane_state->crtc_h = fb->height;
2620
Matt Roper0a8d8a82015-12-03 11:37:38 -08002621 intel_state->src.x1 = plane_state->src_x;
2622 intel_state->src.y1 = plane_state->src_y;
2623 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2624 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2625 intel_state->dst.x1 = plane_state->crtc_x;
2626 intel_state->dst.y1 = plane_state->crtc_y;
2627 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2628 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2629
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630 obj = intel_fb_obj(fb);
2631 if (obj->tiling_mode != I915_TILING_NONE)
2632 dev_priv->preserve_bios_swizzle = true;
2633
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002634 drm_framebuffer_reference(fb);
2635 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002636 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002637 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002638 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639}
2640
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002641static void i9xx_update_primary_plane(struct drm_plane *primary,
2642 const struct intel_crtc_state *crtc_state,
2643 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002644{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002645 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002646 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2648 struct drm_framebuffer *fb = plane_state->base.fb;
2649 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002650 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002651 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002652 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002653 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002654 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002655 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002656 int x = plane_state->src.x1 >> 16;
2657 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002658
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002659 dspcntr = DISPPLANE_GAMMA_ENABLE;
2660
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002661 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002662
2663 if (INTEL_INFO(dev)->gen < 4) {
2664 if (intel_crtc->pipe == PIPE_B)
2665 dspcntr |= DISPPLANE_SEL_PIPE_B;
2666
2667 /* pipesrc and dspsize control the size that is scaled from,
2668 * which should always be the user's requested size.
2669 */
2670 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002671 ((crtc_state->pipe_src_h - 1) << 16) |
2672 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002673 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002674 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2675 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002676 ((crtc_state->pipe_src_h - 1) << 16) |
2677 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002678 I915_WRITE(PRIMPOS(plane), 0);
2679 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002680 }
2681
Ville Syrjälä57779d02012-10-31 17:50:14 +02002682 switch (fb->pixel_format) {
2683 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002684 dspcntr |= DISPPLANE_8BPP;
2685 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002686 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002687 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002688 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002689 case DRM_FORMAT_RGB565:
2690 dspcntr |= DISPPLANE_BGRX565;
2691 break;
2692 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002693 dspcntr |= DISPPLANE_BGRX888;
2694 break;
2695 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002696 dspcntr |= DISPPLANE_RGBX888;
2697 break;
2698 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 dspcntr |= DISPPLANE_BGRX101010;
2700 break;
2701 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002702 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002703 break;
2704 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002705 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002706 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 if (INTEL_INFO(dev)->gen >= 4 &&
2709 obj->tiling_mode != I915_TILING_NONE)
2710 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002711
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002712 if (IS_G4X(dev))
2713 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2714
Ville Syrjäläac484962016-01-20 21:05:26 +02002715 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002716
Daniel Vetterc2c75132012-07-05 12:17:30 +02002717 if (INTEL_INFO(dev)->gen >= 4) {
2718 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002719 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002720 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002721 linear_offset -= intel_crtc->dspaddr_offset;
2722 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002723 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002724 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002725
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002726 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302727 dspcntr |= DISPPLANE_ROTATE_180;
2728
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002729 x += (crtc_state->pipe_src_w - 1);
2730 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302731
2732 /* Finding the last pixel of the last line of the display
2733 data and adding to linear_offset*/
2734 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002735 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002736 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302737 }
2738
Paulo Zanoni2db33662015-09-14 15:20:03 -03002739 intel_crtc->adjusted_x = x;
2740 intel_crtc->adjusted_y = y;
2741
Sonika Jindal48404c12014-08-22 14:06:04 +05302742 I915_WRITE(reg, dspcntr);
2743
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002744 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002745 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002746 I915_WRITE(DSPSURF(plane),
2747 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002748 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002750 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002751 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002752 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002753}
2754
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002755static void i9xx_disable_primary_plane(struct drm_plane *primary,
2756 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002757{
2758 struct drm_device *dev = crtc->dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002761 int plane = intel_crtc->plane;
2762
2763 I915_WRITE(DSPCNTR(plane), 0);
2764 if (INTEL_INFO(dev_priv)->gen >= 4)
2765 I915_WRITE(DSPSURF(plane), 0);
2766 else
2767 I915_WRITE(DSPADDR(plane), 0);
2768 POSTING_READ(DSPCNTR(plane));
2769}
2770
2771static void ironlake_update_primary_plane(struct drm_plane *primary,
2772 const struct intel_crtc_state *crtc_state,
2773 const struct intel_plane_state *plane_state)
2774{
2775 struct drm_device *dev = primary->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2778 struct drm_framebuffer *fb = plane_state->base.fb;
2779 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002781 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002783 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002784 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002785 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002786 int x = plane_state->src.x1 >> 16;
2787 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002788
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002789 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002790 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002791
2792 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2793 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2794
Ville Syrjälä57779d02012-10-31 17:50:14 +02002795 switch (fb->pixel_format) {
2796 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 dspcntr |= DISPPLANE_8BPP;
2798 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002799 case DRM_FORMAT_RGB565:
2800 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002801 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002803 dspcntr |= DISPPLANE_BGRX888;
2804 break;
2805 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 dspcntr |= DISPPLANE_RGBX888;
2807 break;
2808 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 dspcntr |= DISPPLANE_BGRX101010;
2810 break;
2811 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813 break;
2814 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002815 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002816 }
2817
2818 if (obj->tiling_mode != I915_TILING_NONE)
2819 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002821 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002822 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823
Ville Syrjäläac484962016-01-20 21:05:26 +02002824 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002825 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002826 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002827 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002828 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002829 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302830 dspcntr |= DISPPLANE_ROTATE_180;
2831
2832 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002833 x += (crtc_state->pipe_src_w - 1);
2834 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302835
2836 /* Finding the last pixel of the last line of the display
2837 data and adding to linear_offset*/
2838 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002839 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002840 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302841 }
2842 }
2843
Paulo Zanoni2db33662015-09-14 15:20:03 -03002844 intel_crtc->adjusted_x = x;
2845 intel_crtc->adjusted_y = y;
2846
Sonika Jindal48404c12014-08-22 14:06:04 +05302847 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002848
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002849 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002850 I915_WRITE(DSPSURF(plane),
2851 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002852 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002853 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2854 } else {
2855 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2856 I915_WRITE(DSPLINOFF(plane), linear_offset);
2857 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002859}
2860
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002861u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2862 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002863{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002864 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2865 return 64;
2866 } else {
2867 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002868
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002869 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002870 }
2871}
2872
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002873u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2874 struct drm_i915_gem_object *obj,
2875 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002876{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002877 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002878 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002879 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002880
Ville Syrjäläe7941292016-01-19 18:23:17 +02002881 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002882 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002883
Daniel Vetterce7f1722015-10-14 16:51:06 +02002884 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002885 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002886 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002887 return -1;
2888
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002889 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002890
2891 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002892 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002893 PAGE_SIZE;
2894 }
2895
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002896 WARN_ON(upper_32_bits(offset));
2897
2898 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002899}
2900
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002901static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2902{
2903 struct drm_device *dev = intel_crtc->base.dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905
2906 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2907 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2908 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002909}
2910
Chandra Kondurua1b22782015-04-07 15:28:45 -07002911/*
2912 * This function detaches (aka. unbinds) unused scalers in hardware
2913 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002914static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002915{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002916 struct intel_crtc_scaler_state *scaler_state;
2917 int i;
2918
Chandra Kondurua1b22782015-04-07 15:28:45 -07002919 scaler_state = &intel_crtc->config->scaler_state;
2920
2921 /* loop through and disable scalers that aren't in use */
2922 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002923 if (!scaler_state->scalers[i].in_use)
2924 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002925 }
2926}
2927
Chandra Konduru6156a452015-04-27 13:48:39 -07002928u32 skl_plane_ctl_format(uint32_t pixel_format)
2929{
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002931 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002932 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002933 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002934 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002935 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002936 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002937 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002938 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002939 /*
2940 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2941 * to be already pre-multiplied. We need to add a knob (or a different
2942 * DRM_FORMAT) for user-space to configure that.
2943 */
2944 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002945 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002950 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002959 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002961 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002963 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002965
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967}
2968
2969u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2970{
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 switch (fb_modifier) {
2972 case DRM_FORMAT_MOD_NONE:
2973 break;
2974 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002975 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 default:
2981 MISSING_CASE(fb_modifier);
2982 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002983
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985}
2986
2987u32 skl_plane_ctl_rotation(unsigned int rotation)
2988{
Chandra Konduru6156a452015-04-27 13:48:39 -07002989 switch (rotation) {
2990 case BIT(DRM_ROTATE_0):
2991 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302992 /*
2993 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2994 * while i915 HW rotation is clockwise, thats why this swapping.
2995 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302997 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303001 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 default:
3003 MISSING_CASE(rotation);
3004 }
3005
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007}
3008
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003009static void skylake_update_primary_plane(struct drm_plane *plane,
3010 const struct intel_crtc_state *crtc_state,
3011 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003012{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003013 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003014 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3016 struct drm_framebuffer *fb = plane_state->base.fb;
3017 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003018 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303019 u32 plane_ctl, stride_div, stride;
3020 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003021 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303022 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003023 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003024 int scaler_id = plane_state->scaler_id;
3025 int src_x = plane_state->src.x1 >> 16;
3026 int src_y = plane_state->src.y1 >> 16;
3027 int src_w = drm_rect_width(&plane_state->src) >> 16;
3028 int src_h = drm_rect_height(&plane_state->src) >> 16;
3029 int dst_x = plane_state->dst.x1;
3030 int dst_y = plane_state->dst.y1;
3031 int dst_w = drm_rect_width(&plane_state->dst);
3032 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003033
3034 plane_ctl = PLANE_CTL_ENABLE |
3035 PLANE_CTL_PIPE_GAMMA_ENABLE |
3036 PLANE_CTL_PIPE_CSC_ENABLE;
3037
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3039 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003040 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003042
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003043 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003044 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003045 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303046
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003047 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003048
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303049 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003050 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3051
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303052 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003053 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303054 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003055 x_offset = stride * tile_height - src_y - src_h;
3056 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303058 } else {
3059 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003060 x_offset = src_x;
3061 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003062 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303063 }
3064 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003065
Paulo Zanoni2db33662015-09-14 15:20:03 -03003066 intel_crtc->adjusted_x = x_offset;
3067 intel_crtc->adjusted_y = y_offset;
3068
Damien Lespiau70d21f02013-07-03 21:06:04 +01003069 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303070 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3071 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3072 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003073
3074 if (scaler_id >= 0) {
3075 uint32_t ps_ctrl = 0;
3076
3077 WARN_ON(!dst_w || !dst_h);
3078 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3079 crtc_state->scaler_state.scalers[scaler_id].mode;
3080 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3081 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3082 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3083 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3084 I915_WRITE(PLANE_POS(pipe, 0), 0);
3085 } else {
3086 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3087 }
3088
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003089 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003090
3091 POSTING_READ(PLANE_SURF(pipe, 0));
3092}
3093
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003094static void skylake_disable_primary_plane(struct drm_plane *primary,
3095 struct drm_crtc *crtc)
3096{
3097 struct drm_device *dev = crtc->dev;
3098 struct drm_i915_private *dev_priv = dev->dev_private;
3099 int pipe = to_intel_crtc(crtc)->pipe;
3100
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003101 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3102 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3103 POSTING_READ(PLANE_SURF(pipe, 0));
3104}
3105
Jesse Barnes17638cd2011-06-24 12:19:23 -07003106/* Assume fb object is pinned & idle & fenced and just update base pointers */
3107static int
3108intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3109 int x, int y, enum mode_set_atomic state)
3110{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003111 /* Support for kgdboc is disabled, this needs a major rework. */
3112 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003113
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003114 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003115}
3116
Daniel Vetter5a21b662016-05-24 17:13:53 +02003117static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3118{
3119 struct intel_crtc *crtc;
3120
3121 for_each_intel_crtc(dev_priv->dev, crtc)
3122 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3123}
3124
Ville Syrjälä75147472014-11-24 18:28:11 +02003125static void intel_update_primary_planes(struct drm_device *dev)
3126{
Ville Syrjälä75147472014-11-24 18:28:11 +02003127 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003128
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003129 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003130 struct intel_plane *plane = to_intel_plane(crtc->primary);
3131 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003132
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003133 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003134 plane_state = to_intel_plane_state(plane->base.state);
3135
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003136 if (plane_state->visible)
3137 plane->update_plane(&plane->base,
3138 to_intel_crtc_state(crtc->state),
3139 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003140
3141 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003142 }
3143}
3144
Chris Wilsonc0336662016-05-06 15:40:21 +01003145void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003146{
3147 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003148 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003149 return;
3150
3151 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003152 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003153 return;
3154
Chris Wilsonc0336662016-05-06 15:40:21 +01003155 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003156 /*
3157 * Disabling the crtcs gracefully seems nicer. Also the
3158 * g33 docs say we should at least disable all the planes.
3159 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003160 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003161}
3162
Chris Wilsonc0336662016-05-06 15:40:21 +01003163void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003164{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003165 /*
3166 * Flips in the rings will be nuked by the reset,
3167 * so complete all pending flips so that user space
3168 * will get its events and not get stuck.
3169 */
3170 intel_complete_page_flips(dev_priv);
3171
Ville Syrjälä75147472014-11-24 18:28:11 +02003172 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003173 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003174 return;
3175
3176 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003177 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003178 /*
3179 * Flips in the rings have been nuked by the reset,
3180 * so update the base address of all primary
3181 * planes to the the last fb to make sure we're
3182 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003183 *
3184 * FIXME: Atomic will make this obsolete since we won't schedule
3185 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003186 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003187 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003188 return;
3189 }
3190
3191 /*
3192 * The display has been reset as well,
3193 * so need a full re-initialization.
3194 */
3195 intel_runtime_pm_disable_interrupts(dev_priv);
3196 intel_runtime_pm_enable_interrupts(dev_priv);
3197
Chris Wilsonc0336662016-05-06 15:40:21 +01003198 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003199
3200 spin_lock_irq(&dev_priv->irq_lock);
3201 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003202 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003203 spin_unlock_irq(&dev_priv->irq_lock);
3204
Chris Wilsonc0336662016-05-06 15:40:21 +01003205 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003206
3207 intel_hpd_init(dev_priv);
3208
Chris Wilsonc0336662016-05-06 15:40:21 +01003209 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003210}
3211
Chris Wilson7d5e3792014-03-04 13:15:08 +00003212static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3213{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003214 struct drm_device *dev = crtc->dev;
3215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3216 unsigned reset_counter;
3217 bool pending;
3218
3219 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3220 if (intel_crtc->reset_counter != reset_counter)
3221 return false;
3222
3223 spin_lock_irq(&dev->event_lock);
3224 pending = to_intel_crtc(crtc)->flip_work != NULL;
3225 spin_unlock_irq(&dev->event_lock);
3226
3227 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003228}
3229
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003230static void intel_update_pipe_config(struct intel_crtc *crtc,
3231 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003232{
3233 struct drm_device *dev = crtc->base.dev;
3234 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003235 struct intel_crtc_state *pipe_config =
3236 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003237
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003238 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3239 crtc->base.mode = crtc->base.state->mode;
3240
3241 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3242 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3243 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003244
3245 /*
3246 * Update pipe size and adjust fitter if needed: the reason for this is
3247 * that in compute_mode_changes we check the native mode (not the pfit
3248 * mode) to see if we can flip rather than do a full mode set. In the
3249 * fastboot case, we'll flip, but if we don't update the pipesrc and
3250 * pfit state, we'll end up with a big fb scanned out into the wrong
3251 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003252 */
3253
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003254 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003255 ((pipe_config->pipe_src_w - 1) << 16) |
3256 (pipe_config->pipe_src_h - 1));
3257
3258 /* on skylake this is done by detaching scalers */
3259 if (INTEL_INFO(dev)->gen >= 9) {
3260 skl_detach_scalers(crtc);
3261
3262 if (pipe_config->pch_pfit.enabled)
3263 skylake_pfit_enable(crtc);
3264 } else if (HAS_PCH_SPLIT(dev)) {
3265 if (pipe_config->pch_pfit.enabled)
3266 ironlake_pfit_enable(crtc);
3267 else if (old_crtc_state->pch_pfit.enabled)
3268 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003269 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003270}
3271
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003272static void intel_fdi_normal_train(struct drm_crtc *crtc)
3273{
3274 struct drm_device *dev = crtc->dev;
3275 struct drm_i915_private *dev_priv = dev->dev_private;
3276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3277 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003278 i915_reg_t reg;
3279 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003280
3281 /* enable normal train */
3282 reg = FDI_TX_CTL(pipe);
3283 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003284 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003285 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3286 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003287 } else {
3288 temp &= ~FDI_LINK_TRAIN_NONE;
3289 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003290 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003291 I915_WRITE(reg, temp);
3292
3293 reg = FDI_RX_CTL(pipe);
3294 temp = I915_READ(reg);
3295 if (HAS_PCH_CPT(dev)) {
3296 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3297 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3298 } else {
3299 temp &= ~FDI_LINK_TRAIN_NONE;
3300 temp |= FDI_LINK_TRAIN_NONE;
3301 }
3302 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3303
3304 /* wait one idle pattern time */
3305 POSTING_READ(reg);
3306 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003307
3308 /* IVB wants error correction enabled */
3309 if (IS_IVYBRIDGE(dev))
3310 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3311 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003312}
3313
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003314/* The FDI link training functions for ILK/Ibexpeak. */
3315static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3316{
3317 struct drm_device *dev = crtc->dev;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3320 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003321 i915_reg_t reg;
3322 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003324 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003325 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003326
Adam Jacksone1a44742010-06-25 15:32:14 -04003327 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3328 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003329 reg = FDI_RX_IMR(pipe);
3330 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003331 temp &= ~FDI_RX_SYMBOL_LOCK;
3332 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003333 I915_WRITE(reg, temp);
3334 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003335 udelay(150);
3336
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003337 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 reg = FDI_TX_CTL(pipe);
3339 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003340 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003341 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003342 temp &= ~FDI_LINK_TRAIN_NONE;
3343 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003344 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003345
Chris Wilson5eddb702010-09-11 13:48:45 +01003346 reg = FDI_RX_CTL(pipe);
3347 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003348 temp &= ~FDI_LINK_TRAIN_NONE;
3349 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003350 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3351
3352 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003353 udelay(150);
3354
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003355 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003356 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3357 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3358 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003359
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003361 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003363 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3364
3365 if ((temp & FDI_RX_BIT_LOCK)) {
3366 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003367 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003368 break;
3369 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003370 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003371 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003372 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003373
3374 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003375 reg = FDI_TX_CTL(pipe);
3376 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003380
Chris Wilson5eddb702010-09-11 13:48:45 +01003381 reg = FDI_RX_CTL(pipe);
3382 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003383 temp &= ~FDI_LINK_TRAIN_NONE;
3384 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 I915_WRITE(reg, temp);
3386
3387 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003388 udelay(150);
3389
Chris Wilson5eddb702010-09-11 13:48:45 +01003390 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003391 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3394
3395 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003397 DRM_DEBUG_KMS("FDI train 2 done.\n");
3398 break;
3399 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003401 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003403
3404 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003405
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406}
3407
Akshay Joshi0206e352011-08-16 15:34:10 -04003408static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3410 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3411 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3412 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3413};
3414
3415/* The FDI link training functions for SNB/Cougarpoint. */
3416static void gen6_fdi_link_train(struct drm_crtc *crtc)
3417{
3418 struct drm_device *dev = crtc->dev;
3419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3421 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003422 i915_reg_t reg;
3423 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3426 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 reg = FDI_RX_IMR(pipe);
3428 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 temp &= ~FDI_RX_SYMBOL_LOCK;
3430 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 I915_WRITE(reg, temp);
3432
3433 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003434 udelay(150);
3435
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 reg = FDI_TX_CTL(pipe);
3438 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003439 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003440 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_1;
3443 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3444 /* SNB-B */
3445 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447
Daniel Vetterd74cf322012-10-26 10:58:13 +02003448 I915_WRITE(FDI_RX_MISC(pipe),
3449 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3450
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_RX_CTL(pipe);
3452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 if (HAS_PCH_CPT(dev)) {
3454 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3455 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3456 } else {
3457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_1;
3459 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3461
3462 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 udelay(150);
3464
Akshay Joshi0206e352011-08-16 15:34:10 -04003465 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_TX_CTL(pipe);
3467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3469 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 I915_WRITE(reg, temp);
3471
3472 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 udelay(500);
3474
Sean Paulfa37d392012-03-02 12:53:39 -05003475 for (retry = 0; retry < 5; retry++) {
3476 reg = FDI_RX_IIR(pipe);
3477 temp = I915_READ(reg);
3478 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3479 if (temp & FDI_RX_BIT_LOCK) {
3480 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3481 DRM_DEBUG_KMS("FDI train 1 done.\n");
3482 break;
3483 }
3484 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485 }
Sean Paulfa37d392012-03-02 12:53:39 -05003486 if (retry < 5)
3487 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003488 }
3489 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491
3492 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 reg = FDI_TX_CTL(pipe);
3494 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495 temp &= ~FDI_LINK_TRAIN_NONE;
3496 temp |= FDI_LINK_TRAIN_PATTERN_2;
3497 if (IS_GEN6(dev)) {
3498 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3499 /* SNB-B */
3500 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3501 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503
Chris Wilson5eddb702010-09-11 13:48:45 +01003504 reg = FDI_RX_CTL(pipe);
3505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003506 if (HAS_PCH_CPT(dev)) {
3507 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3508 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3509 } else {
3510 temp &= ~FDI_LINK_TRAIN_NONE;
3511 temp |= FDI_LINK_TRAIN_PATTERN_2;
3512 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 I915_WRITE(reg, temp);
3514
3515 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 udelay(150);
3517
Akshay Joshi0206e352011-08-16 15:34:10 -04003518 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003519 reg = FDI_TX_CTL(pipe);
3520 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 I915_WRITE(reg, temp);
3524
3525 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526 udelay(500);
3527
Sean Paulfa37d392012-03-02 12:53:39 -05003528 for (retry = 0; retry < 5; retry++) {
3529 reg = FDI_RX_IIR(pipe);
3530 temp = I915_READ(reg);
3531 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3532 if (temp & FDI_RX_SYMBOL_LOCK) {
3533 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3534 DRM_DEBUG_KMS("FDI train 2 done.\n");
3535 break;
3536 }
3537 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003538 }
Sean Paulfa37d392012-03-02 12:53:39 -05003539 if (retry < 5)
3540 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 }
3542 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544
3545 DRM_DEBUG_KMS("FDI train done.\n");
3546}
3547
Jesse Barnes357555c2011-04-28 15:09:55 -07003548/* Manual link training for Ivy Bridge A0 parts */
3549static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3550{
3551 struct drm_device *dev = crtc->dev;
3552 struct drm_i915_private *dev_priv = dev->dev_private;
3553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3554 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003555 i915_reg_t reg;
3556 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003557
3558 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3559 for train result */
3560 reg = FDI_RX_IMR(pipe);
3561 temp = I915_READ(reg);
3562 temp &= ~FDI_RX_SYMBOL_LOCK;
3563 temp &= ~FDI_RX_BIT_LOCK;
3564 I915_WRITE(reg, temp);
3565
3566 POSTING_READ(reg);
3567 udelay(150);
3568
Daniel Vetter01a415f2012-10-27 15:58:40 +02003569 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3570 I915_READ(FDI_RX_IIR(pipe)));
3571
Jesse Barnes139ccd32013-08-19 11:04:55 -07003572 /* Try each vswing and preemphasis setting twice before moving on */
3573 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3574 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003575 reg = FDI_TX_CTL(pipe);
3576 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003577 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3578 temp &= ~FDI_TX_ENABLE;
3579 I915_WRITE(reg, temp);
3580
3581 reg = FDI_RX_CTL(pipe);
3582 temp = I915_READ(reg);
3583 temp &= ~FDI_LINK_TRAIN_AUTO;
3584 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3585 temp &= ~FDI_RX_ENABLE;
3586 I915_WRITE(reg, temp);
3587
3588 /* enable CPU FDI TX and PCH FDI RX */
3589 reg = FDI_TX_CTL(pipe);
3590 temp = I915_READ(reg);
3591 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003592 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003593 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003594 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003595 temp |= snb_b_fdi_train_param[j/2];
3596 temp |= FDI_COMPOSITE_SYNC;
3597 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3598
3599 I915_WRITE(FDI_RX_MISC(pipe),
3600 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3601
3602 reg = FDI_RX_CTL(pipe);
3603 temp = I915_READ(reg);
3604 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3605 temp |= FDI_COMPOSITE_SYNC;
3606 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3607
3608 POSTING_READ(reg);
3609 udelay(1); /* should be 0.5us */
3610
3611 for (i = 0; i < 4; i++) {
3612 reg = FDI_RX_IIR(pipe);
3613 temp = I915_READ(reg);
3614 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3615
3616 if (temp & FDI_RX_BIT_LOCK ||
3617 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3618 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3619 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3620 i);
3621 break;
3622 }
3623 udelay(1); /* should be 0.5us */
3624 }
3625 if (i == 4) {
3626 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3627 continue;
3628 }
3629
3630 /* Train 2 */
3631 reg = FDI_TX_CTL(pipe);
3632 temp = I915_READ(reg);
3633 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3634 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3635 I915_WRITE(reg, temp);
3636
3637 reg = FDI_RX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3640 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003641 I915_WRITE(reg, temp);
3642
3643 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003645
Jesse Barnes139ccd32013-08-19 11:04:55 -07003646 for (i = 0; i < 4; i++) {
3647 reg = FDI_RX_IIR(pipe);
3648 temp = I915_READ(reg);
3649 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003650
Jesse Barnes139ccd32013-08-19 11:04:55 -07003651 if (temp & FDI_RX_SYMBOL_LOCK ||
3652 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3653 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3654 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3655 i);
3656 goto train_done;
3657 }
3658 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003659 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003660 if (i == 4)
3661 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003662 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003663
Jesse Barnes139ccd32013-08-19 11:04:55 -07003664train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003665 DRM_DEBUG_KMS("FDI train done.\n");
3666}
3667
Daniel Vetter88cefb62012-08-12 19:27:14 +02003668static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003669{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003670 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003671 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003672 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003673 i915_reg_t reg;
3674 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003675
Jesse Barnes0e23b992010-09-10 11:10:00 -07003676 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003679 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003681 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003682 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3683
3684 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003685 udelay(200);
3686
3687 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003688 temp = I915_READ(reg);
3689 I915_WRITE(reg, temp | FDI_PCDCLK);
3690
3691 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003692 udelay(200);
3693
Paulo Zanoni20749732012-11-23 15:30:38 -02003694 /* Enable CPU FDI TX PLL, always on for Ironlake */
3695 reg = FDI_TX_CTL(pipe);
3696 temp = I915_READ(reg);
3697 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3698 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003699
Paulo Zanoni20749732012-11-23 15:30:38 -02003700 POSTING_READ(reg);
3701 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003702 }
3703}
3704
Daniel Vetter88cefb62012-08-12 19:27:14 +02003705static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3706{
3707 struct drm_device *dev = intel_crtc->base.dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003710 i915_reg_t reg;
3711 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003712
3713 /* Switch from PCDclk to Rawclk */
3714 reg = FDI_RX_CTL(pipe);
3715 temp = I915_READ(reg);
3716 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3717
3718 /* Disable CPU FDI TX PLL */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3722
3723 POSTING_READ(reg);
3724 udelay(100);
3725
3726 reg = FDI_RX_CTL(pipe);
3727 temp = I915_READ(reg);
3728 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3729
3730 /* Wait for the clocks to turn off. */
3731 POSTING_READ(reg);
3732 udelay(100);
3733}
3734
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003735static void ironlake_fdi_disable(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
3738 struct drm_i915_private *dev_priv = dev->dev_private;
3739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3740 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741 i915_reg_t reg;
3742 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003743
3744 /* disable CPU FDI tx and PCH FDI rx */
3745 reg = FDI_TX_CTL(pipe);
3746 temp = I915_READ(reg);
3747 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3748 POSTING_READ(reg);
3749
3750 reg = FDI_RX_CTL(pipe);
3751 temp = I915_READ(reg);
3752 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003753 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003754 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3755
3756 POSTING_READ(reg);
3757 udelay(100);
3758
3759 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003760 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003761 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003762
3763 /* still set train pattern 1 */
3764 reg = FDI_TX_CTL(pipe);
3765 temp = I915_READ(reg);
3766 temp &= ~FDI_LINK_TRAIN_NONE;
3767 temp |= FDI_LINK_TRAIN_PATTERN_1;
3768 I915_WRITE(reg, temp);
3769
3770 reg = FDI_RX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if (HAS_PCH_CPT(dev)) {
3773 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3774 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3775 } else {
3776 temp &= ~FDI_LINK_TRAIN_NONE;
3777 temp |= FDI_LINK_TRAIN_PATTERN_1;
3778 }
3779 /* BPC in FDI rx is consistent with that in PIPECONF */
3780 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003781 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003782 I915_WRITE(reg, temp);
3783
3784 POSTING_READ(reg);
3785 udelay(100);
3786}
3787
Chris Wilson5dce5b932014-01-20 10:17:36 +00003788bool intel_has_pending_fb_unpin(struct drm_device *dev)
3789{
3790 struct intel_crtc *crtc;
3791
3792 /* Note that we don't need to be called with mode_config.lock here
3793 * as our list of CRTC objects is static for the lifetime of the
3794 * device and so cannot disappear as we iterate. Similarly, we can
3795 * happily treat the predicates as racy, atomic checks as userspace
3796 * cannot claim and pin a new fb without at least acquring the
3797 * struct_mutex and so serialising with us.
3798 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003799 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003800 if (atomic_read(&crtc->unpin_work_count) == 0)
3801 continue;
3802
Daniel Vetter5a21b662016-05-24 17:13:53 +02003803 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003804 intel_wait_for_vblank(dev, crtc->pipe);
3805
3806 return true;
3807 }
3808
3809 return false;
3810}
3811
Daniel Vetter5a21b662016-05-24 17:13:53 +02003812static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003813{
3814 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003815 struct intel_flip_work *work = intel_crtc->flip_work;
3816
3817 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003818
3819 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003820 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003821
3822 drm_crtc_vblank_put(&intel_crtc->base);
3823
Daniel Vetter5a21b662016-05-24 17:13:53 +02003824 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02003825 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003826
3827 trace_i915_flip_complete(intel_crtc->plane,
3828 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003829}
3830
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003831static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003832{
Chris Wilson0f911282012-04-17 10:05:38 +01003833 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003834 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003835 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003836
Daniel Vetter2c10d572012-12-20 21:24:07 +01003837 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003838
3839 ret = wait_event_interruptible_timeout(
3840 dev_priv->pending_flip_queue,
3841 !intel_crtc_has_pending_flip(crtc),
3842 60*HZ);
3843
3844 if (ret < 0)
3845 return ret;
3846
Daniel Vetter5a21b662016-05-24 17:13:53 +02003847 if (ret == 0) {
3848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3849 struct intel_flip_work *work;
3850
3851 spin_lock_irq(&dev->event_lock);
3852 work = intel_crtc->flip_work;
3853 if (work && !is_mmio_work(work)) {
3854 WARN_ONCE(1, "Removing stuck page flip\n");
3855 page_flip_completed(intel_crtc);
3856 }
3857 spin_unlock_irq(&dev->event_lock);
3858 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003859
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003860 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003861}
3862
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003863static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3864{
3865 u32 temp;
3866
3867 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3868
3869 mutex_lock(&dev_priv->sb_lock);
3870
3871 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3872 temp |= SBI_SSCCTL_DISABLE;
3873 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3874
3875 mutex_unlock(&dev_priv->sb_lock);
3876}
3877
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003878/* Program iCLKIP clock to the desired frequency */
3879static void lpt_program_iclkip(struct drm_crtc *crtc)
3880{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003881 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003882 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003883 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3884 u32 temp;
3885
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003886 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003887
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003888 /* The iCLK virtual clock root frequency is in MHz,
3889 * but the adjusted_mode->crtc_clock in in KHz. To get the
3890 * divisors, it is necessary to divide one by another, so we
3891 * convert the virtual clock precision to KHz here for higher
3892 * precision.
3893 */
3894 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003895 u32 iclk_virtual_root_freq = 172800 * 1000;
3896 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003897 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003898
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003899 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3900 clock << auxdiv);
3901 divsel = (desired_divisor / iclk_pi_range) - 2;
3902 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003903
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003904 /*
3905 * Near 20MHz is a corner case which is
3906 * out of range for the 7-bit divisor
3907 */
3908 if (divsel <= 0x7f)
3909 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003910 }
3911
3912 /* This should not happen with any sane values */
3913 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3914 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3915 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3916 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3917
3918 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003919 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003920 auxdiv,
3921 divsel,
3922 phasedir,
3923 phaseinc);
3924
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003925 mutex_lock(&dev_priv->sb_lock);
3926
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003927 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003928 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003929 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3930 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3931 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3932 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3933 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3934 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003935 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936
3937 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003938 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3940 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003941 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003942
3943 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003944 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003945 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003946 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003948 mutex_unlock(&dev_priv->sb_lock);
3949
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003950 /* Wait for initialization time */
3951 udelay(24);
3952
3953 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3954}
3955
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003956int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3957{
3958 u32 divsel, phaseinc, auxdiv;
3959 u32 iclk_virtual_root_freq = 172800 * 1000;
3960 u32 iclk_pi_range = 64;
3961 u32 desired_divisor;
3962 u32 temp;
3963
3964 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3965 return 0;
3966
3967 mutex_lock(&dev_priv->sb_lock);
3968
3969 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3970 if (temp & SBI_SSCCTL_DISABLE) {
3971 mutex_unlock(&dev_priv->sb_lock);
3972 return 0;
3973 }
3974
3975 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3976 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3977 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3978 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3979 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3980
3981 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3982 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3983 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3984
3985 mutex_unlock(&dev_priv->sb_lock);
3986
3987 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3988
3989 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3990 desired_divisor << auxdiv);
3991}
3992
Daniel Vetter275f01b22013-05-03 11:49:47 +02003993static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3994 enum pipe pch_transcoder)
3995{
3996 struct drm_device *dev = crtc->base.dev;
3997 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003998 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003999
4000 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4001 I915_READ(HTOTAL(cpu_transcoder)));
4002 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4003 I915_READ(HBLANK(cpu_transcoder)));
4004 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4005 I915_READ(HSYNC(cpu_transcoder)));
4006
4007 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4008 I915_READ(VTOTAL(cpu_transcoder)));
4009 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4010 I915_READ(VBLANK(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4012 I915_READ(VSYNC(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4014 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4015}
4016
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004017static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004018{
4019 struct drm_i915_private *dev_priv = dev->dev_private;
4020 uint32_t temp;
4021
4022 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004023 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004024 return;
4025
4026 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4027 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4028
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004029 temp &= ~FDI_BC_BIFURCATION_SELECT;
4030 if (enable)
4031 temp |= FDI_BC_BIFURCATION_SELECT;
4032
4033 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004034 I915_WRITE(SOUTH_CHICKEN1, temp);
4035 POSTING_READ(SOUTH_CHICKEN1);
4036}
4037
4038static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4039{
4040 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004041
4042 switch (intel_crtc->pipe) {
4043 case PIPE_A:
4044 break;
4045 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004046 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004047 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004048 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004049 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004050
4051 break;
4052 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004053 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004054
4055 break;
4056 default:
4057 BUG();
4058 }
4059}
4060
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004061/* Return which DP Port should be selected for Transcoder DP control */
4062static enum port
4063intel_trans_dp_port_sel(struct drm_crtc *crtc)
4064{
4065 struct drm_device *dev = crtc->dev;
4066 struct intel_encoder *encoder;
4067
4068 for_each_encoder_on_crtc(dev, crtc, encoder) {
4069 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4070 encoder->type == INTEL_OUTPUT_EDP)
4071 return enc_to_dig_port(&encoder->base)->port;
4072 }
4073
4074 return -1;
4075}
4076
Jesse Barnesf67a5592011-01-05 10:31:48 -08004077/*
4078 * Enable PCH resources required for PCH ports:
4079 * - PCH PLLs
4080 * - FDI training & RX/TX
4081 * - update transcoder timings
4082 * - DP transcoding bits
4083 * - transcoder
4084 */
4085static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004086{
4087 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004088 struct drm_i915_private *dev_priv = dev->dev_private;
4089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4090 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004091 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004092
Daniel Vetterab9412b2013-05-03 11:49:46 +02004093 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004094
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004095 if (IS_IVYBRIDGE(dev))
4096 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4097
Daniel Vettercd986ab2012-10-26 10:58:12 +02004098 /* Write the TU size bits before fdi link training, so that error
4099 * detection works. */
4100 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4101 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4102
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004103 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004104 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004105
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004106 /* We need to program the right clock selection before writing the pixel
4107 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004108 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004109 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004110
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004111 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004112 temp |= TRANS_DPLL_ENABLE(pipe);
4113 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004114 if (intel_crtc->config->shared_dpll ==
4115 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004116 temp |= sel;
4117 else
4118 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004120 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004121
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004122 /* XXX: pch pll's can be enabled any time before we enable the PCH
4123 * transcoder, and we actually should do this to not upset any PCH
4124 * transcoder that already use the clock when we share it.
4125 *
4126 * Note that enable_shared_dpll tries to do the right thing, but
4127 * get_shared_dpll unconditionally resets the pll - we need that to have
4128 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004129 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004130
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004131 /* set transcoder timing, panel must allow it */
4132 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004133 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004135 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004136
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004137 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004138 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004139 const struct drm_display_mode *adjusted_mode =
4140 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004141 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004142 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp = I915_READ(reg);
4144 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004145 TRANS_DP_SYNC_MASK |
4146 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004147 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004148 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004149
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004150 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004152 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004153 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154
4155 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004156 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004157 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004158 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004159 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004160 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004162 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 break;
4165 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004166 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 }
4168
Chris Wilson5eddb702010-09-11 13:48:45 +01004169 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 }
4171
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004172 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004173}
4174
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175static void lpt_pch_enable(struct drm_crtc *crtc)
4176{
4177 struct drm_device *dev = crtc->dev;
4178 struct drm_i915_private *dev_priv = dev->dev_private;
4179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004180 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004181
Daniel Vetterab9412b2013-05-03 11:49:46 +02004182 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004183
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004184 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004185
Paulo Zanoni0540e482012-10-31 18:12:40 -02004186 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004187 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004188
Paulo Zanoni937bb612012-10-31 18:12:47 -02004189 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004190}
4191
Daniel Vettera1520312013-05-03 11:49:50 +02004192static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004193{
4194 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004195 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004196 u32 temp;
4197
4198 temp = I915_READ(dslreg);
4199 udelay(500);
4200 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004201 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004202 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004203 }
4204}
4205
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004206static int
4207skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4208 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4209 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004210{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004211 struct intel_crtc_scaler_state *scaler_state =
4212 &crtc_state->scaler_state;
4213 struct intel_crtc *intel_crtc =
4214 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004215 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004216
4217 need_scaling = intel_rotation_90_or_270(rotation) ?
4218 (src_h != dst_w || src_w != dst_h):
4219 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004220
4221 /*
4222 * if plane is being disabled or scaler is no more required or force detach
4223 * - free scaler binded to this plane/crtc
4224 * - in order to do this, update crtc->scaler_usage
4225 *
4226 * Here scaler state in crtc_state is set free so that
4227 * scaler can be assigned to other user. Actual register
4228 * update to free the scaler is done in plane/panel-fit programming.
4229 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4230 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004231 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004232 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004233 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004234 scaler_state->scalers[*scaler_id].in_use = 0;
4235
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004236 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4237 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4238 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004239 scaler_state->scaler_users);
4240 *scaler_id = -1;
4241 }
4242 return 0;
4243 }
4244
4245 /* range checks */
4246 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4247 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4248
4249 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4250 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004251 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004252 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004253 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004254 return -EINVAL;
4255 }
4256
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004257 /* mark this plane as a scaler user in crtc_state */
4258 scaler_state->scaler_users |= (1 << scaler_user);
4259 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4260 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4261 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4262 scaler_state->scaler_users);
4263
4264 return 0;
4265}
4266
4267/**
4268 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4269 *
4270 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004271 *
4272 * Return
4273 * 0 - scaler_usage updated successfully
4274 * error - requested scaling cannot be supported or other error condition
4275 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004276int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004277{
4278 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004279 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004280
Ville Syrjälä78108b72016-05-27 20:59:19 +03004281 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4282 intel_crtc->base.base.id, intel_crtc->base.name,
4283 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004284
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004285 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004286 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004287 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004288 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004289}
4290
4291/**
4292 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4293 *
4294 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004295 * @plane_state: atomic plane state to update
4296 *
4297 * Return
4298 * 0 - scaler_usage updated successfully
4299 * error - requested scaling cannot be supported or other error condition
4300 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004301static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4302 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004303{
4304
4305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004306 struct intel_plane *intel_plane =
4307 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308 struct drm_framebuffer *fb = plane_state->base.fb;
4309 int ret;
4310
4311 bool force_detach = !fb || !plane_state->visible;
4312
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004313 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4314 intel_plane->base.base.id, intel_plane->base.name,
4315 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004316
4317 ret = skl_update_scaler(crtc_state, force_detach,
4318 drm_plane_index(&intel_plane->base),
4319 &plane_state->scaler_id,
4320 plane_state->base.rotation,
4321 drm_rect_width(&plane_state->src) >> 16,
4322 drm_rect_height(&plane_state->src) >> 16,
4323 drm_rect_width(&plane_state->dst),
4324 drm_rect_height(&plane_state->dst));
4325
4326 if (ret || plane_state->scaler_id < 0)
4327 return ret;
4328
Chandra Kondurua1b22782015-04-07 15:28:45 -07004329 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004330 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004331 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4332 intel_plane->base.base.id,
4333 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004334 return -EINVAL;
4335 }
4336
4337 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004338 switch (fb->pixel_format) {
4339 case DRM_FORMAT_RGB565:
4340 case DRM_FORMAT_XBGR8888:
4341 case DRM_FORMAT_XRGB8888:
4342 case DRM_FORMAT_ABGR8888:
4343 case DRM_FORMAT_ARGB8888:
4344 case DRM_FORMAT_XRGB2101010:
4345 case DRM_FORMAT_XBGR2101010:
4346 case DRM_FORMAT_YUYV:
4347 case DRM_FORMAT_YVYU:
4348 case DRM_FORMAT_UYVY:
4349 case DRM_FORMAT_VYUY:
4350 break;
4351 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004352 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4353 intel_plane->base.base.id, intel_plane->base.name,
4354 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004355 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004356 }
4357
Chandra Kondurua1b22782015-04-07 15:28:45 -07004358 return 0;
4359}
4360
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004361static void skylake_scaler_disable(struct intel_crtc *crtc)
4362{
4363 int i;
4364
4365 for (i = 0; i < crtc->num_scalers; i++)
4366 skl_detach_scaler(crtc, i);
4367}
4368
4369static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004370{
4371 struct drm_device *dev = crtc->base.dev;
4372 struct drm_i915_private *dev_priv = dev->dev_private;
4373 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004374 struct intel_crtc_scaler_state *scaler_state =
4375 &crtc->config->scaler_state;
4376
4377 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4378
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004379 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004380 int id;
4381
4382 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4383 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4384 return;
4385 }
4386
4387 id = scaler_state->scaler_id;
4388 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4389 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4390 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4391 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4392
4393 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004394 }
4395}
4396
Jesse Barnesb074cec2013-04-25 12:55:02 -07004397static void ironlake_pfit_enable(struct intel_crtc *crtc)
4398{
4399 struct drm_device *dev = crtc->base.dev;
4400 struct drm_i915_private *dev_priv = dev->dev_private;
4401 int pipe = crtc->pipe;
4402
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004403 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004404 /* Force use of hard-coded filter coefficients
4405 * as some pre-programmed values are broken,
4406 * e.g. x201.
4407 */
4408 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4409 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4410 PF_PIPE_SEL_IVB(pipe));
4411 else
4412 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004413 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4414 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004415 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004416}
4417
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004418void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004419{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004420 struct drm_device *dev = crtc->base.dev;
4421 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004423 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004424 return;
4425
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004426 /*
4427 * We can only enable IPS after we enable a plane and wait for a vblank
4428 * This function is called from post_plane_update, which is run after
4429 * a vblank wait.
4430 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004431
Paulo Zanonid77e4532013-09-24 13:52:55 -03004432 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004433 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004434 mutex_lock(&dev_priv->rps.hw_lock);
4435 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4436 mutex_unlock(&dev_priv->rps.hw_lock);
4437 /* Quoting Art Runyan: "its not safe to expect any particular
4438 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004439 * mailbox." Moreover, the mailbox may return a bogus state,
4440 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004441 */
4442 } else {
4443 I915_WRITE(IPS_CTL, IPS_ENABLE);
4444 /* The bit only becomes 1 in the next vblank, so this wait here
4445 * is essentially intel_wait_for_vblank. If we don't have this
4446 * and don't wait for vblanks until the end of crtc_enable, then
4447 * the HW state readout code will complain that the expected
4448 * IPS_CTL value is not the one we read. */
4449 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4450 DRM_ERROR("Timed out waiting for IPS enable\n");
4451 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004452}
4453
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004454void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004459 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004460 return;
4461
4462 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004463 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004464 mutex_lock(&dev_priv->rps.hw_lock);
4465 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4466 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004467 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4468 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4469 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004470 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004471 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004472 POSTING_READ(IPS_CTL);
4473 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004474
4475 /* We need to wait for a vblank before we can disable the plane. */
4476 intel_wait_for_vblank(dev, crtc->pipe);
4477}
4478
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004479static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004480{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004481 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004482 struct drm_device *dev = intel_crtc->base.dev;
4483 struct drm_i915_private *dev_priv = dev->dev_private;
4484
4485 mutex_lock(&dev->struct_mutex);
4486 dev_priv->mm.interruptible = false;
4487 (void) intel_overlay_switch_off(intel_crtc->overlay);
4488 dev_priv->mm.interruptible = true;
4489 mutex_unlock(&dev->struct_mutex);
4490 }
4491
4492 /* Let userspace switch the overlay on again. In most cases userspace
4493 * has to recompute where to put it anyway.
4494 */
4495}
4496
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004497/**
4498 * intel_post_enable_primary - Perform operations after enabling primary plane
4499 * @crtc: the CRTC whose primary plane was just enabled
4500 *
4501 * Performs potentially sleeping operations that must be done after the primary
4502 * plane is enabled, such as updating FBC and IPS. Note that this may be
4503 * called due to an explicit primary plane update, or due to an implicit
4504 * re-enable that is caused when a sprite plane is updated to no longer
4505 * completely hide the primary plane.
4506 */
4507static void
4508intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004509{
4510 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004511 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4513 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004514
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004515 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004516 * FIXME IPS should be fine as long as one plane is
4517 * enabled, but in practice it seems to have problems
4518 * when going from primary only to sprite only and vice
4519 * versa.
4520 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004521 hsw_enable_ips(intel_crtc);
4522
Daniel Vetterf99d7062014-06-19 16:01:59 +02004523 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004524 * Gen2 reports pipe underruns whenever all planes are disabled.
4525 * So don't enable underrun reporting before at least some planes
4526 * are enabled.
4527 * FIXME: Need to fix the logic to work when we turn off all planes
4528 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004529 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004530 if (IS_GEN2(dev))
4531 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4532
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004533 /* Underruns don't always raise interrupts, so check manually. */
4534 intel_check_cpu_fifo_underruns(dev_priv);
4535 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004536}
4537
Ville Syrjälä2622a082016-03-09 19:07:26 +02004538/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004539static void
4540intel_pre_disable_primary(struct drm_crtc *crtc)
4541{
4542 struct drm_device *dev = crtc->dev;
4543 struct drm_i915_private *dev_priv = dev->dev_private;
4544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4545 int pipe = intel_crtc->pipe;
4546
4547 /*
4548 * Gen2 reports pipe underruns whenever all planes are disabled.
4549 * So diasble underrun reporting before all the planes get disabled.
4550 * FIXME: Need to fix the logic to work when we turn off all planes
4551 * but leave the pipe running.
4552 */
4553 if (IS_GEN2(dev))
4554 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4555
4556 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004557 * FIXME IPS should be fine as long as one plane is
4558 * enabled, but in practice it seems to have problems
4559 * when going from primary only to sprite only and vice
4560 * versa.
4561 */
4562 hsw_disable_ips(intel_crtc);
4563}
4564
4565/* FIXME get rid of this and use pre_plane_update */
4566static void
4567intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4568{
4569 struct drm_device *dev = crtc->dev;
4570 struct drm_i915_private *dev_priv = dev->dev_private;
4571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4572 int pipe = intel_crtc->pipe;
4573
4574 intel_pre_disable_primary(crtc);
4575
4576 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004577 * Vblank time updates from the shadow to live plane control register
4578 * are blocked if the memory self-refresh mode is active at that
4579 * moment. So to make sure the plane gets truly disabled, disable
4580 * first the self-refresh mode. The self-refresh enable bit in turn
4581 * will be checked/applied by the HW only at the next frame start
4582 * event which is after the vblank start event, so we need to have a
4583 * wait-for-vblank between disabling the plane and the pipe.
4584 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004585 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004586 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004587 dev_priv->wm.vlv.cxsr = false;
4588 intel_wait_for_vblank(dev, pipe);
4589 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004590}
4591
Daniel Vetter5a21b662016-05-24 17:13:53 +02004592static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4593{
4594 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4595 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4596 struct intel_crtc_state *pipe_config =
4597 to_intel_crtc_state(crtc->base.state);
4598 struct drm_device *dev = crtc->base.dev;
4599 struct drm_plane *primary = crtc->base.primary;
4600 struct drm_plane_state *old_pri_state =
4601 drm_atomic_get_existing_plane_state(old_state, primary);
4602
4603 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
4604
4605 crtc->wm.cxsr_allowed = true;
4606
4607 if (pipe_config->update_wm_post && pipe_config->base.active)
4608 intel_update_watermarks(&crtc->base);
4609
4610 if (old_pri_state) {
4611 struct intel_plane_state *primary_state =
4612 to_intel_plane_state(primary->state);
4613 struct intel_plane_state *old_primary_state =
4614 to_intel_plane_state(old_pri_state);
4615
4616 intel_fbc_post_update(crtc);
4617
4618 if (primary_state->visible &&
4619 (needs_modeset(&pipe_config->base) ||
4620 !old_primary_state->visible))
4621 intel_post_enable_primary(&crtc->base);
4622 }
4623}
4624
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004625static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004626{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004627 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004628 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004629 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004630 struct intel_crtc_state *pipe_config =
4631 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004632 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4633 struct drm_plane *primary = crtc->base.primary;
4634 struct drm_plane_state *old_pri_state =
4635 drm_atomic_get_existing_plane_state(old_state, primary);
4636 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004637
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004638 if (old_pri_state) {
4639 struct intel_plane_state *primary_state =
4640 to_intel_plane_state(primary->state);
4641 struct intel_plane_state *old_primary_state =
4642 to_intel_plane_state(old_pri_state);
4643
Daniel Vetter5a21b662016-05-24 17:13:53 +02004644 intel_fbc_pre_update(crtc);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004645
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004646 if (old_primary_state->visible &&
4647 (modeset || !primary_state->visible))
4648 intel_pre_disable_primary(&crtc->base);
4649 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004650
David Weinehalla4015f92016-05-19 15:50:36 +03004651 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004652 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004653
Ville Syrjälä2622a082016-03-09 19:07:26 +02004654 /*
4655 * Vblank time updates from the shadow to live plane control register
4656 * are blocked if the memory self-refresh mode is active at that
4657 * moment. So to make sure the plane gets truly disabled, disable
4658 * first the self-refresh mode. The self-refresh enable bit in turn
4659 * will be checked/applied by the HW only at the next frame start
4660 * event which is after the vblank start event, so we need to have a
4661 * wait-for-vblank between disabling the plane and the pipe.
4662 */
4663 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004664 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004665 dev_priv->wm.vlv.cxsr = false;
4666 intel_wait_for_vblank(dev, crtc->pipe);
4667 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004668 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004669
Matt Ropered4a6a72016-02-23 17:20:13 -08004670 /*
4671 * IVB workaround: must disable low power watermarks for at least
4672 * one frame before enabling scaling. LP watermarks can be re-enabled
4673 * when scaling is disabled.
4674 *
4675 * WaCxSRDisabledForSpriteScaling:ivb
4676 */
4677 if (pipe_config->disable_lp_wm) {
4678 ilk_disable_lp_wm(dev);
4679 intel_wait_for_vblank(dev, crtc->pipe);
4680 }
4681
4682 /*
4683 * If we're doing a modeset, we're done. No need to do any pre-vblank
4684 * watermark programming here.
4685 */
4686 if (needs_modeset(&pipe_config->base))
4687 return;
4688
4689 /*
4690 * For platforms that support atomic watermarks, program the
4691 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4692 * will be the intermediate values that are safe for both pre- and
4693 * post- vblank; when vblank happens, the 'active' values will be set
4694 * to the final 'target' values and we'll do this again to get the
4695 * optimal watermarks. For gen9+ platforms, the values we program here
4696 * will be the final target values which will get automatically latched
4697 * at vblank time; no further programming will be necessary.
4698 *
4699 * If a platform hasn't been transitioned to atomic watermarks yet,
4700 * we'll continue to update watermarks the old way, if flags tell
4701 * us to.
4702 */
4703 if (dev_priv->display.initial_watermarks != NULL)
4704 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004705 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004706 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004707}
4708
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004709static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710{
4711 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004713 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004714 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004715
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004716 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004717
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004718 drm_for_each_plane_mask(p, dev, plane_mask)
4719 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004720
Daniel Vetterf99d7062014-06-19 16:01:59 +02004721 /*
4722 * FIXME: Once we grow proper nuclear flip support out of this we need
4723 * to compute the mask of flip planes precisely. For the time being
4724 * consider this a flip to a NULL plane.
4725 */
4726 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004727}
4728
Jesse Barnesf67a5592011-01-05 10:31:48 -08004729static void ironlake_crtc_enable(struct drm_crtc *crtc)
4730{
4731 struct drm_device *dev = crtc->dev;
4732 struct drm_i915_private *dev_priv = dev->dev_private;
4733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004734 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004735 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004736 struct intel_crtc_state *pipe_config =
4737 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004738
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004739 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004740 return;
4741
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004742 /*
4743 * Sometimes spurious CPU pipe underruns happen during FDI
4744 * training, at least with VGA+HDMI cloning. Suppress them.
4745 *
4746 * On ILK we get an occasional spurious CPU pipe underruns
4747 * between eDP port A enable and vdd enable. Also PCH port
4748 * enable seems to result in the occasional CPU pipe underrun.
4749 *
4750 * Spurious PCH underruns also occur during PCH enabling.
4751 */
4752 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4753 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004754 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004755 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4756
4757 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004758 intel_prepare_shared_dpll(intel_crtc);
4759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004760 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304761 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004762
4763 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004764 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004766 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004767 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004768 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004769 }
4770
4771 ironlake_set_pipeconf(crtc);
4772
Jesse Barnesf67a5592011-01-05 10:31:48 -08004773 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004774
Daniel Vetterf6736a12013-06-05 13:34:30 +02004775 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004776 if (encoder->pre_enable)
4777 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004779 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004780 /* Note: FDI PLL enabling _must_ be done before we enable the
4781 * cpu pipes, hence this is separate from all the other fdi/pch
4782 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004783 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004784 } else {
4785 assert_fdi_tx_disabled(dev_priv, pipe);
4786 assert_fdi_rx_disabled(dev_priv, pipe);
4787 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004788
Jesse Barnesb074cec2013-04-25 12:55:02 -07004789 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004790
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004791 /*
4792 * On ILK+ LUT must be loaded before the pipe is running but with
4793 * clocks enabled
4794 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004795 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004796
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004797 if (dev_priv->display.initial_watermarks != NULL)
4798 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004799 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004801 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004802 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004803
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004804 assert_vblank_disabled(crtc);
4805 drm_crtc_vblank_on(crtc);
4806
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004807 for_each_encoder_on_crtc(dev, crtc, encoder)
4808 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004809
4810 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004811 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004812
4813 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4814 if (intel_crtc->config->has_pch_encoder)
4815 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004816 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004817 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004818}
4819
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004820/* IPS only exists on ULT machines and is tied to pipe A. */
4821static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4822{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004823 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004824}
4825
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004826static void haswell_crtc_enable(struct drm_crtc *crtc)
4827{
4828 struct drm_device *dev = crtc->dev;
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4831 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004832 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004833 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004834 struct intel_crtc_state *pipe_config =
4835 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004836
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004837 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004838 return;
4839
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004840 if (intel_crtc->config->has_pch_encoder)
4841 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4842 false);
4843
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004844 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004845 intel_enable_shared_dpll(intel_crtc);
4846
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004847 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304848 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004849
Jani Nikula4d1de972016-03-18 17:05:42 +02004850 if (!intel_crtc->config->has_dsi_encoder)
4851 intel_set_pipe_timings(intel_crtc);
4852
Jani Nikulabc58be62016-03-18 17:05:39 +02004853 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004854
Jani Nikula4d1de972016-03-18 17:05:42 +02004855 if (cpu_transcoder != TRANSCODER_EDP &&
4856 !transcoder_is_dsi(cpu_transcoder)) {
4857 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004858 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004859 }
4860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004861 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004862 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004863 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004864 }
4865
Jani Nikula4d1de972016-03-18 17:05:42 +02004866 if (!intel_crtc->config->has_dsi_encoder)
4867 haswell_set_pipeconf(crtc);
4868
Jani Nikula391bf042016-03-18 17:05:40 +02004869 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004870
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004871 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004872
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004873 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004874
Daniel Vetter6b698512015-11-28 11:05:39 +01004875 if (intel_crtc->config->has_pch_encoder)
4876 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4877 else
4878 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4879
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304880 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004881 if (encoder->pre_enable)
4882 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304883 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004884
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004885 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004886 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004887
Jani Nikulaa65347b2015-11-27 12:21:46 +02004888 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304889 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004890
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004891 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004892 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004893 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004894 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004895
4896 /*
4897 * On ILK+ LUT must be loaded before the pipe is running but with
4898 * clocks enabled
4899 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004900 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004901
Paulo Zanoni1f544382012-10-24 11:32:00 -02004902 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004903 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304904 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004905
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004906 if (dev_priv->display.initial_watermarks != NULL)
4907 dev_priv->display.initial_watermarks(pipe_config);
4908 else
4909 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004910
4911 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4912 if (!intel_crtc->config->has_dsi_encoder)
4913 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004916 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004917
Jani Nikulaa65347b2015-11-27 12:21:46 +02004918 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004919 intel_ddi_set_vc_payload_alloc(crtc, true);
4920
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004921 assert_vblank_disabled(crtc);
4922 drm_crtc_vblank_on(crtc);
4923
Jani Nikula8807e552013-08-30 19:40:32 +03004924 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004925 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004926 intel_opregion_notify_encoder(encoder, true);
4927 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004928
Daniel Vetter6b698512015-11-28 11:05:39 +01004929 if (intel_crtc->config->has_pch_encoder) {
4930 intel_wait_for_vblank(dev, pipe);
4931 intel_wait_for_vblank(dev, pipe);
4932 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004933 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4934 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004935 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004936
Paulo Zanonie4916942013-09-20 16:21:19 -03004937 /* If we change the relative order between pipe/planes enabling, we need
4938 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004939 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4940 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4941 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4942 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4943 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004944}
4945
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004946static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004947{
4948 struct drm_device *dev = crtc->base.dev;
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950 int pipe = crtc->pipe;
4951
4952 /* To avoid upsetting the power well on haswell only disable the pfit if
4953 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004954 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004955 I915_WRITE(PF_CTL(pipe), 0);
4956 I915_WRITE(PF_WIN_POS(pipe), 0);
4957 I915_WRITE(PF_WIN_SZ(pipe), 0);
4958 }
4959}
4960
Jesse Barnes6be4a602010-09-10 10:26:01 -07004961static void ironlake_crtc_disable(struct drm_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->dev;
4964 struct drm_i915_private *dev_priv = dev->dev_private;
4965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004966 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004967 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004968
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004969 /*
4970 * Sometimes spurious CPU pipe underruns happen when the
4971 * pipe is already disabled, but FDI RX/TX is still enabled.
4972 * Happens at least with VGA+HDMI cloning. Suppress them.
4973 */
4974 if (intel_crtc->config->has_pch_encoder) {
4975 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004976 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004977 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004978
Daniel Vetterea9d7582012-07-10 10:42:52 +02004979 for_each_encoder_on_crtc(dev, crtc, encoder)
4980 encoder->disable(encoder);
4981
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004982 drm_crtc_vblank_off(crtc);
4983 assert_vblank_disabled(crtc);
4984
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004985 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004986
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004987 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004988
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004989 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004990 ironlake_fdi_disable(crtc);
4991
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004992 for_each_encoder_on_crtc(dev, crtc, encoder)
4993 if (encoder->post_disable)
4994 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004995
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004996 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004997 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004998
Daniel Vetterd925c592013-06-05 13:34:04 +02004999 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005000 i915_reg_t reg;
5001 u32 temp;
5002
Daniel Vetterd925c592013-06-05 13:34:04 +02005003 /* disable TRANS_DP_CTL */
5004 reg = TRANS_DP_CTL(pipe);
5005 temp = I915_READ(reg);
5006 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5007 TRANS_DP_PORT_SEL_MASK);
5008 temp |= TRANS_DP_PORT_SEL_NONE;
5009 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005010
Daniel Vetterd925c592013-06-05 13:34:04 +02005011 /* disable DPLL_SEL */
5012 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005013 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005014 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005015 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005016
Daniel Vetterd925c592013-06-05 13:34:04 +02005017 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005018 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005019
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005020 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005021 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005022}
5023
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005024static void haswell_crtc_disable(struct drm_crtc *crtc)
5025{
5026 struct drm_device *dev = crtc->dev;
5027 struct drm_i915_private *dev_priv = dev->dev_private;
5028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5029 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005030 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005031
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005032 if (intel_crtc->config->has_pch_encoder)
5033 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5034 false);
5035
Jani Nikula8807e552013-08-30 19:40:32 +03005036 for_each_encoder_on_crtc(dev, crtc, encoder) {
5037 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005038 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005039 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005040
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005041 drm_crtc_vblank_off(crtc);
5042 assert_vblank_disabled(crtc);
5043
Jani Nikula4d1de972016-03-18 17:05:42 +02005044 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5045 if (!intel_crtc->config->has_dsi_encoder)
5046 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005047
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005048 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005049 intel_ddi_set_vc_payload_alloc(crtc, false);
5050
Jani Nikulaa65347b2015-11-27 12:21:46 +02005051 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305052 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005053
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005054 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005055 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005056 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005057 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005058
Jani Nikulaa65347b2015-11-27 12:21:46 +02005059 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305060 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061
Imre Deak97b040a2014-06-25 22:01:50 +03005062 for_each_encoder_on_crtc(dev, crtc, encoder)
5063 if (encoder->post_disable)
5064 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005065
Ville Syrjälä92966a32015-12-08 16:05:48 +02005066 if (intel_crtc->config->has_pch_encoder) {
5067 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005068 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005069 intel_ddi_fdi_disable(crtc);
5070
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005071 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5072 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005073 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005074}
5075
Jesse Barnes2dd24552013-04-25 12:55:01 -07005076static void i9xx_pfit_enable(struct intel_crtc *crtc)
5077{
5078 struct drm_device *dev = crtc->base.dev;
5079 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005080 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005081
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005082 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005083 return;
5084
Daniel Vetterc0b03412013-05-28 12:05:54 +02005085 /*
5086 * The panel fitter should only be adjusted whilst the pipe is disabled,
5087 * according to register description and PRM.
5088 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005089 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5090 assert_pipe_disabled(dev_priv, crtc->pipe);
5091
Jesse Barnesb074cec2013-04-25 12:55:02 -07005092 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5093 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005094
5095 /* Border color in case we don't scale up to the full screen. Black by
5096 * default, change to something else for debugging. */
5097 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005098}
5099
Dave Airlied05410f2014-06-05 13:22:59 +10005100static enum intel_display_power_domain port_to_power_domain(enum port port)
5101{
5102 switch (port) {
5103 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005104 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005105 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005106 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005107 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005108 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005109 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005110 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005111 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005112 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005113 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005114 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005115 return POWER_DOMAIN_PORT_OTHER;
5116 }
5117}
5118
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005119static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5120{
5121 switch (port) {
5122 case PORT_A:
5123 return POWER_DOMAIN_AUX_A;
5124 case PORT_B:
5125 return POWER_DOMAIN_AUX_B;
5126 case PORT_C:
5127 return POWER_DOMAIN_AUX_C;
5128 case PORT_D:
5129 return POWER_DOMAIN_AUX_D;
5130 case PORT_E:
5131 /* FIXME: Check VBT for actual wiring of PORT E */
5132 return POWER_DOMAIN_AUX_D;
5133 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005134 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005135 return POWER_DOMAIN_AUX_A;
5136 }
5137}
5138
Imre Deak319be8a2014-03-04 19:22:57 +02005139enum intel_display_power_domain
5140intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005141{
Imre Deak319be8a2014-03-04 19:22:57 +02005142 struct drm_device *dev = intel_encoder->base.dev;
5143 struct intel_digital_port *intel_dig_port;
5144
5145 switch (intel_encoder->type) {
5146 case INTEL_OUTPUT_UNKNOWN:
5147 /* Only DDI platforms should ever use this output type */
5148 WARN_ON_ONCE(!HAS_DDI(dev));
5149 case INTEL_OUTPUT_DISPLAYPORT:
5150 case INTEL_OUTPUT_HDMI:
5151 case INTEL_OUTPUT_EDP:
5152 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005153 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005154 case INTEL_OUTPUT_DP_MST:
5155 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5156 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005157 case INTEL_OUTPUT_ANALOG:
5158 return POWER_DOMAIN_PORT_CRT;
5159 case INTEL_OUTPUT_DSI:
5160 return POWER_DOMAIN_PORT_DSI;
5161 default:
5162 return POWER_DOMAIN_PORT_OTHER;
5163 }
5164}
5165
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005166enum intel_display_power_domain
5167intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5168{
5169 struct drm_device *dev = intel_encoder->base.dev;
5170 struct intel_digital_port *intel_dig_port;
5171
5172 switch (intel_encoder->type) {
5173 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005174 case INTEL_OUTPUT_HDMI:
5175 /*
5176 * Only DDI platforms should ever use these output types.
5177 * We can get here after the HDMI detect code has already set
5178 * the type of the shared encoder. Since we can't be sure
5179 * what's the status of the given connectors, play safe and
5180 * run the DP detection too.
5181 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005182 WARN_ON_ONCE(!HAS_DDI(dev));
5183 case INTEL_OUTPUT_DISPLAYPORT:
5184 case INTEL_OUTPUT_EDP:
5185 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5186 return port_to_aux_power_domain(intel_dig_port->port);
5187 case INTEL_OUTPUT_DP_MST:
5188 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5189 return port_to_aux_power_domain(intel_dig_port->port);
5190 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005191 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005192 return POWER_DOMAIN_AUX_A;
5193 }
5194}
5195
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005196static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5197 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005198{
5199 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005200 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5202 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005203 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005204 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005205
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005206 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005207 return 0;
5208
Imre Deak77d22dc2014-03-05 16:20:52 +02005209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005211 if (crtc_state->pch_pfit.enabled ||
5212 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005215 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5216 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5217
Imre Deak319be8a2014-03-04 19:22:57 +02005218 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005219 }
Imre Deak319be8a2014-03-04 19:22:57 +02005220
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005221 if (crtc_state->shared_dpll)
5222 mask |= BIT(POWER_DOMAIN_PLLS);
5223
Imre Deak77d22dc2014-03-05 16:20:52 +02005224 return mask;
5225}
5226
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005227static unsigned long
5228modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5229 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005230{
5231 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5233 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005234 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005235
5236 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005237 intel_crtc->enabled_power_domains = new_domains =
5238 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005239
Daniel Vetter5a21b662016-05-24 17:13:53 +02005240 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005241
5242 for_each_power_domain(domain, domains)
5243 intel_display_power_get(dev_priv, domain);
5244
Daniel Vetter5a21b662016-05-24 17:13:53 +02005245 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005246}
5247
5248static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5249 unsigned long domains)
5250{
5251 enum intel_display_power_domain domain;
5252
5253 for_each_power_domain(domain, domains)
5254 intel_display_power_put(dev_priv, domain);
5255}
5256
Mika Kaholaadafdc62015-08-18 14:36:59 +03005257static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5258{
5259 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5260
5261 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5262 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5263 return max_cdclk_freq;
5264 else if (IS_CHERRYVIEW(dev_priv))
5265 return max_cdclk_freq*95/100;
5266 else if (INTEL_INFO(dev_priv)->gen < 4)
5267 return 2*max_cdclk_freq*90/100;
5268 else
5269 return max_cdclk_freq*90/100;
5270}
5271
Ville Syrjäläb2045352016-05-13 23:41:27 +03005272static int skl_calc_cdclk(int max_pixclk, int vco);
5273
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005274static void intel_update_max_cdclk(struct drm_device *dev)
5275{
5276 struct drm_i915_private *dev_priv = dev->dev_private;
5277
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005278 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005279 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005280 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005281
Ville Syrjäläb2045352016-05-13 23:41:27 +03005282 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005283 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005284
5285 /*
5286 * Use the lower (vco 8640) cdclk values as a
5287 * first guess. skl_calc_cdclk() will correct it
5288 * if the preferred vco is 8100 instead.
5289 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005290 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005291 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005292 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005293 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005294 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005295 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005296 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005297 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005298
5299 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005300 } else if (IS_BROXTON(dev)) {
5301 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005302 } else if (IS_BROADWELL(dev)) {
5303 /*
5304 * FIXME with extra cooling we can allow
5305 * 540 MHz for ULX and 675 Mhz for ULT.
5306 * How can we know if extra cooling is
5307 * available? PCI ID, VTB, something else?
5308 */
5309 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5310 dev_priv->max_cdclk_freq = 450000;
5311 else if (IS_BDW_ULX(dev))
5312 dev_priv->max_cdclk_freq = 450000;
5313 else if (IS_BDW_ULT(dev))
5314 dev_priv->max_cdclk_freq = 540000;
5315 else
5316 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005317 } else if (IS_CHERRYVIEW(dev)) {
5318 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005319 } else if (IS_VALLEYVIEW(dev)) {
5320 dev_priv->max_cdclk_freq = 400000;
5321 } else {
5322 /* otherwise assume cdclk is fixed */
5323 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5324 }
5325
Mika Kaholaadafdc62015-08-18 14:36:59 +03005326 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5327
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005328 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5329 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005330
5331 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5332 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005333}
5334
5335static void intel_update_cdclk(struct drm_device *dev)
5336{
5337 struct drm_i915_private *dev_priv = dev->dev_private;
5338
5339 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005340
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005341 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005342 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5343 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5344 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005345 else
5346 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5347 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005348
5349 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005350 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5351 * Programmng [sic] note: bit[9:2] should be programmed to the number
5352 * of cdclk that generates 4MHz reference clock freq which is used to
5353 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005354 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005356 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005357}
5358
Ville Syrjälä92891e42016-05-11 22:44:45 +03005359/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5360static int skl_cdclk_decimal(int cdclk)
5361{
5362 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5363}
5364
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005365static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5366{
5367 int ratio;
5368
5369 if (cdclk == dev_priv->cdclk_pll.ref)
5370 return 0;
5371
5372 switch (cdclk) {
5373 default:
5374 MISSING_CASE(cdclk);
5375 case 144000:
5376 case 288000:
5377 case 384000:
5378 case 576000:
5379 ratio = 60;
5380 break;
5381 case 624000:
5382 ratio = 65;
5383 break;
5384 }
5385
5386 return dev_priv->cdclk_pll.ref * ratio;
5387}
5388
Ville Syrjälä2b730012016-05-13 23:41:34 +03005389static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5390{
5391 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5392
5393 /* Timeout 200us */
5394 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
5395 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005396
5397 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005398}
5399
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005400static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005401{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005402 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005403 u32 val;
5404
5405 val = I915_READ(BXT_DE_PLL_CTL);
5406 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005407 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005408 I915_WRITE(BXT_DE_PLL_CTL, val);
5409
5410 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5411
5412 /* Timeout 200us */
5413 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
5414 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005415
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005416 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005417}
5418
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005419static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305420{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005421 u32 val, divider;
5422 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305423
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005424 vco = bxt_de_pll_vco(dev_priv, cdclk);
5425
5426 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5427
5428 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5429 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5430 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305431 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305432 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005433 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305434 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305435 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005436 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305437 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305438 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005439 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305440 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305441 break;
5442 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005443 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5444 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305445
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005446 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5447 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305448 }
5449
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305450 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005451 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305452 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5453 0x80000000);
5454 mutex_unlock(&dev_priv->rps.hw_lock);
5455
5456 if (ret) {
5457 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005458 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305459 return;
5460 }
5461
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005462 if (dev_priv->cdclk_pll.vco != 0 &&
5463 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005464 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305465
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005466 if (dev_priv->cdclk_pll.vco != vco)
5467 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305468
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005469 val = divider | skl_cdclk_decimal(cdclk);
5470 /*
5471 * FIXME if only the cd2x divider needs changing, it could be done
5472 * without shutting off the pipe (if only one pipe is active).
5473 */
5474 val |= BXT_CDCLK_CD2X_PIPE_NONE;
5475 /*
5476 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5477 * enable otherwise.
5478 */
5479 if (cdclk >= 500000)
5480 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5481 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305482
5483 mutex_lock(&dev_priv->rps.hw_lock);
5484 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005485 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305486 mutex_unlock(&dev_priv->rps.hw_lock);
5487
5488 if (ret) {
5489 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005490 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305491 return;
5492 }
5493
Imre Deakc6c46962016-04-01 16:02:40 +03005494 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305495}
5496
Imre Deakd66a2192016-05-24 15:38:33 +03005497static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305498{
Imre Deakd66a2192016-05-24 15:38:33 +03005499 u32 cdctl, expected;
5500
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005501 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305502
Imre Deakd66a2192016-05-24 15:38:33 +03005503 if (dev_priv->cdclk_pll.vco == 0 ||
5504 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5505 goto sanitize;
5506
5507 /* DPLL okay; verify the cdclock
5508 *
5509 * Some BIOS versions leave an incorrect decimal frequency value and
5510 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
5511 * so sanitize this register.
5512 */
5513 cdctl = I915_READ(CDCLK_CTL);
5514 /*
5515 * Let's ignore the pipe field, since BIOS could have configured the
5516 * dividers both synching to an active pipe, or asynchronously
5517 * (PIPE_NONE).
5518 */
5519 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
5520
5521 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
5522 skl_cdclk_decimal(dev_priv->cdclk_freq);
5523 /*
5524 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5525 * enable otherwise.
5526 */
5527 if (dev_priv->cdclk_freq >= 500000)
5528 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5529
5530 if (cdctl == expected)
5531 /* All well; nothing to sanitize */
5532 return;
5533
5534sanitize:
5535 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
5536
5537 /* force cdclk programming */
5538 dev_priv->cdclk_freq = 0;
5539
5540 /* force full PLL disable + enable */
5541 dev_priv->cdclk_pll.vco = -1;
5542}
5543
5544void broxton_init_cdclk(struct drm_i915_private *dev_priv)
5545{
5546 bxt_sanitize_cdclk(dev_priv);
5547
5548 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005549 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03005550
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305551 /*
5552 * FIXME:
5553 * - The initial CDCLK needs to be read from VBT.
5554 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305555 */
Ville Syrjäläd1b32c32016-05-13 23:41:40 +03005556 broxton_set_cdclk(dev_priv, broxton_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305557}
5558
Imre Deakc6c46962016-04-01 16:02:40 +03005559void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305560{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005561 broxton_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305562}
5563
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005564static int skl_calc_cdclk(int max_pixclk, int vco)
5565{
Ville Syrjälä63911d72016-05-13 23:41:32 +03005566 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005567 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005568 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005569 else if (max_pixclk > 432000)
5570 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005571 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005572 return 432000;
5573 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005574 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005575 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005576 if (max_pixclk > 540000)
5577 return 675000;
5578 else if (max_pixclk > 450000)
5579 return 540000;
5580 else if (max_pixclk > 337500)
5581 return 450000;
5582 else
5583 return 337500;
5584 }
5585}
5586
Ville Syrjäläea617912016-05-13 23:41:24 +03005587static void
5588skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005589{
Ville Syrjäläea617912016-05-13 23:41:24 +03005590 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005591
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005592 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03005593 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005594
Ville Syrjäläea617912016-05-13 23:41:24 +03005595 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03005596 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03005597 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005598
Imre Deak1c3f7702016-05-24 15:38:32 +03005599 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
5600 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005601
Ville Syrjäläea617912016-05-13 23:41:24 +03005602 val = I915_READ(DPLL_CTRL1);
5603
Imre Deak1c3f7702016-05-24 15:38:32 +03005604 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5605 DPLL_CTRL1_SSC(SKL_DPLL0) |
5606 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5607 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
5608 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005609
Ville Syrjäläea617912016-05-13 23:41:24 +03005610 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
5611 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
5612 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
5613 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
5614 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005615 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005616 break;
5617 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
5618 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005619 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005620 break;
5621 default:
5622 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03005623 break;
5624 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005625}
5626
Ville Syrjäläb2045352016-05-13 23:41:27 +03005627void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
5628{
5629 bool changed = dev_priv->skl_preferred_vco_freq != vco;
5630
5631 dev_priv->skl_preferred_vco_freq = vco;
5632
5633 if (changed)
5634 intel_update_max_cdclk(dev_priv->dev);
5635}
5636
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005637static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005638skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005639{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005640 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005641 u32 val;
5642
Ville Syrjälä63911d72016-05-13 23:41:32 +03005643 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005644
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005645 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005646 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005647 I915_WRITE(CDCLK_CTL, val);
5648 POSTING_READ(CDCLK_CTL);
5649
5650 /*
5651 * We always enable DPLL0 with the lowest link rate possible, but still
5652 * taking into account the VCO required to operate the eDP panel at the
5653 * desired frequency. The usual DP link rates operate with a VCO of
5654 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5655 * The modeset code is responsible for the selection of the exact link
5656 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005657 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005658 */
5659 val = I915_READ(DPLL_CTRL1);
5660
5661 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5662 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5663 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03005664 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005665 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5666 SKL_DPLL0);
5667 else
5668 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5669 SKL_DPLL0);
5670
5671 I915_WRITE(DPLL_CTRL1, val);
5672 POSTING_READ(DPLL_CTRL1);
5673
5674 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5675
5676 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5677 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005678
Ville Syrjälä63911d72016-05-13 23:41:32 +03005679 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005680
5681 /* We'll want to keep using the current vco from now on. */
5682 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005683}
5684
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005685static void
5686skl_dpll0_disable(struct drm_i915_private *dev_priv)
5687{
5688 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5689 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5690 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005691
Ville Syrjälä63911d72016-05-13 23:41:32 +03005692 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005693}
5694
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005695static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5696{
5697 int ret;
5698 u32 val;
5699
5700 /* inform PCU we want to change CDCLK */
5701 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5702 mutex_lock(&dev_priv->rps.hw_lock);
5703 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5704 mutex_unlock(&dev_priv->rps.hw_lock);
5705
5706 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5707}
5708
5709static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5710{
5711 unsigned int i;
5712
5713 for (i = 0; i < 15; i++) {
5714 if (skl_cdclk_pcu_ready(dev_priv))
5715 return true;
5716 udelay(10);
5717 }
5718
5719 return false;
5720}
5721
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005722static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005723{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005724 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005725 u32 freq_select, pcu_ack;
5726
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005727 WARN_ON((cdclk == 24000) != (vco == 0));
5728
Ville Syrjälä63911d72016-05-13 23:41:32 +03005729 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005730
5731 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5732 DRM_ERROR("failed to inform PCU about cdclk change\n");
5733 return;
5734 }
5735
5736 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005737 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005738 case 450000:
5739 case 432000:
5740 freq_select = CDCLK_FREQ_450_432;
5741 pcu_ack = 1;
5742 break;
5743 case 540000:
5744 freq_select = CDCLK_FREQ_540;
5745 pcu_ack = 2;
5746 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005747 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005748 case 337500:
5749 default:
5750 freq_select = CDCLK_FREQ_337_308;
5751 pcu_ack = 0;
5752 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005753 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005754 case 675000:
5755 freq_select = CDCLK_FREQ_675_617;
5756 pcu_ack = 3;
5757 break;
5758 }
5759
Ville Syrjälä63911d72016-05-13 23:41:32 +03005760 if (dev_priv->cdclk_pll.vco != 0 &&
5761 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005762 skl_dpll0_disable(dev_priv);
5763
Ville Syrjälä63911d72016-05-13 23:41:32 +03005764 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005765 skl_dpll0_enable(dev_priv, vco);
5766
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005767 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005768 POSTING_READ(CDCLK_CTL);
5769
5770 /* inform PCU of the change */
5771 mutex_lock(&dev_priv->rps.hw_lock);
5772 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5773 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005774
5775 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005776}
5777
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005778static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5779
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005780void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5781{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005782 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005783}
5784
5785void skl_init_cdclk(struct drm_i915_private *dev_priv)
5786{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005787 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005788
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005789 skl_sanitize_cdclk(dev_priv);
5790
Ville Syrjälä63911d72016-05-13 23:41:32 +03005791 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005792 /*
5793 * Use the current vco as our initial
5794 * guess as to what the preferred vco is.
5795 */
5796 if (dev_priv->skl_preferred_vco_freq == 0)
5797 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03005798 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005799 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005800 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005801
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005802 vco = dev_priv->skl_preferred_vco_freq;
5803 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03005804 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005805 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005806
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005807 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005808}
5809
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005810static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305811{
Ville Syrjälä09492492016-05-13 23:41:28 +03005812 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305813
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305814 /*
5815 * check if the pre-os intialized the display
5816 * There is SWF18 scratchpad register defined which is set by the
5817 * pre-os which can be used by the OS drivers to check the status
5818 */
5819 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5820 goto sanitize;
5821
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005822 intel_update_cdclk(dev_priv->dev);
Imre Deak1c3f7702016-05-24 15:38:32 +03005823 /* Is PLL enabled and locked ? */
5824 if (dev_priv->cdclk_pll.vco == 0 ||
5825 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5826 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005827
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305828 /* DPLL okay; verify the cdclock
5829 *
5830 * Noticed in some instances that the freq selection is correct but
5831 * decimal part is programmed wrong from BIOS where pre-os does not
5832 * enable display. Verify the same as well.
5833 */
Ville Syrjälä09492492016-05-13 23:41:28 +03005834 cdctl = I915_READ(CDCLK_CTL);
5835 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
5836 skl_cdclk_decimal(dev_priv->cdclk_freq);
5837 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305838 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005839 return;
5840
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305841sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005842 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03005843
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005844 /* force cdclk programming */
5845 dev_priv->cdclk_freq = 0;
5846 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03005847 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305848}
5849
Jesse Barnes30a970c2013-11-04 13:48:12 -08005850/* Adjust CDclk dividers to allow high res or save power if possible */
5851static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5852{
5853 struct drm_i915_private *dev_priv = dev->dev_private;
5854 u32 val, cmd;
5855
Vandana Kannan164dfd22014-11-24 13:37:41 +05305856 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5857 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005858
Ville Syrjälädfcab172014-06-13 13:37:47 +03005859 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005860 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005861 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005862 cmd = 1;
5863 else
5864 cmd = 0;
5865
5866 mutex_lock(&dev_priv->rps.hw_lock);
5867 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5868 val &= ~DSPFREQGUAR_MASK;
5869 val |= (cmd << DSPFREQGUAR_SHIFT);
5870 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5871 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5872 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5873 50)) {
5874 DRM_ERROR("timed out waiting for CDclk change\n");
5875 }
5876 mutex_unlock(&dev_priv->rps.hw_lock);
5877
Ville Syrjälä54433e92015-05-26 20:42:31 +03005878 mutex_lock(&dev_priv->sb_lock);
5879
Ville Syrjälädfcab172014-06-13 13:37:47 +03005880 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005881 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005882
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005883 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005884
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885 /* adjust cdclk divider */
5886 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005887 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005888 val |= divider;
5889 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005890
5891 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005892 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005893 50))
5894 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005895 }
5896
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897 /* adjust self-refresh exit latency value */
5898 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5899 val &= ~0x7f;
5900
5901 /*
5902 * For high bandwidth configs, we set a higher latency in the bunit
5903 * so that the core display fetch happens in time to avoid underruns.
5904 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005905 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005906 val |= 4500 / 250; /* 4.5 usec */
5907 else
5908 val |= 3000 / 250; /* 3.0 usec */
5909 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005910
Ville Syrjäläa5805162015-05-26 20:42:30 +03005911 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005912
Ville Syrjäläb6283052015-06-03 15:45:07 +03005913 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005914}
5915
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005916static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5917{
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 u32 val, cmd;
5920
Vandana Kannan164dfd22014-11-24 13:37:41 +05305921 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5922 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005923
5924 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005925 case 333333:
5926 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005927 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005928 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005929 break;
5930 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005931 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005932 return;
5933 }
5934
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005935 /*
5936 * Specs are full of misinformation, but testing on actual
5937 * hardware has shown that we just need to write the desired
5938 * CCK divider into the Punit register.
5939 */
5940 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5941
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005942 mutex_lock(&dev_priv->rps.hw_lock);
5943 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5944 val &= ~DSPFREQGUAR_MASK_CHV;
5945 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5946 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5947 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5948 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5949 50)) {
5950 DRM_ERROR("timed out waiting for CDclk change\n");
5951 }
5952 mutex_unlock(&dev_priv->rps.hw_lock);
5953
Ville Syrjäläb6283052015-06-03 15:45:07 +03005954 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005955}
5956
Jesse Barnes30a970c2013-11-04 13:48:12 -08005957static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5958 int max_pixclk)
5959{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005960 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005961 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005962
Jesse Barnes30a970c2013-11-04 13:48:12 -08005963 /*
5964 * Really only a few cases to deal with, as only 4 CDclks are supported:
5965 * 200MHz
5966 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005967 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005968 * 400MHz (VLV only)
5969 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5970 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005971 *
5972 * We seem to get an unstable or solid color picture at 200MHz.
5973 * Not sure what's wrong. For now use 200MHz only when all pipes
5974 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005975 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005976 if (!IS_CHERRYVIEW(dev_priv) &&
5977 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005978 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005979 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005980 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005981 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005982 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005983 else
5984 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005985}
5986
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005987static int broxton_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005988{
Ville Syrjälä760e1472016-05-11 22:44:46 +03005989 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305990 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005991 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305992 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005993 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305994 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005995 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996 return 288000;
5997 else
5998 return 144000;
5999}
6000
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006001/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006002static int intel_mode_max_pixclk(struct drm_device *dev,
6003 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006004{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006005 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6006 struct drm_i915_private *dev_priv = dev->dev_private;
6007 struct drm_crtc *crtc;
6008 struct drm_crtc_state *crtc_state;
6009 unsigned max_pixclk = 0, i;
6010 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006011
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006012 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6013 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006014
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006015 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6016 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006017
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006018 if (crtc_state->enable)
6019 pixclk = crtc_state->adjusted_mode.crtc_clock;
6020
6021 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006022 }
6023
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006024 for_each_pipe(dev_priv, pipe)
6025 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6026
Jesse Barnes30a970c2013-11-04 13:48:12 -08006027 return max_pixclk;
6028}
6029
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006030static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006032 struct drm_device *dev = state->dev;
6033 struct drm_i915_private *dev_priv = dev->dev_private;
6034 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006035 struct intel_atomic_state *intel_state =
6036 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006037
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006038 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006039 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306040
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006041 if (!intel_state->active_crtcs)
6042 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6043
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006044 return 0;
6045}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006046
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006047static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6048{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006049 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006050 struct intel_atomic_state *intel_state =
6051 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006052
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006053 intel_state->cdclk = intel_state->dev_cdclk =
Ville Syrjäläc44deb62016-05-11 22:44:43 +03006054 broxton_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006055
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006056 if (!intel_state->active_crtcs)
Ville Syrjäläc44deb62016-05-11 22:44:43 +03006057 intel_state->dev_cdclk = broxton_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006058
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006059 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006060}
6061
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006062static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6063{
6064 unsigned int credits, default_credits;
6065
6066 if (IS_CHERRYVIEW(dev_priv))
6067 default_credits = PFI_CREDIT(12);
6068 else
6069 default_credits = PFI_CREDIT(8);
6070
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006071 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006072 /* CHV suggested value is 31 or 63 */
6073 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006074 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006075 else
6076 credits = PFI_CREDIT(15);
6077 } else {
6078 credits = default_credits;
6079 }
6080
6081 /*
6082 * WA - write default credits before re-programming
6083 * FIXME: should we also set the resend bit here?
6084 */
6085 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6086 default_credits);
6087
6088 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6089 credits | PFI_CREDIT_RESEND);
6090
6091 /*
6092 * FIXME is this guaranteed to clear
6093 * immediately or should we poll for it?
6094 */
6095 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6096}
6097
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006098static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006099{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006100 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006101 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006102 struct intel_atomic_state *old_intel_state =
6103 to_intel_atomic_state(old_state);
6104 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006105
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006106 /*
6107 * FIXME: We can end up here with all power domains off, yet
6108 * with a CDCLK frequency other than the minimum. To account
6109 * for this take the PIPE-A power domain, which covers the HW
6110 * blocks needed for the following programming. This can be
6111 * removed once it's guaranteed that we get here either with
6112 * the minimum CDCLK set, or the required power domains
6113 * enabled.
6114 */
6115 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006116
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006117 if (IS_CHERRYVIEW(dev))
6118 cherryview_set_cdclk(dev, req_cdclk);
6119 else
6120 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006121
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006122 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006123
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006124 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006125}
6126
Jesse Barnes89b667f2013-04-18 14:51:36 -07006127static void valleyview_crtc_enable(struct drm_crtc *crtc)
6128{
6129 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006130 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6132 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006133 struct intel_crtc_state *pipe_config =
6134 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006135 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006136
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006137 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006138 return;
6139
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006140 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306141 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006142
6143 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006144 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006145
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006146 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6147 struct drm_i915_private *dev_priv = dev->dev_private;
6148
6149 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6150 I915_WRITE(CHV_CANVAS(pipe), 0);
6151 }
6152
Daniel Vetter5b18e572014-04-24 23:55:06 +02006153 i9xx_set_pipeconf(intel_crtc);
6154
Jesse Barnes89b667f2013-04-18 14:51:36 -07006155 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006156
Daniel Vettera72e4c92014-09-30 10:56:47 +02006157 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006158
Jesse Barnes89b667f2013-04-18 14:51:36 -07006159 for_each_encoder_on_crtc(dev, crtc, encoder)
6160 if (encoder->pre_pll_enable)
6161 encoder->pre_pll_enable(encoder);
6162
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006163 if (IS_CHERRYVIEW(dev)) {
6164 chv_prepare_pll(intel_crtc, intel_crtc->config);
6165 chv_enable_pll(intel_crtc, intel_crtc->config);
6166 } else {
6167 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6168 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006169 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006170
6171 for_each_encoder_on_crtc(dev, crtc, encoder)
6172 if (encoder->pre_enable)
6173 encoder->pre_enable(encoder);
6174
Jesse Barnes2dd24552013-04-25 12:55:01 -07006175 i9xx_pfit_enable(intel_crtc);
6176
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006177 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006178
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006179 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006180 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006181
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006182 assert_vblank_disabled(crtc);
6183 drm_crtc_vblank_on(crtc);
6184
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006185 for_each_encoder_on_crtc(dev, crtc, encoder)
6186 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006187}
6188
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006189static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6190{
6191 struct drm_device *dev = crtc->base.dev;
6192 struct drm_i915_private *dev_priv = dev->dev_private;
6193
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006194 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6195 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006196}
6197
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006198static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006199{
6200 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006201 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006203 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006204 struct intel_crtc_state *pipe_config =
6205 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006206 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006207
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006208 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006209 return;
6210
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006211 i9xx_set_pll_dividers(intel_crtc);
6212
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006213 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306214 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006215
6216 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006217 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006218
Daniel Vetter5b18e572014-04-24 23:55:06 +02006219 i9xx_set_pipeconf(intel_crtc);
6220
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006221 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006222
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006223 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006224 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006225
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006226 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006227 if (encoder->pre_enable)
6228 encoder->pre_enable(encoder);
6229
Daniel Vetterf6736a12013-06-05 13:34:30 +02006230 i9xx_enable_pll(intel_crtc);
6231
Jesse Barnes2dd24552013-04-25 12:55:01 -07006232 i9xx_pfit_enable(intel_crtc);
6233
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006234 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006235
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006236 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006237 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006238
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006239 assert_vblank_disabled(crtc);
6240 drm_crtc_vblank_on(crtc);
6241
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006242 for_each_encoder_on_crtc(dev, crtc, encoder)
6243 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006244}
6245
Daniel Vetter87476d62013-04-11 16:29:06 +02006246static void i9xx_pfit_disable(struct intel_crtc *crtc)
6247{
6248 struct drm_device *dev = crtc->base.dev;
6249 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006250
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006251 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006252 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006253
6254 assert_pipe_disabled(dev_priv, crtc->pipe);
6255
Daniel Vetter328d8e82013-05-08 10:36:31 +02006256 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6257 I915_READ(PFIT_CONTROL));
6258 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006259}
6260
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006261static void i9xx_crtc_disable(struct drm_crtc *crtc)
6262{
6263 struct drm_device *dev = crtc->dev;
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006266 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006267 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006268
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006269 /*
6270 * On gen2 planes are double buffered but the pipe isn't, so we must
6271 * wait for planes to fully turn off before disabling the pipe.
6272 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006273 if (IS_GEN2(dev))
6274 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006275
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006276 for_each_encoder_on_crtc(dev, crtc, encoder)
6277 encoder->disable(encoder);
6278
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006279 drm_crtc_vblank_off(crtc);
6280 assert_vblank_disabled(crtc);
6281
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006282 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006283
Daniel Vetter87476d62013-04-11 16:29:06 +02006284 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006285
Jesse Barnes89b667f2013-04-18 14:51:36 -07006286 for_each_encoder_on_crtc(dev, crtc, encoder)
6287 if (encoder->post_disable)
6288 encoder->post_disable(encoder);
6289
Jani Nikulaa65347b2015-11-27 12:21:46 +02006290 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006291 if (IS_CHERRYVIEW(dev))
6292 chv_disable_pll(dev_priv, pipe);
6293 else if (IS_VALLEYVIEW(dev))
6294 vlv_disable_pll(dev_priv, pipe);
6295 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006296 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006297 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006298
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006299 for_each_encoder_on_crtc(dev, crtc, encoder)
6300 if (encoder->post_pll_disable)
6301 encoder->post_pll_disable(encoder);
6302
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006303 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006304 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006305}
6306
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006307static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006308{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006309 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006311 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006312 enum intel_display_power_domain domain;
6313 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006314
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006315 if (!intel_crtc->active)
6316 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006317
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006318 if (to_intel_plane_state(crtc->primary->state)->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006319 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006320
Ville Syrjälä2622a082016-03-09 19:07:26 +02006321 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006322
6323 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6324 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006325 }
6326
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006327 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006328
Ville Syrjälä78108b72016-05-27 20:59:19 +03006329 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6330 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006331
6332 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6333 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006334 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006335 crtc->enabled = false;
6336 crtc->state->connector_mask = 0;
6337 crtc->state->encoder_mask = 0;
6338
6339 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6340 encoder->base.crtc = NULL;
6341
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006342 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006343 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006344 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006345
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006346 domains = intel_crtc->enabled_power_domains;
6347 for_each_power_domain(domain, domains)
6348 intel_display_power_put(dev_priv, domain);
6349 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006350
6351 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6352 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006353}
6354
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006355/*
6356 * turn all crtc's off, but do not adjust state
6357 * This has to be paired with a call to intel_modeset_setup_hw_state.
6358 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006359int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006360{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006361 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006362 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006363 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006364
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006365 state = drm_atomic_helper_suspend(dev);
6366 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006367 if (ret)
6368 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006369 else
6370 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006371 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006372}
6373
Chris Wilsonea5b2132010-08-04 13:50:23 +01006374void intel_encoder_destroy(struct drm_encoder *encoder)
6375{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006376 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006377
Chris Wilsonea5b2132010-08-04 13:50:23 +01006378 drm_encoder_cleanup(encoder);
6379 kfree(intel_encoder);
6380}
6381
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006382/* Cross check the actual hw state with our own modeset state tracking (and it's
6383 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006384static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006385{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006386 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006387
6388 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6389 connector->base.base.id,
6390 connector->base.name);
6391
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006392 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006393 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006394 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006395
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006396 I915_STATE_WARN(!crtc,
6397 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006398
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006399 if (!crtc)
6400 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006401
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006402 I915_STATE_WARN(!crtc->state->active,
6403 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006404
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006405 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006406 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006407
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006408 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006409 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006410
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006411 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006412 "attached encoder crtc differs from connector crtc\n");
6413 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006414 I915_STATE_WARN(crtc && crtc->state->active,
6415 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006416 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006417 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006418 }
6419}
6420
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006421int intel_connector_init(struct intel_connector *connector)
6422{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006423 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006424
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006425 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006426 return -ENOMEM;
6427
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006428 return 0;
6429}
6430
6431struct intel_connector *intel_connector_alloc(void)
6432{
6433 struct intel_connector *connector;
6434
6435 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6436 if (!connector)
6437 return NULL;
6438
6439 if (intel_connector_init(connector) < 0) {
6440 kfree(connector);
6441 return NULL;
6442 }
6443
6444 return connector;
6445}
6446
Daniel Vetterf0947c32012-07-02 13:10:34 +02006447/* Simple connector->get_hw_state implementation for encoders that support only
6448 * one connector and no cloning and hence the encoder state determines the state
6449 * of the connector. */
6450bool intel_connector_get_hw_state(struct intel_connector *connector)
6451{
Daniel Vetter24929352012-07-02 20:28:59 +02006452 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006453 struct intel_encoder *encoder = connector->encoder;
6454
6455 return encoder->get_hw_state(encoder, &pipe);
6456}
6457
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006458static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006459{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006460 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6461 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006462
6463 return 0;
6464}
6465
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006466static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006467 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006468{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469 struct drm_atomic_state *state = pipe_config->base.state;
6470 struct intel_crtc *other_crtc;
6471 struct intel_crtc_state *other_crtc_state;
6472
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006473 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6474 pipe_name(pipe), pipe_config->fdi_lanes);
6475 if (pipe_config->fdi_lanes > 4) {
6476 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6477 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006478 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006479 }
6480
Paulo Zanonibafb6552013-11-02 21:07:44 -07006481 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006482 if (pipe_config->fdi_lanes > 2) {
6483 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6484 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006485 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006486 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006488 }
6489 }
6490
6491 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493
6494 /* Ivybridge 3 pipe is really complicated */
6495 switch (pipe) {
6496 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006499 if (pipe_config->fdi_lanes <= 2)
6500 return 0;
6501
6502 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6503 other_crtc_state =
6504 intel_atomic_get_crtc_state(state, other_crtc);
6505 if (IS_ERR(other_crtc_state))
6506 return PTR_ERR(other_crtc_state);
6507
6508 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6510 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006511 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006512 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006513 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006514 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006515 if (pipe_config->fdi_lanes > 2) {
6516 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6517 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006518 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006519 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006520
6521 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6522 other_crtc_state =
6523 intel_atomic_get_crtc_state(state, other_crtc);
6524 if (IS_ERR(other_crtc_state))
6525 return PTR_ERR(other_crtc_state);
6526
6527 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006528 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006529 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006530 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006531 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006532 default:
6533 BUG();
6534 }
6535}
6536
Daniel Vettere29c22c2013-02-21 00:00:16 +01006537#define RETRY 1
6538static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006539 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006540{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006541 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006542 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543 int lane, link_bw, fdi_dotclock, ret;
6544 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006545
Daniel Vettere29c22c2013-02-21 00:00:16 +01006546retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006547 /* FDI is a binary signal running at ~2.7GHz, encoding
6548 * each output octet as 10 bits. The actual frequency
6549 * is stored as a divider into a 100MHz clock, and the
6550 * mode pixel clock is stored in units of 1KHz.
6551 * Hence the bw of each lane in terms of the mode signal
6552 * is:
6553 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006554 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006555
Damien Lespiau241bfc32013-09-25 16:45:37 +01006556 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006557
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006558 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006559 pipe_config->pipe_bpp);
6560
6561 pipe_config->fdi_lanes = lane;
6562
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006563 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006564 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006565
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006566 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006567 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006568 pipe_config->pipe_bpp -= 2*3;
6569 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6570 pipe_config->pipe_bpp);
6571 needs_recompute = true;
6572 pipe_config->bw_constrained = true;
6573
6574 goto retry;
6575 }
6576
6577 if (needs_recompute)
6578 return RETRY;
6579
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006580 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006581}
6582
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006583static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6584 struct intel_crtc_state *pipe_config)
6585{
6586 if (pipe_config->pipe_bpp > 24)
6587 return false;
6588
6589 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006590 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006591 return true;
6592
6593 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006594 * We compare against max which means we must take
6595 * the increased cdclk requirement into account when
6596 * calculating the new cdclk.
6597 *
6598 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006599 */
6600 return ilk_pipe_pixel_rate(pipe_config) <=
6601 dev_priv->max_cdclk_freq * 95 / 100;
6602}
6603
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006604static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006605 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006606{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006607 struct drm_device *dev = crtc->base.dev;
6608 struct drm_i915_private *dev_priv = dev->dev_private;
6609
Jani Nikulad330a952014-01-21 11:24:25 +02006610 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006611 hsw_crtc_supports_ips(crtc) &&
6612 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006613}
6614
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006615static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6616{
6617 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6618
6619 /* GDG double wide on either pipe, otherwise pipe A only */
6620 return INTEL_INFO(dev_priv)->gen < 4 &&
6621 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6622}
6623
Daniel Vettera43f6e02013-06-07 23:10:32 +02006624static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006625 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006626{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006627 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006628 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006629 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006630 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006631
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006632 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006633 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006634
6635 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006636 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006637 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006638 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006639 if (intel_crtc_supports_double_wide(crtc) &&
6640 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006641 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006642 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006643 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006644 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006645
Ville Syrjäläf3261152016-05-24 21:34:18 +03006646 if (adjusted_mode->crtc_clock > clock_limit) {
6647 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6648 adjusted_mode->crtc_clock, clock_limit,
6649 yesno(pipe_config->double_wide));
6650 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006651 }
Chris Wilson89749352010-09-12 18:25:19 +01006652
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006653 /*
6654 * Pipe horizontal size must be even in:
6655 * - DVO ganged mode
6656 * - LVDS dual channel mode
6657 * - Double wide pipe
6658 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006659 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006660 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6661 pipe_config->pipe_src_w &= ~1;
6662
Damien Lespiau8693a822013-05-03 18:48:11 +01006663 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6664 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006665 */
6666 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006667 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006668 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006669
Damien Lespiauf5adf942013-06-24 18:29:34 +01006670 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006671 hsw_compute_ips_config(crtc, pipe_config);
6672
Daniel Vetter877d48d2013-04-19 11:24:43 +02006673 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006674 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006675
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006676 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006677}
6678
Ville Syrjälä1652d192015-03-31 14:12:01 +03006679static int skylake_get_display_clock_speed(struct drm_device *dev)
6680{
6681 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03006682 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006683
Ville Syrjäläea617912016-05-13 23:41:24 +03006684 skl_dpll0_update(dev_priv);
6685
Ville Syrjälä63911d72016-05-13 23:41:32 +03006686 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006687 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006688
Ville Syrjäläea617912016-05-13 23:41:24 +03006689 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006690
Ville Syrjälä63911d72016-05-13 23:41:32 +03006691 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006692 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6693 case CDCLK_FREQ_450_432:
6694 return 432000;
6695 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006696 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03006697 case CDCLK_FREQ_540:
6698 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006699 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006700 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006701 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006702 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006703 }
6704 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006705 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6706 case CDCLK_FREQ_450_432:
6707 return 450000;
6708 case CDCLK_FREQ_337_308:
6709 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03006710 case CDCLK_FREQ_540:
6711 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006712 case CDCLK_FREQ_675_617:
6713 return 675000;
6714 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006715 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006716 }
6717 }
6718
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006719 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006720}
6721
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006722static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
6723{
6724 u32 val;
6725
6726 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03006727 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006728
6729 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03006730 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006731 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006732
Imre Deak1c3f7702016-05-24 15:38:32 +03006733 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
6734 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006735
6736 val = I915_READ(BXT_DE_PLL_CTL);
6737 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
6738 dev_priv->cdclk_pll.ref;
6739}
6740
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006741static int broxton_get_display_clock_speed(struct drm_device *dev)
6742{
6743 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03006744 u32 divider;
6745 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006746
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006747 bxt_de_pll_update(dev_priv);
6748
Ville Syrjäläf5986242016-05-13 23:41:37 +03006749 vco = dev_priv->cdclk_pll.vco;
6750 if (vco == 0)
6751 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006752
Ville Syrjäläf5986242016-05-13 23:41:37 +03006753 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006754
Ville Syrjäläf5986242016-05-13 23:41:37 +03006755 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006756 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006757 div = 2;
6758 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006759 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006760 div = 3;
6761 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006762 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006763 div = 4;
6764 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006765 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006766 div = 8;
6767 break;
6768 default:
6769 MISSING_CASE(divider);
6770 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006771 }
6772
Ville Syrjäläf5986242016-05-13 23:41:37 +03006773 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006774}
6775
Ville Syrjälä1652d192015-03-31 14:12:01 +03006776static int broadwell_get_display_clock_speed(struct drm_device *dev)
6777{
6778 struct drm_i915_private *dev_priv = dev->dev_private;
6779 uint32_t lcpll = I915_READ(LCPLL_CTL);
6780 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6781
6782 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6783 return 800000;
6784 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6785 return 450000;
6786 else if (freq == LCPLL_CLK_FREQ_450)
6787 return 450000;
6788 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6789 return 540000;
6790 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6791 return 337500;
6792 else
6793 return 675000;
6794}
6795
6796static int haswell_get_display_clock_speed(struct drm_device *dev)
6797{
6798 struct drm_i915_private *dev_priv = dev->dev_private;
6799 uint32_t lcpll = I915_READ(LCPLL_CTL);
6800 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6801
6802 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6803 return 800000;
6804 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6805 return 450000;
6806 else if (freq == LCPLL_CLK_FREQ_450)
6807 return 450000;
6808 else if (IS_HSW_ULT(dev))
6809 return 337500;
6810 else
6811 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006812}
6813
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006814static int valleyview_get_display_clock_speed(struct drm_device *dev)
6815{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006816 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6817 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006818}
6819
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006820static int ilk_get_display_clock_speed(struct drm_device *dev)
6821{
6822 return 450000;
6823}
6824
Jesse Barnese70236a2009-09-21 10:42:27 -07006825static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006826{
Jesse Barnese70236a2009-09-21 10:42:27 -07006827 return 400000;
6828}
Jesse Barnes79e53942008-11-07 14:24:08 -08006829
Jesse Barnese70236a2009-09-21 10:42:27 -07006830static int i915_get_display_clock_speed(struct drm_device *dev)
6831{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006832 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006833}
Jesse Barnes79e53942008-11-07 14:24:08 -08006834
Jesse Barnese70236a2009-09-21 10:42:27 -07006835static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6836{
6837 return 200000;
6838}
Jesse Barnes79e53942008-11-07 14:24:08 -08006839
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006840static int pnv_get_display_clock_speed(struct drm_device *dev)
6841{
6842 u16 gcfgc = 0;
6843
6844 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6845
6846 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6847 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006848 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006849 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006851 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006852 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006853 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6854 return 200000;
6855 default:
6856 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6857 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006858 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006859 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006860 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006861 }
6862}
6863
Jesse Barnese70236a2009-09-21 10:42:27 -07006864static int i915gm_get_display_clock_speed(struct drm_device *dev)
6865{
6866 u16 gcfgc = 0;
6867
6868 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6869
6870 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006871 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006872 else {
6873 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6874 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006875 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006876 default:
6877 case GC_DISPLAY_CLOCK_190_200_MHZ:
6878 return 190000;
6879 }
6880 }
6881}
Jesse Barnes79e53942008-11-07 14:24:08 -08006882
Jesse Barnese70236a2009-09-21 10:42:27 -07006883static int i865_get_display_clock_speed(struct drm_device *dev)
6884{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006885 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006886}
6887
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006888static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006889{
6890 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006891
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006892 /*
6893 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6894 * encoding is different :(
6895 * FIXME is this the right way to detect 852GM/852GMV?
6896 */
6897 if (dev->pdev->revision == 0x1)
6898 return 133333;
6899
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006900 pci_bus_read_config_word(dev->pdev->bus,
6901 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6902
Jesse Barnese70236a2009-09-21 10:42:27 -07006903 /* Assume that the hardware is in the high speed state. This
6904 * should be the default.
6905 */
6906 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6907 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006908 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006909 case GC_CLOCK_100_200:
6910 return 200000;
6911 case GC_CLOCK_166_250:
6912 return 250000;
6913 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006914 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006915 case GC_CLOCK_133_266:
6916 case GC_CLOCK_133_266_2:
6917 case GC_CLOCK_166_266:
6918 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006919 }
6920
6921 /* Shouldn't happen */
6922 return 0;
6923}
6924
6925static int i830_get_display_clock_speed(struct drm_device *dev)
6926{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006927 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006928}
6929
Ville Syrjälä34edce22015-05-22 11:22:33 +03006930static unsigned int intel_hpll_vco(struct drm_device *dev)
6931{
6932 struct drm_i915_private *dev_priv = dev->dev_private;
6933 static const unsigned int blb_vco[8] = {
6934 [0] = 3200000,
6935 [1] = 4000000,
6936 [2] = 5333333,
6937 [3] = 4800000,
6938 [4] = 6400000,
6939 };
6940 static const unsigned int pnv_vco[8] = {
6941 [0] = 3200000,
6942 [1] = 4000000,
6943 [2] = 5333333,
6944 [3] = 4800000,
6945 [4] = 2666667,
6946 };
6947 static const unsigned int cl_vco[8] = {
6948 [0] = 3200000,
6949 [1] = 4000000,
6950 [2] = 5333333,
6951 [3] = 6400000,
6952 [4] = 3333333,
6953 [5] = 3566667,
6954 [6] = 4266667,
6955 };
6956 static const unsigned int elk_vco[8] = {
6957 [0] = 3200000,
6958 [1] = 4000000,
6959 [2] = 5333333,
6960 [3] = 4800000,
6961 };
6962 static const unsigned int ctg_vco[8] = {
6963 [0] = 3200000,
6964 [1] = 4000000,
6965 [2] = 5333333,
6966 [3] = 6400000,
6967 [4] = 2666667,
6968 [5] = 4266667,
6969 };
6970 const unsigned int *vco_table;
6971 unsigned int vco;
6972 uint8_t tmp = 0;
6973
6974 /* FIXME other chipsets? */
6975 if (IS_GM45(dev))
6976 vco_table = ctg_vco;
6977 else if (IS_G4X(dev))
6978 vco_table = elk_vco;
6979 else if (IS_CRESTLINE(dev))
6980 vco_table = cl_vco;
6981 else if (IS_PINEVIEW(dev))
6982 vco_table = pnv_vco;
6983 else if (IS_G33(dev))
6984 vco_table = blb_vco;
6985 else
6986 return 0;
6987
6988 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6989
6990 vco = vco_table[tmp & 0x7];
6991 if (vco == 0)
6992 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6993 else
6994 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6995
6996 return vco;
6997}
6998
6999static int gm45_get_display_clock_speed(struct drm_device *dev)
7000{
7001 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7002 uint16_t tmp = 0;
7003
7004 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7005
7006 cdclk_sel = (tmp >> 12) & 0x1;
7007
7008 switch (vco) {
7009 case 2666667:
7010 case 4000000:
7011 case 5333333:
7012 return cdclk_sel ? 333333 : 222222;
7013 case 3200000:
7014 return cdclk_sel ? 320000 : 228571;
7015 default:
7016 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7017 return 222222;
7018 }
7019}
7020
7021static int i965gm_get_display_clock_speed(struct drm_device *dev)
7022{
7023 static const uint8_t div_3200[] = { 16, 10, 8 };
7024 static const uint8_t div_4000[] = { 20, 12, 10 };
7025 static const uint8_t div_5333[] = { 24, 16, 14 };
7026 const uint8_t *div_table;
7027 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7028 uint16_t tmp = 0;
7029
7030 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7031
7032 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7033
7034 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7035 goto fail;
7036
7037 switch (vco) {
7038 case 3200000:
7039 div_table = div_3200;
7040 break;
7041 case 4000000:
7042 div_table = div_4000;
7043 break;
7044 case 5333333:
7045 div_table = div_5333;
7046 break;
7047 default:
7048 goto fail;
7049 }
7050
7051 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7052
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007053fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007054 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7055 return 200000;
7056}
7057
7058static int g33_get_display_clock_speed(struct drm_device *dev)
7059{
7060 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7061 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7062 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7063 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7064 const uint8_t *div_table;
7065 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7066 uint16_t tmp = 0;
7067
7068 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7069
7070 cdclk_sel = (tmp >> 4) & 0x7;
7071
7072 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7073 goto fail;
7074
7075 switch (vco) {
7076 case 3200000:
7077 div_table = div_3200;
7078 break;
7079 case 4000000:
7080 div_table = div_4000;
7081 break;
7082 case 4800000:
7083 div_table = div_4800;
7084 break;
7085 case 5333333:
7086 div_table = div_5333;
7087 break;
7088 default:
7089 goto fail;
7090 }
7091
7092 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7093
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007094fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007095 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7096 return 190476;
7097}
7098
Zhenyu Wang2c072452009-06-05 15:38:42 +08007099static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007100intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007101{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007102 while (*num > DATA_LINK_M_N_MASK ||
7103 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007104 *num >>= 1;
7105 *den >>= 1;
7106 }
7107}
7108
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007109static void compute_m_n(unsigned int m, unsigned int n,
7110 uint32_t *ret_m, uint32_t *ret_n)
7111{
7112 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7113 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7114 intel_reduce_m_n_ratio(ret_m, ret_n);
7115}
7116
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007117void
7118intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7119 int pixel_clock, int link_clock,
7120 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007121{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007122 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007123
7124 compute_m_n(bits_per_pixel * pixel_clock,
7125 link_clock * nlanes * 8,
7126 &m_n->gmch_m, &m_n->gmch_n);
7127
7128 compute_m_n(pixel_clock, link_clock,
7129 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007130}
7131
Chris Wilsona7615032011-01-12 17:04:08 +00007132static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7133{
Jani Nikulad330a952014-01-21 11:24:25 +02007134 if (i915.panel_use_ssc >= 0)
7135 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007136 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007137 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007138}
7139
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007140static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007141{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007142 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007143}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007144
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007145static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7146{
7147 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007148}
7149
Daniel Vetterf47709a2013-03-28 10:42:02 +01007150static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007151 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007152 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007153{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007154 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007155 u32 fp, fp2 = 0;
7156
7157 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007158 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007159 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007160 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007161 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007162 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007163 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007164 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007165 }
7166
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007167 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007168
Daniel Vetterf47709a2013-03-28 10:42:02 +01007169 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007170 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007171 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007172 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007173 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007174 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007175 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007176 }
7177}
7178
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007179static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7180 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007181{
7182 u32 reg_val;
7183
7184 /*
7185 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7186 * and set it to a reasonable value instead.
7187 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007188 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007189 reg_val &= 0xffffff00;
7190 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007192
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007193 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007194 reg_val &= 0x8cffffff;
7195 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007196 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007197
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007198 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007199 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007200 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007201
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007202 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007203 reg_val &= 0x00ffffff;
7204 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007205 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007206}
7207
Daniel Vetterb5518422013-05-03 11:49:48 +02007208static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7209 struct intel_link_m_n *m_n)
7210{
7211 struct drm_device *dev = crtc->base.dev;
7212 struct drm_i915_private *dev_priv = dev->dev_private;
7213 int pipe = crtc->pipe;
7214
Daniel Vettere3b95f12013-05-03 11:49:49 +02007215 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7216 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7217 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7218 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007219}
7220
7221static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007222 struct intel_link_m_n *m_n,
7223 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007224{
7225 struct drm_device *dev = crtc->base.dev;
7226 struct drm_i915_private *dev_priv = dev->dev_private;
7227 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007228 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007229
7230 if (INTEL_INFO(dev)->gen >= 5) {
7231 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7232 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7233 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7234 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007235 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7236 * for gen < 8) and if DRRS is supported (to make sure the
7237 * registers are not unnecessarily accessed).
7238 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307239 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007240 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007241 I915_WRITE(PIPE_DATA_M2(transcoder),
7242 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7243 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7244 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7245 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7246 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007247 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007248 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7249 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7250 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7251 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007252 }
7253}
7254
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307255void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007256{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307257 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7258
7259 if (m_n == M1_N1) {
7260 dp_m_n = &crtc->config->dp_m_n;
7261 dp_m2_n2 = &crtc->config->dp_m2_n2;
7262 } else if (m_n == M2_N2) {
7263
7264 /*
7265 * M2_N2 registers are not supported. Hence m2_n2 divider value
7266 * needs to be programmed into M1_N1.
7267 */
7268 dp_m_n = &crtc->config->dp_m2_n2;
7269 } else {
7270 DRM_ERROR("Unsupported divider value\n");
7271 return;
7272 }
7273
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007274 if (crtc->config->has_pch_encoder)
7275 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007276 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307277 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007278}
7279
Daniel Vetter251ac862015-06-18 10:30:24 +02007280static void vlv_compute_dpll(struct intel_crtc *crtc,
7281 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007282{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007283 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007284 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007285 if (crtc->pipe != PIPE_A)
7286 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007287
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007288 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007289 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007290 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7291 DPLL_EXT_BUFFER_ENABLE_VLV;
7292
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007293 pipe_config->dpll_hw_state.dpll_md =
7294 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7295}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007296
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007297static void chv_compute_dpll(struct intel_crtc *crtc,
7298 struct intel_crtc_state *pipe_config)
7299{
7300 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007301 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007302 if (crtc->pipe != PIPE_A)
7303 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7304
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007305 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007306 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007307 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7308
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007309 pipe_config->dpll_hw_state.dpll_md =
7310 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007311}
7312
Ville Syrjäläd288f652014-10-28 13:20:22 +02007313static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007314 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007315{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007316 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007317 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007318 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007319 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007320 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007321 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007322
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007323 /* Enable Refclk */
7324 I915_WRITE(DPLL(pipe),
7325 pipe_config->dpll_hw_state.dpll &
7326 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7327
7328 /* No need to actually set up the DPLL with DSI */
7329 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7330 return;
7331
Ville Syrjäläa5805162015-05-26 20:42:30 +03007332 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007333
Ville Syrjäläd288f652014-10-28 13:20:22 +02007334 bestn = pipe_config->dpll.n;
7335 bestm1 = pipe_config->dpll.m1;
7336 bestm2 = pipe_config->dpll.m2;
7337 bestp1 = pipe_config->dpll.p1;
7338 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007339
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340 /* See eDP HDMI DPIO driver vbios notes doc */
7341
7342 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007343 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007344 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007345
7346 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007347 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007348
7349 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007350 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007351 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007352 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007353
7354 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007355 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007356
7357 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007358 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7359 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7360 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007361 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007362
7363 /*
7364 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7365 * but we don't support that).
7366 * Note: don't use the DAC post divider as it seems unstable.
7367 */
7368 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007369 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007370
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007371 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007372 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007373
Jesse Barnes89b667f2013-04-18 14:51:36 -07007374 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007375 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007376 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7377 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007378 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007379 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007380 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007381 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007382 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007383
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007384 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007385 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007386 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007387 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007388 0x0df40000);
7389 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007390 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007391 0x0df70000);
7392 } else { /* HDMI or VGA */
7393 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007394 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007395 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007396 0x0df70000);
7397 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007398 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007399 0x0df40000);
7400 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007401
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007402 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007403 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7405 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007406 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007407 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007408
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007409 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007410 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007411}
7412
Ville Syrjäläd288f652014-10-28 13:20:22 +02007413static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007414 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007415{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007416 struct drm_device *dev = crtc->base.dev;
7417 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007418 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007419 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307420 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007421 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307422 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307423 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007424
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007425 /* Enable Refclk and SSC */
7426 I915_WRITE(DPLL(pipe),
7427 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7428
7429 /* No need to actually set up the DPLL with DSI */
7430 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7431 return;
7432
Ville Syrjäläd288f652014-10-28 13:20:22 +02007433 bestn = pipe_config->dpll.n;
7434 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7435 bestm1 = pipe_config->dpll.m1;
7436 bestm2 = pipe_config->dpll.m2 >> 22;
7437 bestp1 = pipe_config->dpll.p1;
7438 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307439 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307440 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307441 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007442
Ville Syrjäläa5805162015-05-26 20:42:30 +03007443 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007444
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007445 /* p1 and p2 divider */
7446 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7447 5 << DPIO_CHV_S1_DIV_SHIFT |
7448 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7449 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7450 1 << DPIO_CHV_K_DIV_SHIFT);
7451
7452 /* Feedback post-divider - m2 */
7453 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7454
7455 /* Feedback refclk divider - n and m1 */
7456 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7457 DPIO_CHV_M1_DIV_BY_2 |
7458 1 << DPIO_CHV_N_DIV_SHIFT);
7459
7460 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007461 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007462
7463 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307464 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7465 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7466 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7467 if (bestm2_frac)
7468 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7469 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007470
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307471 /* Program digital lock detect threshold */
7472 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7473 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7474 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7475 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7476 if (!bestm2_frac)
7477 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7478 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7479
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007480 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307481 if (vco == 5400000) {
7482 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7483 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7484 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7485 tribuf_calcntr = 0x9;
7486 } else if (vco <= 6200000) {
7487 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7488 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7489 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7490 tribuf_calcntr = 0x9;
7491 } else if (vco <= 6480000) {
7492 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7493 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7494 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7495 tribuf_calcntr = 0x8;
7496 } else {
7497 /* Not supported. Apply the same limits as in the max case */
7498 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7499 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7500 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7501 tribuf_calcntr = 0;
7502 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007503 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7504
Ville Syrjälä968040b2015-03-11 22:52:08 +02007505 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307506 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7507 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7508 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7509
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007510 /* AFC Recal */
7511 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7512 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7513 DPIO_AFC_RECAL);
7514
Ville Syrjäläa5805162015-05-26 20:42:30 +03007515 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007516}
7517
Ville Syrjäläd288f652014-10-28 13:20:22 +02007518/**
7519 * vlv_force_pll_on - forcibly enable just the PLL
7520 * @dev_priv: i915 private structure
7521 * @pipe: pipe PLL to enable
7522 * @dpll: PLL configuration
7523 *
7524 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7525 * in cases where we need the PLL enabled even when @pipe is not going to
7526 * be enabled.
7527 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007528int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7529 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007530{
7531 struct intel_crtc *crtc =
7532 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007533 struct intel_crtc_state *pipe_config;
7534
7535 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7536 if (!pipe_config)
7537 return -ENOMEM;
7538
7539 pipe_config->base.crtc = &crtc->base;
7540 pipe_config->pixel_multiplier = 1;
7541 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007542
7543 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007544 chv_compute_dpll(crtc, pipe_config);
7545 chv_prepare_pll(crtc, pipe_config);
7546 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007547 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007548 vlv_compute_dpll(crtc, pipe_config);
7549 vlv_prepare_pll(crtc, pipe_config);
7550 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007551 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007552
7553 kfree(pipe_config);
7554
7555 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007556}
7557
7558/**
7559 * vlv_force_pll_off - forcibly disable just the PLL
7560 * @dev_priv: i915 private structure
7561 * @pipe: pipe PLL to disable
7562 *
7563 * Disable the PLL for @pipe. To be used in cases where we need
7564 * the PLL enabled even when @pipe is not going to be enabled.
7565 */
7566void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7567{
7568 if (IS_CHERRYVIEW(dev))
7569 chv_disable_pll(to_i915(dev), pipe);
7570 else
7571 vlv_disable_pll(to_i915(dev), pipe);
7572}
7573
Daniel Vetter251ac862015-06-18 10:30:24 +02007574static void i9xx_compute_dpll(struct intel_crtc *crtc,
7575 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007576 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007578 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007579 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 u32 dpll;
7581 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007582 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007583
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007584 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307585
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007586 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7587 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007588
7589 dpll = DPLL_VGA_MODE_DIS;
7590
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007591 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007592 dpll |= DPLLB_MODE_LVDS;
7593 else
7594 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007595
Daniel Vetteref1b4602013-06-01 17:17:04 +02007596 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007597 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007598 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007599 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007600
7601 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007602 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007603
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007604 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007605 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606
7607 /* compute bitmask from p1 value */
7608 if (IS_PINEVIEW(dev))
7609 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7610 else {
7611 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7612 if (IS_G4X(dev) && reduced_clock)
7613 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7614 }
7615 switch (clock->p2) {
7616 case 5:
7617 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7618 break;
7619 case 7:
7620 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7621 break;
7622 case 10:
7623 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7624 break;
7625 case 14:
7626 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7627 break;
7628 }
7629 if (INTEL_INFO(dev)->gen >= 4)
7630 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7631
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007632 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007633 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007634 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007635 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7637 else
7638 dpll |= PLL_REF_INPUT_DREFCLK;
7639
7640 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007641 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007642
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007643 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007644 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007645 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007646 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007647 }
7648}
7649
Daniel Vetter251ac862015-06-18 10:30:24 +02007650static void i8xx_compute_dpll(struct intel_crtc *crtc,
7651 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007652 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007653{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007654 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007656 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007657 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007658
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007659 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307660
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007661 dpll = DPLL_VGA_MODE_DIS;
7662
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007663 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007664 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7665 } else {
7666 if (clock->p1 == 2)
7667 dpll |= PLL_P1_DIVIDE_BY_TWO;
7668 else
7669 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7670 if (clock->p2 == 4)
7671 dpll |= PLL_P2_DIVIDE_BY_4;
7672 }
7673
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007674 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007675 dpll |= DPLL_DVO_2X_MODE;
7676
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007677 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007678 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7680 else
7681 dpll |= PLL_REF_INPUT_DREFCLK;
7682
7683 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007684 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007685}
7686
Daniel Vetter8a654f32013-06-01 17:16:22 +02007687static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007688{
7689 struct drm_device *dev = intel_crtc->base.dev;
7690 struct drm_i915_private *dev_priv = dev->dev_private;
7691 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007692 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007693 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007694 uint32_t crtc_vtotal, crtc_vblank_end;
7695 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007696
7697 /* We need to be careful not to changed the adjusted mode, for otherwise
7698 * the hw state checker will get angry at the mismatch. */
7699 crtc_vtotal = adjusted_mode->crtc_vtotal;
7700 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007701
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007702 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007703 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007704 crtc_vtotal -= 1;
7705 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007706
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007707 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007708 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7709 else
7710 vsyncshift = adjusted_mode->crtc_hsync_start -
7711 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007712 if (vsyncshift < 0)
7713 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007714 }
7715
7716 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007717 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007718
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007719 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007720 (adjusted_mode->crtc_hdisplay - 1) |
7721 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007722 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007723 (adjusted_mode->crtc_hblank_start - 1) |
7724 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007725 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007726 (adjusted_mode->crtc_hsync_start - 1) |
7727 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7728
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007729 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007730 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007731 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007732 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007733 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007734 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007735 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007736 (adjusted_mode->crtc_vsync_start - 1) |
7737 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7738
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007739 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7740 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7741 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7742 * bits. */
7743 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7744 (pipe == PIPE_B || pipe == PIPE_C))
7745 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7746
Jani Nikulabc58be62016-03-18 17:05:39 +02007747}
7748
7749static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7750{
7751 struct drm_device *dev = intel_crtc->base.dev;
7752 struct drm_i915_private *dev_priv = dev->dev_private;
7753 enum pipe pipe = intel_crtc->pipe;
7754
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007755 /* pipesrc controls the size that is scaled from, which should
7756 * always be the user's requested size.
7757 */
7758 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007759 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7760 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007761}
7762
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007763static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007764 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007765{
7766 struct drm_device *dev = crtc->base.dev;
7767 struct drm_i915_private *dev_priv = dev->dev_private;
7768 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7769 uint32_t tmp;
7770
7771 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007772 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7773 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007774 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007775 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7776 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007777 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007778 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7779 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007780
7781 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007782 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7783 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007784 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007785 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7786 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007787 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007788 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7789 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007790
7791 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007792 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7793 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7794 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007795 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007796}
7797
7798static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7799 struct intel_crtc_state *pipe_config)
7800{
7801 struct drm_device *dev = crtc->base.dev;
7802 struct drm_i915_private *dev_priv = dev->dev_private;
7803 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007804
7805 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007806 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7807 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7808
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007809 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7810 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007811}
7812
Daniel Vetterf6a83282014-02-11 15:28:57 -08007813void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007814 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007815{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007816 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7817 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7818 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7819 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007820
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007821 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7822 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7823 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7824 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007825
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007826 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007827 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007828
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007829 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7830 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007831
7832 mode->hsync = drm_mode_hsync(mode);
7833 mode->vrefresh = drm_mode_vrefresh(mode);
7834 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007835}
7836
Daniel Vetter84b046f2013-02-19 18:48:54 +01007837static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7838{
7839 struct drm_device *dev = intel_crtc->base.dev;
7840 struct drm_i915_private *dev_priv = dev->dev_private;
7841 uint32_t pipeconf;
7842
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007843 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007844
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007845 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7846 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7847 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007848
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007849 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007850 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007851
Daniel Vetterff9ce462013-04-24 14:57:17 +02007852 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007853 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007854 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007855 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007856 pipeconf |= PIPECONF_DITHER_EN |
7857 PIPECONF_DITHER_TYPE_SP;
7858
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007859 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007860 case 18:
7861 pipeconf |= PIPECONF_6BPC;
7862 break;
7863 case 24:
7864 pipeconf |= PIPECONF_8BPC;
7865 break;
7866 case 30:
7867 pipeconf |= PIPECONF_10BPC;
7868 break;
7869 default:
7870 /* Case prevented by intel_choose_pipe_bpp_dither. */
7871 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007872 }
7873 }
7874
7875 if (HAS_PIPE_CXSR(dev)) {
7876 if (intel_crtc->lowfreq_avail) {
7877 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7878 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7879 } else {
7880 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007881 }
7882 }
7883
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007884 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007885 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007886 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007887 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7888 else
7889 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7890 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007891 pipeconf |= PIPECONF_PROGRESSIVE;
7892
Wayne Boyer666a4532015-12-09 12:29:35 -08007893 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7894 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007895 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007896
Daniel Vetter84b046f2013-02-19 18:48:54 +01007897 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7898 POSTING_READ(PIPECONF(intel_crtc->pipe));
7899}
7900
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007901static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7902 struct intel_crtc_state *crtc_state)
7903{
7904 struct drm_device *dev = crtc->base.dev;
7905 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007906 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007907 int refclk = 48000;
7908
7909 memset(&crtc_state->dpll_hw_state, 0,
7910 sizeof(crtc_state->dpll_hw_state));
7911
7912 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7913 if (intel_panel_use_ssc(dev_priv)) {
7914 refclk = dev_priv->vbt.lvds_ssc_freq;
7915 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7916 }
7917
7918 limit = &intel_limits_i8xx_lvds;
7919 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7920 limit = &intel_limits_i8xx_dvo;
7921 } else {
7922 limit = &intel_limits_i8xx_dac;
7923 }
7924
7925 if (!crtc_state->clock_set &&
7926 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7927 refclk, NULL, &crtc_state->dpll)) {
7928 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7929 return -EINVAL;
7930 }
7931
7932 i8xx_compute_dpll(crtc, crtc_state, NULL);
7933
7934 return 0;
7935}
7936
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007937static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7938 struct intel_crtc_state *crtc_state)
7939{
7940 struct drm_device *dev = crtc->base.dev;
7941 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007942 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007943 int refclk = 96000;
7944
7945 memset(&crtc_state->dpll_hw_state, 0,
7946 sizeof(crtc_state->dpll_hw_state));
7947
7948 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7949 if (intel_panel_use_ssc(dev_priv)) {
7950 refclk = dev_priv->vbt.lvds_ssc_freq;
7951 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7952 }
7953
7954 if (intel_is_dual_link_lvds(dev))
7955 limit = &intel_limits_g4x_dual_channel_lvds;
7956 else
7957 limit = &intel_limits_g4x_single_channel_lvds;
7958 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7959 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7960 limit = &intel_limits_g4x_hdmi;
7961 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7962 limit = &intel_limits_g4x_sdvo;
7963 } else {
7964 /* The option is for other outputs */
7965 limit = &intel_limits_i9xx_sdvo;
7966 }
7967
7968 if (!crtc_state->clock_set &&
7969 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7970 refclk, NULL, &crtc_state->dpll)) {
7971 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7972 return -EINVAL;
7973 }
7974
7975 i9xx_compute_dpll(crtc, crtc_state, NULL);
7976
7977 return 0;
7978}
7979
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007980static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7981 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007982{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007983 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007984 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007985 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007986 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007987
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007988 memset(&crtc_state->dpll_hw_state, 0,
7989 sizeof(crtc_state->dpll_hw_state));
7990
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007991 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7992 if (intel_panel_use_ssc(dev_priv)) {
7993 refclk = dev_priv->vbt.lvds_ssc_freq;
7994 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7995 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007996
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007997 limit = &intel_limits_pineview_lvds;
7998 } else {
7999 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008000 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008001
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008002 if (!crtc_state->clock_set &&
8003 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8004 refclk, NULL, &crtc_state->dpll)) {
8005 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8006 return -EINVAL;
8007 }
8008
8009 i9xx_compute_dpll(crtc, crtc_state, NULL);
8010
8011 return 0;
8012}
8013
8014static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8015 struct intel_crtc_state *crtc_state)
8016{
8017 struct drm_device *dev = crtc->base.dev;
8018 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008019 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008020 int refclk = 96000;
8021
8022 memset(&crtc_state->dpll_hw_state, 0,
8023 sizeof(crtc_state->dpll_hw_state));
8024
8025 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8026 if (intel_panel_use_ssc(dev_priv)) {
8027 refclk = dev_priv->vbt.lvds_ssc_freq;
8028 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008029 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008030
8031 limit = &intel_limits_i9xx_lvds;
8032 } else {
8033 limit = &intel_limits_i9xx_sdvo;
8034 }
8035
8036 if (!crtc_state->clock_set &&
8037 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8038 refclk, NULL, &crtc_state->dpll)) {
8039 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8040 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008041 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008042
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008043 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008044
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008045 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008046}
8047
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008048static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8049 struct intel_crtc_state *crtc_state)
8050{
8051 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008052 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008053
8054 memset(&crtc_state->dpll_hw_state, 0,
8055 sizeof(crtc_state->dpll_hw_state));
8056
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008057 if (!crtc_state->clock_set &&
8058 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8059 refclk, NULL, &crtc_state->dpll)) {
8060 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8061 return -EINVAL;
8062 }
8063
8064 chv_compute_dpll(crtc, crtc_state);
8065
8066 return 0;
8067}
8068
8069static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8070 struct intel_crtc_state *crtc_state)
8071{
8072 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008073 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008074
8075 memset(&crtc_state->dpll_hw_state, 0,
8076 sizeof(crtc_state->dpll_hw_state));
8077
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008078 if (!crtc_state->clock_set &&
8079 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8080 refclk, NULL, &crtc_state->dpll)) {
8081 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8082 return -EINVAL;
8083 }
8084
8085 vlv_compute_dpll(crtc, crtc_state);
8086
8087 return 0;
8088}
8089
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008090static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008091 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008092{
8093 struct drm_device *dev = crtc->base.dev;
8094 struct drm_i915_private *dev_priv = dev->dev_private;
8095 uint32_t tmp;
8096
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008097 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8098 return;
8099
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008100 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008101 if (!(tmp & PFIT_ENABLE))
8102 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008103
Daniel Vetter06922822013-07-11 13:35:40 +02008104 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008105 if (INTEL_INFO(dev)->gen < 4) {
8106 if (crtc->pipe != PIPE_B)
8107 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008108 } else {
8109 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8110 return;
8111 }
8112
Daniel Vetter06922822013-07-11 13:35:40 +02008113 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008114 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008115}
8116
Jesse Barnesacbec812013-09-20 11:29:32 -07008117static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008118 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008119{
8120 struct drm_device *dev = crtc->base.dev;
8121 struct drm_i915_private *dev_priv = dev->dev_private;
8122 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008123 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008124 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008125 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008126
Ville Syrjäläb5219732016-03-15 16:40:01 +02008127 /* In case of DSI, DPLL will not be used */
8128 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308129 return;
8130
Ville Syrjäläa5805162015-05-26 20:42:30 +03008131 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008132 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008133 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008134
8135 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8136 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8137 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8138 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8139 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8140
Imre Deakdccbea32015-06-22 23:35:51 +03008141 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008142}
8143
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008144static void
8145i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8146 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008147{
8148 struct drm_device *dev = crtc->base.dev;
8149 struct drm_i915_private *dev_priv = dev->dev_private;
8150 u32 val, base, offset;
8151 int pipe = crtc->pipe, plane = crtc->plane;
8152 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008153 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008154 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008155 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008156
Damien Lespiau42a7b082015-02-05 19:35:13 +00008157 val = I915_READ(DSPCNTR(plane));
8158 if (!(val & DISPLAY_PLANE_ENABLE))
8159 return;
8160
Damien Lespiaud9806c92015-01-21 14:07:19 +00008161 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008162 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008163 DRM_DEBUG_KMS("failed to alloc fb\n");
8164 return;
8165 }
8166
Damien Lespiau1b842c82015-01-21 13:50:54 +00008167 fb = &intel_fb->base;
8168
Daniel Vetter18c52472015-02-10 17:16:09 +00008169 if (INTEL_INFO(dev)->gen >= 4) {
8170 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008171 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008172 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8173 }
8174 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008175
8176 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008177 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008178 fb->pixel_format = fourcc;
8179 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008180
8181 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008182 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008183 offset = I915_READ(DSPTILEOFF(plane));
8184 else
8185 offset = I915_READ(DSPLINOFF(plane));
8186 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8187 } else {
8188 base = I915_READ(DSPADDR(plane));
8189 }
8190 plane_config->base = base;
8191
8192 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008193 fb->width = ((val >> 16) & 0xfff) + 1;
8194 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008195
8196 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008197 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008198
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008199 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008200 fb->pixel_format,
8201 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008202
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008203 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008204
Damien Lespiau2844a922015-01-20 12:51:48 +00008205 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8206 pipe_name(pipe), plane, fb->width, fb->height,
8207 fb->bits_per_pixel, base, fb->pitches[0],
8208 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008209
Damien Lespiau2d140302015-02-05 17:22:18 +00008210 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008211}
8212
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008213static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008214 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008215{
8216 struct drm_device *dev = crtc->base.dev;
8217 struct drm_i915_private *dev_priv = dev->dev_private;
8218 int pipe = pipe_config->cpu_transcoder;
8219 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008220 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008221 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008222 int refclk = 100000;
8223
Ville Syrjäläb5219732016-03-15 16:40:01 +02008224 /* In case of DSI, DPLL will not be used */
8225 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8226 return;
8227
Ville Syrjäläa5805162015-05-26 20:42:30 +03008228 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008229 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8230 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8231 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8232 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008233 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008234 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008235
8236 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008237 clock.m2 = (pll_dw0 & 0xff) << 22;
8238 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8239 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008240 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8241 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8242 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8243
Imre Deakdccbea32015-06-22 23:35:51 +03008244 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008245}
8246
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008247static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008248 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008249{
8250 struct drm_device *dev = crtc->base.dev;
8251 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008252 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008253 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008254 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008255
Imre Deak17290502016-02-12 18:55:11 +02008256 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8257 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008258 return false;
8259
Daniel Vettere143a212013-07-04 12:01:15 +02008260 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008261 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008262
Imre Deak17290502016-02-12 18:55:11 +02008263 ret = false;
8264
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008265 tmp = I915_READ(PIPECONF(crtc->pipe));
8266 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008267 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008268
Wayne Boyer666a4532015-12-09 12:29:35 -08008269 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008270 switch (tmp & PIPECONF_BPC_MASK) {
8271 case PIPECONF_6BPC:
8272 pipe_config->pipe_bpp = 18;
8273 break;
8274 case PIPECONF_8BPC:
8275 pipe_config->pipe_bpp = 24;
8276 break;
8277 case PIPECONF_10BPC:
8278 pipe_config->pipe_bpp = 30;
8279 break;
8280 default:
8281 break;
8282 }
8283 }
8284
Wayne Boyer666a4532015-12-09 12:29:35 -08008285 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8286 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008287 pipe_config->limited_color_range = true;
8288
Ville Syrjälä282740f2013-09-04 18:30:03 +03008289 if (INTEL_INFO(dev)->gen < 4)
8290 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8291
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008292 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008293 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008294
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008295 i9xx_get_pfit_config(crtc, pipe_config);
8296
Daniel Vetter6c49f242013-06-06 12:45:25 +02008297 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008298 /* No way to read it out on pipes B and C */
8299 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8300 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8301 else
8302 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008303 pipe_config->pixel_multiplier =
8304 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8305 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008306 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008307 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8308 tmp = I915_READ(DPLL(crtc->pipe));
8309 pipe_config->pixel_multiplier =
8310 ((tmp & SDVO_MULTIPLIER_MASK)
8311 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8312 } else {
8313 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8314 * port and will be fixed up in the encoder->get_config
8315 * function. */
8316 pipe_config->pixel_multiplier = 1;
8317 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008318 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008319 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008320 /*
8321 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8322 * on 830. Filter it out here so that we don't
8323 * report errors due to that.
8324 */
8325 if (IS_I830(dev))
8326 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8327
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008328 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8329 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008330 } else {
8331 /* Mask out read-only status bits. */
8332 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8333 DPLL_PORTC_READY_MASK |
8334 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008335 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008336
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008337 if (IS_CHERRYVIEW(dev))
8338 chv_crtc_clock_get(crtc, pipe_config);
8339 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008340 vlv_crtc_clock_get(crtc, pipe_config);
8341 else
8342 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008343
Ville Syrjälä0f646142015-08-26 19:39:18 +03008344 /*
8345 * Normally the dotclock is filled in by the encoder .get_config()
8346 * but in case the pipe is enabled w/o any ports we need a sane
8347 * default.
8348 */
8349 pipe_config->base.adjusted_mode.crtc_clock =
8350 pipe_config->port_clock / pipe_config->pixel_multiplier;
8351
Imre Deak17290502016-02-12 18:55:11 +02008352 ret = true;
8353
8354out:
8355 intel_display_power_put(dev_priv, power_domain);
8356
8357 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008358}
8359
Paulo Zanonidde86e22012-12-01 12:04:25 -02008360static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008361{
8362 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008363 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008365 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008366 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008367 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008368 bool has_ck505 = false;
8369 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008370
8371 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008372 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008373 switch (encoder->type) {
8374 case INTEL_OUTPUT_LVDS:
8375 has_panel = true;
8376 has_lvds = true;
8377 break;
8378 case INTEL_OUTPUT_EDP:
8379 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008380 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008381 has_cpu_edp = true;
8382 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008383 default:
8384 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008385 }
8386 }
8387
Keith Packard99eb6a02011-09-26 14:29:12 -07008388 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008389 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008390 can_ssc = has_ck505;
8391 } else {
8392 has_ck505 = false;
8393 can_ssc = true;
8394 }
8395
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008396 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8397 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008398
8399 /* Ironlake: try to setup display ref clock before DPLL
8400 * enabling. This is only under driver's control after
8401 * PCH B stepping, previous chipset stepping should be
8402 * ignoring this setting.
8403 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008404 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008405
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008406 /* As we must carefully and slowly disable/enable each source in turn,
8407 * compute the final state we want first and check if we need to
8408 * make any changes at all.
8409 */
8410 final = val;
8411 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008412 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008413 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008414 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008415 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8416
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008417 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008418 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008419 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008420
Keith Packard199e5d72011-09-22 12:01:57 -07008421 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008422 final |= DREF_SSC_SOURCE_ENABLE;
8423
8424 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8425 final |= DREF_SSC1_ENABLE;
8426
8427 if (has_cpu_edp) {
8428 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8429 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8430 else
8431 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8432 } else
8433 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8434 } else {
8435 final |= DREF_SSC_SOURCE_DISABLE;
8436 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8437 }
8438
8439 if (final == val)
8440 return;
8441
8442 /* Always enable nonspread source */
8443 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8444
8445 if (has_ck505)
8446 val |= DREF_NONSPREAD_CK505_ENABLE;
8447 else
8448 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8449
8450 if (has_panel) {
8451 val &= ~DREF_SSC_SOURCE_MASK;
8452 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008453
Keith Packard199e5d72011-09-22 12:01:57 -07008454 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008455 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008456 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008457 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008458 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008459 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008460
8461 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008462 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008463 POSTING_READ(PCH_DREF_CONTROL);
8464 udelay(200);
8465
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008466 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008467
8468 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008469 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008470 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008471 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008472 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008473 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008474 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008475 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008476 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008477
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008478 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008479 POSTING_READ(PCH_DREF_CONTROL);
8480 udelay(200);
8481 } else {
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008482 DRM_DEBUG_KMS("Disabling SSC entirely\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008483
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008484 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008485
8486 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008487 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008488
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008489 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008490 POSTING_READ(PCH_DREF_CONTROL);
8491 udelay(200);
8492
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008493 /* Turn off the SSC source */
8494 val &= ~DREF_SSC_SOURCE_MASK;
8495 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008496
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008497 /* Turn off SSC1 */
8498 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008499
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008500 I915_WRITE(PCH_DREF_CONTROL, val);
8501 POSTING_READ(PCH_DREF_CONTROL);
8502 udelay(200);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008503 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008504
8505 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008506}
8507
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008508static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008509{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008510 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008511
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008512 tmp = I915_READ(SOUTH_CHICKEN2);
8513 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8514 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008515
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008516 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8517 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8518 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008519
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008520 tmp = I915_READ(SOUTH_CHICKEN2);
8521 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8522 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008523
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008524 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8525 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8526 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008527}
8528
8529/* WaMPhyProgramming:hsw */
8530static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8531{
8532 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008533
8534 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8535 tmp &= ~(0xFF << 24);
8536 tmp |= (0x12 << 24);
8537 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8538
Paulo Zanonidde86e22012-12-01 12:04:25 -02008539 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8540 tmp |= (1 << 11);
8541 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8542
8543 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8544 tmp |= (1 << 11);
8545 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8546
Paulo Zanonidde86e22012-12-01 12:04:25 -02008547 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8548 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8549 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8550
8551 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8552 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8553 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8554
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008555 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8556 tmp &= ~(7 << 13);
8557 tmp |= (5 << 13);
8558 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008559
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008560 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8561 tmp &= ~(7 << 13);
8562 tmp |= (5 << 13);
8563 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008564
8565 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8566 tmp &= ~0xFF;
8567 tmp |= 0x1C;
8568 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8569
8570 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8571 tmp &= ~0xFF;
8572 tmp |= 0x1C;
8573 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8574
8575 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8576 tmp &= ~(0xFF << 16);
8577 tmp |= (0x1C << 16);
8578 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8579
8580 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8581 tmp &= ~(0xFF << 16);
8582 tmp |= (0x1C << 16);
8583 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8584
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008585 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8586 tmp |= (1 << 27);
8587 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008588
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008589 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8590 tmp |= (1 << 27);
8591 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008592
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008593 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8594 tmp &= ~(0xF << 28);
8595 tmp |= (4 << 28);
8596 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008597
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008598 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8599 tmp &= ~(0xF << 28);
8600 tmp |= (4 << 28);
8601 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008602}
8603
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008604/* Implements 3 different sequences from BSpec chapter "Display iCLK
8605 * Programming" based on the parameters passed:
8606 * - Sequence to enable CLKOUT_DP
8607 * - Sequence to enable CLKOUT_DP without spread
8608 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8609 */
8610static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8611 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008612{
8613 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008614 uint32_t reg, tmp;
8615
8616 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8617 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008618 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008619 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008620
Ville Syrjäläa5805162015-05-26 20:42:30 +03008621 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008622
8623 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8624 tmp &= ~SBI_SSCCTL_DISABLE;
8625 tmp |= SBI_SSCCTL_PATHALT;
8626 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8627
8628 udelay(24);
8629
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008630 if (with_spread) {
8631 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8632 tmp &= ~SBI_SSCCTL_PATHALT;
8633 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008634
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008635 if (with_fdi) {
8636 lpt_reset_fdi_mphy(dev_priv);
8637 lpt_program_fdi_mphy(dev_priv);
8638 }
8639 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008640
Ville Syrjäläc2699522015-08-27 23:55:59 +03008641 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008642 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8643 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8644 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008645
Ville Syrjäläa5805162015-05-26 20:42:30 +03008646 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008647}
8648
Paulo Zanoni47701c32013-07-23 11:19:25 -03008649/* Sequence to disable CLKOUT_DP */
8650static void lpt_disable_clkout_dp(struct drm_device *dev)
8651{
8652 struct drm_i915_private *dev_priv = dev->dev_private;
8653 uint32_t reg, tmp;
8654
Ville Syrjäläa5805162015-05-26 20:42:30 +03008655 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008656
Ville Syrjäläc2699522015-08-27 23:55:59 +03008657 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008658 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8659 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8660 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8661
8662 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8663 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8664 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8665 tmp |= SBI_SSCCTL_PATHALT;
8666 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8667 udelay(32);
8668 }
8669 tmp |= SBI_SSCCTL_DISABLE;
8670 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8671 }
8672
Ville Syrjäläa5805162015-05-26 20:42:30 +03008673 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008674}
8675
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008676#define BEND_IDX(steps) ((50 + (steps)) / 5)
8677
8678static const uint16_t sscdivintphase[] = {
8679 [BEND_IDX( 50)] = 0x3B23,
8680 [BEND_IDX( 45)] = 0x3B23,
8681 [BEND_IDX( 40)] = 0x3C23,
8682 [BEND_IDX( 35)] = 0x3C23,
8683 [BEND_IDX( 30)] = 0x3D23,
8684 [BEND_IDX( 25)] = 0x3D23,
8685 [BEND_IDX( 20)] = 0x3E23,
8686 [BEND_IDX( 15)] = 0x3E23,
8687 [BEND_IDX( 10)] = 0x3F23,
8688 [BEND_IDX( 5)] = 0x3F23,
8689 [BEND_IDX( 0)] = 0x0025,
8690 [BEND_IDX( -5)] = 0x0025,
8691 [BEND_IDX(-10)] = 0x0125,
8692 [BEND_IDX(-15)] = 0x0125,
8693 [BEND_IDX(-20)] = 0x0225,
8694 [BEND_IDX(-25)] = 0x0225,
8695 [BEND_IDX(-30)] = 0x0325,
8696 [BEND_IDX(-35)] = 0x0325,
8697 [BEND_IDX(-40)] = 0x0425,
8698 [BEND_IDX(-45)] = 0x0425,
8699 [BEND_IDX(-50)] = 0x0525,
8700};
8701
8702/*
8703 * Bend CLKOUT_DP
8704 * steps -50 to 50 inclusive, in steps of 5
8705 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8706 * change in clock period = -(steps / 10) * 5.787 ps
8707 */
8708static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8709{
8710 uint32_t tmp;
8711 int idx = BEND_IDX(steps);
8712
8713 if (WARN_ON(steps % 5 != 0))
8714 return;
8715
8716 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8717 return;
8718
8719 mutex_lock(&dev_priv->sb_lock);
8720
8721 if (steps % 10 != 0)
8722 tmp = 0xAAAAAAAB;
8723 else
8724 tmp = 0x00000000;
8725 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8726
8727 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8728 tmp &= 0xffff0000;
8729 tmp |= sscdivintphase[idx];
8730 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8731
8732 mutex_unlock(&dev_priv->sb_lock);
8733}
8734
8735#undef BEND_IDX
8736
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008737static void lpt_init_pch_refclk(struct drm_device *dev)
8738{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008739 struct intel_encoder *encoder;
8740 bool has_vga = false;
8741
Damien Lespiaub2784e12014-08-05 11:29:37 +01008742 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008743 switch (encoder->type) {
8744 case INTEL_OUTPUT_ANALOG:
8745 has_vga = true;
8746 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008747 default:
8748 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008749 }
8750 }
8751
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008752 if (has_vga) {
8753 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008754 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008755 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008756 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008757 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008758}
8759
Paulo Zanonidde86e22012-12-01 12:04:25 -02008760/*
8761 * Initialize reference clocks when the driver loads
8762 */
8763void intel_init_pch_refclk(struct drm_device *dev)
8764{
8765 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8766 ironlake_init_pch_refclk(dev);
8767 else if (HAS_PCH_LPT(dev))
8768 lpt_init_pch_refclk(dev);
8769}
8770
Daniel Vetter6ff93602013-04-19 11:24:36 +02008771static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008772{
8773 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8775 int pipe = intel_crtc->pipe;
8776 uint32_t val;
8777
Daniel Vetter78114072013-06-13 00:54:57 +02008778 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008779
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008780 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008781 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008782 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008783 break;
8784 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008785 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008786 break;
8787 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008788 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008789 break;
8790 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008791 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008792 break;
8793 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008794 /* Case prevented by intel_choose_pipe_bpp_dither. */
8795 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008796 }
8797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008798 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008799 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008801 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008802 val |= PIPECONF_INTERLACED_ILK;
8803 else
8804 val |= PIPECONF_PROGRESSIVE;
8805
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008806 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008807 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008808
Paulo Zanonic8203562012-09-12 10:06:29 -03008809 I915_WRITE(PIPECONF(pipe), val);
8810 POSTING_READ(PIPECONF(pipe));
8811}
8812
Daniel Vetter6ff93602013-04-19 11:24:36 +02008813static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008814{
Jani Nikula391bf042016-03-18 17:05:40 +02008815 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008817 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008818 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008819
Jani Nikula391bf042016-03-18 17:05:40 +02008820 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008821 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8822
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008823 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008824 val |= PIPECONF_INTERLACED_ILK;
8825 else
8826 val |= PIPECONF_PROGRESSIVE;
8827
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008828 I915_WRITE(PIPECONF(cpu_transcoder), val);
8829 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008830}
8831
Jani Nikula391bf042016-03-18 17:05:40 +02008832static void haswell_set_pipemisc(struct drm_crtc *crtc)
8833{
8834 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8836
8837 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8838 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008839
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008840 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008841 case 18:
8842 val |= PIPEMISC_DITHER_6_BPC;
8843 break;
8844 case 24:
8845 val |= PIPEMISC_DITHER_8_BPC;
8846 break;
8847 case 30:
8848 val |= PIPEMISC_DITHER_10_BPC;
8849 break;
8850 case 36:
8851 val |= PIPEMISC_DITHER_12_BPC;
8852 break;
8853 default:
8854 /* Case prevented by pipe_config_set_bpp. */
8855 BUG();
8856 }
8857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008858 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008859 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8860
Jani Nikula391bf042016-03-18 17:05:40 +02008861 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008862 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008863}
8864
Paulo Zanonid4b19312012-11-29 11:29:32 -02008865int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8866{
8867 /*
8868 * Account for spread spectrum to avoid
8869 * oversubscribing the link. Max center spread
8870 * is 2.5%; use 5% for safety's sake.
8871 */
8872 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008873 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008874}
8875
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008876static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008877{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008878 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008879}
8880
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008881static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8882 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008883 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008884{
8885 struct drm_crtc *crtc = &intel_crtc->base;
8886 struct drm_device *dev = crtc->dev;
8887 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008888 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008889 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008890 struct drm_connector_state *connector_state;
8891 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008892 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008893 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008894 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008895
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008896 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008897 if (connector_state->crtc != crtc_state->base.crtc)
8898 continue;
8899
8900 encoder = to_intel_encoder(connector_state->best_encoder);
8901
8902 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008903 case INTEL_OUTPUT_LVDS:
8904 is_lvds = true;
8905 break;
8906 case INTEL_OUTPUT_SDVO:
8907 case INTEL_OUTPUT_HDMI:
8908 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008909 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008910 default:
8911 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008912 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008913 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008914
Chris Wilsonc1858122010-12-03 21:35:48 +00008915 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008916 factor = 21;
8917 if (is_lvds) {
8918 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008919 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008920 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008921 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008922 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008923 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008924
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008925 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008926
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008927 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8928 fp |= FP_CB_TUNE;
8929
8930 if (reduced_clock) {
8931 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8932
8933 if (reduced_clock->m < factor * reduced_clock->n)
8934 fp2 |= FP_CB_TUNE;
8935 } else {
8936 fp2 = fp;
8937 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008938
Chris Wilson5eddb702010-09-11 13:48:45 +01008939 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008940
Eric Anholta07d6782011-03-30 13:01:08 -07008941 if (is_lvds)
8942 dpll |= DPLLB_MODE_LVDS;
8943 else
8944 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008945
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008947 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008948
8949 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008950 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008951 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008952 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008953
Eric Anholta07d6782011-03-30 13:01:08 -07008954 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008955 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008956 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008957 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008958
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008959 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008960 case 5:
8961 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8962 break;
8963 case 7:
8964 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8965 break;
8966 case 10:
8967 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8968 break;
8969 case 14:
8970 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8971 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008972 }
8973
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008974 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008975 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008976 else
8977 dpll |= PLL_REF_INPUT_DREFCLK;
8978
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008979 dpll |= DPLL_VCO_ENABLE;
8980
8981 crtc_state->dpll_hw_state.dpll = dpll;
8982 crtc_state->dpll_hw_state.fp0 = fp;
8983 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008984}
8985
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008986static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8987 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008988{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008989 struct drm_device *dev = crtc->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008991 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008992 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008993 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008994 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008995 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008996
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008997 memset(&crtc_state->dpll_hw_state, 0,
8998 sizeof(crtc_state->dpll_hw_state));
8999
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009000 crtc->lowfreq_avail = false;
9001
9002 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9003 if (!crtc_state->has_pch_encoder)
9004 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009005
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009006 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
9007 if (intel_panel_use_ssc(dev_priv)) {
9008 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9009 dev_priv->vbt.lvds_ssc_freq);
9010 refclk = dev_priv->vbt.lvds_ssc_freq;
9011 }
9012
9013 if (intel_is_dual_link_lvds(dev)) {
9014 if (refclk == 100000)
9015 limit = &intel_limits_ironlake_dual_lvds_100m;
9016 else
9017 limit = &intel_limits_ironlake_dual_lvds;
9018 } else {
9019 if (refclk == 100000)
9020 limit = &intel_limits_ironlake_single_lvds_100m;
9021 else
9022 limit = &intel_limits_ironlake_single_lvds;
9023 }
9024 } else {
9025 limit = &intel_limits_ironlake_dac;
9026 }
9027
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009028 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009029 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9030 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009031 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9032 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009033 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009034
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009035 ironlake_compute_dpll(crtc, crtc_state,
9036 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009037
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009038 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9039 if (pll == NULL) {
9040 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9041 pipe_name(crtc->pipe));
9042 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009043 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009044
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009045 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9046 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009047 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009048
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009049 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009050}
9051
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009052static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9053 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009054{
9055 struct drm_device *dev = crtc->base.dev;
9056 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009057 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009058
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009059 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9060 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9061 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9062 & ~TU_SIZE_MASK;
9063 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9064 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9065 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9066}
9067
9068static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9069 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009070 struct intel_link_m_n *m_n,
9071 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009072{
9073 struct drm_device *dev = crtc->base.dev;
9074 struct drm_i915_private *dev_priv = dev->dev_private;
9075 enum pipe pipe = crtc->pipe;
9076
9077 if (INTEL_INFO(dev)->gen >= 5) {
9078 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9079 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9080 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9081 & ~TU_SIZE_MASK;
9082 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9083 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9084 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009085 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9086 * gen < 8) and if DRRS is supported (to make sure the
9087 * registers are not unnecessarily read).
9088 */
9089 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009090 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009091 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9092 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9093 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9094 & ~TU_SIZE_MASK;
9095 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9096 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9097 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9098 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009099 } else {
9100 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9101 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9102 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9103 & ~TU_SIZE_MASK;
9104 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9105 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9106 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9107 }
9108}
9109
9110void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009111 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009112{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009113 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009114 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9115 else
9116 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009117 &pipe_config->dp_m_n,
9118 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009119}
9120
Daniel Vetter72419202013-04-04 13:28:53 +02009121static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009122 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009123{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009124 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009125 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009126}
9127
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009128static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009129 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009130{
9131 struct drm_device *dev = crtc->base.dev;
9132 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009133 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9134 uint32_t ps_ctrl = 0;
9135 int id = -1;
9136 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009137
Chandra Kondurua1b22782015-04-07 15:28:45 -07009138 /* find scaler attached to this pipe */
9139 for (i = 0; i < crtc->num_scalers; i++) {
9140 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9141 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9142 id = i;
9143 pipe_config->pch_pfit.enabled = true;
9144 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9145 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9146 break;
9147 }
9148 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009149
Chandra Kondurua1b22782015-04-07 15:28:45 -07009150 scaler_state->scaler_id = id;
9151 if (id >= 0) {
9152 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9153 } else {
9154 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009155 }
9156}
9157
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009158static void
9159skylake_get_initial_plane_config(struct intel_crtc *crtc,
9160 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009161{
9162 struct drm_device *dev = crtc->base.dev;
9163 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009164 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009165 int pipe = crtc->pipe;
9166 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009167 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009168 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009169 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009170
Damien Lespiaud9806c92015-01-21 14:07:19 +00009171 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009172 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009173 DRM_DEBUG_KMS("failed to alloc fb\n");
9174 return;
9175 }
9176
Damien Lespiau1b842c82015-01-21 13:50:54 +00009177 fb = &intel_fb->base;
9178
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009179 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009180 if (!(val & PLANE_CTL_ENABLE))
9181 goto error;
9182
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009183 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9184 fourcc = skl_format_to_fourcc(pixel_format,
9185 val & PLANE_CTL_ORDER_RGBX,
9186 val & PLANE_CTL_ALPHA_MASK);
9187 fb->pixel_format = fourcc;
9188 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9189
Damien Lespiau40f46282015-02-27 11:15:21 +00009190 tiling = val & PLANE_CTL_TILED_MASK;
9191 switch (tiling) {
9192 case PLANE_CTL_TILED_LINEAR:
9193 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9194 break;
9195 case PLANE_CTL_TILED_X:
9196 plane_config->tiling = I915_TILING_X;
9197 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9198 break;
9199 case PLANE_CTL_TILED_Y:
9200 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9201 break;
9202 case PLANE_CTL_TILED_YF:
9203 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9204 break;
9205 default:
9206 MISSING_CASE(tiling);
9207 goto error;
9208 }
9209
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009210 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9211 plane_config->base = base;
9212
9213 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9214
9215 val = I915_READ(PLANE_SIZE(pipe, 0));
9216 fb->height = ((val >> 16) & 0xfff) + 1;
9217 fb->width = ((val >> 0) & 0x1fff) + 1;
9218
9219 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009220 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009221 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009222 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9223
9224 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009225 fb->pixel_format,
9226 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009227
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009228 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009229
9230 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9231 pipe_name(pipe), fb->width, fb->height,
9232 fb->bits_per_pixel, base, fb->pitches[0],
9233 plane_config->size);
9234
Damien Lespiau2d140302015-02-05 17:22:18 +00009235 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009236 return;
9237
9238error:
9239 kfree(fb);
9240}
9241
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009242static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009243 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009244{
9245 struct drm_device *dev = crtc->base.dev;
9246 struct drm_i915_private *dev_priv = dev->dev_private;
9247 uint32_t tmp;
9248
9249 tmp = I915_READ(PF_CTL(crtc->pipe));
9250
9251 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009252 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009253 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9254 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009255
9256 /* We currently do not free assignements of panel fitters on
9257 * ivb/hsw (since we don't use the higher upscaling modes which
9258 * differentiates them) so just WARN about this case for now. */
9259 if (IS_GEN7(dev)) {
9260 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9261 PF_PIPE_SEL_IVB(crtc->pipe));
9262 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009263 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009264}
9265
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009266static void
9267ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9268 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009269{
9270 struct drm_device *dev = crtc->base.dev;
9271 struct drm_i915_private *dev_priv = dev->dev_private;
9272 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009273 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009274 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009275 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009276 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009277 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009278
Damien Lespiau42a7b082015-02-05 19:35:13 +00009279 val = I915_READ(DSPCNTR(pipe));
9280 if (!(val & DISPLAY_PLANE_ENABLE))
9281 return;
9282
Damien Lespiaud9806c92015-01-21 14:07:19 +00009283 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009284 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009285 DRM_DEBUG_KMS("failed to alloc fb\n");
9286 return;
9287 }
9288
Damien Lespiau1b842c82015-01-21 13:50:54 +00009289 fb = &intel_fb->base;
9290
Daniel Vetter18c52472015-02-10 17:16:09 +00009291 if (INTEL_INFO(dev)->gen >= 4) {
9292 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009293 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009294 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9295 }
9296 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009297
9298 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009299 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009300 fb->pixel_format = fourcc;
9301 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009302
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009303 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009304 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009305 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009306 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009307 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009308 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009309 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009310 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009311 }
9312 plane_config->base = base;
9313
9314 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009315 fb->width = ((val >> 16) & 0xfff) + 1;
9316 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009317
9318 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009319 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009320
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009321 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009322 fb->pixel_format,
9323 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009324
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009325 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009326
Damien Lespiau2844a922015-01-20 12:51:48 +00009327 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9328 pipe_name(pipe), fb->width, fb->height,
9329 fb->bits_per_pixel, base, fb->pitches[0],
9330 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009331
Damien Lespiau2d140302015-02-05 17:22:18 +00009332 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009333}
9334
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009335static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009336 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009337{
9338 struct drm_device *dev = crtc->base.dev;
9339 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009340 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009341 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009342 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009343
Imre Deak17290502016-02-12 18:55:11 +02009344 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9345 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009346 return false;
9347
Daniel Vettere143a212013-07-04 12:01:15 +02009348 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009349 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009350
Imre Deak17290502016-02-12 18:55:11 +02009351 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009352 tmp = I915_READ(PIPECONF(crtc->pipe));
9353 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009354 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009355
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009356 switch (tmp & PIPECONF_BPC_MASK) {
9357 case PIPECONF_6BPC:
9358 pipe_config->pipe_bpp = 18;
9359 break;
9360 case PIPECONF_8BPC:
9361 pipe_config->pipe_bpp = 24;
9362 break;
9363 case PIPECONF_10BPC:
9364 pipe_config->pipe_bpp = 30;
9365 break;
9366 case PIPECONF_12BPC:
9367 pipe_config->pipe_bpp = 36;
9368 break;
9369 default:
9370 break;
9371 }
9372
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009373 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9374 pipe_config->limited_color_range = true;
9375
Daniel Vetterab9412b2013-05-03 11:49:46 +02009376 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009377 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009378 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009379
Daniel Vetter88adfff2013-03-28 10:42:01 +01009380 pipe_config->has_pch_encoder = true;
9381
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009382 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9383 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9384 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009385
9386 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009387
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009388 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009389 /*
9390 * The pipe->pch transcoder and pch transcoder->pll
9391 * mapping is fixed.
9392 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009393 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009394 } else {
9395 tmp = I915_READ(PCH_DPLL_SEL);
9396 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009397 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009398 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009399 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009400 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009401
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009402 pipe_config->shared_dpll =
9403 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9404 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009405
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009406 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9407 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009408
9409 tmp = pipe_config->dpll_hw_state.dpll;
9410 pipe_config->pixel_multiplier =
9411 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9412 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009413
9414 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009415 } else {
9416 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009417 }
9418
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009419 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009420 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009421
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009422 ironlake_get_pfit_config(crtc, pipe_config);
9423
Imre Deak17290502016-02-12 18:55:11 +02009424 ret = true;
9425
9426out:
9427 intel_display_power_put(dev_priv, power_domain);
9428
9429 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009430}
9431
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009432static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9433{
9434 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009435 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009436
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009437 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009438 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009439 pipe_name(crtc->pipe));
9440
Rob Clarke2c719b2014-12-15 13:56:32 -05009441 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9442 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009443 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9444 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009445 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9446 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009447 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009448 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009449 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009450 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009451 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009452 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009453 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009454 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009455 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009456
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009457 /*
9458 * In theory we can still leave IRQs enabled, as long as only the HPD
9459 * interrupts remain enabled. We used to check for that, but since it's
9460 * gen-specific and since we only disable LCPLL after we fully disable
9461 * the interrupts, the check below should be enough.
9462 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009463 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009464}
9465
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009466static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9467{
9468 struct drm_device *dev = dev_priv->dev;
9469
9470 if (IS_HASWELL(dev))
9471 return I915_READ(D_COMP_HSW);
9472 else
9473 return I915_READ(D_COMP_BDW);
9474}
9475
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009476static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9477{
9478 struct drm_device *dev = dev_priv->dev;
9479
9480 if (IS_HASWELL(dev)) {
9481 mutex_lock(&dev_priv->rps.hw_lock);
9482 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9483 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009484 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009485 mutex_unlock(&dev_priv->rps.hw_lock);
9486 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009487 I915_WRITE(D_COMP_BDW, val);
9488 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009489 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009490}
9491
9492/*
9493 * This function implements pieces of two sequences from BSpec:
9494 * - Sequence for display software to disable LCPLL
9495 * - Sequence for display software to allow package C8+
9496 * The steps implemented here are just the steps that actually touch the LCPLL
9497 * register. Callers should take care of disabling all the display engine
9498 * functions, doing the mode unset, fixing interrupts, etc.
9499 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009500static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9501 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009502{
9503 uint32_t val;
9504
9505 assert_can_disable_lcpll(dev_priv);
9506
9507 val = I915_READ(LCPLL_CTL);
9508
9509 if (switch_to_fclk) {
9510 val |= LCPLL_CD_SOURCE_FCLK;
9511 I915_WRITE(LCPLL_CTL, val);
9512
9513 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9514 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9515 DRM_ERROR("Switching to FCLK failed\n");
9516
9517 val = I915_READ(LCPLL_CTL);
9518 }
9519
9520 val |= LCPLL_PLL_DISABLE;
9521 I915_WRITE(LCPLL_CTL, val);
9522 POSTING_READ(LCPLL_CTL);
9523
9524 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9525 DRM_ERROR("LCPLL still locked\n");
9526
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009527 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009528 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009529 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009530 ndelay(100);
9531
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009532 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9533 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009534 DRM_ERROR("D_COMP RCOMP still in progress\n");
9535
9536 if (allow_power_down) {
9537 val = I915_READ(LCPLL_CTL);
9538 val |= LCPLL_POWER_DOWN_ALLOW;
9539 I915_WRITE(LCPLL_CTL, val);
9540 POSTING_READ(LCPLL_CTL);
9541 }
9542}
9543
9544/*
9545 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9546 * source.
9547 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009548static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009549{
9550 uint32_t val;
9551
9552 val = I915_READ(LCPLL_CTL);
9553
9554 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9555 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9556 return;
9557
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009558 /*
9559 * Make sure we're not on PC8 state before disabling PC8, otherwise
9560 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009561 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009562 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009563
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009564 if (val & LCPLL_POWER_DOWN_ALLOW) {
9565 val &= ~LCPLL_POWER_DOWN_ALLOW;
9566 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009567 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009568 }
9569
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009570 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009571 val |= D_COMP_COMP_FORCE;
9572 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009573 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009574
9575 val = I915_READ(LCPLL_CTL);
9576 val &= ~LCPLL_PLL_DISABLE;
9577 I915_WRITE(LCPLL_CTL, val);
9578
9579 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9580 DRM_ERROR("LCPLL not locked yet\n");
9581
9582 if (val & LCPLL_CD_SOURCE_FCLK) {
9583 val = I915_READ(LCPLL_CTL);
9584 val &= ~LCPLL_CD_SOURCE_FCLK;
9585 I915_WRITE(LCPLL_CTL, val);
9586
9587 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9588 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9589 DRM_ERROR("Switching back to LCPLL failed\n");
9590 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009591
Mika Kuoppala59bad942015-01-16 11:34:40 +02009592 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009593 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009594}
9595
Paulo Zanoni765dab672014-03-07 20:08:18 -03009596/*
9597 * Package states C8 and deeper are really deep PC states that can only be
9598 * reached when all the devices on the system allow it, so even if the graphics
9599 * device allows PC8+, it doesn't mean the system will actually get to these
9600 * states. Our driver only allows PC8+ when going into runtime PM.
9601 *
9602 * The requirements for PC8+ are that all the outputs are disabled, the power
9603 * well is disabled and most interrupts are disabled, and these are also
9604 * requirements for runtime PM. When these conditions are met, we manually do
9605 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9606 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9607 * hang the machine.
9608 *
9609 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9610 * the state of some registers, so when we come back from PC8+ we need to
9611 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9612 * need to take care of the registers kept by RC6. Notice that this happens even
9613 * if we don't put the device in PCI D3 state (which is what currently happens
9614 * because of the runtime PM support).
9615 *
9616 * For more, read "Display Sequences for Package C8" on the hardware
9617 * documentation.
9618 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009619void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009620{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009621 struct drm_device *dev = dev_priv->dev;
9622 uint32_t val;
9623
Paulo Zanonic67a4702013-08-19 13:18:09 -03009624 DRM_DEBUG_KMS("Enabling package C8+\n");
9625
Ville Syrjäläc2699522015-08-27 23:55:59 +03009626 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009627 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9628 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9629 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9630 }
9631
9632 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009633 hsw_disable_lcpll(dev_priv, true, true);
9634}
9635
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009636void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009637{
9638 struct drm_device *dev = dev_priv->dev;
9639 uint32_t val;
9640
Paulo Zanonic67a4702013-08-19 13:18:09 -03009641 DRM_DEBUG_KMS("Disabling package C8+\n");
9642
9643 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009644 lpt_init_pch_refclk(dev);
9645
Ville Syrjäläc2699522015-08-27 23:55:59 +03009646 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009647 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9648 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9649 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9650 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009651}
9652
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009653static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309654{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009655 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009656 struct intel_atomic_state *old_intel_state =
9657 to_intel_atomic_state(old_state);
9658 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309659
Imre Deakc6c46962016-04-01 16:02:40 +03009660 broxton_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309661}
9662
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009663/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009664static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009665{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009666 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9667 struct drm_i915_private *dev_priv = state->dev->dev_private;
9668 struct drm_crtc *crtc;
9669 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009670 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009671 unsigned max_pixel_rate = 0, i;
9672 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009673
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009674 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9675 sizeof(intel_state->min_pixclk));
9676
9677 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009678 int pixel_rate;
9679
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009680 crtc_state = to_intel_crtc_state(cstate);
9681 if (!crtc_state->base.enable) {
9682 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009683 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009684 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009685
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009686 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009687
9688 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009689 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009690 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9691
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009692 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009693 }
9694
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009695 for_each_pipe(dev_priv, pipe)
9696 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9697
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009698 return max_pixel_rate;
9699}
9700
9701static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9702{
9703 struct drm_i915_private *dev_priv = dev->dev_private;
9704 uint32_t val, data;
9705 int ret;
9706
9707 if (WARN((I915_READ(LCPLL_CTL) &
9708 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9709 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9710 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9711 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9712 "trying to change cdclk frequency with cdclk not enabled\n"))
9713 return;
9714
9715 mutex_lock(&dev_priv->rps.hw_lock);
9716 ret = sandybridge_pcode_write(dev_priv,
9717 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9718 mutex_unlock(&dev_priv->rps.hw_lock);
9719 if (ret) {
9720 DRM_ERROR("failed to inform pcode about cdclk change\n");
9721 return;
9722 }
9723
9724 val = I915_READ(LCPLL_CTL);
9725 val |= LCPLL_CD_SOURCE_FCLK;
9726 I915_WRITE(LCPLL_CTL, val);
9727
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009728 if (wait_for_us(I915_READ(LCPLL_CTL) &
9729 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009730 DRM_ERROR("Switching to FCLK failed\n");
9731
9732 val = I915_READ(LCPLL_CTL);
9733 val &= ~LCPLL_CLK_FREQ_MASK;
9734
9735 switch (cdclk) {
9736 case 450000:
9737 val |= LCPLL_CLK_FREQ_450;
9738 data = 0;
9739 break;
9740 case 540000:
9741 val |= LCPLL_CLK_FREQ_54O_BDW;
9742 data = 1;
9743 break;
9744 case 337500:
9745 val |= LCPLL_CLK_FREQ_337_5_BDW;
9746 data = 2;
9747 break;
9748 case 675000:
9749 val |= LCPLL_CLK_FREQ_675_BDW;
9750 data = 3;
9751 break;
9752 default:
9753 WARN(1, "invalid cdclk frequency\n");
9754 return;
9755 }
9756
9757 I915_WRITE(LCPLL_CTL, val);
9758
9759 val = I915_READ(LCPLL_CTL);
9760 val &= ~LCPLL_CD_SOURCE_FCLK;
9761 I915_WRITE(LCPLL_CTL, val);
9762
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009763 if (wait_for_us((I915_READ(LCPLL_CTL) &
9764 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009765 DRM_ERROR("Switching back to LCPLL failed\n");
9766
9767 mutex_lock(&dev_priv->rps.hw_lock);
9768 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9769 mutex_unlock(&dev_priv->rps.hw_lock);
9770
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009771 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9772
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009773 intel_update_cdclk(dev);
9774
9775 WARN(cdclk != dev_priv->cdclk_freq,
9776 "cdclk requested %d kHz but got %d kHz\n",
9777 cdclk, dev_priv->cdclk_freq);
9778}
9779
Ville Syrjälä587c7912016-05-11 22:44:41 +03009780static int broadwell_calc_cdclk(int max_pixclk)
9781{
9782 if (max_pixclk > 540000)
9783 return 675000;
9784 else if (max_pixclk > 450000)
9785 return 540000;
9786 else if (max_pixclk > 337500)
9787 return 450000;
9788 else
9789 return 337500;
9790}
9791
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009792static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009793{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009794 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009795 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009796 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009797 int cdclk;
9798
9799 /*
9800 * FIXME should also account for plane ratio
9801 * once 64bpp pixel formats are supported.
9802 */
Ville Syrjälä587c7912016-05-11 22:44:41 +03009803 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009804
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009805 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009806 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9807 cdclk, dev_priv->max_cdclk_freq);
9808 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009809 }
9810
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009811 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9812 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +03009813 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009814
9815 return 0;
9816}
9817
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009818static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009819{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009820 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009821 struct intel_atomic_state *old_intel_state =
9822 to_intel_atomic_state(old_state);
9823 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009824
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009825 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009826}
9827
Clint Taylorc89e39f2016-05-13 23:41:21 +03009828static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
9829{
9830 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9831 struct drm_i915_private *dev_priv = to_i915(state->dev);
9832 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009833 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009834 int cdclk;
9835
9836 /*
9837 * FIXME should also account for plane ratio
9838 * once 64bpp pixel formats are supported.
9839 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009840 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009841
9842 /*
9843 * FIXME move the cdclk caclulation to
9844 * compute_config() so we can fail gracegully.
9845 */
9846 if (cdclk > dev_priv->max_cdclk_freq) {
9847 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9848 cdclk, dev_priv->max_cdclk_freq);
9849 cdclk = dev_priv->max_cdclk_freq;
9850 }
9851
9852 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9853 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009854 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009855
9856 return 0;
9857}
9858
9859static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
9860{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03009861 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
9862 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
9863 unsigned int req_cdclk = intel_state->dev_cdclk;
9864 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009865
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03009866 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009867}
9868
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009869static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9870 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009871{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009872 struct intel_encoder *intel_encoder =
9873 intel_ddi_get_crtc_new_encoder(crtc_state);
9874
9875 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9876 if (!intel_ddi_pll_select(crtc, crtc_state))
9877 return -EINVAL;
9878 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009879
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009880 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009881
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009882 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009883}
9884
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309885static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9886 enum port port,
9887 struct intel_crtc_state *pipe_config)
9888{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009889 enum intel_dpll_id id;
9890
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309891 switch (port) {
9892 case PORT_A:
9893 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009894 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309895 break;
9896 case PORT_B:
9897 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009898 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309899 break;
9900 case PORT_C:
9901 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009902 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309903 break;
9904 default:
9905 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009906 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309907 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009908
9909 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309910}
9911
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009912static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9913 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009914 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009915{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009916 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009917 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009918
9919 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9920 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9921
9922 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009923 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009924 id = DPLL_ID_SKL_DPLL0;
9925 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009926 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009927 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009928 break;
9929 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009930 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009931 break;
9932 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009933 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009934 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009935 default:
9936 MISSING_CASE(pipe_config->ddi_pll_sel);
9937 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009938 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009939
9940 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009941}
9942
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009943static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9944 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009945 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009946{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009947 enum intel_dpll_id id;
9948
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009949 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9950
9951 switch (pipe_config->ddi_pll_sel) {
9952 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009953 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009954 break;
9955 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009956 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009957 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009958 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009959 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009960 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009961 case PORT_CLK_SEL_LCPLL_810:
9962 id = DPLL_ID_LCPLL_810;
9963 break;
9964 case PORT_CLK_SEL_LCPLL_1350:
9965 id = DPLL_ID_LCPLL_1350;
9966 break;
9967 case PORT_CLK_SEL_LCPLL_2700:
9968 id = DPLL_ID_LCPLL_2700;
9969 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009970 default:
9971 MISSING_CASE(pipe_config->ddi_pll_sel);
9972 /* fall through */
9973 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009974 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009975 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009976
9977 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009978}
9979
Jani Nikulacf304292016-03-18 17:05:41 +02009980static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9981 struct intel_crtc_state *pipe_config,
9982 unsigned long *power_domain_mask)
9983{
9984 struct drm_device *dev = crtc->base.dev;
9985 struct drm_i915_private *dev_priv = dev->dev_private;
9986 enum intel_display_power_domain power_domain;
9987 u32 tmp;
9988
Imre Deakd9a7bc62016-05-12 16:18:50 +03009989 /*
9990 * The pipe->transcoder mapping is fixed with the exception of the eDP
9991 * transcoder handled below.
9992 */
Jani Nikulacf304292016-03-18 17:05:41 +02009993 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9994
9995 /*
9996 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9997 * consistency and less surprising code; it's in always on power).
9998 */
9999 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10000 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10001 enum pipe trans_edp_pipe;
10002 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10003 default:
10004 WARN(1, "unknown pipe linked to edp transcoder\n");
10005 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10006 case TRANS_DDI_EDP_INPUT_A_ON:
10007 trans_edp_pipe = PIPE_A;
10008 break;
10009 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10010 trans_edp_pipe = PIPE_B;
10011 break;
10012 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10013 trans_edp_pipe = PIPE_C;
10014 break;
10015 }
10016
10017 if (trans_edp_pipe == crtc->pipe)
10018 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10019 }
10020
10021 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10022 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10023 return false;
10024 *power_domain_mask |= BIT(power_domain);
10025
10026 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10027
10028 return tmp & PIPECONF_ENABLE;
10029}
10030
Jani Nikula4d1de972016-03-18 17:05:42 +020010031static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10032 struct intel_crtc_state *pipe_config,
10033 unsigned long *power_domain_mask)
10034{
10035 struct drm_device *dev = crtc->base.dev;
10036 struct drm_i915_private *dev_priv = dev->dev_private;
10037 enum intel_display_power_domain power_domain;
10038 enum port port;
10039 enum transcoder cpu_transcoder;
10040 u32 tmp;
10041
10042 pipe_config->has_dsi_encoder = false;
10043
10044 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10045 if (port == PORT_A)
10046 cpu_transcoder = TRANSCODER_DSI_A;
10047 else
10048 cpu_transcoder = TRANSCODER_DSI_C;
10049
10050 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10051 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10052 continue;
10053 *power_domain_mask |= BIT(power_domain);
10054
Imre Deakdb18b6a2016-03-24 12:41:40 +020010055 /*
10056 * The PLL needs to be enabled with a valid divider
10057 * configuration, otherwise accessing DSI registers will hang
10058 * the machine. See BSpec North Display Engine
10059 * registers/MIPI[BXT]. We can break out here early, since we
10060 * need the same DSI PLL to be enabled for both DSI ports.
10061 */
10062 if (!intel_dsi_pll_is_enabled(dev_priv))
10063 break;
10064
Jani Nikula4d1de972016-03-18 17:05:42 +020010065 /* XXX: this works for video mode only */
10066 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10067 if (!(tmp & DPI_ENABLE))
10068 continue;
10069
10070 tmp = I915_READ(MIPI_CTRL(port));
10071 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10072 continue;
10073
10074 pipe_config->cpu_transcoder = cpu_transcoder;
10075 pipe_config->has_dsi_encoder = true;
10076 break;
10077 }
10078
10079 return pipe_config->has_dsi_encoder;
10080}
10081
Daniel Vetter26804af2014-06-25 22:01:55 +030010082static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010083 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010084{
10085 struct drm_device *dev = crtc->base.dev;
10086 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010087 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010088 enum port port;
10089 uint32_t tmp;
10090
10091 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10092
10093 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10094
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010095 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010096 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010097 else if (IS_BROXTON(dev))
10098 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010099 else
10100 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010101
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010102 pll = pipe_config->shared_dpll;
10103 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010104 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10105 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010106 }
10107
Daniel Vetter26804af2014-06-25 22:01:55 +030010108 /*
10109 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10110 * DDI E. So just check whether this pipe is wired to DDI E and whether
10111 * the PCH transcoder is on.
10112 */
Damien Lespiauca370452013-12-03 13:56:24 +000010113 if (INTEL_INFO(dev)->gen < 9 &&
10114 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010115 pipe_config->has_pch_encoder = true;
10116
10117 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10118 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10119 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10120
10121 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10122 }
10123}
10124
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010125static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010126 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010127{
10128 struct drm_device *dev = crtc->base.dev;
10129 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +020010130 enum intel_display_power_domain power_domain;
10131 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010132 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010133
Imre Deak17290502016-02-12 18:55:11 +020010134 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10135 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010136 return false;
Imre Deak17290502016-02-12 18:55:11 +020010137 power_domain_mask = BIT(power_domain);
10138
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010139 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010140
Jani Nikulacf304292016-03-18 17:05:41 +020010141 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010142
Jani Nikula4d1de972016-03-18 17:05:42 +020010143 if (IS_BROXTON(dev_priv)) {
10144 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10145 &power_domain_mask);
10146 WARN_ON(active && pipe_config->has_dsi_encoder);
10147 if (pipe_config->has_dsi_encoder)
10148 active = true;
10149 }
10150
Jani Nikulacf304292016-03-18 17:05:41 +020010151 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010152 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010153
Jani Nikula4d1de972016-03-18 17:05:42 +020010154 if (!pipe_config->has_dsi_encoder) {
10155 haswell_get_ddi_port_state(crtc, pipe_config);
10156 intel_get_pipe_timings(crtc, pipe_config);
10157 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010158
Jani Nikulabc58be62016-03-18 17:05:39 +020010159 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010160
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010161 pipe_config->gamma_mode =
10162 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10163
Chandra Kondurua1b22782015-04-07 15:28:45 -070010164 if (INTEL_INFO(dev)->gen >= 9) {
10165 skl_init_scalers(dev, crtc, pipe_config);
10166 }
10167
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010168 if (INTEL_INFO(dev)->gen >= 9) {
10169 pipe_config->scaler_state.scaler_id = -1;
10170 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10171 }
10172
Imre Deak17290502016-02-12 18:55:11 +020010173 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10174 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10175 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010176 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010177 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010178 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010179 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010180 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010181
Jesse Barnese59150d2014-01-07 13:30:45 -080010182 if (IS_HASWELL(dev))
10183 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10184 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010185
Jani Nikula4d1de972016-03-18 17:05:42 +020010186 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10187 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010188 pipe_config->pixel_multiplier =
10189 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10190 } else {
10191 pipe_config->pixel_multiplier = 1;
10192 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010193
Imre Deak17290502016-02-12 18:55:11 +020010194out:
10195 for_each_power_domain(power_domain, power_domain_mask)
10196 intel_display_power_put(dev_priv, power_domain);
10197
Jani Nikulacf304292016-03-18 17:05:41 +020010198 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010199}
10200
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010201static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10202 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010203{
10204 struct drm_device *dev = crtc->dev;
10205 struct drm_i915_private *dev_priv = dev->dev_private;
10206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010207 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010208
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010209 if (plane_state && plane_state->visible) {
10210 unsigned int width = plane_state->base.crtc_w;
10211 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010212 unsigned int stride = roundup_pow_of_two(width) * 4;
10213
10214 switch (stride) {
10215 default:
10216 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10217 width, stride);
10218 stride = 256;
10219 /* fallthrough */
10220 case 256:
10221 case 512:
10222 case 1024:
10223 case 2048:
10224 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010225 }
10226
Ville Syrjälädc41c152014-08-13 11:57:05 +030010227 cntl |= CURSOR_ENABLE |
10228 CURSOR_GAMMA_ENABLE |
10229 CURSOR_FORMAT_ARGB |
10230 CURSOR_STRIDE(stride);
10231
10232 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010233 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010234
Ville Syrjälädc41c152014-08-13 11:57:05 +030010235 if (intel_crtc->cursor_cntl != 0 &&
10236 (intel_crtc->cursor_base != base ||
10237 intel_crtc->cursor_size != size ||
10238 intel_crtc->cursor_cntl != cntl)) {
10239 /* On these chipsets we can only modify the base/size/stride
10240 * whilst the cursor is disabled.
10241 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010242 I915_WRITE(CURCNTR(PIPE_A), 0);
10243 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010244 intel_crtc->cursor_cntl = 0;
10245 }
10246
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010247 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010248 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010249 intel_crtc->cursor_base = base;
10250 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010251
10252 if (intel_crtc->cursor_size != size) {
10253 I915_WRITE(CURSIZE, size);
10254 intel_crtc->cursor_size = size;
10255 }
10256
Chris Wilson4b0e3332014-05-30 16:35:26 +030010257 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010258 I915_WRITE(CURCNTR(PIPE_A), cntl);
10259 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010260 intel_crtc->cursor_cntl = cntl;
10261 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010262}
10263
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010264static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10265 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010266{
10267 struct drm_device *dev = crtc->dev;
10268 struct drm_i915_private *dev_priv = dev->dev_private;
10269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10270 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010271 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010272
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010273 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010274 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010275 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010276 case 64:
10277 cntl |= CURSOR_MODE_64_ARGB_AX;
10278 break;
10279 case 128:
10280 cntl |= CURSOR_MODE_128_ARGB_AX;
10281 break;
10282 case 256:
10283 cntl |= CURSOR_MODE_256_ARGB_AX;
10284 break;
10285 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010286 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010287 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010288 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010289 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010290
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010291 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010292 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010293
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010294 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10295 cntl |= CURSOR_ROTATE_180;
10296 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010297
Chris Wilson4b0e3332014-05-30 16:35:26 +030010298 if (intel_crtc->cursor_cntl != cntl) {
10299 I915_WRITE(CURCNTR(pipe), cntl);
10300 POSTING_READ(CURCNTR(pipe));
10301 intel_crtc->cursor_cntl = cntl;
10302 }
10303
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010304 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010305 I915_WRITE(CURBASE(pipe), base);
10306 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010307
10308 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010309}
10310
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010311/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010312static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010313 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010314{
10315 struct drm_device *dev = crtc->dev;
10316 struct drm_i915_private *dev_priv = dev->dev_private;
10317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10318 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010319 u32 base = intel_crtc->cursor_addr;
10320 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010321
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010322 if (plane_state) {
10323 int x = plane_state->base.crtc_x;
10324 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010325
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010326 if (x < 0) {
10327 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10328 x = -x;
10329 }
10330 pos |= x << CURSOR_X_SHIFT;
10331
10332 if (y < 0) {
10333 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10334 y = -y;
10335 }
10336 pos |= y << CURSOR_Y_SHIFT;
10337
10338 /* ILK+ do this automagically */
10339 if (HAS_GMCH_DISPLAY(dev) &&
10340 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10341 base += (plane_state->base.crtc_h *
10342 plane_state->base.crtc_w - 1) * 4;
10343 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010344 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010345
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010346 I915_WRITE(CURPOS(pipe), pos);
10347
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010348 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010349 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010350 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010351 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010352}
10353
Ville Syrjälädc41c152014-08-13 11:57:05 +030010354static bool cursor_size_ok(struct drm_device *dev,
10355 uint32_t width, uint32_t height)
10356{
10357 if (width == 0 || height == 0)
10358 return false;
10359
10360 /*
10361 * 845g/865g are special in that they are only limited by
10362 * the width of their cursors, the height is arbitrary up to
10363 * the precision of the register. Everything else requires
10364 * square cursors, limited to a few power-of-two sizes.
10365 */
10366 if (IS_845G(dev) || IS_I865G(dev)) {
10367 if ((width & 63) != 0)
10368 return false;
10369
10370 if (width > (IS_845G(dev) ? 64 : 512))
10371 return false;
10372
10373 if (height > 1023)
10374 return false;
10375 } else {
10376 switch (width | height) {
10377 case 256:
10378 case 128:
10379 if (IS_GEN2(dev))
10380 return false;
10381 case 64:
10382 break;
10383 default:
10384 return false;
10385 }
10386 }
10387
10388 return true;
10389}
10390
Jesse Barnes79e53942008-11-07 14:24:08 -080010391/* VESA 640x480x72Hz mode to set on the pipe */
10392static struct drm_display_mode load_detect_mode = {
10393 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10394 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10395};
10396
Daniel Vettera8bb6812014-02-10 18:00:39 +010010397struct drm_framebuffer *
10398__intel_framebuffer_create(struct drm_device *dev,
10399 struct drm_mode_fb_cmd2 *mode_cmd,
10400 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010401{
10402 struct intel_framebuffer *intel_fb;
10403 int ret;
10404
10405 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010406 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010407 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010408
10409 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010410 if (ret)
10411 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010412
10413 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010414
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010415err:
10416 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010417 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010418}
10419
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010420static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010421intel_framebuffer_create(struct drm_device *dev,
10422 struct drm_mode_fb_cmd2 *mode_cmd,
10423 struct drm_i915_gem_object *obj)
10424{
10425 struct drm_framebuffer *fb;
10426 int ret;
10427
10428 ret = i915_mutex_lock_interruptible(dev);
10429 if (ret)
10430 return ERR_PTR(ret);
10431 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10432 mutex_unlock(&dev->struct_mutex);
10433
10434 return fb;
10435}
10436
Chris Wilsond2dff872011-04-19 08:36:26 +010010437static u32
10438intel_framebuffer_pitch_for_width(int width, int bpp)
10439{
10440 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10441 return ALIGN(pitch, 64);
10442}
10443
10444static u32
10445intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10446{
10447 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010448 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010449}
10450
10451static struct drm_framebuffer *
10452intel_framebuffer_create_for_mode(struct drm_device *dev,
10453 struct drm_display_mode *mode,
10454 int depth, int bpp)
10455{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010456 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010457 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010458 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010459
Dave Gordond37cd8a2016-04-22 19:14:32 +010010460 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010461 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010462 if (IS_ERR(obj))
10463 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010464
10465 mode_cmd.width = mode->hdisplay;
10466 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010467 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10468 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010469 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010470
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010471 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10472 if (IS_ERR(fb))
10473 drm_gem_object_unreference_unlocked(&obj->base);
10474
10475 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010476}
10477
10478static struct drm_framebuffer *
10479mode_fits_in_fbdev(struct drm_device *dev,
10480 struct drm_display_mode *mode)
10481{
Daniel Vetter06957262015-08-10 13:34:08 +020010482#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010483 struct drm_i915_private *dev_priv = dev->dev_private;
10484 struct drm_i915_gem_object *obj;
10485 struct drm_framebuffer *fb;
10486
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010487 if (!dev_priv->fbdev)
10488 return NULL;
10489
10490 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010491 return NULL;
10492
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010493 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010494 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010495
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010496 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010497 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10498 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010499 return NULL;
10500
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010501 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010502 return NULL;
10503
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010504 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010505 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010506#else
10507 return NULL;
10508#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010509}
10510
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010511static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10512 struct drm_crtc *crtc,
10513 struct drm_display_mode *mode,
10514 struct drm_framebuffer *fb,
10515 int x, int y)
10516{
10517 struct drm_plane_state *plane_state;
10518 int hdisplay, vdisplay;
10519 int ret;
10520
10521 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10522 if (IS_ERR(plane_state))
10523 return PTR_ERR(plane_state);
10524
10525 if (mode)
10526 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10527 else
10528 hdisplay = vdisplay = 0;
10529
10530 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10531 if (ret)
10532 return ret;
10533 drm_atomic_set_fb_for_plane(plane_state, fb);
10534 plane_state->crtc_x = 0;
10535 plane_state->crtc_y = 0;
10536 plane_state->crtc_w = hdisplay;
10537 plane_state->crtc_h = vdisplay;
10538 plane_state->src_x = x << 16;
10539 plane_state->src_y = y << 16;
10540 plane_state->src_w = hdisplay << 16;
10541 plane_state->src_h = vdisplay << 16;
10542
10543 return 0;
10544}
10545
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010546bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010547 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010548 struct intel_load_detect_pipe *old,
10549 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010550{
10551 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010552 struct intel_encoder *intel_encoder =
10553 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010554 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010555 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010556 struct drm_crtc *crtc = NULL;
10557 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010558 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010559 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010560 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010561 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010562 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010563 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010564
Chris Wilsond2dff872011-04-19 08:36:26 +010010565 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010566 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010567 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010568
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010569 old->restore_state = NULL;
10570
Rob Clark51fd3712013-11-19 12:10:12 -050010571retry:
10572 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10573 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010574 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010575
Jesse Barnes79e53942008-11-07 14:24:08 -080010576 /*
10577 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010578 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 * - if the connector already has an assigned crtc, use it (but make
10580 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010581 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010582 * - try to find the first unused crtc that can drive this connector,
10583 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010584 */
10585
10586 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010587 if (connector->state->crtc) {
10588 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010589
Rob Clark51fd3712013-11-19 12:10:12 -050010590 ret = drm_modeset_lock(&crtc->mutex, ctx);
10591 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010592 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010593
10594 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010595 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010596 }
10597
10598 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010599 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010600 i++;
10601 if (!(encoder->possible_crtcs & (1 << i)))
10602 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010603
10604 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10605 if (ret)
10606 goto fail;
10607
10608 if (possible_crtc->state->enable) {
10609 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010610 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010611 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010612
10613 crtc = possible_crtc;
10614 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010615 }
10616
10617 /*
10618 * If we didn't find an unused CRTC, don't use any.
10619 */
10620 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010621 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010622 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010623 }
10624
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010625found:
10626 intel_crtc = to_intel_crtc(crtc);
10627
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010628 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10629 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010630 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010631
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010632 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010633 restore_state = drm_atomic_state_alloc(dev);
10634 if (!state || !restore_state) {
10635 ret = -ENOMEM;
10636 goto fail;
10637 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010638
10639 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010640 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010641
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010642 connector_state = drm_atomic_get_connector_state(state, connector);
10643 if (IS_ERR(connector_state)) {
10644 ret = PTR_ERR(connector_state);
10645 goto fail;
10646 }
10647
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010648 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10649 if (ret)
10650 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010651
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010652 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10653 if (IS_ERR(crtc_state)) {
10654 ret = PTR_ERR(crtc_state);
10655 goto fail;
10656 }
10657
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010658 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010659
Chris Wilson64927112011-04-20 07:25:26 +010010660 if (!mode)
10661 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010662
Chris Wilsond2dff872011-04-19 08:36:26 +010010663 /* We need a framebuffer large enough to accommodate all accesses
10664 * that the plane may generate whilst we perform load detection.
10665 * We can not rely on the fbcon either being present (we get called
10666 * during its initialisation to detect all boot displays, or it may
10667 * not even exist) or that it is large enough to satisfy the
10668 * requested mode.
10669 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010670 fb = mode_fits_in_fbdev(dev, mode);
10671 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010672 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010673 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010674 } else
10675 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010676 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010677 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010678 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010679 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010680
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010681 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10682 if (ret)
10683 goto fail;
10684
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010685 drm_framebuffer_unreference(fb);
10686
10687 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10688 if (ret)
10689 goto fail;
10690
10691 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10692 if (!ret)
10693 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10694 if (!ret)
10695 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10696 if (ret) {
10697 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10698 goto fail;
10699 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010700
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010701 ret = drm_atomic_commit(state);
10702 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010703 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010704 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010705 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010706
10707 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010708
Jesse Barnes79e53942008-11-07 14:24:08 -080010709 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010710 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010711 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010712
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010713fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010714 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010715 drm_atomic_state_free(restore_state);
10716 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010717
Rob Clark51fd3712013-11-19 12:10:12 -050010718 if (ret == -EDEADLK) {
10719 drm_modeset_backoff(ctx);
10720 goto retry;
10721 }
10722
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010723 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010724}
10725
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010726void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010727 struct intel_load_detect_pipe *old,
10728 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010729{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010730 struct intel_encoder *intel_encoder =
10731 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010732 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010733 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010734 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010735
Chris Wilsond2dff872011-04-19 08:36:26 +010010736 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010737 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010738 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010739
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010740 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010741 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010742
10743 ret = drm_atomic_commit(state);
10744 if (ret) {
10745 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10746 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010747 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010748}
10749
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010750static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010751 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010752{
10753 struct drm_i915_private *dev_priv = dev->dev_private;
10754 u32 dpll = pipe_config->dpll_hw_state.dpll;
10755
10756 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010757 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010758 else if (HAS_PCH_SPLIT(dev))
10759 return 120000;
10760 else if (!IS_GEN2(dev))
10761 return 96000;
10762 else
10763 return 48000;
10764}
10765
Jesse Barnes79e53942008-11-07 14:24:08 -080010766/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010767static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010768 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010769{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010770 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010771 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010772 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010773 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010774 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010775 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010776 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010777 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010778
10779 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010780 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010781 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010782 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010783
10784 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010785 if (IS_PINEVIEW(dev)) {
10786 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10787 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010788 } else {
10789 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10790 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10791 }
10792
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010793 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010794 if (IS_PINEVIEW(dev))
10795 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10796 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010797 else
10798 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010799 DPLL_FPA01_P1_POST_DIV_SHIFT);
10800
10801 switch (dpll & DPLL_MODE_MASK) {
10802 case DPLLB_MODE_DAC_SERIAL:
10803 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10804 5 : 10;
10805 break;
10806 case DPLLB_MODE_LVDS:
10807 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10808 7 : 14;
10809 break;
10810 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010811 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010812 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010813 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010814 }
10815
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010816 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010817 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010818 else
Imre Deakdccbea32015-06-22 23:35:51 +030010819 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010820 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010821 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010822 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010823
10824 if (is_lvds) {
10825 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10826 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010827
10828 if (lvds & LVDS_CLKB_POWER_UP)
10829 clock.p2 = 7;
10830 else
10831 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010832 } else {
10833 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10834 clock.p1 = 2;
10835 else {
10836 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10837 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10838 }
10839 if (dpll & PLL_P2_DIVIDE_BY_4)
10840 clock.p2 = 4;
10841 else
10842 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010843 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010844
Imre Deakdccbea32015-06-22 23:35:51 +030010845 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010846 }
10847
Ville Syrjälä18442d02013-09-13 16:00:08 +030010848 /*
10849 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010850 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010851 * encoder's get_config() function.
10852 */
Imre Deakdccbea32015-06-22 23:35:51 +030010853 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010854}
10855
Ville Syrjälä6878da02013-09-13 15:59:11 +030010856int intel_dotclock_calculate(int link_freq,
10857 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010858{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010859 /*
10860 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010861 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010862 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010863 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010864 *
10865 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010866 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010867 */
10868
Ville Syrjälä6878da02013-09-13 15:59:11 +030010869 if (!m_n->link_n)
10870 return 0;
10871
10872 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10873}
10874
Ville Syrjälä18442d02013-09-13 16:00:08 +030010875static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010876 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010877{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010878 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010879
10880 /* read out port_clock from the DPLL */
10881 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010882
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010883 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010884 * In case there is an active pipe without active ports,
10885 * we may need some idea for the dotclock anyway.
10886 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010887 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010888 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010889 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010890 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010891}
10892
10893/** Returns the currently programmed mode of the given pipe. */
10894struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10895 struct drm_crtc *crtc)
10896{
Jesse Barnes548f2452011-02-17 10:40:53 -080010897 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010899 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010900 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010901 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010902 int htot = I915_READ(HTOTAL(cpu_transcoder));
10903 int hsync = I915_READ(HSYNC(cpu_transcoder));
10904 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10905 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010906 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010907
10908 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10909 if (!mode)
10910 return NULL;
10911
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010912 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10913 if (!pipe_config) {
10914 kfree(mode);
10915 return NULL;
10916 }
10917
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010918 /*
10919 * Construct a pipe_config sufficient for getting the clock info
10920 * back out of crtc_clock_get.
10921 *
10922 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10923 * to use a real value here instead.
10924 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010925 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10926 pipe_config->pixel_multiplier = 1;
10927 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10928 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10929 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10930 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010931
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010932 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010933 mode->hdisplay = (htot & 0xffff) + 1;
10934 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10935 mode->hsync_start = (hsync & 0xffff) + 1;
10936 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10937 mode->vdisplay = (vtot & 0xffff) + 1;
10938 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10939 mode->vsync_start = (vsync & 0xffff) + 1;
10940 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10941
10942 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010943
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010944 kfree(pipe_config);
10945
Jesse Barnes79e53942008-11-07 14:24:08 -080010946 return mode;
10947}
10948
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010949void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010950{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010951 if (dev_priv->mm.busy)
10952 return;
10953
Paulo Zanoni43694d62014-03-07 20:08:08 -030010954 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010955 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010956 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010957 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010958 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010959}
10960
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010961void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010010962{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010963 if (!dev_priv->mm.busy)
10964 return;
10965
10966 dev_priv->mm.busy = false;
10967
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010968 if (INTEL_GEN(dev_priv) >= 6)
10969 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010970
Paulo Zanoni43694d62014-03-07 20:08:08 -030010971 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010972}
10973
Jesse Barnes79e53942008-11-07 14:24:08 -080010974static void intel_crtc_destroy(struct drm_crtc *crtc)
10975{
10976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010977 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010978 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010979
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010980 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010981 work = intel_crtc->flip_work;
10982 intel_crtc->flip_work = NULL;
10983 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010984
Daniel Vetter5a21b662016-05-24 17:13:53 +020010985 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010986 cancel_work_sync(&work->mmio_work);
10987 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010988 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010989 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010990
10991 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010992
Jesse Barnes79e53942008-11-07 14:24:08 -080010993 kfree(intel_crtc);
10994}
10995
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010996static void intel_unpin_work_fn(struct work_struct *__work)
10997{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010998 struct intel_flip_work *work =
10999 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011000 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11001 struct drm_device *dev = crtc->base.dev;
11002 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011003
Daniel Vetter5a21b662016-05-24 17:13:53 +020011004 if (is_mmio_work(work))
11005 flush_work(&work->mmio_work);
11006
11007 mutex_lock(&dev->struct_mutex);
11008 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
11009 drm_gem_object_unreference(&work->pending_flip_obj->base);
11010
11011 if (work->flip_queued_req)
11012 i915_gem_request_assign(&work->flip_queued_req, NULL);
11013 mutex_unlock(&dev->struct_mutex);
11014
11015 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
11016 intel_fbc_post_update(crtc);
11017 drm_framebuffer_unreference(work->old_fb);
11018
11019 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11020 atomic_dec(&crtc->unpin_work_count);
11021
11022 kfree(work);
11023}
11024
11025/* Is 'a' after or equal to 'b'? */
11026static bool g4x_flip_count_after_eq(u32 a, u32 b)
11027{
11028 return !((a - b) & 0x80000000);
11029}
11030
11031static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11032 struct intel_flip_work *work)
11033{
11034 struct drm_device *dev = crtc->base.dev;
11035 struct drm_i915_private *dev_priv = dev->dev_private;
11036 unsigned reset_counter;
11037
11038 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11039 if (crtc->reset_counter != reset_counter)
11040 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011041
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011042 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011043 * The relevant registers doen't exist on pre-ctg.
11044 * As the flip done interrupt doesn't trigger for mmio
11045 * flips on gmch platforms, a flip count check isn't
11046 * really needed there. But since ctg has the registers,
11047 * include it in the check anyway.
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011048 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011049 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11050 return true;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011051
Daniel Vetter5a21b662016-05-24 17:13:53 +020011052 /*
11053 * BDW signals flip done immediately if the plane
11054 * is disabled, even if the plane enable is already
11055 * armed to occur at the next vblank :(
11056 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011057
Daniel Vetter5a21b662016-05-24 17:13:53 +020011058 /*
11059 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11060 * used the same base address. In that case the mmio flip might
11061 * have completed, but the CS hasn't even executed the flip yet.
11062 *
11063 * A flip count check isn't enough as the CS might have updated
11064 * the base address just after start of vblank, but before we
11065 * managed to process the interrupt. This means we'd complete the
11066 * CS flip too soon.
11067 *
11068 * Combining both checks should get us a good enough result. It may
11069 * still happen that the CS flip has been executed, but has not
11070 * yet actually completed. But in case the base address is the same
11071 * anyway, we don't really care.
11072 */
11073 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11074 crtc->flip_work->gtt_offset &&
11075 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11076 crtc->flip_work->flip_count);
11077}
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011078
Daniel Vetter5a21b662016-05-24 17:13:53 +020011079static bool
11080__pageflip_finished_mmio(struct intel_crtc *crtc,
11081 struct intel_flip_work *work)
11082{
11083 /*
11084 * MMIO work completes when vblank is different from
11085 * flip_queued_vblank.
11086 *
11087 * Reset counter value doesn't matter, this is handled by
11088 * i915_wait_request finishing early, so no need to handle
11089 * reset here.
11090 */
11091 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011092}
11093
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011094
11095static bool pageflip_finished(struct intel_crtc *crtc,
11096 struct intel_flip_work *work)
11097{
11098 if (!atomic_read(&work->pending))
11099 return false;
11100
11101 smp_rmb();
11102
Daniel Vetter5a21b662016-05-24 17:13:53 +020011103 if (is_mmio_work(work))
11104 return __pageflip_finished_mmio(crtc, work);
11105 else
11106 return __pageflip_finished_cs(crtc, work);
11107}
11108
11109void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11110{
11111 struct drm_device *dev = dev_priv->dev;
11112 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11114 struct intel_flip_work *work;
11115 unsigned long flags;
11116
11117 /* Ignore early vblank irqs */
11118 if (!crtc)
11119 return;
11120
Daniel Vetterf3260382014-09-15 14:55:23 +020011121 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011122 * This is called both by irq handlers and the reset code (to complete
11123 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011124 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011125 spin_lock_irqsave(&dev->event_lock, flags);
11126 work = intel_crtc->flip_work;
11127
11128 if (work != NULL &&
11129 !is_mmio_work(work) &&
11130 pageflip_finished(intel_crtc, work))
11131 page_flip_completed(intel_crtc);
11132
11133 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011134}
11135
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011136void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011137{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011138 struct drm_device *dev = dev_priv->dev;
11139 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11141 struct intel_flip_work *work;
11142 unsigned long flags;
11143
11144 /* Ignore early vblank irqs */
11145 if (!crtc)
11146 return;
11147
11148 /*
11149 * This is called both by irq handlers and the reset code (to complete
11150 * lost pageflips) so needs the full irqsave spinlocks.
11151 */
11152 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011153 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011154
Daniel Vetter5a21b662016-05-24 17:13:53 +020011155 if (work != NULL &&
11156 is_mmio_work(work) &&
11157 pageflip_finished(intel_crtc, work))
11158 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011159
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011160 spin_unlock_irqrestore(&dev->event_lock, flags);
11161}
11162
Daniel Vetter5a21b662016-05-24 17:13:53 +020011163static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11164 struct intel_flip_work *work)
11165{
11166 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11167
11168 /* Ensure that the work item is consistent when activating it ... */
11169 smp_mb__before_atomic();
11170 atomic_set(&work->pending, 1);
11171}
11172
11173static int intel_gen2_queue_flip(struct drm_device *dev,
11174 struct drm_crtc *crtc,
11175 struct drm_framebuffer *fb,
11176 struct drm_i915_gem_object *obj,
11177 struct drm_i915_gem_request *req,
11178 uint32_t flags)
11179{
11180 struct intel_engine_cs *engine = req->engine;
11181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11182 u32 flip_mask;
11183 int ret;
11184
11185 ret = intel_ring_begin(req, 6);
11186 if (ret)
11187 return ret;
11188
11189 /* Can't queue multiple flips, so wait for the previous
11190 * one to finish before executing the next.
11191 */
11192 if (intel_crtc->plane)
11193 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11194 else
11195 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11196 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11197 intel_ring_emit(engine, MI_NOOP);
11198 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11199 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11200 intel_ring_emit(engine, fb->pitches[0]);
11201 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11202 intel_ring_emit(engine, 0); /* aux display base address, unused */
11203
11204 return 0;
11205}
11206
11207static int intel_gen3_queue_flip(struct drm_device *dev,
11208 struct drm_crtc *crtc,
11209 struct drm_framebuffer *fb,
11210 struct drm_i915_gem_object *obj,
11211 struct drm_i915_gem_request *req,
11212 uint32_t flags)
11213{
11214 struct intel_engine_cs *engine = req->engine;
11215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11216 u32 flip_mask;
11217 int ret;
11218
11219 ret = intel_ring_begin(req, 6);
11220 if (ret)
11221 return ret;
11222
11223 if (intel_crtc->plane)
11224 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11225 else
11226 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11227 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11228 intel_ring_emit(engine, MI_NOOP);
11229 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
11230 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11231 intel_ring_emit(engine, fb->pitches[0]);
11232 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11233 intel_ring_emit(engine, MI_NOOP);
11234
11235 return 0;
11236}
11237
11238static int intel_gen4_queue_flip(struct drm_device *dev,
11239 struct drm_crtc *crtc,
11240 struct drm_framebuffer *fb,
11241 struct drm_i915_gem_object *obj,
11242 struct drm_i915_gem_request *req,
11243 uint32_t flags)
11244{
11245 struct intel_engine_cs *engine = req->engine;
11246 struct drm_i915_private *dev_priv = dev->dev_private;
11247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11248 uint32_t pf, pipesrc;
11249 int ret;
11250
11251 ret = intel_ring_begin(req, 4);
11252 if (ret)
11253 return ret;
11254
11255 /* i965+ uses the linear or tiled offsets from the
11256 * Display Registers (which do not change across a page-flip)
11257 * so we need only reprogram the base address.
11258 */
11259 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11260 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11261 intel_ring_emit(engine, fb->pitches[0]);
11262 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset |
11263 obj->tiling_mode);
11264
11265 /* XXX Enabling the panel-fitter across page-flip is so far
11266 * untested on non-native modes, so ignore it for now.
11267 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11268 */
11269 pf = 0;
11270 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11271 intel_ring_emit(engine, pf | pipesrc);
11272
11273 return 0;
11274}
11275
11276static int intel_gen6_queue_flip(struct drm_device *dev,
11277 struct drm_crtc *crtc,
11278 struct drm_framebuffer *fb,
11279 struct drm_i915_gem_object *obj,
11280 struct drm_i915_gem_request *req,
11281 uint32_t flags)
11282{
11283 struct intel_engine_cs *engine = req->engine;
11284 struct drm_i915_private *dev_priv = dev->dev_private;
11285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11286 uint32_t pf, pipesrc;
11287 int ret;
11288
11289 ret = intel_ring_begin(req, 4);
11290 if (ret)
11291 return ret;
11292
11293 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11294 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11295 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11296 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11297
11298 /* Contrary to the suggestions in the documentation,
11299 * "Enable Panel Fitter" does not seem to be required when page
11300 * flipping with a non-native mode, and worse causes a normal
11301 * modeset to fail.
11302 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11303 */
11304 pf = 0;
11305 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11306 intel_ring_emit(engine, pf | pipesrc);
11307
11308 return 0;
11309}
11310
11311static int intel_gen7_queue_flip(struct drm_device *dev,
11312 struct drm_crtc *crtc,
11313 struct drm_framebuffer *fb,
11314 struct drm_i915_gem_object *obj,
11315 struct drm_i915_gem_request *req,
11316 uint32_t flags)
11317{
11318 struct intel_engine_cs *engine = req->engine;
11319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11320 uint32_t plane_bit = 0;
11321 int len, ret;
11322
11323 switch (intel_crtc->plane) {
11324 case PLANE_A:
11325 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11326 break;
11327 case PLANE_B:
11328 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11329 break;
11330 case PLANE_C:
11331 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11332 break;
11333 default:
11334 WARN_ONCE(1, "unknown plane in flip command\n");
11335 return -ENODEV;
11336 }
11337
11338 len = 4;
11339 if (engine->id == RCS) {
11340 len += 6;
11341 /*
11342 * On Gen 8, SRM is now taking an extra dword to accommodate
11343 * 48bits addresses, and we need a NOOP for the batch size to
11344 * stay even.
11345 */
11346 if (IS_GEN8(dev))
11347 len += 2;
11348 }
11349
11350 /*
11351 * BSpec MI_DISPLAY_FLIP for IVB:
11352 * "The full packet must be contained within the same cache line."
11353 *
11354 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11355 * cacheline, if we ever start emitting more commands before
11356 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11357 * then do the cacheline alignment, and finally emit the
11358 * MI_DISPLAY_FLIP.
11359 */
11360 ret = intel_ring_cacheline_align(req);
11361 if (ret)
11362 return ret;
11363
11364 ret = intel_ring_begin(req, len);
11365 if (ret)
11366 return ret;
11367
11368 /* Unmask the flip-done completion message. Note that the bspec says that
11369 * we should do this for both the BCS and RCS, and that we must not unmask
11370 * more than one flip event at any time (or ensure that one flip message
11371 * can be sent by waiting for flip-done prior to queueing new flips).
11372 * Experimentation says that BCS works despite DERRMR masking all
11373 * flip-done completion events and that unmasking all planes at once
11374 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11375 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11376 */
11377 if (engine->id == RCS) {
11378 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11379 intel_ring_emit_reg(engine, DERRMR);
11380 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11381 DERRMR_PIPEB_PRI_FLIP_DONE |
11382 DERRMR_PIPEC_PRI_FLIP_DONE));
11383 if (IS_GEN8(dev))
11384 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
11385 MI_SRM_LRM_GLOBAL_GTT);
11386 else
11387 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
11388 MI_SRM_LRM_GLOBAL_GTT);
11389 intel_ring_emit_reg(engine, DERRMR);
11390 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
11391 if (IS_GEN8(dev)) {
11392 intel_ring_emit(engine, 0);
11393 intel_ring_emit(engine, MI_NOOP);
11394 }
11395 }
11396
11397 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11398 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11399 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11400 intel_ring_emit(engine, (MI_NOOP));
11401
11402 return 0;
11403}
11404
11405static bool use_mmio_flip(struct intel_engine_cs *engine,
11406 struct drm_i915_gem_object *obj)
11407{
11408 /*
11409 * This is not being used for older platforms, because
11410 * non-availability of flip done interrupt forces us to use
11411 * CS flips. Older platforms derive flip done using some clever
11412 * tricks involving the flip_pending status bits and vblank irqs.
11413 * So using MMIO flips there would disrupt this mechanism.
11414 */
11415
11416 if (engine == NULL)
11417 return true;
11418
11419 if (INTEL_GEN(engine->i915) < 5)
11420 return false;
11421
11422 if (i915.use_mmio_flip < 0)
11423 return false;
11424 else if (i915.use_mmio_flip > 0)
11425 return true;
11426 else if (i915.enable_execlists)
11427 return true;
11428 else if (obj->base.dma_buf &&
11429 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11430 false))
11431 return true;
11432 else
11433 return engine != i915_gem_request_get_engine(obj->last_write_req);
11434}
11435
11436static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11437 unsigned int rotation,
11438 struct intel_flip_work *work)
11439{
11440 struct drm_device *dev = intel_crtc->base.dev;
11441 struct drm_i915_private *dev_priv = dev->dev_private;
11442 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11443 const enum pipe pipe = intel_crtc->pipe;
11444 u32 ctl, stride, tile_height;
11445
11446 ctl = I915_READ(PLANE_CTL(pipe, 0));
11447 ctl &= ~PLANE_CTL_TILED_MASK;
11448 switch (fb->modifier[0]) {
11449 case DRM_FORMAT_MOD_NONE:
11450 break;
11451 case I915_FORMAT_MOD_X_TILED:
11452 ctl |= PLANE_CTL_TILED_X;
11453 break;
11454 case I915_FORMAT_MOD_Y_TILED:
11455 ctl |= PLANE_CTL_TILED_Y;
11456 break;
11457 case I915_FORMAT_MOD_Yf_TILED:
11458 ctl |= PLANE_CTL_TILED_YF;
11459 break;
11460 default:
11461 MISSING_CASE(fb->modifier[0]);
11462 }
11463
11464 /*
11465 * The stride is either expressed as a multiple of 64 bytes chunks for
11466 * linear buffers or in number of tiles for tiled buffers.
11467 */
11468 if (intel_rotation_90_or_270(rotation)) {
11469 /* stride = Surface height in tiles */
11470 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
11471 stride = DIV_ROUND_UP(fb->height, tile_height);
11472 } else {
11473 stride = fb->pitches[0] /
11474 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11475 fb->pixel_format);
11476 }
11477
11478 /*
11479 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11480 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11481 */
11482 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11483 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11484
11485 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11486 POSTING_READ(PLANE_SURF(pipe, 0));
11487}
11488
11489static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11490 struct intel_flip_work *work)
11491{
11492 struct drm_device *dev = intel_crtc->base.dev;
11493 struct drm_i915_private *dev_priv = dev->dev_private;
11494 struct intel_framebuffer *intel_fb =
11495 to_intel_framebuffer(intel_crtc->base.primary->fb);
11496 struct drm_i915_gem_object *obj = intel_fb->obj;
11497 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11498 u32 dspcntr;
11499
11500 dspcntr = I915_READ(reg);
11501
11502 if (obj->tiling_mode != I915_TILING_NONE)
11503 dspcntr |= DISPPLANE_TILED;
11504 else
11505 dspcntr &= ~DISPPLANE_TILED;
11506
11507 I915_WRITE(reg, dspcntr);
11508
11509 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
11510 POSTING_READ(DSPSURF(intel_crtc->plane));
11511}
11512
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011513static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000011514{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011515 struct intel_flip_work *work =
11516 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011517 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11518 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11519 struct intel_framebuffer *intel_fb =
11520 to_intel_framebuffer(crtc->base.primary->fb);
11521 struct drm_i915_gem_object *obj = intel_fb->obj;
11522
11523 if (work->flip_queued_req)
11524 WARN_ON(__i915_wait_request(work->flip_queued_req,
11525 false, NULL,
11526 &dev_priv->rps.mmioflips));
11527
11528 /* For framebuffer backed by dmabuf, wait for fence */
11529 if (obj->base.dma_buf)
11530 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11531 false, false,
11532 MAX_SCHEDULE_TIMEOUT) < 0);
11533
11534 intel_pipe_update_start(crtc);
11535
11536 if (INTEL_GEN(dev_priv) >= 9)
11537 skl_do_mmio_flip(crtc, work->rotation, work);
11538 else
11539 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11540 ilk_do_mmio_flip(crtc, work);
11541
11542 intel_pipe_update_end(crtc, work);
11543}
11544
11545static int intel_default_queue_flip(struct drm_device *dev,
11546 struct drm_crtc *crtc,
11547 struct drm_framebuffer *fb,
11548 struct drm_i915_gem_object *obj,
11549 struct drm_i915_gem_request *req,
11550 uint32_t flags)
11551{
11552 return -ENODEV;
11553}
11554
11555static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
11556 struct intel_crtc *intel_crtc,
11557 struct intel_flip_work *work)
11558{
11559 u32 addr, vblank;
11560
11561 if (!atomic_read(&work->pending))
11562 return false;
11563
11564 smp_rmb();
11565
11566 vblank = intel_crtc_get_vblank_counter(intel_crtc);
11567 if (work->flip_ready_vblank == 0) {
11568 if (work->flip_queued_req &&
11569 !i915_gem_request_completed(work->flip_queued_req, true))
11570 return false;
11571
11572 work->flip_ready_vblank = vblank;
11573 }
11574
11575 if (vblank - work->flip_ready_vblank < 3)
11576 return false;
11577
11578 /* Potential stall - if we see that the flip has happened,
11579 * assume a missed interrupt. */
11580 if (INTEL_GEN(dev_priv) >= 4)
11581 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11582 else
11583 addr = I915_READ(DSPADDR(intel_crtc->plane));
11584
11585 /* There is a potential issue here with a false positive after a flip
11586 * to the same address. We could address this by checking for a
11587 * non-incrementing frame counter.
11588 */
11589 return addr == work->gtt_offset;
11590}
11591
11592void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
11593{
11594 struct drm_device *dev = dev_priv->dev;
11595 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011597 struct intel_flip_work *work;
11598
11599 WARN_ON(!in_interrupt());
11600
11601 if (crtc == NULL)
11602 return;
11603
11604 spin_lock(&dev->event_lock);
11605 work = intel_crtc->flip_work;
11606
11607 if (work != NULL && !is_mmio_work(work) &&
11608 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
11609 WARN_ONCE(1,
11610 "Kicking stuck page flip: queued at %d, now %d\n",
11611 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
11612 page_flip_completed(intel_crtc);
11613 work = NULL;
11614 }
11615
11616 if (work != NULL && !is_mmio_work(work) &&
11617 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
11618 intel_queue_rps_boost_for_request(work->flip_queued_req);
11619 spin_unlock(&dev->event_lock);
11620}
11621
11622static int intel_crtc_page_flip(struct drm_crtc *crtc,
11623 struct drm_framebuffer *fb,
11624 struct drm_pending_vblank_event *event,
11625 uint32_t page_flip_flags)
11626{
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011627 struct drm_device *dev = crtc->dev;
Maarten Lankhorstaa420dd2016-05-17 15:07:51 +020011628 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011629 struct drm_framebuffer *old_fb = crtc->primary->fb;
11630 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11632 struct drm_plane *primary = crtc->primary;
11633 enum pipe pipe = intel_crtc->pipe;
11634 struct intel_flip_work *work;
11635 struct intel_engine_cs *engine;
11636 bool mmio_flip;
11637 struct drm_i915_gem_request *request = NULL;
11638 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011639
Daniel Vetter5a21b662016-05-24 17:13:53 +020011640 /*
11641 * drm_mode_page_flip_ioctl() should already catch this, but double
11642 * check to be safe. In the future we may enable pageflipping from
11643 * a disabled primary plane.
11644 */
11645 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11646 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011647
Daniel Vetter5a21b662016-05-24 17:13:53 +020011648 /* Can't change pixel format via MI display flips. */
11649 if (fb->pixel_format != crtc->primary->fb->pixel_format)
11650 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011651
Daniel Vetter5a21b662016-05-24 17:13:53 +020011652 /*
11653 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11654 * Note that pitch changes could also affect these register.
11655 */
11656 if (INTEL_INFO(dev)->gen > 3 &&
11657 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11658 fb->pitches[0] != crtc->primary->fb->pitches[0]))
11659 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011660
Daniel Vetter5a21b662016-05-24 17:13:53 +020011661 if (i915_terminally_wedged(&dev_priv->gpu_error))
11662 goto out_hang;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011663
Daniel Vetter5a21b662016-05-24 17:13:53 +020011664 work = kzalloc(sizeof(*work), GFP_KERNEL);
11665 if (work == NULL)
11666 return -ENOMEM;
11667
11668 work->event = event;
11669 work->crtc = crtc;
11670 work->old_fb = old_fb;
11671 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011672
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011673 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011674 if (ret)
11675 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011676
Daniel Vetter5a21b662016-05-24 17:13:53 +020011677 /* We borrow the event spin lock for protecting flip_work */
11678 spin_lock_irq(&dev->event_lock);
11679 if (intel_crtc->flip_work) {
11680 /* Before declaring the flip queue wedged, check if
11681 * the hardware completed the operation behind our backs.
11682 */
11683 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
11684 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11685 page_flip_completed(intel_crtc);
11686 } else {
11687 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
11688 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011689
Daniel Vetter5a21b662016-05-24 17:13:53 +020011690 drm_crtc_vblank_put(crtc);
11691 kfree(work);
11692 return -EBUSY;
11693 }
11694 }
11695 intel_crtc->flip_work = work;
11696 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011697
Daniel Vetter5a21b662016-05-24 17:13:53 +020011698 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11699 flush_workqueue(dev_priv->wq);
11700
11701 /* Reference the objects for the scheduled work. */
11702 drm_framebuffer_reference(work->old_fb);
11703 drm_gem_object_reference(&obj->base);
11704
11705 crtc->primary->fb = fb;
11706 update_state_fb(crtc->primary);
11707 intel_fbc_pre_update(intel_crtc);
11708
11709 work->pending_flip_obj = obj;
11710
11711 ret = i915_mutex_lock_interruptible(dev);
11712 if (ret)
11713 goto cleanup;
11714
11715 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11716 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11717 ret = -EIO;
11718 goto cleanup;
11719 }
11720
11721 atomic_inc(&intel_crtc->unpin_work_count);
11722
11723 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
11724 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
11725
11726 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
11727 engine = &dev_priv->engine[BCS];
11728 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
11729 /* vlv: DISPLAY_FLIP fails to change tiling */
11730 engine = NULL;
11731 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
11732 engine = &dev_priv->engine[BCS];
11733 } else if (INTEL_INFO(dev)->gen >= 7) {
11734 engine = i915_gem_request_get_engine(obj->last_write_req);
11735 if (engine == NULL || engine->id != RCS)
11736 engine = &dev_priv->engine[BCS];
11737 } else {
11738 engine = &dev_priv->engine[RCS];
11739 }
11740
11741 mmio_flip = use_mmio_flip(engine, obj);
11742
11743 /* When using CS flips, we want to emit semaphores between rings.
11744 * However, when using mmio flips we will create a task to do the
11745 * synchronisation, so all we want here is to pin the framebuffer
11746 * into the display plane and skip any waits.
11747 */
11748 if (!mmio_flip) {
11749 ret = i915_gem_object_sync(obj, engine, &request);
11750 if (!ret && !request) {
11751 request = i915_gem_request_alloc(engine, NULL);
11752 ret = PTR_ERR_OR_ZERO(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011753 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011754
Daniel Vetter5a21b662016-05-24 17:13:53 +020011755 if (ret)
11756 goto cleanup_pending;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011757 }
11758
Daniel Vetter5a21b662016-05-24 17:13:53 +020011759 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
11760 if (ret)
11761 goto cleanup_pending;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011762
Daniel Vetter5a21b662016-05-24 17:13:53 +020011763 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11764 obj, 0);
11765 work->gtt_offset += intel_crtc->dspaddr_offset;
11766 work->rotation = crtc->primary->state->rotation;
11767
11768 if (mmio_flip) {
11769 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
11770
11771 i915_gem_request_assign(&work->flip_queued_req,
11772 obj->last_write_req);
11773
11774 schedule_work(&work->mmio_work);
11775 } else {
11776 i915_gem_request_assign(&work->flip_queued_req, request);
11777 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
11778 page_flip_flags);
11779 if (ret)
11780 goto cleanup_unpin;
11781
11782 intel_mark_page_flip_active(intel_crtc, work);
11783
11784 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011785 }
11786
Daniel Vetter5a21b662016-05-24 17:13:53 +020011787 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
11788 to_intel_plane(primary)->frontbuffer_bit);
11789 mutex_unlock(&dev->struct_mutex);
11790
11791 intel_frontbuffer_flip_prepare(dev,
11792 to_intel_plane(primary)->frontbuffer_bit);
11793
11794 trace_i915_flip_request(intel_crtc->plane, obj);
11795
11796 return 0;
11797
11798cleanup_unpin:
11799 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
11800cleanup_pending:
11801 if (!IS_ERR_OR_NULL(request))
11802 i915_add_request_no_flush(request);
11803 atomic_dec(&intel_crtc->unpin_work_count);
11804 mutex_unlock(&dev->struct_mutex);
11805cleanup:
11806 crtc->primary->fb = old_fb;
11807 update_state_fb(crtc->primary);
11808
11809 drm_gem_object_unreference_unlocked(&obj->base);
11810 drm_framebuffer_unreference(work->old_fb);
11811
11812 spin_lock_irq(&dev->event_lock);
11813 intel_crtc->flip_work = NULL;
11814 spin_unlock_irq(&dev->event_lock);
11815
11816 drm_crtc_vblank_put(crtc);
11817free_work:
11818 kfree(work);
11819
11820 if (ret == -EIO) {
11821 struct drm_atomic_state *state;
11822 struct drm_plane_state *plane_state;
11823
11824out_hang:
11825 state = drm_atomic_state_alloc(dev);
11826 if (!state)
11827 return -ENOMEM;
11828 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11829
11830retry:
11831 plane_state = drm_atomic_get_plane_state(state, primary);
11832 ret = PTR_ERR_OR_ZERO(plane_state);
11833 if (!ret) {
11834 drm_atomic_set_fb_for_plane(plane_state, fb);
11835
11836 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11837 if (!ret)
11838 ret = drm_atomic_commit(state);
11839 }
11840
11841 if (ret == -EDEADLK) {
11842 drm_modeset_backoff(state->acquire_ctx);
11843 drm_atomic_state_clear(state);
11844 goto retry;
11845 }
11846
11847 if (ret)
11848 drm_atomic_state_free(state);
11849
11850 if (ret == 0 && event) {
11851 spin_lock_irq(&dev->event_lock);
11852 drm_crtc_send_vblank_event(crtc, event);
11853 spin_unlock_irq(&dev->event_lock);
11854 }
11855 }
11856 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011857}
11858
Daniel Vetter5a21b662016-05-24 17:13:53 +020011859
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011860/**
11861 * intel_wm_need_update - Check whether watermarks need updating
11862 * @plane: drm plane
11863 * @state: new plane state
11864 *
11865 * Check current plane state versus the new one to determine whether
11866 * watermarks need to be recalculated.
11867 *
11868 * Returns true or false.
11869 */
11870static bool intel_wm_need_update(struct drm_plane *plane,
11871 struct drm_plane_state *state)
11872{
Matt Roperd21fbe82015-09-24 15:53:12 -070011873 struct intel_plane_state *new = to_intel_plane_state(state);
11874 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11875
11876 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011877 if (new->visible != cur->visible)
11878 return true;
11879
11880 if (!cur->base.fb || !new->base.fb)
11881 return false;
11882
11883 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11884 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011885 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11886 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11887 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11888 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011889 return true;
11890
11891 return false;
11892}
11893
Matt Roperd21fbe82015-09-24 15:53:12 -070011894static bool needs_scaling(struct intel_plane_state *state)
11895{
11896 int src_w = drm_rect_width(&state->src) >> 16;
11897 int src_h = drm_rect_height(&state->src) >> 16;
11898 int dst_w = drm_rect_width(&state->dst);
11899 int dst_h = drm_rect_height(&state->dst);
11900
11901 return (src_w != dst_w || src_h != dst_h);
11902}
11903
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011904int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11905 struct drm_plane_state *plane_state)
11906{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011907 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011908 struct drm_crtc *crtc = crtc_state->crtc;
11909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11910 struct drm_plane *plane = plane_state->plane;
11911 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011912 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011913 struct intel_plane_state *old_plane_state =
11914 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011915 bool mode_changed = needs_modeset(crtc_state);
11916 bool was_crtc_enabled = crtc->state->active;
11917 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011918 bool turn_off, turn_on, visible, was_visible;
11919 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030011920 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011921
11922 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11923 plane->type != DRM_PLANE_TYPE_CURSOR) {
11924 ret = skl_update_scaler_plane(
11925 to_intel_crtc_state(crtc_state),
11926 to_intel_plane_state(plane_state));
11927 if (ret)
11928 return ret;
11929 }
11930
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011931 was_visible = old_plane_state->visible;
11932 visible = to_intel_plane_state(plane_state)->visible;
11933
11934 if (!was_crtc_enabled && WARN_ON(was_visible))
11935 was_visible = false;
11936
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011937 /*
11938 * Visibility is calculated as if the crtc was on, but
11939 * after scaler setup everything depends on it being off
11940 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011941 *
11942 * FIXME this is wrong for watermarks. Watermarks should also
11943 * be computed as if the pipe would be active. Perhaps move
11944 * per-plane wm computation to the .check_plane() hook, and
11945 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011946 */
11947 if (!is_crtc_enabled)
11948 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011949
11950 if (!was_visible && !visible)
11951 return 0;
11952
Maarten Lankhorste8861672016-02-24 11:24:26 +010011953 if (fb != old_plane_state->base.fb)
11954 pipe_config->fb_changed = true;
11955
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011956 turn_off = was_visible && (!visible || mode_changed);
11957 turn_on = visible && (!was_visible || mode_changed);
11958
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011959 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030011960 intel_crtc->base.base.id,
11961 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011962 plane->base.id, plane->name,
11963 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011964
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011965 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
11966 plane->base.id, plane->name,
11967 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011968 turn_off, turn_on, mode_changed);
11969
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011970 if (turn_on) {
11971 pipe_config->update_wm_pre = true;
11972
11973 /* must disable cxsr around plane enable/disable */
11974 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11975 pipe_config->disable_cxsr = true;
11976 } else if (turn_off) {
11977 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011978
Ville Syrjälä852eb002015-06-24 22:00:07 +030011979 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011980 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011981 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011982 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011983 /* FIXME bollocks */
11984 pipe_config->update_wm_pre = true;
11985 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011986 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011987
Matt Ropered4a6a72016-02-23 17:20:13 -080011988 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011989 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11990 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011991 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11992
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011993 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011994 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011995
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011996 /*
11997 * WaCxSRDisabledForSpriteScaling:ivb
11998 *
11999 * cstate->update_wm was already set above, so this flag will
12000 * take effect when we commit and program watermarks.
12001 */
12002 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12003 needs_scaling(to_intel_plane_state(plane_state)) &&
12004 !needs_scaling(old_plane_state))
12005 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012006
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012007 return 0;
12008}
12009
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012010static bool encoders_cloneable(const struct intel_encoder *a,
12011 const struct intel_encoder *b)
12012{
12013 /* masks could be asymmetric, so check both ways */
12014 return a == b || (a->cloneable & (1 << b->type) &&
12015 b->cloneable & (1 << a->type));
12016}
12017
12018static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12019 struct intel_crtc *crtc,
12020 struct intel_encoder *encoder)
12021{
12022 struct intel_encoder *source_encoder;
12023 struct drm_connector *connector;
12024 struct drm_connector_state *connector_state;
12025 int i;
12026
12027 for_each_connector_in_state(state, connector, connector_state, i) {
12028 if (connector_state->crtc != &crtc->base)
12029 continue;
12030
12031 source_encoder =
12032 to_intel_encoder(connector_state->best_encoder);
12033 if (!encoders_cloneable(encoder, source_encoder))
12034 return false;
12035 }
12036
12037 return true;
12038}
12039
12040static bool check_encoder_cloning(struct drm_atomic_state *state,
12041 struct intel_crtc *crtc)
12042{
12043 struct intel_encoder *encoder;
12044 struct drm_connector *connector;
12045 struct drm_connector_state *connector_state;
12046 int i;
12047
12048 for_each_connector_in_state(state, connector, connector_state, i) {
12049 if (connector_state->crtc != &crtc->base)
12050 continue;
12051
12052 encoder = to_intel_encoder(connector_state->best_encoder);
12053 if (!check_single_encoder_cloning(state, crtc, encoder))
12054 return false;
12055 }
12056
12057 return true;
12058}
12059
12060static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12061 struct drm_crtc_state *crtc_state)
12062{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012063 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012064 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012066 struct intel_crtc_state *pipe_config =
12067 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012068 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012069 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012070 bool mode_changed = needs_modeset(crtc_state);
12071
12072 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12073 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12074 return -EINVAL;
12075 }
12076
Ville Syrjälä852eb002015-06-24 22:00:07 +030012077 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012078 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012079
Maarten Lankhorstad421372015-06-15 12:33:42 +020012080 if (mode_changed && crtc_state->enable &&
12081 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012082 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012083 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12084 pipe_config);
12085 if (ret)
12086 return ret;
12087 }
12088
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012089 if (crtc_state->color_mgmt_changed) {
12090 ret = intel_color_check(crtc, crtc_state);
12091 if (ret)
12092 return ret;
12093 }
12094
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012095 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012096 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012097 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012098 if (ret) {
12099 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012100 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012101 }
12102 }
12103
12104 if (dev_priv->display.compute_intermediate_wm &&
12105 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12106 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12107 return 0;
12108
12109 /*
12110 * Calculate 'intermediate' watermarks that satisfy both the
12111 * old state and the new state. We can program these
12112 * immediately.
12113 */
12114 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12115 intel_crtc,
12116 pipe_config);
12117 if (ret) {
12118 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12119 return ret;
12120 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012121 } else if (dev_priv->display.compute_intermediate_wm) {
12122 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12123 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012124 }
12125
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012126 if (INTEL_INFO(dev)->gen >= 9) {
12127 if (mode_changed)
12128 ret = skl_update_scaler_crtc(pipe_config);
12129
12130 if (!ret)
12131 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12132 pipe_config);
12133 }
12134
12135 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012136}
12137
Jani Nikula65b38e02015-04-13 11:26:56 +030012138static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012139 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012140 .atomic_begin = intel_begin_crtc_commit,
12141 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012142 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012143};
12144
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012145static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12146{
12147 struct intel_connector *connector;
12148
12149 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012150 if (connector->base.state->crtc)
12151 drm_connector_unreference(&connector->base);
12152
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012153 if (connector->base.encoder) {
12154 connector->base.state->best_encoder =
12155 connector->base.encoder;
12156 connector->base.state->crtc =
12157 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012158
12159 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012160 } else {
12161 connector->base.state->best_encoder = NULL;
12162 connector->base.state->crtc = NULL;
12163 }
12164 }
12165}
12166
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012167static void
Robin Schroereba905b2014-05-18 02:24:50 +020012168connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012169 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012170{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012171 int bpp = pipe_config->pipe_bpp;
12172
12173 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12174 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012175 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012176
12177 /* Don't use an invalid EDID bpc value */
12178 if (connector->base.display_info.bpc &&
12179 connector->base.display_info.bpc * 3 < bpp) {
12180 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12181 bpp, connector->base.display_info.bpc*3);
12182 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12183 }
12184
Jani Nikula013dd9e2016-01-13 16:35:20 +020012185 /* Clamp bpp to default limit on screens without EDID 1.4 */
12186 if (connector->base.display_info.bpc == 0) {
12187 int type = connector->base.connector_type;
12188 int clamp_bpp = 24;
12189
12190 /* Fall back to 18 bpp when DP sink capability is unknown. */
12191 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12192 type == DRM_MODE_CONNECTOR_eDP)
12193 clamp_bpp = 18;
12194
12195 if (bpp > clamp_bpp) {
12196 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12197 bpp, clamp_bpp);
12198 pipe_config->pipe_bpp = clamp_bpp;
12199 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012200 }
12201}
12202
12203static int
12204compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012205 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012206{
12207 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012208 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012209 struct drm_connector *connector;
12210 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012211 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012212
Wayne Boyer666a4532015-12-09 12:29:35 -080012213 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012214 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012215 else if (INTEL_INFO(dev)->gen >= 5)
12216 bpp = 12*3;
12217 else
12218 bpp = 8*3;
12219
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012220
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012221 pipe_config->pipe_bpp = bpp;
12222
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012223 state = pipe_config->base.state;
12224
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012225 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012226 for_each_connector_in_state(state, connector, connector_state, i) {
12227 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012228 continue;
12229
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012230 connected_sink_compute_bpp(to_intel_connector(connector),
12231 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012232 }
12233
12234 return bpp;
12235}
12236
Daniel Vetter644db712013-09-19 14:53:58 +020012237static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12238{
12239 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12240 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012241 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012242 mode->crtc_hdisplay, mode->crtc_hsync_start,
12243 mode->crtc_hsync_end, mode->crtc_htotal,
12244 mode->crtc_vdisplay, mode->crtc_vsync_start,
12245 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12246}
12247
Daniel Vetterc0b03412013-05-28 12:05:54 +020012248static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012249 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012250 const char *context)
12251{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012252 struct drm_device *dev = crtc->base.dev;
12253 struct drm_plane *plane;
12254 struct intel_plane *intel_plane;
12255 struct intel_plane_state *state;
12256 struct drm_framebuffer *fb;
12257
Ville Syrjälä78108b72016-05-27 20:59:19 +030012258 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12259 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012260 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012261
Jani Nikulada205632016-03-15 21:51:10 +020012262 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012263 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12264 pipe_config->pipe_bpp, pipe_config->dither);
12265 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12266 pipe_config->has_pch_encoder,
12267 pipe_config->fdi_lanes,
12268 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12269 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12270 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012271 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012272 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012273 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012274 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12275 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12276 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012277
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012278 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012279 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012280 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012281 pipe_config->dp_m2_n2.gmch_m,
12282 pipe_config->dp_m2_n2.gmch_n,
12283 pipe_config->dp_m2_n2.link_m,
12284 pipe_config->dp_m2_n2.link_n,
12285 pipe_config->dp_m2_n2.tu);
12286
Daniel Vetter55072d12014-11-20 16:10:28 +010012287 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12288 pipe_config->has_audio,
12289 pipe_config->has_infoframe);
12290
Daniel Vetterc0b03412013-05-28 12:05:54 +020012291 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012292 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012293 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012294 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12295 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012296 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012297 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12298 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012299 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12300 crtc->num_scalers,
12301 pipe_config->scaler_state.scaler_users,
12302 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012303 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12304 pipe_config->gmch_pfit.control,
12305 pipe_config->gmch_pfit.pgm_ratios,
12306 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012307 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012308 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012309 pipe_config->pch_pfit.size,
12310 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012311 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012312 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012313
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012314 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012315 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012316 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012317 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012318 pipe_config->ddi_pll_sel,
12319 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012320 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012321 pipe_config->dpll_hw_state.pll0,
12322 pipe_config->dpll_hw_state.pll1,
12323 pipe_config->dpll_hw_state.pll2,
12324 pipe_config->dpll_hw_state.pll3,
12325 pipe_config->dpll_hw_state.pll6,
12326 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012327 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012328 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012329 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012330 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012331 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12332 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12333 pipe_config->ddi_pll_sel,
12334 pipe_config->dpll_hw_state.ctrl1,
12335 pipe_config->dpll_hw_state.cfgcr1,
12336 pipe_config->dpll_hw_state.cfgcr2);
12337 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012338 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012339 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012340 pipe_config->dpll_hw_state.wrpll,
12341 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012342 } else {
12343 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12344 "fp0: 0x%x, fp1: 0x%x\n",
12345 pipe_config->dpll_hw_state.dpll,
12346 pipe_config->dpll_hw_state.dpll_md,
12347 pipe_config->dpll_hw_state.fp0,
12348 pipe_config->dpll_hw_state.fp1);
12349 }
12350
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012351 DRM_DEBUG_KMS("planes on this crtc\n");
12352 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12353 intel_plane = to_intel_plane(plane);
12354 if (intel_plane->pipe != crtc->pipe)
12355 continue;
12356
12357 state = to_intel_plane_state(plane->state);
12358 fb = state->base.fb;
12359 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012360 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12361 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012362 continue;
12363 }
12364
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012365 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12366 plane->base.id, plane->name);
12367 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
12368 fb->base.id, fb->width, fb->height,
12369 drm_get_format_name(fb->pixel_format));
12370 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12371 state->scaler_id,
12372 state->src.x1 >> 16, state->src.y1 >> 16,
12373 drm_rect_width(&state->src) >> 16,
12374 drm_rect_height(&state->src) >> 16,
12375 state->dst.x1, state->dst.y1,
12376 drm_rect_width(&state->dst),
12377 drm_rect_height(&state->dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012378 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012379}
12380
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012381static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012382{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012383 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012384 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012385 unsigned int used_ports = 0;
12386
12387 /*
12388 * Walk the connector list instead of the encoder
12389 * list to detect the problem on ddi platforms
12390 * where there's just one encoder per digital port.
12391 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012392 drm_for_each_connector(connector, dev) {
12393 struct drm_connector_state *connector_state;
12394 struct intel_encoder *encoder;
12395
12396 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12397 if (!connector_state)
12398 connector_state = connector->state;
12399
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012400 if (!connector_state->best_encoder)
12401 continue;
12402
12403 encoder = to_intel_encoder(connector_state->best_encoder);
12404
12405 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012406
12407 switch (encoder->type) {
12408 unsigned int port_mask;
12409 case INTEL_OUTPUT_UNKNOWN:
12410 if (WARN_ON(!HAS_DDI(dev)))
12411 break;
12412 case INTEL_OUTPUT_DISPLAYPORT:
12413 case INTEL_OUTPUT_HDMI:
12414 case INTEL_OUTPUT_EDP:
12415 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12416
12417 /* the same port mustn't appear more than once */
12418 if (used_ports & port_mask)
12419 return false;
12420
12421 used_ports |= port_mask;
12422 default:
12423 break;
12424 }
12425 }
12426
12427 return true;
12428}
12429
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012430static void
12431clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12432{
12433 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012434 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012435 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012436 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012437 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012438 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012439
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012440 /* FIXME: before the switch to atomic started, a new pipe_config was
12441 * kzalloc'd. Code that depends on any field being zero should be
12442 * fixed, so that the crtc_state can be safely duplicated. For now,
12443 * only fields that are know to not cause problems are preserved. */
12444
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012445 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012446 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012447 shared_dpll = crtc_state->shared_dpll;
12448 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012449 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012450 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012451
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012452 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012453
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012454 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012455 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012456 crtc_state->shared_dpll = shared_dpll;
12457 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012458 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012459 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012460}
12461
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012462static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012463intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012464 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012465{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012466 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012467 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012468 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012469 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012470 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012471 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012472 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012473
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012474 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012475
Daniel Vettere143a212013-07-04 12:01:15 +020012476 pipe_config->cpu_transcoder =
12477 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012478
Imre Deak2960bc92013-07-30 13:36:32 +030012479 /*
12480 * Sanitize sync polarity flags based on requested ones. If neither
12481 * positive or negative polarity is requested, treat this as meaning
12482 * negative polarity.
12483 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012484 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012485 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012486 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012487
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012488 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012489 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012490 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012491
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012492 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12493 pipe_config);
12494 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012495 goto fail;
12496
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012497 /*
12498 * Determine the real pipe dimensions. Note that stereo modes can
12499 * increase the actual pipe size due to the frame doubling and
12500 * insertion of additional space for blanks between the frame. This
12501 * is stored in the crtc timings. We use the requested mode to do this
12502 * computation to clearly distinguish it from the adjusted mode, which
12503 * can be changed by the connectors in the below retry loop.
12504 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012505 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012506 &pipe_config->pipe_src_w,
12507 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012508
Daniel Vettere29c22c2013-02-21 00:00:16 +010012509encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012510 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012511 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012512 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012513
Daniel Vetter135c81b2013-07-21 21:37:09 +020012514 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012515 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12516 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012517
Daniel Vetter7758a112012-07-08 19:40:39 +020012518 /* Pass our mode to the connectors and the CRTC to give them a chance to
12519 * adjust it according to limitations or connector properties, and also
12520 * a chance to reject the mode entirely.
12521 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012522 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012523 if (connector_state->crtc != crtc)
12524 continue;
12525
12526 encoder = to_intel_encoder(connector_state->best_encoder);
12527
Daniel Vetterefea6e82013-07-21 21:36:59 +020012528 if (!(encoder->compute_config(encoder, pipe_config))) {
12529 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012530 goto fail;
12531 }
12532 }
12533
Daniel Vetterff9a6752013-06-01 17:16:21 +020012534 /* Set default port clock if not overwritten by the encoder. Needs to be
12535 * done afterwards in case the encoder adjusts the mode. */
12536 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012537 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012538 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012539
Daniel Vettera43f6e02013-06-07 23:10:32 +020012540 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012541 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012542 DRM_DEBUG_KMS("CRTC fixup failed\n");
12543 goto fail;
12544 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012545
12546 if (ret == RETRY) {
12547 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12548 ret = -EINVAL;
12549 goto fail;
12550 }
12551
12552 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12553 retry = false;
12554 goto encoder_retry;
12555 }
12556
Daniel Vettere8fa4272015-08-12 11:43:34 +020012557 /* Dithering seems to not pass-through bits correctly when it should, so
12558 * only enable it on 6bpc panels. */
12559 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012560 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012561 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012562
Daniel Vetter7758a112012-07-08 19:40:39 +020012563fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012564 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012565}
12566
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012567static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012568intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012569{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012570 struct drm_crtc *crtc;
12571 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012572 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012573
Ville Syrjälä76688512014-01-10 11:28:06 +020012574 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012575 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012576 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012577
12578 /* Update hwmode for vblank functions */
12579 if (crtc->state->active)
12580 crtc->hwmode = crtc->state->adjusted_mode;
12581 else
12582 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012583
12584 /*
12585 * Update legacy state to satisfy fbc code. This can
12586 * be removed when fbc uses the atomic state.
12587 */
12588 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12589 struct drm_plane_state *plane_state = crtc->primary->state;
12590
12591 crtc->primary->fb = plane_state->fb;
12592 crtc->x = plane_state->src_x >> 16;
12593 crtc->y = plane_state->src_y >> 16;
12594 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012595 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012596}
12597
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012598static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012599{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012600 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012601
12602 if (clock1 == clock2)
12603 return true;
12604
12605 if (!clock1 || !clock2)
12606 return false;
12607
12608 diff = abs(clock1 - clock2);
12609
12610 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12611 return true;
12612
12613 return false;
12614}
12615
Daniel Vetter25c5b262012-07-08 22:08:04 +020012616#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12617 list_for_each_entry((intel_crtc), \
12618 &(dev)->mode_config.crtc_list, \
12619 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012620 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012621
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012622static bool
12623intel_compare_m_n(unsigned int m, unsigned int n,
12624 unsigned int m2, unsigned int n2,
12625 bool exact)
12626{
12627 if (m == m2 && n == n2)
12628 return true;
12629
12630 if (exact || !m || !n || !m2 || !n2)
12631 return false;
12632
12633 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12634
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012635 if (n > n2) {
12636 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012637 m2 <<= 1;
12638 n2 <<= 1;
12639 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012640 } else if (n < n2) {
12641 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012642 m <<= 1;
12643 n <<= 1;
12644 }
12645 }
12646
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012647 if (n != n2)
12648 return false;
12649
12650 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012651}
12652
12653static bool
12654intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12655 struct intel_link_m_n *m2_n2,
12656 bool adjust)
12657{
12658 if (m_n->tu == m2_n2->tu &&
12659 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12660 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12661 intel_compare_m_n(m_n->link_m, m_n->link_n,
12662 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12663 if (adjust)
12664 *m2_n2 = *m_n;
12665
12666 return true;
12667 }
12668
12669 return false;
12670}
12671
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012672static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012673intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012674 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012675 struct intel_crtc_state *pipe_config,
12676 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012677{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012678 bool ret = true;
12679
12680#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12681 do { \
12682 if (!adjust) \
12683 DRM_ERROR(fmt, ##__VA_ARGS__); \
12684 else \
12685 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12686 } while (0)
12687
Daniel Vetter66e985c2013-06-05 13:34:20 +020012688#define PIPE_CONF_CHECK_X(name) \
12689 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012690 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012691 "(expected 0x%08x, found 0x%08x)\n", \
12692 current_config->name, \
12693 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012694 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012695 }
12696
Daniel Vetter08a24032013-04-19 11:25:34 +020012697#define PIPE_CONF_CHECK_I(name) \
12698 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012699 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012700 "(expected %i, found %i)\n", \
12701 current_config->name, \
12702 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012703 ret = false; \
12704 }
12705
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012706#define PIPE_CONF_CHECK_P(name) \
12707 if (current_config->name != pipe_config->name) { \
12708 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12709 "(expected %p, found %p)\n", \
12710 current_config->name, \
12711 pipe_config->name); \
12712 ret = false; \
12713 }
12714
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012715#define PIPE_CONF_CHECK_M_N(name) \
12716 if (!intel_compare_link_m_n(&current_config->name, \
12717 &pipe_config->name,\
12718 adjust)) { \
12719 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12720 "(expected tu %i gmch %i/%i link %i/%i, " \
12721 "found tu %i, gmch %i/%i link %i/%i)\n", \
12722 current_config->name.tu, \
12723 current_config->name.gmch_m, \
12724 current_config->name.gmch_n, \
12725 current_config->name.link_m, \
12726 current_config->name.link_n, \
12727 pipe_config->name.tu, \
12728 pipe_config->name.gmch_m, \
12729 pipe_config->name.gmch_n, \
12730 pipe_config->name.link_m, \
12731 pipe_config->name.link_n); \
12732 ret = false; \
12733 }
12734
Daniel Vetter55c561a2016-03-30 11:34:36 +020012735/* This is required for BDW+ where there is only one set of registers for
12736 * switching between high and low RR.
12737 * This macro can be used whenever a comparison has to be made between one
12738 * hw state and multiple sw state variables.
12739 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012740#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12741 if (!intel_compare_link_m_n(&current_config->name, \
12742 &pipe_config->name, adjust) && \
12743 !intel_compare_link_m_n(&current_config->alt_name, \
12744 &pipe_config->name, adjust)) { \
12745 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12746 "(expected tu %i gmch %i/%i link %i/%i, " \
12747 "or tu %i gmch %i/%i link %i/%i, " \
12748 "found tu %i, gmch %i/%i link %i/%i)\n", \
12749 current_config->name.tu, \
12750 current_config->name.gmch_m, \
12751 current_config->name.gmch_n, \
12752 current_config->name.link_m, \
12753 current_config->name.link_n, \
12754 current_config->alt_name.tu, \
12755 current_config->alt_name.gmch_m, \
12756 current_config->alt_name.gmch_n, \
12757 current_config->alt_name.link_m, \
12758 current_config->alt_name.link_n, \
12759 pipe_config->name.tu, \
12760 pipe_config->name.gmch_m, \
12761 pipe_config->name.gmch_n, \
12762 pipe_config->name.link_m, \
12763 pipe_config->name.link_n); \
12764 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012765 }
12766
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012767#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12768 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012769 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012770 "(expected %i, found %i)\n", \
12771 current_config->name & (mask), \
12772 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012773 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012774 }
12775
Ville Syrjälä5e550652013-09-06 23:29:07 +030012776#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12777 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012778 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012779 "(expected %i, found %i)\n", \
12780 current_config->name, \
12781 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012782 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012783 }
12784
Daniel Vetterbb760062013-06-06 14:55:52 +020012785#define PIPE_CONF_QUIRK(quirk) \
12786 ((current_config->quirks | pipe_config->quirks) & (quirk))
12787
Daniel Vettereccb1402013-05-22 00:50:22 +020012788 PIPE_CONF_CHECK_I(cpu_transcoder);
12789
Daniel Vetter08a24032013-04-19 11:25:34 +020012790 PIPE_CONF_CHECK_I(has_pch_encoder);
12791 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012792 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012793
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012794 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012795 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012796
12797 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012798 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012799
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012800 if (current_config->has_drrs)
12801 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12802 } else
12803 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012804
Jani Nikulaa65347b2015-11-27 12:21:46 +020012805 PIPE_CONF_CHECK_I(has_dsi_encoder);
12806
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012807 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12808 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12809 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12810 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12811 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12812 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012813
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012814 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12815 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12816 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12817 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12818 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12819 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012820
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012821 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012822 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012823 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012824 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012825 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012826 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012827
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012828 PIPE_CONF_CHECK_I(has_audio);
12829
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012830 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012831 DRM_MODE_FLAG_INTERLACE);
12832
Daniel Vetterbb760062013-06-06 14:55:52 +020012833 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012834 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012835 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012836 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012837 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012838 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012839 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012840 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012841 DRM_MODE_FLAG_NVSYNC);
12842 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012843
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012844 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012845 /* pfit ratios are autocomputed by the hw on gen4+ */
12846 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012847 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012848 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012849
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012850 if (!adjust) {
12851 PIPE_CONF_CHECK_I(pipe_src_w);
12852 PIPE_CONF_CHECK_I(pipe_src_h);
12853
12854 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12855 if (current_config->pch_pfit.enabled) {
12856 PIPE_CONF_CHECK_X(pch_pfit.pos);
12857 PIPE_CONF_CHECK_X(pch_pfit.size);
12858 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012859
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012860 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12861 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012862
Jesse Barnese59150d2014-01-07 13:30:45 -080012863 /* BDW+ don't expose a synchronous way to read the state */
12864 if (IS_HASWELL(dev))
12865 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012866
Ville Syrjälä282740f2013-09-04 18:30:03 +030012867 PIPE_CONF_CHECK_I(double_wide);
12868
Daniel Vetter26804af2014-06-25 22:01:55 +030012869 PIPE_CONF_CHECK_X(ddi_pll_sel);
12870
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012871 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012872 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012873 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012874 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12875 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012876 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012877 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012878 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12879 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12880 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012881
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012882 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12883 PIPE_CONF_CHECK_X(dsi_pll.div);
12884
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012885 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12886 PIPE_CONF_CHECK_I(pipe_bpp);
12887
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012888 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012889 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012890
Daniel Vetter66e985c2013-06-05 13:34:20 +020012891#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012892#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012893#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012894#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012895#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012896#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012897#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012898
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012899 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012900}
12901
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012902static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12903 const struct intel_crtc_state *pipe_config)
12904{
12905 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012906 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012907 &pipe_config->fdi_m_n);
12908 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12909
12910 /*
12911 * FDI already provided one idea for the dotclock.
12912 * Yell if the encoder disagrees.
12913 */
12914 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12915 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12916 fdi_dotclock, dotclock);
12917 }
12918}
12919
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012920static void verify_wm_state(struct drm_crtc *crtc,
12921 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012922{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012923 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012924 struct drm_i915_private *dev_priv = dev->dev_private;
12925 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012926 struct skl_ddb_entry *hw_entry, *sw_entry;
12927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12928 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012929 int plane;
12930
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012931 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012932 return;
12933
12934 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12935 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12936
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012937 /* planes */
12938 for_each_plane(dev_priv, pipe, plane) {
12939 hw_entry = &hw_ddb.plane[pipe][plane];
12940 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012941
12942 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12943 continue;
12944
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012945 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12946 "(expected (%u,%u), found (%u,%u))\n",
12947 pipe_name(pipe), plane + 1,
12948 sw_entry->start, sw_entry->end,
12949 hw_entry->start, hw_entry->end);
12950 }
12951
12952 /* cursor */
12953 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12954 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12955
12956 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012957 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12958 "(expected (%u,%u), found (%u,%u))\n",
12959 pipe_name(pipe),
12960 sw_entry->start, sw_entry->end,
12961 hw_entry->start, hw_entry->end);
12962 }
12963}
12964
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012965static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012966verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012967{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012968 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012969
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012970 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012971 struct drm_encoder *encoder = connector->encoder;
12972 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012973
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012974 if (state->crtc != crtc)
12975 continue;
12976
Daniel Vetter5a21b662016-05-24 17:13:53 +020012977 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012978
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012979 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012980 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012981 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012982}
12983
12984static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012985verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012986{
12987 struct intel_encoder *encoder;
12988 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012989
Damien Lespiaub2784e12014-08-05 11:29:37 +010012990 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012991 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012992 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012993
12994 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12995 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012996 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012997
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012998 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012999 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013000 continue;
13001 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013002
13003 I915_STATE_WARN(connector->base.state->crtc !=
13004 encoder->base.crtc,
13005 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013006 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013007
Rob Clarke2c719b2014-12-15 13:56:32 -050013008 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013009 "encoder's enabled state mismatch "
13010 "(expected %i, found %i)\n",
13011 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013012
13013 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013014 bool active;
13015
13016 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013017 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013018 "encoder detached but still enabled on pipe %c.\n",
13019 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013020 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013021 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013022}
13023
13024static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013025verify_crtc_state(struct drm_crtc *crtc,
13026 struct drm_crtc_state *old_crtc_state,
13027 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013028{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013029 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013030 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013031 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13033 struct intel_crtc_state *pipe_config, *sw_config;
13034 struct drm_atomic_state *old_state;
13035 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013036
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013037 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013038 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013039 pipe_config = to_intel_crtc_state(old_crtc_state);
13040 memset(pipe_config, 0, sizeof(*pipe_config));
13041 pipe_config->base.crtc = crtc;
13042 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013043
Ville Syrjälä78108b72016-05-27 20:59:19 +030013044 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013045
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013046 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013047
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013048 /* hw state is inconsistent with the pipe quirk */
13049 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13050 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13051 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013052
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013053 I915_STATE_WARN(new_crtc_state->active != active,
13054 "crtc active state doesn't match with hw state "
13055 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013056
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013057 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13058 "transitional active state does not match atomic hw state "
13059 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013060
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013061 for_each_encoder_on_crtc(dev, crtc, encoder) {
13062 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013063
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013064 active = encoder->get_hw_state(encoder, &pipe);
13065 I915_STATE_WARN(active != new_crtc_state->active,
13066 "[ENCODER:%i] active %i with crtc active %i\n",
13067 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013068
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013069 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13070 "Encoder connected to wrong pipe %c\n",
13071 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013072
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013073 if (active)
13074 encoder->get_config(encoder, pipe_config);
13075 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013076
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013077 if (!new_crtc_state->active)
13078 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013079
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013080 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013081
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013082 sw_config = to_intel_crtc_state(crtc->state);
13083 if (!intel_pipe_config_compare(dev, sw_config,
13084 pipe_config, false)) {
13085 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13086 intel_dump_pipe_config(intel_crtc, pipe_config,
13087 "[hw state]");
13088 intel_dump_pipe_config(intel_crtc, sw_config,
13089 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013090 }
13091}
13092
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013093static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013094verify_single_dpll_state(struct drm_i915_private *dev_priv,
13095 struct intel_shared_dpll *pll,
13096 struct drm_crtc *crtc,
13097 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013098{
13099 struct intel_dpll_hw_state dpll_hw_state;
13100 unsigned crtc_mask;
13101 bool active;
13102
13103 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13104
13105 DRM_DEBUG_KMS("%s\n", pll->name);
13106
13107 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13108
13109 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13110 I915_STATE_WARN(!pll->on && pll->active_mask,
13111 "pll in active use but not on in sw tracking\n");
13112 I915_STATE_WARN(pll->on && !pll->active_mask,
13113 "pll is on but not used by any active crtc\n");
13114 I915_STATE_WARN(pll->on != active,
13115 "pll on state mismatch (expected %i, found %i)\n",
13116 pll->on, active);
13117 }
13118
13119 if (!crtc) {
13120 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13121 "more active pll users than references: %x vs %x\n",
13122 pll->active_mask, pll->config.crtc_mask);
13123
13124 return;
13125 }
13126
13127 crtc_mask = 1 << drm_crtc_index(crtc);
13128
13129 if (new_state->active)
13130 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13131 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13132 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13133 else
13134 I915_STATE_WARN(pll->active_mask & crtc_mask,
13135 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13136 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13137
13138 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13139 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13140 crtc_mask, pll->config.crtc_mask);
13141
13142 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13143 &dpll_hw_state,
13144 sizeof(dpll_hw_state)),
13145 "pll hw state mismatch\n");
13146}
13147
13148static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013149verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13150 struct drm_crtc_state *old_crtc_state,
13151 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013152{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013153 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013154 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13155 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13156
13157 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013158 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013159
13160 if (old_state->shared_dpll &&
13161 old_state->shared_dpll != new_state->shared_dpll) {
13162 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13163 struct intel_shared_dpll *pll = old_state->shared_dpll;
13164
13165 I915_STATE_WARN(pll->active_mask & crtc_mask,
13166 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13167 pipe_name(drm_crtc_index(crtc)));
13168 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13169 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13170 pipe_name(drm_crtc_index(crtc)));
13171 }
13172}
13173
13174static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013175intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013176 struct drm_crtc_state *old_state,
13177 struct drm_crtc_state *new_state)
13178{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013179 if (!needs_modeset(new_state) &&
13180 !to_intel_crtc_state(new_state)->update_pipe)
13181 return;
13182
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013183 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013184 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013185 verify_crtc_state(crtc, old_state, new_state);
13186 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013187}
13188
13189static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013190verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013191{
13192 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013193 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013194
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013195 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013196 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013197}
Daniel Vetter53589012013-06-05 13:34:16 +020013198
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013199static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013200intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013201{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013202 verify_encoder_state(dev);
13203 verify_connector_state(dev, NULL);
13204 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013205}
13206
Ville Syrjälä80715b22014-05-15 20:23:23 +030013207static void update_scanline_offset(struct intel_crtc *crtc)
13208{
13209 struct drm_device *dev = crtc->base.dev;
13210
13211 /*
13212 * The scanline counter increments at the leading edge of hsync.
13213 *
13214 * On most platforms it starts counting from vtotal-1 on the
13215 * first active line. That means the scanline counter value is
13216 * always one less than what we would expect. Ie. just after
13217 * start of vblank, which also occurs at start of hsync (on the
13218 * last active line), the scanline counter will read vblank_start-1.
13219 *
13220 * On gen2 the scanline counter starts counting from 1 instead
13221 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13222 * to keep the value positive), instead of adding one.
13223 *
13224 * On HSW+ the behaviour of the scanline counter depends on the output
13225 * type. For DP ports it behaves like most other platforms, but on HDMI
13226 * there's an extra 1 line difference. So we need to add two instead of
13227 * one to the value.
13228 */
13229 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013230 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013231 int vtotal;
13232
Ville Syrjälä124abe02015-09-08 13:40:45 +030013233 vtotal = adjusted_mode->crtc_vtotal;
13234 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013235 vtotal /= 2;
13236
13237 crtc->scanline_offset = vtotal - 1;
13238 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013239 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013240 crtc->scanline_offset = 2;
13241 } else
13242 crtc->scanline_offset = 1;
13243}
13244
Maarten Lankhorstad421372015-06-15 12:33:42 +020013245static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013246{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013247 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013248 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013249 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013250 struct drm_crtc *crtc;
13251 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013252 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013253
13254 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013255 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013256
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013257 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013259 struct intel_shared_dpll *old_dpll =
13260 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013261
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013262 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013263 continue;
13264
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013265 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013266
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013267 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013268 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013269
Maarten Lankhorstad421372015-06-15 12:33:42 +020013270 if (!shared_dpll)
13271 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13272
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013273 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013274 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013275}
13276
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013277/*
13278 * This implements the workaround described in the "notes" section of the mode
13279 * set sequence documentation. When going from no pipes or single pipe to
13280 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13281 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13282 */
13283static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13284{
13285 struct drm_crtc_state *crtc_state;
13286 struct intel_crtc *intel_crtc;
13287 struct drm_crtc *crtc;
13288 struct intel_crtc_state *first_crtc_state = NULL;
13289 struct intel_crtc_state *other_crtc_state = NULL;
13290 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13291 int i;
13292
13293 /* look at all crtc's that are going to be enabled in during modeset */
13294 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13295 intel_crtc = to_intel_crtc(crtc);
13296
13297 if (!crtc_state->active || !needs_modeset(crtc_state))
13298 continue;
13299
13300 if (first_crtc_state) {
13301 other_crtc_state = to_intel_crtc_state(crtc_state);
13302 break;
13303 } else {
13304 first_crtc_state = to_intel_crtc_state(crtc_state);
13305 first_pipe = intel_crtc->pipe;
13306 }
13307 }
13308
13309 /* No workaround needed? */
13310 if (!first_crtc_state)
13311 return 0;
13312
13313 /* w/a possibly needed, check how many crtc's are already enabled. */
13314 for_each_intel_crtc(state->dev, intel_crtc) {
13315 struct intel_crtc_state *pipe_config;
13316
13317 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13318 if (IS_ERR(pipe_config))
13319 return PTR_ERR(pipe_config);
13320
13321 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13322
13323 if (!pipe_config->base.active ||
13324 needs_modeset(&pipe_config->base))
13325 continue;
13326
13327 /* 2 or more enabled crtcs means no need for w/a */
13328 if (enabled_pipe != INVALID_PIPE)
13329 return 0;
13330
13331 enabled_pipe = intel_crtc->pipe;
13332 }
13333
13334 if (enabled_pipe != INVALID_PIPE)
13335 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13336 else if (other_crtc_state)
13337 other_crtc_state->hsw_workaround_pipe = first_pipe;
13338
13339 return 0;
13340}
13341
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013342static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13343{
13344 struct drm_crtc *crtc;
13345 struct drm_crtc_state *crtc_state;
13346 int ret = 0;
13347
13348 /* add all active pipes to the state */
13349 for_each_crtc(state->dev, crtc) {
13350 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13351 if (IS_ERR(crtc_state))
13352 return PTR_ERR(crtc_state);
13353
13354 if (!crtc_state->active || needs_modeset(crtc_state))
13355 continue;
13356
13357 crtc_state->mode_changed = true;
13358
13359 ret = drm_atomic_add_affected_connectors(state, crtc);
13360 if (ret)
13361 break;
13362
13363 ret = drm_atomic_add_affected_planes(state, crtc);
13364 if (ret)
13365 break;
13366 }
13367
13368 return ret;
13369}
13370
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013371static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013372{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013373 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13374 struct drm_i915_private *dev_priv = state->dev->dev_private;
13375 struct drm_crtc *crtc;
13376 struct drm_crtc_state *crtc_state;
13377 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013378
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013379 if (!check_digital_port_conflicts(state)) {
13380 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13381 return -EINVAL;
13382 }
13383
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013384 intel_state->modeset = true;
13385 intel_state->active_crtcs = dev_priv->active_crtcs;
13386
13387 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13388 if (crtc_state->active)
13389 intel_state->active_crtcs |= 1 << i;
13390 else
13391 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013392
13393 if (crtc_state->active != crtc->state->active)
13394 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013395 }
13396
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013397 /*
13398 * See if the config requires any additional preparation, e.g.
13399 * to adjust global state with pipes off. We need to do this
13400 * here so we can get the modeset_pipe updated config for the new
13401 * mode set on this crtc. For other crtcs we need to use the
13402 * adjusted_mode bits in the crtc directly.
13403 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013404 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013405 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013406 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013407 if (!intel_state->cdclk_pll_vco)
13408 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013409
Clint Taylorc89e39f2016-05-13 23:41:21 +030013410 ret = dev_priv->display.modeset_calc_cdclk(state);
13411 if (ret < 0)
13412 return ret;
13413
13414 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013415 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013416 ret = intel_modeset_all_pipes(state);
13417
13418 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013419 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013420
13421 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13422 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013423 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013424 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013425
Maarten Lankhorstad421372015-06-15 12:33:42 +020013426 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013427
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013428 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013429 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013430
Maarten Lankhorstad421372015-06-15 12:33:42 +020013431 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013432}
13433
Matt Roperaa363132015-09-24 15:53:18 -070013434/*
13435 * Handle calculation of various watermark data at the end of the atomic check
13436 * phase. The code here should be run after the per-crtc and per-plane 'check'
13437 * handlers to ensure that all derived state has been updated.
13438 */
Matt Roper55994c22016-05-12 07:06:08 -070013439static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013440{
13441 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013442 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013443
13444 /* Is there platform-specific watermark information to calculate? */
13445 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013446 return dev_priv->display.compute_global_watermarks(state);
13447
13448 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013449}
13450
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013451/**
13452 * intel_atomic_check - validate state object
13453 * @dev: drm device
13454 * @state: state to validate
13455 */
13456static int intel_atomic_check(struct drm_device *dev,
13457 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013458{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013459 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013460 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013461 struct drm_crtc *crtc;
13462 struct drm_crtc_state *crtc_state;
13463 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013464 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013465
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013466 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013467 if (ret)
13468 return ret;
13469
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013470 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013471 struct intel_crtc_state *pipe_config =
13472 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013473
13474 /* Catch I915_MODE_FLAG_INHERITED */
13475 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13476 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013477
Daniel Vetter26495482015-07-15 14:15:52 +020013478 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013479 continue;
13480
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013481 if (!crtc_state->enable) {
13482 any_ms = true;
13483 continue;
13484 }
13485
Daniel Vetter26495482015-07-15 14:15:52 +020013486 /* FIXME: For only active_changed we shouldn't need to do any
13487 * state recomputation at all. */
13488
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013489 ret = drm_atomic_add_affected_connectors(state, crtc);
13490 if (ret)
13491 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013492
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013493 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013494 if (ret) {
13495 intel_dump_pipe_config(to_intel_crtc(crtc),
13496 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013497 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013498 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013499
Jani Nikula73831232015-11-19 10:26:30 +020013500 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013501 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013502 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013503 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013504 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013505 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013506 }
13507
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013508 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020013509 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013510
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013511 ret = drm_atomic_add_affected_planes(state, crtc);
13512 if (ret)
13513 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013514
Daniel Vetter26495482015-07-15 14:15:52 +020013515 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13516 needs_modeset(crtc_state) ?
13517 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013518 }
13519
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013520 if (any_ms) {
13521 ret = intel_modeset_checks(state);
13522
13523 if (ret)
13524 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013525 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013526 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013527
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013528 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013529 if (ret)
13530 return ret;
13531
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013532 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070013533 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013534}
13535
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013536static int intel_atomic_prepare_commit(struct drm_device *dev,
13537 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013538 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013539{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013540 struct drm_i915_private *dev_priv = dev->dev_private;
13541 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013542 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013543 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013544 struct drm_crtc *crtc;
13545 int i, ret;
13546
Daniel Vetter5a21b662016-05-24 17:13:53 +020013547 if (nonblock) {
13548 DRM_DEBUG_KMS("i915 does not yet support nonblocking commit\n");
13549 return -EINVAL;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013550 }
13551
Daniel Vetter5a21b662016-05-24 17:13:53 +020013552 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13553 if (state->legacy_cursor_update)
13554 continue;
13555
13556 ret = intel_crtc_wait_for_pending_flips(crtc);
13557 if (ret)
13558 return ret;
13559
13560 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13561 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013562 }
13563
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013564 ret = mutex_lock_interruptible(&dev->struct_mutex);
13565 if (ret)
13566 return ret;
13567
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013568 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013569 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013570
Dave Airlie21daaee2016-05-05 09:56:30 +100013571 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013572 for_each_plane_in_state(state, plane, plane_state, i) {
13573 struct intel_plane_state *intel_plane_state =
13574 to_intel_plane_state(plane_state);
13575
13576 if (!intel_plane_state->wait_req)
13577 continue;
13578
13579 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010013580 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013581 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013582 /* Any hang should be swallowed by the wait */
13583 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013584 mutex_lock(&dev->struct_mutex);
13585 drm_atomic_helper_cleanup_planes(dev, state);
13586 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013587 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013588 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013589 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013590 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013591
13592 return ret;
13593}
13594
Maarten Lankhorsta2991412016-05-17 15:07:48 +020013595u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
13596{
13597 struct drm_device *dev = crtc->base.dev;
13598
13599 if (!dev->max_vblank_count)
13600 return drm_accurate_vblank_count(&crtc->base);
13601
13602 return dev->driver->get_vblank_counter(dev, crtc->pipe);
13603}
13604
Daniel Vetter5a21b662016-05-24 17:13:53 +020013605static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13606 struct drm_i915_private *dev_priv,
13607 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013608{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013609 unsigned last_vblank_count[I915_MAX_PIPES];
13610 enum pipe pipe;
13611 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013612
Daniel Vetter5a21b662016-05-24 17:13:53 +020013613 if (!crtc_mask)
13614 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013615
Daniel Vetter5a21b662016-05-24 17:13:53 +020013616 for_each_pipe(dev_priv, pipe) {
13617 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010013618
Daniel Vetter5a21b662016-05-24 17:13:53 +020013619 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010013620 continue;
13621
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013622 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013623 if (WARN_ON(ret != 0)) {
13624 crtc_mask &= ~(1 << pipe);
13625 continue;
13626 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013627
Daniel Vetter5a21b662016-05-24 17:13:53 +020013628 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13629 }
13630
13631 for_each_pipe(dev_priv, pipe) {
13632 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13633 long lret;
13634
13635 if (!((1 << pipe) & crtc_mask))
13636 continue;
13637
13638 lret = wait_event_timeout(dev->vblank[pipe].queue,
13639 last_vblank_count[pipe] !=
13640 drm_crtc_vblank_count(crtc),
13641 msecs_to_jiffies(50));
13642
13643 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
13644
13645 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013646 }
13647}
13648
Daniel Vetter5a21b662016-05-24 17:13:53 +020013649static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013650{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013651 /* fb updated, need to unpin old fb */
13652 if (crtc_state->fb_changed)
13653 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013654
Daniel Vetter5a21b662016-05-24 17:13:53 +020013655 /* wm changes, need vblank before final wm's */
13656 if (crtc_state->update_wm_post)
13657 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013658
Daniel Vetter5a21b662016-05-24 17:13:53 +020013659 /*
13660 * cxsr is re-enabled after vblank.
13661 * This is already handled by crtc_state->update_wm_post,
13662 * but added for clarity.
13663 */
13664 if (crtc_state->disable_cxsr)
13665 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013666
Daniel Vetter5a21b662016-05-24 17:13:53 +020013667 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013668}
13669
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013670/**
13671 * intel_atomic_commit - commit validated state object
13672 * @dev: DRM device
13673 * @state: the top-level driver state object
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013674 * @nonblock: nonblocking commit
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013675 *
13676 * This function commits a top-level state object that has been validated
13677 * with drm_atomic_helper_check().
13678 *
13679 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13680 * we can only handle plane-related operations and do not yet support
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013681 * nonblocking commit.
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013682 *
13683 * RETURNS
13684 * Zero for success or -errno.
13685 */
13686static int intel_atomic_commit(struct drm_device *dev,
13687 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013688 bool nonblock)
Daniel Vettera6778b32012-07-02 09:56:42 +020013689{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013690 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013691 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013692 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013693 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013694 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013695 int ret = 0, i;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013696 bool hw_check = intel_state->modeset;
13697 unsigned long put_domains[I915_MAX_PIPES] = {};
13698 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013699
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013700 ret = intel_atomic_prepare_commit(dev, state, nonblock);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013701 if (ret) {
13702 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013703 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013704 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013705
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013706 drm_atomic_helper_swap_state(dev, state);
Matt Roper279e99d2016-05-12 07:06:02 -070013707 dev_priv->wm.distrust_bios_wm = false;
Matt Roper734fa012016-05-12 15:11:40 -070013708 dev_priv->wm.skl_results = intel_state->wm_results;
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013709 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013710
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013711 if (intel_state->modeset) {
13712 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13713 sizeof(intel_state->min_pixclk));
13714 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013715 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013716
13717 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013718 }
13719
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013720 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13722
Daniel Vetter5a21b662016-05-24 17:13:53 +020013723 if (needs_modeset(crtc->state) ||
13724 to_intel_crtc_state(crtc->state)->update_pipe) {
13725 hw_check = true;
13726
13727 put_domains[to_intel_crtc(crtc)->pipe] =
13728 modeset_get_crtc_power_domains(crtc,
13729 to_intel_crtc_state(crtc->state));
13730 }
13731
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013732 if (!needs_modeset(crtc->state))
13733 continue;
13734
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013735 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013736
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013737 if (old_crtc_state->active) {
13738 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013739 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013740 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013741 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013742 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013743
13744 /*
13745 * Underruns don't always raise
13746 * interrupts, so check manually.
13747 */
13748 intel_check_cpu_fifo_underruns(dev_priv);
13749 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013750
13751 if (!crtc->state->active)
13752 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013753 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013754 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013755
Daniel Vetterea9d7582012-07-10 10:42:52 +020013756 /* Only after disabling all output pipelines that will be changed can we
13757 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013758 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013759
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013760 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013761 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013762
13763 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030013764 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013765 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013766 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013767
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013768 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013769 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013770
Daniel Vettera6778b32012-07-02 09:56:42 +020013771 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013772 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13774 bool modeset = needs_modeset(crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013775 struct intel_crtc_state *pipe_config =
13776 to_intel_crtc_state(crtc->state);
13777 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013778
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013779 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013780 update_scanline_offset(to_intel_crtc(crtc));
13781 dev_priv->display.crtc_enable(crtc);
13782 }
13783
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013784 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013785 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013786
Daniel Vetter5a21b662016-05-24 17:13:53 +020013787 if (crtc->state->active &&
13788 drm_atomic_get_existing_plane_state(state, crtc->primary))
13789 intel_fbc_enable(intel_crtc);
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013790
Daniel Vetter5a21b662016-05-24 17:13:53 +020013791 if (crtc->state->active &&
13792 (crtc->state->planes_changed || update_pipe))
13793 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013794
Daniel Vetter5a21b662016-05-24 17:13:53 +020013795 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13796 crtc_vblank_mask |= 1 << i;
Matt Ropered4a6a72016-02-23 17:20:13 -080013797 }
13798
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013799 /* FIXME: add subpixel order */
13800
Daniel Vetter5a21b662016-05-24 17:13:53 +020013801 if (!state->legacy_cursor_update)
13802 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13803
13804 /*
13805 * Now that the vblank has passed, we can go ahead and program the
13806 * optimal watermarks on platforms that need two-step watermark
13807 * programming.
13808 *
13809 * TODO: Move this (and other cleanup) to an async worker eventually.
13810 */
13811 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13812 intel_cstate = to_intel_crtc_state(crtc->state);
13813
13814 if (dev_priv->display.optimize_watermarks)
13815 dev_priv->display.optimize_watermarks(intel_cstate);
13816 }
13817
13818 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13819 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13820
13821 if (put_domains[i])
13822 modeset_put_power_domains(dev_priv, put_domains[i]);
13823
13824 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
13825 }
13826
13827 if (intel_state->modeset)
13828 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13829
13830 mutex_lock(&dev->struct_mutex);
13831 drm_atomic_helper_cleanup_planes(dev, state);
13832 mutex_unlock(&dev->struct_mutex);
13833
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013834 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013835
Mika Kuoppala75714942015-12-16 09:26:48 +020013836 /* As one of the primary mmio accessors, KMS has a high likelihood
13837 * of triggering bugs in unclaimed access. After we finish
13838 * modesetting, see if an error has been flagged, and if so
13839 * enable debugging for the next modeset - and hope we catch
13840 * the culprit.
13841 *
13842 * XXX note that we assume display power is on at this point.
13843 * This might hold true now but we need to add pm helper to check
13844 * unclaimed only when the hardware is on, as atomic commits
13845 * can happen also when the device is completely off.
13846 */
13847 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13848
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013849 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013850}
13851
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013852void intel_crtc_restore_mode(struct drm_crtc *crtc)
13853{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013854 struct drm_device *dev = crtc->dev;
13855 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013856 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013857 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013858
13859 state = drm_atomic_state_alloc(dev);
13860 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013861 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13862 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013863 return;
13864 }
13865
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013866 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013867
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013868retry:
13869 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13870 ret = PTR_ERR_OR_ZERO(crtc_state);
13871 if (!ret) {
13872 if (!crtc_state->active)
13873 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013874
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013875 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013876 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013877 }
13878
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013879 if (ret == -EDEADLK) {
13880 drm_atomic_state_clear(state);
13881 drm_modeset_backoff(state->acquire_ctx);
13882 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013883 }
13884
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013885 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013886out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013887 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013888}
13889
Daniel Vetter25c5b262012-07-08 22:08:04 +020013890#undef for_each_intel_crtc_masked
13891
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013892static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013893 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013894 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013895 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013896 .destroy = intel_crtc_destroy,
Daniel Vetter5a21b662016-05-24 17:13:53 +020013897 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013898 .atomic_duplicate_state = intel_crtc_duplicate_state,
13899 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013900};
13901
Matt Roper6beb8c232014-12-01 15:40:14 -080013902/**
13903 * intel_prepare_plane_fb - Prepare fb for usage on plane
13904 * @plane: drm plane to prepare for
13905 * @fb: framebuffer to prepare for presentation
13906 *
13907 * Prepares a framebuffer for usage on a display plane. Generally this
13908 * involves pinning the underlying object and updating the frontbuffer tracking
13909 * bits. Some older platforms need special physical address handling for
13910 * cursor planes.
13911 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013912 * Must be called with struct_mutex held.
13913 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013914 * Returns 0 on success, negative error code on failure.
13915 */
13916int
13917intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013918 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013919{
13920 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013921 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013922 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013923 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013924 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013925 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013926
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013927 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013928 return 0;
13929
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013930 if (old_obj) {
13931 struct drm_crtc_state *crtc_state =
13932 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13933
13934 /* Big Hammer, we also need to ensure that any pending
13935 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13936 * current scanout is retired before unpinning the old
13937 * framebuffer. Note that we rely on userspace rendering
13938 * into the buffer attached to the pipe they are waiting
13939 * on. If not, userspace generates a GPU hang with IPEHR
13940 * point to the MI_WAIT_FOR_EVENT.
13941 *
13942 * This should only fail upon a hung GPU, in which case we
13943 * can safely continue.
13944 */
13945 if (needs_modeset(crtc_state))
13946 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013947 if (ret) {
13948 /* GPU hangs should have been swallowed by the wait */
13949 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013950 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013951 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013952 }
13953
Daniel Vetter5a21b662016-05-24 17:13:53 +020013954 /* For framebuffer backed by dmabuf, wait for fence */
13955 if (obj && obj->base.dma_buf) {
13956 long lret;
13957
13958 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13959 false, true,
13960 MAX_SCHEDULE_TIMEOUT);
13961 if (lret == -ERESTARTSYS)
13962 return lret;
13963
13964 WARN(lret < 0, "waiting returns %li\n", lret);
13965 }
13966
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013967 if (!obj) {
13968 ret = 0;
13969 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013970 INTEL_INFO(dev)->cursor_needs_physical) {
13971 int align = IS_I830(dev) ? 16 * 1024 : 256;
13972 ret = i915_gem_object_attach_phys(obj, align);
13973 if (ret)
13974 DRM_DEBUG_KMS("failed to attach phys object\n");
13975 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013976 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013977 }
13978
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013979 if (ret == 0) {
13980 if (obj) {
13981 struct intel_plane_state *plane_state =
13982 to_intel_plane_state(new_state);
13983
13984 i915_gem_request_assign(&plane_state->wait_req,
13985 obj->last_write_req);
13986 }
13987
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013988 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013989 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013990
Matt Roper6beb8c232014-12-01 15:40:14 -080013991 return ret;
13992}
13993
Matt Roper38f3ce32014-12-02 07:45:25 -080013994/**
13995 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13996 * @plane: drm plane to clean up for
13997 * @fb: old framebuffer that was on plane
13998 *
13999 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014000 *
14001 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014002 */
14003void
14004intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014005 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014006{
14007 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014008 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014009 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014010 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14011 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014012
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014013 old_intel_state = to_intel_plane_state(old_state);
14014
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014015 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014016 return;
14017
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014018 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14019 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014020 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014021
14022 /* prepare_fb aborted? */
14023 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
14024 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
14025 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014026
14027 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014028}
14029
Chandra Konduru6156a452015-04-27 13:48:39 -070014030int
14031skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14032{
14033 int max_scale;
14034 struct drm_device *dev;
14035 struct drm_i915_private *dev_priv;
14036 int crtc_clock, cdclk;
14037
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014038 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014039 return DRM_PLANE_HELPER_NO_SCALING;
14040
14041 dev = intel_crtc->base.dev;
14042 dev_priv = dev->dev_private;
14043 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014044 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014045
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014046 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014047 return DRM_PLANE_HELPER_NO_SCALING;
14048
14049 /*
14050 * skl max scale is lower of:
14051 * close to 3 but not 3, -1 is for that purpose
14052 * or
14053 * cdclk/crtc_clock
14054 */
14055 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14056
14057 return max_scale;
14058}
14059
Matt Roper465c1202014-05-29 08:06:54 -070014060static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014061intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014062 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014063 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014064{
Matt Roper2b875c22014-12-01 15:40:13 -080014065 struct drm_crtc *crtc = state->base.crtc;
14066 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014067 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014068 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14069 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014070
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014071 if (INTEL_INFO(plane->dev)->gen >= 9) {
14072 /* use scaler when colorkey is not required */
14073 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14074 min_scale = 1;
14075 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14076 }
Sonika Jindald8106362015-04-10 14:37:28 +053014077 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014078 }
Sonika Jindald8106362015-04-10 14:37:28 +053014079
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014080 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14081 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014082 min_scale, max_scale,
14083 can_position, true,
14084 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014085}
14086
Daniel Vetter5a21b662016-05-24 17:13:53 +020014087static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14088 struct drm_crtc_state *old_crtc_state)
14089{
14090 struct drm_device *dev = crtc->dev;
14091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14092 struct intel_crtc_state *old_intel_state =
14093 to_intel_crtc_state(old_crtc_state);
14094 bool modeset = needs_modeset(crtc->state);
14095
14096 /* Perform vblank evasion around commit operation */
14097 intel_pipe_update_start(intel_crtc);
14098
14099 if (modeset)
14100 return;
14101
14102 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14103 intel_color_set_csc(crtc->state);
14104 intel_color_load_luts(crtc->state);
14105 }
14106
14107 if (to_intel_crtc_state(crtc->state)->update_pipe)
14108 intel_update_pipe_config(intel_crtc, old_intel_state);
14109 else if (INTEL_INFO(dev)->gen >= 9)
14110 skl_detach_scalers(intel_crtc);
14111}
14112
14113static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14114 struct drm_crtc_state *old_crtc_state)
14115{
14116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14117
14118 intel_pipe_update_end(intel_crtc, NULL);
14119}
14120
Matt Ropercf4c7c12014-12-04 10:27:42 -080014121/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014122 * intel_plane_destroy - destroy a plane
14123 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014124 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014125 * Common destruction function for all types of planes (primary, cursor,
14126 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014127 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014128void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014129{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014130 if (!plane)
14131 return;
14132
Matt Roper465c1202014-05-29 08:06:54 -070014133 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014134 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014135}
14136
Matt Roper65a3fea2015-01-21 16:35:42 -080014137const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014138 .update_plane = drm_atomic_helper_update_plane,
14139 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014140 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014141 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014142 .atomic_get_property = intel_plane_atomic_get_property,
14143 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014144 .atomic_duplicate_state = intel_plane_duplicate_state,
14145 .atomic_destroy_state = intel_plane_destroy_state,
14146
Matt Roper465c1202014-05-29 08:06:54 -070014147};
14148
14149static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14150 int pipe)
14151{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014152 struct intel_plane *primary = NULL;
14153 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014154 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014155 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014156 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014157
14158 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014159 if (!primary)
14160 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014161
Matt Roper8e7d6882015-01-21 16:35:41 -080014162 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014163 if (!state)
14164 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014165 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014166
Matt Roper465c1202014-05-29 08:06:54 -070014167 primary->can_scale = false;
14168 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014169 if (INTEL_INFO(dev)->gen >= 9) {
14170 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014171 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014172 }
Matt Roper465c1202014-05-29 08:06:54 -070014173 primary->pipe = pipe;
14174 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014175 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014176 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014177 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14178 primary->plane = !pipe;
14179
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014180 if (INTEL_INFO(dev)->gen >= 9) {
14181 intel_primary_formats = skl_primary_formats;
14182 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014183
14184 primary->update_plane = skylake_update_primary_plane;
14185 primary->disable_plane = skylake_disable_primary_plane;
14186 } else if (HAS_PCH_SPLIT(dev)) {
14187 intel_primary_formats = i965_primary_formats;
14188 num_formats = ARRAY_SIZE(i965_primary_formats);
14189
14190 primary->update_plane = ironlake_update_primary_plane;
14191 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014192 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014193 intel_primary_formats = i965_primary_formats;
14194 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014195
14196 primary->update_plane = i9xx_update_primary_plane;
14197 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014198 } else {
14199 intel_primary_formats = i8xx_primary_formats;
14200 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014201
14202 primary->update_plane = i9xx_update_primary_plane;
14203 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014204 }
14205
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014206 if (INTEL_INFO(dev)->gen >= 9)
14207 ret = drm_universal_plane_init(dev, &primary->base, 0,
14208 &intel_plane_funcs,
14209 intel_primary_formats, num_formats,
14210 DRM_PLANE_TYPE_PRIMARY,
14211 "plane 1%c", pipe_name(pipe));
14212 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14213 ret = drm_universal_plane_init(dev, &primary->base, 0,
14214 &intel_plane_funcs,
14215 intel_primary_formats, num_formats,
14216 DRM_PLANE_TYPE_PRIMARY,
14217 "primary %c", pipe_name(pipe));
14218 else
14219 ret = drm_universal_plane_init(dev, &primary->base, 0,
14220 &intel_plane_funcs,
14221 intel_primary_formats, num_formats,
14222 DRM_PLANE_TYPE_PRIMARY,
14223 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014224 if (ret)
14225 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014226
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014227 if (INTEL_INFO(dev)->gen >= 4)
14228 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014229
Matt Roperea2c67b2014-12-23 10:41:52 -080014230 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14231
Matt Roper465c1202014-05-29 08:06:54 -070014232 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014233
14234fail:
14235 kfree(state);
14236 kfree(primary);
14237
14238 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014239}
14240
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014241void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14242{
14243 if (!dev->mode_config.rotation_property) {
14244 unsigned long flags = BIT(DRM_ROTATE_0) |
14245 BIT(DRM_ROTATE_180);
14246
14247 if (INTEL_INFO(dev)->gen >= 9)
14248 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14249
14250 dev->mode_config.rotation_property =
14251 drm_mode_create_rotation_property(dev, flags);
14252 }
14253 if (dev->mode_config.rotation_property)
14254 drm_object_attach_property(&plane->base.base,
14255 dev->mode_config.rotation_property,
14256 plane->base.state->rotation);
14257}
14258
Matt Roper3d7d6512014-06-10 08:28:13 -070014259static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014260intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014261 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014262 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014263{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014264 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014265 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014266 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014267 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014268 unsigned stride;
14269 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014270
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014271 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14272 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014273 DRM_PLANE_HELPER_NO_SCALING,
14274 DRM_PLANE_HELPER_NO_SCALING,
14275 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014276 if (ret)
14277 return ret;
14278
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014279 /* if we want to turn off the cursor ignore width and height */
14280 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014281 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014282
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014283 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014284 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014285 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14286 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014287 return -EINVAL;
14288 }
14289
Matt Roperea2c67b2014-12-23 10:41:52 -080014290 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14291 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014292 DRM_DEBUG_KMS("buffer is too small\n");
14293 return -ENOMEM;
14294 }
14295
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014296 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014297 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014298 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014299 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014300
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014301 /*
14302 * There's something wrong with the cursor on CHV pipe C.
14303 * If it straddles the left edge of the screen then
14304 * moving it away from the edge or disabling it often
14305 * results in a pipe underrun, and often that can lead to
14306 * dead pipe (constant underrun reported, and it scans
14307 * out just a solid color). To recover from that, the
14308 * display power well must be turned off and on again.
14309 * Refuse the put the cursor into that compromised position.
14310 */
14311 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14312 state->visible && state->base.crtc_x < 0) {
14313 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14314 return -EINVAL;
14315 }
14316
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014317 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014318}
14319
Matt Roperf4a2cf22014-12-01 15:40:12 -080014320static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014321intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014322 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014323{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14325
14326 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014327 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014328}
14329
14330static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014331intel_update_cursor_plane(struct drm_plane *plane,
14332 const struct intel_crtc_state *crtc_state,
14333 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014334{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014335 struct drm_crtc *crtc = crtc_state->base.crtc;
14336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014337 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014338 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014339 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014340
Matt Roperf4a2cf22014-12-01 15:40:12 -080014341 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014342 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014343 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014344 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014345 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014346 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014347
Gustavo Padovana912f122014-12-01 15:40:10 -080014348 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014349 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014350}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014351
Matt Roper3d7d6512014-06-10 08:28:13 -070014352static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14353 int pipe)
14354{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014355 struct intel_plane *cursor = NULL;
14356 struct intel_plane_state *state = NULL;
14357 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014358
14359 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014360 if (!cursor)
14361 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014362
Matt Roper8e7d6882015-01-21 16:35:41 -080014363 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014364 if (!state)
14365 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014366 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014367
Matt Roper3d7d6512014-06-10 08:28:13 -070014368 cursor->can_scale = false;
14369 cursor->max_downscale = 1;
14370 cursor->pipe = pipe;
14371 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014372 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014373 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014374 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014375 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014376
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014377 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14378 &intel_plane_funcs,
14379 intel_cursor_formats,
14380 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014381 DRM_PLANE_TYPE_CURSOR,
14382 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014383 if (ret)
14384 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014385
14386 if (INTEL_INFO(dev)->gen >= 4) {
14387 if (!dev->mode_config.rotation_property)
14388 dev->mode_config.rotation_property =
14389 drm_mode_create_rotation_property(dev,
14390 BIT(DRM_ROTATE_0) |
14391 BIT(DRM_ROTATE_180));
14392 if (dev->mode_config.rotation_property)
14393 drm_object_attach_property(&cursor->base.base,
14394 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014395 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014396 }
14397
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014398 if (INTEL_INFO(dev)->gen >=9)
14399 state->scaler_id = -1;
14400
Matt Roperea2c67b2014-12-23 10:41:52 -080014401 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14402
Matt Roper3d7d6512014-06-10 08:28:13 -070014403 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014404
14405fail:
14406 kfree(state);
14407 kfree(cursor);
14408
14409 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014410}
14411
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014412static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14413 struct intel_crtc_state *crtc_state)
14414{
14415 int i;
14416 struct intel_scaler *intel_scaler;
14417 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14418
14419 for (i = 0; i < intel_crtc->num_scalers; i++) {
14420 intel_scaler = &scaler_state->scalers[i];
14421 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014422 intel_scaler->mode = PS_SCALER_MODE_DYN;
14423 }
14424
14425 scaler_state->scaler_id = -1;
14426}
14427
Hannes Ederb358d0a2008-12-18 21:18:47 +010014428static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014429{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014430 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014431 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014432 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014433 struct drm_plane *primary = NULL;
14434 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014435 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014436
Daniel Vetter955382f2013-09-19 14:05:45 +020014437 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014438 if (intel_crtc == NULL)
14439 return;
14440
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014441 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14442 if (!crtc_state)
14443 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014444 intel_crtc->config = crtc_state;
14445 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014446 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014447
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014448 /* initialize shared scalers */
14449 if (INTEL_INFO(dev)->gen >= 9) {
14450 if (pipe == PIPE_C)
14451 intel_crtc->num_scalers = 1;
14452 else
14453 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14454
14455 skl_init_scalers(dev, intel_crtc, crtc_state);
14456 }
14457
Matt Roper465c1202014-05-29 08:06:54 -070014458 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014459 if (!primary)
14460 goto fail;
14461
14462 cursor = intel_cursor_plane_create(dev, pipe);
14463 if (!cursor)
14464 goto fail;
14465
Matt Roper465c1202014-05-29 08:06:54 -070014466 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014467 cursor, &intel_crtc_funcs,
14468 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014469 if (ret)
14470 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014471
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014472 /*
14473 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014474 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014475 */
Jesse Barnes80824002009-09-10 15:28:06 -070014476 intel_crtc->pipe = pipe;
14477 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014478 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014479 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014480 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014481 }
14482
Chris Wilson4b0e3332014-05-30 16:35:26 +030014483 intel_crtc->cursor_base = ~0;
14484 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014485 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014486
Ville Syrjälä852eb002015-06-24 22:00:07 +030014487 intel_crtc->wm.cxsr_allowed = true;
14488
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014489 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14490 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14491 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14492 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14493
Jesse Barnes79e53942008-11-07 14:24:08 -080014494 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014495
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014496 intel_color_init(&intel_crtc->base);
14497
Daniel Vetter87b6b102014-05-15 15:33:46 +020014498 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014499 return;
14500
14501fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014502 intel_plane_destroy(primary);
14503 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014504 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014505 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014506}
14507
Jesse Barnes752aa882013-10-31 18:55:49 +020014508enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14509{
14510 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014511 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014512
Rob Clark51fd3712013-11-19 12:10:12 -050014513 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014514
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014515 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014516 return INVALID_PIPE;
14517
14518 return to_intel_crtc(encoder->crtc)->pipe;
14519}
14520
Carl Worth08d7b3d2009-04-29 14:43:54 -070014521int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014522 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014523{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014524 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014525 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014526 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014527
Rob Clark7707e652014-07-17 23:30:04 -040014528 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014529
Rob Clark7707e652014-07-17 23:30:04 -040014530 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014531 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014532 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014533 }
14534
Rob Clark7707e652014-07-17 23:30:04 -040014535 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014536 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014537
Daniel Vetterc05422d2009-08-11 16:05:30 +020014538 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014539}
14540
Daniel Vetter66a92782012-07-12 20:08:18 +020014541static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014542{
Daniel Vetter66a92782012-07-12 20:08:18 +020014543 struct drm_device *dev = encoder->base.dev;
14544 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014545 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014546 int entry = 0;
14547
Damien Lespiaub2784e12014-08-05 11:29:37 +010014548 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014549 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014550 index_mask |= (1 << entry);
14551
Jesse Barnes79e53942008-11-07 14:24:08 -080014552 entry++;
14553 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014554
Jesse Barnes79e53942008-11-07 14:24:08 -080014555 return index_mask;
14556}
14557
Chris Wilson4d302442010-12-14 19:21:29 +000014558static bool has_edp_a(struct drm_device *dev)
14559{
14560 struct drm_i915_private *dev_priv = dev->dev_private;
14561
14562 if (!IS_MOBILE(dev))
14563 return false;
14564
14565 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14566 return false;
14567
Damien Lespiaue3589902014-02-07 19:12:50 +000014568 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014569 return false;
14570
14571 return true;
14572}
14573
Jesse Barnes84b4e042014-06-25 08:24:29 -070014574static bool intel_crt_present(struct drm_device *dev)
14575{
14576 struct drm_i915_private *dev_priv = dev->dev_private;
14577
Damien Lespiau884497e2013-12-03 13:56:23 +000014578 if (INTEL_INFO(dev)->gen >= 9)
14579 return false;
14580
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014581 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014582 return false;
14583
14584 if (IS_CHERRYVIEW(dev))
14585 return false;
14586
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014587 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14588 return false;
14589
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014590 /* DDI E can't be used if DDI A requires 4 lanes */
14591 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14592 return false;
14593
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014594 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014595 return false;
14596
14597 return true;
14598}
14599
Jesse Barnes79e53942008-11-07 14:24:08 -080014600static void intel_setup_outputs(struct drm_device *dev)
14601{
Eric Anholt725e30a2009-01-22 13:01:02 -080014602 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014603 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014604 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014605
Daniel Vetterc9093352013-06-06 22:22:47 +020014606 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014607
Jesse Barnes84b4e042014-06-25 08:24:29 -070014608 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014609 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014610
Vandana Kannanc776eb22014-08-19 12:05:01 +053014611 if (IS_BROXTON(dev)) {
14612 /*
14613 * FIXME: Broxton doesn't support port detection via the
14614 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14615 * detect the ports.
14616 */
14617 intel_ddi_init(dev, PORT_A);
14618 intel_ddi_init(dev, PORT_B);
14619 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014620
14621 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014622 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014623 int found;
14624
Jesse Barnesde31fac2015-03-06 15:53:32 -080014625 /*
14626 * Haswell uses DDI functions to detect digital outputs.
14627 * On SKL pre-D0 the strap isn't connected, so we assume
14628 * it's there.
14629 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014630 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014631 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014632 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014633 intel_ddi_init(dev, PORT_A);
14634
14635 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14636 * register */
14637 found = I915_READ(SFUSE_STRAP);
14638
14639 if (found & SFUSE_STRAP_DDIB_DETECTED)
14640 intel_ddi_init(dev, PORT_B);
14641 if (found & SFUSE_STRAP_DDIC_DETECTED)
14642 intel_ddi_init(dev, PORT_C);
14643 if (found & SFUSE_STRAP_DDID_DETECTED)
14644 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014645 /*
14646 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14647 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014648 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014649 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14650 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14651 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14652 intel_ddi_init(dev, PORT_E);
14653
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014654 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014655 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014656 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014657
14658 if (has_edp_a(dev))
14659 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014660
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014661 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014662 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014663 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014664 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014665 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014666 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014667 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014668 }
14669
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014670 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014671 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014672
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014673 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014674 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014675
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014676 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014677 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014678
Daniel Vetter270b3042012-10-27 15:52:05 +020014679 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014680 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014681 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014682 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014683
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014684 /*
14685 * The DP_DETECTED bit is the latched state of the DDC
14686 * SDA pin at boot. However since eDP doesn't require DDC
14687 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14688 * eDP ports may have been muxed to an alternate function.
14689 * Thus we can't rely on the DP_DETECTED bit alone to detect
14690 * eDP ports. Consult the VBT as well as DP_DETECTED to
14691 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014692 *
14693 * Sadly the straps seem to be missing sometimes even for HDMI
14694 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14695 * and VBT for the presence of the port. Additionally we can't
14696 * trust the port type the VBT declares as we've seen at least
14697 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014698 */
Chris Wilson457c52d2016-06-01 08:27:50 +010014699 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014700 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14701 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010014702 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014703 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014704 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014705
Chris Wilson457c52d2016-06-01 08:27:50 +010014706 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014707 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14708 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010014709 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014710 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014711 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014712
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014713 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014714 /*
14715 * eDP not supported on port D,
14716 * so no need to worry about it
14717 */
14718 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14719 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014720 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014721 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
14722 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014723 }
14724
Jani Nikula3cfca972013-08-27 15:12:26 +030014725 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014726 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014727 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014728
Paulo Zanonie2debe92013-02-18 19:00:27 -030014729 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014730 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014731 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014732 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014733 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014734 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014735 }
Ma Ling27185ae2009-08-24 13:50:23 +080014736
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014737 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014738 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014739 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014740
14741 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014742
Paulo Zanonie2debe92013-02-18 19:00:27 -030014743 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014744 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014745 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014746 }
Ma Ling27185ae2009-08-24 13:50:23 +080014747
Paulo Zanonie2debe92013-02-18 19:00:27 -030014748 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014749
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014750 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014751 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014752 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014753 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014754 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014755 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014756 }
Ma Ling27185ae2009-08-24 13:50:23 +080014757
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014758 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014759 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014760 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014761 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014762 intel_dvo_init(dev);
14763
Zhenyu Wang103a1962009-11-27 11:44:36 +080014764 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014765 intel_tv_init(dev);
14766
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014767 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014768
Damien Lespiaub2784e12014-08-05 11:29:37 +010014769 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014770 encoder->base.possible_crtcs = encoder->crtc_mask;
14771 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014772 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014773 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014774
Paulo Zanonidde86e22012-12-01 12:04:25 -020014775 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014776
14777 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014778}
14779
14780static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14781{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014782 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014783 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014784
Daniel Vetteref2d6332014-02-10 18:00:38 +010014785 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014786 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014787 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014788 drm_gem_object_unreference(&intel_fb->obj->base);
14789 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014790 kfree(intel_fb);
14791}
14792
14793static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014794 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014795 unsigned int *handle)
14796{
14797 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014798 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014799
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014800 if (obj->userptr.mm) {
14801 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14802 return -EINVAL;
14803 }
14804
Chris Wilson05394f32010-11-08 19:18:58 +000014805 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014806}
14807
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014808static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14809 struct drm_file *file,
14810 unsigned flags, unsigned color,
14811 struct drm_clip_rect *clips,
14812 unsigned num_clips)
14813{
14814 struct drm_device *dev = fb->dev;
14815 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14816 struct drm_i915_gem_object *obj = intel_fb->obj;
14817
14818 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014819 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014820 mutex_unlock(&dev->struct_mutex);
14821
14822 return 0;
14823}
14824
Jesse Barnes79e53942008-11-07 14:24:08 -080014825static const struct drm_framebuffer_funcs intel_fb_funcs = {
14826 .destroy = intel_user_framebuffer_destroy,
14827 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014828 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014829};
14830
Damien Lespiaub3218032015-02-27 11:15:18 +000014831static
14832u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14833 uint32_t pixel_format)
14834{
14835 u32 gen = INTEL_INFO(dev)->gen;
14836
14837 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014838 int cpp = drm_format_plane_cpp(pixel_format, 0);
14839
Damien Lespiaub3218032015-02-27 11:15:18 +000014840 /* "The stride in bytes must not exceed the of the size of 8K
14841 * pixels and 32K bytes."
14842 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014843 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014844 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014845 return 32*1024;
14846 } else if (gen >= 4) {
14847 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14848 return 16*1024;
14849 else
14850 return 32*1024;
14851 } else if (gen >= 3) {
14852 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14853 return 8*1024;
14854 else
14855 return 16*1024;
14856 } else {
14857 /* XXX DSPC is limited to 4k tiled */
14858 return 8*1024;
14859 }
14860}
14861
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014862static int intel_framebuffer_init(struct drm_device *dev,
14863 struct intel_framebuffer *intel_fb,
14864 struct drm_mode_fb_cmd2 *mode_cmd,
14865 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014866{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014867 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014868 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014869 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014870 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014871
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014872 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14873
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014874 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14875 /* Enforce that fb modifier and tiling mode match, but only for
14876 * X-tiled. This is needed for FBC. */
14877 if (!!(obj->tiling_mode == I915_TILING_X) !=
14878 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14879 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14880 return -EINVAL;
14881 }
14882 } else {
14883 if (obj->tiling_mode == I915_TILING_X)
14884 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14885 else if (obj->tiling_mode == I915_TILING_Y) {
14886 DRM_DEBUG("No Y tiling for legacy addfb\n");
14887 return -EINVAL;
14888 }
14889 }
14890
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014891 /* Passed in modifier sanity checking. */
14892 switch (mode_cmd->modifier[0]) {
14893 case I915_FORMAT_MOD_Y_TILED:
14894 case I915_FORMAT_MOD_Yf_TILED:
14895 if (INTEL_INFO(dev)->gen < 9) {
14896 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14897 mode_cmd->modifier[0]);
14898 return -EINVAL;
14899 }
14900 case DRM_FORMAT_MOD_NONE:
14901 case I915_FORMAT_MOD_X_TILED:
14902 break;
14903 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014904 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14905 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014906 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014907 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014908
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014909 stride_alignment = intel_fb_stride_alignment(dev_priv,
14910 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014911 mode_cmd->pixel_format);
14912 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14913 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14914 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014915 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014916 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014917
Damien Lespiaub3218032015-02-27 11:15:18 +000014918 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14919 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014920 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014921 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14922 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014923 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014924 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014925 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014926 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014927
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014928 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014929 mode_cmd->pitches[0] != obj->stride) {
14930 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14931 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014932 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014933 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014934
Ville Syrjälä57779d02012-10-31 17:50:14 +020014935 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014936 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014937 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014938 case DRM_FORMAT_RGB565:
14939 case DRM_FORMAT_XRGB8888:
14940 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014941 break;
14942 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014943 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014944 DRM_DEBUG("unsupported pixel format: %s\n",
14945 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014946 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014947 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014948 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014949 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014950 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14951 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014952 DRM_DEBUG("unsupported pixel format: %s\n",
14953 drm_get_format_name(mode_cmd->pixel_format));
14954 return -EINVAL;
14955 }
14956 break;
14957 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014958 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014959 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014960 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014961 DRM_DEBUG("unsupported pixel format: %s\n",
14962 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014963 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014964 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014965 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014966 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014967 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014968 DRM_DEBUG("unsupported pixel format: %s\n",
14969 drm_get_format_name(mode_cmd->pixel_format));
14970 return -EINVAL;
14971 }
14972 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014973 case DRM_FORMAT_YUYV:
14974 case DRM_FORMAT_UYVY:
14975 case DRM_FORMAT_YVYU:
14976 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014977 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014978 DRM_DEBUG("unsupported pixel format: %s\n",
14979 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014980 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014981 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014982 break;
14983 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014984 DRM_DEBUG("unsupported pixel format: %s\n",
14985 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014986 return -EINVAL;
14987 }
14988
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014989 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14990 if (mode_cmd->offsets[0] != 0)
14991 return -EINVAL;
14992
Damien Lespiauec2c9812015-01-20 12:51:45 +000014993 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014994 mode_cmd->pixel_format,
14995 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014996 /* FIXME drm helper for size checks (especially planar formats)? */
14997 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14998 return -EINVAL;
14999
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015000 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15001 intel_fb->obj = obj;
15002
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015003 intel_fill_fb_info(dev_priv, &intel_fb->base);
15004
Jesse Barnes79e53942008-11-07 14:24:08 -080015005 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15006 if (ret) {
15007 DRM_ERROR("framebuffer init failed %d\n", ret);
15008 return ret;
15009 }
15010
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015011 intel_fb->obj->framebuffer_references++;
15012
Jesse Barnes79e53942008-11-07 14:24:08 -080015013 return 0;
15014}
15015
Jesse Barnes79e53942008-11-07 14:24:08 -080015016static struct drm_framebuffer *
15017intel_user_framebuffer_create(struct drm_device *dev,
15018 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020015019 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015020{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015021 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015022 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015023 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015024
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010015025 obj = to_intel_bo(drm_gem_object_lookup(filp, mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000015026 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015027 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015028
Daniel Vetter92907cb2015-11-23 09:04:05 +010015029 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015030 if (IS_ERR(fb))
15031 drm_gem_object_unreference_unlocked(&obj->base);
15032
15033 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015034}
15035
Daniel Vetter06957262015-08-10 13:34:08 +020015036#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020015037static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020015038{
15039}
15040#endif
15041
Jesse Barnes79e53942008-11-07 14:24:08 -080015042static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015043 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015044 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015045 .atomic_check = intel_atomic_check,
15046 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015047 .atomic_state_alloc = intel_atomic_state_alloc,
15048 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015049};
15050
Imre Deak88212942016-03-16 13:38:53 +020015051/**
15052 * intel_init_display_hooks - initialize the display modesetting hooks
15053 * @dev_priv: device private
15054 */
15055void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015056{
Imre Deak88212942016-03-16 13:38:53 +020015057 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015058 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015059 dev_priv->display.get_initial_plane_config =
15060 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015061 dev_priv->display.crtc_compute_clock =
15062 haswell_crtc_compute_clock;
15063 dev_priv->display.crtc_enable = haswell_crtc_enable;
15064 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015065 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015066 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015067 dev_priv->display.get_initial_plane_config =
15068 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015069 dev_priv->display.crtc_compute_clock =
15070 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015071 dev_priv->display.crtc_enable = haswell_crtc_enable;
15072 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015073 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015074 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015075 dev_priv->display.get_initial_plane_config =
15076 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015077 dev_priv->display.crtc_compute_clock =
15078 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015079 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15080 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015081 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015082 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015083 dev_priv->display.get_initial_plane_config =
15084 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015085 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15086 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15087 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15088 } else if (IS_VALLEYVIEW(dev_priv)) {
15089 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15090 dev_priv->display.get_initial_plane_config =
15091 i9xx_get_initial_plane_config;
15092 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015093 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15094 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015095 } else if (IS_G4X(dev_priv)) {
15096 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15097 dev_priv->display.get_initial_plane_config =
15098 i9xx_get_initial_plane_config;
15099 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15100 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15101 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015102 } else if (IS_PINEVIEW(dev_priv)) {
15103 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15104 dev_priv->display.get_initial_plane_config =
15105 i9xx_get_initial_plane_config;
15106 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15107 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15108 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015109 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015110 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015111 dev_priv->display.get_initial_plane_config =
15112 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015113 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015114 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15115 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015116 } else {
15117 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15118 dev_priv->display.get_initial_plane_config =
15119 i9xx_get_initial_plane_config;
15120 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15121 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15122 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015123 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015124
Jesse Barnese70236a2009-09-21 10:42:27 -070015125 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015126 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015127 dev_priv->display.get_display_clock_speed =
15128 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015129 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015130 dev_priv->display.get_display_clock_speed =
15131 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015132 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015133 dev_priv->display.get_display_clock_speed =
15134 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015135 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015136 dev_priv->display.get_display_clock_speed =
15137 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015138 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015139 dev_priv->display.get_display_clock_speed =
15140 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015141 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015142 dev_priv->display.get_display_clock_speed =
15143 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015144 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15145 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015146 dev_priv->display.get_display_clock_speed =
15147 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015148 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015149 dev_priv->display.get_display_clock_speed =
15150 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015151 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015152 dev_priv->display.get_display_clock_speed =
15153 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015154 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015155 dev_priv->display.get_display_clock_speed =
15156 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015157 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015158 dev_priv->display.get_display_clock_speed =
15159 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015160 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015161 dev_priv->display.get_display_clock_speed =
15162 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015163 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015164 dev_priv->display.get_display_clock_speed =
15165 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015166 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015167 dev_priv->display.get_display_clock_speed =
15168 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015169 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015170 dev_priv->display.get_display_clock_speed =
15171 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015172 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015173 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015174 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015175 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015176 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015177 dev_priv->display.get_display_clock_speed =
15178 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015179 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015180
Imre Deak88212942016-03-16 13:38:53 +020015181 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015182 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015183 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015184 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015185 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015186 /* FIXME: detect B0+ stepping and use auto training */
15187 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015188 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015189 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015190 }
15191
15192 if (IS_BROADWELL(dev_priv)) {
15193 dev_priv->display.modeset_commit_cdclk =
15194 broadwell_modeset_commit_cdclk;
15195 dev_priv->display.modeset_calc_cdclk =
15196 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015197 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015198 dev_priv->display.modeset_commit_cdclk =
15199 valleyview_modeset_commit_cdclk;
15200 dev_priv->display.modeset_calc_cdclk =
15201 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015202 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015203 dev_priv->display.modeset_commit_cdclk =
15204 broxton_modeset_commit_cdclk;
15205 dev_priv->display.modeset_calc_cdclk =
15206 broxton_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030015207 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
15208 dev_priv->display.modeset_commit_cdclk =
15209 skl_modeset_commit_cdclk;
15210 dev_priv->display.modeset_calc_cdclk =
15211 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015212 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020015213
15214 switch (INTEL_INFO(dev_priv)->gen) {
15215 case 2:
15216 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15217 break;
15218
15219 case 3:
15220 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15221 break;
15222
15223 case 4:
15224 case 5:
15225 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15226 break;
15227
15228 case 6:
15229 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15230 break;
15231 case 7:
15232 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
15233 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15234 break;
15235 case 9:
15236 /* Drop through - unsupported since execlist only. */
15237 default:
15238 /* Default just returns -ENODEV to indicate unsupported */
15239 dev_priv->display.queue_flip = intel_default_queue_flip;
15240 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015241}
15242
Jesse Barnesb690e962010-07-19 13:53:12 -070015243/*
15244 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15245 * resume, or other times. This quirk makes sure that's the case for
15246 * affected systems.
15247 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015248static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015249{
15250 struct drm_i915_private *dev_priv = dev->dev_private;
15251
15252 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015253 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015254}
15255
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015256static void quirk_pipeb_force(struct drm_device *dev)
15257{
15258 struct drm_i915_private *dev_priv = dev->dev_private;
15259
15260 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15261 DRM_INFO("applying pipe b force quirk\n");
15262}
15263
Keith Packard435793d2011-07-12 14:56:22 -070015264/*
15265 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15266 */
15267static void quirk_ssc_force_disable(struct drm_device *dev)
15268{
15269 struct drm_i915_private *dev_priv = dev->dev_private;
15270 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015271 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015272}
15273
Carsten Emde4dca20e2012-03-15 15:56:26 +010015274/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015275 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15276 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015277 */
15278static void quirk_invert_brightness(struct drm_device *dev)
15279{
15280 struct drm_i915_private *dev_priv = dev->dev_private;
15281 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015282 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015283}
15284
Scot Doyle9c72cc62014-07-03 23:27:50 +000015285/* Some VBT's incorrectly indicate no backlight is present */
15286static void quirk_backlight_present(struct drm_device *dev)
15287{
15288 struct drm_i915_private *dev_priv = dev->dev_private;
15289 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15290 DRM_INFO("applying backlight present quirk\n");
15291}
15292
Jesse Barnesb690e962010-07-19 13:53:12 -070015293struct intel_quirk {
15294 int device;
15295 int subsystem_vendor;
15296 int subsystem_device;
15297 void (*hook)(struct drm_device *dev);
15298};
15299
Egbert Eich5f85f172012-10-14 15:46:38 +020015300/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15301struct intel_dmi_quirk {
15302 void (*hook)(struct drm_device *dev);
15303 const struct dmi_system_id (*dmi_id_list)[];
15304};
15305
15306static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15307{
15308 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15309 return 1;
15310}
15311
15312static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15313 {
15314 .dmi_id_list = &(const struct dmi_system_id[]) {
15315 {
15316 .callback = intel_dmi_reverse_brightness,
15317 .ident = "NCR Corporation",
15318 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15319 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15320 },
15321 },
15322 { } /* terminating entry */
15323 },
15324 .hook = quirk_invert_brightness,
15325 },
15326};
15327
Ben Widawskyc43b5632012-04-16 14:07:40 -070015328static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015329 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15330 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15331
Jesse Barnesb690e962010-07-19 13:53:12 -070015332 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15333 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15334
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015335 /* 830 needs to leave pipe A & dpll A up */
15336 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15337
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015338 /* 830 needs to leave pipe B & dpll B up */
15339 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15340
Keith Packard435793d2011-07-12 14:56:22 -070015341 /* Lenovo U160 cannot use SSC on LVDS */
15342 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015343
15344 /* Sony Vaio Y cannot use SSC on LVDS */
15345 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015346
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015347 /* Acer Aspire 5734Z must invert backlight brightness */
15348 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15349
15350 /* Acer/eMachines G725 */
15351 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15352
15353 /* Acer/eMachines e725 */
15354 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15355
15356 /* Acer/Packard Bell NCL20 */
15357 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15358
15359 /* Acer Aspire 4736Z */
15360 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015361
15362 /* Acer Aspire 5336 */
15363 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015364
15365 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15366 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015367
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015368 /* Acer C720 Chromebook (Core i3 4005U) */
15369 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15370
jens steinb2a96012014-10-28 20:25:53 +010015371 /* Apple Macbook 2,1 (Core 2 T7400) */
15372 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15373
Jani Nikula1b9448b2015-11-05 11:49:59 +020015374 /* Apple Macbook 4,1 */
15375 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15376
Scot Doyled4967d82014-07-03 23:27:52 +000015377 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15378 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015379
15380 /* HP Chromebook 14 (Celeron 2955U) */
15381 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015382
15383 /* Dell Chromebook 11 */
15384 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015385
15386 /* Dell Chromebook 11 (2015 version) */
15387 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015388};
15389
15390static void intel_init_quirks(struct drm_device *dev)
15391{
15392 struct pci_dev *d = dev->pdev;
15393 int i;
15394
15395 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15396 struct intel_quirk *q = &intel_quirks[i];
15397
15398 if (d->device == q->device &&
15399 (d->subsystem_vendor == q->subsystem_vendor ||
15400 q->subsystem_vendor == PCI_ANY_ID) &&
15401 (d->subsystem_device == q->subsystem_device ||
15402 q->subsystem_device == PCI_ANY_ID))
15403 q->hook(dev);
15404 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015405 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15406 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15407 intel_dmi_quirks[i].hook(dev);
15408 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015409}
15410
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015411/* Disable the VGA plane that we never use */
15412static void i915_disable_vga(struct drm_device *dev)
15413{
15414 struct drm_i915_private *dev_priv = dev->dev_private;
15415 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015416 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015417
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015418 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015419 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015420 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015421 sr1 = inb(VGA_SR_DATA);
15422 outb(sr1 | 1<<5, VGA_SR_DATA);
15423 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15424 udelay(300);
15425
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015426 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015427 POSTING_READ(vga_reg);
15428}
15429
Daniel Vetterf8175862012-04-10 15:50:11 +020015430void intel_modeset_init_hw(struct drm_device *dev)
15431{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015432 struct drm_i915_private *dev_priv = dev->dev_private;
15433
Ville Syrjäläb6283052015-06-03 15:45:07 +030015434 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015435
15436 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15437
Daniel Vetterf8175862012-04-10 15:50:11 +020015438 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010015439 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020015440}
15441
Matt Roperd93c0372015-12-03 11:37:41 -080015442/*
15443 * Calculate what we think the watermarks should be for the state we've read
15444 * out of the hardware and then immediately program those watermarks so that
15445 * we ensure the hardware settings match our internal state.
15446 *
15447 * We can calculate what we think WM's should be by creating a duplicate of the
15448 * current state (which was constructed during hardware readout) and running it
15449 * through the atomic check code to calculate new watermark values in the
15450 * state object.
15451 */
15452static void sanitize_watermarks(struct drm_device *dev)
15453{
15454 struct drm_i915_private *dev_priv = to_i915(dev);
15455 struct drm_atomic_state *state;
15456 struct drm_crtc *crtc;
15457 struct drm_crtc_state *cstate;
15458 struct drm_modeset_acquire_ctx ctx;
15459 int ret;
15460 int i;
15461
15462 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015463 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015464 return;
15465
15466 /*
15467 * We need to hold connection_mutex before calling duplicate_state so
15468 * that the connector loop is protected.
15469 */
15470 drm_modeset_acquire_init(&ctx, 0);
15471retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015472 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015473 if (ret == -EDEADLK) {
15474 drm_modeset_backoff(&ctx);
15475 goto retry;
15476 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015477 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015478 }
15479
15480 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15481 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015482 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015483
Matt Ropered4a6a72016-02-23 17:20:13 -080015484 /*
15485 * Hardware readout is the only time we don't want to calculate
15486 * intermediate watermarks (since we don't trust the current
15487 * watermarks).
15488 */
15489 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15490
Matt Roperd93c0372015-12-03 11:37:41 -080015491 ret = intel_atomic_check(dev, state);
15492 if (ret) {
15493 /*
15494 * If we fail here, it means that the hardware appears to be
15495 * programmed in a way that shouldn't be possible, given our
15496 * understanding of watermark requirements. This might mean a
15497 * mistake in the hardware readout code or a mistake in the
15498 * watermark calculations for a given platform. Raise a WARN
15499 * so that this is noticeable.
15500 *
15501 * If this actually happens, we'll have to just leave the
15502 * BIOS-programmed watermarks untouched and hope for the best.
15503 */
15504 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015505 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015506 }
15507
15508 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080015509 for_each_crtc_in_state(state, crtc, cstate, i) {
15510 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15511
Matt Ropered4a6a72016-02-23 17:20:13 -080015512 cs->wm.need_postvbl_update = true;
15513 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015514 }
15515
15516 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015517fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015518 drm_modeset_drop_locks(&ctx);
15519 drm_modeset_acquire_fini(&ctx);
15520}
15521
Jesse Barnes79e53942008-11-07 14:24:08 -080015522void intel_modeset_init(struct drm_device *dev)
15523{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015524 struct drm_i915_private *dev_priv = to_i915(dev);
15525 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015526 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015527 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015528 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015529
15530 drm_mode_config_init(dev);
15531
15532 dev->mode_config.min_width = 0;
15533 dev->mode_config.min_height = 0;
15534
Dave Airlie019d96c2011-09-29 16:20:42 +010015535 dev->mode_config.preferred_depth = 24;
15536 dev->mode_config.prefer_shadow = 1;
15537
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015538 dev->mode_config.allow_fb_modifiers = true;
15539
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015540 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015541
Jesse Barnesb690e962010-07-19 13:53:12 -070015542 intel_init_quirks(dev);
15543
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015544 intel_init_pm(dev);
15545
Ben Widawskye3c74752013-04-05 13:12:39 -070015546 if (INTEL_INFO(dev)->num_pipes == 0)
15547 return;
15548
Lukas Wunner69f92f62015-07-15 13:57:35 +020015549 /*
15550 * There may be no VBT; and if the BIOS enabled SSC we can
15551 * just keep using it to avoid unnecessary flicker. Whereas if the
15552 * BIOS isn't using it, don't assume it will work even if the VBT
15553 * indicates as much.
15554 */
15555 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15556 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15557 DREF_SSC1_ENABLE);
15558
15559 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15560 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15561 bios_lvds_use_ssc ? "en" : "dis",
15562 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15563 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15564 }
15565 }
15566
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015567 if (IS_GEN2(dev)) {
15568 dev->mode_config.max_width = 2048;
15569 dev->mode_config.max_height = 2048;
15570 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015571 dev->mode_config.max_width = 4096;
15572 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015573 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015574 dev->mode_config.max_width = 8192;
15575 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015576 }
Damien Lespiau068be562014-03-28 14:17:49 +000015577
Ville Syrjälädc41c152014-08-13 11:57:05 +030015578 if (IS_845G(dev) || IS_I865G(dev)) {
15579 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15580 dev->mode_config.cursor_height = 1023;
15581 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015582 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15583 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15584 } else {
15585 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15586 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15587 }
15588
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015589 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015590
Zhao Yakui28c97732009-10-09 11:39:41 +080015591 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015592 INTEL_INFO(dev)->num_pipes,
15593 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015594
Damien Lespiau055e3932014-08-18 13:49:10 +010015595 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015596 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015597 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015598 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015599 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015600 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015601 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015602 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015603 }
15604
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015605 intel_update_czclk(dev_priv);
15606 intel_update_cdclk(dev);
15607
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015608 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015609
Ville Syrjäläb2045352016-05-13 23:41:27 +030015610 if (dev_priv->max_cdclk_freq == 0)
15611 intel_update_max_cdclk(dev);
15612
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015613 /* Just disable it once at startup */
15614 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015615 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015616
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015617 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015618 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015619 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015620
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015621 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015622 struct intel_initial_plane_config plane_config = {};
15623
Jesse Barnes46f297f2014-03-07 08:57:48 -080015624 if (!crtc->active)
15625 continue;
15626
Jesse Barnes46f297f2014-03-07 08:57:48 -080015627 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015628 * Note that reserving the BIOS fb up front prevents us
15629 * from stuffing other stolen allocations like the ring
15630 * on top. This prevents some ugliness at boot time, and
15631 * can even allow for smooth boot transitions if the BIOS
15632 * fb is large enough for the active pipe configuration.
15633 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015634 dev_priv->display.get_initial_plane_config(crtc,
15635 &plane_config);
15636
15637 /*
15638 * If the fb is shared between multiple heads, we'll
15639 * just get the first one.
15640 */
15641 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015642 }
Matt Roperd93c0372015-12-03 11:37:41 -080015643
15644 /*
15645 * Make sure hardware watermarks really match the state we read out.
15646 * Note that we need to do this after reconstructing the BIOS fb's
15647 * since the watermark calculation done here will use pstate->fb.
15648 */
15649 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015650}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015651
Daniel Vetter7fad7982012-07-04 17:51:47 +020015652static void intel_enable_pipe_a(struct drm_device *dev)
15653{
15654 struct intel_connector *connector;
15655 struct drm_connector *crt = NULL;
15656 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015657 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015658
15659 /* We can't just switch on the pipe A, we need to set things up with a
15660 * proper mode and output configuration. As a gross hack, enable pipe A
15661 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015662 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015663 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15664 crt = &connector->base;
15665 break;
15666 }
15667 }
15668
15669 if (!crt)
15670 return;
15671
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015672 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015673 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015674}
15675
Daniel Vetterfa555832012-10-10 23:14:00 +020015676static bool
15677intel_check_plane_mapping(struct intel_crtc *crtc)
15678{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015679 struct drm_device *dev = crtc->base.dev;
15680 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015681 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015682
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015683 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015684 return true;
15685
Ville Syrjälä649636e2015-09-22 19:50:01 +030015686 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015687
15688 if ((val & DISPLAY_PLANE_ENABLE) &&
15689 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15690 return false;
15691
15692 return true;
15693}
15694
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015695static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15696{
15697 struct drm_device *dev = crtc->base.dev;
15698 struct intel_encoder *encoder;
15699
15700 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15701 return true;
15702
15703 return false;
15704}
15705
Ville Syrjälädd756192016-02-17 21:28:45 +020015706static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15707{
15708 struct drm_device *dev = encoder->base.dev;
15709 struct intel_connector *connector;
15710
15711 for_each_connector_on_encoder(dev, &encoder->base, connector)
15712 return true;
15713
15714 return false;
15715}
15716
Daniel Vetter24929352012-07-02 20:28:59 +020015717static void intel_sanitize_crtc(struct intel_crtc *crtc)
15718{
15719 struct drm_device *dev = crtc->base.dev;
15720 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015721 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015722
Daniel Vetter24929352012-07-02 20:28:59 +020015723 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015724 if (!transcoder_is_dsi(cpu_transcoder)) {
15725 i915_reg_t reg = PIPECONF(cpu_transcoder);
15726
15727 I915_WRITE(reg,
15728 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15729 }
Daniel Vetter24929352012-07-02 20:28:59 +020015730
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015731 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015732 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015733 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015734 struct intel_plane *plane;
15735
Daniel Vetter96256042015-02-13 21:03:42 +010015736 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015737
15738 /* Disable everything but the primary plane */
15739 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15740 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15741 continue;
15742
15743 plane->disable_plane(&plane->base, &crtc->base);
15744 }
Daniel Vetter96256042015-02-13 21:03:42 +010015745 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015746
Daniel Vetter24929352012-07-02 20:28:59 +020015747 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015748 * disable the crtc (and hence change the state) if it is wrong. Note
15749 * that gen4+ has a fixed plane -> pipe mapping. */
15750 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015751 bool plane;
15752
Ville Syrjälä78108b72016-05-27 20:59:19 +030015753 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15754 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015755
15756 /* Pipe has the wrong plane attached and the plane is active.
15757 * Temporarily change the plane mapping and disable everything
15758 * ... */
15759 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015760 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015761 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015762 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015763 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015764 }
Daniel Vetter24929352012-07-02 20:28:59 +020015765
Daniel Vetter7fad7982012-07-04 17:51:47 +020015766 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15767 crtc->pipe == PIPE_A && !crtc->active) {
15768 /* BIOS forgot to enable pipe A, this mostly happens after
15769 * resume. Force-enable the pipe to fix this, the update_dpms
15770 * call below we restore the pipe to the right state, but leave
15771 * the required bits on. */
15772 intel_enable_pipe_a(dev);
15773 }
15774
Daniel Vetter24929352012-07-02 20:28:59 +020015775 /* Adjust the state of the output pipe according to whether we
15776 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015777 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015778 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015779
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015780 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015781 /*
15782 * We start out with underrun reporting disabled to avoid races.
15783 * For correct bookkeeping mark this on active crtcs.
15784 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015785 * Also on gmch platforms we dont have any hardware bits to
15786 * disable the underrun reporting. Which means we need to start
15787 * out with underrun reporting disabled also on inactive pipes,
15788 * since otherwise we'll complain about the garbage we read when
15789 * e.g. coming up after runtime pm.
15790 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015791 * No protection against concurrent access is required - at
15792 * worst a fifo underrun happens which also sets this to false.
15793 */
15794 crtc->cpu_fifo_underrun_disabled = true;
15795 crtc->pch_fifo_underrun_disabled = true;
15796 }
Daniel Vetter24929352012-07-02 20:28:59 +020015797}
15798
15799static void intel_sanitize_encoder(struct intel_encoder *encoder)
15800{
15801 struct intel_connector *connector;
15802 struct drm_device *dev = encoder->base.dev;
15803
15804 /* We need to check both for a crtc link (meaning that the
15805 * encoder is active and trying to read from a pipe) and the
15806 * pipe itself being active. */
15807 bool has_active_crtc = encoder->base.crtc &&
15808 to_intel_crtc(encoder->base.crtc)->active;
15809
Ville Syrjälädd756192016-02-17 21:28:45 +020015810 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015811 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15812 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015813 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015814
15815 /* Connector is active, but has no active pipe. This is
15816 * fallout from our resume register restoring. Disable
15817 * the encoder manually again. */
15818 if (encoder->base.crtc) {
15819 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15820 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015821 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015822 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015823 if (encoder->post_disable)
15824 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015825 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015826 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015827
15828 /* Inconsistent output/port/pipe state happens presumably due to
15829 * a bug in one of the get_hw_state functions. Or someplace else
15830 * in our code, like the register restore mess on resume. Clamp
15831 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015832 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015833 if (connector->encoder != encoder)
15834 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015835 connector->base.dpms = DRM_MODE_DPMS_OFF;
15836 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015837 }
15838 }
15839 /* Enabled encoders without active connectors will be fixed in
15840 * the crtc fixup. */
15841}
15842
Imre Deak04098752014-02-18 00:02:16 +020015843void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015844{
15845 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015846 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015847
Imre Deak04098752014-02-18 00:02:16 +020015848 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15849 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15850 i915_disable_vga(dev);
15851 }
15852}
15853
15854void i915_redisable_vga(struct drm_device *dev)
15855{
15856 struct drm_i915_private *dev_priv = dev->dev_private;
15857
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015858 /* This function can be called both from intel_modeset_setup_hw_state or
15859 * at a very early point in our resume sequence, where the power well
15860 * structures are not yet restored. Since this function is at a very
15861 * paranoid "someone might have enabled VGA while we were not looking"
15862 * level, just check if the power well is enabled instead of trying to
15863 * follow the "don't touch the power well if we don't need it" policy
15864 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015865 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015866 return;
15867
Imre Deak04098752014-02-18 00:02:16 +020015868 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015869
15870 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015871}
15872
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015873static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015874{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015875 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015876
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015877 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015878}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015879
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015880/* FIXME read out full plane state for all planes */
15881static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015882{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015883 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015884 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015885 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015886
Matt Roper19b8d382015-09-24 15:53:17 -070015887 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015888 primary_get_hw_state(to_intel_plane(primary));
15889
15890 if (plane_state->visible)
15891 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015892}
15893
Daniel Vetter30e984d2013-06-05 13:34:17 +020015894static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015895{
15896 struct drm_i915_private *dev_priv = dev->dev_private;
15897 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015898 struct intel_crtc *crtc;
15899 struct intel_encoder *encoder;
15900 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015901 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015902
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015903 dev_priv->active_crtcs = 0;
15904
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015905 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015906 struct intel_crtc_state *crtc_state = crtc->config;
15907 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015908
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015909 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015910 memset(crtc_state, 0, sizeof(*crtc_state));
15911 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015912
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015913 crtc_state->base.active = crtc_state->base.enable =
15914 dev_priv->display.get_pipe_config(crtc, crtc_state);
15915
15916 crtc->base.enabled = crtc_state->base.enable;
15917 crtc->active = crtc_state->base.active;
15918
15919 if (crtc_state->base.active) {
15920 dev_priv->active_crtcs |= 1 << crtc->pipe;
15921
Clint Taylorc89e39f2016-05-13 23:41:21 +030015922 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015923 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030015924 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015925 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15926 else
15927 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030015928
15929 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15930 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
15931 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015932 }
15933
15934 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015935
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015936 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015937
Ville Syrjälä78108b72016-05-27 20:59:19 +030015938 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15939 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015940 crtc->active ? "enabled" : "disabled");
15941 }
15942
Daniel Vetter53589012013-06-05 13:34:16 +020015943 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15944 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15945
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015946 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15947 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015948 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015949 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015950 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015951 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015952 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015953 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015954
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015955 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015956 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015957 }
15958
Damien Lespiaub2784e12014-08-05 11:29:37 +010015959 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015960 pipe = 0;
15961
15962 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015963 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15964 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015965 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015966 } else {
15967 encoder->base.crtc = NULL;
15968 }
15969
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015970 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015971 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015972 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015973 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015974 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015975 }
15976
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015977 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015978 if (connector->get_hw_state(connector)) {
15979 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015980
15981 encoder = connector->encoder;
15982 connector->base.encoder = &encoder->base;
15983
15984 if (encoder->base.crtc &&
15985 encoder->base.crtc->state->active) {
15986 /*
15987 * This has to be done during hardware readout
15988 * because anything calling .crtc_disable may
15989 * rely on the connector_mask being accurate.
15990 */
15991 encoder->base.crtc->state->connector_mask |=
15992 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015993 encoder->base.crtc->state->encoder_mask |=
15994 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015995 }
15996
Daniel Vetter24929352012-07-02 20:28:59 +020015997 } else {
15998 connector->base.dpms = DRM_MODE_DPMS_OFF;
15999 connector->base.encoder = NULL;
16000 }
16001 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16002 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016003 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016004 connector->base.encoder ? "enabled" : "disabled");
16005 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016006
16007 for_each_intel_crtc(dev, crtc) {
16008 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16009
16010 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16011 if (crtc->base.state->active) {
16012 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16013 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16014 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16015
16016 /*
16017 * The initial mode needs to be set in order to keep
16018 * the atomic core happy. It wants a valid mode if the
16019 * crtc's enabled, so we do the above call.
16020 *
16021 * At this point some state updated by the connectors
16022 * in their ->detect() callback has not run yet, so
16023 * no recalculation can be done yet.
16024 *
16025 * Even if we could do a recalculation and modeset
16026 * right now it would cause a double modeset if
16027 * fbdev or userspace chooses a different initial mode.
16028 *
16029 * If that happens, someone indicated they wanted a
16030 * mode change, which means it's safe to do a full
16031 * recalculation.
16032 */
16033 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016034
16035 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16036 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016037 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016038
16039 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016040 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016041}
16042
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016043/* Scan out the current hw modeset state,
16044 * and sanitizes it to the current state
16045 */
16046static void
16047intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016048{
16049 struct drm_i915_private *dev_priv = dev->dev_private;
16050 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016051 struct intel_crtc *crtc;
16052 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016053 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016054
16055 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016056
16057 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016058 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016059 intel_sanitize_encoder(encoder);
16060 }
16061
Damien Lespiau055e3932014-08-18 13:49:10 +010016062 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016063 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16064 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016065 intel_dump_pipe_config(crtc, crtc->config,
16066 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016067 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016068
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016069 intel_modeset_update_connector_atomic_state(dev);
16070
Daniel Vetter35c95372013-07-17 06:55:04 +020016071 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16072 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16073
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016074 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016075 continue;
16076
16077 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16078
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016079 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016080 pll->on = false;
16081 }
16082
Wayne Boyer666a4532015-12-09 12:29:35 -080016083 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016084 vlv_wm_get_hw_state(dev);
16085 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016086 skl_wm_get_hw_state(dev);
16087 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016088 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016089
16090 for_each_intel_crtc(dev, crtc) {
16091 unsigned long put_domains;
16092
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016093 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016094 if (WARN_ON(put_domains))
16095 modeset_put_power_domains(dev_priv, put_domains);
16096 }
16097 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016098
16099 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016100}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016101
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016102void intel_display_resume(struct drm_device *dev)
16103{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016104 struct drm_i915_private *dev_priv = to_i915(dev);
16105 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16106 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016107 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016108 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020016109
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016110 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016111
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016112 /*
16113 * This is a cludge because with real atomic modeset mode_config.mutex
16114 * won't be taken. Unfortunately some probed state like
16115 * audio_codec_enable is still protected by mode_config.mutex, so lock
16116 * it here for now.
16117 */
16118 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016119 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016120
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016121retry:
16122 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016123
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016124 if (ret == 0 && !setup) {
16125 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016126
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016127 intel_modeset_setup_hw_state(dev);
16128 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016129 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016130
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016131 if (ret == 0 && state) {
16132 struct drm_crtc_state *crtc_state;
16133 struct drm_crtc *crtc;
16134 int i;
16135
16136 state->acquire_ctx = &ctx;
16137
Ville Syrjäläe3d54572016-05-13 10:10:42 -070016138 /* ignore any reset values/BIOS leftovers in the WM registers */
16139 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16140
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016141 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16142 /*
16143 * Force recalculation even if we restore
16144 * current state. With fast modeset this may not result
16145 * in a modeset when the state is compatible.
16146 */
16147 crtc_state->mode_changed = true;
16148 }
16149
16150 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016151 }
16152
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016153 if (ret == -EDEADLK) {
16154 drm_modeset_backoff(&ctx);
16155 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016156 }
16157
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016158 drm_modeset_drop_locks(&ctx);
16159 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016160 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016161
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016162 if (ret) {
16163 DRM_ERROR("Restoring old state failed with %i\n", ret);
16164 drm_atomic_state_free(state);
16165 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016166}
16167
16168void intel_modeset_gem_init(struct drm_device *dev)
16169{
Chris Wilsondc979972016-05-10 14:10:04 +010016170 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016171 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016172 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016173 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016174
Chris Wilsondc979972016-05-10 14:10:04 +010016175 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016176
Chris Wilson1833b132012-05-09 11:56:28 +010016177 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016178
Chris Wilson1ee8da62016-05-12 12:43:23 +010016179 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016180
16181 /*
16182 * Make sure any fbs we allocated at startup are properly
16183 * pinned & fenced. When we do the allocation it's too early
16184 * for this.
16185 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016186 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016187 obj = intel_fb_obj(c->primary->fb);
16188 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016189 continue;
16190
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016191 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016192 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16193 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016194 mutex_unlock(&dev->struct_mutex);
16195 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016196 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16197 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016198 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020016199 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016200 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020016201 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016202 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016203 }
16204 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016205
16206 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016207}
16208
Imre Deak4932e2c2014-02-11 17:12:48 +020016209void intel_connector_unregister(struct intel_connector *intel_connector)
16210{
16211 struct drm_connector *connector = &intel_connector->base;
16212
16213 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016214 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016215}
16216
Jesse Barnes79e53942008-11-07 14:24:08 -080016217void intel_modeset_cleanup(struct drm_device *dev)
16218{
Jesse Barnes652c3932009-08-17 13:31:43 -070016219 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016220 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016221
Chris Wilsondc979972016-05-10 14:10:04 +010016222 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020016223
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016224 intel_backlight_unregister(dev);
16225
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016226 /*
16227 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016228 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016229 * experience fancy races otherwise.
16230 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016231 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016232
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016233 /*
16234 * Due to the hpd irq storm handling the hotplug work can re-arm the
16235 * poll handlers. Hence disable polling after hpd handling is shut down.
16236 */
Keith Packardf87ea762010-10-03 19:36:26 -070016237 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016238
Jesse Barnes723bfd72010-10-07 16:01:13 -070016239 intel_unregister_dsm_handler();
16240
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016241 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016242
Chris Wilson1630fe72011-07-08 12:22:42 +010016243 /* flush any delayed tasks or pending work */
16244 flush_scheduled_work();
16245
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016246 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016247 for_each_intel_connector(dev, connector)
16248 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016249
Jesse Barnes79e53942008-11-07 14:24:08 -080016250 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016251
Chris Wilson1ee8da62016-05-12 12:43:23 +010016252 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016253
Chris Wilsondc979972016-05-10 14:10:04 +010016254 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010016255
16256 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016257}
16258
Dave Airlie28d52042009-09-21 14:33:58 +100016259/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016260 * Return which encoder is currently attached for connector.
16261 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016262struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016263{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016264 return &intel_attached_encoder(connector)->base;
16265}
Jesse Barnes79e53942008-11-07 14:24:08 -080016266
Chris Wilsondf0e9242010-09-09 16:20:55 +010016267void intel_connector_attach_encoder(struct intel_connector *connector,
16268 struct intel_encoder *encoder)
16269{
16270 connector->encoder = encoder;
16271 drm_mode_connector_attach_encoder(&connector->base,
16272 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016273}
Dave Airlie28d52042009-09-21 14:33:58 +100016274
16275/*
16276 * set vga decode state - true == enable VGA decode
16277 */
16278int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16279{
16280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016281 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016282 u16 gmch_ctrl;
16283
Chris Wilson75fa0412014-02-07 18:37:02 -020016284 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16285 DRM_ERROR("failed to read control word\n");
16286 return -EIO;
16287 }
16288
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016289 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16290 return 0;
16291
Dave Airlie28d52042009-09-21 14:33:58 +100016292 if (state)
16293 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16294 else
16295 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016296
16297 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16298 DRM_ERROR("failed to write control word\n");
16299 return -EIO;
16300 }
16301
Dave Airlie28d52042009-09-21 14:33:58 +100016302 return 0;
16303}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016304
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016305struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016306
16307 u32 power_well_driver;
16308
Chris Wilson63b66e52013-08-08 15:12:06 +020016309 int num_transcoders;
16310
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016311 struct intel_cursor_error_state {
16312 u32 control;
16313 u32 position;
16314 u32 base;
16315 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016316 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016317
16318 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016319 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016320 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016321 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016322 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016323
16324 struct intel_plane_error_state {
16325 u32 control;
16326 u32 stride;
16327 u32 size;
16328 u32 pos;
16329 u32 addr;
16330 u32 surface;
16331 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016332 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016333
16334 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016335 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016336 enum transcoder cpu_transcoder;
16337
16338 u32 conf;
16339
16340 u32 htotal;
16341 u32 hblank;
16342 u32 hsync;
16343 u32 vtotal;
16344 u32 vblank;
16345 u32 vsync;
16346 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016347};
16348
16349struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016350intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016351{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016352 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016353 int transcoders[] = {
16354 TRANSCODER_A,
16355 TRANSCODER_B,
16356 TRANSCODER_C,
16357 TRANSCODER_EDP,
16358 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016359 int i;
16360
Chris Wilsonc0336662016-05-06 15:40:21 +010016361 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016362 return NULL;
16363
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016364 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016365 if (error == NULL)
16366 return NULL;
16367
Chris Wilsonc0336662016-05-06 15:40:21 +010016368 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016369 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16370
Damien Lespiau055e3932014-08-18 13:49:10 +010016371 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016372 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016373 __intel_display_power_is_enabled(dev_priv,
16374 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016375 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016376 continue;
16377
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016378 error->cursor[i].control = I915_READ(CURCNTR(i));
16379 error->cursor[i].position = I915_READ(CURPOS(i));
16380 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016381
16382 error->plane[i].control = I915_READ(DSPCNTR(i));
16383 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016384 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016385 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016386 error->plane[i].pos = I915_READ(DSPPOS(i));
16387 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016388 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016389 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016390 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016391 error->plane[i].surface = I915_READ(DSPSURF(i));
16392 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16393 }
16394
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016395 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016396
Chris Wilsonc0336662016-05-06 15:40:21 +010016397 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016398 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016399 }
16400
Jani Nikula4d1de972016-03-18 17:05:42 +020016401 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016402 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016403 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016404 error->num_transcoders++; /* Account for eDP. */
16405
16406 for (i = 0; i < error->num_transcoders; i++) {
16407 enum transcoder cpu_transcoder = transcoders[i];
16408
Imre Deakddf9c532013-11-27 22:02:02 +020016409 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016410 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016411 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016412 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016413 continue;
16414
Chris Wilson63b66e52013-08-08 15:12:06 +020016415 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16416
16417 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16418 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16419 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16420 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16421 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16422 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16423 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016424 }
16425
16426 return error;
16427}
16428
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016429#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16430
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016431void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016432intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016433 struct drm_device *dev,
16434 struct intel_display_error_state *error)
16435{
Damien Lespiau055e3932014-08-18 13:49:10 +010016436 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016437 int i;
16438
Chris Wilson63b66e52013-08-08 15:12:06 +020016439 if (!error)
16440 return;
16441
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016442 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016443 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016444 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016445 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016446 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016447 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016448 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016449 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016450 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016451 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016452
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016453 err_printf(m, "Plane [%d]:\n", i);
16454 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16455 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016456 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016457 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16458 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016459 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016460 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016461 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016462 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016463 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16464 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016465 }
16466
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016467 err_printf(m, "Cursor [%d]:\n", i);
16468 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16469 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16470 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016471 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016472
16473 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016474 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016475 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016476 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016477 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016478 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16479 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16480 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16481 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16482 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16483 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16484 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16485 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016486}