blob: 92da0c56ba0325e0b76f852926e2f3459b6a9c1b [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000574let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000575def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000576 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000577 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000578 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000580def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000581 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000583 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
585 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587
588//===----------------------------------------------------------------------===//
589// AVX-512 VECTOR EXTRACT
590//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger7f69a992015-09-10 12:54:54 +0000592multiclass vextract_for_size<int Opcode,
593 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000594 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000595
596 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
597 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
598 // vextract_extract), we interesting only in patterns without mask,
599 // intrinsics pattern match generated bellow.
600 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
601 (ins From.RC:$src1, i32u8imm:$idx),
602 "vextract" # To.EltTypeName # "x" # To.NumElts,
603 "$idx, $src1", "$src1, $idx",
604 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
605 (iPTR imm)))]>,
606 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000607 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
608 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
609 "vextract" # To.EltTypeName # "x" # To.NumElts #
610 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
611 [(store (To.VT (vextract_extract:$idx
612 (From.VT From.RC:$src1), (iPTR imm))),
613 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000614
Craig Toppere1cac152016-06-07 07:27:54 +0000615 let mayStore = 1, hasSideEffects = 0 in
616 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
617 (ins To.MemOp:$dst, To.KRCWM:$mask,
618 From.RC:$src1, i32u8imm:$idx),
619 "vextract" # To.EltTypeName # "x" # To.NumElts #
620 "\t{$idx, $src1, $dst {${mask}}|"
621 "$dst {${mask}}, $src1, $idx}",
622 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000623 }
Renato Golindb7ea862015-09-09 19:44:40 +0000624
625 // Intrinsic call with masking.
626 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000627 "x" # To.NumElts # "_" # From.Size)
628 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
629 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
630 From.ZSuffix # "rrk")
631 To.RC:$src0,
632 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
633 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000634
635 // Intrinsic call with zero-masking.
636 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000637 "x" # To.NumElts # "_" # From.Size)
638 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
639 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
640 From.ZSuffix # "rrkz")
641 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
642 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000643
644 // Intrinsic call without masking.
645 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000646 "x" # To.NumElts # "_" # From.Size)
647 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
648 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
649 From.ZSuffix # "rr")
650 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000651}
652
Igor Bregerdefab3c2015-10-08 12:55:01 +0000653// Codegen pattern for the alternative types
654multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
655 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000656 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000657 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000658 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
659 (To.VT (!cast<Instruction>(InstrStr#"rr")
660 From.RC:$src1,
661 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000662 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
663 (iPTR imm))), addr:$dst),
664 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
665 (EXTRACT_get_vextract_imm To.RC:$ext))>;
666 }
Igor Breger7f69a992015-09-10 12:54:54 +0000667}
668
669multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000670 ValueType EltVT64, int Opcode256> {
671 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000672 X86VectorVTInfo<16, EltVT32, VR512>,
673 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000675 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000676 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000677 X86VectorVTInfo< 8, EltVT64, VR512>,
678 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000680 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
681 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000682 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000683 X86VectorVTInfo< 8, EltVT32, VR256X>,
684 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000685 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000686 EVEX_V256, EVEX_CD8<32, CD8VT4>;
687 let Predicates = [HasVLX, HasDQI] in
688 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
689 X86VectorVTInfo< 4, EltVT64, VR256X>,
690 X86VectorVTInfo< 2, EltVT64, VR128X>,
691 vextract128_extract>,
692 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
693 let Predicates = [HasDQI] in {
694 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
695 X86VectorVTInfo< 8, EltVT64, VR512>,
696 X86VectorVTInfo< 2, EltVT64, VR128X>,
697 vextract128_extract>,
698 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
699 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
700 X86VectorVTInfo<16, EltVT32, VR512>,
701 X86VectorVTInfo< 8, EltVT32, VR256X>,
702 vextract256_extract>,
703 EVEX_V512, EVEX_CD8<32, CD8VT8>;
704 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000705}
706
Adam Nemet55536c62014-09-25 23:48:45 +0000707defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
708defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709
Igor Bregerdefab3c2015-10-08 12:55:01 +0000710// extract_subvector codegen patterns with the alternative types.
711// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
712defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
713 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
714defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
715 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
716
717defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000718 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000719defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
720 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
721
722defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
724defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
725 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
726
Craig Topper08a68572016-05-21 22:50:04 +0000727// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
730defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
731 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
732
733// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
735 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
736defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
738// Codegen pattern with the alternative types extract VEC256 from VEC512
739defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
740 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
741defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
742 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
743
Craig Topper5f3fef82016-05-22 07:40:58 +0000744// A 128-bit subvector extract from the first 256-bit vector position
745// is a subregister copy that needs no instruction.
746def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
747 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
748def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
749 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
750def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
751 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
752def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
753 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
754def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
755 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
756def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
757 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
758
759// A 256-bit subvector extract from the first 256-bit vector position
760// is a subregister copy that needs no instruction.
761def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
762 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
763def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
764 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
765def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
766 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
767def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
768 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
769def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
770 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
771def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
772 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
773
774let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775// A 128-bit subvector insert to the first 512-bit vector position
776// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000777def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
787def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
788 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789
Craig Topper5f3fef82016-05-22 07:40:58 +0000790// A 256-bit subvector insert to the first 512-bit vector position
791// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000803 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000804}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000805
806// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000807def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000808 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000809 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000810 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
811 EVEX;
812
Craig Topper03b849e2016-05-21 22:50:11 +0000813def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000814 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000815 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000817 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818
819//===---------------------------------------------------------------------===//
820// AVX-512 BROADCAST
821//---
Igor Breger131008f2016-05-01 08:40:00 +0000822// broadcast with a scalar argument.
823multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
824 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000825
Igor Breger131008f2016-05-01 08:40:00 +0000826 let isCodeGenOnly = 1 in {
827 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
828 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
829 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
830 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000831
Igor Breger131008f2016-05-01 08:40:00 +0000832 let Constraints = "$src0 = $dst" in
833 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
834 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
835 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000836 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000837 (vselect DestInfo.KRCWM:$mask,
838 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
839 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000840 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000841
842 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
843 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
844 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000845 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000846 (vselect DestInfo.KRCWM:$mask,
847 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
848 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000849 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000850 } // let isCodeGenOnly = 1 in
851}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000852
Igor Breger21296d22015-10-20 11:56:42 +0000853multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
854 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000855 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000856 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
857 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
858 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
859 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000860 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000861 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000862 (DestInfo.VT (X86VBroadcast
863 (SrcInfo.ScalarLdFrag addr:$src)))>,
864 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000865 }
Craig Toppere1cac152016-06-07 07:27:54 +0000866
Craig Topper80934372016-07-16 03:42:59 +0000867 def : Pat<(DestInfo.VT (X86VBroadcast
868 (SrcInfo.VT (scalar_to_vector
869 (SrcInfo.ScalarLdFrag addr:$src))))),
870 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
871 let AddedComplexity = 20 in
872 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
873 (X86VBroadcast
874 (SrcInfo.VT (scalar_to_vector
875 (SrcInfo.ScalarLdFrag addr:$src)))),
876 DestInfo.RC:$src0)),
877 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
878 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
879 let AddedComplexity = 30 in
880 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
881 (X86VBroadcast
882 (SrcInfo.VT (scalar_to_vector
883 (SrcInfo.ScalarLdFrag addr:$src)))),
884 DestInfo.ImmAllZerosV)),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
886 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000887}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000888
Craig Topper80934372016-07-16 03:42:59 +0000889multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000890 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000891 let Predicates = [HasAVX512] in
892 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
893 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
894 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000895
896 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000897 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000898 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000899 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 }
901}
902
Craig Topper80934372016-07-16 03:42:59 +0000903multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
904 AVX512VLVectorVTInfo _> {
905 let Predicates = [HasAVX512] in
906 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
907 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
908 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909
Craig Topper80934372016-07-16 03:42:59 +0000910 let Predicates = [HasVLX] in {
911 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
912 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
913 EVEX_V256;
914 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
915 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
916 EVEX_V128;
917 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000918}
Craig Topper80934372016-07-16 03:42:59 +0000919defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
920 avx512vl_f32_info>;
921defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
922 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000923
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000924def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000926def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000927 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000928
Robert Khasanovcbc57032014-12-09 16:38:41 +0000929multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
930 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000931 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000932 (ins SrcRC:$src),
933 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000934 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935}
936
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
938 RegisterClass SrcRC, Predicate prd> {
939 let Predicates = [prd] in
940 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
941 let Predicates = [prd, HasVLX] in {
942 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
943 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
944 }
945}
946
Igor Breger0aeda372016-02-07 08:30:50 +0000947let isCodeGenOnly = 1 in {
948defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000950defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000952}
953let isAsmParserOnly = 1 in {
954 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
955 GR32, HasBWI>;
956 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000957 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000958}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000959defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
960 HasAVX512>;
961defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
962 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000963
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000967 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000968
Igor Breger21296d22015-10-20 11:56:42 +0000969// Provide aliases for broadcast from the same register class that
970// automatically does the extract.
971multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
972 X86VectorVTInfo SrcInfo> {
973 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
974 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
975 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
976}
977
978multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
979 AVX512VLVectorVTInfo _, Predicate prd> {
980 let Predicates = [prd] in {
981 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
982 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
983 EVEX_V512;
984 // Defined separately to avoid redefinition.
985 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
986 }
987 let Predicates = [prd, HasVLX] in {
988 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
989 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
990 EVEX_V256;
991 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
992 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000993 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000994}
995
Igor Breger21296d22015-10-20 11:56:42 +0000996defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
997 avx512vl_i8_info, HasBWI>;
998defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
999 avx512vl_i16_info, HasBWI>;
1000defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1001 avx512vl_i32_info, HasAVX512>;
1002defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1003 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001004
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001005multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1006 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001007 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001008 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1009 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001010 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001011 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001012}
1013
Craig Topperbe351ee2016-10-01 06:01:23 +00001014let Predicates = [HasVLX, HasBWI] in {
1015 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1016 // This means we'll encounter truncated i32 loads; match that here.
1017 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1018 (VPBROADCASTWZ128m addr:$src)>;
1019 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1020 (VPBROADCASTWZ256m addr:$src)>;
1021 def : Pat<(v8i16 (X86VBroadcast
1022 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1023 (VPBROADCASTWZ128m addr:$src)>;
1024 def : Pat<(v16i16 (X86VBroadcast
1025 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1026 (VPBROADCASTWZ256m addr:$src)>;
1027}
1028
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001029//===----------------------------------------------------------------------===//
1030// AVX-512 BROADCAST SUBVECTORS
1031//
1032
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001033defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1034 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001035 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001036defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1037 v16f32_info, v4f32x_info>,
1038 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1039defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1040 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001041 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001042defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1043 v8f64_info, v4f64x_info>, VEX_W,
1044 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1045
1046let Predicates = [HasVLX] in {
1047defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1048 v8i32x_info, v4i32x_info>,
1049 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1050defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1051 v8f32x_info, v4f32x_info>,
1052 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001053
1054def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1055 (VBROADCASTI32X4Z256rm addr:$src)>;
1056def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1057 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001058
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001059// Provide fallback in case the load node that is used in the patterns above
1060// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001061def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001062 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001063 (v4f32 VR128X:$src), 1)>;
1064def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001065 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001066 (v4i32 VR128X:$src), 1)>;
1067def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001068 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001069 (v8i16 VR128X:$src), 1)>;
1070def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001071 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001072 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001073}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001074
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001075let Predicates = [HasVLX, HasDQI] in {
1076defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1077 v4i64x_info, v2i64x_info>, VEX_W,
1078 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1079defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1080 v4f64x_info, v2f64x_info>, VEX_W,
1081 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1082}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001083
1084let Predicates = [HasVLX, NoDQI] in {
1085def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1086 (VBROADCASTF32X4Z256rm addr:$src)>;
1087def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1088 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001089
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001090// Provide fallback in case the load node that is used in the patterns above
1091// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001092def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001093 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001094 (v2f64 VR128X:$src), 1)>;
1095def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001096 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1097 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001098}
1099
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001100let Predicates = [HasDQI] in {
1101defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1102 v8i64_info, v2i64x_info>, VEX_W,
1103 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1104defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1105 v16i32_info, v8i32x_info>,
1106 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1107defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1108 v8f64_info, v2f64x_info>, VEX_W,
1109 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1110defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1111 v16f32_info, v8f32x_info>,
1112 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001113
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001114// Provide fallback in case the load node that is used in the patterns above
1115// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001116def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001117 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001118 (v2f64 VR128X:$src), 1)>;
1119def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001120 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1121 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001122}
Adam Nemet73f72e12014-06-27 00:43:38 +00001123
Igor Bregerfa798a92015-11-02 07:39:36 +00001124multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001125 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001126 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001127 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001128 EVEX_V512;
1129 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001130 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001131 EVEX_V256;
1132}
1133
1134multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001135 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1136 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001137
1138 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001139 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1140 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001141}
1142
1143defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001144 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001145defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001146 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001147
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001148def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001149 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001150def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1151 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1152
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001153def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001154 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001155def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1156 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001157
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001158//===----------------------------------------------------------------------===//
1159// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1160//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001161multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1162 X86VectorVTInfo _, RegisterClass KRC> {
1163 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001164 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001165 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001166}
1167
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001168multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001169 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1170 let Predicates = [HasCDI] in
1171 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1172 let Predicates = [HasCDI, HasVLX] in {
1173 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1174 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1175 }
1176}
1177
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001178defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001179 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001180defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001181 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001182
1183//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001184// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001185multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186let Constraints = "$src1 = $dst" in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001187 // The index operand in the pattern should really be an integer type. However,
1188 // if we do that and it happens to come from a bitcast, then it becomes
1189 // difficult to find the bitcast needed to convert the index to the
1190 // destination type for the passthru since it will be folded with the bitcast
1191 // of the index operand.
1192 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001193 (ins _.RC:$src2, _.RC:$src3),
1194 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001195 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001196 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197
Craig Topper4fa3b502016-09-06 06:56:59 +00001198 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001199 (ins _.RC:$src2, _.MemOp:$src3),
1200 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001201 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001202 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1203 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001204 }
1205}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001206multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001207 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00001208 let Constraints = "$src1 = $dst" in
Craig Topper4fa3b502016-09-06 06:56:59 +00001209 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001210 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1211 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1212 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001213 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001214 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001215 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001216}
1217
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001218multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001219 AVX512VLVectorVTInfo VTInfo> {
1220 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1221 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001222 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001223 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1224 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1225 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1226 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001227 }
1228}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001230multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001231 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001232 Predicate Prd> {
1233 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001234 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001235 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001236 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1237 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001238 }
1239}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001240
Craig Topperaad5f112015-11-30 00:13:24 +00001241defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001242 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001243defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001244 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001245defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001246 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001247 VEX_W, EVEX_CD8<16, CD8VF>;
1248defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001249 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001250 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001251defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001252 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001253defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001254 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001255
Craig Topperaad5f112015-11-30 00:13:24 +00001256// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001259let Constraints = "$src1 = $dst" in {
1260 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1261 (ins IdxVT.RC:$src2, _.RC:$src3),
1262 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001263 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001264 AVX5128IBase;
1265
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001266 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1267 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1268 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001269 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 (bitconvert (_.LdFrag addr:$src3))))>,
1271 EVEX_4V, AVX5128IBase;
1272 }
1273}
1274multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001275 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001276 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001277 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1278 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1279 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1280 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001281 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001282 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1283 AVX5128IBase, EVEX_4V, EVEX_B;
1284}
1285
1286multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001287 AVX512VLVectorVTInfo VTInfo,
1288 AVX512VLVectorVTInfo ShuffleMask> {
1289 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001290 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001291 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001292 ShuffleMask.info512>, EVEX_V512;
1293 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001294 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001296 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001297 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001298 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001299 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001300 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1301 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001302 }
1303}
1304
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001305multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001306 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001307 AVX512VLVectorVTInfo Idx,
1308 Predicate Prd> {
1309 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001310 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1311 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001312 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001313 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1314 Idx.info128>, EVEX_V128;
1315 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1316 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001317 }
1318}
1319
Craig Toppera47576f2015-11-26 20:21:29 +00001320defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001321 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001322defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001323 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001324defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1325 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1326 VEX_W, EVEX_CD8<16, CD8VF>;
1327defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1328 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1329 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001330defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001331 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001332defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001333 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001335//===----------------------------------------------------------------------===//
1336// AVX-512 - BLEND using mask
1337//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001338multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1339 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001340 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001341 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1342 (ins _.RC:$src1, _.RC:$src2),
1343 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001344 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001345 []>, EVEX_4V;
1346 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1347 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001348 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001349 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001350 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001351 (_.VT _.RC:$src2),
1352 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001353 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001354 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1355 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1356 !strconcat(OpcodeStr,
1357 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1358 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001359 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001360 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1361 (ins _.RC:$src1, _.MemOp:$src2),
1362 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001363 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1365 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1366 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001367 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001368 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001369 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1370 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1371 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001373 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001374 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1375 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1376 !strconcat(OpcodeStr,
1377 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1378 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1379 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001380}
1381multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1382
1383 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1384 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1385 !strconcat(OpcodeStr,
1386 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1387 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001388 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1389 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1390 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001391 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001392
Craig Toppere1cac152016-06-07 07:27:54 +00001393 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001394 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1395 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1396 !strconcat(OpcodeStr,
1397 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1398 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001399 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001400
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001401}
1402
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001403multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1404 AVX512VLVectorVTInfo VTInfo> {
1405 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1406 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001407
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001408 let Predicates = [HasVLX] in {
1409 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1410 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1411 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1412 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1413 }
1414}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001415
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001416multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1417 AVX512VLVectorVTInfo VTInfo> {
1418 let Predicates = [HasBWI] in
1419 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001420
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001421 let Predicates = [HasBWI, HasVLX] in {
1422 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1423 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1424 }
1425}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001427
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001428defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1429defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1430defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1431defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1432defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1433defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001434
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001435
Craig Topper0fcf9252016-06-07 07:27:51 +00001436let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001437def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1438 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001439 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001440 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001441 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1442 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001443
1444def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1445 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001446 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001447 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001448 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1449 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001450}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001451//===----------------------------------------------------------------------===//
1452// Compare Instructions
1453//===----------------------------------------------------------------------===//
1454
1455// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001456
1457multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1458
1459 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1460 (outs _.KRC:$dst),
1461 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1462 "vcmp${cc}"#_.Suffix,
1463 "$src2, $src1", "$src1, $src2",
1464 (OpNode (_.VT _.RC:$src1),
1465 (_.VT _.RC:$src2),
1466 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001467 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1468 (outs _.KRC:$dst),
1469 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1470 "vcmp${cc}"#_.Suffix,
1471 "$src2, $src1", "$src1, $src2",
1472 (OpNode (_.VT _.RC:$src1),
1473 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1474 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001475
1476 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1477 (outs _.KRC:$dst),
1478 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1479 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001480 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001481 (OpNodeRnd (_.VT _.RC:$src1),
1482 (_.VT _.RC:$src2),
1483 imm:$cc,
1484 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1485 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001486 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1488 (outs VK1:$dst),
1489 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1490 "vcmp"#_.Suffix,
1491 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1492 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1493 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001494 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001495 "vcmp"#_.Suffix,
1496 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1497 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1498
1499 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1500 (outs _.KRC:$dst),
1501 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1502 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001503 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001504 EVEX_4V, EVEX_B;
1505 }// let isAsmParserOnly = 1, hasSideEffects = 0
1506
1507 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001508 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001509 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1510 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1511 !strconcat("vcmp${cc}", _.Suffix,
1512 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1513 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1514 _.FRC:$src2,
1515 imm:$cc))],
1516 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001517 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1518 (outs _.KRC:$dst),
1519 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1520 !strconcat("vcmp${cc}", _.Suffix,
1521 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1522 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1523 (_.ScalarLdFrag addr:$src2),
1524 imm:$cc))],
1525 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001526 }
1527}
1528
1529let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001530 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1531 AVX512XSIi8Base;
1532 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1533 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001534}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001535
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001536multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001537 X86VectorVTInfo _, bit IsCommutable> {
1538 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001539 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001540 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1541 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1542 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001543 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1544 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001545 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1546 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1547 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1548 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001550 def rrk : AVX512BI<opc, MRMSrcReg,
1551 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1552 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1553 "$dst {${mask}}, $src1, $src2}"),
1554 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1555 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1556 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001557 def rmk : AVX512BI<opc, MRMSrcMem,
1558 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1559 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1560 "$dst {${mask}}, $src1, $src2}"),
1561 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1562 (OpNode (_.VT _.RC:$src1),
1563 (_.VT (bitconvert
1564 (_.LdFrag addr:$src2))))))],
1565 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001566}
1567
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001568multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001569 X86VectorVTInfo _, bit IsCommutable> :
1570 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001571 def rmb : AVX512BI<opc, MRMSrcMem,
1572 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1573 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1574 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1575 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1576 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1577 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1578 def rmbk : AVX512BI<opc, MRMSrcMem,
1579 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1580 _.ScalarMemOp:$src2),
1581 !strconcat(OpcodeStr,
1582 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1583 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1584 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1585 (OpNode (_.VT _.RC:$src1),
1586 (X86VBroadcast
1587 (_.ScalarLdFrag addr:$src2)))))],
1588 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001589}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001591multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001592 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1593 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001594 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001595 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1596 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001597
1598 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001599 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1600 IsCommutable>, EVEX_V256;
1601 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1602 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001603 }
1604}
1605
1606multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1607 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001608 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001610 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1611 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001612
1613 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001614 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1615 IsCommutable>, EVEX_V256;
1616 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1617 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001618 }
1619}
1620
1621defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001622 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001623 EVEX_CD8<8, CD8VF>;
1624
1625defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001626 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001627 EVEX_CD8<16, CD8VF>;
1628
Robert Khasanovf70f7982014-09-18 14:06:55 +00001629defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001630 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001631 EVEX_CD8<32, CD8VF>;
1632
Robert Khasanovf70f7982014-09-18 14:06:55 +00001633defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001634 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001635 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1636
1637defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1638 avx512vl_i8_info, HasBWI>,
1639 EVEX_CD8<8, CD8VF>;
1640
1641defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1642 avx512vl_i16_info, HasBWI>,
1643 EVEX_CD8<16, CD8VF>;
1644
Robert Khasanovf70f7982014-09-18 14:06:55 +00001645defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001646 avx512vl_i32_info, HasAVX512>,
1647 EVEX_CD8<32, CD8VF>;
1648
Robert Khasanovf70f7982014-09-18 14:06:55 +00001649defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001650 avx512vl_i64_info, HasAVX512>,
1651 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652
Craig Topper8b9e6712016-09-02 04:25:30 +00001653let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001655 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001656 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1657 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001658
1659def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001660 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001661 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1662 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001663}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664
Robert Khasanov29e3b962014-08-27 09:34:37 +00001665multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1666 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001667 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001668 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001669 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001670 !strconcat("vpcmp${cc}", Suffix,
1671 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001672 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1673 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001674 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1675 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001676 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001677 !strconcat("vpcmp${cc}", Suffix,
1678 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001679 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1680 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001681 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001682 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1683 def rrik : AVX512AIi8<opc, MRMSrcReg,
1684 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001685 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001686 !strconcat("vpcmp${cc}", Suffix,
1687 "\t{$src2, $src1, $dst {${mask}}|",
1688 "$dst {${mask}}, $src1, $src2}"),
1689 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1690 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001691 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001692 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001693 def rmik : AVX512AIi8<opc, MRMSrcMem,
1694 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001695 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001696 !strconcat("vpcmp${cc}", Suffix,
1697 "\t{$src2, $src1, $dst {${mask}}|",
1698 "$dst {${mask}}, $src1, $src2}"),
1699 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1700 (OpNode (_.VT _.RC:$src1),
1701 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001702 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001703 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1704
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001706 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001707 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001708 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1710 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001711 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001712 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001713 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001714 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001715 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1716 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001717 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001718 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1719 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001720 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001721 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001722 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1723 "$dst {${mask}}, $src1, $src2, $cc}"),
1724 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001725 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001726 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1727 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001728 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001729 !strconcat("vpcmp", Suffix,
1730 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1731 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001732 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001733 }
1734}
1735
Robert Khasanov29e3b962014-08-27 09:34:37 +00001736multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001737 X86VectorVTInfo _> :
1738 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001739 def rmib : AVX512AIi8<opc, MRMSrcMem,
1740 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001741 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001742 !strconcat("vpcmp${cc}", Suffix,
1743 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1744 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1745 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1746 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001747 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001748 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1749 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1750 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001751 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001752 !strconcat("vpcmp${cc}", Suffix,
1753 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1754 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1755 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1756 (OpNode (_.VT _.RC:$src1),
1757 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001758 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001759 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760
Robert Khasanov29e3b962014-08-27 09:34:37 +00001761 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001762 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001763 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1764 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001765 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001766 !strconcat("vpcmp", Suffix,
1767 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1768 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1769 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1770 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1771 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001772 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001773 !strconcat("vpcmp", Suffix,
1774 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1775 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1776 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1777 }
1778}
1779
1780multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1781 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1782 let Predicates = [prd] in
1783 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1784
1785 let Predicates = [prd, HasVLX] in {
1786 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1787 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1788 }
1789}
1790
1791multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1792 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1793 let Predicates = [prd] in
1794 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1795 EVEX_V512;
1796
1797 let Predicates = [prd, HasVLX] in {
1798 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1799 EVEX_V256;
1800 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1801 EVEX_V128;
1802 }
1803}
1804
1805defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1806 HasBWI>, EVEX_CD8<8, CD8VF>;
1807defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1808 HasBWI>, EVEX_CD8<8, CD8VF>;
1809
1810defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1811 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1812defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1813 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1814
Robert Khasanovf70f7982014-09-18 14:06:55 +00001815defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001816 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001817defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001818 HasAVX512>, EVEX_CD8<32, CD8VF>;
1819
Robert Khasanovf70f7982014-09-18 14:06:55 +00001820defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001822defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001823 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001825multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001827 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1828 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1829 "vcmp${cc}"#_.Suffix,
1830 "$src2, $src1", "$src1, $src2",
1831 (X86cmpm (_.VT _.RC:$src1),
1832 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001833 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001834
Craig Toppere1cac152016-06-07 07:27:54 +00001835 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1836 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1837 "vcmp${cc}"#_.Suffix,
1838 "$src2, $src1", "$src1, $src2",
1839 (X86cmpm (_.VT _.RC:$src1),
1840 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1841 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001842
Craig Toppere1cac152016-06-07 07:27:54 +00001843 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1844 (outs _.KRC:$dst),
1845 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1846 "vcmp${cc}"#_.Suffix,
1847 "${src2}"##_.BroadcastStr##", $src1",
1848 "$src1, ${src2}"##_.BroadcastStr,
1849 (X86cmpm (_.VT _.RC:$src1),
1850 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1851 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001852 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001853 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001854 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1855 (outs _.KRC:$dst),
1856 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1857 "vcmp"#_.Suffix,
1858 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1859
1860 let mayLoad = 1 in {
1861 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1862 (outs _.KRC:$dst),
1863 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1864 "vcmp"#_.Suffix,
1865 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1866
1867 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1868 (outs _.KRC:$dst),
1869 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1870 "vcmp"#_.Suffix,
1871 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1872 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1873 }
1874 }
1875}
1876
1877multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1878 // comparison code form (VCMP[EQ/LT/LE/...]
1879 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1880 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1881 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001882 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001883 (X86cmpmRnd (_.VT _.RC:$src1),
1884 (_.VT _.RC:$src2),
1885 imm:$cc,
1886 (i32 FROUND_NO_EXC))>, EVEX_B;
1887
1888 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1889 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1890 (outs _.KRC:$dst),
1891 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1892 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001893 "$cc, {sae}, $src2, $src1",
1894 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001895 }
1896}
1897
1898multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1899 let Predicates = [HasAVX512] in {
1900 defm Z : avx512_vcmp_common<_.info512>,
1901 avx512_vcmp_sae<_.info512>, EVEX_V512;
1902
1903 }
1904 let Predicates = [HasAVX512,HasVLX] in {
1905 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1906 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907 }
1908}
1909
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001910defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1911 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1912defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1913 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001914
1915def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1916 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001917 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1918 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001919 imm:$cc), VK8)>;
1920def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1921 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001922 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1923 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001924 imm:$cc), VK8)>;
1925def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1926 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001927 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1928 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001929 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001930
Asaf Badouh572bbce2015-09-20 08:46:07 +00001931// ----------------------------------------------------------------
1932// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001933//handle fpclass instruction mask = op(reg_scalar,imm)
1934// op(mem_scalar,imm)
1935multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1936 X86VectorVTInfo _, Predicate prd> {
1937 let Predicates = [prd] in {
1938 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1939 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001940 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001941 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1942 (i32 imm:$src2)))], NoItinerary>;
1943 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1944 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1945 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001946 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001947 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001948 (OpNode (_.VT _.RC:$src1),
1949 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001950 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001951 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1952 (ins _.MemOp:$src1, i32u8imm:$src2),
1953 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001955 [(set _.KRC:$dst,
1956 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1957 (i32 imm:$src2)))], NoItinerary>;
1958 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1959 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1960 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001961 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001962 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001963 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1964 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1965 }
1966 }
1967}
1968
Asaf Badouh572bbce2015-09-20 08:46:07 +00001969//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1970// fpclass(reg_vec, mem_vec, imm)
1971// fpclass(reg_vec, broadcast(eltVt), imm)
1972multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1973 X86VectorVTInfo _, string mem, string broadcast>{
1974 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1975 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001976 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001977 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1978 (i32 imm:$src2)))], NoItinerary>;
1979 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1980 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1981 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001982 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001983 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001984 (OpNode (_.VT _.RC:$src1),
1985 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001986 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1987 (ins _.MemOp:$src1, i32u8imm:$src2),
1988 OpcodeStr##_.Suffix##mem#
1989 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001990 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001991 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1992 (i32 imm:$src2)))], NoItinerary>;
1993 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1994 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1995 OpcodeStr##_.Suffix##mem#
1996 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001997 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001998 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1999 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2000 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2001 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2002 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2003 _.BroadcastStr##", $dst|$dst, ${src1}"
2004 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002005 [(set _.KRC:$dst,(OpNode
2006 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002007 (_.ScalarLdFrag addr:$src1))),
2008 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2009 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2010 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2011 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2012 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2013 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002014 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2015 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002016 (_.ScalarLdFrag addr:$src1))),
2017 (i32 imm:$src2))))], NoItinerary>,
2018 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002019}
2020
Asaf Badouh572bbce2015-09-20 08:46:07 +00002021multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002022 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002023 string broadcast>{
2024 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002025 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002026 broadcast>, EVEX_V512;
2027 }
2028 let Predicates = [prd, HasVLX] in {
2029 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2030 broadcast>, EVEX_V128;
2031 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2032 broadcast>, EVEX_V256;
2033 }
2034}
2035
2036multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002037 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002038 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002039 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002040 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002041 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2042 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2043 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2044 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2045 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002046}
2047
Asaf Badouh696e8e02015-10-18 11:04:38 +00002048defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2049 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002050
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002051//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052// Mask register copy, including
2053// - copy between mask registers
2054// - load/store mask registers
2055// - copy from GPR to mask register and vice versa
2056//
2057multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2058 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002059 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002060 let hasSideEffects = 0 in
2061 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2062 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2063 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2064 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2065 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2066 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2067 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2068 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002069}
2070
2071multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2072 string OpcodeStr,
2073 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002074 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002076 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002078 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 }
2080}
2081
Robert Khasanov74acbb72014-07-23 14:49:42 +00002082let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002083 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002084 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2085 VEX, PD;
2086
2087let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002088 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002089 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002090 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002091
2092let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002093 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2094 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002095 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2096 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002097 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2098 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002099 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2100 VEX, XD, VEX_W;
2101}
2102
2103// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002104def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2105 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2106def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2107 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2108
2109def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2110 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2111def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2112 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2113
2114def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002115 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002116def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002117 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002118 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2119
2120def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002121 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2122def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2123 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002124def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002125 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002126 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2127
2128def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2129 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2130def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2131 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2132def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2133 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2134def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2135 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002136
Robert Khasanov74acbb72014-07-23 14:49:42 +00002137// Load/store kreg
2138let Predicates = [HasDQI] in {
2139 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2140 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002141 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2142 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002143
2144 def : Pat<(store VK4:$src, addr:$dst),
2145 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2146 def : Pat<(store VK2:$src, addr:$dst),
2147 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002148 def : Pat<(store VK1:$src, addr:$dst),
2149 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002150
2151 def : Pat<(v2i1 (load addr:$src)),
2152 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2153 def : Pat<(v4i1 (load addr:$src)),
2154 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002155}
2156let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002157 def : Pat<(store VK1:$src, addr:$dst),
2158 (MOV8mr addr:$dst,
2159 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2160 sub_8bit))>;
2161 def : Pat<(store VK2:$src, addr:$dst),
2162 (MOV8mr addr:$dst,
2163 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2164 sub_8bit))>;
2165 def : Pat<(store VK4:$src, addr:$dst),
2166 (MOV8mr addr:$dst,
2167 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002168 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002169 def : Pat<(store VK8:$src, addr:$dst),
2170 (MOV8mr addr:$dst,
2171 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2172 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002173
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002174 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002175 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002176 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002177 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002178 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002179 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002180}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002181
Robert Khasanov74acbb72014-07-23 14:49:42 +00002182let Predicates = [HasAVX512] in {
2183 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002184 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002185 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002186 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002187 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2188 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002189}
2190let Predicates = [HasBWI] in {
2191 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2192 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002193 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2194 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002195 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2196 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002197 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2198 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002199}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002200
Robert Khasanov74acbb72014-07-23 14:49:42 +00002201let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002202 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002203 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2204 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002205
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002206 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002207 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002208
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002209 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2210 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2211
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002212 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002213 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002214 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2215 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002216 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002217
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002218 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002219 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002220 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2221 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002222 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002223
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002224 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002225 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002226
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002227 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002228 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002229
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002230 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002231 (EXTRACT_SUBREG
2232 (AND32ri8 (KMOVWrk
2233 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002234
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002235 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002236 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002237
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002238 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002239 (AND64ri8 (SUBREG_TO_REG (i64 0),
2240 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002241
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002242 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002243 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002244 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002245
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002246 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002247 (EXTRACT_SUBREG
2248 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2249 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002250
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002251 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002252 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002254def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2255 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2256def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2257 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2258def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2259 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2260def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2261 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2262def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2263 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2264def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2265 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002266
Igor Bregerd6c187b2016-01-27 08:43:25 +00002267def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2268def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2269def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2270
Igor Bregera77b14d2016-08-11 12:13:46 +00002271def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2272def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2273def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2274def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2275def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2276def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002277
2278// Mask unary operation
2279// - KNOT
2280multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002281 RegisterClass KRC, SDPatternOperator OpNode,
2282 Predicate prd> {
2283 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002284 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002285 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286 [(set KRC:$dst, (OpNode KRC:$src))]>;
2287}
2288
Robert Khasanov74acbb72014-07-23 14:49:42 +00002289multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2290 SDPatternOperator OpNode> {
2291 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2292 HasDQI>, VEX, PD;
2293 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2294 HasAVX512>, VEX, PS;
2295 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2296 HasBWI>, VEX, PD, VEX_W;
2297 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2298 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002299}
2300
Robert Khasanov74acbb72014-07-23 14:49:42 +00002301defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002303multiclass avx512_mask_unop_int<string IntName, string InstName> {
2304 let Predicates = [HasAVX512] in
2305 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2306 (i16 GR16:$src)),
2307 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2308 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2309}
2310defm : avx512_mask_unop_int<"knot", "KNOT">;
2311
Robert Khasanov74acbb72014-07-23 14:49:42 +00002312let Predicates = [HasDQI] in
2313def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2314let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002316let Predicates = [HasBWI] in
2317def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2318let Predicates = [HasBWI] in
2319def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2320
2321// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002322let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2324 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002325def : Pat<(not VK8:$src),
2326 (COPY_TO_REGCLASS
2327 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002328}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002329def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2330 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2331def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2332 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333
2334// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002335// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002337 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002338 Predicate prd, bit IsCommutable> {
2339 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2341 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002342 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002343 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2344}
2345
Robert Khasanov595683d2014-07-28 13:46:45 +00002346multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002347 SDPatternOperator OpNode, bit IsCommutable,
2348 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002349 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002350 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002351 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002352 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002353 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002354 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002355 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002356 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357}
2358
2359def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2360def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2361
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002362defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2363defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2364defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2365defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2366defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002367defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002368
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002369multiclass avx512_mask_binop_int<string IntName, string InstName> {
2370 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002371 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2372 (i16 GR16:$src1), (i16 GR16:$src2)),
2373 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2374 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2375 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376}
2377
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378defm : avx512_mask_binop_int<"kand", "KAND">;
2379defm : avx512_mask_binop_int<"kandn", "KANDN">;
2380defm : avx512_mask_binop_int<"kor", "KOR">;
2381defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2382defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002383
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002385 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2386 // for the DQI set, this type is legal and KxxxB instruction is used
2387 let Predicates = [NoDQI] in
2388 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2389 (COPY_TO_REGCLASS
2390 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2391 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2392
2393 // All types smaller than 8 bits require conversion anyway
2394 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2395 (COPY_TO_REGCLASS (Inst
2396 (COPY_TO_REGCLASS VK1:$src1, VK16),
2397 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2398 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2399 (COPY_TO_REGCLASS (Inst
2400 (COPY_TO_REGCLASS VK2:$src1, VK16),
2401 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2402 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2403 (COPY_TO_REGCLASS (Inst
2404 (COPY_TO_REGCLASS VK4:$src1, VK16),
2405 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406}
2407
2408defm : avx512_binop_pat<and, KANDWrr>;
2409defm : avx512_binop_pat<andn, KANDNWrr>;
2410defm : avx512_binop_pat<or, KORWrr>;
2411defm : avx512_binop_pat<xnor, KXNORWrr>;
2412defm : avx512_binop_pat<xor, KXORWrr>;
2413
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002414def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2415 (KXNORWrr VK16:$src1, VK16:$src2)>;
2416def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002417 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002418def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002419 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002420def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002421 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002422
2423let Predicates = [NoDQI] in
2424def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2425 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2426 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2427
2428def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2429 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2430 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2431
2432def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2433 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2434 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2435
2436def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2437 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2438 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2439
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002441multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2442 RegisterClass KRCSrc, Predicate prd> {
2443 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002444 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002445 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2446 (ins KRC:$src1, KRC:$src2),
2447 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2448 VEX_4V, VEX_L;
2449
2450 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2451 (!cast<Instruction>(NAME##rr)
2452 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2453 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2454 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455}
2456
Igor Bregera54a1a82015-09-08 13:10:00 +00002457defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2458defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2459defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461// Mask bit testing
2462multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002463 SDNode OpNode, Predicate prd> {
2464 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002466 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2468}
2469
Igor Breger5ea0a6812015-08-31 13:30:19 +00002470multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2471 Predicate prdW = HasAVX512> {
2472 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2473 VEX, PD;
2474 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2475 VEX, PS;
2476 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2477 VEX, PS, VEX_W;
2478 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2479 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480}
2481
2482defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002483defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002484
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485// Mask shift
2486multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2487 SDNode OpNode> {
2488 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002489 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002491 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2493}
2494
2495multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2496 SDNode OpNode> {
2497 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002498 VEX, TAPD, VEX_W;
2499 let Predicates = [HasDQI] in
2500 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2501 VEX, TAPD;
2502 let Predicates = [HasBWI] in {
2503 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2504 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002505 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2506 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002507 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508}
2509
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002510defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2511defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512
2513// Mask setting all 0s or 1s
2514multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2515 let Predicates = [HasAVX512] in
2516 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2517 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2518 [(set KRC:$dst, (VT Val))]>;
2519}
2520
2521multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002522 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002523 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002524 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2525 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526}
2527
2528defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2529defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2530
2531// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2532let Predicates = [HasAVX512] in {
2533 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002534 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2535 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002537 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2538 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002539 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002540 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2541 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002543
2544// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2545multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2546 RegisterClass RC, ValueType VT> {
2547 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2548 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002549
Igor Bregerf1bd7612016-03-06 07:46:03 +00002550 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002551 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002552}
2553
2554defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2555defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2556defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2557defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2558defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2559
2560defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2561defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2562defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2563defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2564
2565defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2566defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2567defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2568
2569defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2570defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2571
2572defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573
Igor Breger999ac752016-03-08 15:21:25 +00002574def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002575 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002576 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2577 VK2))>;
2578def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002579 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002580 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2581 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2583 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002584def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2585 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002586def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2587 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2588
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002589
Igor Breger86724082016-08-14 05:25:07 +00002590// Patterns for kmask shift
2591multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2592 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002593 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002594 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002595 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002596 RC))>;
2597 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002598 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002599 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002600 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002601 RC))>;
2602}
2603
2604defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2605defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2606defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607//===----------------------------------------------------------------------===//
2608// AVX-512 - Aligned and unaligned load and store
2609//
2610
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002611
2612multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002613 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002614 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002615 let hasSideEffects = 0 in {
2616 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002617 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 _.ExeDomain>, EVEX;
2619 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2620 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002622 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002623 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2624 (_.VT _.RC:$src),
2625 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 EVEX, EVEX_KZ;
2627
Craig Topper4e7b8882016-10-03 02:00:29 +00002628 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002629 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002630 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002631 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002632 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2633 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002634
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635 let Constraints = "$src0 = $dst" in {
2636 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2637 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2638 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2639 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002640 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002641 (_.VT _.RC:$src1),
2642 (_.VT _.RC:$src0))))], _.ExeDomain>,
2643 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002644 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2646 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002647 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2648 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002649 [(set _.RC:$dst, (_.VT
2650 (vselect _.KRCWM:$mask,
2651 (_.VT (bitconvert (ld_frag addr:$src1))),
2652 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002653 }
Craig Toppere1cac152016-06-07 07:27:54 +00002654 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002655 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2656 (ins _.KRCWM:$mask, _.MemOp:$src),
2657 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2658 "${dst} {${mask}} {z}, $src}",
2659 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2660 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2661 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002662 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002663 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2664 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2665
2666 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2667 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2668
2669 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2670 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2671 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002672}
2673
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2675 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002676 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002677 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002679 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002680
2681 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002683 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002685 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002686 }
2687}
2688
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2690 AVX512VLVectorVTInfo _,
2691 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002692 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002693 let Predicates = [prd] in
2694 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002695 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002696
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 let Predicates = [prd, HasVLX] in {
2698 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002699 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002700 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002701 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 }
2703}
2704
2705multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002706 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002707
Craig Topper99f6b622016-05-01 01:03:56 +00002708 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002709 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2710 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2711 [], _.ExeDomain>, EVEX;
2712 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2713 (ins _.KRCWM:$mask, _.RC:$src),
2714 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2715 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002717 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002719 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 "${dst} {${mask}} {z}, $src}",
2721 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002722 }
Igor Breger81b79de2015-11-19 07:43:43 +00002723
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002725 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002727 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002728 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2729 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2730 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002731
2732 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2733 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2734 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002735}
2736
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002737
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2739 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002741 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2742 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743
2744 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002745 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2746 masked_store_unaligned>, EVEX_V256;
2747 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2748 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749 }
2750}
2751
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2753 AVX512VLVectorVTInfo _, Predicate prd> {
2754 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002755 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2756 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757
2758 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002759 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2760 masked_store_aligned256>, EVEX_V256;
2761 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2762 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002763 }
2764}
2765
2766defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2767 HasAVX512>,
2768 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2769 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2770
2771defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2772 HasAVX512>,
2773 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2774 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2775
Craig Topperc9293492016-02-26 06:50:29 +00002776defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002777 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002779 PS, EVEX_CD8<32, CD8VF>;
2780
Craig Topper4e7b8882016-10-03 02:00:29 +00002781defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002782 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002783 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2784 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002785
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002786defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2787 HasAVX512>,
2788 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2789 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002790
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002791defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2792 HasAVX512>,
2793 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2794 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002795
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002796defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2797 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2799
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2801 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002802 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2803
Craig Topperc9293492016-02-26 06:50:29 +00002804defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002805 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002807 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2808
Craig Topperc9293492016-02-26 06:50:29 +00002809defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002810 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002811 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002813
Craig Topperd875d6b2016-09-29 06:07:09 +00002814// Special instructions to help with spilling when we don't have VLX. We need
2815// to load or store from a ZMM register instead. These are converted in
2816// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002817let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002818 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2819def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2820 "", []>;
2821def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2822 "", []>;
2823def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2824 "", []>;
2825def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2826 "", []>;
2827}
2828
2829let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002830def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002831 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002832def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002833 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002834def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002835 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002836def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002837 "", []>;
2838}
2839
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002840def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002841 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002842 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002843 VK8), VR512:$src)>;
2844
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002845def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002846 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002847 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002848
Craig Topper33c550c2016-05-22 00:39:30 +00002849// These patterns exist to prevent the above patterns from introducing a second
2850// mask inversion when one already exists.
2851def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2852 (bc_v8i64 (v16i32 immAllZerosV)),
2853 (v8i64 VR512:$src))),
2854 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2855def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2856 (v16i32 immAllZerosV),
2857 (v16i32 VR512:$src))),
2858 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2859
Craig Topper14aa2662016-08-11 06:04:04 +00002860let Predicates = [HasVLX, NoBWI] in {
2861 // 128-bit load/store without BWI.
2862 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2863 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2864 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2865 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2866 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2867 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2868 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2869 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2870
2871 // 256-bit load/store without BWI.
2872 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2873 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2874 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2875 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2876 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2877 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2878 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2879 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2880}
2881
Craig Topper95bdabd2016-05-22 23:44:33 +00002882let Predicates = [HasVLX] in {
2883 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2884 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2885 def : Pat<(alignedstore (v2f64 (extract_subvector
2886 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2887 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2888 def : Pat<(alignedstore (v4f32 (extract_subvector
2889 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2890 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2891 def : Pat<(alignedstore (v2i64 (extract_subvector
2892 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2893 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2894 def : Pat<(alignedstore (v4i32 (extract_subvector
2895 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2896 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2897 def : Pat<(alignedstore (v8i16 (extract_subvector
2898 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2899 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2900 def : Pat<(alignedstore (v16i8 (extract_subvector
2901 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2902 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2903
2904 def : Pat<(store (v2f64 (extract_subvector
2905 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2906 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2907 def : Pat<(store (v4f32 (extract_subvector
2908 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2909 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2910 def : Pat<(store (v2i64 (extract_subvector
2911 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2912 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2913 def : Pat<(store (v4i32 (extract_subvector
2914 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2915 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2916 def : Pat<(store (v8i16 (extract_subvector
2917 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2918 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2919 def : Pat<(store (v16i8 (extract_subvector
2920 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2921 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2922
2923 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2924 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2925 def : Pat<(alignedstore (v2f64 (extract_subvector
2926 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2927 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2928 def : Pat<(alignedstore (v4f32 (extract_subvector
2929 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2930 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2931 def : Pat<(alignedstore (v2i64 (extract_subvector
2932 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2933 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2934 def : Pat<(alignedstore (v4i32 (extract_subvector
2935 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2936 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2937 def : Pat<(alignedstore (v8i16 (extract_subvector
2938 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2939 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2940 def : Pat<(alignedstore (v16i8 (extract_subvector
2941 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2942 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2943
2944 def : Pat<(store (v2f64 (extract_subvector
2945 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2946 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2947 def : Pat<(store (v4f32 (extract_subvector
2948 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2949 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2950 def : Pat<(store (v2i64 (extract_subvector
2951 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2952 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2953 def : Pat<(store (v4i32 (extract_subvector
2954 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2955 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2956 def : Pat<(store (v8i16 (extract_subvector
2957 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2958 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2959 def : Pat<(store (v16i8 (extract_subvector
2960 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2961 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2962
2963 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2964 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2965 def : Pat<(alignedstore (v4f64 (extract_subvector
2966 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2967 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2968 def : Pat<(alignedstore (v8f32 (extract_subvector
2969 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2970 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2971 def : Pat<(alignedstore (v4i64 (extract_subvector
2972 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2973 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2974 def : Pat<(alignedstore (v8i32 (extract_subvector
2975 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2976 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2977 def : Pat<(alignedstore (v16i16 (extract_subvector
2978 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2979 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2980 def : Pat<(alignedstore (v32i8 (extract_subvector
2981 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2982 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2983
2984 def : Pat<(store (v4f64 (extract_subvector
2985 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2986 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2987 def : Pat<(store (v8f32 (extract_subvector
2988 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2989 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2990 def : Pat<(store (v4i64 (extract_subvector
2991 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2992 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2993 def : Pat<(store (v8i32 (extract_subvector
2994 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2995 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2996 def : Pat<(store (v16i16 (extract_subvector
2997 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2998 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2999 def : Pat<(store (v32i8 (extract_subvector
3000 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3001 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3002}
3003
3004
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005// Move Int Doubleword to Packed Double Int
3006//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003007def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003008 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009 [(set VR128X:$dst,
3010 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003011 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003012def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003013 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014 [(set VR128X:$dst,
3015 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003016 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003017def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003018 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019 [(set VR128X:$dst,
3020 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003021 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003022let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3023def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3024 (ins i64mem:$src),
3025 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003026 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003027let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003028def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003029 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003030 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003032def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003033 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003034 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003036def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003037 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003038 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3040 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003041}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042
3043// Move Int Doubleword to Single Scalar
3044//
Craig Topper88adf2a2013-10-12 05:41:08 +00003045let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003046def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003047 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003049 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003050
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003051def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003052 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003053 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003054 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003055}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003057// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003059def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003060 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003061 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003063 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003064def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003066 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003067 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003069 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003071// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072//
3073def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003074 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3076 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003077 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078 Requires<[HasAVX512, In64BitMode]>;
3079
Craig Topperc648c9b2015-12-28 06:11:42 +00003080let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3081def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3082 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003083 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003084 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003085
Craig Topperc648c9b2015-12-28 06:11:42 +00003086def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3087 (ins i64mem:$dst, VR128X:$src),
3088 "vmovq\t{$src, $dst|$dst, $src}",
3089 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3090 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003091 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003092 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3093
3094let hasSideEffects = 0 in
3095def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3096 (ins VR128X:$src),
3097 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003098 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003099
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100// Move Scalar Single to Double Int
3101//
Craig Topper88adf2a2013-10-12 05:41:08 +00003102let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003103def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003105 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003107 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003108def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003110 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003112 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003113}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114
3115// Move Quadword Int to Packed Quadword Int
3116//
Craig Topperc648c9b2015-12-28 06:11:42 +00003117def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003119 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 [(set VR128X:$dst,
3121 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003122 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123
3124//===----------------------------------------------------------------------===//
3125// AVX-512 MOVSS, MOVSD
3126//===----------------------------------------------------------------------===//
3127
Craig Topperc7de3a12016-07-29 02:49:08 +00003128multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003129 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003130 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3131 (ins _.RC:$src1, _.FRC:$src2),
3132 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3133 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3134 (scalar_to_vector _.FRC:$src2))))],
3135 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3136 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3137 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3138 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3139 "$dst {${mask}} {z}, $src1, $src2}"),
3140 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3141 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3142 _.ImmAllZerosV)))],
3143 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3144 let Constraints = "$src0 = $dst" in
3145 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3146 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3147 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3148 "$dst {${mask}}, $src1, $src2}"),
3149 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3150 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3151 (_.VT _.RC:$src0))))],
3152 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003153 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003154 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3155 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3156 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3157 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3158 let mayLoad = 1, hasSideEffects = 0 in {
3159 let Constraints = "$src0 = $dst" in
3160 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3161 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3162 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3163 "$dst {${mask}}, $src}"),
3164 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3165 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3166 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3167 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3168 "$dst {${mask}} {z}, $src}"),
3169 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003170 }
Craig Toppere1cac152016-06-07 07:27:54 +00003171 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3172 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3173 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3174 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003175 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003176 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3177 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3178 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3179 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180}
3181
Asaf Badouh41ecf462015-12-06 13:26:56 +00003182defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3183 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184
Asaf Badouh41ecf462015-12-06 13:26:56 +00003185defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3186 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003187
Craig Topper74ed0872016-05-18 06:55:59 +00003188def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003189 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003190 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003191
Craig Topper74ed0872016-05-18 06:55:59 +00003192def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003193 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003194 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003196def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3197 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3198 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3199
Craig Topper99f6b622016-05-01 01:03:56 +00003200let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003201defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3202 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3203 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3204 XS, EVEX_4V, VEX_LIG;
3205
Craig Topper99f6b622016-05-01 01:03:56 +00003206let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003207defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3208 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3209 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3210 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211
3212let Predicates = [HasAVX512] in {
3213 let AddedComplexity = 15 in {
3214 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3215 // MOVS{S,D} to the lower bits.
3216 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3217 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3218 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3219 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3220 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3221 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3222 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3223 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003224 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003225
3226 // Move low f32 and clear high bits.
3227 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3228 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003229 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3231 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3232 (SUBREG_TO_REG (i32 0),
3233 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003234 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003235 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3236 (SUBREG_TO_REG (i32 0),
3237 (VMOVSSZrr (v4f32 (V_SET0)),
3238 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3239 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3240 (SUBREG_TO_REG (i32 0),
3241 (VMOVSSZrr (v4i32 (V_SET0)),
3242 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003243
3244 let AddedComplexity = 20 in {
3245 // MOVSSrm zeros the high parts of the register; represent this
3246 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3247 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3248 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3249 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3250 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3251 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3252 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003253 def : Pat<(v4f32 (X86vzload addr:$src)),
3254 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003255
3256 // MOVSDrm zeros the high parts of the register; represent this
3257 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3258 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3259 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3260 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3261 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3262 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3263 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3264 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3265 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3266 def : Pat<(v2f64 (X86vzload addr:$src)),
3267 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3268
3269 // Represent the same patterns above but in the form they appear for
3270 // 256-bit types
3271 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3272 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003273 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3275 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3276 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003277 def : Pat<(v8f32 (X86vzload addr:$src)),
3278 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3280 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3281 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003282 def : Pat<(v4f64 (X86vzload addr:$src)),
3283 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003284
3285 // Represent the same patterns above but in the form they appear for
3286 // 512-bit types
3287 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3288 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3289 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3290 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3291 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3292 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003293 def : Pat<(v16f32 (X86vzload addr:$src)),
3294 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003295 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3296 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3297 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003298 def : Pat<(v8f64 (X86vzload addr:$src)),
3299 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003300 }
3301 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3302 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3303 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3304 FR32X:$src)), sub_xmm)>;
3305 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3306 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3307 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3308 FR64X:$src)), sub_xmm)>;
3309 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3310 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003311 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003312
3313 // Move low f64 and clear high bits.
3314 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3315 (SUBREG_TO_REG (i32 0),
3316 (VMOVSDZrr (v2f64 (V_SET0)),
3317 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003318 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3319 (SUBREG_TO_REG (i32 0),
3320 (VMOVSDZrr (v2f64 (V_SET0)),
3321 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322
3323 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3324 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3325 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003326 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3327 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3328 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003329
3330 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003331 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003332 addr:$dst),
3333 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003334
3335 // Shuffle with VMOVSS
3336 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3337 (VMOVSSZrr (v4i32 VR128X:$src1),
3338 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3339 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3340 (VMOVSSZrr (v4f32 VR128X:$src1),
3341 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3342
3343 // 256-bit variants
3344 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3345 (SUBREG_TO_REG (i32 0),
3346 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3347 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3348 sub_xmm)>;
3349 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3350 (SUBREG_TO_REG (i32 0),
3351 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3352 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3353 sub_xmm)>;
3354
3355 // Shuffle with VMOVSD
3356 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3357 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3358 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3359 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3360 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3361 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3362 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3363 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3364
3365 // 256-bit variants
3366 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3367 (SUBREG_TO_REG (i32 0),
3368 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3369 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3370 sub_xmm)>;
3371 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3372 (SUBREG_TO_REG (i32 0),
3373 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3374 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3375 sub_xmm)>;
3376
3377 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3378 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3379 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3380 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3381 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3382 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3383 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3384 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3385}
3386
3387let AddedComplexity = 15 in
3388def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3389 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003390 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003391 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003392 (v2i64 VR128X:$src))))],
3393 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3394
Igor Breger4ec5abf2015-11-03 07:30:17 +00003395let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3397 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003398 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003399 [(set VR128X:$dst, (v2i64 (X86vzmovl
3400 (loadv2i64 addr:$src))))],
3401 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3402 EVEX_CD8<8, CD8VT8>;
3403
3404let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003405 let AddedComplexity = 15 in {
3406 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3407 (VMOVDI2PDIZrr GR32:$src)>;
3408
3409 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3410 (VMOV64toPQIZrr GR64:$src)>;
3411
3412 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3413 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3414 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003415
3416 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3417 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3418 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003419 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003420 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3421 let AddedComplexity = 20 in {
3422 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3423 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3425 (VMOVDI2PDIZrm addr:$src)>;
3426 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3427 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003428 def : Pat<(v4i32 (X86vzload addr:$src)),
3429 (VMOVDI2PDIZrm addr:$src)>;
3430 def : Pat<(v8i32 (X86vzload addr:$src)),
3431 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003432 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003433 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003434 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003435 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003436 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003437 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003438 def : Pat<(v4i64 (X86vzload addr:$src)),
3439 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3443 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3444 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3445 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003446 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3447 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3448 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3449
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003450 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003451 def : Pat<(v16i32 (X86vzload addr:$src)),
3452 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003453 def : Pat<(v8i64 (X86vzload addr:$src)),
3454 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003455}
3456
3457def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3458 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3459
3460def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3461 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3462
3463def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3464 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3465
3466def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3467 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3468
3469//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003470// AVX-512 - Non-temporals
3471//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003472let SchedRW = [WriteLoad] in {
3473 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3474 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3475 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3476 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3477 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003478
Craig Topper2f90c1f2016-06-07 07:27:57 +00003479 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003480 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003481 (ins i256mem:$src),
3482 "vmovntdqa\t{$src, $dst|$dst, $src}",
3483 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3484 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3485 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003486
Robert Khasanoved882972014-08-13 10:46:00 +00003487 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003488 (ins i128mem:$src),
3489 "vmovntdqa\t{$src, $dst|$dst, $src}",
3490 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3491 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3492 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003493 }
Adam Nemetefd07852014-06-18 16:51:10 +00003494}
3495
Igor Bregerd3341f52016-01-20 13:11:47 +00003496multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3497 PatFrag st_frag = alignednontemporalstore,
3498 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003499 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003500 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003501 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003502 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3503 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003504}
3505
Igor Bregerd3341f52016-01-20 13:11:47 +00003506multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3507 AVX512VLVectorVTInfo VTInfo> {
3508 let Predicates = [HasAVX512] in
3509 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003510
Igor Bregerd3341f52016-01-20 13:11:47 +00003511 let Predicates = [HasAVX512, HasVLX] in {
3512 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3513 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003514 }
3515}
3516
Igor Bregerd3341f52016-01-20 13:11:47 +00003517defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3518defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3519defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003520
Craig Topper707c89c2016-05-08 23:43:17 +00003521let Predicates = [HasAVX512], AddedComplexity = 400 in {
3522 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3523 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3524 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3525 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3526 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3527 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003528
3529 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3530 (VMOVNTDQAZrm addr:$src)>;
3531 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3532 (VMOVNTDQAZrm addr:$src)>;
3533 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3534 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003535 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003536 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003537 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003538 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003539 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003540 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003541}
3542
Craig Topperc41320d2016-05-08 23:08:45 +00003543let Predicates = [HasVLX], AddedComplexity = 400 in {
3544 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3545 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3546 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3547 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3548 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3549 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3550
Simon Pilgrim9a896232016-06-07 13:34:24 +00003551 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3552 (VMOVNTDQAZ256rm addr:$src)>;
3553 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3554 (VMOVNTDQAZ256rm addr:$src)>;
3555 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3556 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003557 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003558 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003559 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003560 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003561 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003562 (VMOVNTDQAZ256rm addr:$src)>;
3563
Craig Topperc41320d2016-05-08 23:08:45 +00003564 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3565 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3566 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3567 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3568 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3569 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003570
3571 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3572 (VMOVNTDQAZ128rm addr:$src)>;
3573 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3574 (VMOVNTDQAZ128rm addr:$src)>;
3575 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3576 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003577 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003578 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003579 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003580 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003581 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003582 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003583}
3584
Adam Nemet7f62b232014-06-10 16:39:53 +00003585//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003586// AVX-512 - Integer arithmetic
3587//
3588multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003589 X86VectorVTInfo _, OpndItins itins,
3590 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003591 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003592 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003593 "$src2, $src1", "$src1, $src2",
3594 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003595 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003596 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003597
Craig Toppere1cac152016-06-07 07:27:54 +00003598 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3599 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3600 "$src2, $src1", "$src1, $src2",
3601 (_.VT (OpNode _.RC:$src1,
3602 (bitconvert (_.LdFrag addr:$src2)))),
3603 itins.rm>,
3604 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003605}
3606
3607multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3608 X86VectorVTInfo _, OpndItins itins,
3609 bit IsCommutable = 0> :
3610 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003611 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3612 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3613 "${src2}"##_.BroadcastStr##", $src1",
3614 "$src1, ${src2}"##_.BroadcastStr,
3615 (_.VT (OpNode _.RC:$src1,
3616 (X86VBroadcast
3617 (_.ScalarLdFrag addr:$src2)))),
3618 itins.rm>,
3619 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003620}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003621
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003622multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3623 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3624 Predicate prd, bit IsCommutable = 0> {
3625 let Predicates = [prd] in
3626 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3627 IsCommutable>, EVEX_V512;
3628
3629 let Predicates = [prd, HasVLX] in {
3630 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3631 IsCommutable>, EVEX_V256;
3632 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3633 IsCommutable>, EVEX_V128;
3634 }
3635}
3636
Robert Khasanov545d1b72014-10-14 14:36:19 +00003637multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3638 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3639 Predicate prd, bit IsCommutable = 0> {
3640 let Predicates = [prd] in
3641 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3642 IsCommutable>, EVEX_V512;
3643
3644 let Predicates = [prd, HasVLX] in {
3645 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3646 IsCommutable>, EVEX_V256;
3647 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3648 IsCommutable>, EVEX_V128;
3649 }
3650}
3651
3652multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3653 OpndItins itins, Predicate prd,
3654 bit IsCommutable = 0> {
3655 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3656 itins, prd, IsCommutable>,
3657 VEX_W, EVEX_CD8<64, CD8VF>;
3658}
3659
3660multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3661 OpndItins itins, Predicate prd,
3662 bit IsCommutable = 0> {
3663 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3664 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3665}
3666
3667multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3668 OpndItins itins, Predicate prd,
3669 bit IsCommutable = 0> {
3670 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3671 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3672}
3673
3674multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3675 OpndItins itins, Predicate prd,
3676 bit IsCommutable = 0> {
3677 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3678 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3679}
3680
3681multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3682 SDNode OpNode, OpndItins itins, Predicate prd,
3683 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003684 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003685 IsCommutable>;
3686
Igor Bregerf2460112015-07-26 14:41:44 +00003687 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003688 IsCommutable>;
3689}
3690
3691multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3692 SDNode OpNode, OpndItins itins, Predicate prd,
3693 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003694 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003695 IsCommutable>;
3696
Igor Bregerf2460112015-07-26 14:41:44 +00003697 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003698 IsCommutable>;
3699}
3700
3701multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3702 bits<8> opc_d, bits<8> opc_q,
3703 string OpcodeStr, SDNode OpNode,
3704 OpndItins itins, bit IsCommutable = 0> {
3705 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3706 itins, HasAVX512, IsCommutable>,
3707 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3708 itins, HasBWI, IsCommutable>;
3709}
3710
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003711multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003712 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003713 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3714 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003715 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003716 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003717 "$src2, $src1","$src1, $src2",
3718 (_Dst.VT (OpNode
3719 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003720 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003721 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003722 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003723 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3724 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3725 "$src2, $src1", "$src1, $src2",
3726 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3727 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003728 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003729 AVX512BIBase, EVEX_4V;
3730
3731 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3732 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3733 OpcodeStr,
3734 "${src2}"##_Brdct.BroadcastStr##", $src1",
3735 "$src1, ${src2}"##_Dst.BroadcastStr,
3736 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3737 (_Brdct.VT (X86VBroadcast
3738 (_Brdct.ScalarLdFrag addr:$src2)))))),
3739 itins.rm>,
3740 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003741}
3742
Robert Khasanov545d1b72014-10-14 14:36:19 +00003743defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3744 SSE_INTALU_ITINS_P, 1>;
3745defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3746 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003747defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3748 SSE_INTALU_ITINS_P, HasBWI, 1>;
3749defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3750 SSE_INTALU_ITINS_P, HasBWI, 0>;
3751defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003752 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003753defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003754 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003755defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003756 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003757defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003758 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003759defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003760 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003761defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003762 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003763defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003764 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003765defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003766 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003767defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003768 SSE_INTALU_ITINS_P, HasBWI, 1>;
3769
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003770multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003771 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3772 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3773 let Predicates = [prd] in
3774 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3775 _SrcVTInfo.info512, _DstVTInfo.info512,
3776 v8i64_info, IsCommutable>,
3777 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3778 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003779 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003780 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003781 v4i64x_info, IsCommutable>,
3782 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003783 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003784 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003785 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003786 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3787 }
Michael Liao66233b72015-08-06 09:06:20 +00003788}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003789
3790defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003791 avx512vl_i32_info, avx512vl_i64_info,
3792 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003793defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003794 avx512vl_i32_info, avx512vl_i64_info,
3795 X86pmuludq, HasAVX512, 1>;
3796defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3797 avx512vl_i8_info, avx512vl_i8_info,
3798 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003799
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003800multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3801 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003802 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3803 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3804 OpcodeStr,
3805 "${src2}"##_Src.BroadcastStr##", $src1",
3806 "$src1, ${src2}"##_Src.BroadcastStr,
3807 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3808 (_Src.VT (X86VBroadcast
3809 (_Src.ScalarLdFrag addr:$src2))))))>,
3810 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003811}
3812
Michael Liao66233b72015-08-06 09:06:20 +00003813multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3814 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003815 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003816 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003817 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003818 "$src2, $src1","$src1, $src2",
3819 (_Dst.VT (OpNode
3820 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003821 (_Src.VT _Src.RC:$src2))),
3822 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003823 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003824 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3825 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3826 "$src2, $src1", "$src1, $src2",
3827 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3828 (bitconvert (_Src.LdFrag addr:$src2))))>,
3829 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003830}
3831
3832multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3833 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003834 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003835 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3836 v32i16_info>,
3837 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3838 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003839 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003840 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3841 v16i16x_info>,
3842 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3843 v16i16x_info>, EVEX_V256;
3844 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3845 v8i16x_info>,
3846 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3847 v8i16x_info>, EVEX_V128;
3848 }
3849}
3850multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3851 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003852 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003853 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3854 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003855 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003856 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3857 v32i8x_info>, EVEX_V256;
3858 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3859 v16i8x_info>, EVEX_V128;
3860 }
3861}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003862
3863multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3864 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003865 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003866 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003867 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003868 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003869 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003870 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003871 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003872 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003873 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003874 }
3875}
3876
Craig Topperb6da6542016-05-01 17:38:32 +00003877defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3878defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3879defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3880defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003881
Craig Topper5acb5a12016-05-01 06:24:57 +00003882defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3883 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3884defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003885 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003886
Igor Bregerf2460112015-07-26 14:41:44 +00003887defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003888 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003889defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003890 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003891defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003892 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003893
Igor Bregerf2460112015-07-26 14:41:44 +00003894defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003895 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003896defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003897 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003898defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003899 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003900
Igor Bregerf2460112015-07-26 14:41:44 +00003901defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003902 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003903defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003904 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003905defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003906 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003907
Igor Bregerf2460112015-07-26 14:41:44 +00003908defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003909 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003910defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003911 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003912defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003913 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003914
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003915//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916// AVX-512 Logical Instructions
3917//===----------------------------------------------------------------------===//
3918
Craig Topperabe80cc2016-08-28 06:06:28 +00003919multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3920 X86VectorVTInfo _, OpndItins itins,
3921 bit IsCommutable = 0> {
3922 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3923 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3924 "$src2, $src1", "$src1, $src2",
3925 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3926 (bitconvert (_.VT _.RC:$src2)))),
3927 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3928 _.RC:$src2)))),
3929 itins.rr, IsCommutable>,
3930 AVX512BIBase, EVEX_4V;
3931
3932 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3933 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3934 "$src2, $src1", "$src1, $src2",
3935 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3936 (bitconvert (_.LdFrag addr:$src2)))),
3937 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3938 (bitconvert (_.LdFrag addr:$src2)))))),
3939 itins.rm>,
3940 AVX512BIBase, EVEX_4V;
3941}
3942
3943multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3944 X86VectorVTInfo _, OpndItins itins,
3945 bit IsCommutable = 0> :
3946 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3947 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3948 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3949 "${src2}"##_.BroadcastStr##", $src1",
3950 "$src1, ${src2}"##_.BroadcastStr,
3951 (_.i64VT (OpNode _.RC:$src1,
3952 (bitconvert
3953 (_.VT (X86VBroadcast
3954 (_.ScalarLdFrag addr:$src2)))))),
3955 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3956 (bitconvert
3957 (_.VT (X86VBroadcast
3958 (_.ScalarLdFrag addr:$src2)))))))),
3959 itins.rm>,
3960 AVX512BIBase, EVEX_4V, EVEX_B;
3961}
3962
3963multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3964 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3965 Predicate prd, bit IsCommutable = 0> {
3966 let Predicates = [prd] in
3967 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3968 IsCommutable>, EVEX_V512;
3969
3970 let Predicates = [prd, HasVLX] in {
3971 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3972 IsCommutable>, EVEX_V256;
3973 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3974 IsCommutable>, EVEX_V128;
3975 }
3976}
3977
3978multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3979 OpndItins itins, Predicate prd,
3980 bit IsCommutable = 0> {
3981 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3982 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3983}
3984
3985multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3986 OpndItins itins, Predicate prd,
3987 bit IsCommutable = 0> {
3988 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3989 itins, prd, IsCommutable>,
3990 VEX_W, EVEX_CD8<64, CD8VF>;
3991}
3992
3993multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3994 SDNode OpNode, OpndItins itins, Predicate prd,
3995 bit IsCommutable = 0> {
3996 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3997 IsCommutable>;
3998
3999 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4000 IsCommutable>;
4001}
4002
4003defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004004 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004005defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004006 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004007defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004008 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004009defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004010 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004011
4012//===----------------------------------------------------------------------===//
4013// AVX-512 FP arithmetic
4014//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004015multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4016 SDNode OpNode, SDNode VecNode, OpndItins itins,
4017 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004018 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004019 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4020 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4021 "$src2, $src1", "$src1, $src2",
4022 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4023 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004024 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004025
4026 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004027 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004028 "$src2, $src1", "$src1, $src2",
4029 (VecNode (_.VT _.RC:$src1),
4030 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4031 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004032 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004033 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004034 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004035 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004036 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4037 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004038 itins.rr> {
4039 let isCommutable = IsCommutable;
4040 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004041 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004042 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004043 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4044 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004045 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004046 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004047 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004048}
4049
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004050multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004051 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004052 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004053 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4054 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4055 "$rc, $src2, $src1", "$src1, $src2, $rc",
4056 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004057 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004058 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004059}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004060multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4061 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004062 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004063 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4064 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004065 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004066 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004067 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004068}
4069
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004070multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4071 SDNode VecNode,
4072 SizeItins itins, bit IsCommutable> {
4073 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4074 itins.s, IsCommutable>,
4075 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4076 itins.s, IsCommutable>,
4077 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4078 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4079 itins.d, IsCommutable>,
4080 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4081 itins.d, IsCommutable>,
4082 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4083}
4084
4085multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4086 SDNode VecNode,
4087 SizeItins itins, bit IsCommutable> {
4088 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4089 itins.s, IsCommutable>,
4090 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4091 itins.s, IsCommutable>,
4092 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4093 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4094 itins.d, IsCommutable>,
4095 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4096 itins.d, IsCommutable>,
4097 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4098}
4099defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004100defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004101defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004102defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004103defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4104defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4105
4106// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4107// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4108multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4109 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004110 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004111 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4112 (ins _.FRC:$src1, _.FRC:$src2),
4113 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4114 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004115 itins.rr> {
4116 let isCommutable = 1;
4117 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004118 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4119 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4120 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4121 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4122 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4123 }
4124}
4125defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4126 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4127 EVEX_CD8<32, CD8VT1>;
4128
4129defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4130 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4131 EVEX_CD8<64, CD8VT1>;
4132
4133defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4134 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4135 EVEX_CD8<32, CD8VT1>;
4136
4137defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4138 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4139 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004140
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004141multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004142 X86VectorVTInfo _, OpndItins itins,
4143 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004144 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004145 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4146 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4147 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004148 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4149 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004150 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4151 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4152 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004153 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4154 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004155 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4156 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4157 "${src2}"##_.BroadcastStr##", $src1",
4158 "$src1, ${src2}"##_.BroadcastStr,
4159 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004160 (_.ScalarLdFrag addr:$src2)))),
4161 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004162 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004163}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004164
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004165multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004166 X86VectorVTInfo _> {
4167 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004168 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4169 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4170 "$rc, $src2, $src1", "$src1, $src2, $rc",
4171 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4172 EVEX_4V, EVEX_B, EVEX_RC;
4173}
4174
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004175
4176multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004177 X86VectorVTInfo _> {
4178 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004179 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4180 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4181 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4182 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4183 EVEX_4V, EVEX_B;
4184}
4185
Michael Liao66233b72015-08-06 09:06:20 +00004186multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004187 Predicate prd, SizeItins itins,
4188 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004189 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004190 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004191 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004192 EVEX_CD8<32, CD8VF>;
4193 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004194 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004195 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004196 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004197
Robert Khasanov595e5982014-10-29 15:43:02 +00004198 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004199 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004200 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004201 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004202 EVEX_CD8<32, CD8VF>;
4203 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004204 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004205 EVEX_CD8<32, CD8VF>;
4206 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004207 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004208 EVEX_CD8<64, CD8VF>;
4209 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004210 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004211 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004212 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213}
4214
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004215multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004216 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004217 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004218 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004219 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4220}
4221
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004222multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004223 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004224 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004225 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004226 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4227}
4228
Craig Topper9433f972016-08-02 06:16:53 +00004229defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4230 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004231 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004232defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4233 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004234 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004235defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004236 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004237defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004238 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004239defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4240 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004241 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004242defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4243 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004244 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004245let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004246 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4247 SSE_ALU_ITINS_P, 1>;
4248 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4249 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004250}
Craig Topper9433f972016-08-02 06:16:53 +00004251defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4252 SSE_ALU_ITINS_P, 1>;
4253defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4254 SSE_ALU_ITINS_P, 0>;
4255defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4256 SSE_ALU_ITINS_P, 1>;
4257defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4258 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004259
Craig Topper8f6827c2016-08-31 05:37:52 +00004260// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004261multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4262 X86VectorVTInfo _, Predicate prd> {
4263let Predicates = [prd] in {
4264 // Masked register-register logical operations.
4265 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4266 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4267 _.RC:$src0)),
4268 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4269 _.RC:$src1, _.RC:$src2)>;
4270 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4271 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4272 _.ImmAllZerosV)),
4273 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4274 _.RC:$src2)>;
4275 // Masked register-memory logical operations.
4276 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4277 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4278 (load addr:$src2)))),
4279 _.RC:$src0)),
4280 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4281 _.RC:$src1, addr:$src2)>;
4282 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4283 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4284 _.ImmAllZerosV)),
4285 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4286 addr:$src2)>;
4287 // Register-broadcast logical operations.
4288 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4289 (bitconvert (_.VT (X86VBroadcast
4290 (_.ScalarLdFrag addr:$src2)))))),
4291 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4292 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4293 (bitconvert
4294 (_.i64VT (OpNode _.RC:$src1,
4295 (bitconvert (_.VT
4296 (X86VBroadcast
4297 (_.ScalarLdFrag addr:$src2))))))),
4298 _.RC:$src0)),
4299 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4300 _.RC:$src1, addr:$src2)>;
4301 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4302 (bitconvert
4303 (_.i64VT (OpNode _.RC:$src1,
4304 (bitconvert (_.VT
4305 (X86VBroadcast
4306 (_.ScalarLdFrag addr:$src2))))))),
4307 _.ImmAllZerosV)),
4308 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4309 _.RC:$src1, addr:$src2)>;
4310}
Craig Topper8f6827c2016-08-31 05:37:52 +00004311}
4312
Craig Topper45d65032016-09-02 05:29:13 +00004313multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4314 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4315 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4316 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4317 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4318 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4319 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004320}
4321
Craig Topper45d65032016-09-02 05:29:13 +00004322defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4323defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4324defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4325defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4326
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004327multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4328 X86VectorVTInfo _> {
4329 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4330 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4331 "$src2, $src1", "$src1, $src2",
4332 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004333 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4334 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4335 "$src2, $src1", "$src1, $src2",
4336 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4337 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4338 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4339 "${src2}"##_.BroadcastStr##", $src1",
4340 "$src1, ${src2}"##_.BroadcastStr,
4341 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4342 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4343 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004344}
4345
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004346multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4347 X86VectorVTInfo _> {
4348 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4349 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4350 "$src2, $src1", "$src1, $src2",
4351 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004352 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4353 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4354 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004355 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004356 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4357 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004358}
4359
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004360multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004361 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004362 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4363 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004364 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004365 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4366 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004367 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4368 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004369 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004370 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4371 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004372 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4373
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004374 // Define only if AVX512VL feature is present.
4375 let Predicates = [HasVLX] in {
4376 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4377 EVEX_V128, EVEX_CD8<32, CD8VF>;
4378 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4379 EVEX_V256, EVEX_CD8<32, CD8VF>;
4380 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4381 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4382 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4383 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4384 }
4385}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004386defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004387
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004388//===----------------------------------------------------------------------===//
4389// AVX-512 VPTESTM instructions
4390//===----------------------------------------------------------------------===//
4391
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004392multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4393 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004394 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004395 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4396 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4397 "$src2, $src1", "$src1, $src2",
4398 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4399 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004400 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4401 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4402 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004403 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004404 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4405 EVEX_4V,
4406 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004407}
4408
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004409multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4410 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004411 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4412 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4413 "${src2}"##_.BroadcastStr##", $src1",
4414 "$src1, ${src2}"##_.BroadcastStr,
4415 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4416 (_.ScalarLdFrag addr:$src2))))>,
4417 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004418}
Igor Bregerfca0a342016-01-28 13:19:25 +00004419
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004420// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004421multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4422 X86VectorVTInfo _, string Suffix> {
4423 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4424 (_.KVT (COPY_TO_REGCLASS
4425 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004426 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004427 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004428 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004429 _.RC:$src2, _.SubRegIdx)),
4430 _.KRC))>;
4431}
4432
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004433multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004434 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004435 let Predicates = [HasAVX512] in
4436 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4437 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4438
4439 let Predicates = [HasAVX512, HasVLX] in {
4440 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4441 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4442 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4443 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4444 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004445 let Predicates = [HasAVX512, NoVLX] in {
4446 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4447 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004448 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004449}
4450
4451multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4452 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004453 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004454 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004455 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004456}
4457
4458multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4459 SDNode OpNode> {
4460 let Predicates = [HasBWI] in {
4461 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4462 EVEX_V512, VEX_W;
4463 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4464 EVEX_V512;
4465 }
4466 let Predicates = [HasVLX, HasBWI] in {
4467
4468 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4469 EVEX_V256, VEX_W;
4470 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4471 EVEX_V128, VEX_W;
4472 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4473 EVEX_V256;
4474 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4475 EVEX_V128;
4476 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004477
Igor Bregerfca0a342016-01-28 13:19:25 +00004478 let Predicates = [HasAVX512, NoVLX] in {
4479 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4480 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4481 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4482 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004483 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004484
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004485}
4486
4487multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4488 SDNode OpNode> :
4489 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4490 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4491
4492defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4493defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004494
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004495
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004496//===----------------------------------------------------------------------===//
4497// AVX-512 Shift instructions
4498//===----------------------------------------------------------------------===//
4499multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004500 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004501 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004502 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004503 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004504 "$src2, $src1", "$src1, $src2",
4505 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004506 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004507 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004508 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004509 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004510 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4511 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004512 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004513 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004514}
4515
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004516multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4517 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004518 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004519 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4520 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4521 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4522 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004523 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004524}
4525
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004526multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004527 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004528 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004529 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004530 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4531 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4532 "$src2, $src1", "$src1, $src2",
4533 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004534 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004535 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4536 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4537 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004538 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004539 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004540 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004541 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004542}
4543
Cameron McInally5fb084e2014-12-11 17:13:05 +00004544multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004545 ValueType SrcVT, PatFrag bc_frag,
4546 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4547 let Predicates = [prd] in
4548 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4549 VTInfo.info512>, EVEX_V512,
4550 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4551 let Predicates = [prd, HasVLX] in {
4552 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4553 VTInfo.info256>, EVEX_V256,
4554 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4555 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4556 VTInfo.info128>, EVEX_V128,
4557 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4558 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004559}
4560
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004561multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4562 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004563 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004564 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004565 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004566 avx512vl_i64_info, HasAVX512>, VEX_W;
4567 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4568 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004569}
4570
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004571multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4572 string OpcodeStr, SDNode OpNode,
4573 AVX512VLVectorVTInfo VTInfo> {
4574 let Predicates = [HasAVX512] in
4575 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4576 VTInfo.info512>,
4577 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4578 VTInfo.info512>, EVEX_V512;
4579 let Predicates = [HasAVX512, HasVLX] in {
4580 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4581 VTInfo.info256>,
4582 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4583 VTInfo.info256>, EVEX_V256;
4584 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4585 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004586 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004587 VTInfo.info128>, EVEX_V128;
4588 }
4589}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004590
Michael Liao66233b72015-08-06 09:06:20 +00004591multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004592 Format ImmFormR, Format ImmFormM,
4593 string OpcodeStr, SDNode OpNode> {
4594 let Predicates = [HasBWI] in
4595 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4596 v32i16_info>, EVEX_V512;
4597 let Predicates = [HasVLX, HasBWI] in {
4598 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4599 v16i16x_info>, EVEX_V256;
4600 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4601 v8i16x_info>, EVEX_V128;
4602 }
4603}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004604
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004605multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4606 Format ImmFormR, Format ImmFormM,
4607 string OpcodeStr, SDNode OpNode> {
4608 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4609 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4610 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4611 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4612}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004613
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004614defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004615 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004616
4617defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004618 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004619
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004620defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004621 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004622
Michael Zuckerman298a6802016-01-13 12:39:33 +00004623defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004624defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004625
4626defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4627defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4628defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004629
4630//===-------------------------------------------------------------------===//
4631// Variable Bit Shifts
4632//===-------------------------------------------------------------------===//
4633multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004634 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004635 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004636 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4637 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4638 "$src2, $src1", "$src1, $src2",
4639 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004640 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004641 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4642 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4643 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004644 (_.VT (OpNode _.RC:$src1,
4645 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004646 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004647 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004648 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004649}
4650
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004651multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4652 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004653 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004654 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4655 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4656 "${src2}"##_.BroadcastStr##", $src1",
4657 "$src1, ${src2}"##_.BroadcastStr,
4658 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4659 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004660 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004661 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4662}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004663multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4664 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004665 let Predicates = [HasAVX512] in
4666 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4667 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4668
4669 let Predicates = [HasAVX512, HasVLX] in {
4670 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4671 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4672 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4673 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4674 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004675}
4676
4677multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4678 SDNode OpNode> {
4679 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004680 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004681 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004682 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004683}
4684
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004685// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004686multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4687 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004688 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004689 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004690 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004691 (!cast<Instruction>(NAME#"WZrr")
4692 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4693 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4694 sub_ymm)>;
4695
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004696 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004697 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004698 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004699 (!cast<Instruction>(NAME#"WZrr")
4700 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4701 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4702 sub_xmm)>;
4703 }
4704}
4705
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004706multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4707 SDNode OpNode> {
4708 let Predicates = [HasBWI] in
4709 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4710 EVEX_V512, VEX_W;
4711 let Predicates = [HasVLX, HasBWI] in {
4712
4713 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4714 EVEX_V256, VEX_W;
4715 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4716 EVEX_V128, VEX_W;
4717 }
4718}
4719
4720defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004721 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4722 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004723
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004724defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004725 avx512_var_shift_w<0x11, "vpsravw", sra>,
4726 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004727
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004728defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004729 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4730 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004731defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4732defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004733
Craig Topper05629d02016-07-24 07:32:45 +00004734// Special handing for handling VPSRAV intrinsics.
4735multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4736 list<Predicate> p> {
4737 let Predicates = p in {
4738 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4739 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4740 _.RC:$src2)>;
4741 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4742 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4743 _.RC:$src1, addr:$src2)>;
4744 let AddedComplexity = 20 in {
4745 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4746 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4747 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4748 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4749 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4750 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4751 _.RC:$src0)),
4752 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4753 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4754 }
4755 let AddedComplexity = 30 in {
4756 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4757 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4758 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4759 _.RC:$src1, _.RC:$src2)>;
4760 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4761 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4762 _.ImmAllZerosV)),
4763 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4764 _.RC:$src1, addr:$src2)>;
4765 }
4766 }
4767}
4768
4769multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4770 list<Predicate> p> :
4771 avx512_var_shift_int_lowering<InstrStr, _, p> {
4772 let Predicates = p in {
4773 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4774 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4775 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4776 _.RC:$src1, addr:$src2)>;
4777 let AddedComplexity = 20 in
4778 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4779 (X86vsrav _.RC:$src1,
4780 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4781 _.RC:$src0)),
4782 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4783 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4784 let AddedComplexity = 30 in
4785 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4786 (X86vsrav _.RC:$src1,
4787 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4788 _.ImmAllZerosV)),
4789 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4790 _.RC:$src1, addr:$src2)>;
4791 }
4792}
4793
4794defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4795defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4796defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4797defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4798defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4799defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4800defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4801defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4802defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4803
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004804//===-------------------------------------------------------------------===//
4805// 1-src variable permutation VPERMW/D/Q
4806//===-------------------------------------------------------------------===//
4807multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4808 AVX512VLVectorVTInfo _> {
4809 let Predicates = [HasAVX512] in
4810 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4811 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4812
4813 let Predicates = [HasAVX512, HasVLX] in
4814 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4815 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4816}
4817
4818multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4819 string OpcodeStr, SDNode OpNode,
4820 AVX512VLVectorVTInfo VTInfo> {
4821 let Predicates = [HasAVX512] in
4822 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4823 VTInfo.info512>,
4824 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4825 VTInfo.info512>, EVEX_V512;
4826 let Predicates = [HasAVX512, HasVLX] in
4827 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4828 VTInfo.info256>,
4829 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4830 VTInfo.info256>, EVEX_V256;
4831}
4832
Michael Zuckermand9cac592016-01-19 17:07:43 +00004833multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4834 Predicate prd, SDNode OpNode,
4835 AVX512VLVectorVTInfo _> {
4836 let Predicates = [prd] in
4837 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4838 EVEX_V512 ;
4839 let Predicates = [HasVLX, prd] in {
4840 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4841 EVEX_V256 ;
4842 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4843 EVEX_V128 ;
4844 }
4845}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004846
Michael Zuckermand9cac592016-01-19 17:07:43 +00004847defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4848 avx512vl_i16_info>, VEX_W;
4849defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4850 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004851
4852defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4853 avx512vl_i32_info>;
4854defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4855 avx512vl_i64_info>, VEX_W;
4856defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4857 avx512vl_f32_info>;
4858defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4859 avx512vl_f64_info>, VEX_W;
4860
4861defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4862 X86VPermi, avx512vl_i64_info>,
4863 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4864defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4865 X86VPermi, avx512vl_f64_info>,
4866 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004867//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004868// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004869//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004870
Igor Breger78741a12015-10-04 07:20:41 +00004871multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4872 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4873 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4874 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4875 "$src2, $src1", "$src1, $src2",
4876 (_.VT (OpNode _.RC:$src1,
4877 (Ctrl.VT Ctrl.RC:$src2)))>,
4878 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004879 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4880 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4881 "$src2, $src1", "$src1, $src2",
4882 (_.VT (OpNode
4883 _.RC:$src1,
4884 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4885 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4886 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4887 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4888 "${src2}"##_.BroadcastStr##", $src1",
4889 "$src1, ${src2}"##_.BroadcastStr,
4890 (_.VT (OpNode
4891 _.RC:$src1,
4892 (Ctrl.VT (X86VBroadcast
4893 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4894 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004895}
4896
4897multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4898 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4899 let Predicates = [HasAVX512] in {
4900 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4901 Ctrl.info512>, EVEX_V512;
4902 }
4903 let Predicates = [HasAVX512, HasVLX] in {
4904 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4905 Ctrl.info128>, EVEX_V128;
4906 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4907 Ctrl.info256>, EVEX_V256;
4908 }
4909}
4910
4911multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4912 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4913
4914 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4915 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4916 X86VPermilpi, _>,
4917 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004918}
4919
Craig Topper05948fb2016-08-02 05:11:15 +00004920let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004921defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4922 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004923let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004924defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4925 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004926//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004927// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4928//===----------------------------------------------------------------------===//
4929
4930defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004931 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004932 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4933defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004934 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004935defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004936 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004937
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004938multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4939 let Predicates = [HasBWI] in
4940 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4941
4942 let Predicates = [HasVLX, HasBWI] in {
4943 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4944 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4945 }
4946}
4947
4948defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4949
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004950//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004951// Move Low to High and High to Low packed FP Instructions
4952//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004953def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4954 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004955 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004956 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4957 IIC_SSE_MOV_LH>, EVEX_4V;
4958def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4959 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004960 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004961 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4962 IIC_SSE_MOV_LH>, EVEX_4V;
4963
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004964let Predicates = [HasAVX512] in {
4965 // MOVLHPS patterns
4966 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4967 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4968 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4969 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004970
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004971 // MOVHLPS patterns
4972 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4973 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4974}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004975
4976//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004977// VMOVHPS/PD VMOVLPS Instructions
4978// All patterns was taken from SSS implementation.
4979//===----------------------------------------------------------------------===//
4980multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4981 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004982 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4983 (ins _.RC:$src1, f64mem:$src2),
4984 !strconcat(OpcodeStr,
4985 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4986 [(set _.RC:$dst,
4987 (OpNode _.RC:$src1,
4988 (_.VT (bitconvert
4989 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4990 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004991}
4992
4993defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4994 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4995defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4996 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4997defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4998 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4999defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5000 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5001
5002let Predicates = [HasAVX512] in {
5003 // VMOVHPS patterns
5004 def : Pat<(X86Movlhps VR128X:$src1,
5005 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5006 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5007 def : Pat<(X86Movlhps VR128X:$src1,
5008 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5009 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5010 // VMOVHPD patterns
5011 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5012 (scalar_to_vector (loadf64 addr:$src2)))),
5013 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5014 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5015 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5016 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5017 // VMOVLPS patterns
5018 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5019 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5020 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5021 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5022 // VMOVLPD patterns
5023 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5024 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5025 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5026 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5027 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5028 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5029 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5030}
5031
Igor Bregerb6b27af2015-11-10 07:09:07 +00005032def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5033 (ins f64mem:$dst, VR128X:$src),
5034 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005035 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005036 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5037 (bc_v2f64 (v4f32 VR128X:$src))),
5038 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5039 EVEX, EVEX_CD8<32, CD8VT2>;
5040def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5041 (ins f64mem:$dst, VR128X:$src),
5042 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005043 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005044 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5045 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5046 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5047def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5048 (ins f64mem:$dst, VR128X:$src),
5049 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005050 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005051 (iPTR 0))), addr:$dst)],
5052 IIC_SSE_MOV_LH>,
5053 EVEX, EVEX_CD8<32, CD8VT2>;
5054def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5055 (ins f64mem:$dst, VR128X:$src),
5056 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005057 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005058 (iPTR 0))), addr:$dst)],
5059 IIC_SSE_MOV_LH>,
5060 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005061
Igor Bregerb6b27af2015-11-10 07:09:07 +00005062let Predicates = [HasAVX512] in {
5063 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005064 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005065 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5066 (iPTR 0))), addr:$dst),
5067 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5068 // VMOVLPS patterns
5069 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5070 addr:$src1),
5071 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5072 def : Pat<(store (v4i32 (X86Movlps
5073 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5074 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5075 // VMOVLPD patterns
5076 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5077 addr:$src1),
5078 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5079 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5080 addr:$src1),
5081 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5082}
5083//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005084// FMA - Fused Multiply Operations
5085//
Adam Nemet26371ce2014-10-24 00:02:55 +00005086
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005087multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005088 X86VectorVTInfo _, string Suff> {
5089 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005090 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005091 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005092 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005093 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005094 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005095
Craig Toppere1cac152016-06-07 07:27:54 +00005096 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5097 (ins _.RC:$src2, _.MemOp:$src3),
5098 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005099 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005100 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005101
Craig Toppere1cac152016-06-07 07:27:54 +00005102 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5103 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5104 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5105 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005106 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005107 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005108 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005109 }
Craig Topper318e40b2016-07-25 07:20:31 +00005110
5111 // Additional pattern for folding broadcast nodes in other orders.
5112 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5113 (OpNode _.RC:$src1, _.RC:$src2,
5114 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5115 _.RC:$src1)),
5116 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5117 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005118}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005119
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005120multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005121 X86VectorVTInfo _, string Suff> {
5122 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005123 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005124 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5125 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005126 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005127 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005128}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005129
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005130multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005131 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5132 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005133 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005134 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5135 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5136 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005137 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005138 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005139 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005140 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005141 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005142 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005143 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005144}
5145
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005146multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005147 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005148 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005149 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005150 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005151 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005152}
5153
5154defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5155defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5156defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5157defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5158defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5159defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5160
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005161
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005162multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005163 X86VectorVTInfo _, string Suff> {
5164 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005165 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5166 (ins _.RC:$src2, _.RC:$src3),
5167 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005168 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005169 AVX512FMA3Base;
5170
Craig Toppere1cac152016-06-07 07:27:54 +00005171 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5172 (ins _.RC:$src2, _.MemOp:$src3),
5173 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005174 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005175 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005176
Craig Toppere1cac152016-06-07 07:27:54 +00005177 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5178 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5179 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5180 "$src2, ${src3}"##_.BroadcastStr,
5181 (_.VT (OpNode _.RC:$src2,
5182 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005183 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005184 }
Craig Topper318e40b2016-07-25 07:20:31 +00005185
5186 // Additional patterns for folding broadcast nodes in other orders.
5187 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5188 _.RC:$src2, _.RC:$src1)),
5189 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5190 _.RC:$src2, addr:$src3)>;
5191 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5192 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5193 _.RC:$src2, _.RC:$src1),
5194 _.RC:$src1)),
5195 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5196 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5197 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5198 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5199 _.RC:$src2, _.RC:$src1),
5200 _.ImmAllZerosV)),
5201 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5202 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005203}
5204
5205multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005206 X86VectorVTInfo _, string Suff> {
5207 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005208 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5209 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5210 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005211 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005212 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005213}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005214
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005215multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005216 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5217 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005218 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005219 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5220 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5221 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005222 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005223 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005224 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005225 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005226 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005227 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005228 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005229}
5230
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005231multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005232 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005233 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005234 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005235 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005236 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005237}
5238
5239defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5240defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5241defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5242defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5243defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5244defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5245
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005246multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005247 X86VectorVTInfo _, string Suff> {
5248 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005249 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005250 (ins _.RC:$src2, _.RC:$src3),
5251 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005252 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005253 AVX512FMA3Base;
5254
Craig Toppere1cac152016-06-07 07:27:54 +00005255 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005256 (ins _.RC:$src2, _.MemOp:$src3),
5257 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005258 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005259 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005260
Craig Toppere1cac152016-06-07 07:27:54 +00005261 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005262 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5263 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5264 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005265 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005266 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005267 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005268 }
Craig Topper318e40b2016-07-25 07:20:31 +00005269
5270 // Additional patterns for folding broadcast nodes in other orders.
5271 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5272 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5273 _.RC:$src1, _.RC:$src2),
5274 _.RC:$src1)),
5275 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5276 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005277}
5278
5279multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005280 X86VectorVTInfo _, string Suff> {
5281 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005282 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005283 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5284 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005285 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005286 AVX512FMA3Base, EVEX_B, EVEX_RC;
5287}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005288
5289multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005290 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5291 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005292 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005293 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5294 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5295 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005296 }
5297 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005298 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005299 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005300 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005301 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5302 }
5303}
5304
5305multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005306 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005307 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005308 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005309 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005310 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005311}
5312
5313defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5314defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5315defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5316defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5317defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5318defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005319
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005320// Scalar FMA
5321let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005322multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5323 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5324 dag RHS_r, dag RHS_m > {
5325 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5326 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005327 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005328
Craig Toppere1cac152016-06-07 07:27:54 +00005329 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5330 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005331 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005332
5333 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5334 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005335 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005336 AVX512FMA3Base, EVEX_B, EVEX_RC;
5337
Craig Toppereafdbec2016-08-13 06:48:41 +00005338 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005339 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5340 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5341 !strconcat(OpcodeStr,
5342 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5343 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005344 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5345 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5346 !strconcat(OpcodeStr,
5347 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5348 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005349 }// isCodeGenOnly = 1
5350}
5351}// Constraints = "$src1 = $dst"
5352
5353multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5354 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5355 string SUFF> {
5356
Craig Topper2dca3b22016-07-24 08:26:38 +00005357 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005358 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5359 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5360 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005361 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5362 (i32 imm:$rc))),
5363 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5364 _.FRC:$src3))),
5365 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5366 (_.ScalarLdFrag addr:$src3))))>;
5367
Craig Topper2dca3b22016-07-24 08:26:38 +00005368 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005369 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5370 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005371 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005372 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005373 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5374 (i32 imm:$rc))),
5375 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5376 _.FRC:$src1))),
5377 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5378 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5379
Craig Topper2dca3b22016-07-24 08:26:38 +00005380 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005381 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5382 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005383 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005384 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005385 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5386 (i32 imm:$rc))),
5387 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5388 _.FRC:$src2))),
5389 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5390 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5391}
5392
5393multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5394 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5395 let Predicates = [HasAVX512] in {
5396 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5397 OpNodeRnd, f32x_info, "SS">,
5398 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5399 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5400 OpNodeRnd, f64x_info, "SD">,
5401 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5402 }
5403}
5404
5405defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5406defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5407defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5408defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005409
5410//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005411// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5412//===----------------------------------------------------------------------===//
5413let Constraints = "$src1 = $dst" in {
5414multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5415 X86VectorVTInfo _> {
5416 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5417 (ins _.RC:$src2, _.RC:$src3),
5418 OpcodeStr, "$src3, $src2", "$src2, $src3",
5419 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5420 AVX512FMA3Base;
5421
Craig Toppere1cac152016-06-07 07:27:54 +00005422 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5423 (ins _.RC:$src2, _.MemOp:$src3),
5424 OpcodeStr, "$src3, $src2", "$src2, $src3",
5425 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5426 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005427
Craig Toppere1cac152016-06-07 07:27:54 +00005428 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5429 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5430 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5431 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5432 (OpNode _.RC:$src1,
5433 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5434 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005435}
5436} // Constraints = "$src1 = $dst"
5437
5438multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5439 AVX512VLVectorVTInfo _> {
5440 let Predicates = [HasIFMA] in {
5441 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5442 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5443 }
5444 let Predicates = [HasVLX, HasIFMA] in {
5445 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5446 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5447 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5448 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5449 }
5450}
5451
5452defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5453 avx512vl_i64_info>, VEX_W;
5454defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5455 avx512vl_i64_info>, VEX_W;
5456
5457//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005458// AVX-512 Scalar convert from sign integer to float/double
5459//===----------------------------------------------------------------------===//
5460
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005461multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5462 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5463 PatFrag ld_frag, string asm> {
5464 let hasSideEffects = 0 in {
5465 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5466 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005467 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005468 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005469 let mayLoad = 1 in
5470 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5471 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005472 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005473 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005474 } // hasSideEffects = 0
5475 let isCodeGenOnly = 1 in {
5476 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5477 (ins DstVT.RC:$src1, SrcRC:$src2),
5478 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5479 [(set DstVT.RC:$dst,
5480 (OpNode (DstVT.VT DstVT.RC:$src1),
5481 SrcRC:$src2,
5482 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5483
5484 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5485 (ins DstVT.RC:$src1, x86memop:$src2),
5486 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5487 [(set DstVT.RC:$dst,
5488 (OpNode (DstVT.VT DstVT.RC:$src1),
5489 (ld_frag addr:$src2),
5490 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5491 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005492}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005493
Igor Bregerabe4a792015-06-14 12:44:55 +00005494multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005495 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005496 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5497 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005498 !strconcat(asm,
5499 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005500 [(set DstVT.RC:$dst,
5501 (OpNode (DstVT.VT DstVT.RC:$src1),
5502 SrcRC:$src2,
5503 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5504}
5505
5506multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005507 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5508 PatFrag ld_frag, string asm> {
5509 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5510 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5511 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005512}
5513
Andrew Trick15a47742013-10-09 05:11:10 +00005514let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005515defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005516 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5517 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005518defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005519 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5520 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005521defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005522 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5523 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005524defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005525 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5526 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005527
5528def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5529 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5530def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005531 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005532def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5533 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5534def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005535 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005536
5537def : Pat<(f32 (sint_to_fp GR32:$src)),
5538 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5539def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005540 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005541def : Pat<(f64 (sint_to_fp GR32:$src)),
5542 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5543def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005544 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5545
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005546defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005547 v4f32x_info, i32mem, loadi32,
5548 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005549defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005550 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5551 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005552defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005553 i32mem, loadi32, "cvtusi2sd{l}">,
5554 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005555defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005556 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5557 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005558
5559def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5560 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5561def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5562 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5563def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5564 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5565def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5566 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5567
5568def : Pat<(f32 (uint_to_fp GR32:$src)),
5569 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5570def : Pat<(f32 (uint_to_fp GR64:$src)),
5571 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5572def : Pat<(f64 (uint_to_fp GR32:$src)),
5573 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5574def : Pat<(f64 (uint_to_fp GR64:$src)),
5575 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005576}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005577
5578//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005579// AVX-512 Scalar convert from float/double to integer
5580//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005581multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5582 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005583 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005584 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005585 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005586 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5587 EVEX, VEX_LIG;
5588 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5589 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005590 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005591 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005592 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5593 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005594 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005595 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005596 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005597 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005598 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005599}
Asaf Badouh2744d212015-09-20 14:31:19 +00005600
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005601// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005602defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005603 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005604 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005605defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005606 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005607 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005608defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005609 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005610 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005611defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005612 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005613 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005614defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005615 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005616 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005617defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005618 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005619 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005620defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005621 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005622 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005623defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005624 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005625 EVEX_CD8<64, CD8VT1>;
5626
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005627// The SSE version of these instructions are disabled for AVX512.
5628// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5629let Predicates = [HasAVX512] in {
5630 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005631 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005632 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5633 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005634 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005635 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005636 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5637 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005638 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005639 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005640 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5641 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005642 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005643 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005644 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5645 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005646} // HasAVX512
5647
Craig Topperac941b92016-09-25 16:33:53 +00005648let Predicates = [HasAVX512] in {
5649 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5650 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5651 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5652 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5653 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5654 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5655 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5656 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5657 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5658 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5659 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5660 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5661 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5662 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5663 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5664 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5665 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5666 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5667 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5668 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5669} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005670
5671// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005672multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5673 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005674 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005675let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005676 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005677 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5678 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005679 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005680 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005681 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5682 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005683 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005684 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005685 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005686 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005687
Igor Bregerc59b3a22016-08-03 10:58:05 +00005688 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5689 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5690 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5691 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5692 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005693 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5694 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005695
Craig Toppere1cac152016-06-07 07:27:54 +00005696 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005697 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5698 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5699 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5700 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5701 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5702 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5703 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5704 (i32 FROUND_NO_EXC)))]>,
5705 EVEX,VEX_LIG , EVEX_B;
5706 let mayLoad = 1, hasSideEffects = 0 in
5707 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5708 (ins _SrcRC.MemOp:$src),
5709 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5710 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005711
Craig Toppere1cac152016-06-07 07:27:54 +00005712 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005713} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005714}
5715
Asaf Badouh2744d212015-09-20 14:31:19 +00005716
Igor Bregerc59b3a22016-08-03 10:58:05 +00005717defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5718 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005719 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005720defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5721 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005722 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005723defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5724 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005725 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005726defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5727 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005728 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5729
Igor Bregerc59b3a22016-08-03 10:58:05 +00005730defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5731 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005732 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005733defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5734 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005735 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005736defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5737 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005738 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005739defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5740 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005741 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5742let Predicates = [HasAVX512] in {
5743 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005744 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005745 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5746 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005747 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005748 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005749 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5750 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005751 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005752 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005753 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5754 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005755 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005756 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005757 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5758 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005759} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005760//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005761// AVX-512 Convert form float to double and back
5762//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005763multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5764 X86VectorVTInfo _Src, SDNode OpNode> {
5765 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005766 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005767 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005768 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005769 (_Src.VT _Src.RC:$src2),
5770 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005771 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5772 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005773 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005774 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005775 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005776 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005777 (_Src.ScalarLdFrag addr:$src2))),
5778 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005779 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005780}
5781
Asaf Badouh2744d212015-09-20 14:31:19 +00005782// Scalar Coversion with SAE - suppress all exceptions
5783multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5784 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5785 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005786 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005787 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005788 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005789 (_Src.VT _Src.RC:$src2),
5790 (i32 FROUND_NO_EXC)))>,
5791 EVEX_4V, VEX_LIG, EVEX_B;
5792}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005793
Asaf Badouh2744d212015-09-20 14:31:19 +00005794// Scalar Conversion with rounding control (RC)
5795multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5796 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5797 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005798 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005799 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005800 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005801 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5802 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5803 EVEX_B, EVEX_RC;
5804}
Craig Toppera02e3942016-09-23 06:24:43 +00005805multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005806 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005807 X86VectorVTInfo _dst> {
5808 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005809 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005810 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5811 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5812 EVEX_V512, XD;
5813 }
5814}
5815
Craig Toppera02e3942016-09-23 06:24:43 +00005816multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005817 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005818 X86VectorVTInfo _dst> {
5819 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005820 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005821 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005822 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5823 }
5824}
Craig Toppera02e3942016-09-23 06:24:43 +00005825defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00005826 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00005827defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00005828 X86fpextRnd,f32x_info, f64x_info >;
5829
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005830def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005831 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005832 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5833 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005834def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005835 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5836 Requires<[HasAVX512]>;
5837
5838def : Pat<(f64 (extloadf32 addr:$src)),
5839 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005840 Requires<[HasAVX512, OptForSize]>;
5841
Asaf Badouh2744d212015-09-20 14:31:19 +00005842def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005843 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005844 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5845 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005846
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005847def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005848 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005849 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005850 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005851//===----------------------------------------------------------------------===//
5852// AVX-512 Vector convert from signed/unsigned integer to float/double
5853// and from float/double to signed/unsigned integer
5854//===----------------------------------------------------------------------===//
5855
5856multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5857 X86VectorVTInfo _Src, SDNode OpNode,
5858 string Broadcast = _.BroadcastStr,
5859 string Alias = ""> {
5860
5861 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5862 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5863 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5864
5865 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5866 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5867 (_.VT (OpNode (_Src.VT
5868 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5869
5870 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005871 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005872 "${src}"##Broadcast, "${src}"##Broadcast,
5873 (_.VT (OpNode (_Src.VT
5874 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5875 ))>, EVEX, EVEX_B;
5876}
5877// Coversion with SAE - suppress all exceptions
5878multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5879 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5880 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5881 (ins _Src.RC:$src), OpcodeStr,
5882 "{sae}, $src", "$src, {sae}",
5883 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5884 (i32 FROUND_NO_EXC)))>,
5885 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005886}
5887
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005888// Conversion with rounding control (RC)
5889multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5890 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5891 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5892 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5893 "$rc, $src", "$src, $rc",
5894 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5895 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005896}
5897
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005898// Extend Float to Double
5899multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5900 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005901 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005902 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5903 X86vfpextRnd>, EVEX_V512;
5904 }
5905 let Predicates = [HasVLX] in {
5906 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5907 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005908 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005909 EVEX_V256;
5910 }
5911}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005912
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005913// Truncate Double to Float
5914multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5915 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005916 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005917 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5918 X86vfproundRnd>, EVEX_V512;
5919 }
5920 let Predicates = [HasVLX] in {
5921 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5922 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005923 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005924 "{1to4}", "{y}">, EVEX_V256;
5925 }
5926}
5927
5928defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5929 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5930defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5931 PS, EVEX_CD8<32, CD8VH>;
5932
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005933def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5934 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005935
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005936let Predicates = [HasVLX] in {
5937 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5938 (VCVTPS2PDZ256rm addr:$src)>;
5939}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005940
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005941// Convert Signed/Unsigned Doubleword to Double
5942multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5943 SDNode OpNode128> {
5944 // No rounding in this op
5945 let Predicates = [HasAVX512] in
5946 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5947 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005948
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005949 let Predicates = [HasVLX] in {
5950 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5951 OpNode128, "{1to2}">, EVEX_V128;
5952 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5953 EVEX_V256;
5954 }
5955}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005956
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005957// Convert Signed/Unsigned Doubleword to Float
5958multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5959 SDNode OpNodeRnd> {
5960 let Predicates = [HasAVX512] in
5961 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5962 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5963 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005964
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005965 let Predicates = [HasVLX] in {
5966 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5967 EVEX_V128;
5968 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5969 EVEX_V256;
5970 }
5971}
5972
5973// Convert Float to Signed/Unsigned Doubleword with truncation
5974multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5975 SDNode OpNode, SDNode OpNodeRnd> {
5976 let Predicates = [HasAVX512] in {
5977 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5978 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5979 OpNodeRnd>, EVEX_V512;
5980 }
5981 let Predicates = [HasVLX] in {
5982 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5983 EVEX_V128;
5984 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5985 EVEX_V256;
5986 }
5987}
5988
5989// Convert Float to Signed/Unsigned Doubleword
5990multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5991 SDNode OpNode, SDNode OpNodeRnd> {
5992 let Predicates = [HasAVX512] in {
5993 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5994 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5995 OpNodeRnd>, EVEX_V512;
5996 }
5997 let Predicates = [HasVLX] in {
5998 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5999 EVEX_V128;
6000 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6001 EVEX_V256;
6002 }
6003}
6004
6005// Convert Double to Signed/Unsigned Doubleword with truncation
6006multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
6007 SDNode OpNode, SDNode OpNodeRnd> {
6008 let Predicates = [HasAVX512] in {
6009 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6010 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6011 OpNodeRnd>, EVEX_V512;
6012 }
6013 let Predicates = [HasVLX] in {
6014 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6015 // memory forms of these instructions in Asm Parcer. They have the same
6016 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6017 // due to the same reason.
6018 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6019 "{1to2}", "{x}">, EVEX_V128;
6020 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6021 "{1to4}", "{y}">, EVEX_V256;
6022 }
6023}
6024
6025// Convert Double to Signed/Unsigned Doubleword
6026multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6027 SDNode OpNode, SDNode OpNodeRnd> {
6028 let Predicates = [HasAVX512] in {
6029 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6030 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6031 OpNodeRnd>, EVEX_V512;
6032 }
6033 let Predicates = [HasVLX] in {
6034 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6035 // memory forms of these instructions in Asm Parcer. They have the same
6036 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6037 // due to the same reason.
6038 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6039 "{1to2}", "{x}">, EVEX_V128;
6040 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6041 "{1to4}", "{y}">, EVEX_V256;
6042 }
6043}
6044
6045// Convert Double to Signed/Unsigned Quardword
6046multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6047 SDNode OpNode, SDNode OpNodeRnd> {
6048 let Predicates = [HasDQI] in {
6049 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6050 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6051 OpNodeRnd>, EVEX_V512;
6052 }
6053 let Predicates = [HasDQI, HasVLX] in {
6054 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6055 EVEX_V128;
6056 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6057 EVEX_V256;
6058 }
6059}
6060
6061// Convert Double to Signed/Unsigned Quardword with truncation
6062multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6063 SDNode OpNode, SDNode OpNodeRnd> {
6064 let Predicates = [HasDQI] in {
6065 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6066 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6067 OpNodeRnd>, EVEX_V512;
6068 }
6069 let Predicates = [HasDQI, HasVLX] in {
6070 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6071 EVEX_V128;
6072 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6073 EVEX_V256;
6074 }
6075}
6076
6077// Convert Signed/Unsigned Quardword to Double
6078multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6079 SDNode OpNode, SDNode OpNodeRnd> {
6080 let Predicates = [HasDQI] in {
6081 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6082 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6083 OpNodeRnd>, EVEX_V512;
6084 }
6085 let Predicates = [HasDQI, HasVLX] in {
6086 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6087 EVEX_V128;
6088 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6089 EVEX_V256;
6090 }
6091}
6092
6093// Convert Float to Signed/Unsigned Quardword
6094multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6095 SDNode OpNode, SDNode OpNodeRnd> {
6096 let Predicates = [HasDQI] in {
6097 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6098 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6099 OpNodeRnd>, EVEX_V512;
6100 }
6101 let Predicates = [HasDQI, HasVLX] in {
6102 // Explicitly specified broadcast string, since we take only 2 elements
6103 // from v4f32x_info source
6104 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6105 "{1to2}">, EVEX_V128;
6106 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6107 EVEX_V256;
6108 }
6109}
6110
6111// Convert Float to Signed/Unsigned Quardword with truncation
6112multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6113 SDNode OpNode, SDNode OpNodeRnd> {
6114 let Predicates = [HasDQI] in {
6115 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6116 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6117 OpNodeRnd>, EVEX_V512;
6118 }
6119 let Predicates = [HasDQI, HasVLX] in {
6120 // Explicitly specified broadcast string, since we take only 2 elements
6121 // from v4f32x_info source
6122 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6123 "{1to2}">, EVEX_V128;
6124 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6125 EVEX_V256;
6126 }
6127}
6128
6129// Convert Signed/Unsigned Quardword to Float
6130multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6131 SDNode OpNode, SDNode OpNodeRnd> {
6132 let Predicates = [HasDQI] in {
6133 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6134 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6135 OpNodeRnd>, EVEX_V512;
6136 }
6137 let Predicates = [HasDQI, HasVLX] in {
6138 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6139 // memory forms of these instructions in Asm Parcer. They have the same
6140 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6141 // due to the same reason.
6142 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6143 "{1to2}", "{x}">, EVEX_V128;
6144 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6145 "{1to4}", "{y}">, EVEX_V256;
6146 }
6147}
6148
6149defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006150 EVEX_CD8<32, CD8VH>;
6151
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006152defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6153 X86VSintToFpRnd>,
6154 PS, EVEX_CD8<32, CD8VF>;
6155
6156defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006157 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006158 XS, EVEX_CD8<32, CD8VF>;
6159
6160defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006161 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006162 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6163
6164defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006165 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006166 EVEX_CD8<32, CD8VF>;
6167
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006168defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006169 X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006170 EVEX_CD8<64, CD8VF>;
6171
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006172defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6173 XS, EVEX_CD8<32, CD8VH>;
6174
6175defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6176 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006177 EVEX_CD8<32, CD8VF>;
6178
Craig Topper19e04b62016-05-19 06:13:58 +00006179defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6180 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006181
Craig Topper19e04b62016-05-19 06:13:58 +00006182defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6183 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006184 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006185
Craig Topper19e04b62016-05-19 06:13:58 +00006186defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6187 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006188 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006189defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6190 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006191 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006192
Craig Topper19e04b62016-05-19 06:13:58 +00006193defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6194 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006195 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006196
Craig Topper19e04b62016-05-19 06:13:58 +00006197defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6198 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006199
Craig Topper19e04b62016-05-19 06:13:58 +00006200defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6201 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006202 PD, EVEX_CD8<64, CD8VF>;
6203
Craig Topper19e04b62016-05-19 06:13:58 +00006204defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6205 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006206
6207defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006208 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006209 PD, EVEX_CD8<64, CD8VF>;
6210
6211defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006212 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006213
6214defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006215 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006216 PD, EVEX_CD8<64, CD8VF>;
6217
6218defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006219 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006220
6221defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006222 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006223
6224defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006225 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006226
6227defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006228 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006229
6230defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006231 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006232
Craig Toppere38c57a2015-11-27 05:44:02 +00006233let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006234def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006235 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006236 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6237 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006238
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006239def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6240 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006241 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6242 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006243
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006244def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6245 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006246 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6247 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006248
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006249def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6250 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006251 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6252 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006253
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006254def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6255 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006256 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6257 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006258
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006259def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6260 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006261 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6262 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006263}
6264
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006265let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006266 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006267 (VCVTPD2PSZrm addr:$src)>;
6268 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6269 (VCVTPS2PDZrm addr:$src)>;
6270}
6271
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006272//===----------------------------------------------------------------------===//
6273// Half precision conversion instructions
6274//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006275multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006276 X86MemOperand x86memop, PatFrag ld_frag> {
6277 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6278 "vcvtph2ps", "$src", "$src",
6279 (X86cvtph2ps (_src.VT _src.RC:$src),
6280 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006281 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6282 "vcvtph2ps", "$src", "$src",
6283 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6284 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006285}
6286
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006287multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006288 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6289 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6290 (X86cvtph2ps (_src.VT _src.RC:$src),
6291 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6292
6293}
6294
6295let Predicates = [HasAVX512] in {
6296 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006297 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006298 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6299 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006300 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006301 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6302 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6303 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6304 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006305}
6306
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006307multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006308 X86MemOperand x86memop> {
6309 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006310 (ins _src.RC:$src1, i32u8imm:$src2),
6311 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006312 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006313 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006314 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006315 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6316 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6317 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6318 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006319 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006320 addr:$dst)]>;
6321 let hasSideEffects = 0, mayStore = 1 in
6322 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6323 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6324 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6325 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006326}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006327multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006328 let hasSideEffects = 0 in
6329 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6330 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006331 (ins _src.RC:$src1, i32u8imm:$src2),
6332 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006333 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006334}
6335let Predicates = [HasAVX512] in {
6336 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6337 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6338 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6339 let Predicates = [HasVLX] in {
6340 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6341 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6342 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6343 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6344 }
6345}
Asaf Badouh2489f352015-12-02 08:17:51 +00006346
Craig Topper9820e342016-09-20 05:44:47 +00006347// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006348let Predicates = [HasVLX] in {
6349 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6350 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6351 // configurations we support (the default). However, falling back to MXCSR is
6352 // more consistent with other instructions, which are always controlled by it.
6353 // It's encoded as 0b100.
6354 def : Pat<(fp_to_f16 FR32X:$src),
6355 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6356 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6357
6358 def : Pat<(f16_to_fp GR16:$src),
6359 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6360 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6361
6362 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6363 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6364 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6365}
6366
Craig Topper9820e342016-09-20 05:44:47 +00006367// Patterns for matching float to half-float conversion when AVX512 is supported
6368// but F16C isn't. In that case we have to use 512-bit vectors.
6369let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6370 def : Pat<(fp_to_f16 FR32X:$src),
6371 (i16 (EXTRACT_SUBREG
6372 (VMOVPDI2DIZrr
6373 (v8i16 (EXTRACT_SUBREG
6374 (VCVTPS2PHZrr
6375 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6376 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6377 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6378
6379 def : Pat<(f16_to_fp GR16:$src),
6380 (f32 (COPY_TO_REGCLASS
6381 (v4f32 (EXTRACT_SUBREG
6382 (VCVTPH2PSZrr
6383 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6384 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6385 sub_xmm)), sub_xmm)), FR32X))>;
6386
6387 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6388 (f32 (COPY_TO_REGCLASS
6389 (v4f32 (EXTRACT_SUBREG
6390 (VCVTPH2PSZrr
6391 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6392 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6393 sub_xmm), 4)), sub_xmm)), FR32X))>;
6394}
6395
Asaf Badouh2489f352015-12-02 08:17:51 +00006396// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006397multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006398 string OpcodeStr> {
6399 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6400 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006401 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006402 Sched<[WriteFAdd]>;
6403}
6404
6405let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006406 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006407 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006408 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006409 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006410 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006411 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006412 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006413 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6414}
6415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006416let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6417 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006418 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006419 EVEX_CD8<32, CD8VT1>;
6420 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006421 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006422 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6423 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006424 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006425 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006426 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006427 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006428 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006429 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6430 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006431 let isCodeGenOnly = 1 in {
6432 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006433 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006434 EVEX_CD8<32, CD8VT1>;
6435 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006436 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006437 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006438
Craig Topper9dd48c82014-01-02 17:28:14 +00006439 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006440 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006441 EVEX_CD8<32, CD8VT1>;
6442 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006443 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006444 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6445 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006446}
Michael Liao5bf95782014-12-04 05:20:33 +00006447
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006448/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006449multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6450 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006451 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006452 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6453 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6454 "$src2, $src1", "$src1, $src2",
6455 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006456 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006457 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006458 "$src2, $src1", "$src1, $src2",
6459 (OpNode (_.VT _.RC:$src1),
6460 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006461}
6462}
6463
Asaf Badouheaf2da12015-09-21 10:23:53 +00006464defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6465 EVEX_CD8<32, CD8VT1>, T8PD;
6466defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6467 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6468defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6469 EVEX_CD8<32, CD8VT1>, T8PD;
6470defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6471 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006472
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006473/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6474multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006475 X86VectorVTInfo _> {
6476 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6477 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6478 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006479 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6480 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6481 (OpNode (_.FloatVT
6482 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6483 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6484 (ins _.ScalarMemOp:$src), OpcodeStr,
6485 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6486 (OpNode (_.FloatVT
6487 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6488 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006489}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006490
6491multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6492 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6493 EVEX_V512, EVEX_CD8<32, CD8VF>;
6494 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6495 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6496
6497 // Define only if AVX512VL feature is present.
6498 let Predicates = [HasVLX] in {
6499 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6500 OpNode, v4f32x_info>,
6501 EVEX_V128, EVEX_CD8<32, CD8VF>;
6502 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6503 OpNode, v8f32x_info>,
6504 EVEX_V256, EVEX_CD8<32, CD8VF>;
6505 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6506 OpNode, v2f64x_info>,
6507 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6508 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6509 OpNode, v4f64x_info>,
6510 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6511 }
6512}
6513
6514defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6515defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006516
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006517/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006518multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6519 SDNode OpNode> {
6520
6521 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6522 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6523 "$src2, $src1", "$src1, $src2",
6524 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6525 (i32 FROUND_CURRENT))>;
6526
6527 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6528 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006529 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006530 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006531 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006532
6533 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006534 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006535 "$src2, $src1", "$src1, $src2",
6536 (OpNode (_.VT _.RC:$src1),
6537 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6538 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006539}
6540
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006541multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6542 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6543 EVEX_CD8<32, CD8VT1>;
6544 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6545 EVEX_CD8<64, CD8VT1>, VEX_W;
6546}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006547
Craig Toppere1cac152016-06-07 07:27:54 +00006548let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006549 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6550 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6551}
Igor Breger8352a0d2015-07-28 06:53:28 +00006552
6553defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006554/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006555
6556multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6557 SDNode OpNode> {
6558
6559 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6560 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6561 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6562
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006563 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6564 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6565 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006566 (bitconvert (_.LdFrag addr:$src))),
6567 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006568
6569 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006570 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006571 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006572 (OpNode (_.FloatVT
6573 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6574 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006575}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006576multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6577 SDNode OpNode> {
6578 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6579 (ins _.RC:$src), OpcodeStr,
6580 "{sae}, $src", "$src, {sae}",
6581 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6582}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006583
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006584multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6585 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006586 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6587 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006588 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006589 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6590 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006591}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006592
Asaf Badouh402ebb32015-06-03 13:41:48 +00006593multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6594 SDNode OpNode> {
6595 // Define only if AVX512VL feature is present.
6596 let Predicates = [HasVLX] in {
6597 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6598 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6599 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6600 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6601 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6602 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6603 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6604 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6605 }
6606}
Craig Toppere1cac152016-06-07 07:27:54 +00006607let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006608
Asaf Badouh402ebb32015-06-03 13:41:48 +00006609 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6610 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6611 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6612}
6613defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6614 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6615
6616multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6617 SDNode OpNodeRnd, X86VectorVTInfo _>{
6618 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6619 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6620 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6621 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006622}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006623
Robert Khasanoveb126392014-10-28 18:15:20 +00006624multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6625 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006626 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006627 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6628 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006629 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6630 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6631 (OpNode (_.FloatVT
6632 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006633
Craig Toppere1cac152016-06-07 07:27:54 +00006634 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6635 (ins _.ScalarMemOp:$src), OpcodeStr,
6636 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6637 (OpNode (_.FloatVT
6638 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6639 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006640}
6641
Robert Khasanoveb126392014-10-28 18:15:20 +00006642multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6643 SDNode OpNode> {
6644 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6645 v16f32_info>,
6646 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6647 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6648 v8f64_info>,
6649 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6650 // Define only if AVX512VL feature is present.
6651 let Predicates = [HasVLX] in {
6652 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6653 OpNode, v4f32x_info>,
6654 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6655 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6656 OpNode, v8f32x_info>,
6657 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6658 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6659 OpNode, v2f64x_info>,
6660 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6661 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6662 OpNode, v4f64x_info>,
6663 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6664 }
6665}
6666
Asaf Badouh402ebb32015-06-03 13:41:48 +00006667multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6668 SDNode OpNodeRnd> {
6669 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6670 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6671 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6672 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6673}
6674
Igor Breger4c4cd782015-09-20 09:13:41 +00006675multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6676 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6677
6678 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6679 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6680 "$src2, $src1", "$src1, $src2",
6681 (OpNodeRnd (_.VT _.RC:$src1),
6682 (_.VT _.RC:$src2),
6683 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006684 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6685 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6686 "$src2, $src1", "$src1, $src2",
6687 (OpNodeRnd (_.VT _.RC:$src1),
6688 (_.VT (scalar_to_vector
6689 (_.ScalarLdFrag addr:$src2))),
6690 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006691
6692 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6693 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6694 "$rc, $src2, $src1", "$src1, $src2, $rc",
6695 (OpNodeRnd (_.VT _.RC:$src1),
6696 (_.VT _.RC:$src2),
6697 (i32 imm:$rc))>,
6698 EVEX_B, EVEX_RC;
6699
Craig Toppere1cac152016-06-07 07:27:54 +00006700 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006701 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006702 (ins _.FRC:$src1, _.FRC:$src2),
6703 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6704
6705 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006706 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006707 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6708 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6709 }
6710
6711 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6712 (!cast<Instruction>(NAME#SUFF#Zr)
6713 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6714
6715 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6716 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006717 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006718}
6719
6720multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6721 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6722 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6723 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6724 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6725}
6726
Asaf Badouh402ebb32015-06-03 13:41:48 +00006727defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6728 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006729
Igor Breger4c4cd782015-09-20 09:13:41 +00006730defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006731
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006732let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006733 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006734 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006735 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006736 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006737 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006738 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006739 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006740 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006741 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006742 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006743}
6744
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006745multiclass
6746avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006747
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006748 let ExeDomain = _.ExeDomain in {
6749 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6750 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6751 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006752 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006753 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6754
6755 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6756 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006757 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6758 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006759 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006760
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006761 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006762 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6763 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006764 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006765 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006766 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6767 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6768 }
6769 let Predicates = [HasAVX512] in {
6770 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6771 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6772 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6773 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6774 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6775 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6776 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6777 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6778 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6779 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6780 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6781 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6782 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6783 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6784 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6785
6786 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6787 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6788 addr:$src, (i32 0x1))), _.FRC)>;
6789 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6790 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6791 addr:$src, (i32 0x2))), _.FRC)>;
6792 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6793 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6794 addr:$src, (i32 0x3))), _.FRC)>;
6795 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6796 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6797 addr:$src, (i32 0x4))), _.FRC)>;
6798 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6799 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6800 addr:$src, (i32 0xc))), _.FRC)>;
6801 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006802}
6803
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006804defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6805 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006806
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006807defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6808 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006809
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006810//-------------------------------------------------
6811// Integer truncate and extend operations
6812//-------------------------------------------------
6813
Igor Breger074a64e2015-07-24 17:24:15 +00006814multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6815 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6816 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006817 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006818 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6819 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6820 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6821 EVEX, T8XS;
6822
6823 // for intrinsic patter match
6824 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6825 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6826 undef)),
6827 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6828 SrcInfo.RC:$src1)>;
6829
6830 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6831 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6832 DestInfo.ImmAllZerosV)),
6833 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6834 SrcInfo.RC:$src1)>;
6835
6836 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6837 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6838 DestInfo.RC:$src0)),
6839 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6840 DestInfo.KRCWM:$mask ,
6841 SrcInfo.RC:$src1)>;
6842
Craig Topper52e2e832016-07-22 05:46:44 +00006843 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6844 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006845 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6846 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006847 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006848 []>, EVEX;
6849
Igor Breger074a64e2015-07-24 17:24:15 +00006850 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6851 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006852 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006853 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006854 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006855}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006856
Igor Breger074a64e2015-07-24 17:24:15 +00006857multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6858 X86VectorVTInfo DestInfo,
6859 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006860
Igor Breger074a64e2015-07-24 17:24:15 +00006861 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6862 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6863 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006864
Igor Breger074a64e2015-07-24 17:24:15 +00006865 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6866 (SrcInfo.VT SrcInfo.RC:$src)),
6867 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6868 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6869}
6870
6871multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6872 X86VectorVTInfo DestInfo, string sat > {
6873
6874 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6875 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6876 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6877 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6878 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6879 (SrcInfo.VT SrcInfo.RC:$src))>;
6880
6881 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6882 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6883 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6884 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6885 (SrcInfo.VT SrcInfo.RC:$src))>;
6886}
6887
6888multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6889 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6890 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6891 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6892 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6893 Predicate prd = HasAVX512>{
6894
6895 let Predicates = [HasVLX, prd] in {
6896 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6897 DestInfoZ128, x86memopZ128>,
6898 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6899 truncFrag, mtruncFrag>, EVEX_V128;
6900
6901 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6902 DestInfoZ256, x86memopZ256>,
6903 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6904 truncFrag, mtruncFrag>, EVEX_V256;
6905 }
6906 let Predicates = [prd] in
6907 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6908 DestInfoZ, x86memopZ>,
6909 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6910 truncFrag, mtruncFrag>, EVEX_V512;
6911}
6912
6913multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6914 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6915 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6916 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6917 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6918
6919 let Predicates = [HasVLX, prd] in {
6920 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6921 DestInfoZ128, x86memopZ128>,
6922 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6923 sat>, EVEX_V128;
6924
6925 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6926 DestInfoZ256, x86memopZ256>,
6927 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6928 sat>, EVEX_V256;
6929 }
6930 let Predicates = [prd] in
6931 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6932 DestInfoZ, x86memopZ>,
6933 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6934 sat>, EVEX_V512;
6935}
6936
6937multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6938 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6939 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6940 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6941}
6942multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6943 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6944 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6945 sat>, EVEX_CD8<8, CD8VO>;
6946}
6947
6948multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6949 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6950 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6951 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6952}
6953multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6954 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6955 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6956 sat>, EVEX_CD8<16, CD8VQ>;
6957}
6958
6959multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6960 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6961 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6962 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6963}
6964multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6965 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6966 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6967 sat>, EVEX_CD8<32, CD8VH>;
6968}
6969
6970multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6971 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6972 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6973 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6974}
6975multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6976 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6977 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6978 sat>, EVEX_CD8<8, CD8VQ>;
6979}
6980
6981multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6982 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6983 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6984 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6985}
6986multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6987 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6988 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6989 sat>, EVEX_CD8<16, CD8VH>;
6990}
6991
6992multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6993 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6994 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6995 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6996}
6997multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6998 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6999 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7000 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7001}
7002
7003defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7004defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7005defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7006
7007defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7008defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7009defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7010
7011defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7012defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7013defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7014
7015defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7016defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7017defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7018
7019defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7020defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7021defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7022
7023defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7024defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7025defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007026
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007027let Predicates = [HasAVX512, NoVLX] in {
7028def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7029 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007030 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007031 VR256X:$src, sub_ymm)))), sub_xmm))>;
7032def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7033 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007034 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007035 VR256X:$src, sub_ymm)))), sub_xmm))>;
7036}
7037
7038let Predicates = [HasBWI, NoVLX] in {
7039def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007040 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007041 VR256X:$src, sub_ymm))), sub_xmm))>;
7042}
7043
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007044multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007045 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007046 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007047 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007048 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7049 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7050 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7051 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007052
Craig Toppere1cac152016-06-07 07:27:54 +00007053 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7054 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7055 (DestInfo.VT (LdFrag addr:$src))>,
7056 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007057 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007058}
7059
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007060multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007061 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007062 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7063 let Predicates = [HasVLX, HasBWI] in {
7064 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007065 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007066 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007067
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007068 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007069 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007070 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7071 }
7072 let Predicates = [HasBWI] in {
7073 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007074 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007075 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7076 }
7077}
7078
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007079multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007080 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007081 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7082 let Predicates = [HasVLX, HasAVX512] in {
7083 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007084 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007085 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7086
7087 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007088 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007089 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7090 }
7091 let Predicates = [HasAVX512] in {
7092 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007093 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007094 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7095 }
7096}
7097
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007098multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007099 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007100 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7101 let Predicates = [HasVLX, HasAVX512] in {
7102 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007103 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007104 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7105
7106 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007107 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007108 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7109 }
7110 let Predicates = [HasAVX512] in {
7111 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007112 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007113 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7114 }
7115}
7116
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007117multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007118 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007119 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7120 let Predicates = [HasVLX, HasAVX512] in {
7121 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007122 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007123 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7124
7125 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007126 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007127 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7128 }
7129 let Predicates = [HasAVX512] in {
7130 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007131 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007132 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7133 }
7134}
7135
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007136multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007137 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007138 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7139 let Predicates = [HasVLX, HasAVX512] in {
7140 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007141 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007142 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7143
7144 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007145 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007146 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7147 }
7148 let Predicates = [HasAVX512] in {
7149 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007150 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007151 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7152 }
7153}
7154
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007155multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007156 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007157 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7158
7159 let Predicates = [HasVLX, HasAVX512] in {
7160 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007161 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007162 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7163
7164 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007165 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007166 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7167 }
7168 let Predicates = [HasAVX512] in {
7169 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007170 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007171 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7172 }
7173}
7174
Craig Topper6840f112016-07-14 06:41:34 +00007175defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7176defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7177defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7178defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7179defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7180defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007181
Craig Topper6840f112016-07-14 06:41:34 +00007182defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7183defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7184defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7185defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7186defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7187defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007188
Igor Breger2ba64ab2016-05-22 10:21:04 +00007189// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007190multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7191 X86VectorVTInfo From, PatFrag LdFrag> {
7192 def : Pat<(To.VT (LdFrag addr:$src)),
7193 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7194 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7195 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7196 To.KRC:$mask, addr:$src)>;
7197 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7198 To.ImmAllZerosV)),
7199 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7200 addr:$src)>;
7201}
7202
7203let Predicates = [HasVLX, HasBWI] in {
7204 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7205 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7206}
7207let Predicates = [HasBWI] in {
7208 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7209}
7210let Predicates = [HasVLX, HasAVX512] in {
7211 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7212 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7213 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7214 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7215 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7216 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7217 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7218 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7219 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7220 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7221}
7222let Predicates = [HasAVX512] in {
7223 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7224 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7225 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7226 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7227 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7228}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007229
Craig Topper64378f42016-10-09 23:08:39 +00007230multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7231 SDNode ExtOp, PatFrag ExtLoad16> {
7232 // 128-bit patterns
7233 let Predicates = [HasVLX, HasBWI] in {
7234 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7235 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7236 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7237 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7238 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7239 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7240 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7241 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7242 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7243 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7244 }
7245 let Predicates = [HasVLX] in {
7246 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7247 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7248 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7249 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7250 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7251 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7252 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7253 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7254
7255 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7256 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7257 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7258 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7259 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7260 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7261 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7262 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7263
7264 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7265 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7266 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7267 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7268 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7269 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7270 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7271 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7272 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7273 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7274
7275 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7276 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7277 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7278 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7279 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7280 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7281 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7282 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7283
7284 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7285 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7286 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7287 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7288 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7289 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7290 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7291 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7292 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7293 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7294 }
7295 // 256-bit patterns
7296 let Predicates = [HasVLX, HasBWI] in {
7297 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7298 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7299 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7300 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7301 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7302 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7303 }
7304 let Predicates = [HasVLX] in {
7305 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7306 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7307 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7308 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7309 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7310 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7311 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7312 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7313
7314 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7315 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7316 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7317 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7318 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7319 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7320 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7321 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7322
7323 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7324 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7325 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7326 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7327 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7328 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7329
7330 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7331 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7332 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7333 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7334 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7335 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7336 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7337 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7338
7339 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7340 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7341 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7342 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7343 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7344 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7345 }
7346 // 512-bit patterns
7347 let Predicates = [HasBWI] in {
7348 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7349 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7350 }
7351 let Predicates = [HasAVX512] in {
7352 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7353 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7354
7355 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7356 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
7357
7358 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7359 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7360
7361 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7362 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7363
7364 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7365 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7366 }
7367}
7368
7369defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7370defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7371
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007372//===----------------------------------------------------------------------===//
7373// GATHER - SCATTER Operations
7374
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007375multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7376 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007377 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7378 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007379 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7380 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007381 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007382 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007383 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7384 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7385 vectoraddr:$src2))]>, EVEX, EVEX_K,
7386 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007387}
Cameron McInally45325962014-03-26 13:50:50 +00007388
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007389multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7390 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7391 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007392 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007393 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007394 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007395let Predicates = [HasVLX] in {
7396 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007397 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007398 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007399 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007400 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007401 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007402 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007403 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007404}
Cameron McInally45325962014-03-26 13:50:50 +00007405}
7406
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007407multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7408 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007409 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007410 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007411 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007412 mgatherv8i64>, EVEX_V512;
7413let Predicates = [HasVLX] in {
7414 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007415 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007416 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007417 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007418 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007419 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007420 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7421 vx64xmem, mgatherv2i64>, EVEX_V128;
7422}
Cameron McInally45325962014-03-26 13:50:50 +00007423}
Michael Liao5bf95782014-12-04 05:20:33 +00007424
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007425
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007426defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7427 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7428
7429defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7430 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007431
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007432multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7433 X86MemOperand memop, PatFrag ScatterNode> {
7434
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007435let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007436
7437 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7438 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007439 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007440 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7441 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7442 _.KRCWM:$mask, vectoraddr:$dst))]>,
7443 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007444}
7445
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007446multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7447 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7448 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007449 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007450 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007451 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007452let Predicates = [HasVLX] in {
7453 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007454 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007455 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007456 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007457 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007458 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007459 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007460 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007461}
Cameron McInally45325962014-03-26 13:50:50 +00007462}
7463
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007464multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7465 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007466 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007467 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007468 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007469 mscatterv8i64>, EVEX_V512;
7470let Predicates = [HasVLX] in {
7471 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007472 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007473 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007474 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007475 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007476 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007477 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7478 vx64xmem, mscatterv2i64>, EVEX_V128;
7479}
Cameron McInally45325962014-03-26 13:50:50 +00007480}
7481
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007482defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7483 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007484
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007485defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7486 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007487
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007488// prefetch
7489multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7490 RegisterClass KRC, X86MemOperand memop> {
7491 let Predicates = [HasPFI], hasSideEffects = 1 in
7492 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007493 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007494 []>, EVEX, EVEX_K;
7495}
7496
7497defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007498 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007499
7500defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007501 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007502
7503defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007504 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007505
7506defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007507 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007508
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007509defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007510 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007511
7512defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007513 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007514
7515defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007516 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007517
7518defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007519 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007520
7521defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007522 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007523
7524defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007525 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007526
7527defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007528 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007529
7530defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007531 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007532
7533defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007534 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007535
7536defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007537 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007538
7539defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007540 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007541
7542defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007543 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007544
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007545// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007546def v64i1sextv64i8 : PatLeaf<(v64i8
7547 (X86vsext
7548 (v64i1 (X86pcmpgtm
7549 (bc_v64i8 (v16i32 immAllZerosV)),
7550 VR512:$src))))>;
7551def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7552def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7553def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007554
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007555multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007556def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007557 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007558 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7559}
Michael Liao5bf95782014-12-04 05:20:33 +00007560
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007561multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7562 string OpcodeStr, Predicate prd> {
7563let Predicates = [prd] in
7564 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7565
7566 let Predicates = [prd, HasVLX] in {
7567 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7568 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7569 }
7570}
7571
7572multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7573 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7574 HasBWI>;
7575 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7576 HasBWI>, VEX_W;
7577 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7578 HasDQI>;
7579 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7580 HasDQI>, VEX_W;
7581}
Michael Liao5bf95782014-12-04 05:20:33 +00007582
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007583defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007584
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007585multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007586 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7587 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7588 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7589}
7590
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007591// Use 512bit version to implement 128/256 bit in case NoVLX.
7592multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007593 X86VectorVTInfo _> {
7594
7595 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7596 (_.KVT (COPY_TO_REGCLASS
7597 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007598 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007599 _.RC:$src, _.SubRegIdx)),
7600 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007601}
7602
7603multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007604 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7605 let Predicates = [prd] in
7606 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7607 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007608
7609 let Predicates = [prd, HasVLX] in {
7610 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007611 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007612 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007613 EVEX_V128;
7614 }
7615 let Predicates = [prd, NoVLX] in {
7616 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7617 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007618 }
7619}
7620
7621defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7622 avx512vl_i8_info, HasBWI>;
7623defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7624 avx512vl_i16_info, HasBWI>, VEX_W;
7625defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7626 avx512vl_i32_info, HasDQI>;
7627defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7628 avx512vl_i64_info, HasDQI>, VEX_W;
7629
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007630//===----------------------------------------------------------------------===//
7631// AVX-512 - COMPRESS and EXPAND
7632//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007633
Ayman Musad7a5ed42016-09-26 06:22:08 +00007634multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007635 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007636 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007637 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007638 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007639
Craig Toppere1cac152016-06-07 07:27:54 +00007640 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007641 def mr : AVX5128I<opc, MRMDestMem, (outs),
7642 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007643 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007644 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7645
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007646 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7647 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007648 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007649 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007650 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007651}
7652
Ayman Musad7a5ed42016-09-26 06:22:08 +00007653multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7654
7655 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7656 (_.VT _.RC:$src)),
7657 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7658 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7659}
7660
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007661multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7662 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007663 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7664 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007665
7666 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007667 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7668 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7669 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7670 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007671 }
7672}
7673
7674defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7675 EVEX;
7676defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7677 EVEX, VEX_W;
7678defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7679 EVEX;
7680defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7681 EVEX, VEX_W;
7682
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007683// expand
7684multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7685 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007686 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007687 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007688 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007689
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007690 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7691 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7692 (_.VT (X86expand (_.VT (bitconvert
7693 (_.LdFrag addr:$src1)))))>,
7694 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007695}
7696
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007697multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
7698
7699 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
7700 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
7701 _.KRCWM:$mask, addr:$src)>;
7702
7703 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
7704 (_.VT _.RC:$src0))),
7705 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
7706 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
7707}
7708
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007709multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7710 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007711 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
7712 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007713
7714 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007715 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
7716 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7717 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
7718 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007719 }
7720}
7721
7722defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7723 EVEX;
7724defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7725 EVEX, VEX_W;
7726defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7727 EVEX;
7728defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7729 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007730
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007731//handle instruction reg_vec1 = op(reg_vec,imm)
7732// op(mem_vec,imm)
7733// op(broadcast(eltVt),imm)
7734//all instruction created with FROUND_CURRENT
7735multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007736 X86VectorVTInfo _>{
7737 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007738 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7739 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007740 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007741 (OpNode (_.VT _.RC:$src1),
7742 (i32 imm:$src2),
7743 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007744 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7745 (ins _.MemOp:$src1, i32u8imm:$src2),
7746 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7747 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7748 (i32 imm:$src2),
7749 (i32 FROUND_CURRENT))>;
7750 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7751 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7752 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7753 "${src1}"##_.BroadcastStr##", $src2",
7754 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7755 (i32 imm:$src2),
7756 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007757 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007758}
7759
7760//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7761multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7762 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007763 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007764 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7765 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007766 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007767 "$src1, {sae}, $src2",
7768 (OpNode (_.VT _.RC:$src1),
7769 (i32 imm:$src2),
7770 (i32 FROUND_NO_EXC))>, EVEX_B;
7771}
7772
7773multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7774 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7775 let Predicates = [prd] in {
7776 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7777 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7778 EVEX_V512;
7779 }
7780 let Predicates = [prd, HasVLX] in {
7781 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7782 EVEX_V128;
7783 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7784 EVEX_V256;
7785 }
7786}
7787
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007788//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7789// op(reg_vec2,mem_vec,imm)
7790// op(reg_vec2,broadcast(eltVt),imm)
7791//all instruction created with FROUND_CURRENT
7792multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007793 X86VectorVTInfo _>{
7794 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007795 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007796 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007797 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7798 (OpNode (_.VT _.RC:$src1),
7799 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007800 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007801 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007802 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7803 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7804 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7805 (OpNode (_.VT _.RC:$src1),
7806 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7807 (i32 imm:$src3),
7808 (i32 FROUND_CURRENT))>;
7809 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7810 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7811 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7812 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7813 (OpNode (_.VT _.RC:$src1),
7814 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7815 (i32 imm:$src3),
7816 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007817 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007818}
7819
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007820//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7821// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007822multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7823 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007824 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007825 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7826 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7827 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7828 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7829 (SrcInfo.VT SrcInfo.RC:$src2),
7830 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007831 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7832 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7833 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7834 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7835 (SrcInfo.VT (bitconvert
7836 (SrcInfo.LdFrag addr:$src2))),
7837 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007838 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007839}
7840
7841//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7842// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007843// op(reg_vec2,broadcast(eltVt),imm)
7844multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007845 X86VectorVTInfo _>:
7846 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7847
Craig Topper05948fb2016-08-02 05:11:15 +00007848 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007849 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7850 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7851 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7852 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7853 (OpNode (_.VT _.RC:$src1),
7854 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7855 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007856}
7857
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007858//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7859// op(reg_vec2,mem_scalar,imm)
7860//all instruction created with FROUND_CURRENT
7861multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007862 X86VectorVTInfo _> {
7863 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007864 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007865 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007866 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7867 (OpNode (_.VT _.RC:$src1),
7868 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007869 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007870 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007871 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00007872 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00007873 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7874 (OpNode (_.VT _.RC:$src1),
7875 (_.VT (scalar_to_vector
7876 (_.ScalarLdFrag addr:$src2))),
7877 (i32 imm:$src3),
7878 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007879 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007880}
7881
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007882//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7883multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7884 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007885 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007886 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007887 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007888 OpcodeStr, "$src3, {sae}, $src2, $src1",
7889 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007890 (OpNode (_.VT _.RC:$src1),
7891 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007892 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007893 (i32 FROUND_NO_EXC))>, EVEX_B;
7894}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007895//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7896multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7897 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007898 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7899 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007900 OpcodeStr, "$src3, {sae}, $src2, $src1",
7901 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007902 (OpNode (_.VT _.RC:$src1),
7903 (_.VT _.RC:$src2),
7904 (i32 imm:$src3),
7905 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007906}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007907
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007908multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7909 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007910 let Predicates = [prd] in {
7911 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007912 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007913 EVEX_V512;
7914
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007915 }
7916 let Predicates = [prd, HasVLX] in {
7917 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007918 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007919 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007920 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007921 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007922}
7923
Igor Breger2ae0fe32015-08-31 11:14:02 +00007924multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7925 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7926 let Predicates = [HasBWI] in {
7927 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7928 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7929 }
7930 let Predicates = [HasBWI, HasVLX] in {
7931 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7932 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7933 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7934 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7935 }
7936}
7937
Igor Breger00d9f842015-06-08 14:03:17 +00007938multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7939 bits<8> opc, SDNode OpNode>{
7940 let Predicates = [HasAVX512] in {
7941 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7942 }
7943 let Predicates = [HasAVX512, HasVLX] in {
7944 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7945 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7946 }
7947}
7948
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007949multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7950 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7951 let Predicates = [prd] in {
7952 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7953 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007954 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007955}
7956
Igor Breger1e58e8a2015-09-02 11:18:55 +00007957multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7958 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7959 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7960 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7961 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7962 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007963}
7964
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007965
Igor Breger1e58e8a2015-09-02 11:18:55 +00007966defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7967 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7968defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7969 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7970defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7971 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7972
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007973
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007974defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7975 0x50, X86VRange, HasDQI>,
7976 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7977defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7978 0x50, X86VRange, HasDQI>,
7979 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7980
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007981defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7982 0x51, X86VRange, HasDQI>,
7983 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7984defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7985 0x51, X86VRange, HasDQI>,
7986 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7987
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007988defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7989 0x57, X86Reduces, HasDQI>,
7990 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7991defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7992 0x57, X86Reduces, HasDQI>,
7993 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007994
Igor Breger1e58e8a2015-09-02 11:18:55 +00007995defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7996 0x27, X86GetMants, HasAVX512>,
7997 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7998defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7999 0x27, X86GetMants, HasAVX512>,
8000 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8001
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008002multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8003 bits<8> opc, SDNode OpNode = X86Shuf128>{
8004 let Predicates = [HasAVX512] in {
8005 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8006
8007 }
8008 let Predicates = [HasAVX512, HasVLX] in {
8009 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8010 }
8011}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008012let Predicates = [HasAVX512] in {
8013def : Pat<(v16f32 (ffloor VR512:$src)),
8014 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8015def : Pat<(v16f32 (fnearbyint VR512:$src)),
8016 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8017def : Pat<(v16f32 (fceil VR512:$src)),
8018 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8019def : Pat<(v16f32 (frint VR512:$src)),
8020 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8021def : Pat<(v16f32 (ftrunc VR512:$src)),
8022 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8023
8024def : Pat<(v8f64 (ffloor VR512:$src)),
8025 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8026def : Pat<(v8f64 (fnearbyint VR512:$src)),
8027 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8028def : Pat<(v8f64 (fceil VR512:$src)),
8029 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8030def : Pat<(v8f64 (frint VR512:$src)),
8031 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8032def : Pat<(v8f64 (ftrunc VR512:$src)),
8033 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8034}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008035
8036defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8037 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8038defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8039 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8040defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8041 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8042defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8043 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008044
Craig Topperc48fa892015-12-27 19:45:21 +00008045multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008046 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8047 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008048}
8049
Craig Topperc48fa892015-12-27 19:45:21 +00008050defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008051 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008052defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008053 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008054
Craig Topper7a299302016-06-09 07:06:38 +00008055multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008056 let Predicates = p in
8057 def NAME#_.VTName#rri:
8058 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8059 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8060 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8061}
8062
Craig Topper7a299302016-06-09 07:06:38 +00008063multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8064 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8065 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8066 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008067
Craig Topper7a299302016-06-09 07:06:38 +00008068defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008069 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008070 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8071 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8072 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8073 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8074 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008075 EVEX_CD8<8, CD8VF>;
8076
Igor Bregerf3ded812015-08-31 13:09:30 +00008077defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8078 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8079
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008080multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8081 X86VectorVTInfo _> {
8082 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008083 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008084 "$src1", "$src1",
8085 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8086
Craig Toppere1cac152016-06-07 07:27:54 +00008087 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8088 (ins _.MemOp:$src1), OpcodeStr,
8089 "$src1", "$src1",
8090 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8091 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008092}
8093
8094multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8095 X86VectorVTInfo _> :
8096 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008097 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8098 (ins _.ScalarMemOp:$src1), OpcodeStr,
8099 "${src1}"##_.BroadcastStr,
8100 "${src1}"##_.BroadcastStr,
8101 (_.VT (OpNode (X86VBroadcast
8102 (_.ScalarLdFrag addr:$src1))))>,
8103 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008104}
8105
8106multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8107 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8108 let Predicates = [prd] in
8109 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8110
8111 let Predicates = [prd, HasVLX] in {
8112 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8113 EVEX_V256;
8114 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8115 EVEX_V128;
8116 }
8117}
8118
8119multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8120 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8121 let Predicates = [prd] in
8122 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8123 EVEX_V512;
8124
8125 let Predicates = [prd, HasVLX] in {
8126 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8127 EVEX_V256;
8128 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8129 EVEX_V128;
8130 }
8131}
8132
8133multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8134 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008135 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008136 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008137 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8138 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008139}
8140
8141multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8142 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008143 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8144 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008145}
8146
8147multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8148 bits<8> opc_d, bits<8> opc_q,
8149 string OpcodeStr, SDNode OpNode> {
8150 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8151 HasAVX512>,
8152 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8153 HasBWI>;
8154}
8155
8156defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8157
Craig Topper056c9062016-08-28 22:20:48 +00008158let Predicates = [HasBWI, HasVLX] in {
8159 def : Pat<(xor
8160 (bc_v2i64 (v16i1sextv16i8)),
8161 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8162 (VPABSBZ128rr VR128:$src)>;
8163 def : Pat<(xor
8164 (bc_v2i64 (v8i1sextv8i16)),
8165 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8166 (VPABSWZ128rr VR128:$src)>;
8167 def : Pat<(xor
8168 (bc_v4i64 (v32i1sextv32i8)),
8169 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8170 (VPABSBZ256rr VR256:$src)>;
8171 def : Pat<(xor
8172 (bc_v4i64 (v16i1sextv16i16)),
8173 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8174 (VPABSWZ256rr VR256:$src)>;
8175}
8176let Predicates = [HasAVX512, HasVLX] in {
8177 def : Pat<(xor
8178 (bc_v2i64 (v4i1sextv4i32)),
8179 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8180 (VPABSDZ128rr VR128:$src)>;
8181 def : Pat<(xor
8182 (bc_v4i64 (v8i1sextv8i32)),
8183 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8184 (VPABSDZ256rr VR256:$src)>;
8185}
8186
8187let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008188def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008189 (bc_v8i64 (v16i1sextv16i32)),
8190 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008191 (VPABSDZrr VR512:$src)>;
8192def : Pat<(xor
8193 (bc_v8i64 (v8i1sextv8i64)),
8194 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8195 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008196}
Craig Topper850feaf2016-08-28 22:20:51 +00008197let Predicates = [HasBWI] in {
8198def : Pat<(xor
8199 (bc_v8i64 (v64i1sextv64i8)),
8200 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8201 (VPABSBZrr VR512:$src)>;
8202def : Pat<(xor
8203 (bc_v8i64 (v32i1sextv32i16)),
8204 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8205 (VPABSWZrr VR512:$src)>;
8206}
Igor Bregerf2460112015-07-26 14:41:44 +00008207
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008208multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8209
8210 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008211}
8212
8213defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8214defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8215
Igor Breger24cab0f2015-11-16 07:22:00 +00008216//===---------------------------------------------------------------------===//
8217// Replicate Single FP - MOVSHDUP and MOVSLDUP
8218//===---------------------------------------------------------------------===//
8219multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8220 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8221 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008222}
8223
8224defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8225defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008226
8227//===----------------------------------------------------------------------===//
8228// AVX-512 - MOVDDUP
8229//===----------------------------------------------------------------------===//
8230
8231multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8232 X86VectorVTInfo _> {
8233 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8234 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8235 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008236 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8237 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8238 (_.VT (OpNode (_.VT (scalar_to_vector
8239 (_.ScalarLdFrag addr:$src)))))>,
8240 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008241}
8242
8243multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8244 AVX512VLVectorVTInfo VTInfo> {
8245
8246 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8247
8248 let Predicates = [HasAVX512, HasVLX] in {
8249 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8250 EVEX_V256;
8251 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8252 EVEX_V128;
8253 }
8254}
8255
8256multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8257 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8258 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008259}
8260
8261defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8262
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008263let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008264def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008265 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008266def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008267 (VMOVDDUPZ128rm addr:$src)>;
8268def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8269 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8270}
Igor Breger1f782962015-11-19 08:26:56 +00008271
Igor Bregerf2460112015-07-26 14:41:44 +00008272//===----------------------------------------------------------------------===//
8273// AVX-512 - Unpack Instructions
8274//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008275defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8276 SSE_ALU_ITINS_S>;
8277defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8278 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008279
8280defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8281 SSE_INTALU_ITINS_P, HasBWI>;
8282defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8283 SSE_INTALU_ITINS_P, HasBWI>;
8284defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8285 SSE_INTALU_ITINS_P, HasBWI>;
8286defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8287 SSE_INTALU_ITINS_P, HasBWI>;
8288
8289defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8290 SSE_INTALU_ITINS_P, HasAVX512>;
8291defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8292 SSE_INTALU_ITINS_P, HasAVX512>;
8293defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8294 SSE_INTALU_ITINS_P, HasAVX512>;
8295defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8296 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008297
8298//===----------------------------------------------------------------------===//
8299// AVX-512 - Extract & Insert Integer Instructions
8300//===----------------------------------------------------------------------===//
8301
8302multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8303 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008304 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8305 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8306 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8307 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8308 imm:$src2)))),
8309 addr:$dst)]>,
8310 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008311}
8312
8313multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8314 let Predicates = [HasBWI] in {
8315 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8316 (ins _.RC:$src1, u8imm:$src2),
8317 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8318 [(set GR32orGR64:$dst,
8319 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8320 EVEX, TAPD;
8321
8322 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8323 }
8324}
8325
8326multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8327 let Predicates = [HasBWI] in {
8328 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8329 (ins _.RC:$src1, u8imm:$src2),
8330 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8331 [(set GR32orGR64:$dst,
8332 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8333 EVEX, PD;
8334
Craig Topper99f6b622016-05-01 01:03:56 +00008335 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008336 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8337 (ins _.RC:$src1, u8imm:$src2),
8338 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8339 EVEX, TAPD;
8340
Igor Bregerdefab3c2015-10-08 12:55:01 +00008341 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8342 }
8343}
8344
8345multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8346 RegisterClass GRC> {
8347 let Predicates = [HasDQI] in {
8348 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8349 (ins _.RC:$src1, u8imm:$src2),
8350 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8351 [(set GRC:$dst,
8352 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8353 EVEX, TAPD;
8354
Craig Toppere1cac152016-06-07 07:27:54 +00008355 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8356 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8357 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8358 [(store (extractelt (_.VT _.RC:$src1),
8359 imm:$src2),addr:$dst)]>,
8360 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008361 }
8362}
8363
8364defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8365defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8366defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8367defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8368
8369multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8370 X86VectorVTInfo _, PatFrag LdFrag> {
8371 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8372 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8373 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8374 [(set _.RC:$dst,
8375 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8376 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8377}
8378
8379multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8380 X86VectorVTInfo _, PatFrag LdFrag> {
8381 let Predicates = [HasBWI] in {
8382 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8383 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8384 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8385 [(set _.RC:$dst,
8386 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8387
8388 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8389 }
8390}
8391
8392multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8393 X86VectorVTInfo _, RegisterClass GRC> {
8394 let Predicates = [HasDQI] in {
8395 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8396 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8397 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8398 [(set _.RC:$dst,
8399 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8400 EVEX_4V, TAPD;
8401
8402 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8403 _.ScalarLdFrag>, TAPD;
8404 }
8405}
8406
8407defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8408 extloadi8>, TAPD;
8409defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8410 extloadi16>, PD;
8411defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8412defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008413//===----------------------------------------------------------------------===//
8414// VSHUFPS - VSHUFPD Operations
8415//===----------------------------------------------------------------------===//
8416multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8417 AVX512VLVectorVTInfo VTInfo_FP>{
8418 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8419 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8420 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008421}
8422
8423defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8424defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008425//===----------------------------------------------------------------------===//
8426// AVX-512 - Byte shift Left/Right
8427//===----------------------------------------------------------------------===//
8428
8429multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8430 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8431 def rr : AVX512<opc, MRMr,
8432 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8433 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8434 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008435 def rm : AVX512<opc, MRMm,
8436 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8437 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8438 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008439 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8440 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008441}
8442
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008443multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008444 Format MRMm, string OpcodeStr, Predicate prd>{
8445 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008446 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008447 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008448 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008449 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008450 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008451 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008452 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008453 }
8454}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008455defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008456 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008457defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008458 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8459
8460
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008461multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008462 string OpcodeStr, X86VectorVTInfo _dst,
8463 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008464 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008465 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008466 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008467 [(set _dst.RC:$dst,(_dst.VT
8468 (OpNode (_src.VT _src.RC:$src1),
8469 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008470 def rm : AVX512BI<opc, MRMSrcMem,
8471 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8472 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8473 [(set _dst.RC:$dst,(_dst.VT
8474 (OpNode (_src.VT _src.RC:$src1),
8475 (_src.VT (bitconvert
8476 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008477}
8478
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008479multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008480 string OpcodeStr, Predicate prd> {
8481 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008482 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8483 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008484 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008485 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8486 v32i8x_info>, EVEX_V256;
8487 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8488 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008489 }
8490}
8491
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008492defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008493 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008494
8495multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008496 X86VectorVTInfo _>{
8497 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008498 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8499 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008500 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008501 (OpNode (_.VT _.RC:$src1),
8502 (_.VT _.RC:$src2),
8503 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008504 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008505 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8506 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8507 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8508 (OpNode (_.VT _.RC:$src1),
8509 (_.VT _.RC:$src2),
8510 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008511 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008512 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8513 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8514 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8515 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8516 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8517 (OpNode (_.VT _.RC:$src1),
8518 (_.VT _.RC:$src2),
8519 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008520 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008521 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008522 }// Constraints = "$src1 = $dst"
8523}
8524
8525multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8526 let Predicates = [HasAVX512] in
8527 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8528 let Predicates = [HasAVX512, HasVLX] in {
8529 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8530 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8531 }
8532}
8533
8534defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8535defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8536
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008537//===----------------------------------------------------------------------===//
8538// AVX-512 - FixupImm
8539//===----------------------------------------------------------------------===//
8540
8541multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008542 X86VectorVTInfo _>{
8543 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008544 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8545 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8546 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8547 (OpNode (_.VT _.RC:$src1),
8548 (_.VT _.RC:$src2),
8549 (_.IntVT _.RC:$src3),
8550 (i32 imm:$src4),
8551 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008552 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8553 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8554 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8555 (OpNode (_.VT _.RC:$src1),
8556 (_.VT _.RC:$src2),
8557 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8558 (i32 imm:$src4),
8559 (i32 FROUND_CURRENT))>;
8560 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8561 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8562 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8563 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8564 (OpNode (_.VT _.RC:$src1),
8565 (_.VT _.RC:$src2),
8566 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8567 (i32 imm:$src4),
8568 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008569 } // Constraints = "$src1 = $dst"
8570}
8571
8572multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008573 SDNode OpNode, X86VectorVTInfo _>{
8574let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008575 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8576 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008577 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008578 "$src2, $src3, {sae}, $src4",
8579 (OpNode (_.VT _.RC:$src1),
8580 (_.VT _.RC:$src2),
8581 (_.IntVT _.RC:$src3),
8582 (i32 imm:$src4),
8583 (i32 FROUND_NO_EXC))>, EVEX_B;
8584 }
8585}
8586
8587multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8588 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008589 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8590 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008591 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8592 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8593 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8594 (OpNode (_.VT _.RC:$src1),
8595 (_.VT _.RC:$src2),
8596 (_src3VT.VT _src3VT.RC:$src3),
8597 (i32 imm:$src4),
8598 (i32 FROUND_CURRENT))>;
8599
8600 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8601 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8602 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8603 "$src2, $src3, {sae}, $src4",
8604 (OpNode (_.VT _.RC:$src1),
8605 (_.VT _.RC:$src2),
8606 (_src3VT.VT _src3VT.RC:$src3),
8607 (i32 imm:$src4),
8608 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008609 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8610 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8611 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8612 (OpNode (_.VT _.RC:$src1),
8613 (_.VT _.RC:$src2),
8614 (_src3VT.VT (scalar_to_vector
8615 (_src3VT.ScalarLdFrag addr:$src3))),
8616 (i32 imm:$src4),
8617 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008618 }
8619}
8620
8621multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8622 let Predicates = [HasAVX512] in
8623 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8624 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8625 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8626 let Predicates = [HasAVX512, HasVLX] in {
8627 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8628 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8629 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8630 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8631 }
8632}
8633
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008634defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8635 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008636 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008637defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8638 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008639 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008640defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008641 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008642defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008643 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008644
8645
8646
8647// Patterns used to select SSE scalar fp arithmetic instructions from
8648// either:
8649//
8650// (1) a scalar fp operation followed by a blend
8651//
8652// The effect is that the backend no longer emits unnecessary vector
8653// insert instructions immediately after SSE scalar fp instructions
8654// like addss or mulss.
8655//
8656// For example, given the following code:
8657// __m128 foo(__m128 A, __m128 B) {
8658// A[0] += B[0];
8659// return A;
8660// }
8661//
8662// Previously we generated:
8663// addss %xmm0, %xmm1
8664// movss %xmm1, %xmm0
8665//
8666// We now generate:
8667// addss %xmm1, %xmm0
8668//
8669// (2) a vector packed single/double fp operation followed by a vector insert
8670//
8671// The effect is that the backend converts the packed fp instruction
8672// followed by a vector insert into a single SSE scalar fp instruction.
8673//
8674// For example, given the following code:
8675// __m128 foo(__m128 A, __m128 B) {
8676// __m128 C = A + B;
8677// return (__m128) {c[0], a[1], a[2], a[3]};
8678// }
8679//
8680// Previously we generated:
8681// addps %xmm0, %xmm1
8682// movss %xmm1, %xmm0
8683//
8684// We now generate:
8685// addss %xmm1, %xmm0
8686
8687// TODO: Some canonicalization in lowering would simplify the number of
8688// patterns we have to try to match.
8689multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8690 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00008691 // extracted scalar math op with insert via movss
8692 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8693 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8694 FR32:$src))))),
8695 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8696 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8697
Craig Topper5625d242016-07-29 06:06:00 +00008698 // extracted scalar math op with insert via blend
8699 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8700 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8701 FR32:$src))), (i8 1))),
8702 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8703 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8704
8705 // vector math op with insert via movss
8706 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8707 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8708 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8709
8710 // vector math op with insert via blend
8711 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8712 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8713 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8714 }
8715}
8716
8717defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8718defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8719defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8720defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8721
8722multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8723 let Predicates = [HasAVX512] in {
8724 // extracted scalar math op with insert via movsd
8725 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8726 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8727 FR64:$src))))),
8728 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8729 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8730
8731 // extracted scalar math op with insert via blend
8732 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8733 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8734 FR64:$src))), (i8 1))),
8735 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8736 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8737
8738 // vector math op with insert via movsd
8739 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8740 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8741 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8742
8743 // vector math op with insert via blend
8744 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8745 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8746 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8747 }
8748}
8749
8750defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8751defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8752defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8753defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;