blob: 498efd53d38c990bb71b5b6911cab830340ed324 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001323 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001324 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Chris Lattner447ff682008-03-11 03:23:40 +00001326 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1327 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 if (VA.getLocReg() == X86::ST0 ||
1329 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001330 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1331 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001334 RetOps.push_back(ValToCopy);
1335 // Don't emit a copytoreg.
1336 continue;
1337 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001338
Evan Cheng242b38b2009-02-23 09:03:22 +00001339 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1340 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001341 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001342 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001344 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001345 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1346 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001347
1348 // If we don't have SSE2 available, convert to v4f32 so the generated
1349 // register is legal.
1350 if (!Subtarget->hasSSE2())
1351 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1352 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001353 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001354 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001355
Dale Johannesendd64c412009-02-04 00:33:20 +00001356 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001357 Flag = Chain.getValue(1);
1358 }
Dan Gohman61a92132008-04-21 23:59:07 +00001359
1360 // The x86-64 ABI for returning structs by value requires that we copy
1361 // the sret argument into %rax for the return. We saved the argument into
1362 // a virtual register in the entry block, so now we copy the value out
1363 // and into %rax.
1364 if (Subtarget->is64Bit() &&
1365 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1366 MachineFunction &MF = DAG.getMachineFunction();
1367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1368 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001369 assert(Reg &&
1370 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001371 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001372
Dale Johannesendd64c412009-02-04 00:33:20 +00001373 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001374 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001375
1376 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001377 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Chris Lattner447ff682008-03-11 03:23:40 +00001380 RetOps[0] = Chain; // Update chain.
1381
1382 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001383 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
1386 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001388}
1389
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390/// LowerCallResult - Lower the result values of a call into the
1391/// appropriate copies out of appropriate physical registers.
1392///
1393SDValue
1394X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001395 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001398 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001399
Chris Lattnere32bbf62007-02-28 07:09:55 +00001400 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001401 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001402 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001404 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Chris Lattner3085e152007-02-25 08:59:22 +00001407 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001408 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001409 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Torok Edwin3f142c32009-02-01 18:15:56 +00001412 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001415 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001416 }
1417
Evan Cheng79fb3b42009-02-20 20:43:02 +00001418 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001419
1420 // If this is a call to a function that returns an fp value on the floating
1421 // point stack, we must guarantee the the value is popped from the stack, so
1422 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1423 // if the return value is not used. We use the FpGET_ST0 instructions
1424 // instead.
1425 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1426 // If we prefer to use the value in xmm registers, copy it out as f80 and
1427 // use a truncate to move it from fp stack reg to xmm reg.
1428 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1429 bool isST0 = VA.getLocReg() == X86::ST0;
1430 unsigned Opc = 0;
1431 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1432 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1433 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1434 SDValue Ops[] = { Chain, InFlag };
1435 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1436 Ops, 2), 1);
1437 Val = Chain.getValue(0);
1438
1439 // Round the f80 to the right size, which also moves it to the appropriate
1440 // xmm register.
1441 if (CopyVT != VA.getValVT())
1442 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1443 // This truncation won't change the value.
1444 DAG.getIntPtrConstant(1));
1445 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001446 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1447 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1448 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1452 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001453 } else {
1454 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001456 Val = Chain.getValue(0);
1457 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001458 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1459 } else {
1460 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1461 CopyVT, InFlag).getValue(1);
1462 Val = Chain.getValue(0);
1463 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001464 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001466 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001469}
1470
1471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001472//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001473// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001474//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001475// StdCall calling convention seems to be standard for many Windows' API
1476// routines and around. It differs from C calling convention just a little:
1477// callee should clean up the stack, not caller. Symbols should be also
1478// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001479// For info on fast calling convention see Fast Calling Convention (tail call)
1480// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001483/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1485 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001489}
1490
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001491/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001492/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493static bool
1494ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1495 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001497
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001499}
1500
Dan Gohman095cc292008-09-13 01:54:27 +00001501/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1502/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001503CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001504 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001505 if (CC == CallingConv::GHC)
1506 return CC_X86_64_GHC;
1507 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001508 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001509 else
1510 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001511 }
1512
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 if (CC == CallingConv::X86_FastCall)
1514 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001515 else if (CC == CallingConv::X86_ThisCall)
1516 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001517 else if (CC == CallingConv::Fast)
1518 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001519 else if (CC == CallingConv::GHC)
1520 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 else
1522 return CC_X86_32_C;
1523}
1524
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001525/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1526/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001527/// the specific parameter attribute. The copy will be passed as a byval
1528/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001529static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001530CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001531 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1532 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001534 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001535 /*isVolatile*/false, /*AlwaysInline=*/true,
1536 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001537}
1538
Chris Lattner29689432010-03-11 00:22:57 +00001539/// IsTailCallConvention - Return true if the calling convention is one that
1540/// supports tail call optimization.
1541static bool IsTailCallConvention(CallingConv::ID CC) {
1542 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1543}
1544
Evan Cheng0c439eb2010-01-27 00:07:07 +00001545/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1546/// a tailcall target by changing its ABI.
1547static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001548 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001549}
1550
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551SDValue
1552X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001553 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 const SmallVectorImpl<ISD::InputArg> &Ins,
1555 DebugLoc dl, SelectionDAG &DAG,
1556 const CCValAssign &VA,
1557 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001558 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001559 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001561 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001562 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001563 EVT ValVT;
1564
1565 // If value is passed by pointer we have address passed instead of the value
1566 // itself.
1567 if (VA.getLocInfo() == CCValAssign::Indirect)
1568 ValVT = VA.getLocVT();
1569 else
1570 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001571
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001572 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001573 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001574 // In case of tail call optimization mark all arguments mutable. Since they
1575 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001576 if (Flags.isByVal()) {
1577 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001578 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001579 return DAG.getFrameIndex(FI, getPointerTy());
1580 } else {
1581 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001582 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001583 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1584 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001585 PseudoSourceValue::getFixedStack(FI), 0,
1586 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001587 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001588}
1589
Dan Gohman475871a2008-07-27 21:46:04 +00001590SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001592 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 bool isVarArg,
1594 const SmallVectorImpl<ISD::InputArg> &Ins,
1595 DebugLoc dl,
1596 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001597 SmallVectorImpl<SDValue> &InVals)
1598 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001599 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 const Function* Fn = MF.getFunction();
1603 if (Fn->hasExternalLinkage() &&
1604 Subtarget->isTargetCygMing() &&
1605 Fn->getName() == "main")
1606 FuncInfo->setForceFramePointer(true);
1607
Evan Cheng1bc78042006-04-26 01:20:17 +00001608 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Chris Lattner29689432010-03-11 00:22:57 +00001612 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1613 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001614
Chris Lattner638402b2007-02-28 07:00:42 +00001615 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1618 ArgLocs, *DAG.getContext());
1619 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001622 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1624 CCValAssign &VA = ArgLocs[i];
1625 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1626 // places.
1627 assert(VA.getValNo() != LastVal &&
1628 "Don't support value assigned to multiple locs yet");
1629 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001630
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001633 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001635 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001642 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1643 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001644 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001645 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001646 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1647 RC = X86::VR64RegisterClass;
1648 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001649 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001650
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001651 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1655 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1656 // right size.
1657 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001658 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001659 DAG.getValueType(VA.getValVT()));
1660 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001661 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001662 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001663 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001664 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001665
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001666 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001667 // Handle MMX values passed in XMM regs.
1668 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1670 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001671 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1672 } else
1673 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001674 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 } else {
1676 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001678 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
1680 // If value is passed via pointer - do a load.
1681 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001682 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1683 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001686 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001687
Dan Gohman61a92132008-04-21 23:59:07 +00001688 // The x86-64 ABI for returning structs by value requires that we copy
1689 // the sret argument into %rax for the return. Save the argument into
1690 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001691 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001692 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1693 unsigned Reg = FuncInfo->getSRetReturnReg();
1694 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001696 FuncInfo->setSRetReturnReg(Reg);
1697 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001700 }
1701
Chris Lattnerf39f7712007-02-28 05:46:49 +00001702 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001703 // Align stack specially for tail calls.
1704 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001705 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001706
Evan Cheng1bc78042006-04-26 01:20:17 +00001707 // If the function takes variable number of arguments, make a frame index for
1708 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001709 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001710 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1711 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001712 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
1714 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001715 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1716
1717 // FIXME: We should really autogenerate these arrays
1718 static const unsigned GPR64ArgRegsWin64[] = {
1719 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001721 static const unsigned XMMArgRegsWin64[] = {
1722 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1723 };
1724 static const unsigned GPR64ArgRegs64Bit[] = {
1725 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1726 };
1727 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1729 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1730 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001731 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1732
1733 if (IsWin64) {
1734 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1735 GPR64ArgRegs = GPR64ArgRegsWin64;
1736 XMMArgRegs = XMMArgRegsWin64;
1737 } else {
1738 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1739 GPR64ArgRegs = GPR64ArgRegs64Bit;
1740 XMMArgRegs = XMMArgRegs64Bit;
1741 }
1742 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1743 TotalNumIntRegs);
1744 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1745 TotalNumXMMRegs);
1746
Devang Patel578efa92009-06-05 21:57:13 +00001747 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001748 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001749 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001750 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001751 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001752 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001753 // Kernel mode asks for SSE to be disabled, so don't push them
1754 // on the stack.
1755 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001756
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 // For X86-64, if there are vararg parameters that are passed via
1758 // registers, then we must store them to their spots on the stack so they
1759 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001760 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1761 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1762 FuncInfo->setRegSaveFrameIndex(
1763 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1764 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001765
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001768 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1769 getPointerTy());
1770 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001771 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001772 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1773 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001774 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1775 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001778 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 PseudoSourceValue::getFixedStack(
1780 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001781 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001782 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001783 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1787 // Now store the XMM (fp + vector) parameter registers.
1788 SmallVector<SDValue, 11> SaveXMMOps;
1789 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001790
Dan Gohmanface41a2009-08-16 21:24:25 +00001791 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1792 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1793 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1796 FuncInfo->getRegSaveFrameIndex()));
1797 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1798 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001799
Dan Gohmanface41a2009-08-16 21:24:25 +00001800 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1801 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1802 X86::VR128RegisterClass);
1803 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1804 SaveXMMOps.push_back(Val);
1805 }
1806 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1807 MVT::Other,
1808 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001810
1811 if (!MemOps.empty())
1812 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1813 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001815 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001816
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001818 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001821 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001823 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001825 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001826
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001828 // RegSaveFrameIndex is X86-64 only.
1829 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001830 if (CallConv == CallingConv::X86_FastCall ||
1831 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001832 // fastcc functions can't have varargs.
1833 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 }
Evan Cheng25caf632006-05-23 21:06:34 +00001835
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001837}
1838
Dan Gohman475871a2008-07-27 21:46:04 +00001839SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1841 SDValue StackPtr, SDValue Arg,
1842 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001843 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001844 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001845 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001846 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001848 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001849 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001850 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001851 }
Dale Johannesenace16102009-02-03 19:33:06 +00001852 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001853 PseudoSourceValue::getStack(), LocMemOffset,
1854 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001855}
1856
Bill Wendling64e87322009-01-16 19:25:27 +00001857/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001858/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001859SDValue
1860X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001861 SDValue &OutRetAddr, SDValue Chain,
1862 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001864 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001867
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001869 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001871}
1872
1873/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1874/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001875static SDValue
1876EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001878 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001879 // Store the return address to the appropriate stack slot.
1880 if (!FPDiff) return Chain;
1881 // Calculate the new stack slot for the return address.
1882 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001883 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001884 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001888 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1889 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890 return Chain;
1891}
1892
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001894X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001895 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001896 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001898 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 const SmallVectorImpl<ISD::InputArg> &Ins,
1900 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001901 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 MachineFunction &MF = DAG.getMachineFunction();
1903 bool Is64Bit = Subtarget->is64Bit();
1904 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001905 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906
Evan Cheng5f941932010-02-05 02:21:12 +00001907 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001908 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001909 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1910 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001911 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 // Sibcalls are automatically detected tailcalls which do not require
1914 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001915 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001916 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001917
1918 if (isTailCall)
1919 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001920 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001921
Chris Lattner29689432010-03-11 00:22:57 +00001922 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1923 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924
Chris Lattner638402b2007-02-28 07:00:42 +00001925 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1928 ArgLocs, *DAG.getContext());
1929 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001930
Chris Lattner423c5f42007-02-28 05:31:48 +00001931 // Get a count of how many bytes are to be pushed on the stack.
1932 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001934 // This is a sibcall. The memory operands are available in caller's
1935 // own caller's stack.
1936 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001937 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001938 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001941 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001943 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1945 FPDiff = NumBytesCallerPushed - NumBytes;
1946
1947 // Set the delta of movement of the returnaddr stackslot.
1948 // But only set if delta is greater than previous delta.
1949 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1950 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1951 }
1952
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (!IsSibcall)
1954 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001955
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001957 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001958 if (isTailCall && FPDiff)
1959 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1960 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961
Dan Gohman475871a2008-07-27 21:46:04 +00001962 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1963 SmallVector<SDValue, 8> MemOpChains;
1964 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001965
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001966 // Walk the register/memloc assignments, inserting copies/loads. In the case
1967 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001968 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1969 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001971 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001973 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Chris Lattner423c5f42007-02-28 05:31:48 +00001975 // Promote the value if needed.
1976 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001977 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001978 case CCValAssign::Full: break;
1979 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001980 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 break;
1982 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001983 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001984 break;
1985 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1987 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1989 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1990 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001991 } else
1992 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1993 break;
1994 case CCValAssign::BCvt:
1995 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001996 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001997 case CCValAssign::Indirect: {
1998 // Store the argument.
1999 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002000 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002001 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002002 PseudoSourceValue::getFixedStack(FI), 0,
2003 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002004 Arg = SpillSlot;
2005 break;
2006 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002007 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002008
Chris Lattner423c5f42007-02-28 05:31:48 +00002009 if (VA.isRegLoc()) {
2010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002011 if (isVarArg && Subtarget->isTargetWin64()) {
2012 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2013 // shadow reg if callee is a varargs function.
2014 unsigned ShadowReg = 0;
2015 switch (VA.getLocReg()) {
2016 case X86::XMM0: ShadowReg = X86::RCX; break;
2017 case X86::XMM1: ShadowReg = X86::RDX; break;
2018 case X86::XMM2: ShadowReg = X86::R8; break;
2019 case X86::XMM3: ShadowReg = X86::R9; break;
2020 }
2021 if (ShadowReg)
2022 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2023 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002024 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002025 assert(VA.isMemLoc());
2026 if (StackPtr.getNode() == 0)
2027 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2028 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2029 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002030 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Evan Cheng32fe1032006-05-25 00:59:30 +00002033 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002035 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036
Evan Cheng347d5f72006-04-28 21:29:37 +00002037 // Build a sequence of copy-to-reg nodes chained together with token chain
2038 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002040 // Tail call byval lowering might overwrite argument registers so in case of
2041 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002045 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 InFlag = Chain.getValue(1);
2047 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002048
Chris Lattner88e1fd52009-07-09 04:24:46 +00002049 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002050 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2051 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002053 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2054 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002055 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 InFlag);
2057 InFlag = Chain.getValue(1);
2058 } else {
2059 // If we are tail calling and generating PIC/GOT style code load the
2060 // address of the callee into ECX. The value in ecx is used as target of
2061 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2062 // for tail calls on PIC/GOT architectures. Normally we would just put the
2063 // address of GOT into ebx and then call target@PLT. But for tail calls
2064 // ebx would be restored (since ebx is callee saved) before jumping to the
2065 // target@PLT.
2066
2067 // Note: The actual moving to ECX is done further down.
2068 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2069 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2070 !G->getGlobal()->hasProtectedVisibility())
2071 Callee = LowerGlobalAddress(Callee, DAG);
2072 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002073 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002074 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002075 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002076
Nate Begemanc8ea6732010-07-21 20:49:52 +00002077 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 // From AMD64 ABI document:
2079 // For calls that may call functions that use varargs or stdargs
2080 // (prototype-less calls or calls to functions containing ellipsis (...) in
2081 // the declaration) %al is used as hidden argument to specify the number
2082 // of SSE registers used. The contents of %al do not need to match exactly
2083 // the number of registers, but must be an ubound on the number of SSE
2084 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002085
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 // Count the number of XMM registers allocated.
2087 static const unsigned XMMArgRegs[] = {
2088 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2089 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2090 };
2091 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002093 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002094
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 InFlag = Chain.getValue(1);
2098 }
2099
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002100
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002101 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 if (isTailCall) {
2103 // Force all the incoming stack arguments to be loaded from the stack
2104 // before any new outgoing arguments are stored to the stack, because the
2105 // outgoing stack slots may alias the incoming argument stack slots, and
2106 // the alias isn't otherwise explicit. This is slightly more conservative
2107 // than necessary, because it means that each store effectively depends
2108 // on every argument instead of just those arguments it would clobber.
2109 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2110
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> MemOpChains2;
2112 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002114 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002115 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002116 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002117 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2118 CCValAssign &VA = ArgLocs[i];
2119 if (VA.isRegLoc())
2120 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002121 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002124 // Create frame index.
2125 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002126 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002127 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002129
Duncan Sands276dcbd2008-03-21 09:14:45 +00002130 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002131 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002133 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002134 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002135 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002136 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2139 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002142 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002143 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002145 PseudoSourceValue::getFixedStack(FI), 0,
2146 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149 }
2150
2151 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002153 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 // Copy arguments to their registers.
2156 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002158 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 InFlag = Chain.getValue(1);
2160 }
Dan Gohman475871a2008-07-27 21:46:04 +00002161 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002162
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002164 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002165 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 }
2167
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002168 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2169 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2170 // In the 64-bit large code model, we have to make all calls
2171 // through a register, since the call instruction's 32-bit
2172 // pc-relative offset may not be large enough to hold the whole
2173 // address.
2174 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002175 // If the callee is a GlobalAddress node (quite common, every direct call
2176 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2177 // it.
2178
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002179 // We should use extra load for direct calls to dllimported functions in
2180 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002181 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002182 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002183 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002184
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2186 // external symbols most go through the PLT in PIC mode. If the symbol
2187 // has hidden or protected visibility, or if it is static or local, then
2188 // we don't need to use the PLT - we can directly call it.
2189 if (Subtarget->isTargetELF() &&
2190 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002191 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002192 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002193 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002194 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2195 Subtarget->getDarwinVers() < 9) {
2196 // PC-relative references to external symbols should go through $stub,
2197 // unless we're building with the leopard linker or later, which
2198 // automatically synthesizes these stubs.
2199 OpFlags = X86II::MO_DARWIN_STUB;
2200 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002201
Devang Patel0d881da2010-07-06 22:08:15 +00002202 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 G->getOffset(), OpFlags);
2204 }
Bill Wendling056292f2008-09-16 21:48:12 +00002205 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002206 unsigned char OpFlags = 0;
2207
2208 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2209 // symbols should go through the PLT.
2210 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002211 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002212 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002213 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002214 Subtarget->getDarwinVers() < 9) {
2215 // PC-relative references to external symbols should go through $stub,
2216 // unless we're building with the leopard linker or later, which
2217 // automatically synthesizes these stubs.
2218 OpFlags = X86II::MO_DARWIN_STUB;
2219 }
Eric Christopherfd179292009-08-27 18:07:15 +00002220
Chris Lattner48a7d022009-07-09 05:02:21 +00002221 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2222 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002223 }
2224
Chris Lattnerd96d0722007-02-25 06:40:16 +00002225 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002228
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002230 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2231 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002234
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002235 Ops.push_back(Chain);
2236 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002237
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002240
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 // Add argument registers to the end of the list so that they are known live
2242 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002243 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2244 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2245 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002246
Evan Cheng586ccac2008-03-18 23:36:35 +00002247 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002249 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2250
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002251 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2252 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002254
Gabor Greifba36cb52008-08-28 21:40:38 +00002255 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002256 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002257
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002259 // We used to do:
2260 //// If this is the first return lowered for this function, add the regs
2261 //// to the liveout set for the function.
2262 // This isn't right, although it's probably harmless on x86; liveouts
2263 // should be computed from returns not tail calls. Consider a void
2264 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 return DAG.getNode(X86ISD::TC_RETURN, dl,
2266 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002267 }
2268
Dale Johannesenace16102009-02-03 19:33:06 +00002269 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002270 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002271
Chris Lattner2d297092006-05-23 18:50:38 +00002272 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002273 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002274 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002275 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002276 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002277 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002278 // pops the hidden struct pointer, so we have to push it back.
2279 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002280 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002281 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002282 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Gordon Henriksenae636f82008-01-03 16:47:34 +00002284 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002285 if (!IsSibcall) {
2286 Chain = DAG.getCALLSEQ_END(Chain,
2287 DAG.getIntPtrConstant(NumBytes, true),
2288 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2289 true),
2290 InFlag);
2291 InFlag = Chain.getValue(1);
2292 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002293
Chris Lattner3085e152007-02-25 08:59:22 +00002294 // Handle result values, copying them out of physregs into vregs that we
2295 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2297 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002298}
2299
Evan Cheng25ab6902006-09-08 06:48:29 +00002300
2301//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002302// Fast Calling Convention (tail call) implementation
2303//===----------------------------------------------------------------------===//
2304
2305// Like std call, callee cleans arguments, convention except that ECX is
2306// reserved for storing the tail called function address. Only 2 registers are
2307// free for argument passing (inreg). Tail call optimization is performed
2308// provided:
2309// * tailcallopt is enabled
2310// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002311// On X86_64 architecture with GOT-style position independent code only local
2312// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002313// To keep the stack aligned according to platform abi the function
2314// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2315// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002316// If a tail called function callee has more arguments than the caller the
2317// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002318// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002319// original REtADDR, but before the saved framepointer or the spilled registers
2320// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2321// stack layout:
2322// arg1
2323// arg2
2324// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002325// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002326// move area ]
2327// (possible EBP)
2328// ESI
2329// EDI
2330// local1 ..
2331
2332/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2333/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002334unsigned
2335X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2336 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002337 MachineFunction &MF = DAG.getMachineFunction();
2338 const TargetMachine &TM = MF.getTarget();
2339 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2340 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002341 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002342 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002343 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002344 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2345 // Number smaller than 12 so just add the difference.
2346 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2347 } else {
2348 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002350 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002351 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002352 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002353}
2354
Evan Cheng5f941932010-02-05 02:21:12 +00002355/// MatchingStackOffset - Return true if the given stack call argument is
2356/// already available in the same position (relatively) of the caller's
2357/// incoming argument stack.
2358static
2359bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2360 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2361 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002362 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2363 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002364 if (Arg.getOpcode() == ISD::CopyFromReg) {
2365 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2366 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2367 return false;
2368 MachineInstr *Def = MRI->getVRegDef(VR);
2369 if (!Def)
2370 return false;
2371 if (!Flags.isByVal()) {
2372 if (!TII->isLoadFromStackSlot(Def, FI))
2373 return false;
2374 } else {
2375 unsigned Opcode = Def->getOpcode();
2376 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2377 Def->getOperand(1).isFI()) {
2378 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002379 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002380 } else
2381 return false;
2382 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002383 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2384 if (Flags.isByVal())
2385 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002386 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002387 // define @foo(%struct.X* %A) {
2388 // tail call @bar(%struct.X* byval %A)
2389 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002390 return false;
2391 SDValue Ptr = Ld->getBasePtr();
2392 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2393 if (!FINode)
2394 return false;
2395 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002396 } else
2397 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002398
Evan Cheng4cae1332010-03-05 08:38:04 +00002399 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002400 if (!MFI->isFixedObjectIndex(FI))
2401 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002402 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002403}
2404
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2406/// for tail call optimization. Targets which want to do tail call
2407/// optimization should implement this function.
2408bool
2409X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002410 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002412 bool isCalleeStructRet,
2413 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002414 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002415 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002416 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002418 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002419 CalleeCC != CallingConv::C)
2420 return false;
2421
Evan Cheng7096ae42010-01-29 06:45:59 +00002422 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002423 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002424 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002425 CallingConv::ID CallerCC = CallerF->getCallingConv();
2426 bool CCMatch = CallerCC == CalleeCC;
2427
Dan Gohman1797ed52010-02-08 20:27:50 +00002428 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002429 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002430 return true;
2431 return false;
2432 }
2433
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002434 // Look for obvious safe cases to perform tail call optimization that do not
2435 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002436
Evan Cheng2c12cb42010-03-26 16:26:03 +00002437 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2438 // emit a special epilogue.
2439 if (RegInfo->needsStackRealignment(MF))
2440 return false;
2441
Eric Christopher90eb4022010-07-22 00:26:08 +00002442 // Do not sibcall optimize vararg calls unless the call site is not passing
2443 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002444 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002445 return false;
2446
Evan Chenga375d472010-03-15 18:54:48 +00002447 // Also avoid sibcall optimization if either caller or callee uses struct
2448 // return semantics.
2449 if (isCalleeStructRet || isCallerStructRet)
2450 return false;
2451
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002452 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2453 // Therefore if it's not used by the call it is not safe to optimize this into
2454 // a sibcall.
2455 bool Unused = false;
2456 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2457 if (!Ins[i].Used) {
2458 Unused = true;
2459 break;
2460 }
2461 }
2462 if (Unused) {
2463 SmallVector<CCValAssign, 16> RVLocs;
2464 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2465 RVLocs, *DAG.getContext());
2466 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002467 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002468 CCValAssign &VA = RVLocs[i];
2469 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2470 return false;
2471 }
2472 }
2473
Evan Cheng13617962010-04-30 01:12:32 +00002474 // If the calling conventions do not match, then we'd better make sure the
2475 // results are returned in the same way as what the caller expects.
2476 if (!CCMatch) {
2477 SmallVector<CCValAssign, 16> RVLocs1;
2478 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2479 RVLocs1, *DAG.getContext());
2480 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2481
2482 SmallVector<CCValAssign, 16> RVLocs2;
2483 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2484 RVLocs2, *DAG.getContext());
2485 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2486
2487 if (RVLocs1.size() != RVLocs2.size())
2488 return false;
2489 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2490 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2491 return false;
2492 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2493 return false;
2494 if (RVLocs1[i].isRegLoc()) {
2495 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2496 return false;
2497 } else {
2498 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2499 return false;
2500 }
2501 }
2502 }
2503
Evan Chenga6bff982010-01-30 01:22:00 +00002504 // If the callee takes no arguments then go on to check the results of the
2505 // call.
2506 if (!Outs.empty()) {
2507 // Check if stack adjustment is needed. For now, do not do this if any
2508 // argument is passed on the stack.
2509 SmallVector<CCValAssign, 16> ArgLocs;
2510 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2511 ArgLocs, *DAG.getContext());
2512 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (CCInfo.getNextStackOffset()) {
2514 MachineFunction &MF = DAG.getMachineFunction();
2515 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2516 return false;
2517 if (Subtarget->isTargetWin64())
2518 // Win64 ABI has additional complications.
2519 return false;
2520
2521 // Check if the arguments are already laid out in the right way as
2522 // the caller's fixed stack objects.
2523 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002524 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2525 const X86InstrInfo *TII =
2526 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002527 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2528 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002529 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002530 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002531 if (VA.getLocInfo() == CCValAssign::Indirect)
2532 return false;
2533 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002534 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2535 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002536 return false;
2537 }
2538 }
2539 }
Evan Cheng9c044672010-05-29 01:35:22 +00002540
2541 // If the tailcall address may be in a register, then make sure it's
2542 // possible to register allocate for it. In 32-bit, the call address can
2543 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002544 // callee-saved registers are restored. These happen to be the same
2545 // registers used to pass 'inreg' arguments so watch out for those.
2546 if (!Subtarget->is64Bit() &&
2547 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002548 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002549 unsigned NumInRegs = 0;
2550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2551 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002552 if (!VA.isRegLoc())
2553 continue;
2554 unsigned Reg = VA.getLocReg();
2555 switch (Reg) {
2556 default: break;
2557 case X86::EAX: case X86::EDX: case X86::ECX:
2558 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002559 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002560 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002561 }
2562 }
2563 }
Evan Chenga6bff982010-01-30 01:22:00 +00002564 }
Evan Chengb1712452010-01-27 06:25:16 +00002565
Evan Cheng86809cc2010-02-03 03:28:02 +00002566 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Dan Gohman3df24e62008-09-03 23:12:08 +00002569FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002570X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2571 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002572}
2573
2574
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002575//===----------------------------------------------------------------------===//
2576// Other Lowering Hooks
2577//===----------------------------------------------------------------------===//
2578
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002579static bool isTargetShuffle(unsigned Opcode) {
2580 switch(Opcode) {
2581 default: return false;
2582 case X86ISD::PSHUFD:
2583 case X86ISD::PSHUFHW:
2584 case X86ISD::PSHUFLW:
2585 case X86ISD::SHUFPD:
2586 case X86ISD::SHUFPS:
2587 case X86ISD::MOVLHPS:
2588 case X86ISD::MOVSS:
2589 case X86ISD::MOVSD:
2590 case X86ISD::PUNPCKLDQ:
2591 return true;
2592 }
2593 return false;
2594}
2595
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002596static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002597 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002598 switch(Opc) {
2599 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002600 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002601 case X86ISD::PSHUFHW:
2602 case X86ISD::PSHUFLW:
2603 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2604 }
2605
2606 return SDValue();
2607}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002608
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002609static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2610 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2611 switch(Opc) {
2612 default: llvm_unreachable("Unknown x86 shuffle node");
2613 case X86ISD::SHUFPD:
2614 case X86ISD::SHUFPS:
2615 return DAG.getNode(Opc, dl, VT, V1, V2,
2616 DAG.getConstant(TargetMask, MVT::i8));
2617 }
2618 return SDValue();
2619}
2620
2621static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2622 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2623 switch(Opc) {
2624 default: llvm_unreachable("Unknown x86 shuffle node");
2625 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002626 case X86ISD::MOVSS:
2627 case X86ISD::MOVSD:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002628 case X86ISD::PUNPCKLDQ:
2629 return DAG.getNode(Opc, dl, VT, V1, V2);
2630 }
2631 return SDValue();
2632}
2633
Dan Gohmand858e902010-04-17 15:26:15 +00002634SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002635 MachineFunction &MF = DAG.getMachineFunction();
2636 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2637 int ReturnAddrIndex = FuncInfo->getRAIndex();
2638
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002639 if (ReturnAddrIndex == 0) {
2640 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002641 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002642 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002643 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002644 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002645 }
2646
Evan Cheng25ab6902006-09-08 06:48:29 +00002647 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002648}
2649
2650
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002651bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2652 bool hasSymbolicDisplacement) {
2653 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002654 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002655 return false;
2656
2657 // If we don't have a symbolic displacement - we don't have any extra
2658 // restrictions.
2659 if (!hasSymbolicDisplacement)
2660 return true;
2661
2662 // FIXME: Some tweaks might be needed for medium code model.
2663 if (M != CodeModel::Small && M != CodeModel::Kernel)
2664 return false;
2665
2666 // For small code model we assume that latest object is 16MB before end of 31
2667 // bits boundary. We may also accept pretty large negative constants knowing
2668 // that all objects are in the positive half of address space.
2669 if (M == CodeModel::Small && Offset < 16*1024*1024)
2670 return true;
2671
2672 // For kernel code model we know that all object resist in the negative half
2673 // of 32bits address space. We may not accept negative offsets, since they may
2674 // be just off and we may accept pretty large positive ones.
2675 if (M == CodeModel::Kernel && Offset > 0)
2676 return true;
2677
2678 return false;
2679}
2680
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002681/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2682/// specific condition code, returning the condition code and the LHS/RHS of the
2683/// comparison to make.
2684static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2685 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002686 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002687 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2688 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2689 // X > -1 -> X == 0, jump !sign.
2690 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002691 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002692 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2693 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002694 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002695 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002696 // X < 1 -> X <= 0
2697 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002698 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002699 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002700 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002701
Evan Chengd9558e02006-01-06 00:43:03 +00002702 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002703 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002704 case ISD::SETEQ: return X86::COND_E;
2705 case ISD::SETGT: return X86::COND_G;
2706 case ISD::SETGE: return X86::COND_GE;
2707 case ISD::SETLT: return X86::COND_L;
2708 case ISD::SETLE: return X86::COND_LE;
2709 case ISD::SETNE: return X86::COND_NE;
2710 case ISD::SETULT: return X86::COND_B;
2711 case ISD::SETUGT: return X86::COND_A;
2712 case ISD::SETULE: return X86::COND_BE;
2713 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002714 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002716
Chris Lattner4c78e022008-12-23 23:42:27 +00002717 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002718
Chris Lattner4c78e022008-12-23 23:42:27 +00002719 // If LHS is a foldable load, but RHS is not, flip the condition.
2720 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2721 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2722 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2723 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002724 }
2725
Chris Lattner4c78e022008-12-23 23:42:27 +00002726 switch (SetCCOpcode) {
2727 default: break;
2728 case ISD::SETOLT:
2729 case ISD::SETOLE:
2730 case ISD::SETUGT:
2731 case ISD::SETUGE:
2732 std::swap(LHS, RHS);
2733 break;
2734 }
2735
2736 // On a floating point condition, the flags are set as follows:
2737 // ZF PF CF op
2738 // 0 | 0 | 0 | X > Y
2739 // 0 | 0 | 1 | X < Y
2740 // 1 | 0 | 0 | X == Y
2741 // 1 | 1 | 1 | unordered
2742 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002743 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002744 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002745 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002746 case ISD::SETOLT: // flipped
2747 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002748 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002749 case ISD::SETOLE: // flipped
2750 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002751 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002752 case ISD::SETUGT: // flipped
2753 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002754 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002755 case ISD::SETUGE: // flipped
2756 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002757 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002758 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002759 case ISD::SETNE: return X86::COND_NE;
2760 case ISD::SETUO: return X86::COND_P;
2761 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002762 case ISD::SETOEQ:
2763 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002764 }
Evan Chengd9558e02006-01-06 00:43:03 +00002765}
2766
Evan Cheng4a460802006-01-11 00:33:36 +00002767/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2768/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002769/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002770static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002771 switch (X86CC) {
2772 default:
2773 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002774 case X86::COND_B:
2775 case X86::COND_BE:
2776 case X86::COND_E:
2777 case X86::COND_P:
2778 case X86::COND_A:
2779 case X86::COND_AE:
2780 case X86::COND_NE:
2781 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002782 return true;
2783 }
2784}
2785
Evan Chengeb2f9692009-10-27 19:56:55 +00002786/// isFPImmLegal - Returns true if the target can instruction select the
2787/// specified FP immediate natively. If false, the legalizer will
2788/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002789bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002790 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2791 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2792 return true;
2793 }
2794 return false;
2795}
2796
Nate Begeman9008ca62009-04-27 18:41:29 +00002797/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2798/// the specified range (L, H].
2799static bool isUndefOrInRange(int Val, int Low, int Hi) {
2800 return (Val < 0) || (Val >= Low && Val < Hi);
2801}
2802
2803/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2804/// specified value.
2805static bool isUndefOrEqual(int Val, int CmpVal) {
2806 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002807 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002809}
2810
Nate Begeman9008ca62009-04-27 18:41:29 +00002811/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2812/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2813/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002814static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002815 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002817 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 return (Mask[0] < 2 && Mask[1] < 2);
2819 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002820}
2821
Nate Begeman9008ca62009-04-27 18:41:29 +00002822bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002823 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 N->getMask(M);
2825 return ::isPSHUFDMask(M, N->getValueType(0));
2826}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002827
Nate Begeman9008ca62009-04-27 18:41:29 +00002828/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2829/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002830static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002831 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002832 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002833
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 // Lower quadword copied in order or undef.
2835 for (int i = 0; i != 4; ++i)
2836 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002837 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002838
Evan Cheng506d3df2006-03-29 23:07:14 +00002839 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 for (int i = 4; i != 8; ++i)
2841 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002842 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002843
Evan Cheng506d3df2006-03-29 23:07:14 +00002844 return true;
2845}
2846
Nate Begeman9008ca62009-04-27 18:41:29 +00002847bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002848 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 N->getMask(M);
2850 return ::isPSHUFHWMask(M, N->getValueType(0));
2851}
Evan Cheng506d3df2006-03-29 23:07:14 +00002852
Nate Begeman9008ca62009-04-27 18:41:29 +00002853/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2854/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002855static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002856 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002857 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002858
Rafael Espindola15684b22009-04-24 12:40:33 +00002859 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002860 for (int i = 4; i != 8; ++i)
2861 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002862 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002863
Rafael Espindola15684b22009-04-24 12:40:33 +00002864 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 for (int i = 0; i != 4; ++i)
2866 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002867 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002868
Rafael Espindola15684b22009-04-24 12:40:33 +00002869 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002870}
2871
Nate Begeman9008ca62009-04-27 18:41:29 +00002872bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002873 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 N->getMask(M);
2875 return ::isPSHUFLWMask(M, N->getValueType(0));
2876}
2877
Nate Begemana09008b2009-10-19 02:17:23 +00002878/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2879/// is suitable for input to PALIGNR.
2880static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2881 bool hasSSSE3) {
2882 int i, e = VT.getVectorNumElements();
2883
2884 // Do not handle v2i64 / v2f64 shuffles with palignr.
2885 if (e < 4 || !hasSSSE3)
2886 return false;
2887
2888 for (i = 0; i != e; ++i)
2889 if (Mask[i] >= 0)
2890 break;
2891
2892 // All undef, not a palignr.
2893 if (i == e)
2894 return false;
2895
2896 // Determine if it's ok to perform a palignr with only the LHS, since we
2897 // don't have access to the actual shuffle elements to see if RHS is undef.
2898 bool Unary = Mask[i] < (int)e;
2899 bool NeedsUnary = false;
2900
2901 int s = Mask[i] - i;
2902
2903 // Check the rest of the elements to see if they are consecutive.
2904 for (++i; i != e; ++i) {
2905 int m = Mask[i];
2906 if (m < 0)
2907 continue;
2908
2909 Unary = Unary && (m < (int)e);
2910 NeedsUnary = NeedsUnary || (m < s);
2911
2912 if (NeedsUnary && !Unary)
2913 return false;
2914 if (Unary && m != ((s+i) & (e-1)))
2915 return false;
2916 if (!Unary && m != (s+i))
2917 return false;
2918 }
2919 return true;
2920}
2921
2922bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2923 SmallVector<int, 8> M;
2924 N->getMask(M);
2925 return ::isPALIGNRMask(M, N->getValueType(0), true);
2926}
2927
Evan Cheng14aed5e2006-03-24 01:18:28 +00002928/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2929/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002930static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 int NumElems = VT.getVectorNumElements();
2932 if (NumElems != 2 && NumElems != 4)
2933 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 int Half = NumElems / 2;
2936 for (int i = 0; i < Half; ++i)
2937 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002938 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 for (int i = Half; i < NumElems; ++i)
2940 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002941 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002942
Evan Cheng14aed5e2006-03-24 01:18:28 +00002943 return true;
2944}
2945
Nate Begeman9008ca62009-04-27 18:41:29 +00002946bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2947 SmallVector<int, 8> M;
2948 N->getMask(M);
2949 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002950}
2951
Evan Cheng213d2cf2007-05-17 18:45:50 +00002952/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002953/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2954/// half elements to come from vector 1 (which would equal the dest.) and
2955/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002956static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002958
2959 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002961
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 int Half = NumElems / 2;
2963 for (int i = 0; i < Half; ++i)
2964 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002965 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 for (int i = Half; i < NumElems; ++i)
2967 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002968 return false;
2969 return true;
2970}
2971
Nate Begeman9008ca62009-04-27 18:41:29 +00002972static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2973 SmallVector<int, 8> M;
2974 N->getMask(M);
2975 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002976}
2977
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002978/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2979/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002980bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2981 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002982 return false;
2983
Evan Cheng2064a2b2006-03-28 06:50:32 +00002984 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2986 isUndefOrEqual(N->getMaskElt(1), 7) &&
2987 isUndefOrEqual(N->getMaskElt(2), 2) &&
2988 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002989}
2990
Nate Begeman0b10b912009-11-07 23:17:15 +00002991/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2992/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2993/// <2, 3, 2, 3>
2994bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2995 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2996
2997 if (NumElems != 4)
2998 return false;
2999
3000 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3001 isUndefOrEqual(N->getMaskElt(1), 3) &&
3002 isUndefOrEqual(N->getMaskElt(2), 2) &&
3003 isUndefOrEqual(N->getMaskElt(3), 3);
3004}
3005
Evan Cheng5ced1d82006-04-06 23:23:56 +00003006/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3007/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003008bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3009 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003010
Evan Cheng5ced1d82006-04-06 23:23:56 +00003011 if (NumElems != 2 && NumElems != 4)
3012 return false;
3013
Evan Chengc5cdff22006-04-07 21:53:05 +00003014 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003016 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003017
Evan Chengc5cdff22006-04-07 21:53:05 +00003018 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003020 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003021
3022 return true;
3023}
3024
Nate Begeman0b10b912009-11-07 23:17:15 +00003025/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3026/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3027bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003029
Evan Cheng5ced1d82006-04-06 23:23:56 +00003030 if (NumElems != 2 && NumElems != 4)
3031 return false;
3032
Evan Chengc5cdff22006-04-07 21:53:05 +00003033 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003035 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003036
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 for (unsigned i = 0; i < NumElems/2; ++i)
3038 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003039 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003040
3041 return true;
3042}
3043
Evan Cheng0038e592006-03-28 00:39:58 +00003044/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3045/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003046static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003047 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003049 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003050 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003051
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3053 int BitI = Mask[i];
3054 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003055 if (!isUndefOrEqual(BitI, j))
3056 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003057 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003058 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003059 return false;
3060 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003061 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003062 return false;
3063 }
Evan Cheng0038e592006-03-28 00:39:58 +00003064 }
Evan Cheng0038e592006-03-28 00:39:58 +00003065 return true;
3066}
3067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3069 SmallVector<int, 8> M;
3070 N->getMask(M);
3071 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003072}
3073
Evan Cheng4fcb9222006-03-28 02:43:26 +00003074/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3075/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003076static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003077 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003079 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003080 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003081
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3083 int BitI = Mask[i];
3084 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003085 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003086 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003087 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003088 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003089 return false;
3090 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003091 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003092 return false;
3093 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003094 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003095 return true;
3096}
3097
Nate Begeman9008ca62009-04-27 18:41:29 +00003098bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3099 SmallVector<int, 8> M;
3100 N->getMask(M);
3101 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003102}
3103
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003104/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3105/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3106/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003107static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003109 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003110 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003111
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3113 int BitI = Mask[i];
3114 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003115 if (!isUndefOrEqual(BitI, j))
3116 return false;
3117 if (!isUndefOrEqual(BitI1, j))
3118 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003119 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003120 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003121}
3122
Nate Begeman9008ca62009-04-27 18:41:29 +00003123bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3124 SmallVector<int, 8> M;
3125 N->getMask(M);
3126 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3127}
3128
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003129/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3130/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3131/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003132static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003134 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3135 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003136
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3138 int BitI = Mask[i];
3139 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003140 if (!isUndefOrEqual(BitI, j))
3141 return false;
3142 if (!isUndefOrEqual(BitI1, j))
3143 return false;
3144 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003145 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003146}
3147
Nate Begeman9008ca62009-04-27 18:41:29 +00003148bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3149 SmallVector<int, 8> M;
3150 N->getMask(M);
3151 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3152}
3153
Evan Cheng017dcc62006-04-21 01:05:10 +00003154/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3155/// specifies a shuffle of elements that is suitable for input to MOVSS,
3156/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003157static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003158 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003159 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003160
3161 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003162
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003164 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003165
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 for (int i = 1; i < NumElts; ++i)
3167 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003168 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003169
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003170 return true;
3171}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003172
Nate Begeman9008ca62009-04-27 18:41:29 +00003173bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3174 SmallVector<int, 8> M;
3175 N->getMask(M);
3176 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003177}
3178
Evan Cheng017dcc62006-04-21 01:05:10 +00003179/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3180/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003181/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003182static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 bool V2IsSplat = false, bool V2IsUndef = false) {
3184 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003185 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003186 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003187
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003189 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003190
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 for (int i = 1; i < NumOps; ++i)
3192 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3193 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3194 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Evan Cheng39623da2006-04-20 08:58:49 +00003197 return true;
3198}
3199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003201 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 SmallVector<int, 8> M;
3203 N->getMask(M);
3204 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003205}
3206
Evan Chengd9539472006-04-14 21:59:03 +00003207/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3208/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003209bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3210 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003211 return false;
3212
3213 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003214 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 int Elt = N->getMaskElt(i);
3216 if (Elt >= 0 && Elt != 1)
3217 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003219
3220 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003221 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 int Elt = N->getMaskElt(i);
3223 if (Elt >= 0 && Elt != 3)
3224 return false;
3225 if (Elt == 3)
3226 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003227 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003228 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003230 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003231}
3232
3233/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3234/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003235bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3236 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003237 return false;
3238
3239 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 for (unsigned i = 0; i < 2; ++i)
3241 if (N->getMaskElt(i) > 0)
3242 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003243
3244 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003245 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 int Elt = N->getMaskElt(i);
3247 if (Elt >= 0 && Elt != 2)
3248 return false;
3249 if (Elt == 2)
3250 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003251 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003253 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003254}
3255
Evan Cheng0b457f02008-09-25 20:50:48 +00003256/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3257/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003258bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3259 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003260
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 for (int i = 0; i < e; ++i)
3262 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003263 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 for (int i = 0; i < e; ++i)
3265 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003266 return false;
3267 return true;
3268}
3269
Evan Cheng63d33002006-03-22 08:01:21 +00003270/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003271/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003272unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3274 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3275
Evan Chengb9df0ca2006-03-22 02:53:00 +00003276 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3277 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003278 for (int i = 0; i < NumOperands; ++i) {
3279 int Val = SVOp->getMaskElt(NumOperands-i-1);
3280 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003281 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003282 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003283 if (i != NumOperands - 1)
3284 Mask <<= Shift;
3285 }
Evan Cheng63d33002006-03-22 08:01:21 +00003286 return Mask;
3287}
3288
Evan Cheng506d3df2006-03-29 23:07:14 +00003289/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003290/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003291unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003293 unsigned Mask = 0;
3294 // 8 nodes, but we only care about the last 4.
3295 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003296 int Val = SVOp->getMaskElt(i);
3297 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003298 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003299 if (i != 4)
3300 Mask <<= 2;
3301 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003302 return Mask;
3303}
3304
3305/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003306/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003307unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003309 unsigned Mask = 0;
3310 // 8 nodes, but we only care about the first 4.
3311 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 int Val = SVOp->getMaskElt(i);
3313 if (Val >= 0)
3314 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003315 if (i != 0)
3316 Mask <<= 2;
3317 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003318 return Mask;
3319}
3320
Nate Begemana09008b2009-10-19 02:17:23 +00003321/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3322/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3323unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3324 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3325 EVT VVT = N->getValueType(0);
3326 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3327 int Val = 0;
3328
3329 unsigned i, e;
3330 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3331 Val = SVOp->getMaskElt(i);
3332 if (Val >= 0)
3333 break;
3334 }
3335 return (Val - i) * EltSize;
3336}
3337
Evan Cheng37b73872009-07-30 08:33:02 +00003338/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3339/// constant +0.0.
3340bool X86::isZeroNode(SDValue Elt) {
3341 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003342 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003343 (isa<ConstantFPSDNode>(Elt) &&
3344 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3345}
3346
Nate Begeman9008ca62009-04-27 18:41:29 +00003347/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3348/// their permute mask.
3349static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3350 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003351 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003352 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003354
Nate Begeman5a5ca152009-04-29 05:20:52 +00003355 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 int idx = SVOp->getMaskElt(i);
3357 if (idx < 0)
3358 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003359 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003361 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003363 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3365 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003366}
3367
Evan Cheng779ccea2007-12-07 21:30:01 +00003368/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3369/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003370static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003371 unsigned NumElems = VT.getVectorNumElements();
3372 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 int idx = Mask[i];
3374 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003375 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003376 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003378 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003380 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003381}
3382
Evan Cheng533a0aa2006-04-19 20:35:22 +00003383/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3384/// match movhlps. The lower half elements should come from upper half of
3385/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003386/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003387static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3388 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003389 return false;
3390 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003392 return false;
3393 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003395 return false;
3396 return true;
3397}
3398
Evan Cheng5ced1d82006-04-06 23:23:56 +00003399/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003400/// is promoted to a vector. It also returns the LoadSDNode by reference if
3401/// required.
3402static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003403 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3404 return false;
3405 N = N->getOperand(0).getNode();
3406 if (!ISD::isNON_EXTLoad(N))
3407 return false;
3408 if (LD)
3409 *LD = cast<LoadSDNode>(N);
3410 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411}
3412
Evan Cheng533a0aa2006-04-19 20:35:22 +00003413/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3414/// match movlp{s|d}. The lower half elements should come from lower half of
3415/// V1 (and in order), and the upper half elements should come from the upper
3416/// half of V2 (and in order). And since V1 will become the source of the
3417/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003418static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3419 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003420 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003421 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003422 // Is V2 is a vector load, don't do this transformation. We will try to use
3423 // load folding shufps op.
3424 if (ISD::isNON_EXTLoad(V2))
3425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426
Nate Begeman5a5ca152009-04-29 05:20:52 +00003427 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003428
Evan Cheng533a0aa2006-04-19 20:35:22 +00003429 if (NumElems != 2 && NumElems != 4)
3430 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003431 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003433 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003434 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003436 return false;
3437 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438}
3439
Evan Cheng39623da2006-04-20 08:58:49 +00003440/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3441/// all the same.
3442static bool isSplatVector(SDNode *N) {
3443 if (N->getOpcode() != ISD::BUILD_VECTOR)
3444 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Dan Gohman475871a2008-07-27 21:46:04 +00003446 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003447 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3448 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449 return false;
3450 return true;
3451}
3452
Evan Cheng213d2cf2007-05-17 18:45:50 +00003453/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003454/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003455/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003456static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003457 SDValue V1 = N->getOperand(0);
3458 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003459 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3460 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003462 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003464 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3465 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003466 if (Opc != ISD::BUILD_VECTOR ||
3467 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 return false;
3469 } else if (Idx >= 0) {
3470 unsigned Opc = V1.getOpcode();
3471 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3472 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003473 if (Opc != ISD::BUILD_VECTOR ||
3474 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003475 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003476 }
3477 }
3478 return true;
3479}
3480
3481/// getZeroVector - Returns a vector of specified type with all zero elements.
3482///
Owen Andersone50ed302009-08-10 22:56:29 +00003483static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003484 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003485 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003487 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3488 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003489 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003490 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3492 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003493 } else if (VT.getSizeInBits() == 128) {
3494 if (HasSSE2) { // SSE2
3495 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3496 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3497 } else { // SSE1
3498 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3499 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3500 }
3501 } else if (VT.getSizeInBits() == 256) { // AVX
3502 // 256-bit logic and arithmetic instructions in AVX are
3503 // all floating-point, no support for integer ops. Default
3504 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003506 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3507 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003508 }
Dale Johannesenace16102009-02-03 19:33:06 +00003509 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003510}
3511
Chris Lattner8a594482007-11-25 00:24:49 +00003512/// getOnesVector - Returns a vector of specified type with all bits set.
3513///
Owen Andersone50ed302009-08-10 22:56:29 +00003514static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003515 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003516
Chris Lattner8a594482007-11-25 00:24:49 +00003517 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3518 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003520 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003521 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003523 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003525 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003526}
3527
3528
Evan Cheng39623da2006-04-20 08:58:49 +00003529/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3530/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003531static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003532 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003533 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003534
Evan Cheng39623da2006-04-20 08:58:49 +00003535 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 SmallVector<int, 8> MaskVec;
3537 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003538
Nate Begeman5a5ca152009-04-29 05:20:52 +00003539 for (unsigned i = 0; i != NumElems; ++i) {
3540 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003541 MaskVec[i] = NumElems;
3542 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003543 }
Evan Cheng39623da2006-04-20 08:58:49 +00003544 }
Evan Cheng39623da2006-04-20 08:58:49 +00003545 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3547 SVOp->getOperand(1), &MaskVec[0]);
3548 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003549}
3550
Evan Cheng017dcc62006-04-21 01:05:10 +00003551/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3552/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003553static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 SDValue V2) {
3555 unsigned NumElems = VT.getVectorNumElements();
3556 SmallVector<int, 8> Mask;
3557 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003558 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 Mask.push_back(i);
3560 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003561}
3562
Nate Begeman9008ca62009-04-27 18:41:29 +00003563/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003564static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 SDValue V2) {
3566 unsigned NumElems = VT.getVectorNumElements();
3567 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003568 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 Mask.push_back(i);
3570 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003571 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003572 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003573}
3574
Nate Begeman9008ca62009-04-27 18:41:29 +00003575/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003576static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003577 SDValue V2) {
3578 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003579 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003581 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 Mask.push_back(i + Half);
3583 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003584 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003586}
3587
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003588/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3589static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003590 if (SV->getValueType(0).getVectorNumElements() <= 4)
3591 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003592
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003594 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 DebugLoc dl = SV->getDebugLoc();
3596 SDValue V1 = SV->getOperand(0);
3597 int NumElems = VT.getVectorNumElements();
3598 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003599
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 // unpack elements to the correct location
3601 while (NumElems > 4) {
3602 if (EltNo < NumElems/2) {
3603 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3604 } else {
3605 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3606 EltNo -= NumElems/2;
3607 }
3608 NumElems >>= 1;
3609 }
Eric Christopherfd179292009-08-27 18:07:15 +00003610
Nate Begeman9008ca62009-04-27 18:41:29 +00003611 // Perform the splat.
3612 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003613 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3615 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003616}
3617
Evan Chengba05f722006-04-21 23:03:30 +00003618/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003619/// vector of zero or undef vector. This produces a shuffle where the low
3620/// element of V2 is swizzled into the zero/undef vector, landing at element
3621/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003622static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003623 bool isZero, bool HasSSE2,
3624 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003625 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003626 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3628 unsigned NumElems = VT.getVectorNumElements();
3629 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003630 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 // If this is the insertion idx, put the low elt of V2 here.
3632 MaskVec.push_back(i == Idx ? NumElems : i);
3633 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003634}
3635
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003636/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3637/// element of the result of the vector shuffle.
3638SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG) {
3639 SDValue V = SDValue(N, 0);
3640 EVT VT = V.getValueType();
3641 unsigned Opcode = V.getOpcode();
3642 int NumElems = VT.getVectorNumElements();
3643
3644 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3645 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3646 Index = SV->getMaskElt(Index);
3647
3648 if (Index < 0)
3649 return DAG.getUNDEF(VT.getVectorElementType());
3650
3651 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
3652 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003653 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003654
3655 // Recurse into target specific vector shuffles to find scalars.
3656 if (isTargetShuffle(Opcode)) {
3657 switch(Opcode) {
3658 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003659 case X86ISD::MOVSD: {
3660 // The index 0 always comes from the first element of the second source,
3661 // this is why MOVSS and MOVSD are used in the first place. The other
3662 // elements come from the other positions of the first source vector.
3663 unsigned OpNum = (Index == 0) ? 1 : 0;
3664 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG);
3665 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003666 default:
3667 assert("not implemented for target shuffle node");
3668 return SDValue();
3669 }
3670 }
3671
3672 // Actual nodes that may contain scalar elements
3673 if (Opcode == ISD::BIT_CONVERT) {
3674 V = V.getOperand(0);
3675 EVT SrcVT = V.getValueType();
3676
3677 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != (unsigned)NumElems)
3678 return SDValue();
3679 }
3680
3681 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3682 return (Index == 0) ? V.getOperand(0)
3683 : DAG.getUNDEF(VT.getVectorElementType());
3684
3685 if (V.getOpcode() == ISD::BUILD_VECTOR)
3686 return V.getOperand(Index);
3687
3688 return SDValue();
3689}
3690
3691/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3692/// shuffle operation which come from a consecutively from a zero. The
3693/// search can start in two diferent directions, from left or right.
3694static
3695unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3696 bool ZerosFromLeft, SelectionDAG &DAG) {
3697 int i = 0;
3698
3699 while (i < NumElems) {
3700 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
3701 SDValue Elt = getShuffleScalarElt(N, Index, DAG);
3702 if (!(Elt.getNode() &&
3703 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3704 break;
3705 ++i;
3706 }
3707
3708 return i;
3709}
3710
3711/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3712/// MaskE correspond consecutively to elements from one of the vector operands,
3713/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3714static
3715bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3716 int OpIdx, int NumElems, unsigned &OpNum) {
3717 bool SeenV1 = false;
3718 bool SeenV2 = false;
3719
3720 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3721 int Idx = SVOp->getMaskElt(i);
3722 // Ignore undef indicies
3723 if (Idx < 0)
3724 continue;
3725
3726 if (Idx < NumElems)
3727 SeenV1 = true;
3728 else
3729 SeenV2 = true;
3730
3731 // Only accept consecutive elements from the same vector
3732 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3733 return false;
3734 }
3735
3736 OpNum = SeenV1 ? 0 : 1;
3737 return true;
3738}
3739
3740/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3741/// logical left shift of a vector.
3742static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3743 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3744 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3745 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3746 false /* check zeros from right */, DAG);
3747 unsigned OpSrc;
3748
3749 if (!NumZeros)
3750 return false;
3751
3752 // Considering the elements in the mask that are not consecutive zeros,
3753 // check if they consecutively come from only one of the source vectors.
3754 //
3755 // V1 = {X, A, B, C} 0
3756 // \ \ \ /
3757 // vector_shuffle V1, V2 <1, 2, 3, X>
3758 //
3759 if (!isShuffleMaskConsecutive(SVOp,
3760 0, // Mask Start Index
3761 NumElems-NumZeros-1, // Mask End Index
3762 NumZeros, // Where to start looking in the src vector
3763 NumElems, // Number of elements in vector
3764 OpSrc)) // Which source operand ?
3765 return false;
3766
3767 isLeft = false;
3768 ShAmt = NumZeros;
3769 ShVal = SVOp->getOperand(OpSrc);
3770 return true;
3771}
3772
3773/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3774/// logical left shift of a vector.
3775static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3776 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3777 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3778 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3779 true /* check zeros from left */, DAG);
3780 unsigned OpSrc;
3781
3782 if (!NumZeros)
3783 return false;
3784
3785 // Considering the elements in the mask that are not consecutive zeros,
3786 // check if they consecutively come from only one of the source vectors.
3787 //
3788 // 0 { A, B, X, X } = V2
3789 // / \ / /
3790 // vector_shuffle V1, V2 <X, X, 4, 5>
3791 //
3792 if (!isShuffleMaskConsecutive(SVOp,
3793 NumZeros, // Mask Start Index
3794 NumElems-1, // Mask End Index
3795 0, // Where to start looking in the src vector
3796 NumElems, // Number of elements in vector
3797 OpSrc)) // Which source operand ?
3798 return false;
3799
3800 isLeft = true;
3801 ShAmt = NumZeros;
3802 ShVal = SVOp->getOperand(OpSrc);
3803 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003804}
3805
3806/// isVectorShift - Returns true if the shuffle can be implemented as a
3807/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003808static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003809 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003810 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3811 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3812 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003813
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003814 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003815}
3816
Evan Chengc78d3b42006-04-24 18:01:45 +00003817/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3818///
Dan Gohman475871a2008-07-27 21:46:04 +00003819static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003820 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003821 SelectionDAG &DAG,
3822 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003823 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003824 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003825
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003826 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003827 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003828 bool First = true;
3829 for (unsigned i = 0; i < 16; ++i) {
3830 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3831 if (ThisIsNonZero && First) {
3832 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003834 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003836 First = false;
3837 }
3838
3839 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003840 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003841 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3842 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003843 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003845 }
3846 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3848 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3849 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003850 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003852 } else
3853 ThisElt = LastElt;
3854
Gabor Greifba36cb52008-08-28 21:40:38 +00003855 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003857 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003858 }
3859 }
3860
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003862}
3863
Bill Wendlinga348c562007-03-22 18:42:45 +00003864/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003865///
Dan Gohman475871a2008-07-27 21:46:04 +00003866static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003867 unsigned NumNonZero, unsigned NumZero,
3868 SelectionDAG &DAG,
3869 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003870 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003871 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003872
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003873 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003874 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003875 bool First = true;
3876 for (unsigned i = 0; i < 8; ++i) {
3877 bool isNonZero = (NonZeros & (1 << i)) != 0;
3878 if (isNonZero) {
3879 if (First) {
3880 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003882 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003884 First = false;
3885 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003886 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003888 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003889 }
3890 }
3891
3892 return V;
3893}
3894
Evan Chengf26ffe92008-05-29 08:22:04 +00003895/// getVShift - Return a vector logical shift node.
3896///
Owen Andersone50ed302009-08-10 22:56:29 +00003897static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 unsigned NumBits, SelectionDAG &DAG,
3899 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003900 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003902 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003903 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3904 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3905 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003906 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003907}
3908
Dan Gohman475871a2008-07-27 21:46:04 +00003909SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003910X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003911 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003912
3913 // Check if the scalar load can be widened into a vector load. And if
3914 // the address is "base + cst" see if the cst can be "absorbed" into
3915 // the shuffle mask.
3916 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3917 SDValue Ptr = LD->getBasePtr();
3918 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3919 return SDValue();
3920 EVT PVT = LD->getValueType(0);
3921 if (PVT != MVT::i32 && PVT != MVT::f32)
3922 return SDValue();
3923
3924 int FI = -1;
3925 int64_t Offset = 0;
3926 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3927 FI = FINode->getIndex();
3928 Offset = 0;
3929 } else if (Ptr.getOpcode() == ISD::ADD &&
3930 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3931 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3932 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3933 Offset = Ptr.getConstantOperandVal(1);
3934 Ptr = Ptr.getOperand(0);
3935 } else {
3936 return SDValue();
3937 }
3938
3939 SDValue Chain = LD->getChain();
3940 // Make sure the stack object alignment is at least 16.
3941 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3942 if (DAG.InferPtrAlignment(Ptr) < 16) {
3943 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003944 // Can't change the alignment. FIXME: It's possible to compute
3945 // the exact stack offset and reference FI + adjust offset instead.
3946 // If someone *really* cares about this. That's the way to implement it.
3947 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003948 } else {
3949 MFI->setObjectAlignment(FI, 16);
3950 }
3951 }
3952
3953 // (Offset % 16) must be multiple of 4. Then address is then
3954 // Ptr + (Offset & ~15).
3955 if (Offset < 0)
3956 return SDValue();
3957 if ((Offset % 16) & 3)
3958 return SDValue();
3959 int64_t StartOffset = Offset & ~15;
3960 if (StartOffset)
3961 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3962 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3963
3964 int EltNo = (Offset - StartOffset) >> 2;
3965 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3966 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003967 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3968 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003969 // Canonicalize it to a v4i32 shuffle.
3970 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3971 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3972 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3973 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3974 }
3975
3976 return SDValue();
3977}
3978
Nate Begeman1449f292010-03-24 22:19:06 +00003979/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3980/// vector of type 'VT', see if the elements can be replaced by a single large
3981/// load which has the same value as a build_vector whose operands are 'elts'.
3982///
3983/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3984///
3985/// FIXME: we'd also like to handle the case where the last elements are zero
3986/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3987/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003988static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3989 DebugLoc &dl, SelectionDAG &DAG) {
3990 EVT EltVT = VT.getVectorElementType();
3991 unsigned NumElems = Elts.size();
3992
Nate Begemanfdea31a2010-03-24 20:49:50 +00003993 LoadSDNode *LDBase = NULL;
3994 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003995
3996 // For each element in the initializer, see if we've found a load or an undef.
3997 // If we don't find an initial load element, or later load elements are
3998 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003999 for (unsigned i = 0; i < NumElems; ++i) {
4000 SDValue Elt = Elts[i];
4001
4002 if (!Elt.getNode() ||
4003 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4004 return SDValue();
4005 if (!LDBase) {
4006 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4007 return SDValue();
4008 LDBase = cast<LoadSDNode>(Elt.getNode());
4009 LastLoadedElt = i;
4010 continue;
4011 }
4012 if (Elt.getOpcode() == ISD::UNDEF)
4013 continue;
4014
4015 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4016 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4017 return SDValue();
4018 LastLoadedElt = i;
4019 }
Nate Begeman1449f292010-03-24 22:19:06 +00004020
4021 // If we have found an entire vector of loads and undefs, then return a large
4022 // load of the entire vector width starting at the base pointer. If we found
4023 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004024 if (LastLoadedElt == NumElems - 1) {
4025 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4026 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4027 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4028 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4029 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4030 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4031 LDBase->isVolatile(), LDBase->isNonTemporal(),
4032 LDBase->getAlignment());
4033 } else if (NumElems == 4 && LastLoadedElt == 1) {
4034 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4035 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4036 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4037 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4038 }
4039 return SDValue();
4040}
4041
Evan Chengc3630942009-12-09 21:00:30 +00004042SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004043X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004044 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004045 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4046 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004047 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4048 // is present, so AllOnes is ignored.
4049 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4050 (Op.getValueType().getSizeInBits() != 256 &&
4051 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004052 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4053 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4054 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004056 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004057
Gabor Greifba36cb52008-08-28 21:40:38 +00004058 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004059 return getOnesVector(Op.getValueType(), DAG, dl);
4060 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004061 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004062
Owen Andersone50ed302009-08-10 22:56:29 +00004063 EVT VT = Op.getValueType();
4064 EVT ExtVT = VT.getVectorElementType();
4065 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004066
4067 unsigned NumElems = Op.getNumOperands();
4068 unsigned NumZero = 0;
4069 unsigned NumNonZero = 0;
4070 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004071 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004072 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004073 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004074 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004075 if (Elt.getOpcode() == ISD::UNDEF)
4076 continue;
4077 Values.insert(Elt);
4078 if (Elt.getOpcode() != ISD::Constant &&
4079 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004080 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004081 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004082 NumZero++;
4083 else {
4084 NonZeros |= (1 << i);
4085 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004086 }
4087 }
4088
Chris Lattner97a2a562010-08-26 05:24:29 +00004089 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4090 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004091 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004092
Chris Lattner67f453a2008-03-09 05:42:06 +00004093 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004094 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004095 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004096 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004097
Chris Lattner62098042008-03-09 01:05:04 +00004098 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4099 // the value are obviously zero, truncate the value to i32 and do the
4100 // insertion that way. Only do this if the value is non-constant or if the
4101 // value is a constant being inserted into element 0. It is cheaper to do
4102 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004104 (!IsAllConstants || Idx == 0)) {
4105 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4106 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4108 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004109
Chris Lattner62098042008-03-09 01:05:04 +00004110 // Truncate the value (which may itself be a constant) to i32, and
4111 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004113 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004114 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4115 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004116
Chris Lattner62098042008-03-09 01:05:04 +00004117 // Now we have our 32-bit value zero extended in the low element of
4118 // a vector. If Idx != 0, swizzle it into place.
4119 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 SmallVector<int, 4> Mask;
4121 Mask.push_back(Idx);
4122 for (unsigned i = 1; i != VecElts; ++i)
4123 Mask.push_back(i);
4124 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004125 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004127 }
Dale Johannesenace16102009-02-03 19:33:06 +00004128 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004129 }
4130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004131
Chris Lattner19f79692008-03-08 22:59:52 +00004132 // If we have a constant or non-constant insertion into the low element of
4133 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4134 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004135 // depending on what the source datatype is.
4136 if (Idx == 0) {
4137 if (NumZero == 0) {
4138 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4140 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004141 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4142 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4143 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4144 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4146 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4147 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004148 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4149 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4150 Subtarget->hasSSE2(), DAG);
4151 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4152 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004153 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004154
4155 // Is it a vector logical left shift?
4156 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004157 X86::isZeroNode(Op.getOperand(0)) &&
4158 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004159 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004160 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004161 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004162 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004163 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004165
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004166 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004167 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004168
Chris Lattner19f79692008-03-08 22:59:52 +00004169 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4170 // is a non-constant being inserted into an element other than the low one,
4171 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4172 // movd/movss) to move this into the low element, then shuffle it into
4173 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004174 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004175 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
Evan Cheng0db9fe62006-04-25 20:13:52 +00004177 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004178 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4179 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004181 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 MaskVec.push_back(i == Idx ? 0 : 1);
4183 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004184 }
4185 }
4186
Chris Lattner67f453a2008-03-09 05:42:06 +00004187 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004188 if (Values.size() == 1) {
4189 if (EVTBits == 32) {
4190 // Instead of a shuffle like this:
4191 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4192 // Check if it's possible to issue this instead.
4193 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4194 unsigned Idx = CountTrailingZeros_32(NonZeros);
4195 SDValue Item = Op.getOperand(Idx);
4196 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4197 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4198 }
Dan Gohman475871a2008-07-27 21:46:04 +00004199 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004201
Dan Gohmana3941172007-07-24 22:55:08 +00004202 // A vector full of immediates; various special cases are already
4203 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004204 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004205 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004206
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004207 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004208 if (EVTBits == 64) {
4209 if (NumNonZero == 1) {
4210 // One half is zero or undef.
4211 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004212 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004213 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004214 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4215 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004216 }
Dan Gohman475871a2008-07-27 21:46:04 +00004217 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004218 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004219
4220 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004221 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004222 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004223 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004224 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004225 }
4226
Bill Wendling826f36f2007-03-28 00:57:11 +00004227 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004228 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004229 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004230 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004231 }
4232
4233 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004234 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004235 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004236 if (NumElems == 4 && NumZero > 0) {
4237 for (unsigned i = 0; i < 4; ++i) {
4238 bool isZero = !(NonZeros & (1 << i));
4239 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004240 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004241 else
Dale Johannesenace16102009-02-03 19:33:06 +00004242 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004243 }
4244
4245 for (unsigned i = 0; i < 2; ++i) {
4246 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4247 default: break;
4248 case 0:
4249 V[i] = V[i*2]; // Must be a zero vector.
4250 break;
4251 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004253 break;
4254 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004256 break;
4257 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004259 break;
4260 }
4261 }
4262
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004264 bool Reverse = (NonZeros & 0x3) == 2;
4265 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004267 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4268 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4270 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004271 }
4272
Nate Begemanfdea31a2010-03-24 20:49:50 +00004273 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4274 // Check for a build vector of consecutive loads.
4275 for (unsigned i = 0; i < NumElems; ++i)
4276 V[i] = Op.getOperand(i);
4277
4278 // Check for elements which are consecutive loads.
4279 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4280 if (LD.getNode())
4281 return LD;
4282
Chris Lattner24faf612010-08-28 17:59:08 +00004283 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004284 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004285 SDValue Result;
4286 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4287 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4288 else
4289 Result = DAG.getUNDEF(VT);
4290
4291 for (unsigned i = 1; i < NumElems; ++i) {
4292 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4293 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004295 }
4296 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004298
Chris Lattner6e80e442010-08-28 17:15:43 +00004299 // Otherwise, expand into a number of unpckl*, start by extending each of
4300 // our (non-undef) elements to the full vector width with the element in the
4301 // bottom slot of the vector (which generates no code for SSE).
4302 for (unsigned i = 0; i < NumElems; ++i) {
4303 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4304 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4305 else
4306 V[i] = DAG.getUNDEF(VT);
4307 }
4308
4309 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4311 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4312 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004313 unsigned EltStride = NumElems >> 1;
4314 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004315 for (unsigned i = 0; i < EltStride; ++i) {
4316 // If V[i+EltStride] is undef and this is the first round of mixing,
4317 // then it is safe to just drop this shuffle: V[i] is already in the
4318 // right place, the one element (since it's the first round) being
4319 // inserted as undef can be dropped. This isn't safe for successive
4320 // rounds because they will permute elements within both vectors.
4321 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4322 EltStride == NumElems/2)
4323 continue;
4324
Chris Lattner6e80e442010-08-28 17:15:43 +00004325 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004326 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004327 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 }
4329 return V[0];
4330 }
Dan Gohman475871a2008-07-27 21:46:04 +00004331 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004332}
4333
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004334SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004335X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004336 // We support concatenate two MMX registers and place them in a MMX
4337 // register. This is better than doing a stack convert.
4338 DebugLoc dl = Op.getDebugLoc();
4339 EVT ResVT = Op.getValueType();
4340 assert(Op.getNumOperands() == 2);
4341 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4342 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4343 int Mask[2];
4344 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4345 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4346 InVec = Op.getOperand(1);
4347 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4348 unsigned NumElts = ResVT.getVectorNumElements();
4349 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4350 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4351 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4352 } else {
4353 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4354 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4355 Mask[0] = 0; Mask[1] = 2;
4356 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4357 }
4358 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4359}
4360
Nate Begemanb9a47b82009-02-23 08:49:38 +00004361// v8i16 shuffles - Prefer shuffles in the following order:
4362// 1. [all] pshuflw, pshufhw, optional move
4363// 2. [ssse3] 1 x pshufb
4364// 3. [ssse3] 2 x pshufb + 1 x por
4365// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004366SDValue
4367X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4368 SelectionDAG &DAG) const {
4369 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 SDValue V1 = SVOp->getOperand(0);
4371 SDValue V2 = SVOp->getOperand(1);
4372 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004374
Nate Begemanb9a47b82009-02-23 08:49:38 +00004375 // Determine if more than 1 of the words in each of the low and high quadwords
4376 // of the result come from the same quadword of one of the two inputs. Undef
4377 // mask values count as coming from any quadword, for better codegen.
4378 SmallVector<unsigned, 4> LoQuad(4);
4379 SmallVector<unsigned, 4> HiQuad(4);
4380 BitVector InputQuads(4);
4381 for (unsigned i = 0; i < 8; ++i) {
4382 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004384 MaskVals.push_back(EltIdx);
4385 if (EltIdx < 0) {
4386 ++Quad[0];
4387 ++Quad[1];
4388 ++Quad[2];
4389 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004390 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004391 }
4392 ++Quad[EltIdx / 4];
4393 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004394 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004395
Nate Begemanb9a47b82009-02-23 08:49:38 +00004396 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004397 unsigned MaxQuad = 1;
4398 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004399 if (LoQuad[i] > MaxQuad) {
4400 BestLoQuad = i;
4401 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004402 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004403 }
4404
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004406 MaxQuad = 1;
4407 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 if (HiQuad[i] > MaxQuad) {
4409 BestHiQuad = i;
4410 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004411 }
4412 }
4413
Nate Begemanb9a47b82009-02-23 08:49:38 +00004414 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004415 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004416 // single pshufb instruction is necessary. If There are more than 2 input
4417 // quads, disable the next transformation since it does not help SSSE3.
4418 bool V1Used = InputQuads[0] || InputQuads[1];
4419 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004420 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004421 if (InputQuads.count() == 2 && V1Used && V2Used) {
4422 BestLoQuad = InputQuads.find_first();
4423 BestHiQuad = InputQuads.find_next(BestLoQuad);
4424 }
4425 if (InputQuads.count() > 2) {
4426 BestLoQuad = -1;
4427 BestHiQuad = -1;
4428 }
4429 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004430
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4432 // the shuffle mask. If a quad is scored as -1, that means that it contains
4433 // words from all 4 input quadwords.
4434 SDValue NewV;
4435 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 SmallVector<int, 8> MaskV;
4437 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4438 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004439 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4441 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4442 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004443
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4445 // source words for the shuffle, to aid later transformations.
4446 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004447 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004448 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004449 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004450 if (idx != (int)i)
4451 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004452 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004453 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004454 AllWordsInNewV = false;
4455 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004456 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004457
Nate Begemanb9a47b82009-02-23 08:49:38 +00004458 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4459 if (AllWordsInNewV) {
4460 for (int i = 0; i != 8; ++i) {
4461 int idx = MaskVals[i];
4462 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004463 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004464 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004465 if ((idx != i) && idx < 4)
4466 pshufhw = false;
4467 if ((idx != i) && idx > 3)
4468 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004469 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004470 V1 = NewV;
4471 V2Used = false;
4472 BestLoQuad = 0;
4473 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004474 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004475
Nate Begemanb9a47b82009-02-23 08:49:38 +00004476 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4477 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004478 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004479 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4480 unsigned TargetMask = 0;
4481 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004483 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4484 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4485 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004486 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004487 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004488 }
Eric Christopherfd179292009-08-27 18:07:15 +00004489
Nate Begemanb9a47b82009-02-23 08:49:38 +00004490 // If we have SSSE3, and all words of the result are from 1 input vector,
4491 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4492 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004493 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004494 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004495
Nate Begemanb9a47b82009-02-23 08:49:38 +00004496 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004497 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004498 // mask, and elements that come from V1 in the V2 mask, so that the two
4499 // results can be OR'd together.
4500 bool TwoInputs = V1Used && V2Used;
4501 for (unsigned i = 0; i != 8; ++i) {
4502 int EltIdx = MaskVals[i] * 2;
4503 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004504 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4505 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004506 continue;
4507 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4509 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004510 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004511 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004512 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004513 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004515 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004517
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 // Calculate the shuffle mask for the second input, shuffle it, and
4519 // OR it with the first shuffled input.
4520 pshufbMask.clear();
4521 for (unsigned i = 0; i != 8; ++i) {
4522 int EltIdx = MaskVals[i] * 2;
4523 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004524 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4525 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004526 continue;
4527 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4529 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004530 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004532 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004533 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 MVT::v16i8, &pshufbMask[0], 16));
4535 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4536 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004537 }
4538
4539 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4540 // and update MaskVals with new element order.
4541 BitVector InOrder(8);
4542 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004544 for (int i = 0; i != 4; ++i) {
4545 int idx = MaskVals[i];
4546 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004547 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004548 InOrder.set(i);
4549 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004551 InOrder.set(i);
4552 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004554 }
4555 }
4556 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004558 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004559 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004560
4561 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4562 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4563 NewV.getOperand(0),
4564 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4565 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004566 }
Eric Christopherfd179292009-08-27 18:07:15 +00004567
Nate Begemanb9a47b82009-02-23 08:49:38 +00004568 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4569 // and update MaskVals with the new element order.
4570 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004572 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004573 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004574 for (unsigned i = 4; i != 8; ++i) {
4575 int idx = MaskVals[i];
4576 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004578 InOrder.set(i);
4579 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004580 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004581 InOrder.set(i);
4582 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004584 }
4585 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004588
4589 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4590 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4591 NewV.getOperand(0),
4592 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4593 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004594 }
Eric Christopherfd179292009-08-27 18:07:15 +00004595
Nate Begemanb9a47b82009-02-23 08:49:38 +00004596 // In case BestHi & BestLo were both -1, which means each quadword has a word
4597 // from each of the four input quadwords, calculate the InOrder bitvector now
4598 // before falling through to the insert/extract cleanup.
4599 if (BestLoQuad == -1 && BestHiQuad == -1) {
4600 NewV = V1;
4601 for (int i = 0; i != 8; ++i)
4602 if (MaskVals[i] < 0 || MaskVals[i] == i)
4603 InOrder.set(i);
4604 }
Eric Christopherfd179292009-08-27 18:07:15 +00004605
Nate Begemanb9a47b82009-02-23 08:49:38 +00004606 // The other elements are put in the right place using pextrw and pinsrw.
4607 for (unsigned i = 0; i != 8; ++i) {
4608 if (InOrder[i])
4609 continue;
4610 int EltIdx = MaskVals[i];
4611 if (EltIdx < 0)
4612 continue;
4613 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004615 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004617 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004619 DAG.getIntPtrConstant(i));
4620 }
4621 return NewV;
4622}
4623
4624// v16i8 shuffles - Prefer shuffles in the following order:
4625// 1. [ssse3] 1 x pshufb
4626// 2. [ssse3] 2 x pshufb + 1 x por
4627// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4628static
Nate Begeman9008ca62009-04-27 18:41:29 +00004629SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004630 SelectionDAG &DAG,
4631 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 SDValue V1 = SVOp->getOperand(0);
4633 SDValue V2 = SVOp->getOperand(1);
4634 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004635 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004637
Nate Begemanb9a47b82009-02-23 08:49:38 +00004638 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004639 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004640 // present, fall back to case 3.
4641 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4642 bool V1Only = true;
4643 bool V2Only = true;
4644 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004646 if (EltIdx < 0)
4647 continue;
4648 if (EltIdx < 16)
4649 V2Only = false;
4650 else
4651 V1Only = false;
4652 }
Eric Christopherfd179292009-08-27 18:07:15 +00004653
Nate Begemanb9a47b82009-02-23 08:49:38 +00004654 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4655 if (TLI.getSubtarget()->hasSSSE3()) {
4656 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004657
Nate Begemanb9a47b82009-02-23 08:49:38 +00004658 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004659 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004660 //
4661 // Otherwise, we have elements from both input vectors, and must zero out
4662 // elements that come from V2 in the first mask, and V1 in the second mask
4663 // so that we can OR them together.
4664 bool TwoInputs = !(V1Only || V2Only);
4665 for (unsigned i = 0; i != 16; ++i) {
4666 int EltIdx = MaskVals[i];
4667 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004669 continue;
4670 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004672 }
4673 // If all the elements are from V2, assign it to V1 and return after
4674 // building the first pshufb.
4675 if (V2Only)
4676 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004678 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004680 if (!TwoInputs)
4681 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004682
Nate Begemanb9a47b82009-02-23 08:49:38 +00004683 // Calculate the shuffle mask for the second input, shuffle it, and
4684 // OR it with the first shuffled input.
4685 pshufbMask.clear();
4686 for (unsigned i = 0; i != 16; ++i) {
4687 int EltIdx = MaskVals[i];
4688 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004690 continue;
4691 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004693 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004695 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 MVT::v16i8, &pshufbMask[0], 16));
4697 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004698 }
Eric Christopherfd179292009-08-27 18:07:15 +00004699
Nate Begemanb9a47b82009-02-23 08:49:38 +00004700 // No SSSE3 - Calculate in place words and then fix all out of place words
4701 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4702 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4704 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004705 SDValue NewV = V2Only ? V2 : V1;
4706 for (int i = 0; i != 8; ++i) {
4707 int Elt0 = MaskVals[i*2];
4708 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004709
Nate Begemanb9a47b82009-02-23 08:49:38 +00004710 // This word of the result is all undef, skip it.
4711 if (Elt0 < 0 && Elt1 < 0)
4712 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004713
Nate Begemanb9a47b82009-02-23 08:49:38 +00004714 // This word of the result is already in the correct place, skip it.
4715 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4716 continue;
4717 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4718 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004719
Nate Begemanb9a47b82009-02-23 08:49:38 +00004720 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4721 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4722 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004723
4724 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4725 // using a single extract together, load it and store it.
4726 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004728 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004730 DAG.getIntPtrConstant(i));
4731 continue;
4732 }
4733
Nate Begemanb9a47b82009-02-23 08:49:38 +00004734 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004735 // source byte is not also odd, shift the extracted word left 8 bits
4736 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004737 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004739 DAG.getIntPtrConstant(Elt1 / 2));
4740 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004742 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004743 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4745 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004746 }
4747 // If Elt0 is defined, extract it from the appropriate source. If the
4748 // source byte is not also even, shift the extracted word right 8 bits. If
4749 // Elt1 was also defined, OR the extracted values together before
4750 // inserting them in the result.
4751 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004752 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004753 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4754 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004756 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004757 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4759 DAG.getConstant(0x00FF, MVT::i16));
4760 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004761 : InsElt0;
4762 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004764 DAG.getIntPtrConstant(i));
4765 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004766 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004767}
4768
Evan Cheng7a831ce2007-12-15 03:00:47 +00004769/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004770/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004771/// done when every pair / quad of shuffle mask elements point to elements in
4772/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004773/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4774static
Nate Begeman9008ca62009-04-27 18:41:29 +00004775SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4776 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004777 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004778 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 SDValue V1 = SVOp->getOperand(0);
4780 SDValue V2 = SVOp->getOperand(1);
4781 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004782 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004783 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004784 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004786 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 case MVT::v4f32: NewVT = MVT::v2f64; break;
4788 case MVT::v4i32: NewVT = MVT::v2i64; break;
4789 case MVT::v8i16: NewVT = MVT::v4i32; break;
4790 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004791 }
4792
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004793 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004794 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004796 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004797 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004798 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004799 int Scale = NumElems / NewWidth;
4800 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004801 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004802 int StartIdx = -1;
4803 for (int j = 0; j < Scale; ++j) {
4804 int EltIdx = SVOp->getMaskElt(i+j);
4805 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004806 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004808 StartIdx = EltIdx - (EltIdx % Scale);
4809 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004810 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004811 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004812 if (StartIdx == -1)
4813 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004814 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004815 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004816 }
4817
Dale Johannesenace16102009-02-03 19:33:06 +00004818 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4819 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004820 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004821}
4822
Evan Chengd880b972008-05-09 21:53:03 +00004823/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004824///
Owen Andersone50ed302009-08-10 22:56:29 +00004825static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004826 SDValue SrcOp, SelectionDAG &DAG,
4827 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004829 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004830 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004831 LD = dyn_cast<LoadSDNode>(SrcOp);
4832 if (!LD) {
4833 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4834 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004835 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4836 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004837 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4838 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004839 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004840 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004842 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4843 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4844 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4845 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004846 SrcOp.getOperand(0)
4847 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004848 }
4849 }
4850 }
4851
Dale Johannesenace16102009-02-03 19:33:06 +00004852 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4853 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004854 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004855 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004856}
4857
Evan Chengace3c172008-07-22 21:13:36 +00004858/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4859/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004860static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004861LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4862 SDValue V1 = SVOp->getOperand(0);
4863 SDValue V2 = SVOp->getOperand(1);
4864 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004865 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004866
Evan Chengace3c172008-07-22 21:13:36 +00004867 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004868 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004869 SmallVector<int, 8> Mask1(4U, -1);
4870 SmallVector<int, 8> PermMask;
4871 SVOp->getMask(PermMask);
4872
Evan Chengace3c172008-07-22 21:13:36 +00004873 unsigned NumHi = 0;
4874 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004875 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 int Idx = PermMask[i];
4877 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004878 Locs[i] = std::make_pair(-1, -1);
4879 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004880 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4881 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004882 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004883 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004884 NumLo++;
4885 } else {
4886 Locs[i] = std::make_pair(1, NumHi);
4887 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004888 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004889 NumHi++;
4890 }
4891 }
4892 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004893
Evan Chengace3c172008-07-22 21:13:36 +00004894 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004895 // If no more than two elements come from either vector. This can be
4896 // implemented with two shuffles. First shuffle gather the elements.
4897 // The second shuffle, which takes the first shuffle as both of its
4898 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004899 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004900
Nate Begeman9008ca62009-04-27 18:41:29 +00004901 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004902
Evan Chengace3c172008-07-22 21:13:36 +00004903 for (unsigned i = 0; i != 4; ++i) {
4904 if (Locs[i].first == -1)
4905 continue;
4906 else {
4907 unsigned Idx = (i < 2) ? 0 : 4;
4908 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004909 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004910 }
4911 }
4912
Nate Begeman9008ca62009-04-27 18:41:29 +00004913 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004914 } else if (NumLo == 3 || NumHi == 3) {
4915 // Otherwise, we must have three elements from one vector, call it X, and
4916 // one element from the other, call it Y. First, use a shufps to build an
4917 // intermediate vector with the one element from Y and the element from X
4918 // that will be in the same half in the final destination (the indexes don't
4919 // matter). Then, use a shufps to build the final vector, taking the half
4920 // containing the element from Y from the intermediate, and the other half
4921 // from X.
4922 if (NumHi == 3) {
4923 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004924 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004925 std::swap(V1, V2);
4926 }
4927
4928 // Find the element from V2.
4929 unsigned HiIndex;
4930 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004931 int Val = PermMask[HiIndex];
4932 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004933 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004934 if (Val >= 4)
4935 break;
4936 }
4937
Nate Begeman9008ca62009-04-27 18:41:29 +00004938 Mask1[0] = PermMask[HiIndex];
4939 Mask1[1] = -1;
4940 Mask1[2] = PermMask[HiIndex^1];
4941 Mask1[3] = -1;
4942 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004943
4944 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004945 Mask1[0] = PermMask[0];
4946 Mask1[1] = PermMask[1];
4947 Mask1[2] = HiIndex & 1 ? 6 : 4;
4948 Mask1[3] = HiIndex & 1 ? 4 : 6;
4949 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004950 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 Mask1[0] = HiIndex & 1 ? 2 : 0;
4952 Mask1[1] = HiIndex & 1 ? 0 : 2;
4953 Mask1[2] = PermMask[2];
4954 Mask1[3] = PermMask[3];
4955 if (Mask1[2] >= 0)
4956 Mask1[2] += 4;
4957 if (Mask1[3] >= 0)
4958 Mask1[3] += 4;
4959 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004960 }
Evan Chengace3c172008-07-22 21:13:36 +00004961 }
4962
4963 // Break it into (shuffle shuffle_hi, shuffle_lo).
4964 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004965 SmallVector<int,8> LoMask(4U, -1);
4966 SmallVector<int,8> HiMask(4U, -1);
4967
4968 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004969 unsigned MaskIdx = 0;
4970 unsigned LoIdx = 0;
4971 unsigned HiIdx = 2;
4972 for (unsigned i = 0; i != 4; ++i) {
4973 if (i == 2) {
4974 MaskPtr = &HiMask;
4975 MaskIdx = 1;
4976 LoIdx = 0;
4977 HiIdx = 2;
4978 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004979 int Idx = PermMask[i];
4980 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004981 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004982 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004983 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004984 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004985 LoIdx++;
4986 } else {
4987 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004988 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004989 HiIdx++;
4990 }
4991 }
4992
Nate Begeman9008ca62009-04-27 18:41:29 +00004993 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4994 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4995 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004996 for (unsigned i = 0; i != 4; ++i) {
4997 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004998 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004999 } else {
5000 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005001 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005002 }
5003 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005004 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005005}
5006
Dan Gohman475871a2008-07-27 21:46:04 +00005007SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005008X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005009 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005010 SDValue V1 = Op.getOperand(0);
5011 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005012 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005013 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005014 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005015 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5017 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005018 bool V1IsSplat = false;
5019 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005020 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
5021 MachineFunction &MF = DAG.getMachineFunction();
5022 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023
Nate Begeman9008ca62009-04-27 18:41:29 +00005024 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00005025 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00005026
Nate Begeman9008ca62009-04-27 18:41:29 +00005027 // Promote splats to v4f32.
5028 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00005029 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005030 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00005031 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005032 }
5033
Evan Cheng7a831ce2007-12-15 03:00:47 +00005034 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5035 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00005036 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005037 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005038 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00005039 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005040 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00005041 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00005042 // FIXME: Figure out a cleaner way to do this.
5043 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00005044 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005045 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005046 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005047 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5048 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5049 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005050 }
Gabor Greifba36cb52008-08-28 21:40:38 +00005051 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005052 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5053 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00005054 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00005055 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005056 }
5057 }
Eric Christopherfd179292009-08-27 18:07:15 +00005058
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005059 if (X86::isPSHUFDMask(SVOp)) {
5060 // The actual implementation will match the mask in the if above and then
5061 // during isel it can match several different instructions, not only pshufd
5062 // as its name says, sad but true, emulate the behavior for now...
5063 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5064 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5065
5066 if (OptForSize && HasSSE2 && X86::isUNPCKL_v_undef_Mask(SVOp) &&
Bruno Cardoso Lopes3e60a232010-08-25 21:26:37 +00005067 VT == MVT::v4i32)
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005068 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
5069
5070 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5071
5072 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
5073 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5074
5075 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
5076 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5077 TargetMask, DAG);
5078
5079 if (VT == MVT::v4f32)
5080 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5081 TargetMask, DAG);
5082 }
Eric Christopherfd179292009-08-27 18:07:15 +00005083
Evan Chengf26ffe92008-05-29 08:22:04 +00005084 // Check if this can be converted into a logical shift.
5085 bool isLeft = false;
5086 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005087 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005088 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005089 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005090 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005091 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005092 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005093 EVT EltVT = VT.getVectorElementType();
5094 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005095 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005096 }
Eric Christopherfd179292009-08-27 18:07:15 +00005097
Nate Begeman9008ca62009-04-27 18:41:29 +00005098 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005099 if (V1IsUndef)
5100 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005101 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005102 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005103 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
5104 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
5105 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5106
5107 if (VT == MVT::v4i32 || VT == MVT::v4f32)
5108 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5109 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005110 }
Eric Christopherfd179292009-08-27 18:07:15 +00005111
Nate Begeman9008ca62009-04-27 18:41:29 +00005112 // FIXME: fold these into legal mask.
5113 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
5114 X86::isMOVSLDUPMask(SVOp) ||
5115 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00005116 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00005117 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00005118 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005119
Nate Begeman9008ca62009-04-27 18:41:29 +00005120 if (ShouldXformToMOVHLPS(SVOp) ||
5121 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5122 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005123
Evan Chengf26ffe92008-05-29 08:22:04 +00005124 if (isShift) {
5125 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005126 EVT EltVT = VT.getVectorElementType();
5127 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005128 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005129 }
Eric Christopherfd179292009-08-27 18:07:15 +00005130
Evan Cheng9eca5e82006-10-25 21:49:50 +00005131 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005132 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5133 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005134 V1IsSplat = isSplatVector(V1.getNode());
5135 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005136
Chris Lattner8a594482007-11-25 00:24:49 +00005137 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005138 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005139 Op = CommuteVectorShuffle(SVOp, DAG);
5140 SVOp = cast<ShuffleVectorSDNode>(Op);
5141 V1 = SVOp->getOperand(0);
5142 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005143 std::swap(V1IsSplat, V2IsSplat);
5144 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005145 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005146 }
5147
Nate Begeman9008ca62009-04-27 18:41:29 +00005148 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5149 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005150 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005151 return V1;
5152 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5153 // the instruction selector will not match, so get a canonical MOVL with
5154 // swapped operands to undo the commute.
5155 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005156 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005157
Nate Begeman9008ca62009-04-27 18:41:29 +00005158 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
5159 X86::isUNPCKH_v_undef_Mask(SVOp) ||
5160 X86::isUNPCKLMask(SVOp) ||
5161 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00005162 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00005163
Evan Cheng9bbbb982006-10-25 20:48:19 +00005164 if (V2IsSplat) {
5165 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005166 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005167 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005168 SDValue NewMask = NormalizeMask(SVOp, DAG);
5169 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5170 if (NSVOp != SVOp) {
5171 if (X86::isUNPCKLMask(NSVOp, true)) {
5172 return NewMask;
5173 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5174 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 }
5176 }
5177 }
5178
Evan Cheng9eca5e82006-10-25 21:49:50 +00005179 if (Commuted) {
5180 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005181 // FIXME: this seems wrong.
5182 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5183 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
5184 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
5185 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
5186 X86::isUNPCKLMask(NewSVOp) ||
5187 X86::isUNPCKHMask(NewSVOp))
5188 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00005189 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190
Nate Begemanb9a47b82009-02-23 08:49:38 +00005191 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005192
5193 // Normalize the node to match x86 shuffle ops if needed
5194 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5195 return CommuteVectorShuffle(SVOp, DAG);
5196
5197 // Check for legal shuffle and return?
5198 SmallVector<int, 16> PermMask;
5199 SVOp->getMask(PermMask);
5200 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00005201 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005202
Evan Cheng14b32e12007-12-11 01:46:18 +00005203 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005205 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005206 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005207 return NewOp;
5208 }
5209
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005211 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005212 if (NewOp.getNode())
5213 return NewOp;
5214 }
Eric Christopherfd179292009-08-27 18:07:15 +00005215
Evan Chengace3c172008-07-22 21:13:36 +00005216 // Handle all 4 wide cases with a number of shuffles except for MMX.
5217 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005218 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005219
Dan Gohman475871a2008-07-27 21:46:04 +00005220 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221}
5222
Dan Gohman475871a2008-07-27 21:46:04 +00005223SDValue
5224X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005225 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005226 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005227 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005228 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005229 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005230 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005232 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005233 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005234 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005235 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5236 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5237 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5239 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005240 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005242 Op.getOperand(0)),
5243 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005245 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005247 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005248 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005250 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5251 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005252 // result has a single use which is a store or a bitcast to i32. And in
5253 // the case of a store, it's not worth it if the index is a constant 0,
5254 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005255 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005256 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005257 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005258 if ((User->getOpcode() != ISD::STORE ||
5259 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5260 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005261 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005263 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5265 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005266 Op.getOperand(0)),
5267 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5269 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005270 // ExtractPS works with constant index.
5271 if (isa<ConstantSDNode>(Op.getOperand(1)))
5272 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005273 }
Dan Gohman475871a2008-07-27 21:46:04 +00005274 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005275}
5276
5277
Dan Gohman475871a2008-07-27 21:46:04 +00005278SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005279X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5280 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005282 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283
Evan Cheng62a3f152008-03-24 21:52:23 +00005284 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005285 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005286 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005287 return Res;
5288 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005289
Owen Andersone50ed302009-08-10 22:56:29 +00005290 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005291 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005293 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005294 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005295 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005296 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5298 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005299 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005301 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005302 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005303 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005304 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005305 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005306 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005307 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005308 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005309 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005310 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311 if (Idx == 0)
5312 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005313
Evan Cheng0db9fe62006-04-25 20:13:52 +00005314 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005315 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005316 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005317 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005318 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005319 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005320 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005321 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005322 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5323 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5324 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005325 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 if (Idx == 0)
5327 return Op;
5328
5329 // UNPCKHPD the element to the lowest double word, then movsd.
5330 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5331 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005333 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005334 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005336 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005337 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005338 }
5339
Dan Gohman475871a2008-07-27 21:46:04 +00005340 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341}
5342
Dan Gohman475871a2008-07-27 21:46:04 +00005343SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005344X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5345 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005346 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005347 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005348 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005349
Dan Gohman475871a2008-07-27 21:46:04 +00005350 SDValue N0 = Op.getOperand(0);
5351 SDValue N1 = Op.getOperand(1);
5352 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005353
Dan Gohman8a55ce42009-09-23 21:02:20 +00005354 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005355 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005356 unsigned Opc;
5357 if (VT == MVT::v8i16)
5358 Opc = X86ISD::PINSRW;
5359 else if (VT == MVT::v4i16)
5360 Opc = X86ISD::MMX_PINSRW;
5361 else if (VT == MVT::v16i8)
5362 Opc = X86ISD::PINSRB;
5363 else
5364 Opc = X86ISD::PINSRB;
5365
Nate Begeman14d12ca2008-02-11 04:19:36 +00005366 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5367 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 if (N1.getValueType() != MVT::i32)
5369 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5370 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005371 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005372 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005373 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005374 // Bits [7:6] of the constant are the source select. This will always be
5375 // zero here. The DAG Combiner may combine an extract_elt index into these
5376 // bits. For example (insert (extract, 3), 2) could be matched by putting
5377 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005378 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005379 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005380 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005381 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005382 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005383 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005385 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005386 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005387 // PINSR* works with constant index.
5388 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005389 }
Dan Gohman475871a2008-07-27 21:46:04 +00005390 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005391}
5392
Dan Gohman475871a2008-07-27 21:46:04 +00005393SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005394X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005395 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005396 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005397
5398 if (Subtarget->hasSSE41())
5399 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5400
Dan Gohman8a55ce42009-09-23 21:02:20 +00005401 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005402 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005403
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005404 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005405 SDValue N0 = Op.getOperand(0);
5406 SDValue N1 = Op.getOperand(1);
5407 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005408
Dan Gohman8a55ce42009-09-23 21:02:20 +00005409 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005410 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5411 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 if (N1.getValueType() != MVT::i32)
5413 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5414 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005415 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005416 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5417 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005418 }
Dan Gohman475871a2008-07-27 21:46:04 +00005419 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005420}
5421
Dan Gohman475871a2008-07-27 21:46:04 +00005422SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005423X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005424 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005425
5426 if (Op.getValueType() == MVT::v1i64 &&
5427 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005429
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5431 EVT VT = MVT::v2i32;
5432 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005433 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 case MVT::v16i8:
5435 case MVT::v8i16:
5436 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005437 break;
5438 }
Dale Johannesenace16102009-02-03 19:33:06 +00005439 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5440 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005441}
5442
Bill Wendling056292f2008-09-16 21:48:12 +00005443// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5444// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5445// one of the above mentioned nodes. It has to be wrapped because otherwise
5446// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5447// be used to form addressing mode. These wrapped nodes will be selected
5448// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005449SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005450X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005451 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005452
Chris Lattner41621a22009-06-26 19:22:52 +00005453 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5454 // global base reg.
5455 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005456 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005457 CodeModel::Model M = getTargetMachine().getCodeModel();
5458
Chris Lattner4f066492009-07-11 20:29:19 +00005459 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005460 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005461 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005462 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005463 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005464 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005465 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005466
Evan Cheng1606e8e2009-03-13 07:51:59 +00005467 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005468 CP->getAlignment(),
5469 CP->getOffset(), OpFlag);
5470 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005471 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005472 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005473 if (OpFlag) {
5474 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005475 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005476 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005477 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005478 }
5479
5480 return Result;
5481}
5482
Dan Gohmand858e902010-04-17 15:26:15 +00005483SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005484 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005485
Chris Lattner18c59872009-06-27 04:16:01 +00005486 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5487 // global base reg.
5488 unsigned char OpFlag = 0;
5489 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005490 CodeModel::Model M = getTargetMachine().getCodeModel();
5491
Chris Lattner4f066492009-07-11 20:29:19 +00005492 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005493 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005494 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005495 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005496 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005497 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005498 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005499
Chris Lattner18c59872009-06-27 04:16:01 +00005500 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5501 OpFlag);
5502 DebugLoc DL = JT->getDebugLoc();
5503 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005504
Chris Lattner18c59872009-06-27 04:16:01 +00005505 // With PIC, the address is actually $g + Offset.
5506 if (OpFlag) {
5507 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5508 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005509 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005510 Result);
5511 }
Eric Christopherfd179292009-08-27 18:07:15 +00005512
Chris Lattner18c59872009-06-27 04:16:01 +00005513 return Result;
5514}
5515
5516SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005517X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005518 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005519
Chris Lattner18c59872009-06-27 04:16:01 +00005520 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5521 // global base reg.
5522 unsigned char OpFlag = 0;
5523 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005524 CodeModel::Model M = getTargetMachine().getCodeModel();
5525
Chris Lattner4f066492009-07-11 20:29:19 +00005526 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005527 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005528 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005529 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005530 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005531 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005532 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005533
Chris Lattner18c59872009-06-27 04:16:01 +00005534 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005535
Chris Lattner18c59872009-06-27 04:16:01 +00005536 DebugLoc DL = Op.getDebugLoc();
5537 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005538
5539
Chris Lattner18c59872009-06-27 04:16:01 +00005540 // With PIC, the address is actually $g + Offset.
5541 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005542 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005543 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5544 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005545 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005546 Result);
5547 }
Eric Christopherfd179292009-08-27 18:07:15 +00005548
Chris Lattner18c59872009-06-27 04:16:01 +00005549 return Result;
5550}
5551
Dan Gohman475871a2008-07-27 21:46:04 +00005552SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005553X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005554 // Create the TargetBlockAddressAddress node.
5555 unsigned char OpFlags =
5556 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005557 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005558 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005559 DebugLoc dl = Op.getDebugLoc();
5560 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5561 /*isTarget=*/true, OpFlags);
5562
Dan Gohmanf705adb2009-10-30 01:28:02 +00005563 if (Subtarget->isPICStyleRIPRel() &&
5564 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005565 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5566 else
5567 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005568
Dan Gohman29cbade2009-11-20 23:18:13 +00005569 // With PIC, the address is actually $g + Offset.
5570 if (isGlobalRelativeToPICBase(OpFlags)) {
5571 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5572 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5573 Result);
5574 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005575
5576 return Result;
5577}
5578
5579SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005580X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005581 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005582 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005583 // Create the TargetGlobalAddress node, folding in the constant
5584 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005585 unsigned char OpFlags =
5586 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005587 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005588 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005589 if (OpFlags == X86II::MO_NO_FLAG &&
5590 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005591 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005592 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005593 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005594 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005595 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005596 }
Eric Christopherfd179292009-08-27 18:07:15 +00005597
Chris Lattner4f066492009-07-11 20:29:19 +00005598 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005599 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005600 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5601 else
5602 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005603
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005604 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005605 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005606 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5607 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005608 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005609 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005610
Chris Lattner36c25012009-07-10 07:34:39 +00005611 // For globals that require a load from a stub to get the address, emit the
5612 // load.
5613 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005614 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005615 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005616
Dan Gohman6520e202008-10-18 02:06:02 +00005617 // If there was a non-zero offset that we didn't fold, create an explicit
5618 // addition for it.
5619 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005620 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005621 DAG.getConstant(Offset, getPointerTy()));
5622
Evan Cheng0db9fe62006-04-25 20:13:52 +00005623 return Result;
5624}
5625
Evan Chengda43bcf2008-09-24 00:05:32 +00005626SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005627X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005628 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005629 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005630 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005631}
5632
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005633static SDValue
5634GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005635 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005636 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005637 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005639 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005640 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005641 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005642 GA->getOffset(),
5643 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005644 if (InFlag) {
5645 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005646 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005647 } else {
5648 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005649 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005650 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005651
5652 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005653 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005654
Rafael Espindola15f1b662009-04-24 12:59:40 +00005655 SDValue Flag = Chain.getValue(1);
5656 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005657}
5658
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005659// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005660static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005661LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005662 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005663 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005664 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5665 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005666 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005667 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005668 InFlag = Chain.getValue(1);
5669
Chris Lattnerb903bed2009-06-26 21:20:29 +00005670 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005671}
5672
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005673// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005674static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005675LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005676 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005677 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5678 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005679}
5680
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005681// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5682// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005683static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005684 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005685 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005686 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005687 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005688 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005689 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005690 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005692
5693 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005694 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005695
Chris Lattnerb903bed2009-06-26 21:20:29 +00005696 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005697 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5698 // initialexec.
5699 unsigned WrapperKind = X86ISD::Wrapper;
5700 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005701 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005702 } else if (is64Bit) {
5703 assert(model == TLSModel::InitialExec);
5704 OperandFlags = X86II::MO_GOTTPOFF;
5705 WrapperKind = X86ISD::WrapperRIP;
5706 } else {
5707 assert(model == TLSModel::InitialExec);
5708 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005709 }
Eric Christopherfd179292009-08-27 18:07:15 +00005710
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005711 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5712 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005713 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5714 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005715 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005716 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005717
Rafael Espindola9a580232009-02-27 13:37:18 +00005718 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005719 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005720 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005721
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005722 // The address of the thread local variable is the add of the thread
5723 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005724 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005725}
5726
Dan Gohman475871a2008-07-27 21:46:04 +00005727SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005728X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005729
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005730 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005731 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005732
Eric Christopher30ef0e52010-06-03 04:07:48 +00005733 if (Subtarget->isTargetELF()) {
5734 // TODO: implement the "local dynamic" model
5735 // TODO: implement the "initial exec"model for pic executables
5736
5737 // If GV is an alias then use the aliasee for determining
5738 // thread-localness.
5739 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5740 GV = GA->resolveAliasedGlobal(false);
5741
5742 TLSModel::Model model
5743 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5744
5745 switch (model) {
5746 case TLSModel::GeneralDynamic:
5747 case TLSModel::LocalDynamic: // not implemented
5748 if (Subtarget->is64Bit())
5749 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5750 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5751
5752 case TLSModel::InitialExec:
5753 case TLSModel::LocalExec:
5754 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5755 Subtarget->is64Bit());
5756 }
5757 } else if (Subtarget->isTargetDarwin()) {
5758 // Darwin only has one model of TLS. Lower to that.
5759 unsigned char OpFlag = 0;
5760 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5761 X86ISD::WrapperRIP : X86ISD::Wrapper;
5762
5763 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5764 // global base reg.
5765 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5766 !Subtarget->is64Bit();
5767 if (PIC32)
5768 OpFlag = X86II::MO_TLVP_PIC_BASE;
5769 else
5770 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005771 DebugLoc DL = Op.getDebugLoc();
5772 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005773 getPointerTy(),
5774 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005775 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5776
5777 // With PIC32, the address is actually $g + Offset.
5778 if (PIC32)
5779 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5780 DAG.getNode(X86ISD::GlobalBaseReg,
5781 DebugLoc(), getPointerTy()),
5782 Offset);
5783
5784 // Lowering the machine isd will make sure everything is in the right
5785 // location.
5786 SDValue Args[] = { Offset };
5787 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5788
5789 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5790 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5791 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005792
Eric Christopher30ef0e52010-06-03 04:07:48 +00005793 // And our return value (tls address) is in the standard call return value
5794 // location.
5795 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5796 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005797 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005798
5799 assert(false &&
5800 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005801
Torok Edwinc23197a2009-07-14 16:55:14 +00005802 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005803 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005804}
5805
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005807/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005808/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005809SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005810 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005811 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005812 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005813 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005814 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005815 SDValue ShOpLo = Op.getOperand(0);
5816 SDValue ShOpHi = Op.getOperand(1);
5817 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005818 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005820 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005821
Dan Gohman475871a2008-07-27 21:46:04 +00005822 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005823 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005824 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5825 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005826 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005827 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5828 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005829 }
Evan Chenge3413162006-01-09 18:33:28 +00005830
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5832 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005833 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005835
Dan Gohman475871a2008-07-27 21:46:04 +00005836 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005838 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5839 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005840
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005841 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005842 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5843 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005844 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005845 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5846 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005847 }
5848
Dan Gohman475871a2008-07-27 21:46:04 +00005849 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005850 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005851}
Evan Chenga3195e82006-01-12 22:54:21 +00005852
Dan Gohmand858e902010-04-17 15:26:15 +00005853SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5854 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005855 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005856
5857 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005859 return Op;
5860 }
5861 return SDValue();
5862 }
5863
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005865 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005866
Eli Friedman36df4992009-05-27 00:47:34 +00005867 // These are really Legal; return the operand so the caller accepts it as
5868 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005870 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005872 Subtarget->is64Bit()) {
5873 return Op;
5874 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005875
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005876 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005877 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005878 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005879 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005880 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005881 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005882 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005883 PseudoSourceValue::getFixedStack(SSFI), 0,
5884 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005885 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5886}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887
Owen Andersone50ed302009-08-10 22:56:29 +00005888SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005889 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005890 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005891 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005892 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005893 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005894 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005895 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005897 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005899 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005900 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005901 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005903 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005904 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005905 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005906
5907 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5908 // shouldn't be necessary except that RFP cannot be live across
5909 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005910 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005911 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005912 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005914 SDValue Ops[] = {
5915 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5916 };
5917 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005918 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005919 PseudoSourceValue::getFixedStack(SSFI), 0,
5920 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005921 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005922
Evan Cheng0db9fe62006-04-25 20:13:52 +00005923 return Result;
5924}
5925
Bill Wendling8b8a6362009-01-17 03:56:04 +00005926// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005927SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5928 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005929 // This algorithm is not obvious. Here it is in C code, more or less:
5930 /*
5931 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5932 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5933 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005934
Bill Wendling8b8a6362009-01-17 03:56:04 +00005935 // Copy ints to xmm registers.
5936 __m128i xh = _mm_cvtsi32_si128( hi );
5937 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005938
Bill Wendling8b8a6362009-01-17 03:56:04 +00005939 // Combine into low half of a single xmm register.
5940 __m128i x = _mm_unpacklo_epi32( xh, xl );
5941 __m128d d;
5942 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005943
Bill Wendling8b8a6362009-01-17 03:56:04 +00005944 // Merge in appropriate exponents to give the integer bits the right
5945 // magnitude.
5946 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005947
Bill Wendling8b8a6362009-01-17 03:56:04 +00005948 // Subtract away the biases to deal with the IEEE-754 double precision
5949 // implicit 1.
5950 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005951
Bill Wendling8b8a6362009-01-17 03:56:04 +00005952 // All conversions up to here are exact. The correctly rounded result is
5953 // calculated using the current rounding mode using the following
5954 // horizontal add.
5955 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5956 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5957 // store doesn't really need to be here (except
5958 // maybe to zero the other double)
5959 return sd;
5960 }
5961 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005962
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005963 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005964 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005965
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005966 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005967 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005968 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5969 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5970 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5971 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005972 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005973 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005974
Bill Wendling8b8a6362009-01-17 03:56:04 +00005975 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005976 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005977 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005978 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005979 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005980 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005981 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005982
Owen Anderson825b72b2009-08-11 20:47:22 +00005983 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5984 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005985 Op.getOperand(0),
5986 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005987 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5988 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005989 Op.getOperand(0),
5990 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005991 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5992 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005993 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005994 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005995 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5996 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5997 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005998 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005999 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006000 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006001
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006002 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006003 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6005 DAG.getUNDEF(MVT::v2f64), ShufMask);
6006 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6007 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006008 DAG.getIntPtrConstant(0));
6009}
6010
Bill Wendling8b8a6362009-01-17 03:56:04 +00006011// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006012SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6013 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006014 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006015 // FP constant to bias correct the final result.
6016 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006017 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006018
6019 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006020 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6021 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006022 Op.getOperand(0),
6023 DAG.getIntPtrConstant(0)));
6024
Owen Anderson825b72b2009-08-11 20:47:22 +00006025 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6026 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006027 DAG.getIntPtrConstant(0));
6028
6029 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006030 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6031 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006032 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006033 MVT::v2f64, Load)),
6034 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006035 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 MVT::v2f64, Bias)));
6037 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6038 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006039 DAG.getIntPtrConstant(0));
6040
6041 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006042 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006043
6044 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006045 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006046
Owen Anderson825b72b2009-08-11 20:47:22 +00006047 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006048 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006049 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006050 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006051 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006052 }
6053
6054 // Handle final rounding.
6055 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006056}
6057
Dan Gohmand858e902010-04-17 15:26:15 +00006058SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6059 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006060 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006061 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006062
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006063 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006064 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6065 // the optimization here.
6066 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006067 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006068
Owen Andersone50ed302009-08-10 22:56:29 +00006069 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006070 EVT DstVT = Op.getValueType();
6071 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006072 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006073 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006074 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006075
6076 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006077 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006078 if (SrcVT == MVT::i32) {
6079 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6080 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6081 getPointerTy(), StackSlot, WordOff);
6082 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6083 StackSlot, NULL, 0, false, false, 0);
6084 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6085 OffsetSlot, NULL, 0, false, false, 0);
6086 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6087 return Fild;
6088 }
6089
6090 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6091 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006092 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006093 // For i64 source, we need to add the appropriate power of 2 if the input
6094 // was negative. This is the same as the optimization in
6095 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6096 // we must be careful to do the computation in x87 extended precision, not
6097 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6098 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6099 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6100 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6101
6102 APInt FF(32, 0x5F800000ULL);
6103
6104 // Check whether the sign bit is set.
6105 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6106 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6107 ISD::SETLT);
6108
6109 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6110 SDValue FudgePtr = DAG.getConstantPool(
6111 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6112 getPointerTy());
6113
6114 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6115 SDValue Zero = DAG.getIntPtrConstant(0);
6116 SDValue Four = DAG.getIntPtrConstant(4);
6117 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6118 Zero, Four);
6119 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6120
6121 // Load the value out, extending it from f32 to f80.
6122 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006123 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006124 FudgePtr, PseudoSourceValue::getConstantPool(),
6125 0, MVT::f32, false, false, 4);
6126 // Extend everything to 80 bits to force it to be done on x87.
6127 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6128 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006129}
6130
Dan Gohman475871a2008-07-27 21:46:04 +00006131std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006132FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006133 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006134
Owen Andersone50ed302009-08-10 22:56:29 +00006135 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006136
6137 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006138 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6139 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006140 }
6141
Owen Anderson825b72b2009-08-11 20:47:22 +00006142 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6143 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006144 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006145
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006146 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006147 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006148 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006149 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006150 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006151 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006152 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006153 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006154
Evan Cheng87c89352007-10-15 20:11:21 +00006155 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6156 // stack slot.
6157 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006158 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006159 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006160 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006161
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006163 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006164 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006165 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6166 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6167 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006168 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006169
Dan Gohman475871a2008-07-27 21:46:04 +00006170 SDValue Chain = DAG.getEntryNode();
6171 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006172 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006173 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006174 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006175 PseudoSourceValue::getFixedStack(SSFI), 0,
6176 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006177 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006178 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006179 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6180 };
Dale Johannesenace16102009-02-03 19:33:06 +00006181 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006182 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006183 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006184 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006186
Evan Cheng0db9fe62006-04-25 20:13:52 +00006187 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006188 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006189 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006190
Chris Lattner27a6c732007-11-24 07:07:01 +00006191 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006192}
6193
Dan Gohmand858e902010-04-17 15:26:15 +00006194SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6195 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006196 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006197 if (Op.getValueType() == MVT::v2i32 &&
6198 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006199 return Op;
6200 }
6201 return SDValue();
6202 }
6203
Eli Friedman948e95a2009-05-23 09:59:16 +00006204 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006205 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006206 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6207 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006208
Chris Lattner27a6c732007-11-24 07:07:01 +00006209 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006210 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006211 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006212}
6213
Dan Gohmand858e902010-04-17 15:26:15 +00006214SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6215 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006216 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6217 SDValue FIST = Vals.first, StackSlot = Vals.second;
6218 assert(FIST.getNode() && "Unexpected failure");
6219
6220 // Load the result.
6221 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006222 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006223}
6224
Dan Gohmand858e902010-04-17 15:26:15 +00006225SDValue X86TargetLowering::LowerFABS(SDValue Op,
6226 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006227 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006228 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006229 EVT VT = Op.getValueType();
6230 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006231 if (VT.isVector())
6232 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006233 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006234 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006235 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006236 CV.push_back(C);
6237 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006238 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006239 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006240 CV.push_back(C);
6241 CV.push_back(C);
6242 CV.push_back(C);
6243 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006244 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006245 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006246 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006247 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006248 PseudoSourceValue::getConstantPool(), 0,
6249 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006250 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006251}
6252
Dan Gohmand858e902010-04-17 15:26:15 +00006253SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006254 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006255 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006256 EVT VT = Op.getValueType();
6257 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006258 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006259 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006260 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006261 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006262 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006263 CV.push_back(C);
6264 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006265 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006266 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006267 CV.push_back(C);
6268 CV.push_back(C);
6269 CV.push_back(C);
6270 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006271 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006272 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006273 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006274 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006275 PseudoSourceValue::getConstantPool(), 0,
6276 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006277 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006278 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6280 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006281 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006283 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006284 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006285 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006286}
6287
Dan Gohmand858e902010-04-17 15:26:15 +00006288SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006289 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006290 SDValue Op0 = Op.getOperand(0);
6291 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006292 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006293 EVT VT = Op.getValueType();
6294 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006295
6296 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006297 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006298 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006299 SrcVT = VT;
6300 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006301 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006302 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006303 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006304 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006305 }
6306
6307 // At this point the operands and the result should have the same
6308 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006309
Evan Cheng68c47cb2007-01-05 07:55:56 +00006310 // First get the sign bit of second operand.
6311 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006312 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006313 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6314 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006315 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006316 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6317 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6318 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6319 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006320 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006321 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006322 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006323 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006324 PseudoSourceValue::getConstantPool(), 0,
6325 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006326 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006327
6328 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006329 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006330 // Op0 is MVT::f32, Op1 is MVT::f64.
6331 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6332 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6333 DAG.getConstant(32, MVT::i32));
6334 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6335 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006336 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006337 }
6338
Evan Cheng73d6cf12007-01-05 21:37:56 +00006339 // Clear first operand sign bit.
6340 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006341 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006342 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6343 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006344 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006345 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6346 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6347 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6348 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006349 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006350 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006351 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006352 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006353 PseudoSourceValue::getConstantPool(), 0,
6354 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006355 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006356
6357 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006358 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006359}
6360
Dan Gohman076aee32009-03-04 19:44:21 +00006361/// Emit nodes that will be selected as "test Op0,Op0", or something
6362/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006363SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006364 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006365 DebugLoc dl = Op.getDebugLoc();
6366
Dan Gohman31125812009-03-07 01:58:32 +00006367 // CF and OF aren't always set the way we want. Determine which
6368 // of these we need.
6369 bool NeedCF = false;
6370 bool NeedOF = false;
6371 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006372 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006373 case X86::COND_A: case X86::COND_AE:
6374 case X86::COND_B: case X86::COND_BE:
6375 NeedCF = true;
6376 break;
6377 case X86::COND_G: case X86::COND_GE:
6378 case X86::COND_L: case X86::COND_LE:
6379 case X86::COND_O: case X86::COND_NO:
6380 NeedOF = true;
6381 break;
Dan Gohman31125812009-03-07 01:58:32 +00006382 }
6383
Dan Gohman076aee32009-03-04 19:44:21 +00006384 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006385 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6386 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006387 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6388 // Emit a CMP with 0, which is the TEST pattern.
6389 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6390 DAG.getConstant(0, Op.getValueType()));
6391
6392 unsigned Opcode = 0;
6393 unsigned NumOperands = 0;
6394 switch (Op.getNode()->getOpcode()) {
6395 case ISD::ADD:
6396 // Due to an isel shortcoming, be conservative if this add is likely to be
6397 // selected as part of a load-modify-store instruction. When the root node
6398 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6399 // uses of other nodes in the match, such as the ADD in this case. This
6400 // leads to the ADD being left around and reselected, with the result being
6401 // two adds in the output. Alas, even if none our users are stores, that
6402 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6403 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6404 // climbing the DAG back to the root, and it doesn't seem to be worth the
6405 // effort.
6406 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006407 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006408 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6409 goto default_case;
6410
6411 if (ConstantSDNode *C =
6412 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6413 // An add of one will be selected as an INC.
6414 if (C->getAPIntValue() == 1) {
6415 Opcode = X86ISD::INC;
6416 NumOperands = 1;
6417 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006418 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006419
6420 // An add of negative one (subtract of one) will be selected as a DEC.
6421 if (C->getAPIntValue().isAllOnesValue()) {
6422 Opcode = X86ISD::DEC;
6423 NumOperands = 1;
6424 break;
6425 }
Dan Gohman076aee32009-03-04 19:44:21 +00006426 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006427
6428 // Otherwise use a regular EFLAGS-setting add.
6429 Opcode = X86ISD::ADD;
6430 NumOperands = 2;
6431 break;
6432 case ISD::AND: {
6433 // If the primary and result isn't used, don't bother using X86ISD::AND,
6434 // because a TEST instruction will be better.
6435 bool NonFlagUse = false;
6436 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6437 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6438 SDNode *User = *UI;
6439 unsigned UOpNo = UI.getOperandNo();
6440 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6441 // Look pass truncate.
6442 UOpNo = User->use_begin().getOperandNo();
6443 User = *User->use_begin();
6444 }
6445
6446 if (User->getOpcode() != ISD::BRCOND &&
6447 User->getOpcode() != ISD::SETCC &&
6448 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6449 NonFlagUse = true;
6450 break;
6451 }
Dan Gohman076aee32009-03-04 19:44:21 +00006452 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006453
6454 if (!NonFlagUse)
6455 break;
6456 }
6457 // FALL THROUGH
6458 case ISD::SUB:
6459 case ISD::OR:
6460 case ISD::XOR:
6461 // Due to the ISEL shortcoming noted above, be conservative if this op is
6462 // likely to be selected as part of a load-modify-store instruction.
6463 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6464 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6465 if (UI->getOpcode() == ISD::STORE)
6466 goto default_case;
6467
6468 // Otherwise use a regular EFLAGS-setting instruction.
6469 switch (Op.getNode()->getOpcode()) {
6470 default: llvm_unreachable("unexpected operator!");
6471 case ISD::SUB: Opcode = X86ISD::SUB; break;
6472 case ISD::OR: Opcode = X86ISD::OR; break;
6473 case ISD::XOR: Opcode = X86ISD::XOR; break;
6474 case ISD::AND: Opcode = X86ISD::AND; break;
6475 }
6476
6477 NumOperands = 2;
6478 break;
6479 case X86ISD::ADD:
6480 case X86ISD::SUB:
6481 case X86ISD::INC:
6482 case X86ISD::DEC:
6483 case X86ISD::OR:
6484 case X86ISD::XOR:
6485 case X86ISD::AND:
6486 return SDValue(Op.getNode(), 1);
6487 default:
6488 default_case:
6489 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006490 }
6491
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006492 if (Opcode == 0)
6493 // Emit a CMP with 0, which is the TEST pattern.
6494 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6495 DAG.getConstant(0, Op.getValueType()));
6496
6497 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6498 SmallVector<SDValue, 4> Ops;
6499 for (unsigned i = 0; i != NumOperands; ++i)
6500 Ops.push_back(Op.getOperand(i));
6501
6502 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6503 DAG.ReplaceAllUsesWith(Op, New);
6504 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006505}
6506
6507/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6508/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006509SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006510 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006511 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6512 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006513 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006514
6515 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006516 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006517}
6518
Evan Chengd40d03e2010-01-06 19:38:29 +00006519/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6520/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006521SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6522 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006523 SDValue Op0 = And.getOperand(0);
6524 SDValue Op1 = And.getOperand(1);
6525 if (Op0.getOpcode() == ISD::TRUNCATE)
6526 Op0 = Op0.getOperand(0);
6527 if (Op1.getOpcode() == ISD::TRUNCATE)
6528 Op1 = Op1.getOperand(0);
6529
Evan Chengd40d03e2010-01-06 19:38:29 +00006530 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006531 if (Op1.getOpcode() == ISD::SHL)
6532 std::swap(Op0, Op1);
6533 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006534 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6535 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006536 // If we looked past a truncate, check that it's only truncating away
6537 // known zeros.
6538 unsigned BitWidth = Op0.getValueSizeInBits();
6539 unsigned AndBitWidth = And.getValueSizeInBits();
6540 if (BitWidth > AndBitWidth) {
6541 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6542 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6543 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6544 return SDValue();
6545 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006546 LHS = Op1;
6547 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006548 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006549 } else if (Op1.getOpcode() == ISD::Constant) {
6550 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6551 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006552 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6553 LHS = AndLHS.getOperand(0);
6554 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006555 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006556 }
Evan Cheng0488db92007-09-25 01:57:46 +00006557
Evan Chengd40d03e2010-01-06 19:38:29 +00006558 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006559 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006560 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006561 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006562 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006563 // Also promote i16 to i32 for performance / code size reason.
6564 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006565 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006566 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006567
Evan Chengd40d03e2010-01-06 19:38:29 +00006568 // If the operand types disagree, extend the shift amount to match. Since
6569 // BT ignores high bits (like shifts) we can use anyextend.
6570 if (LHS.getValueType() != RHS.getValueType())
6571 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006572
Evan Chengd40d03e2010-01-06 19:38:29 +00006573 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6574 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6575 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6576 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006577 }
6578
Evan Cheng54de3ea2010-01-05 06:52:31 +00006579 return SDValue();
6580}
6581
Dan Gohmand858e902010-04-17 15:26:15 +00006582SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006583 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6584 SDValue Op0 = Op.getOperand(0);
6585 SDValue Op1 = Op.getOperand(1);
6586 DebugLoc dl = Op.getDebugLoc();
6587 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6588
6589 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006590 // Lower (X & (1 << N)) == 0 to BT(X, N).
6591 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6592 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6593 if (Op0.getOpcode() == ISD::AND &&
6594 Op0.hasOneUse() &&
6595 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006596 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006597 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6598 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6599 if (NewSetCC.getNode())
6600 return NewSetCC;
6601 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006602
Evan Cheng2c755ba2010-02-27 07:36:59 +00006603 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6604 if (Op0.getOpcode() == X86ISD::SETCC &&
6605 Op1.getOpcode() == ISD::Constant &&
6606 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6607 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6608 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6609 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6610 bool Invert = (CC == ISD::SETNE) ^
6611 cast<ConstantSDNode>(Op1)->isNullValue();
6612 if (Invert)
6613 CCode = X86::GetOppositeBranchCondition(CCode);
6614 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6615 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6616 }
6617
Evan Chenge5b51ac2010-04-17 06:13:15 +00006618 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006619 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006620 if (X86CC == X86::COND_INVALID)
6621 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006622
Evan Cheng552f09a2010-04-26 19:06:11 +00006623 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006624
6625 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006626 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006627 return DAG.getNode(ISD::AND, dl, MVT::i8,
6628 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6629 DAG.getConstant(X86CC, MVT::i8), Cond),
6630 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006631
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6633 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006634}
6635
Dan Gohmand858e902010-04-17 15:26:15 +00006636SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006637 SDValue Cond;
6638 SDValue Op0 = Op.getOperand(0);
6639 SDValue Op1 = Op.getOperand(1);
6640 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006641 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006642 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6643 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006644 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006645
6646 if (isFP) {
6647 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006648 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006649 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6650 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006651 bool Swap = false;
6652
6653 switch (SetCCOpcode) {
6654 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006655 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006656 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006657 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006658 case ISD::SETGT: Swap = true; // Fallthrough
6659 case ISD::SETLT:
6660 case ISD::SETOLT: SSECC = 1; break;
6661 case ISD::SETOGE:
6662 case ISD::SETGE: Swap = true; // Fallthrough
6663 case ISD::SETLE:
6664 case ISD::SETOLE: SSECC = 2; break;
6665 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006666 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006667 case ISD::SETNE: SSECC = 4; break;
6668 case ISD::SETULE: Swap = true;
6669 case ISD::SETUGE: SSECC = 5; break;
6670 case ISD::SETULT: Swap = true;
6671 case ISD::SETUGT: SSECC = 6; break;
6672 case ISD::SETO: SSECC = 7; break;
6673 }
6674 if (Swap)
6675 std::swap(Op0, Op1);
6676
Nate Begemanfb8ead02008-07-25 19:05:58 +00006677 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006678 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006679 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006680 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006681 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6682 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006683 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006684 }
6685 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006686 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006687 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6688 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006689 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006690 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006691 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006692 }
6693 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006695 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006696
Nate Begeman30a0de92008-07-17 16:51:19 +00006697 // We are handling one of the integer comparisons here. Since SSE only has
6698 // GT and EQ comparisons for integer, swapping operands and multiple
6699 // operations may be required for some comparisons.
6700 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6701 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006702
Owen Anderson825b72b2009-08-11 20:47:22 +00006703 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006704 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006705 case MVT::v8i8:
6706 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6707 case MVT::v4i16:
6708 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6709 case MVT::v2i32:
6710 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6711 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006712 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006713
Nate Begeman30a0de92008-07-17 16:51:19 +00006714 switch (SetCCOpcode) {
6715 default: break;
6716 case ISD::SETNE: Invert = true;
6717 case ISD::SETEQ: Opc = EQOpc; break;
6718 case ISD::SETLT: Swap = true;
6719 case ISD::SETGT: Opc = GTOpc; break;
6720 case ISD::SETGE: Swap = true;
6721 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6722 case ISD::SETULT: Swap = true;
6723 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6724 case ISD::SETUGE: Swap = true;
6725 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6726 }
6727 if (Swap)
6728 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006729
Nate Begeman30a0de92008-07-17 16:51:19 +00006730 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6731 // bits of the inputs before performing those operations.
6732 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006733 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006734 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6735 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006736 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006737 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6738 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006739 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6740 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006741 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006742
Dale Johannesenace16102009-02-03 19:33:06 +00006743 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006744
6745 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006746 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006747 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006748
Nate Begeman30a0de92008-07-17 16:51:19 +00006749 return Result;
6750}
Evan Cheng0488db92007-09-25 01:57:46 +00006751
Evan Cheng370e5342008-12-03 08:38:43 +00006752// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006753static bool isX86LogicalCmp(SDValue Op) {
6754 unsigned Opc = Op.getNode()->getOpcode();
6755 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6756 return true;
6757 if (Op.getResNo() == 1 &&
6758 (Opc == X86ISD::ADD ||
6759 Opc == X86ISD::SUB ||
6760 Opc == X86ISD::SMUL ||
6761 Opc == X86ISD::UMUL ||
6762 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006763 Opc == X86ISD::DEC ||
6764 Opc == X86ISD::OR ||
6765 Opc == X86ISD::XOR ||
6766 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006767 return true;
6768
6769 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006770}
6771
Dan Gohmand858e902010-04-17 15:26:15 +00006772SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006773 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006774 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006775 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006776 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006777
Dan Gohman1a492952009-10-20 16:22:37 +00006778 if (Cond.getOpcode() == ISD::SETCC) {
6779 SDValue NewCond = LowerSETCC(Cond, DAG);
6780 if (NewCond.getNode())
6781 Cond = NewCond;
6782 }
Evan Cheng734503b2006-09-11 02:19:56 +00006783
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006784 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6785 SDValue Op1 = Op.getOperand(1);
6786 SDValue Op2 = Op.getOperand(2);
6787 if (Cond.getOpcode() == X86ISD::SETCC &&
6788 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6789 SDValue Cmp = Cond.getOperand(1);
6790 if (Cmp.getOpcode() == X86ISD::CMP) {
6791 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6792 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6793 ConstantSDNode *RHSC =
6794 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6795 if (N1C && N1C->isAllOnesValue() &&
6796 N2C && N2C->isNullValue() &&
6797 RHSC && RHSC->isNullValue()) {
6798 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006799 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006800 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6801 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6802 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6803 }
6804 }
6805 }
6806
Evan Chengad9c0a32009-12-15 00:53:42 +00006807 // Look pass (and (setcc_carry (cmp ...)), 1).
6808 if (Cond.getOpcode() == ISD::AND &&
6809 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6810 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6811 if (C && C->getAPIntValue() == 1)
6812 Cond = Cond.getOperand(0);
6813 }
6814
Evan Cheng3f41d662007-10-08 22:16:29 +00006815 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6816 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006817 if (Cond.getOpcode() == X86ISD::SETCC ||
6818 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006819 CC = Cond.getOperand(0);
6820
Dan Gohman475871a2008-07-27 21:46:04 +00006821 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006822 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006823 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006824
Evan Cheng3f41d662007-10-08 22:16:29 +00006825 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006826 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006827 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006828 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006829
Chris Lattnerd1980a52009-03-12 06:52:53 +00006830 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6831 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006832 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006833 addTest = false;
6834 }
6835 }
6836
6837 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006838 // Look pass the truncate.
6839 if (Cond.getOpcode() == ISD::TRUNCATE)
6840 Cond = Cond.getOperand(0);
6841
6842 // We know the result of AND is compared against zero. Try to match
6843 // it to BT.
6844 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6845 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6846 if (NewSetCC.getNode()) {
6847 CC = NewSetCC.getOperand(0);
6848 Cond = NewSetCC.getOperand(1);
6849 addTest = false;
6850 }
6851 }
6852 }
6853
6854 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006856 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006857 }
6858
Evan Cheng0488db92007-09-25 01:57:46 +00006859 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6860 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006861 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6862 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006863 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006864}
6865
Evan Cheng370e5342008-12-03 08:38:43 +00006866// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6867// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6868// from the AND / OR.
6869static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6870 Opc = Op.getOpcode();
6871 if (Opc != ISD::OR && Opc != ISD::AND)
6872 return false;
6873 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6874 Op.getOperand(0).hasOneUse() &&
6875 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6876 Op.getOperand(1).hasOneUse());
6877}
6878
Evan Cheng961d6d42009-02-02 08:19:07 +00006879// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6880// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006881static bool isXor1OfSetCC(SDValue Op) {
6882 if (Op.getOpcode() != ISD::XOR)
6883 return false;
6884 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6885 if (N1C && N1C->getAPIntValue() == 1) {
6886 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6887 Op.getOperand(0).hasOneUse();
6888 }
6889 return false;
6890}
6891
Dan Gohmand858e902010-04-17 15:26:15 +00006892SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006893 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006894 SDValue Chain = Op.getOperand(0);
6895 SDValue Cond = Op.getOperand(1);
6896 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006897 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006898 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006899
Dan Gohman1a492952009-10-20 16:22:37 +00006900 if (Cond.getOpcode() == ISD::SETCC) {
6901 SDValue NewCond = LowerSETCC(Cond, DAG);
6902 if (NewCond.getNode())
6903 Cond = NewCond;
6904 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006905#if 0
6906 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006907 else if (Cond.getOpcode() == X86ISD::ADD ||
6908 Cond.getOpcode() == X86ISD::SUB ||
6909 Cond.getOpcode() == X86ISD::SMUL ||
6910 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006911 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006912#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006913
Evan Chengad9c0a32009-12-15 00:53:42 +00006914 // Look pass (and (setcc_carry (cmp ...)), 1).
6915 if (Cond.getOpcode() == ISD::AND &&
6916 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6917 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6918 if (C && C->getAPIntValue() == 1)
6919 Cond = Cond.getOperand(0);
6920 }
6921
Evan Cheng3f41d662007-10-08 22:16:29 +00006922 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6923 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006924 if (Cond.getOpcode() == X86ISD::SETCC ||
6925 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006926 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927
Dan Gohman475871a2008-07-27 21:46:04 +00006928 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006929 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006930 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006931 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006932 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006933 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006934 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006935 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006936 default: break;
6937 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006938 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006939 // These can only come from an arithmetic instruction with overflow,
6940 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006941 Cond = Cond.getNode()->getOperand(1);
6942 addTest = false;
6943 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006944 }
Evan Cheng0488db92007-09-25 01:57:46 +00006945 }
Evan Cheng370e5342008-12-03 08:38:43 +00006946 } else {
6947 unsigned CondOpc;
6948 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6949 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006950 if (CondOpc == ISD::OR) {
6951 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6952 // two branches instead of an explicit OR instruction with a
6953 // separate test.
6954 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006955 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006956 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006957 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006958 Chain, Dest, CC, Cmp);
6959 CC = Cond.getOperand(1).getOperand(0);
6960 Cond = Cmp;
6961 addTest = false;
6962 }
6963 } else { // ISD::AND
6964 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6965 // two branches instead of an explicit AND instruction with a
6966 // separate test. However, we only do this if this block doesn't
6967 // have a fall-through edge, because this requires an explicit
6968 // jmp when the condition is false.
6969 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006970 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006971 Op.getNode()->hasOneUse()) {
6972 X86::CondCode CCode =
6973 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6974 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006975 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006976 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006977 // Look for an unconditional branch following this conditional branch.
6978 // We need this because we need to reverse the successors in order
6979 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006980 if (User->getOpcode() == ISD::BR) {
6981 SDValue FalseBB = User->getOperand(1);
6982 SDNode *NewBR =
6983 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006984 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006985 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006986 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006987
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006989 Chain, Dest, CC, Cmp);
6990 X86::CondCode CCode =
6991 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6992 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006994 Cond = Cmp;
6995 addTest = false;
6996 }
6997 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006998 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006999 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7000 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7001 // It should be transformed during dag combiner except when the condition
7002 // is set by a arithmetics with overflow node.
7003 X86::CondCode CCode =
7004 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7005 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007007 Cond = Cond.getOperand(0).getOperand(1);
7008 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007009 }
Evan Cheng0488db92007-09-25 01:57:46 +00007010 }
7011
7012 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007013 // Look pass the truncate.
7014 if (Cond.getOpcode() == ISD::TRUNCATE)
7015 Cond = Cond.getOperand(0);
7016
7017 // We know the result of AND is compared against zero. Try to match
7018 // it to BT.
7019 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7020 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7021 if (NewSetCC.getNode()) {
7022 CC = NewSetCC.getOperand(0);
7023 Cond = NewSetCC.getOperand(1);
7024 addTest = false;
7025 }
7026 }
7027 }
7028
7029 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007030 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007031 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007032 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007033 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007034 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007035}
7036
Anton Korobeynikove060b532007-04-17 19:34:00 +00007037
7038// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7039// Calls to _alloca is needed to probe the stack when allocating more than 4k
7040// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7041// that the guard pages used by the OS virtual memory manager are allocated in
7042// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007043SDValue
7044X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007045 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007046 assert(Subtarget->isTargetCygMing() &&
7047 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007048 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007049
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007050 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007051 SDValue Chain = Op.getOperand(0);
7052 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007053 // FIXME: Ensure alignment here
7054
Dan Gohman475871a2008-07-27 21:46:04 +00007055 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007056
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007058
Dale Johannesendd64c412009-02-04 00:33:20 +00007059 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007060 Flag = Chain.getValue(1);
7061
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007062 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007063
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007064 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7065 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007066
Dale Johannesendd64c412009-02-04 00:33:20 +00007067 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007068
Dan Gohman475871a2008-07-27 21:46:04 +00007069 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007070 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007071}
7072
Dan Gohmand858e902010-04-17 15:26:15 +00007073SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007074 MachineFunction &MF = DAG.getMachineFunction();
7075 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7076
Dan Gohman69de1932008-02-06 22:27:42 +00007077 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007078 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007079
Evan Cheng25ab6902006-09-08 06:48:29 +00007080 if (!Subtarget->is64Bit()) {
7081 // vastart just stores the address of the VarArgsFrameIndex slot into the
7082 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007083 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7084 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007085 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7086 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007087 }
7088
7089 // __va_list_tag:
7090 // gp_offset (0 - 6 * 8)
7091 // fp_offset (48 - 48 + 8 * 16)
7092 // overflow_arg_area (point to parameters coming in memory).
7093 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007094 SmallVector<SDValue, 8> MemOps;
7095 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007096 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007097 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007098 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7099 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007100 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007101 MemOps.push_back(Store);
7102
7103 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007104 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007105 FIN, DAG.getIntPtrConstant(4));
7106 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007107 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7108 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007109 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007110 MemOps.push_back(Store);
7111
7112 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007113 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007114 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007115 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7116 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007117 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007118 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007119 MemOps.push_back(Store);
7120
7121 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007122 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007123 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007124 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7125 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007126 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007127 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007128 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007129 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007130 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007131}
7132
Dan Gohmand858e902010-04-17 15:26:15 +00007133SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007134 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7135 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007136
Chris Lattner75361b62010-04-07 22:58:41 +00007137 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007138 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007139}
7140
Dan Gohmand858e902010-04-17 15:26:15 +00007141SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007142 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007143 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007144 SDValue Chain = Op.getOperand(0);
7145 SDValue DstPtr = Op.getOperand(1);
7146 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007147 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7148 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007149 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007150
Dale Johannesendd64c412009-02-04 00:33:20 +00007151 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007152 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7153 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007154}
7155
Dan Gohman475871a2008-07-27 21:46:04 +00007156SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007157X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007158 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007159 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007160 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007161 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007162 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007163 case Intrinsic::x86_sse_comieq_ss:
7164 case Intrinsic::x86_sse_comilt_ss:
7165 case Intrinsic::x86_sse_comile_ss:
7166 case Intrinsic::x86_sse_comigt_ss:
7167 case Intrinsic::x86_sse_comige_ss:
7168 case Intrinsic::x86_sse_comineq_ss:
7169 case Intrinsic::x86_sse_ucomieq_ss:
7170 case Intrinsic::x86_sse_ucomilt_ss:
7171 case Intrinsic::x86_sse_ucomile_ss:
7172 case Intrinsic::x86_sse_ucomigt_ss:
7173 case Intrinsic::x86_sse_ucomige_ss:
7174 case Intrinsic::x86_sse_ucomineq_ss:
7175 case Intrinsic::x86_sse2_comieq_sd:
7176 case Intrinsic::x86_sse2_comilt_sd:
7177 case Intrinsic::x86_sse2_comile_sd:
7178 case Intrinsic::x86_sse2_comigt_sd:
7179 case Intrinsic::x86_sse2_comige_sd:
7180 case Intrinsic::x86_sse2_comineq_sd:
7181 case Intrinsic::x86_sse2_ucomieq_sd:
7182 case Intrinsic::x86_sse2_ucomilt_sd:
7183 case Intrinsic::x86_sse2_ucomile_sd:
7184 case Intrinsic::x86_sse2_ucomigt_sd:
7185 case Intrinsic::x86_sse2_ucomige_sd:
7186 case Intrinsic::x86_sse2_ucomineq_sd: {
7187 unsigned Opc = 0;
7188 ISD::CondCode CC = ISD::SETCC_INVALID;
7189 switch (IntNo) {
7190 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007191 case Intrinsic::x86_sse_comieq_ss:
7192 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007193 Opc = X86ISD::COMI;
7194 CC = ISD::SETEQ;
7195 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007196 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007197 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007198 Opc = X86ISD::COMI;
7199 CC = ISD::SETLT;
7200 break;
7201 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007202 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007203 Opc = X86ISD::COMI;
7204 CC = ISD::SETLE;
7205 break;
7206 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007207 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007208 Opc = X86ISD::COMI;
7209 CC = ISD::SETGT;
7210 break;
7211 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007212 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007213 Opc = X86ISD::COMI;
7214 CC = ISD::SETGE;
7215 break;
7216 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007217 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007218 Opc = X86ISD::COMI;
7219 CC = ISD::SETNE;
7220 break;
7221 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007222 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007223 Opc = X86ISD::UCOMI;
7224 CC = ISD::SETEQ;
7225 break;
7226 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007227 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007228 Opc = X86ISD::UCOMI;
7229 CC = ISD::SETLT;
7230 break;
7231 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007232 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007233 Opc = X86ISD::UCOMI;
7234 CC = ISD::SETLE;
7235 break;
7236 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007237 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007238 Opc = X86ISD::UCOMI;
7239 CC = ISD::SETGT;
7240 break;
7241 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007242 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007243 Opc = X86ISD::UCOMI;
7244 CC = ISD::SETGE;
7245 break;
7246 case Intrinsic::x86_sse_ucomineq_ss:
7247 case Intrinsic::x86_sse2_ucomineq_sd:
7248 Opc = X86ISD::UCOMI;
7249 CC = ISD::SETNE;
7250 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007251 }
Evan Cheng734503b2006-09-11 02:19:56 +00007252
Dan Gohman475871a2008-07-27 21:46:04 +00007253 SDValue LHS = Op.getOperand(1);
7254 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007255 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007256 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007257 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7258 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7259 DAG.getConstant(X86CC, MVT::i8), Cond);
7260 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007261 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007262 // ptest and testp intrinsics. The intrinsic these come from are designed to
7263 // return an integer value, not just an instruction so lower it to the ptest
7264 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007265 case Intrinsic::x86_sse41_ptestz:
7266 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007267 case Intrinsic::x86_sse41_ptestnzc:
7268 case Intrinsic::x86_avx_ptestz_256:
7269 case Intrinsic::x86_avx_ptestc_256:
7270 case Intrinsic::x86_avx_ptestnzc_256:
7271 case Intrinsic::x86_avx_vtestz_ps:
7272 case Intrinsic::x86_avx_vtestc_ps:
7273 case Intrinsic::x86_avx_vtestnzc_ps:
7274 case Intrinsic::x86_avx_vtestz_pd:
7275 case Intrinsic::x86_avx_vtestc_pd:
7276 case Intrinsic::x86_avx_vtestnzc_pd:
7277 case Intrinsic::x86_avx_vtestz_ps_256:
7278 case Intrinsic::x86_avx_vtestc_ps_256:
7279 case Intrinsic::x86_avx_vtestnzc_ps_256:
7280 case Intrinsic::x86_avx_vtestz_pd_256:
7281 case Intrinsic::x86_avx_vtestc_pd_256:
7282 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7283 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007284 unsigned X86CC = 0;
7285 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007286 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007287 case Intrinsic::x86_avx_vtestz_ps:
7288 case Intrinsic::x86_avx_vtestz_pd:
7289 case Intrinsic::x86_avx_vtestz_ps_256:
7290 case Intrinsic::x86_avx_vtestz_pd_256:
7291 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007292 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007293 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007294 // ZF = 1
7295 X86CC = X86::COND_E;
7296 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007297 case Intrinsic::x86_avx_vtestc_ps:
7298 case Intrinsic::x86_avx_vtestc_pd:
7299 case Intrinsic::x86_avx_vtestc_ps_256:
7300 case Intrinsic::x86_avx_vtestc_pd_256:
7301 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007302 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007303 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007304 // CF = 1
7305 X86CC = X86::COND_B;
7306 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007307 case Intrinsic::x86_avx_vtestnzc_ps:
7308 case Intrinsic::x86_avx_vtestnzc_pd:
7309 case Intrinsic::x86_avx_vtestnzc_ps_256:
7310 case Intrinsic::x86_avx_vtestnzc_pd_256:
7311 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007312 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007313 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007314 // ZF and CF = 0
7315 X86CC = X86::COND_A;
7316 break;
7317 }
Eric Christopherfd179292009-08-27 18:07:15 +00007318
Eric Christopher71c67532009-07-29 00:28:05 +00007319 SDValue LHS = Op.getOperand(1);
7320 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007321 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7322 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7324 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7325 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007326 }
Evan Cheng5759f972008-05-04 09:15:50 +00007327
7328 // Fix vector shift instructions where the last operand is a non-immediate
7329 // i32 value.
7330 case Intrinsic::x86_sse2_pslli_w:
7331 case Intrinsic::x86_sse2_pslli_d:
7332 case Intrinsic::x86_sse2_pslli_q:
7333 case Intrinsic::x86_sse2_psrli_w:
7334 case Intrinsic::x86_sse2_psrli_d:
7335 case Intrinsic::x86_sse2_psrli_q:
7336 case Intrinsic::x86_sse2_psrai_w:
7337 case Intrinsic::x86_sse2_psrai_d:
7338 case Intrinsic::x86_mmx_pslli_w:
7339 case Intrinsic::x86_mmx_pslli_d:
7340 case Intrinsic::x86_mmx_pslli_q:
7341 case Intrinsic::x86_mmx_psrli_w:
7342 case Intrinsic::x86_mmx_psrli_d:
7343 case Intrinsic::x86_mmx_psrli_q:
7344 case Intrinsic::x86_mmx_psrai_w:
7345 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007346 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007347 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007348 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007349
7350 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007351 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007352 switch (IntNo) {
7353 case Intrinsic::x86_sse2_pslli_w:
7354 NewIntNo = Intrinsic::x86_sse2_psll_w;
7355 break;
7356 case Intrinsic::x86_sse2_pslli_d:
7357 NewIntNo = Intrinsic::x86_sse2_psll_d;
7358 break;
7359 case Intrinsic::x86_sse2_pslli_q:
7360 NewIntNo = Intrinsic::x86_sse2_psll_q;
7361 break;
7362 case Intrinsic::x86_sse2_psrli_w:
7363 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7364 break;
7365 case Intrinsic::x86_sse2_psrli_d:
7366 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7367 break;
7368 case Intrinsic::x86_sse2_psrli_q:
7369 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7370 break;
7371 case Intrinsic::x86_sse2_psrai_w:
7372 NewIntNo = Intrinsic::x86_sse2_psra_w;
7373 break;
7374 case Intrinsic::x86_sse2_psrai_d:
7375 NewIntNo = Intrinsic::x86_sse2_psra_d;
7376 break;
7377 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007379 switch (IntNo) {
7380 case Intrinsic::x86_mmx_pslli_w:
7381 NewIntNo = Intrinsic::x86_mmx_psll_w;
7382 break;
7383 case Intrinsic::x86_mmx_pslli_d:
7384 NewIntNo = Intrinsic::x86_mmx_psll_d;
7385 break;
7386 case Intrinsic::x86_mmx_pslli_q:
7387 NewIntNo = Intrinsic::x86_mmx_psll_q;
7388 break;
7389 case Intrinsic::x86_mmx_psrli_w:
7390 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7391 break;
7392 case Intrinsic::x86_mmx_psrli_d:
7393 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7394 break;
7395 case Intrinsic::x86_mmx_psrli_q:
7396 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7397 break;
7398 case Intrinsic::x86_mmx_psrai_w:
7399 NewIntNo = Intrinsic::x86_mmx_psra_w;
7400 break;
7401 case Intrinsic::x86_mmx_psrai_d:
7402 NewIntNo = Intrinsic::x86_mmx_psra_d;
7403 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007404 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007405 }
7406 break;
7407 }
7408 }
Mon P Wangefa42202009-09-03 19:56:25 +00007409
7410 // The vector shift intrinsics with scalars uses 32b shift amounts but
7411 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7412 // to be zero.
7413 SDValue ShOps[4];
7414 ShOps[0] = ShAmt;
7415 ShOps[1] = DAG.getConstant(0, MVT::i32);
7416 if (ShAmtVT == MVT::v4i32) {
7417 ShOps[2] = DAG.getUNDEF(MVT::i32);
7418 ShOps[3] = DAG.getUNDEF(MVT::i32);
7419 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7420 } else {
7421 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7422 }
7423
Owen Andersone50ed302009-08-10 22:56:29 +00007424 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007425 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007426 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007428 Op.getOperand(1), ShAmt);
7429 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007430 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007431}
Evan Cheng72261582005-12-20 06:22:03 +00007432
Dan Gohmand858e902010-04-17 15:26:15 +00007433SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7434 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007435 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7436 MFI->setReturnAddressIsTaken(true);
7437
Bill Wendling64e87322009-01-16 19:25:27 +00007438 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007439 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007440
7441 if (Depth > 0) {
7442 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7443 SDValue Offset =
7444 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007447 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007448 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007449 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007450 }
7451
7452 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007453 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007454 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007455 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007456}
7457
Dan Gohmand858e902010-04-17 15:26:15 +00007458SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007459 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7460 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007461
Owen Andersone50ed302009-08-10 22:56:29 +00007462 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007463 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007464 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7465 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007466 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007467 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007468 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7469 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007470 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007471}
7472
Dan Gohman475871a2008-07-27 21:46:04 +00007473SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007474 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007475 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007476}
7477
Dan Gohmand858e902010-04-17 15:26:15 +00007478SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007479 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007480 SDValue Chain = Op.getOperand(0);
7481 SDValue Offset = Op.getOperand(1);
7482 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007483 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007484
Dan Gohmand8816272010-08-11 18:14:00 +00007485 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7486 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7487 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007488 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007489
Dan Gohmand8816272010-08-11 18:14:00 +00007490 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7491 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007493 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007494 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007495 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007496
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007499 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007500}
7501
Dan Gohman475871a2008-07-27 21:46:04 +00007502SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007503 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007504 SDValue Root = Op.getOperand(0);
7505 SDValue Trmp = Op.getOperand(1); // trampoline
7506 SDValue FPtr = Op.getOperand(2); // nested function
7507 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007508 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007509
Dan Gohman69de1932008-02-06 22:27:42 +00007510 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007511
7512 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007513 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007514
7515 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007516 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7517 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007518
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007519 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7520 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007521
7522 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7523
7524 // Load the pointer to the nested function into R11.
7525 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007526 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007528 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007529
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7531 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007532 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7533 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007534
7535 // Load the 'nest' parameter value into R10.
7536 // R10 is specified in X86CallingConv.td
7537 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7539 DAG.getConstant(10, MVT::i64));
7540 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007541 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007542
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7544 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007545 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7546 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007547
7548 // Jump to the nested function.
7549 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7551 DAG.getConstant(20, MVT::i64));
7552 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007553 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007554
7555 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7557 DAG.getConstant(22, MVT::i64));
7558 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007559 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007560
Dan Gohman475871a2008-07-27 21:46:04 +00007561 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007562 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007563 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007564 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007565 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007566 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007567 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007568 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007569
7570 switch (CC) {
7571 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007572 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007573 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007574 case CallingConv::X86_StdCall: {
7575 // Pass 'nest' parameter in ECX.
7576 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007577 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007578
7579 // Check that ECX wasn't needed by an 'inreg' parameter.
7580 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007581 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007582
Chris Lattner58d74912008-03-12 17:45:29 +00007583 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007584 unsigned InRegCount = 0;
7585 unsigned Idx = 1;
7586
7587 for (FunctionType::param_iterator I = FTy->param_begin(),
7588 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007589 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007590 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007591 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007592
7593 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007594 report_fatal_error("Nest register in use - reduce number of inreg"
7595 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007596 }
7597 }
7598 break;
7599 }
7600 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007601 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007602 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007603 // Pass 'nest' parameter in EAX.
7604 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007605 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007606 break;
7607 }
7608
Dan Gohman475871a2008-07-27 21:46:04 +00007609 SDValue OutChains[4];
7610 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007611
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7613 DAG.getConstant(10, MVT::i32));
7614 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007615
Chris Lattnera62fe662010-02-05 19:20:30 +00007616 // This is storing the opcode for MOV32ri.
7617 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007618 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007619 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007621 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007622
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7624 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007625 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7626 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007627
Chris Lattnera62fe662010-02-05 19:20:30 +00007628 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7630 DAG.getConstant(5, MVT::i32));
7631 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007632 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007633
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7635 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007636 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7637 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007638
Dan Gohman475871a2008-07-27 21:46:04 +00007639 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007641 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007642 }
7643}
7644
Dan Gohmand858e902010-04-17 15:26:15 +00007645SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7646 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007647 /*
7648 The rounding mode is in bits 11:10 of FPSR, and has the following
7649 settings:
7650 00 Round to nearest
7651 01 Round to -inf
7652 10 Round to +inf
7653 11 Round to 0
7654
7655 FLT_ROUNDS, on the other hand, expects the following:
7656 -1 Undefined
7657 0 Round to 0
7658 1 Round to nearest
7659 2 Round to +inf
7660 3 Round to -inf
7661
7662 To perform the conversion, we do:
7663 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7664 */
7665
7666 MachineFunction &MF = DAG.getMachineFunction();
7667 const TargetMachine &TM = MF.getTarget();
7668 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7669 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007670 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007671 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007672
7673 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007674 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007675 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007676
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007678 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007679
7680 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007681 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7682 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007683
7684 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007685 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 DAG.getNode(ISD::SRL, dl, MVT::i16,
7687 DAG.getNode(ISD::AND, dl, MVT::i16,
7688 CWD, DAG.getConstant(0x800, MVT::i16)),
7689 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007690 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 DAG.getNode(ISD::SRL, dl, MVT::i16,
7692 DAG.getNode(ISD::AND, dl, MVT::i16,
7693 CWD, DAG.getConstant(0x400, MVT::i16)),
7694 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007695
Dan Gohman475871a2008-07-27 21:46:04 +00007696 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 DAG.getNode(ISD::AND, dl, MVT::i16,
7698 DAG.getNode(ISD::ADD, dl, MVT::i16,
7699 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7700 DAG.getConstant(1, MVT::i16)),
7701 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007702
7703
Duncan Sands83ec4b62008-06-06 12:08:01 +00007704 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007705 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007706}
7707
Dan Gohmand858e902010-04-17 15:26:15 +00007708SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007709 EVT VT = Op.getValueType();
7710 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007711 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007712 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007713
7714 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007716 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007718 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007719 }
Evan Cheng18efe262007-12-14 02:13:44 +00007720
Evan Cheng152804e2007-12-14 08:30:15 +00007721 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007722 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007723 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007724
7725 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007726 SDValue Ops[] = {
7727 Op,
7728 DAG.getConstant(NumBits+NumBits-1, OpVT),
7729 DAG.getConstant(X86::COND_E, MVT::i8),
7730 Op.getValue(1)
7731 };
7732 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007733
7734 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007735 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007736
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 if (VT == MVT::i8)
7738 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007739 return Op;
7740}
7741
Dan Gohmand858e902010-04-17 15:26:15 +00007742SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007743 EVT VT = Op.getValueType();
7744 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007745 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007746 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007747
7748 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 if (VT == MVT::i8) {
7750 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007751 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007752 }
Evan Cheng152804e2007-12-14 08:30:15 +00007753
7754 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007755 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007756 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007757
7758 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007759 SDValue Ops[] = {
7760 Op,
7761 DAG.getConstant(NumBits, OpVT),
7762 DAG.getConstant(X86::COND_E, MVT::i8),
7763 Op.getValue(1)
7764 };
7765 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007766
Owen Anderson825b72b2009-08-11 20:47:22 +00007767 if (VT == MVT::i8)
7768 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007769 return Op;
7770}
7771
Dan Gohmand858e902010-04-17 15:26:15 +00007772SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007773 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007775 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007776
Mon P Wangaf9b9522008-12-18 21:42:19 +00007777 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7778 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7779 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7780 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7781 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7782 //
7783 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7784 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7785 // return AloBlo + AloBhi + AhiBlo;
7786
7787 SDValue A = Op.getOperand(0);
7788 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007789
Dale Johannesene4d209d2009-02-03 20:21:25 +00007790 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7792 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007793 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7795 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007796 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007798 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007799 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007800 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007801 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007802 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007803 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007804 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007805 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7807 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007808 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7810 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007811 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7812 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007813 return Res;
7814}
7815
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007816SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7817 EVT VT = Op.getValueType();
7818 DebugLoc dl = Op.getDebugLoc();
7819 SDValue R = Op.getOperand(0);
7820
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007821 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007822
Nate Begeman51409212010-07-28 00:21:48 +00007823 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7824
7825 if (VT == MVT::v4i32) {
7826 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7827 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7828 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7829
7830 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7831
7832 std::vector<Constant*> CV(4, CI);
7833 Constant *C = ConstantVector::get(CV);
7834 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7835 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7836 PseudoSourceValue::getConstantPool(), 0,
7837 false, false, 16);
7838
7839 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7840 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7841 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7842 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7843 }
7844 if (VT == MVT::v16i8) {
7845 // a = a << 5;
7846 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7847 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7848 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7849
7850 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7851 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7852
7853 std::vector<Constant*> CVM1(16, CM1);
7854 std::vector<Constant*> CVM2(16, CM2);
7855 Constant *C = ConstantVector::get(CVM1);
7856 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7857 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7858 PseudoSourceValue::getConstantPool(), 0,
7859 false, false, 16);
7860
7861 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7862 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7863 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7864 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7865 DAG.getConstant(4, MVT::i32));
7866 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7867 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7868 R, M, Op);
7869 // a += a
7870 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7871
7872 C = ConstantVector::get(CVM2);
7873 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7874 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7875 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7876
7877 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7878 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7879 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7880 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7881 DAG.getConstant(2, MVT::i32));
7882 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7883 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7884 R, M, Op);
7885 // a += a
7886 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7887
7888 // return pblendv(r, r+r, a);
7889 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7890 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7891 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7892 return R;
7893 }
7894 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007895}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007896
Dan Gohmand858e902010-04-17 15:26:15 +00007897SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007898 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7899 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007900 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7901 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007902 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007903 SDValue LHS = N->getOperand(0);
7904 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007905 unsigned BaseOp = 0;
7906 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007907 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007908
7909 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007910 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007911 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007912 // A subtract of one will be selected as a INC. Note that INC doesn't
7913 // set CF, so we can't do this for UADDO.
7914 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7915 if (C->getAPIntValue() == 1) {
7916 BaseOp = X86ISD::INC;
7917 Cond = X86::COND_O;
7918 break;
7919 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007920 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007921 Cond = X86::COND_O;
7922 break;
7923 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007924 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007925 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007926 break;
7927 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007928 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7929 // set CF, so we can't do this for USUBO.
7930 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7931 if (C->getAPIntValue() == 1) {
7932 BaseOp = X86ISD::DEC;
7933 Cond = X86::COND_O;
7934 break;
7935 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007936 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007937 Cond = X86::COND_O;
7938 break;
7939 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007940 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007941 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007942 break;
7943 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007944 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007945 Cond = X86::COND_O;
7946 break;
7947 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007948 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007949 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007950 break;
7951 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007952
Bill Wendling61edeb52008-12-02 01:06:39 +00007953 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007954 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007955 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007956
Bill Wendling61edeb52008-12-02 01:06:39 +00007957 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007958 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007960
Bill Wendling61edeb52008-12-02 01:06:39 +00007961 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7962 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007963}
7964
Eric Christopher9a9d2752010-07-22 02:48:34 +00007965SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7966 DebugLoc dl = Op.getDebugLoc();
7967
Eric Christopherb6729dc2010-08-04 23:03:04 +00007968 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00007969 SDValue Chain = Op.getOperand(0);
7970 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00007971 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00007972 SDValue Ops[] = {
7973 DAG.getRegister(X86::ESP, MVT::i32), // Base
7974 DAG.getTargetConstant(1, MVT::i8), // Scale
7975 DAG.getRegister(0, MVT::i32), // Index
7976 DAG.getTargetConstant(0, MVT::i32), // Disp
7977 DAG.getRegister(0, MVT::i32), // Segment.
7978 Zero,
7979 Chain
7980 };
7981 SDNode *Res =
7982 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
7983 array_lengthof(Ops));
7984 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00007985 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00007986
7987 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00007988 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00007989 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00007990
7991 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7992 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7993 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7994 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7995
7996 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7997 if (!Op1 && !Op2 && !Op3 && Op4)
7998 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7999
8000 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8001 if (Op1 && !Op2 && !Op3 && !Op4)
8002 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8003
8004 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8005 // (MFENCE)>;
8006 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008007}
8008
Dan Gohmand858e902010-04-17 15:26:15 +00008009SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008010 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008011 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008012 unsigned Reg = 0;
8013 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008014 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008015 default:
8016 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008017 case MVT::i8: Reg = X86::AL; size = 1; break;
8018 case MVT::i16: Reg = X86::AX; size = 2; break;
8019 case MVT::i32: Reg = X86::EAX; size = 4; break;
8020 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008021 assert(Subtarget->is64Bit() && "Node not type legal!");
8022 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008023 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008024 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008025 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008026 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008027 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008028 Op.getOperand(1),
8029 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008030 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008031 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008032 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008033 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008034 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008035 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008036 return cpOut;
8037}
8038
Duncan Sands1607f052008-12-01 11:39:25 +00008039SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008040 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008041 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008042 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008043 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008044 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008045 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008046 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8047 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008048 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008049 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8050 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008051 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008052 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008053 rdx.getValue(1)
8054 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008056}
8057
Dale Johannesen7d07b482010-05-21 00:52:33 +00008058SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8059 SelectionDAG &DAG) const {
8060 EVT SrcVT = Op.getOperand(0).getValueType();
8061 EVT DstVT = Op.getValueType();
8062 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8063 Subtarget->hasMMX() && !DisableMMX) &&
8064 "Unexpected custom BIT_CONVERT");
8065 assert((DstVT == MVT::i64 ||
8066 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8067 "Unexpected custom BIT_CONVERT");
8068 // i64 <=> MMX conversions are Legal.
8069 if (SrcVT==MVT::i64 && DstVT.isVector())
8070 return Op;
8071 if (DstVT==MVT::i64 && SrcVT.isVector())
8072 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008073 // MMX <=> MMX conversions are Legal.
8074 if (SrcVT.isVector() && DstVT.isVector())
8075 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008076 // All other conversions need to be expanded.
8077 return SDValue();
8078}
Dan Gohmand858e902010-04-17 15:26:15 +00008079SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008080 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008081 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008082 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008083 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008084 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008086 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008087 Node->getOperand(0),
8088 Node->getOperand(1), negOp,
8089 cast<AtomicSDNode>(Node)->getSrcValue(),
8090 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008091}
8092
Evan Cheng0db9fe62006-04-25 20:13:52 +00008093/// LowerOperation - Provide custom lowering hooks for some operations.
8094///
Dan Gohmand858e902010-04-17 15:26:15 +00008095SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008096 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008097 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008098 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008099 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8100 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008101 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008102 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008103 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8104 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8105 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8106 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8107 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8108 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008109 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008110 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008111 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008112 case ISD::SHL_PARTS:
8113 case ISD::SRA_PARTS:
8114 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8115 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008116 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008117 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008118 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008119 case ISD::FABS: return LowerFABS(Op, DAG);
8120 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008121 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008122 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008123 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008124 case ISD::SELECT: return LowerSELECT(Op, DAG);
8125 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008126 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008127 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008128 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008129 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008130 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008131 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8132 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008133 case ISD::FRAME_TO_ARGS_OFFSET:
8134 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008135 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008136 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008137 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008138 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008139 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8140 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008141 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008142 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008143 case ISD::SADDO:
8144 case ISD::UADDO:
8145 case ISD::SSUBO:
8146 case ISD::USUBO:
8147 case ISD::SMULO:
8148 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008149 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008150 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008151 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008152}
8153
Duncan Sands1607f052008-12-01 11:39:25 +00008154void X86TargetLowering::
8155ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008156 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008157 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008158 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008159 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008160
8161 SDValue Chain = Node->getOperand(0);
8162 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008163 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008164 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008165 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008166 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008167 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008168 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008169 SDValue Result =
8170 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8171 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008172 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008173 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008174 Results.push_back(Result.getValue(2));
8175}
8176
Duncan Sands126d9072008-07-04 11:47:58 +00008177/// ReplaceNodeResults - Replace a node with an illegal result type
8178/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008179void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8180 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008181 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008182 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008183 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008184 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008185 assert(false && "Do not know how to custom type legalize this operation!");
8186 return;
8187 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008188 std::pair<SDValue,SDValue> Vals =
8189 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008190 SDValue FIST = Vals.first, StackSlot = Vals.second;
8191 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008192 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008193 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008194 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8195 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008196 }
8197 return;
8198 }
8199 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008200 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008201 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008202 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008203 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008204 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008205 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008206 eax.getValue(2));
8207 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8208 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008209 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008210 Results.push_back(edx.getValue(1));
8211 return;
8212 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008213 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008214 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008215 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008216 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008217 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8218 DAG.getConstant(0, MVT::i32));
8219 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8220 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008221 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8222 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008223 cpInL.getValue(1));
8224 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008225 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8226 DAG.getConstant(0, MVT::i32));
8227 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8228 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008229 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008230 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008231 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008232 swapInL.getValue(1));
8233 SDValue Ops[] = { swapInH.getValue(0),
8234 N->getOperand(1),
8235 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008236 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008238 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008239 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008240 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008241 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008242 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008243 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008244 Results.push_back(cpOutH.getValue(1));
8245 return;
8246 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008247 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008248 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8249 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008250 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008251 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8252 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008253 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008254 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8255 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008256 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008257 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8258 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008259 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008260 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8261 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008262 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008263 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8264 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008265 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008266 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8267 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008268 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008269}
8270
Evan Cheng72261582005-12-20 06:22:03 +00008271const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8272 switch (Opcode) {
8273 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008274 case X86ISD::BSF: return "X86ISD::BSF";
8275 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008276 case X86ISD::SHLD: return "X86ISD::SHLD";
8277 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008278 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008279 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008280 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008281 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008282 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008283 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008284 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8285 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8286 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008287 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008288 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008289 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008290 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008291 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008292 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008293 case X86ISD::COMI: return "X86ISD::COMI";
8294 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008295 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008296 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008297 case X86ISD::CMOV: return "X86ISD::CMOV";
8298 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008299 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008300 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8301 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008302 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008303 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008304 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008305 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008306 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008307 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8308 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008309 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008310 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008311 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008312 case X86ISD::FMAX: return "X86ISD::FMAX";
8313 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008314 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8315 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008316 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008317 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008318 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008319 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008320 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008321 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008322 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8323 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008324 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8325 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8326 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8327 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8328 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8329 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008330 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8331 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008332 case X86ISD::VSHL: return "X86ISD::VSHL";
8333 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008334 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8335 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8336 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8337 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8338 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8339 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8340 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8341 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8342 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8343 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008344 case X86ISD::ADD: return "X86ISD::ADD";
8345 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008346 case X86ISD::SMUL: return "X86ISD::SMUL";
8347 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008348 case X86ISD::INC: return "X86ISD::INC";
8349 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008350 case X86ISD::OR: return "X86ISD::OR";
8351 case X86ISD::XOR: return "X86ISD::XOR";
8352 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008353 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008354 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008355 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008356 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8357 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8358 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8359 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8360 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8361 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8362 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8363 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8364 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
8365 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
8366 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
8367 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
8368 case X86ISD::MOVHPS: return "X86ISD::MOVHPS";
8369 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8370 case X86ISD::MOVHPD: return "X86ISD::MOVHPD";
8371 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
8372 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8373 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8374 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8375 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8376 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8377 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8378 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8379 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8380 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8381 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8382 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8383 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8384 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8385 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8386 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8387 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8388 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8389 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8390 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008391 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008392 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008393 }
8394}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008395
Chris Lattnerc9addb72007-03-30 23:15:24 +00008396// isLegalAddressingMode - Return true if the addressing mode represented
8397// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008398bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008399 const Type *Ty) const {
8400 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008401 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008402 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008403
Chris Lattnerc9addb72007-03-30 23:15:24 +00008404 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008405 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008406 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008407
Chris Lattnerc9addb72007-03-30 23:15:24 +00008408 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008409 unsigned GVFlags =
8410 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008411
Chris Lattnerdfed4132009-07-10 07:38:24 +00008412 // If a reference to this global requires an extra load, we can't fold it.
8413 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008414 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008415
Chris Lattnerdfed4132009-07-10 07:38:24 +00008416 // If BaseGV requires a register for the PIC base, we cannot also have a
8417 // BaseReg specified.
8418 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008419 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008420
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008421 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008422 if ((M != CodeModel::Small || R != Reloc::Static) &&
8423 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008424 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008425 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008426
Chris Lattnerc9addb72007-03-30 23:15:24 +00008427 switch (AM.Scale) {
8428 case 0:
8429 case 1:
8430 case 2:
8431 case 4:
8432 case 8:
8433 // These scales always work.
8434 break;
8435 case 3:
8436 case 5:
8437 case 9:
8438 // These scales are formed with basereg+scalereg. Only accept if there is
8439 // no basereg yet.
8440 if (AM.HasBaseReg)
8441 return false;
8442 break;
8443 default: // Other stuff never works.
8444 return false;
8445 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008446
Chris Lattnerc9addb72007-03-30 23:15:24 +00008447 return true;
8448}
8449
8450
Evan Cheng2bd122c2007-10-26 01:56:11 +00008451bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008452 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008453 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008454 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8455 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008456 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008457 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008458 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008459}
8460
Owen Andersone50ed302009-08-10 22:56:29 +00008461bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008462 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008463 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008464 unsigned NumBits1 = VT1.getSizeInBits();
8465 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008466 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008467 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008468 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008469}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008470
Dan Gohman97121ba2009-04-08 00:15:30 +00008471bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008472 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008473 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008474}
8475
Owen Andersone50ed302009-08-10 22:56:29 +00008476bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008477 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008478 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008479}
8480
Owen Andersone50ed302009-08-10 22:56:29 +00008481bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008482 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008483 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008484}
8485
Evan Cheng60c07e12006-07-05 22:17:51 +00008486/// isShuffleMaskLegal - Targets can use this to indicate that they only
8487/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8488/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8489/// are assumed to be legal.
8490bool
Eric Christopherfd179292009-08-27 18:07:15 +00008491X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008492 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008493 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008494 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008495 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008496
Nate Begemana09008b2009-10-19 02:17:23 +00008497 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008498 return (VT.getVectorNumElements() == 2 ||
8499 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8500 isMOVLMask(M, VT) ||
8501 isSHUFPMask(M, VT) ||
8502 isPSHUFDMask(M, VT) ||
8503 isPSHUFHWMask(M, VT) ||
8504 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008505 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008506 isUNPCKLMask(M, VT) ||
8507 isUNPCKHMask(M, VT) ||
8508 isUNPCKL_v_undef_Mask(M, VT) ||
8509 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008510}
8511
Dan Gohman7d8143f2008-04-09 20:09:42 +00008512bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008513X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008514 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008515 unsigned NumElts = VT.getVectorNumElements();
8516 // FIXME: This collection of masks seems suspect.
8517 if (NumElts == 2)
8518 return true;
8519 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8520 return (isMOVLMask(Mask, VT) ||
8521 isCommutedMOVLMask(Mask, VT, true) ||
8522 isSHUFPMask(Mask, VT) ||
8523 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008524 }
8525 return false;
8526}
8527
8528//===----------------------------------------------------------------------===//
8529// X86 Scheduler Hooks
8530//===----------------------------------------------------------------------===//
8531
Mon P Wang63307c32008-05-05 19:05:59 +00008532// private utility function
8533MachineBasicBlock *
8534X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8535 MachineBasicBlock *MBB,
8536 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008537 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008538 unsigned LoadOpc,
8539 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008540 unsigned notOpc,
8541 unsigned EAXreg,
8542 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008543 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008544 // For the atomic bitwise operator, we generate
8545 // thisMBB:
8546 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008547 // ld t1 = [bitinstr.addr]
8548 // op t2 = t1, [bitinstr.val]
8549 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008550 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8551 // bz newMBB
8552 // fallthrough -->nextMBB
8553 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8554 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008555 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008556 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008557
Mon P Wang63307c32008-05-05 19:05:59 +00008558 /// First build the CFG
8559 MachineFunction *F = MBB->getParent();
8560 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008561 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8562 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8563 F->insert(MBBIter, newMBB);
8564 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008565
Dan Gohman14152b42010-07-06 20:24:04 +00008566 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8567 nextMBB->splice(nextMBB->begin(), thisMBB,
8568 llvm::next(MachineBasicBlock::iterator(bInstr)),
8569 thisMBB->end());
8570 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008571
Mon P Wang63307c32008-05-05 19:05:59 +00008572 // Update thisMBB to fall through to newMBB
8573 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008574
Mon P Wang63307c32008-05-05 19:05:59 +00008575 // newMBB jumps to itself and fall through to nextMBB
8576 newMBB->addSuccessor(nextMBB);
8577 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008578
Mon P Wang63307c32008-05-05 19:05:59 +00008579 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008580 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008581 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008582 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008583 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008584 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008585 int numArgs = bInstr->getNumOperands() - 1;
8586 for (int i=0; i < numArgs; ++i)
8587 argOpers[i] = &bInstr->getOperand(i+1);
8588
8589 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008590 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008591 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008592
Dale Johannesen140be2d2008-08-19 18:47:28 +00008593 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008594 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008595 for (int i=0; i <= lastAddrIndx; ++i)
8596 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008597
Dale Johannesen140be2d2008-08-19 18:47:28 +00008598 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008599 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008600 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008601 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008602 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008603 tt = t1;
8604
Dale Johannesen140be2d2008-08-19 18:47:28 +00008605 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008606 assert((argOpers[valArgIndx]->isReg() ||
8607 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008608 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008609 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008610 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008611 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008612 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008613 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008614 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008615
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008616 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008617 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008618
Dale Johannesene4d209d2009-02-03 20:21:25 +00008619 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008620 for (int i=0; i <= lastAddrIndx; ++i)
8621 (*MIB).addOperand(*argOpers[i]);
8622 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008623 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008624 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8625 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008626
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008627 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008628 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008629
Mon P Wang63307c32008-05-05 19:05:59 +00008630 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008631 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008632
Dan Gohman14152b42010-07-06 20:24:04 +00008633 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008634 return nextMBB;
8635}
8636
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008637// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008638MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008639X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8640 MachineBasicBlock *MBB,
8641 unsigned regOpcL,
8642 unsigned regOpcH,
8643 unsigned immOpcL,
8644 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008645 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008646 // For the atomic bitwise operator, we generate
8647 // thisMBB (instructions are in pairs, except cmpxchg8b)
8648 // ld t1,t2 = [bitinstr.addr]
8649 // newMBB:
8650 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8651 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008652 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008653 // mov ECX, EBX <- t5, t6
8654 // mov EAX, EDX <- t1, t2
8655 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8656 // mov t3, t4 <- EAX, EDX
8657 // bz newMBB
8658 // result in out1, out2
8659 // fallthrough -->nextMBB
8660
8661 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8662 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008663 const unsigned NotOpc = X86::NOT32r;
8664 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8665 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8666 MachineFunction::iterator MBBIter = MBB;
8667 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008668
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008669 /// First build the CFG
8670 MachineFunction *F = MBB->getParent();
8671 MachineBasicBlock *thisMBB = MBB;
8672 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8673 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8674 F->insert(MBBIter, newMBB);
8675 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008676
Dan Gohman14152b42010-07-06 20:24:04 +00008677 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8678 nextMBB->splice(nextMBB->begin(), thisMBB,
8679 llvm::next(MachineBasicBlock::iterator(bInstr)),
8680 thisMBB->end());
8681 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008682
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008683 // Update thisMBB to fall through to newMBB
8684 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008685
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008686 // newMBB jumps to itself and fall through to nextMBB
8687 newMBB->addSuccessor(nextMBB);
8688 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008689
Dale Johannesene4d209d2009-02-03 20:21:25 +00008690 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008691 // Insert instructions into newMBB based on incoming instruction
8692 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008693 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008694 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008695 MachineOperand& dest1Oper = bInstr->getOperand(0);
8696 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008697 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8698 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008699 argOpers[i] = &bInstr->getOperand(i+2);
8700
Dan Gohman71ea4e52010-05-14 21:01:44 +00008701 // We use some of the operands multiple times, so conservatively just
8702 // clear any kill flags that might be present.
8703 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8704 argOpers[i]->setIsKill(false);
8705 }
8706
Evan Chengad5b52f2010-01-08 19:14:57 +00008707 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008708 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008709
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008710 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008711 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008712 for (int i=0; i <= lastAddrIndx; ++i)
8713 (*MIB).addOperand(*argOpers[i]);
8714 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008715 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008716 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008717 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008718 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008719 MachineOperand newOp3 = *(argOpers[3]);
8720 if (newOp3.isImm())
8721 newOp3.setImm(newOp3.getImm()+4);
8722 else
8723 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008724 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008725 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008726
8727 // t3/4 are defined later, at the bottom of the loop
8728 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8729 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008730 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008731 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008732 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008733 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8734
Evan Cheng306b4ca2010-01-08 23:41:50 +00008735 // The subsequent operations should be using the destination registers of
8736 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008737 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008738 t1 = F->getRegInfo().createVirtualRegister(RC);
8739 t2 = F->getRegInfo().createVirtualRegister(RC);
8740 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8741 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008742 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008743 t1 = dest1Oper.getReg();
8744 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008745 }
8746
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008747 int valArgIndx = lastAddrIndx + 1;
8748 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008749 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008750 "invalid operand");
8751 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8752 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008753 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008754 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008755 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008756 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008757 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008758 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008759 (*MIB).addOperand(*argOpers[valArgIndx]);
8760 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008761 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008762 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008763 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008764 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008765 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008766 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008767 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008768 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008769 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008770 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008771
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008772 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008773 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008774 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008775 MIB.addReg(t2);
8776
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008777 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008778 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008779 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008780 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008781
Dale Johannesene4d209d2009-02-03 20:21:25 +00008782 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008783 for (int i=0; i <= lastAddrIndx; ++i)
8784 (*MIB).addOperand(*argOpers[i]);
8785
8786 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008787 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8788 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008789
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008790 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008791 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008792 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008793 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008794
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008795 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008796 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008797
Dan Gohman14152b42010-07-06 20:24:04 +00008798 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008799 return nextMBB;
8800}
8801
8802// private utility function
8803MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008804X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8805 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008806 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008807 // For the atomic min/max operator, we generate
8808 // thisMBB:
8809 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008810 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008811 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008812 // cmp t1, t2
8813 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008814 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008815 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8816 // bz newMBB
8817 // fallthrough -->nextMBB
8818 //
8819 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8820 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008821 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008822 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008823
Mon P Wang63307c32008-05-05 19:05:59 +00008824 /// First build the CFG
8825 MachineFunction *F = MBB->getParent();
8826 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008827 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8828 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8829 F->insert(MBBIter, newMBB);
8830 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008831
Dan Gohman14152b42010-07-06 20:24:04 +00008832 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8833 nextMBB->splice(nextMBB->begin(), thisMBB,
8834 llvm::next(MachineBasicBlock::iterator(mInstr)),
8835 thisMBB->end());
8836 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008837
Mon P Wang63307c32008-05-05 19:05:59 +00008838 // Update thisMBB to fall through to newMBB
8839 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008840
Mon P Wang63307c32008-05-05 19:05:59 +00008841 // newMBB jumps to newMBB and fall through to nextMBB
8842 newMBB->addSuccessor(nextMBB);
8843 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008844
Dale Johannesene4d209d2009-02-03 20:21:25 +00008845 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008846 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008847 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008848 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008849 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008850 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008851 int numArgs = mInstr->getNumOperands() - 1;
8852 for (int i=0; i < numArgs; ++i)
8853 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008854
Mon P Wang63307c32008-05-05 19:05:59 +00008855 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008856 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008857 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008858
Mon P Wangab3e7472008-05-05 22:56:23 +00008859 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008860 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008861 for (int i=0; i <= lastAddrIndx; ++i)
8862 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008863
Mon P Wang63307c32008-05-05 19:05:59 +00008864 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008865 assert((argOpers[valArgIndx]->isReg() ||
8866 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008867 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008868
8869 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008870 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008871 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008872 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008873 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008874 (*MIB).addOperand(*argOpers[valArgIndx]);
8875
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008876 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008877 MIB.addReg(t1);
8878
Dale Johannesene4d209d2009-02-03 20:21:25 +00008879 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008880 MIB.addReg(t1);
8881 MIB.addReg(t2);
8882
8883 // Generate movc
8884 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008885 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008886 MIB.addReg(t2);
8887 MIB.addReg(t1);
8888
8889 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008890 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008891 for (int i=0; i <= lastAddrIndx; ++i)
8892 (*MIB).addOperand(*argOpers[i]);
8893 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008894 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008895 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8896 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008897
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008898 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008899 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008900
Mon P Wang63307c32008-05-05 19:05:59 +00008901 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008902 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008903
Dan Gohman14152b42010-07-06 20:24:04 +00008904 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008905 return nextMBB;
8906}
8907
Eric Christopherf83a5de2009-08-27 18:08:16 +00008908// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008909// or XMM0_V32I8 in AVX all of this code can be replaced with that
8910// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008911MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008912X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008913 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008914
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008915 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8916 "Target must have SSE4.2 or AVX features enabled");
8917
Eric Christopherb120ab42009-08-18 22:50:32 +00008918 DebugLoc dl = MI->getDebugLoc();
8919 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8920
8921 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008922
8923 if (!Subtarget->hasAVX()) {
8924 if (memArg)
8925 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8926 else
8927 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8928 } else {
8929 if (memArg)
8930 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8931 else
8932 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8933 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008934
8935 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8936
8937 for (unsigned i = 0; i < numArgs; ++i) {
8938 MachineOperand &Op = MI->getOperand(i+1);
8939
8940 if (!(Op.isReg() && Op.isImplicit()))
8941 MIB.addOperand(Op);
8942 }
8943
8944 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8945 .addReg(X86::XMM0);
8946
Dan Gohman14152b42010-07-06 20:24:04 +00008947 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008948
8949 return BB;
8950}
8951
8952MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008953X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8954 MachineInstr *MI,
8955 MachineBasicBlock *MBB) const {
8956 // Emit code to save XMM registers to the stack. The ABI says that the
8957 // number of registers to save is given in %al, so it's theoretically
8958 // possible to do an indirect jump trick to avoid saving all of them,
8959 // however this code takes a simpler approach and just executes all
8960 // of the stores if %al is non-zero. It's less code, and it's probably
8961 // easier on the hardware branch predictor, and stores aren't all that
8962 // expensive anyway.
8963
8964 // Create the new basic blocks. One block contains all the XMM stores,
8965 // and one block is the final destination regardless of whether any
8966 // stores were performed.
8967 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8968 MachineFunction *F = MBB->getParent();
8969 MachineFunction::iterator MBBIter = MBB;
8970 ++MBBIter;
8971 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8972 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8973 F->insert(MBBIter, XMMSaveMBB);
8974 F->insert(MBBIter, EndMBB);
8975
Dan Gohman14152b42010-07-06 20:24:04 +00008976 // Transfer the remainder of MBB and its successor edges to EndMBB.
8977 EndMBB->splice(EndMBB->begin(), MBB,
8978 llvm::next(MachineBasicBlock::iterator(MI)),
8979 MBB->end());
8980 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8981
Dan Gohmand6708ea2009-08-15 01:38:56 +00008982 // The original block will now fall through to the XMM save block.
8983 MBB->addSuccessor(XMMSaveMBB);
8984 // The XMMSaveMBB will fall through to the end block.
8985 XMMSaveMBB->addSuccessor(EndMBB);
8986
8987 // Now add the instructions.
8988 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8989 DebugLoc DL = MI->getDebugLoc();
8990
8991 unsigned CountReg = MI->getOperand(0).getReg();
8992 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8993 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8994
8995 if (!Subtarget->isTargetWin64()) {
8996 // If %al is 0, branch around the XMM save block.
8997 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008998 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008999 MBB->addSuccessor(EndMBB);
9000 }
9001
9002 // In the XMM save block, save all the XMM argument registers.
9003 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9004 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009005 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009006 F->getMachineMemOperand(
9007 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
9008 MachineMemOperand::MOStore, Offset,
9009 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009010 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9011 .addFrameIndex(RegSaveFrameIndex)
9012 .addImm(/*Scale=*/1)
9013 .addReg(/*IndexReg=*/0)
9014 .addImm(/*Disp=*/Offset)
9015 .addReg(/*Segment=*/0)
9016 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009017 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009018 }
9019
Dan Gohman14152b42010-07-06 20:24:04 +00009020 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009021
9022 return EndMBB;
9023}
Mon P Wang63307c32008-05-05 19:05:59 +00009024
Evan Cheng60c07e12006-07-05 22:17:51 +00009025MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009026X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009027 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009028 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9029 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009030
Chris Lattner52600972009-09-02 05:57:00 +00009031 // To "insert" a SELECT_CC instruction, we actually have to insert the
9032 // diamond control-flow pattern. The incoming instruction knows the
9033 // destination vreg to set, the condition code register to branch on, the
9034 // true/false values to select between, and a branch opcode to use.
9035 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9036 MachineFunction::iterator It = BB;
9037 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009038
Chris Lattner52600972009-09-02 05:57:00 +00009039 // thisMBB:
9040 // ...
9041 // TrueVal = ...
9042 // cmpTY ccX, r1, r2
9043 // bCC copy1MBB
9044 // fallthrough --> copy0MBB
9045 MachineBasicBlock *thisMBB = BB;
9046 MachineFunction *F = BB->getParent();
9047 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9048 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009049 F->insert(It, copy0MBB);
9050 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009051
Bill Wendling730c07e2010-06-25 20:48:10 +00009052 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9053 // live into the sink and copy blocks.
9054 const MachineFunction *MF = BB->getParent();
9055 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9056 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009057
Dan Gohman14152b42010-07-06 20:24:04 +00009058 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9059 const MachineOperand &MO = MI->getOperand(I);
9060 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009061 unsigned Reg = MO.getReg();
9062 if (Reg != X86::EFLAGS) continue;
9063 copy0MBB->addLiveIn(Reg);
9064 sinkMBB->addLiveIn(Reg);
9065 }
9066
Dan Gohman14152b42010-07-06 20:24:04 +00009067 // Transfer the remainder of BB and its successor edges to sinkMBB.
9068 sinkMBB->splice(sinkMBB->begin(), BB,
9069 llvm::next(MachineBasicBlock::iterator(MI)),
9070 BB->end());
9071 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9072
9073 // Add the true and fallthrough blocks as its successors.
9074 BB->addSuccessor(copy0MBB);
9075 BB->addSuccessor(sinkMBB);
9076
9077 // Create the conditional branch instruction.
9078 unsigned Opc =
9079 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9080 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9081
Chris Lattner52600972009-09-02 05:57:00 +00009082 // copy0MBB:
9083 // %FalseValue = ...
9084 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009085 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009086
Chris Lattner52600972009-09-02 05:57:00 +00009087 // sinkMBB:
9088 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9089 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009090 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9091 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009092 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9093 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9094
Dan Gohman14152b42010-07-06 20:24:04 +00009095 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009096 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009097}
9098
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009099MachineBasicBlock *
9100X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009101 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009102 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9103 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009104
9105 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9106 // non-trivial part is impdef of ESP.
9107 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9108 // mingw-w64.
9109
Dan Gohman14152b42010-07-06 20:24:04 +00009110 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009111 .addExternalSymbol("_alloca")
9112 .addReg(X86::EAX, RegState::Implicit)
9113 .addReg(X86::ESP, RegState::Implicit)
9114 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009115 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9116 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009117
Dan Gohman14152b42010-07-06 20:24:04 +00009118 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009119 return BB;
9120}
Chris Lattner52600972009-09-02 05:57:00 +00009121
9122MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009123X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9124 MachineBasicBlock *BB) const {
9125 // This is pretty easy. We're taking the value that we received from
9126 // our load from the relocation, sticking it in either RDI (x86-64)
9127 // or EAX and doing an indirect call. The return value will then
9128 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009129 const X86InstrInfo *TII
9130 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009131 DebugLoc DL = MI->getDebugLoc();
9132 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009133 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009134
Eric Christopher54415362010-06-08 22:04:25 +00009135 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9136
Eric Christopher30ef0e52010-06-03 04:07:48 +00009137 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009138 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9139 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009140 .addReg(X86::RIP)
9141 .addImm(0).addReg(0)
9142 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9143 MI->getOperand(3).getTargetFlags())
9144 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009145 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009146 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009147 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009148 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9149 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009150 .addReg(0)
9151 .addImm(0).addReg(0)
9152 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9153 MI->getOperand(3).getTargetFlags())
9154 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009155 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009156 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009157 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009158 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9159 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009160 .addReg(TII->getGlobalBaseReg(F))
9161 .addImm(0).addReg(0)
9162 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9163 MI->getOperand(3).getTargetFlags())
9164 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009165 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009166 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009167 }
9168
Dan Gohman14152b42010-07-06 20:24:04 +00009169 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009170 return BB;
9171}
9172
9173MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009174X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009175 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009176 switch (MI->getOpcode()) {
9177 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009178 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009179 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009180 case X86::TLSCall_32:
9181 case X86::TLSCall_64:
9182 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009183 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009184 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009185 case X86::CMOV_FR32:
9186 case X86::CMOV_FR64:
9187 case X86::CMOV_V4F32:
9188 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009189 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009190 case X86::CMOV_GR16:
9191 case X86::CMOV_GR32:
9192 case X86::CMOV_RFP32:
9193 case X86::CMOV_RFP64:
9194 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009195 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009196
Dale Johannesen849f2142007-07-03 00:53:03 +00009197 case X86::FP32_TO_INT16_IN_MEM:
9198 case X86::FP32_TO_INT32_IN_MEM:
9199 case X86::FP32_TO_INT64_IN_MEM:
9200 case X86::FP64_TO_INT16_IN_MEM:
9201 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009202 case X86::FP64_TO_INT64_IN_MEM:
9203 case X86::FP80_TO_INT16_IN_MEM:
9204 case X86::FP80_TO_INT32_IN_MEM:
9205 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009206 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9207 DebugLoc DL = MI->getDebugLoc();
9208
Evan Cheng60c07e12006-07-05 22:17:51 +00009209 // Change the floating point control register to use "round towards zero"
9210 // mode when truncating to an integer value.
9211 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009212 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009213 addFrameReference(BuildMI(*BB, MI, DL,
9214 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009215
9216 // Load the old value of the high byte of the control word...
9217 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009218 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009219 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009220 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009221
9222 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009223 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009224 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009225
9226 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009227 addFrameReference(BuildMI(*BB, MI, DL,
9228 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009229
9230 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009231 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009232 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009233
9234 // Get the X86 opcode to use.
9235 unsigned Opc;
9236 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009237 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009238 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9239 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9240 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9241 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9242 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9243 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009244 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9245 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9246 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009247 }
9248
9249 X86AddressMode AM;
9250 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009251 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009252 AM.BaseType = X86AddressMode::RegBase;
9253 AM.Base.Reg = Op.getReg();
9254 } else {
9255 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009256 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009257 }
9258 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009259 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009260 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009261 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009262 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009263 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009264 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009265 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009266 AM.GV = Op.getGlobal();
9267 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009268 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009269 }
Dan Gohman14152b42010-07-06 20:24:04 +00009270 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009271 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009272
9273 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009274 addFrameReference(BuildMI(*BB, MI, DL,
9275 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009276
Dan Gohman14152b42010-07-06 20:24:04 +00009277 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009278 return BB;
9279 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009280 // String/text processing lowering.
9281 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009282 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009283 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9284 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009285 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009286 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9287 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009288 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009289 return EmitPCMP(MI, BB, 5, false /* in mem */);
9290 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009291 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009292 return EmitPCMP(MI, BB, 5, true /* in mem */);
9293
9294 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009295 case X86::ATOMAND32:
9296 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009297 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009298 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009299 X86::NOT32r, X86::EAX,
9300 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009301 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009302 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9303 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009304 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009305 X86::NOT32r, X86::EAX,
9306 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009307 case X86::ATOMXOR32:
9308 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009309 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009310 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009311 X86::NOT32r, X86::EAX,
9312 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009313 case X86::ATOMNAND32:
9314 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009315 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009316 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009317 X86::NOT32r, X86::EAX,
9318 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009319 case X86::ATOMMIN32:
9320 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9321 case X86::ATOMMAX32:
9322 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9323 case X86::ATOMUMIN32:
9324 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9325 case X86::ATOMUMAX32:
9326 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009327
9328 case X86::ATOMAND16:
9329 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9330 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009331 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009332 X86::NOT16r, X86::AX,
9333 X86::GR16RegisterClass);
9334 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009335 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009336 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009337 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009338 X86::NOT16r, X86::AX,
9339 X86::GR16RegisterClass);
9340 case X86::ATOMXOR16:
9341 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9342 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009343 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009344 X86::NOT16r, X86::AX,
9345 X86::GR16RegisterClass);
9346 case X86::ATOMNAND16:
9347 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9348 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009349 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009350 X86::NOT16r, X86::AX,
9351 X86::GR16RegisterClass, true);
9352 case X86::ATOMMIN16:
9353 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9354 case X86::ATOMMAX16:
9355 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9356 case X86::ATOMUMIN16:
9357 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9358 case X86::ATOMUMAX16:
9359 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9360
9361 case X86::ATOMAND8:
9362 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9363 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009364 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009365 X86::NOT8r, X86::AL,
9366 X86::GR8RegisterClass);
9367 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009368 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009369 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009370 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009371 X86::NOT8r, X86::AL,
9372 X86::GR8RegisterClass);
9373 case X86::ATOMXOR8:
9374 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9375 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009376 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009377 X86::NOT8r, X86::AL,
9378 X86::GR8RegisterClass);
9379 case X86::ATOMNAND8:
9380 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9381 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009382 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009383 X86::NOT8r, X86::AL,
9384 X86::GR8RegisterClass, true);
9385 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009386 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009387 case X86::ATOMAND64:
9388 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009389 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009390 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009391 X86::NOT64r, X86::RAX,
9392 X86::GR64RegisterClass);
9393 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009394 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9395 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009396 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009397 X86::NOT64r, X86::RAX,
9398 X86::GR64RegisterClass);
9399 case X86::ATOMXOR64:
9400 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009401 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009402 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009403 X86::NOT64r, X86::RAX,
9404 X86::GR64RegisterClass);
9405 case X86::ATOMNAND64:
9406 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9407 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009408 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009409 X86::NOT64r, X86::RAX,
9410 X86::GR64RegisterClass, true);
9411 case X86::ATOMMIN64:
9412 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9413 case X86::ATOMMAX64:
9414 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9415 case X86::ATOMUMIN64:
9416 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9417 case X86::ATOMUMAX64:
9418 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009419
9420 // This group does 64-bit operations on a 32-bit host.
9421 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009422 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009423 X86::AND32rr, X86::AND32rr,
9424 X86::AND32ri, X86::AND32ri,
9425 false);
9426 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009427 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009428 X86::OR32rr, X86::OR32rr,
9429 X86::OR32ri, X86::OR32ri,
9430 false);
9431 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009432 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009433 X86::XOR32rr, X86::XOR32rr,
9434 X86::XOR32ri, X86::XOR32ri,
9435 false);
9436 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009437 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009438 X86::AND32rr, X86::AND32rr,
9439 X86::AND32ri, X86::AND32ri,
9440 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009441 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009442 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009443 X86::ADD32rr, X86::ADC32rr,
9444 X86::ADD32ri, X86::ADC32ri,
9445 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009446 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009447 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009448 X86::SUB32rr, X86::SBB32rr,
9449 X86::SUB32ri, X86::SBB32ri,
9450 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009451 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009452 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009453 X86::MOV32rr, X86::MOV32rr,
9454 X86::MOV32ri, X86::MOV32ri,
9455 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009456 case X86::VASTART_SAVE_XMM_REGS:
9457 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009458 }
9459}
9460
9461//===----------------------------------------------------------------------===//
9462// X86 Optimization Hooks
9463//===----------------------------------------------------------------------===//
9464
Dan Gohman475871a2008-07-27 21:46:04 +00009465void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009466 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009467 APInt &KnownZero,
9468 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009469 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009470 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009471 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009472 assert((Opc >= ISD::BUILTIN_OP_END ||
9473 Opc == ISD::INTRINSIC_WO_CHAIN ||
9474 Opc == ISD::INTRINSIC_W_CHAIN ||
9475 Opc == ISD::INTRINSIC_VOID) &&
9476 "Should use MaskedValueIsZero if you don't know whether Op"
9477 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009478
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009479 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009480 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009481 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009482 case X86ISD::ADD:
9483 case X86ISD::SUB:
9484 case X86ISD::SMUL:
9485 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009486 case X86ISD::INC:
9487 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009488 case X86ISD::OR:
9489 case X86ISD::XOR:
9490 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009491 // These nodes' second result is a boolean.
9492 if (Op.getResNo() == 0)
9493 break;
9494 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009495 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009496 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9497 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009498 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009499 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009500}
Chris Lattner259e97c2006-01-31 19:43:35 +00009501
Evan Cheng206ee9d2006-07-07 08:33:52 +00009502/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009503/// node is a GlobalAddress + offset.
9504bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009505 const GlobalValue* &GA,
9506 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009507 if (N->getOpcode() == X86ISD::Wrapper) {
9508 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009509 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009510 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009511 return true;
9512 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009513 }
Evan Chengad4196b2008-05-12 19:56:52 +00009514 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009515}
9516
Evan Cheng206ee9d2006-07-07 08:33:52 +00009517/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9518/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9519/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009520/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009521static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009522 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009523 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009524 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009525
Eli Friedman7a5e5552009-06-07 06:52:44 +00009526 if (VT.getSizeInBits() != 128)
9527 return SDValue();
9528
Nate Begemanfdea31a2010-03-24 20:49:50 +00009529 SmallVector<SDValue, 16> Elts;
9530 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009531 Elts.push_back(getShuffleScalarElt(N, i, DAG));
9532
Nate Begemanfdea31a2010-03-24 20:49:50 +00009533 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009534}
Evan Chengd880b972008-05-09 21:53:03 +00009535
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009536/// PerformShuffleCombine - Detect vector gather/scatter index generation
9537/// and convert it from being a bunch of shuffles and extracts to a simple
9538/// store and scalar loads to extract the elements.
9539static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9540 const TargetLowering &TLI) {
9541 SDValue InputVector = N->getOperand(0);
9542
9543 // Only operate on vectors of 4 elements, where the alternative shuffling
9544 // gets to be more expensive.
9545 if (InputVector.getValueType() != MVT::v4i32)
9546 return SDValue();
9547
9548 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9549 // single use which is a sign-extend or zero-extend, and all elements are
9550 // used.
9551 SmallVector<SDNode *, 4> Uses;
9552 unsigned ExtractedElements = 0;
9553 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9554 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9555 if (UI.getUse().getResNo() != InputVector.getResNo())
9556 return SDValue();
9557
9558 SDNode *Extract = *UI;
9559 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9560 return SDValue();
9561
9562 if (Extract->getValueType(0) != MVT::i32)
9563 return SDValue();
9564 if (!Extract->hasOneUse())
9565 return SDValue();
9566 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9567 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9568 return SDValue();
9569 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9570 return SDValue();
9571
9572 // Record which element was extracted.
9573 ExtractedElements |=
9574 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9575
9576 Uses.push_back(Extract);
9577 }
9578
9579 // If not all the elements were used, this may not be worthwhile.
9580 if (ExtractedElements != 15)
9581 return SDValue();
9582
9583 // Ok, we've now decided to do the transformation.
9584 DebugLoc dl = InputVector.getDebugLoc();
9585
9586 // Store the value to a temporary stack slot.
9587 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009588 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9589 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009590
9591 // Replace each use (extract) with a load of the appropriate element.
9592 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9593 UE = Uses.end(); UI != UE; ++UI) {
9594 SDNode *Extract = *UI;
9595
9596 // Compute the element's address.
9597 SDValue Idx = Extract->getOperand(1);
9598 unsigned EltSize =
9599 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9600 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9601 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9602
Eric Christopher90eb4022010-07-22 00:26:08 +00009603 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9604 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009605
9606 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009607 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9608 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009609
9610 // Replace the exact with the load.
9611 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9612 }
9613
9614 // The replacement was made in place; don't return anything.
9615 return SDValue();
9616}
9617
Chris Lattner83e6c992006-10-04 06:57:07 +00009618/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009619static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009620 const X86Subtarget *Subtarget) {
9621 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009622 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009623 // Get the LHS/RHS of the select.
9624 SDValue LHS = N->getOperand(1);
9625 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009626
Dan Gohman670e5392009-09-21 18:03:22 +00009627 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009628 // instructions match the semantics of the common C idiom x<y?x:y but not
9629 // x<=y?x:y, because of how they handle negative zero (which can be
9630 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009631 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009632 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009633 Cond.getOpcode() == ISD::SETCC) {
9634 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009635
Chris Lattner47b4ce82009-03-11 05:48:52 +00009636 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009637 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009638 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9639 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009640 switch (CC) {
9641 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009642 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009643 // Converting this to a min would handle NaNs incorrectly, and swapping
9644 // the operands would cause it to handle comparisons between positive
9645 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009646 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009647 if (!UnsafeFPMath &&
9648 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9649 break;
9650 std::swap(LHS, RHS);
9651 }
Dan Gohman670e5392009-09-21 18:03:22 +00009652 Opcode = X86ISD::FMIN;
9653 break;
9654 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009655 // Converting this to a min would handle comparisons between positive
9656 // and negative zero incorrectly.
9657 if (!UnsafeFPMath &&
9658 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9659 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009660 Opcode = X86ISD::FMIN;
9661 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009662 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009663 // Converting this to a min would handle both negative zeros and NaNs
9664 // incorrectly, but we can swap the operands to fix both.
9665 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009666 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009667 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009668 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009669 Opcode = X86ISD::FMIN;
9670 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009671
Dan Gohman670e5392009-09-21 18:03:22 +00009672 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009673 // Converting this to a max would handle comparisons between positive
9674 // and negative zero incorrectly.
9675 if (!UnsafeFPMath &&
9676 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9677 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009678 Opcode = X86ISD::FMAX;
9679 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009680 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009681 // Converting this to a max would handle NaNs incorrectly, and swapping
9682 // the operands would cause it to handle comparisons between positive
9683 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009684 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009685 if (!UnsafeFPMath &&
9686 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9687 break;
9688 std::swap(LHS, RHS);
9689 }
Dan Gohman670e5392009-09-21 18:03:22 +00009690 Opcode = X86ISD::FMAX;
9691 break;
9692 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009693 // Converting this to a max would handle both negative zeros and NaNs
9694 // incorrectly, but we can swap the operands to fix both.
9695 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009696 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009697 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009698 case ISD::SETGE:
9699 Opcode = X86ISD::FMAX;
9700 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009701 }
Dan Gohman670e5392009-09-21 18:03:22 +00009702 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009703 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9704 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009705 switch (CC) {
9706 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009707 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009708 // Converting this to a min would handle comparisons between positive
9709 // and negative zero incorrectly, and swapping the operands would
9710 // cause it to handle NaNs incorrectly.
9711 if (!UnsafeFPMath &&
9712 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009713 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009714 break;
9715 std::swap(LHS, RHS);
9716 }
Dan Gohman670e5392009-09-21 18:03:22 +00009717 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009718 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009719 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009720 // Converting this to a min would handle NaNs incorrectly.
9721 if (!UnsafeFPMath &&
9722 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9723 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009724 Opcode = X86ISD::FMIN;
9725 break;
9726 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009727 // Converting this to a min would handle both negative zeros and NaNs
9728 // incorrectly, but we can swap the operands to fix both.
9729 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009730 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009731 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009732 case ISD::SETGE:
9733 Opcode = X86ISD::FMIN;
9734 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009735
Dan Gohman670e5392009-09-21 18:03:22 +00009736 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009737 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009738 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009739 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009740 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009741 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009742 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009743 // Converting this to a max would handle comparisons between positive
9744 // and negative zero incorrectly, and swapping the operands would
9745 // cause it to handle NaNs incorrectly.
9746 if (!UnsafeFPMath &&
9747 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009748 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009749 break;
9750 std::swap(LHS, RHS);
9751 }
Dan Gohman670e5392009-09-21 18:03:22 +00009752 Opcode = X86ISD::FMAX;
9753 break;
9754 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009755 // Converting this to a max would handle both negative zeros and NaNs
9756 // incorrectly, but we can swap the operands to fix both.
9757 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009758 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009759 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009760 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009761 Opcode = X86ISD::FMAX;
9762 break;
9763 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009764 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009765
Chris Lattner47b4ce82009-03-11 05:48:52 +00009766 if (Opcode)
9767 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009768 }
Eric Christopherfd179292009-08-27 18:07:15 +00009769
Chris Lattnerd1980a52009-03-12 06:52:53 +00009770 // If this is a select between two integer constants, try to do some
9771 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009772 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9773 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009774 // Don't do this for crazy integer types.
9775 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9776 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009777 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009778 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009779
Chris Lattnercee56e72009-03-13 05:53:31 +00009780 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009781 // Efficiently invertible.
9782 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9783 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9784 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9785 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009786 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009787 }
Eric Christopherfd179292009-08-27 18:07:15 +00009788
Chris Lattnerd1980a52009-03-12 06:52:53 +00009789 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009790 if (FalseC->getAPIntValue() == 0 &&
9791 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009792 if (NeedsCondInvert) // Invert the condition if needed.
9793 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9794 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009795
Chris Lattnerd1980a52009-03-12 06:52:53 +00009796 // Zero extend the condition if needed.
9797 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009798
Chris Lattnercee56e72009-03-13 05:53:31 +00009799 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009800 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009801 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009802 }
Eric Christopherfd179292009-08-27 18:07:15 +00009803
Chris Lattner97a29a52009-03-13 05:22:11 +00009804 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009805 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009806 if (NeedsCondInvert) // Invert the condition if needed.
9807 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9808 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009809
Chris Lattner97a29a52009-03-13 05:22:11 +00009810 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009811 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9812 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009813 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009814 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009815 }
Eric Christopherfd179292009-08-27 18:07:15 +00009816
Chris Lattnercee56e72009-03-13 05:53:31 +00009817 // Optimize cases that will turn into an LEA instruction. This requires
9818 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009820 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009821 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009822
Chris Lattnercee56e72009-03-13 05:53:31 +00009823 bool isFastMultiplier = false;
9824 if (Diff < 10) {
9825 switch ((unsigned char)Diff) {
9826 default: break;
9827 case 1: // result = add base, cond
9828 case 2: // result = lea base( , cond*2)
9829 case 3: // result = lea base(cond, cond*2)
9830 case 4: // result = lea base( , cond*4)
9831 case 5: // result = lea base(cond, cond*4)
9832 case 8: // result = lea base( , cond*8)
9833 case 9: // result = lea base(cond, cond*8)
9834 isFastMultiplier = true;
9835 break;
9836 }
9837 }
Eric Christopherfd179292009-08-27 18:07:15 +00009838
Chris Lattnercee56e72009-03-13 05:53:31 +00009839 if (isFastMultiplier) {
9840 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9841 if (NeedsCondInvert) // Invert the condition if needed.
9842 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9843 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009844
Chris Lattnercee56e72009-03-13 05:53:31 +00009845 // Zero extend the condition if needed.
9846 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9847 Cond);
9848 // Scale the condition by the difference.
9849 if (Diff != 1)
9850 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9851 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009852
Chris Lattnercee56e72009-03-13 05:53:31 +00009853 // Add the base if non-zero.
9854 if (FalseC->getAPIntValue() != 0)
9855 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9856 SDValue(FalseC, 0));
9857 return Cond;
9858 }
Eric Christopherfd179292009-08-27 18:07:15 +00009859 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009860 }
9861 }
Eric Christopherfd179292009-08-27 18:07:15 +00009862
Dan Gohman475871a2008-07-27 21:46:04 +00009863 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009864}
9865
Chris Lattnerd1980a52009-03-12 06:52:53 +00009866/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9867static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9868 TargetLowering::DAGCombinerInfo &DCI) {
9869 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009870
Chris Lattnerd1980a52009-03-12 06:52:53 +00009871 // If the flag operand isn't dead, don't touch this CMOV.
9872 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9873 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009874
Chris Lattnerd1980a52009-03-12 06:52:53 +00009875 // If this is a select between two integer constants, try to do some
9876 // optimizations. Note that the operands are ordered the opposite of SELECT
9877 // operands.
9878 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9879 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9880 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9881 // larger than FalseC (the false value).
9882 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009883
Chris Lattnerd1980a52009-03-12 06:52:53 +00009884 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9885 CC = X86::GetOppositeBranchCondition(CC);
9886 std::swap(TrueC, FalseC);
9887 }
Eric Christopherfd179292009-08-27 18:07:15 +00009888
Chris Lattnerd1980a52009-03-12 06:52:53 +00009889 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009890 // This is efficient for any integer data type (including i8/i16) and
9891 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009892 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9893 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9895 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009896
Chris Lattnerd1980a52009-03-12 06:52:53 +00009897 // Zero extend the condition if needed.
9898 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009899
Chris Lattnerd1980a52009-03-12 06:52:53 +00009900 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9901 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009902 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009903 if (N->getNumValues() == 2) // Dead flag value?
9904 return DCI.CombineTo(N, Cond, SDValue());
9905 return Cond;
9906 }
Eric Christopherfd179292009-08-27 18:07:15 +00009907
Chris Lattnercee56e72009-03-13 05:53:31 +00009908 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9909 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009910 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9911 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009912 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9913 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009914
Chris Lattner97a29a52009-03-13 05:22:11 +00009915 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009916 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9917 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009918 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9919 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009920
Chris Lattner97a29a52009-03-13 05:22:11 +00009921 if (N->getNumValues() == 2) // Dead flag value?
9922 return DCI.CombineTo(N, Cond, SDValue());
9923 return Cond;
9924 }
Eric Christopherfd179292009-08-27 18:07:15 +00009925
Chris Lattnercee56e72009-03-13 05:53:31 +00009926 // Optimize cases that will turn into an LEA instruction. This requires
9927 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009928 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009929 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009930 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009931
Chris Lattnercee56e72009-03-13 05:53:31 +00009932 bool isFastMultiplier = false;
9933 if (Diff < 10) {
9934 switch ((unsigned char)Diff) {
9935 default: break;
9936 case 1: // result = add base, cond
9937 case 2: // result = lea base( , cond*2)
9938 case 3: // result = lea base(cond, cond*2)
9939 case 4: // result = lea base( , cond*4)
9940 case 5: // result = lea base(cond, cond*4)
9941 case 8: // result = lea base( , cond*8)
9942 case 9: // result = lea base(cond, cond*8)
9943 isFastMultiplier = true;
9944 break;
9945 }
9946 }
Eric Christopherfd179292009-08-27 18:07:15 +00009947
Chris Lattnercee56e72009-03-13 05:53:31 +00009948 if (isFastMultiplier) {
9949 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9950 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009951 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9952 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009953 // Zero extend the condition if needed.
9954 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9955 Cond);
9956 // Scale the condition by the difference.
9957 if (Diff != 1)
9958 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9959 DAG.getConstant(Diff, Cond.getValueType()));
9960
9961 // Add the base if non-zero.
9962 if (FalseC->getAPIntValue() != 0)
9963 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9964 SDValue(FalseC, 0));
9965 if (N->getNumValues() == 2) // Dead flag value?
9966 return DCI.CombineTo(N, Cond, SDValue());
9967 return Cond;
9968 }
Eric Christopherfd179292009-08-27 18:07:15 +00009969 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009970 }
9971 }
9972 return SDValue();
9973}
9974
9975
Evan Cheng0b0cd912009-03-28 05:57:29 +00009976/// PerformMulCombine - Optimize a single multiply with constant into two
9977/// in order to implement it with two cheaper instructions, e.g.
9978/// LEA + SHL, LEA + LEA.
9979static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9980 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009981 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9982 return SDValue();
9983
Owen Andersone50ed302009-08-10 22:56:29 +00009984 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009986 return SDValue();
9987
9988 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9989 if (!C)
9990 return SDValue();
9991 uint64_t MulAmt = C->getZExtValue();
9992 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9993 return SDValue();
9994
9995 uint64_t MulAmt1 = 0;
9996 uint64_t MulAmt2 = 0;
9997 if ((MulAmt % 9) == 0) {
9998 MulAmt1 = 9;
9999 MulAmt2 = MulAmt / 9;
10000 } else if ((MulAmt % 5) == 0) {
10001 MulAmt1 = 5;
10002 MulAmt2 = MulAmt / 5;
10003 } else if ((MulAmt % 3) == 0) {
10004 MulAmt1 = 3;
10005 MulAmt2 = MulAmt / 3;
10006 }
10007 if (MulAmt2 &&
10008 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10009 DebugLoc DL = N->getDebugLoc();
10010
10011 if (isPowerOf2_64(MulAmt2) &&
10012 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10013 // If second multiplifer is pow2, issue it first. We want the multiply by
10014 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10015 // is an add.
10016 std::swap(MulAmt1, MulAmt2);
10017
10018 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010019 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010020 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010021 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010022 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010023 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010024 DAG.getConstant(MulAmt1, VT));
10025
Eric Christopherfd179292009-08-27 18:07:15 +000010026 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010027 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010029 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010030 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010031 DAG.getConstant(MulAmt2, VT));
10032
10033 // Do not add new nodes to DAG combiner worklist.
10034 DCI.CombineTo(N, NewMul, false);
10035 }
10036 return SDValue();
10037}
10038
Evan Chengad9c0a32009-12-15 00:53:42 +000010039static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10040 SDValue N0 = N->getOperand(0);
10041 SDValue N1 = N->getOperand(1);
10042 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10043 EVT VT = N0.getValueType();
10044
10045 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10046 // since the result of setcc_c is all zero's or all ones.
10047 if (N1C && N0.getOpcode() == ISD::AND &&
10048 N0.getOperand(1).getOpcode() == ISD::Constant) {
10049 SDValue N00 = N0.getOperand(0);
10050 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10051 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10052 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10053 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10054 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10055 APInt ShAmt = N1C->getAPIntValue();
10056 Mask = Mask.shl(ShAmt);
10057 if (Mask != 0)
10058 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10059 N00, DAG.getConstant(Mask, VT));
10060 }
10061 }
10062
10063 return SDValue();
10064}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010065
Nate Begeman740ab032009-01-26 00:52:55 +000010066/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10067/// when possible.
10068static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10069 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010070 EVT VT = N->getValueType(0);
10071 if (!VT.isVector() && VT.isInteger() &&
10072 N->getOpcode() == ISD::SHL)
10073 return PerformSHLCombine(N, DAG);
10074
Nate Begeman740ab032009-01-26 00:52:55 +000010075 // On X86 with SSE2 support, we can transform this to a vector shift if
10076 // all elements are shifted by the same amount. We can't do this in legalize
10077 // because the a constant vector is typically transformed to a constant pool
10078 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010079 if (!Subtarget->hasSSE2())
10080 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010081
Owen Anderson825b72b2009-08-11 20:47:22 +000010082 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010083 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010084
Mon P Wang3becd092009-01-28 08:12:05 +000010085 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010086 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010087 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010088 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010089 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10090 unsigned NumElts = VT.getVectorNumElements();
10091 unsigned i = 0;
10092 for (; i != NumElts; ++i) {
10093 SDValue Arg = ShAmtOp.getOperand(i);
10094 if (Arg.getOpcode() == ISD::UNDEF) continue;
10095 BaseShAmt = Arg;
10096 break;
10097 }
10098 for (; i != NumElts; ++i) {
10099 SDValue Arg = ShAmtOp.getOperand(i);
10100 if (Arg.getOpcode() == ISD::UNDEF) continue;
10101 if (Arg != BaseShAmt) {
10102 return SDValue();
10103 }
10104 }
10105 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010106 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010107 SDValue InVec = ShAmtOp.getOperand(0);
10108 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10109 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10110 unsigned i = 0;
10111 for (; i != NumElts; ++i) {
10112 SDValue Arg = InVec.getOperand(i);
10113 if (Arg.getOpcode() == ISD::UNDEF) continue;
10114 BaseShAmt = Arg;
10115 break;
10116 }
10117 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10118 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010119 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010120 if (C->getZExtValue() == SplatIdx)
10121 BaseShAmt = InVec.getOperand(1);
10122 }
10123 }
10124 if (BaseShAmt.getNode() == 0)
10125 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10126 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010127 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010128 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010129
Mon P Wangefa42202009-09-03 19:56:25 +000010130 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 if (EltVT.bitsGT(MVT::i32))
10132 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10133 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010134 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010135
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010136 // The shift amount is identical so we can do a vector shift.
10137 SDValue ValOp = N->getOperand(0);
10138 switch (N->getOpcode()) {
10139 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010140 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010141 break;
10142 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010143 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010144 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010145 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010146 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010147 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010148 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010149 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010150 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010151 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010152 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010153 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010154 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010155 break;
10156 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010157 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010158 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010159 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010160 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010161 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010162 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010163 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010164 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010165 break;
10166 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010167 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010168 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010169 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010170 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010171 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010172 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010173 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010174 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010175 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010176 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010177 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010178 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010179 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010180 }
10181 return SDValue();
10182}
10183
Evan Cheng760d1942010-01-04 21:22:48 +000010184static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010185 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010186 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010187 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010188 return SDValue();
10189
Evan Cheng760d1942010-01-04 21:22:48 +000010190 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010191 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010192 return SDValue();
10193
10194 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10195 SDValue N0 = N->getOperand(0);
10196 SDValue N1 = N->getOperand(1);
10197 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10198 std::swap(N0, N1);
10199 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10200 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010201 if (!N0.hasOneUse() || !N1.hasOneUse())
10202 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010203
10204 SDValue ShAmt0 = N0.getOperand(1);
10205 if (ShAmt0.getValueType() != MVT::i8)
10206 return SDValue();
10207 SDValue ShAmt1 = N1.getOperand(1);
10208 if (ShAmt1.getValueType() != MVT::i8)
10209 return SDValue();
10210 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10211 ShAmt0 = ShAmt0.getOperand(0);
10212 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10213 ShAmt1 = ShAmt1.getOperand(0);
10214
10215 DebugLoc DL = N->getDebugLoc();
10216 unsigned Opc = X86ISD::SHLD;
10217 SDValue Op0 = N0.getOperand(0);
10218 SDValue Op1 = N1.getOperand(0);
10219 if (ShAmt0.getOpcode() == ISD::SUB) {
10220 Opc = X86ISD::SHRD;
10221 std::swap(Op0, Op1);
10222 std::swap(ShAmt0, ShAmt1);
10223 }
10224
Evan Cheng8b1190a2010-04-28 01:18:01 +000010225 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010226 if (ShAmt1.getOpcode() == ISD::SUB) {
10227 SDValue Sum = ShAmt1.getOperand(0);
10228 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010229 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10230 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10231 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10232 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010233 return DAG.getNode(Opc, DL, VT,
10234 Op0, Op1,
10235 DAG.getNode(ISD::TRUNCATE, DL,
10236 MVT::i8, ShAmt0));
10237 }
10238 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10239 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10240 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010241 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010242 return DAG.getNode(Opc, DL, VT,
10243 N0.getOperand(0), N1.getOperand(0),
10244 DAG.getNode(ISD::TRUNCATE, DL,
10245 MVT::i8, ShAmt0));
10246 }
10247
10248 return SDValue();
10249}
10250
Chris Lattner149a4e52008-02-22 02:09:43 +000010251/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010252static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010253 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010254 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10255 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010256 // A preferable solution to the general problem is to figure out the right
10257 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010258
10259 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010260 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010261 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010262 if (VT.getSizeInBits() != 64)
10263 return SDValue();
10264
Devang Patel578efa92009-06-05 21:57:13 +000010265 const Function *F = DAG.getMachineFunction().getFunction();
10266 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010267 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010268 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010269 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010270 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010271 isa<LoadSDNode>(St->getValue()) &&
10272 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10273 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010274 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010275 LoadSDNode *Ld = 0;
10276 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010277 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010278 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010279 // Must be a store of a load. We currently handle two cases: the load
10280 // is a direct child, and it's under an intervening TokenFactor. It is
10281 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010282 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010283 Ld = cast<LoadSDNode>(St->getChain());
10284 else if (St->getValue().hasOneUse() &&
10285 ChainVal->getOpcode() == ISD::TokenFactor) {
10286 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010287 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010288 TokenFactorIndex = i;
10289 Ld = cast<LoadSDNode>(St->getValue());
10290 } else
10291 Ops.push_back(ChainVal->getOperand(i));
10292 }
10293 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010294
Evan Cheng536e6672009-03-12 05:59:15 +000010295 if (!Ld || !ISD::isNormalLoad(Ld))
10296 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010297
Evan Cheng536e6672009-03-12 05:59:15 +000010298 // If this is not the MMX case, i.e. we are just turning i64 load/store
10299 // into f64 load/store, avoid the transformation if there are multiple
10300 // uses of the loaded value.
10301 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10302 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010303
Evan Cheng536e6672009-03-12 05:59:15 +000010304 DebugLoc LdDL = Ld->getDebugLoc();
10305 DebugLoc StDL = N->getDebugLoc();
10306 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10307 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10308 // pair instead.
10309 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010310 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010311 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10312 Ld->getBasePtr(), Ld->getSrcValue(),
10313 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010314 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010315 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010316 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010317 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010318 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010319 Ops.size());
10320 }
Evan Cheng536e6672009-03-12 05:59:15 +000010321 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010322 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010323 St->isVolatile(), St->isNonTemporal(),
10324 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010325 }
Evan Cheng536e6672009-03-12 05:59:15 +000010326
10327 // Otherwise, lower to two pairs of 32-bit loads / stores.
10328 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010329 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10330 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010331
Owen Anderson825b72b2009-08-11 20:47:22 +000010332 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010333 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010334 Ld->isVolatile(), Ld->isNonTemporal(),
10335 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010336 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010337 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010338 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010339 MinAlign(Ld->getAlignment(), 4));
10340
10341 SDValue NewChain = LoLd.getValue(1);
10342 if (TokenFactorIndex != -1) {
10343 Ops.push_back(LoLd);
10344 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010345 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010346 Ops.size());
10347 }
10348
10349 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010350 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10351 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010352
10353 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10354 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010355 St->isVolatile(), St->isNonTemporal(),
10356 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010357 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10358 St->getSrcValue(),
10359 St->getSrcValueOffset() + 4,
10360 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010361 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010362 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010363 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010364 }
Dan Gohman475871a2008-07-27 21:46:04 +000010365 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010366}
10367
Chris Lattner6cf73262008-01-25 06:14:17 +000010368/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10369/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010370static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010371 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10372 // F[X]OR(0.0, x) -> x
10373 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010374 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10375 if (C->getValueAPF().isPosZero())
10376 return N->getOperand(1);
10377 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10378 if (C->getValueAPF().isPosZero())
10379 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010380 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010381}
10382
10383/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010384static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010385 // FAND(0.0, x) -> 0.0
10386 // FAND(x, 0.0) -> 0.0
10387 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10388 if (C->getValueAPF().isPosZero())
10389 return N->getOperand(0);
10390 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10391 if (C->getValueAPF().isPosZero())
10392 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010393 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010394}
10395
Dan Gohmane5af2d32009-01-29 01:59:02 +000010396static SDValue PerformBTCombine(SDNode *N,
10397 SelectionDAG &DAG,
10398 TargetLowering::DAGCombinerInfo &DCI) {
10399 // BT ignores high bits in the bit index operand.
10400 SDValue Op1 = N->getOperand(1);
10401 if (Op1.hasOneUse()) {
10402 unsigned BitWidth = Op1.getValueSizeInBits();
10403 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10404 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010405 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10406 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010407 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010408 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10409 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10410 DCI.CommitTargetLoweringOpt(TLO);
10411 }
10412 return SDValue();
10413}
Chris Lattner83e6c992006-10-04 06:57:07 +000010414
Eli Friedman7a5e5552009-06-07 06:52:44 +000010415static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10416 SDValue Op = N->getOperand(0);
10417 if (Op.getOpcode() == ISD::BIT_CONVERT)
10418 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010419 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010420 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010421 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010422 OpVT.getVectorElementType().getSizeInBits()) {
10423 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10424 }
10425 return SDValue();
10426}
10427
Evan Cheng2e489c42009-12-16 00:53:11 +000010428static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10429 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10430 // (and (i32 x86isd::setcc_carry), 1)
10431 // This eliminates the zext. This transformation is necessary because
10432 // ISD::SETCC is always legalized to i8.
10433 DebugLoc dl = N->getDebugLoc();
10434 SDValue N0 = N->getOperand(0);
10435 EVT VT = N->getValueType(0);
10436 if (N0.getOpcode() == ISD::AND &&
10437 N0.hasOneUse() &&
10438 N0.getOperand(0).hasOneUse()) {
10439 SDValue N00 = N0.getOperand(0);
10440 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10441 return SDValue();
10442 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10443 if (!C || C->getZExtValue() != 1)
10444 return SDValue();
10445 return DAG.getNode(ISD::AND, dl, VT,
10446 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10447 N00.getOperand(0), N00.getOperand(1)),
10448 DAG.getConstant(1, VT));
10449 }
10450
10451 return SDValue();
10452}
10453
Dan Gohman475871a2008-07-27 21:46:04 +000010454SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010455 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010456 SelectionDAG &DAG = DCI.DAG;
10457 switch (N->getOpcode()) {
10458 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010459 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010460 case ISD::EXTRACT_VECTOR_ELT:
10461 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010462 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010463 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010464 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010465 case ISD::SHL:
10466 case ISD::SRA:
10467 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010468 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010469 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010470 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010471 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10472 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010473 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010474 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010475 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010476 }
10477
Dan Gohman475871a2008-07-27 21:46:04 +000010478 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010479}
10480
Evan Chenge5b51ac2010-04-17 06:13:15 +000010481/// isTypeDesirableForOp - Return true if the target has native support for
10482/// the specified value type and it is 'desirable' to use the type for the
10483/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10484/// instruction encodings are longer and some i16 instructions are slow.
10485bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10486 if (!isTypeLegal(VT))
10487 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010488 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010489 return true;
10490
10491 switch (Opc) {
10492 default:
10493 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010494 case ISD::LOAD:
10495 case ISD::SIGN_EXTEND:
10496 case ISD::ZERO_EXTEND:
10497 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010498 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010499 case ISD::SRL:
10500 case ISD::SUB:
10501 case ISD::ADD:
10502 case ISD::MUL:
10503 case ISD::AND:
10504 case ISD::OR:
10505 case ISD::XOR:
10506 return false;
10507 }
10508}
10509
Evan Chengc82c20b2010-04-24 04:44:57 +000010510static bool MayFoldLoad(SDValue Op) {
10511 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10512}
10513
10514static bool MayFoldIntoStore(SDValue Op) {
10515 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10516}
10517
Evan Chenge5b51ac2010-04-17 06:13:15 +000010518/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010519/// beneficial for dag combiner to promote the specified node. If true, it
10520/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010521bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010522 EVT VT = Op.getValueType();
10523 if (VT != MVT::i16)
10524 return false;
10525
Evan Cheng4c26e932010-04-19 19:29:22 +000010526 bool Promote = false;
10527 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010528 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010529 default: break;
10530 case ISD::LOAD: {
10531 LoadSDNode *LD = cast<LoadSDNode>(Op);
10532 // If the non-extending load has a single use and it's not live out, then it
10533 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010534 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10535 Op.hasOneUse()*/) {
10536 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10537 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10538 // The only case where we'd want to promote LOAD (rather then it being
10539 // promoted as an operand is when it's only use is liveout.
10540 if (UI->getOpcode() != ISD::CopyToReg)
10541 return false;
10542 }
10543 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010544 Promote = true;
10545 break;
10546 }
10547 case ISD::SIGN_EXTEND:
10548 case ISD::ZERO_EXTEND:
10549 case ISD::ANY_EXTEND:
10550 Promote = true;
10551 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010552 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010553 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010554 SDValue N0 = Op.getOperand(0);
10555 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010556 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010557 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010558 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010559 break;
10560 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010561 case ISD::ADD:
10562 case ISD::MUL:
10563 case ISD::AND:
10564 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010565 case ISD::XOR:
10566 Commute = true;
10567 // fallthrough
10568 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010569 SDValue N0 = Op.getOperand(0);
10570 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010571 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010572 return false;
10573 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010574 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010575 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010576 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010577 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010578 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010579 }
10580 }
10581
10582 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010583 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010584}
10585
Evan Cheng60c07e12006-07-05 22:17:51 +000010586//===----------------------------------------------------------------------===//
10587// X86 Inline Assembly Support
10588//===----------------------------------------------------------------------===//
10589
Chris Lattnerb8105652009-07-20 17:51:36 +000010590static bool LowerToBSwap(CallInst *CI) {
10591 // FIXME: this should verify that we are targetting a 486 or better. If not,
10592 // we will turn this bswap into something that will be lowered to logical ops
10593 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10594 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010595
Chris Lattnerb8105652009-07-20 17:51:36 +000010596 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010597 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010598 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010599 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010600 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010601
Chris Lattnerb8105652009-07-20 17:51:36 +000010602 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10603 if (!Ty || Ty->getBitWidth() % 16 != 0)
10604 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010605
Chris Lattnerb8105652009-07-20 17:51:36 +000010606 // Okay, we can do this xform, do so now.
10607 const Type *Tys[] = { Ty };
10608 Module *M = CI->getParent()->getParent()->getParent();
10609 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010610
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010611 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010612 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010613
Chris Lattnerb8105652009-07-20 17:51:36 +000010614 CI->replaceAllUsesWith(Op);
10615 CI->eraseFromParent();
10616 return true;
10617}
10618
10619bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10620 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10621 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10622
10623 std::string AsmStr = IA->getAsmString();
10624
10625 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010626 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010627 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10628
10629 switch (AsmPieces.size()) {
10630 default: return false;
10631 case 1:
10632 AsmStr = AsmPieces[0];
10633 AsmPieces.clear();
10634 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10635
10636 // bswap $0
10637 if (AsmPieces.size() == 2 &&
10638 (AsmPieces[0] == "bswap" ||
10639 AsmPieces[0] == "bswapq" ||
10640 AsmPieces[0] == "bswapl") &&
10641 (AsmPieces[1] == "$0" ||
10642 AsmPieces[1] == "${0:q}")) {
10643 // No need to check constraints, nothing other than the equivalent of
10644 // "=r,0" would be valid here.
10645 return LowerToBSwap(CI);
10646 }
10647 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010648 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010649 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010650 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010651 AsmPieces[1] == "$$8," &&
10652 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010653 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10654 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010655 const std::string &Constraints = IA->getConstraintString();
10656 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010657 std::sort(AsmPieces.begin(), AsmPieces.end());
10658 if (AsmPieces.size() == 4 &&
10659 AsmPieces[0] == "~{cc}" &&
10660 AsmPieces[1] == "~{dirflag}" &&
10661 AsmPieces[2] == "~{flags}" &&
10662 AsmPieces[3] == "~{fpsr}") {
10663 return LowerToBSwap(CI);
10664 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010665 }
10666 break;
10667 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010668 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010669 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010670 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10671 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10672 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010673 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010674 SplitString(AsmPieces[0], Words, " \t");
10675 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10676 Words.clear();
10677 SplitString(AsmPieces[1], Words, " \t");
10678 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10679 Words.clear();
10680 SplitString(AsmPieces[2], Words, " \t,");
10681 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10682 Words[2] == "%edx") {
10683 return LowerToBSwap(CI);
10684 }
10685 }
10686 }
10687 }
10688 break;
10689 }
10690 return false;
10691}
10692
10693
10694
Chris Lattnerf4dff842006-07-11 02:54:03 +000010695/// getConstraintType - Given a constraint letter, return the type of
10696/// constraint it is for this target.
10697X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010698X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10699 if (Constraint.size() == 1) {
10700 switch (Constraint[0]) {
10701 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010702 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010703 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010704 case 'r':
10705 case 'R':
10706 case 'l':
10707 case 'q':
10708 case 'Q':
10709 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010710 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010711 case 'Y':
10712 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010713 case 'e':
10714 case 'Z':
10715 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010716 default:
10717 break;
10718 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010719 }
Chris Lattner4234f572007-03-25 02:14:49 +000010720 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010721}
10722
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010723/// LowerXConstraint - try to replace an X constraint, which matches anything,
10724/// with another that has more specific requirements based on the type of the
10725/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010726const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010727LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010728 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10729 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010730 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010731 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010732 return "Y";
10733 if (Subtarget->hasSSE1())
10734 return "x";
10735 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010736
Chris Lattner5e764232008-04-26 23:02:14 +000010737 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010738}
10739
Chris Lattner48884cd2007-08-25 00:47:38 +000010740/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10741/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010742void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010743 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010744 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010745 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010746 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010747
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010748 switch (Constraint) {
10749 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010750 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010751 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010752 if (C->getZExtValue() <= 31) {
10753 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010754 break;
10755 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010756 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010757 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010758 case 'J':
10759 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010760 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010761 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10762 break;
10763 }
10764 }
10765 return;
10766 case 'K':
10767 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010768 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010769 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10770 break;
10771 }
10772 }
10773 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010774 case 'N':
10775 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010776 if (C->getZExtValue() <= 255) {
10777 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010778 break;
10779 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010780 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010781 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010782 case 'e': {
10783 // 32-bit signed value
10784 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010785 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10786 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010787 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010788 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010789 break;
10790 }
10791 // FIXME gcc accepts some relocatable values here too, but only in certain
10792 // memory models; it's complicated.
10793 }
10794 return;
10795 }
10796 case 'Z': {
10797 // 32-bit unsigned value
10798 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010799 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10800 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010801 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10802 break;
10803 }
10804 }
10805 // FIXME gcc accepts some relocatable values here too, but only in certain
10806 // memory models; it's complicated.
10807 return;
10808 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010809 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010810 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010811 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010812 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010813 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010814 break;
10815 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010816
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010817 // In any sort of PIC mode addresses need to be computed at runtime by
10818 // adding in a register or some sort of table lookup. These can't
10819 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010820 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010821 return;
10822
Chris Lattnerdc43a882007-05-03 16:52:29 +000010823 // If we are in non-pic codegen mode, we allow the address of a global (with
10824 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010825 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010826 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010827
Chris Lattner49921962009-05-08 18:23:14 +000010828 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10829 while (1) {
10830 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10831 Offset += GA->getOffset();
10832 break;
10833 } else if (Op.getOpcode() == ISD::ADD) {
10834 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10835 Offset += C->getZExtValue();
10836 Op = Op.getOperand(0);
10837 continue;
10838 }
10839 } else if (Op.getOpcode() == ISD::SUB) {
10840 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10841 Offset += -C->getZExtValue();
10842 Op = Op.getOperand(0);
10843 continue;
10844 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010845 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010846
Chris Lattner49921962009-05-08 18:23:14 +000010847 // Otherwise, this isn't something we can handle, reject it.
10848 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010849 }
Eric Christopherfd179292009-08-27 18:07:15 +000010850
Dan Gohman46510a72010-04-15 01:51:59 +000010851 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010852 // If we require an extra load to get this address, as in PIC mode, we
10853 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010854 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10855 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010856 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010857
Devang Patel0d881da2010-07-06 22:08:15 +000010858 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10859 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010860 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010861 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010862 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010863
Gabor Greifba36cb52008-08-28 21:40:38 +000010864 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010865 Ops.push_back(Result);
10866 return;
10867 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010868 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010869}
10870
Chris Lattner259e97c2006-01-31 19:43:35 +000010871std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010872getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010873 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010874 if (Constraint.size() == 1) {
10875 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010876 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010877 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010878 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10879 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010880 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010881 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10882 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10883 X86::R10D,X86::R11D,X86::R12D,
10884 X86::R13D,X86::R14D,X86::R15D,
10885 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010886 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010887 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10888 X86::SI, X86::DI, X86::R8W,X86::R9W,
10889 X86::R10W,X86::R11W,X86::R12W,
10890 X86::R13W,X86::R14W,X86::R15W,
10891 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010892 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010893 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10894 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10895 X86::R10B,X86::R11B,X86::R12B,
10896 X86::R13B,X86::R14B,X86::R15B,
10897 X86::BPL, X86::SPL, 0);
10898
Owen Anderson825b72b2009-08-11 20:47:22 +000010899 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010900 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10901 X86::RSI, X86::RDI, X86::R8, X86::R9,
10902 X86::R10, X86::R11, X86::R12,
10903 X86::R13, X86::R14, X86::R15,
10904 X86::RBP, X86::RSP, 0);
10905
10906 break;
10907 }
Eric Christopherfd179292009-08-27 18:07:15 +000010908 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010909 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010910 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010911 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010912 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010913 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010914 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010915 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010916 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010917 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10918 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010919 }
10920 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010921
Chris Lattner1efa40f2006-02-22 00:56:39 +000010922 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010923}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010924
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010925std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010926X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010927 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010928 // First, see if this is a constraint that directly corresponds to an LLVM
10929 // register class.
10930 if (Constraint.size() == 1) {
10931 // GCC Constraint Letters
10932 switch (Constraint[0]) {
10933 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010934 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010935 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010936 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010937 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010938 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010939 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010940 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010941 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010942 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010943 case 'R': // LEGACY_REGS
10944 if (VT == MVT::i8)
10945 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10946 if (VT == MVT::i16)
10947 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10948 if (VT == MVT::i32 || !Subtarget->is64Bit())
10949 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10950 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010951 case 'f': // FP Stack registers.
10952 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10953 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010954 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010955 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010956 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010957 return std::make_pair(0U, X86::RFP64RegisterClass);
10958 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010959 case 'y': // MMX_REGS if MMX allowed.
10960 if (!Subtarget->hasMMX()) break;
10961 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010962 case 'Y': // SSE_REGS if SSE2 allowed
10963 if (!Subtarget->hasSSE2()) break;
10964 // FALL THROUGH.
10965 case 'x': // SSE_REGS if SSE1 allowed
10966 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010967
Owen Anderson825b72b2009-08-11 20:47:22 +000010968 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010969 default: break;
10970 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010971 case MVT::f32:
10972 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010973 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010974 case MVT::f64:
10975 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010976 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010977 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010978 case MVT::v16i8:
10979 case MVT::v8i16:
10980 case MVT::v4i32:
10981 case MVT::v2i64:
10982 case MVT::v4f32:
10983 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010984 return std::make_pair(0U, X86::VR128RegisterClass);
10985 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010986 break;
10987 }
10988 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010989
Chris Lattnerf76d1802006-07-31 23:26:50 +000010990 // Use the default implementation in TargetLowering to convert the register
10991 // constraint into a member of a register class.
10992 std::pair<unsigned, const TargetRegisterClass*> Res;
10993 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010994
10995 // Not found as a standard register?
10996 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010997 // Map st(0) -> st(7) -> ST0
10998 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10999 tolower(Constraint[1]) == 's' &&
11000 tolower(Constraint[2]) == 't' &&
11001 Constraint[3] == '(' &&
11002 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11003 Constraint[5] == ')' &&
11004 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011005
Chris Lattner56d77c72009-09-13 22:41:48 +000011006 Res.first = X86::ST0+Constraint[4]-'0';
11007 Res.second = X86::RFP80RegisterClass;
11008 return Res;
11009 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011010
Chris Lattner56d77c72009-09-13 22:41:48 +000011011 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011012 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011013 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011014 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011015 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011016 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011017
11018 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011019 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011020 Res.first = X86::EFLAGS;
11021 Res.second = X86::CCRRegisterClass;
11022 return Res;
11023 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011024
Dale Johannesen330169f2008-11-13 21:52:36 +000011025 // 'A' means EAX + EDX.
11026 if (Constraint == "A") {
11027 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011028 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011029 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011030 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011031 return Res;
11032 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011033
Chris Lattnerf76d1802006-07-31 23:26:50 +000011034 // Otherwise, check to see if this is a register class of the wrong value
11035 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11036 // turn into {ax},{dx}.
11037 if (Res.second->hasType(VT))
11038 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011039
Chris Lattnerf76d1802006-07-31 23:26:50 +000011040 // All of the single-register GCC register classes map their values onto
11041 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11042 // really want an 8-bit or 32-bit register, map to the appropriate register
11043 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011044 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011045 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011046 unsigned DestReg = 0;
11047 switch (Res.first) {
11048 default: break;
11049 case X86::AX: DestReg = X86::AL; break;
11050 case X86::DX: DestReg = X86::DL; break;
11051 case X86::CX: DestReg = X86::CL; break;
11052 case X86::BX: DestReg = X86::BL; break;
11053 }
11054 if (DestReg) {
11055 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011056 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011057 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011058 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011059 unsigned DestReg = 0;
11060 switch (Res.first) {
11061 default: break;
11062 case X86::AX: DestReg = X86::EAX; break;
11063 case X86::DX: DestReg = X86::EDX; break;
11064 case X86::CX: DestReg = X86::ECX; break;
11065 case X86::BX: DestReg = X86::EBX; break;
11066 case X86::SI: DestReg = X86::ESI; break;
11067 case X86::DI: DestReg = X86::EDI; break;
11068 case X86::BP: DestReg = X86::EBP; break;
11069 case X86::SP: DestReg = X86::ESP; break;
11070 }
11071 if (DestReg) {
11072 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011073 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011074 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011075 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011076 unsigned DestReg = 0;
11077 switch (Res.first) {
11078 default: break;
11079 case X86::AX: DestReg = X86::RAX; break;
11080 case X86::DX: DestReg = X86::RDX; break;
11081 case X86::CX: DestReg = X86::RCX; break;
11082 case X86::BX: DestReg = X86::RBX; break;
11083 case X86::SI: DestReg = X86::RSI; break;
11084 case X86::DI: DestReg = X86::RDI; break;
11085 case X86::BP: DestReg = X86::RBP; break;
11086 case X86::SP: DestReg = X86::RSP; break;
11087 }
11088 if (DestReg) {
11089 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011090 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011091 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011092 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011093 } else if (Res.second == X86::FR32RegisterClass ||
11094 Res.second == X86::FR64RegisterClass ||
11095 Res.second == X86::VR128RegisterClass) {
11096 // Handle references to XMM physical registers that got mapped into the
11097 // wrong class. This can happen with constraints like {xmm0} where the
11098 // target independent register mapper will just pick the first match it can
11099 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011100 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011101 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011102 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011103 Res.second = X86::FR64RegisterClass;
11104 else if (X86::VR128RegisterClass->hasType(VT))
11105 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011106 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011107
Chris Lattnerf76d1802006-07-31 23:26:50 +000011108 return Res;
11109}