blob: d413e6c34a307ff00811f8f778b526af54875588 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001323 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001324 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Chris Lattner447ff682008-03-11 03:23:40 +00001326 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1327 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 if (VA.getLocReg() == X86::ST0 ||
1329 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001330 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1331 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001334 RetOps.push_back(ValToCopy);
1335 // Don't emit a copytoreg.
1336 continue;
1337 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001338
Evan Cheng242b38b2009-02-23 09:03:22 +00001339 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1340 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001341 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001342 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001344 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001345 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1346 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001347
1348 // If we don't have SSE2 available, convert to v4f32 so the generated
1349 // register is legal.
1350 if (!Subtarget->hasSSE2())
1351 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1352 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001353 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001354 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001355
Dale Johannesendd64c412009-02-04 00:33:20 +00001356 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001357 Flag = Chain.getValue(1);
1358 }
Dan Gohman61a92132008-04-21 23:59:07 +00001359
1360 // The x86-64 ABI for returning structs by value requires that we copy
1361 // the sret argument into %rax for the return. We saved the argument into
1362 // a virtual register in the entry block, so now we copy the value out
1363 // and into %rax.
1364 if (Subtarget->is64Bit() &&
1365 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1366 MachineFunction &MF = DAG.getMachineFunction();
1367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1368 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001369 assert(Reg &&
1370 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001371 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001372
Dale Johannesendd64c412009-02-04 00:33:20 +00001373 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001374 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001375
1376 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001377 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Chris Lattner447ff682008-03-11 03:23:40 +00001380 RetOps[0] = Chain; // Update chain.
1381
1382 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001383 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
1386 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001388}
1389
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390/// LowerCallResult - Lower the result values of a call into the
1391/// appropriate copies out of appropriate physical registers.
1392///
1393SDValue
1394X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001395 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001398 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001399
Chris Lattnere32bbf62007-02-28 07:09:55 +00001400 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001401 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001402 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001404 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Chris Lattner3085e152007-02-25 08:59:22 +00001407 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001408 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001409 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Torok Edwin3f142c32009-02-01 18:15:56 +00001412 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001415 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001416 }
1417
Evan Cheng79fb3b42009-02-20 20:43:02 +00001418 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001419
1420 // If this is a call to a function that returns an fp value on the floating
1421 // point stack, we must guarantee the the value is popped from the stack, so
1422 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1423 // if the return value is not used. We use the FpGET_ST0 instructions
1424 // instead.
1425 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1426 // If we prefer to use the value in xmm registers, copy it out as f80 and
1427 // use a truncate to move it from fp stack reg to xmm reg.
1428 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1429 bool isST0 = VA.getLocReg() == X86::ST0;
1430 unsigned Opc = 0;
1431 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1432 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1433 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1434 SDValue Ops[] = { Chain, InFlag };
1435 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1436 Ops, 2), 1);
1437 Val = Chain.getValue(0);
1438
1439 // Round the f80 to the right size, which also moves it to the appropriate
1440 // xmm register.
1441 if (CopyVT != VA.getValVT())
1442 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1443 // This truncation won't change the value.
1444 DAG.getIntPtrConstant(1));
1445 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001446 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1447 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1448 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1452 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001453 } else {
1454 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001456 Val = Chain.getValue(0);
1457 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001458 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1459 } else {
1460 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1461 CopyVT, InFlag).getValue(1);
1462 Val = Chain.getValue(0);
1463 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001464 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001466 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001469}
1470
1471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001472//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001473// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001474//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001475// StdCall calling convention seems to be standard for many Windows' API
1476// routines and around. It differs from C calling convention just a little:
1477// callee should clean up the stack, not caller. Symbols should be also
1478// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001479// For info on fast calling convention see Fast Calling Convention (tail call)
1480// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001483/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1485 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001489}
1490
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001491/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001492/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493static bool
1494ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1495 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001497
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001499}
1500
Dan Gohman095cc292008-09-13 01:54:27 +00001501/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1502/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001503CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001504 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001505 if (CC == CallingConv::GHC)
1506 return CC_X86_64_GHC;
1507 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001508 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001509 else
1510 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001511 }
1512
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 if (CC == CallingConv::X86_FastCall)
1514 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001515 else if (CC == CallingConv::X86_ThisCall)
1516 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001517 else if (CC == CallingConv::Fast)
1518 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001519 else if (CC == CallingConv::GHC)
1520 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 else
1522 return CC_X86_32_C;
1523}
1524
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001525/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1526/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001527/// the specific parameter attribute. The copy will be passed as a byval
1528/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001529static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001530CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001531 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1532 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001534 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001535 /*isVolatile*/false, /*AlwaysInline=*/true,
1536 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001537}
1538
Chris Lattner29689432010-03-11 00:22:57 +00001539/// IsTailCallConvention - Return true if the calling convention is one that
1540/// supports tail call optimization.
1541static bool IsTailCallConvention(CallingConv::ID CC) {
1542 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1543}
1544
Evan Cheng0c439eb2010-01-27 00:07:07 +00001545/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1546/// a tailcall target by changing its ABI.
1547static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001548 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001549}
1550
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551SDValue
1552X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001553 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 const SmallVectorImpl<ISD::InputArg> &Ins,
1555 DebugLoc dl, SelectionDAG &DAG,
1556 const CCValAssign &VA,
1557 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001558 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001559 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001561 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001562 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001563 EVT ValVT;
1564
1565 // If value is passed by pointer we have address passed instead of the value
1566 // itself.
1567 if (VA.getLocInfo() == CCValAssign::Indirect)
1568 ValVT = VA.getLocVT();
1569 else
1570 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001571
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001572 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001573 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001574 // In case of tail call optimization mark all arguments mutable. Since they
1575 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001576 if (Flags.isByVal()) {
1577 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001578 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001579 return DAG.getFrameIndex(FI, getPointerTy());
1580 } else {
1581 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001582 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001583 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1584 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001585 PseudoSourceValue::getFixedStack(FI), 0,
1586 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001587 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001588}
1589
Dan Gohman475871a2008-07-27 21:46:04 +00001590SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001592 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 bool isVarArg,
1594 const SmallVectorImpl<ISD::InputArg> &Ins,
1595 DebugLoc dl,
1596 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001597 SmallVectorImpl<SDValue> &InVals)
1598 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001599 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 const Function* Fn = MF.getFunction();
1603 if (Fn->hasExternalLinkage() &&
1604 Subtarget->isTargetCygMing() &&
1605 Fn->getName() == "main")
1606 FuncInfo->setForceFramePointer(true);
1607
Evan Cheng1bc78042006-04-26 01:20:17 +00001608 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Chris Lattner29689432010-03-11 00:22:57 +00001612 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1613 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001614
Chris Lattner638402b2007-02-28 07:00:42 +00001615 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1618 ArgLocs, *DAG.getContext());
1619 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001622 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1624 CCValAssign &VA = ArgLocs[i];
1625 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1626 // places.
1627 assert(VA.getValNo() != LastVal &&
1628 "Don't support value assigned to multiple locs yet");
1629 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001630
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001633 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001635 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001642 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1643 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001644 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001645 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001646 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1647 RC = X86::VR64RegisterClass;
1648 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001649 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001650
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001651 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1655 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1656 // right size.
1657 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001658 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001659 DAG.getValueType(VA.getValVT()));
1660 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001661 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001662 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001663 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001664 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001665
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001666 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001667 // Handle MMX values passed in XMM regs.
1668 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1670 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001671 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1672 } else
1673 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001674 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 } else {
1676 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001678 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
1680 // If value is passed via pointer - do a load.
1681 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001682 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1683 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001686 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001687
Dan Gohman61a92132008-04-21 23:59:07 +00001688 // The x86-64 ABI for returning structs by value requires that we copy
1689 // the sret argument into %rax for the return. Save the argument into
1690 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001691 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001692 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1693 unsigned Reg = FuncInfo->getSRetReturnReg();
1694 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001696 FuncInfo->setSRetReturnReg(Reg);
1697 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001700 }
1701
Chris Lattnerf39f7712007-02-28 05:46:49 +00001702 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001703 // Align stack specially for tail calls.
1704 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001705 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001706
Evan Cheng1bc78042006-04-26 01:20:17 +00001707 // If the function takes variable number of arguments, make a frame index for
1708 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001709 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001710 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1711 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001712 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
1714 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001715 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1716
1717 // FIXME: We should really autogenerate these arrays
1718 static const unsigned GPR64ArgRegsWin64[] = {
1719 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001721 static const unsigned XMMArgRegsWin64[] = {
1722 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1723 };
1724 static const unsigned GPR64ArgRegs64Bit[] = {
1725 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1726 };
1727 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1729 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1730 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001731 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1732
1733 if (IsWin64) {
1734 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1735 GPR64ArgRegs = GPR64ArgRegsWin64;
1736 XMMArgRegs = XMMArgRegsWin64;
1737 } else {
1738 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1739 GPR64ArgRegs = GPR64ArgRegs64Bit;
1740 XMMArgRegs = XMMArgRegs64Bit;
1741 }
1742 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1743 TotalNumIntRegs);
1744 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1745 TotalNumXMMRegs);
1746
Devang Patel578efa92009-06-05 21:57:13 +00001747 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001748 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001749 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001750 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001751 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001752 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001753 // Kernel mode asks for SSE to be disabled, so don't push them
1754 // on the stack.
1755 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001756
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 // For X86-64, if there are vararg parameters that are passed via
1758 // registers, then we must store them to their spots on the stack so they
1759 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001760 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1761 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1762 FuncInfo->setRegSaveFrameIndex(
1763 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1764 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001765
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001768 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1769 getPointerTy());
1770 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001771 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001772 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1773 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001774 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1775 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001778 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 PseudoSourceValue::getFixedStack(
1780 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001781 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001782 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001783 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1787 // Now store the XMM (fp + vector) parameter registers.
1788 SmallVector<SDValue, 11> SaveXMMOps;
1789 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001790
Dan Gohmanface41a2009-08-16 21:24:25 +00001791 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1792 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1793 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1796 FuncInfo->getRegSaveFrameIndex()));
1797 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1798 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001799
Dan Gohmanface41a2009-08-16 21:24:25 +00001800 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1801 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1802 X86::VR128RegisterClass);
1803 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1804 SaveXMMOps.push_back(Val);
1805 }
1806 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1807 MVT::Other,
1808 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001810
1811 if (!MemOps.empty())
1812 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1813 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001815 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001816
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001818 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001821 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001823 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001825 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001826
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001828 // RegSaveFrameIndex is X86-64 only.
1829 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001830 if (CallConv == CallingConv::X86_FastCall ||
1831 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001832 // fastcc functions can't have varargs.
1833 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 }
Evan Cheng25caf632006-05-23 21:06:34 +00001835
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001837}
1838
Dan Gohman475871a2008-07-27 21:46:04 +00001839SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1841 SDValue StackPtr, SDValue Arg,
1842 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001843 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001844 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001845 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001846 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001848 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001849 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001850 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001851 }
Dale Johannesenace16102009-02-03 19:33:06 +00001852 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001853 PseudoSourceValue::getStack(), LocMemOffset,
1854 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001855}
1856
Bill Wendling64e87322009-01-16 19:25:27 +00001857/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001858/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001859SDValue
1860X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001861 SDValue &OutRetAddr, SDValue Chain,
1862 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001864 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001867
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001869 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001871}
1872
1873/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1874/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001875static SDValue
1876EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001878 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001879 // Store the return address to the appropriate stack slot.
1880 if (!FPDiff) return Chain;
1881 // Calculate the new stack slot for the return address.
1882 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001883 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001884 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001888 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1889 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890 return Chain;
1891}
1892
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001894X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001895 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001896 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001898 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 const SmallVectorImpl<ISD::InputArg> &Ins,
1900 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001901 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 MachineFunction &MF = DAG.getMachineFunction();
1903 bool Is64Bit = Subtarget->is64Bit();
1904 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001905 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906
Evan Cheng5f941932010-02-05 02:21:12 +00001907 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001908 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001909 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1910 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001911 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 // Sibcalls are automatically detected tailcalls which do not require
1914 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001915 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001916 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001917
1918 if (isTailCall)
1919 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001920 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001921
Chris Lattner29689432010-03-11 00:22:57 +00001922 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1923 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924
Chris Lattner638402b2007-02-28 07:00:42 +00001925 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1928 ArgLocs, *DAG.getContext());
1929 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001930
Chris Lattner423c5f42007-02-28 05:31:48 +00001931 // Get a count of how many bytes are to be pushed on the stack.
1932 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001934 // This is a sibcall. The memory operands are available in caller's
1935 // own caller's stack.
1936 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001937 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001938 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001941 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001943 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1945 FPDiff = NumBytesCallerPushed - NumBytes;
1946
1947 // Set the delta of movement of the returnaddr stackslot.
1948 // But only set if delta is greater than previous delta.
1949 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1950 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1951 }
1952
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (!IsSibcall)
1954 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001955
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001957 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001958 if (isTailCall && FPDiff)
1959 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1960 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961
Dan Gohman475871a2008-07-27 21:46:04 +00001962 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1963 SmallVector<SDValue, 8> MemOpChains;
1964 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001965
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001966 // Walk the register/memloc assignments, inserting copies/loads. In the case
1967 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001968 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1969 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001971 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001973 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Chris Lattner423c5f42007-02-28 05:31:48 +00001975 // Promote the value if needed.
1976 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001977 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001978 case CCValAssign::Full: break;
1979 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001980 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 break;
1982 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001983 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001984 break;
1985 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1987 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1989 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1990 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001991 } else
1992 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1993 break;
1994 case CCValAssign::BCvt:
1995 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001996 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001997 case CCValAssign::Indirect: {
1998 // Store the argument.
1999 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002000 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002001 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002002 PseudoSourceValue::getFixedStack(FI), 0,
2003 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002004 Arg = SpillSlot;
2005 break;
2006 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002007 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002008
Chris Lattner423c5f42007-02-28 05:31:48 +00002009 if (VA.isRegLoc()) {
2010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002011 if (isVarArg && Subtarget->isTargetWin64()) {
2012 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2013 // shadow reg if callee is a varargs function.
2014 unsigned ShadowReg = 0;
2015 switch (VA.getLocReg()) {
2016 case X86::XMM0: ShadowReg = X86::RCX; break;
2017 case X86::XMM1: ShadowReg = X86::RDX; break;
2018 case X86::XMM2: ShadowReg = X86::R8; break;
2019 case X86::XMM3: ShadowReg = X86::R9; break;
2020 }
2021 if (ShadowReg)
2022 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2023 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002024 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002025 assert(VA.isMemLoc());
2026 if (StackPtr.getNode() == 0)
2027 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2028 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2029 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002030 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Evan Cheng32fe1032006-05-25 00:59:30 +00002033 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002035 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036
Evan Cheng347d5f72006-04-28 21:29:37 +00002037 // Build a sequence of copy-to-reg nodes chained together with token chain
2038 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002040 // Tail call byval lowering might overwrite argument registers so in case of
2041 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002045 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 InFlag = Chain.getValue(1);
2047 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002048
Chris Lattner88e1fd52009-07-09 04:24:46 +00002049 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002050 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2051 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002053 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2054 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002055 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 InFlag);
2057 InFlag = Chain.getValue(1);
2058 } else {
2059 // If we are tail calling and generating PIC/GOT style code load the
2060 // address of the callee into ECX. The value in ecx is used as target of
2061 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2062 // for tail calls on PIC/GOT architectures. Normally we would just put the
2063 // address of GOT into ebx and then call target@PLT. But for tail calls
2064 // ebx would be restored (since ebx is callee saved) before jumping to the
2065 // target@PLT.
2066
2067 // Note: The actual moving to ECX is done further down.
2068 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2069 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2070 !G->getGlobal()->hasProtectedVisibility())
2071 Callee = LowerGlobalAddress(Callee, DAG);
2072 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002073 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002074 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002075 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002076
Nate Begemanc8ea6732010-07-21 20:49:52 +00002077 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 // From AMD64 ABI document:
2079 // For calls that may call functions that use varargs or stdargs
2080 // (prototype-less calls or calls to functions containing ellipsis (...) in
2081 // the declaration) %al is used as hidden argument to specify the number
2082 // of SSE registers used. The contents of %al do not need to match exactly
2083 // the number of registers, but must be an ubound on the number of SSE
2084 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002085
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 // Count the number of XMM registers allocated.
2087 static const unsigned XMMArgRegs[] = {
2088 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2089 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2090 };
2091 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002093 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002094
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 InFlag = Chain.getValue(1);
2098 }
2099
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002100
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002101 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 if (isTailCall) {
2103 // Force all the incoming stack arguments to be loaded from the stack
2104 // before any new outgoing arguments are stored to the stack, because the
2105 // outgoing stack slots may alias the incoming argument stack slots, and
2106 // the alias isn't otherwise explicit. This is slightly more conservative
2107 // than necessary, because it means that each store effectively depends
2108 // on every argument instead of just those arguments it would clobber.
2109 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2110
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> MemOpChains2;
2112 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002114 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002115 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002116 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002117 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2118 CCValAssign &VA = ArgLocs[i];
2119 if (VA.isRegLoc())
2120 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002121 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002124 // Create frame index.
2125 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002126 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002127 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002129
Duncan Sands276dcbd2008-03-21 09:14:45 +00002130 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002131 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002133 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002134 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002135 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002136 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2139 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002142 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002143 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002145 PseudoSourceValue::getFixedStack(FI), 0,
2146 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149 }
2150
2151 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002153 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 // Copy arguments to their registers.
2156 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002158 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 InFlag = Chain.getValue(1);
2160 }
Dan Gohman475871a2008-07-27 21:46:04 +00002161 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002162
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002164 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002165 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 }
2167
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002168 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2169 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2170 // In the 64-bit large code model, we have to make all calls
2171 // through a register, since the call instruction's 32-bit
2172 // pc-relative offset may not be large enough to hold the whole
2173 // address.
2174 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002175 // If the callee is a GlobalAddress node (quite common, every direct call
2176 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2177 // it.
2178
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002179 // We should use extra load for direct calls to dllimported functions in
2180 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002181 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002182 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002183 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002184
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2186 // external symbols most go through the PLT in PIC mode. If the symbol
2187 // has hidden or protected visibility, or if it is static or local, then
2188 // we don't need to use the PLT - we can directly call it.
2189 if (Subtarget->isTargetELF() &&
2190 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002191 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002192 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002193 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002194 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2195 Subtarget->getDarwinVers() < 9) {
2196 // PC-relative references to external symbols should go through $stub,
2197 // unless we're building with the leopard linker or later, which
2198 // automatically synthesizes these stubs.
2199 OpFlags = X86II::MO_DARWIN_STUB;
2200 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002201
Devang Patel0d881da2010-07-06 22:08:15 +00002202 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 G->getOffset(), OpFlags);
2204 }
Bill Wendling056292f2008-09-16 21:48:12 +00002205 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002206 unsigned char OpFlags = 0;
2207
2208 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2209 // symbols should go through the PLT.
2210 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002211 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002212 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002213 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002214 Subtarget->getDarwinVers() < 9) {
2215 // PC-relative references to external symbols should go through $stub,
2216 // unless we're building with the leopard linker or later, which
2217 // automatically synthesizes these stubs.
2218 OpFlags = X86II::MO_DARWIN_STUB;
2219 }
Eric Christopherfd179292009-08-27 18:07:15 +00002220
Chris Lattner48a7d022009-07-09 05:02:21 +00002221 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2222 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002223 }
2224
Chris Lattnerd96d0722007-02-25 06:40:16 +00002225 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002228
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002230 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2231 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002234
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002235 Ops.push_back(Chain);
2236 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002237
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002240
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 // Add argument registers to the end of the list so that they are known live
2242 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002243 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2244 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2245 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002246
Evan Cheng586ccac2008-03-18 23:36:35 +00002247 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002249 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2250
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002251 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2252 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002254
Gabor Greifba36cb52008-08-28 21:40:38 +00002255 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002256 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002257
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002259 // We used to do:
2260 //// If this is the first return lowered for this function, add the regs
2261 //// to the liveout set for the function.
2262 // This isn't right, although it's probably harmless on x86; liveouts
2263 // should be computed from returns not tail calls. Consider a void
2264 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 return DAG.getNode(X86ISD::TC_RETURN, dl,
2266 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002267 }
2268
Dale Johannesenace16102009-02-03 19:33:06 +00002269 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002270 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002271
Chris Lattner2d297092006-05-23 18:50:38 +00002272 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002273 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002274 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002275 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002276 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002277 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002278 // pops the hidden struct pointer, so we have to push it back.
2279 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002280 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002281 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002282 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Gordon Henriksenae636f82008-01-03 16:47:34 +00002284 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002285 if (!IsSibcall) {
2286 Chain = DAG.getCALLSEQ_END(Chain,
2287 DAG.getIntPtrConstant(NumBytes, true),
2288 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2289 true),
2290 InFlag);
2291 InFlag = Chain.getValue(1);
2292 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002293
Chris Lattner3085e152007-02-25 08:59:22 +00002294 // Handle result values, copying them out of physregs into vregs that we
2295 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2297 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002298}
2299
Evan Cheng25ab6902006-09-08 06:48:29 +00002300
2301//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002302// Fast Calling Convention (tail call) implementation
2303//===----------------------------------------------------------------------===//
2304
2305// Like std call, callee cleans arguments, convention except that ECX is
2306// reserved for storing the tail called function address. Only 2 registers are
2307// free for argument passing (inreg). Tail call optimization is performed
2308// provided:
2309// * tailcallopt is enabled
2310// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002311// On X86_64 architecture with GOT-style position independent code only local
2312// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002313// To keep the stack aligned according to platform abi the function
2314// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2315// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002316// If a tail called function callee has more arguments than the caller the
2317// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002318// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002319// original REtADDR, but before the saved framepointer or the spilled registers
2320// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2321// stack layout:
2322// arg1
2323// arg2
2324// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002325// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002326// move area ]
2327// (possible EBP)
2328// ESI
2329// EDI
2330// local1 ..
2331
2332/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2333/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002334unsigned
2335X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2336 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002337 MachineFunction &MF = DAG.getMachineFunction();
2338 const TargetMachine &TM = MF.getTarget();
2339 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2340 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002341 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002342 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002343 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002344 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2345 // Number smaller than 12 so just add the difference.
2346 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2347 } else {
2348 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002350 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002351 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002352 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002353}
2354
Evan Cheng5f941932010-02-05 02:21:12 +00002355/// MatchingStackOffset - Return true if the given stack call argument is
2356/// already available in the same position (relatively) of the caller's
2357/// incoming argument stack.
2358static
2359bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2360 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2361 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002362 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2363 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002364 if (Arg.getOpcode() == ISD::CopyFromReg) {
2365 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2366 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2367 return false;
2368 MachineInstr *Def = MRI->getVRegDef(VR);
2369 if (!Def)
2370 return false;
2371 if (!Flags.isByVal()) {
2372 if (!TII->isLoadFromStackSlot(Def, FI))
2373 return false;
2374 } else {
2375 unsigned Opcode = Def->getOpcode();
2376 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2377 Def->getOperand(1).isFI()) {
2378 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002379 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002380 } else
2381 return false;
2382 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002383 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2384 if (Flags.isByVal())
2385 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002386 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002387 // define @foo(%struct.X* %A) {
2388 // tail call @bar(%struct.X* byval %A)
2389 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002390 return false;
2391 SDValue Ptr = Ld->getBasePtr();
2392 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2393 if (!FINode)
2394 return false;
2395 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002396 } else
2397 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002398
Evan Cheng4cae1332010-03-05 08:38:04 +00002399 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002400 if (!MFI->isFixedObjectIndex(FI))
2401 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002402 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002403}
2404
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2406/// for tail call optimization. Targets which want to do tail call
2407/// optimization should implement this function.
2408bool
2409X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002410 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002412 bool isCalleeStructRet,
2413 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002414 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002415 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002416 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002418 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002419 CalleeCC != CallingConv::C)
2420 return false;
2421
Evan Cheng7096ae42010-01-29 06:45:59 +00002422 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002423 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002424 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002425 CallingConv::ID CallerCC = CallerF->getCallingConv();
2426 bool CCMatch = CallerCC == CalleeCC;
2427
Dan Gohman1797ed52010-02-08 20:27:50 +00002428 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002429 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002430 return true;
2431 return false;
2432 }
2433
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002434 // Look for obvious safe cases to perform tail call optimization that do not
2435 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002436
Evan Cheng2c12cb42010-03-26 16:26:03 +00002437 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2438 // emit a special epilogue.
2439 if (RegInfo->needsStackRealignment(MF))
2440 return false;
2441
Eric Christopher90eb4022010-07-22 00:26:08 +00002442 // Do not sibcall optimize vararg calls unless the call site is not passing
2443 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002444 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002445 return false;
2446
Evan Chenga375d472010-03-15 18:54:48 +00002447 // Also avoid sibcall optimization if either caller or callee uses struct
2448 // return semantics.
2449 if (isCalleeStructRet || isCallerStructRet)
2450 return false;
2451
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002452 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2453 // Therefore if it's not used by the call it is not safe to optimize this into
2454 // a sibcall.
2455 bool Unused = false;
2456 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2457 if (!Ins[i].Used) {
2458 Unused = true;
2459 break;
2460 }
2461 }
2462 if (Unused) {
2463 SmallVector<CCValAssign, 16> RVLocs;
2464 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2465 RVLocs, *DAG.getContext());
2466 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002467 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002468 CCValAssign &VA = RVLocs[i];
2469 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2470 return false;
2471 }
2472 }
2473
Evan Cheng13617962010-04-30 01:12:32 +00002474 // If the calling conventions do not match, then we'd better make sure the
2475 // results are returned in the same way as what the caller expects.
2476 if (!CCMatch) {
2477 SmallVector<CCValAssign, 16> RVLocs1;
2478 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2479 RVLocs1, *DAG.getContext());
2480 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2481
2482 SmallVector<CCValAssign, 16> RVLocs2;
2483 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2484 RVLocs2, *DAG.getContext());
2485 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2486
2487 if (RVLocs1.size() != RVLocs2.size())
2488 return false;
2489 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2490 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2491 return false;
2492 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2493 return false;
2494 if (RVLocs1[i].isRegLoc()) {
2495 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2496 return false;
2497 } else {
2498 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2499 return false;
2500 }
2501 }
2502 }
2503
Evan Chenga6bff982010-01-30 01:22:00 +00002504 // If the callee takes no arguments then go on to check the results of the
2505 // call.
2506 if (!Outs.empty()) {
2507 // Check if stack adjustment is needed. For now, do not do this if any
2508 // argument is passed on the stack.
2509 SmallVector<CCValAssign, 16> ArgLocs;
2510 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2511 ArgLocs, *DAG.getContext());
2512 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (CCInfo.getNextStackOffset()) {
2514 MachineFunction &MF = DAG.getMachineFunction();
2515 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2516 return false;
2517 if (Subtarget->isTargetWin64())
2518 // Win64 ABI has additional complications.
2519 return false;
2520
2521 // Check if the arguments are already laid out in the right way as
2522 // the caller's fixed stack objects.
2523 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002524 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2525 const X86InstrInfo *TII =
2526 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002527 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2528 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002529 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002530 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002531 if (VA.getLocInfo() == CCValAssign::Indirect)
2532 return false;
2533 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002534 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2535 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002536 return false;
2537 }
2538 }
2539 }
Evan Cheng9c044672010-05-29 01:35:22 +00002540
2541 // If the tailcall address may be in a register, then make sure it's
2542 // possible to register allocate for it. In 32-bit, the call address can
2543 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002544 // callee-saved registers are restored. These happen to be the same
2545 // registers used to pass 'inreg' arguments so watch out for those.
2546 if (!Subtarget->is64Bit() &&
2547 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002548 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002549 unsigned NumInRegs = 0;
2550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2551 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002552 if (!VA.isRegLoc())
2553 continue;
2554 unsigned Reg = VA.getLocReg();
2555 switch (Reg) {
2556 default: break;
2557 case X86::EAX: case X86::EDX: case X86::ECX:
2558 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002559 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002560 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002561 }
2562 }
2563 }
Evan Chenga6bff982010-01-30 01:22:00 +00002564 }
Evan Chengb1712452010-01-27 06:25:16 +00002565
Evan Cheng86809cc2010-02-03 03:28:02 +00002566 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Dan Gohman3df24e62008-09-03 23:12:08 +00002569FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002570X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2571 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002572}
2573
2574
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002575//===----------------------------------------------------------------------===//
2576// Other Lowering Hooks
2577//===----------------------------------------------------------------------===//
2578
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002579static bool isTargetShuffle(unsigned Opcode) {
2580 switch(Opcode) {
2581 default: return false;
2582 case X86ISD::PSHUFD:
2583 case X86ISD::PSHUFHW:
2584 case X86ISD::PSHUFLW:
2585 case X86ISD::SHUFPD:
2586 case X86ISD::SHUFPS:
2587 case X86ISD::MOVLHPS:
2588 case X86ISD::MOVSS:
2589 case X86ISD::MOVSD:
2590 case X86ISD::PUNPCKLDQ:
2591 return true;
2592 }
2593 return false;
2594}
2595
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002596static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002597 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002598 switch(Opc) {
2599 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002600 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002601 case X86ISD::PSHUFHW:
2602 case X86ISD::PSHUFLW:
2603 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2604 }
2605
2606 return SDValue();
2607}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002608
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002609static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2610 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2611 switch(Opc) {
2612 default: llvm_unreachable("Unknown x86 shuffle node");
2613 case X86ISD::SHUFPD:
2614 case X86ISD::SHUFPS:
2615 return DAG.getNode(Opc, dl, VT, V1, V2,
2616 DAG.getConstant(TargetMask, MVT::i8));
2617 }
2618 return SDValue();
2619}
2620
2621static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2622 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2623 switch(Opc) {
2624 default: llvm_unreachable("Unknown x86 shuffle node");
2625 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002626 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002627 case X86ISD::MOVSS:
2628 case X86ISD::MOVSD:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002629 case X86ISD::PUNPCKLDQ:
2630 return DAG.getNode(Opc, dl, VT, V1, V2);
2631 }
2632 return SDValue();
2633}
2634
Dan Gohmand858e902010-04-17 15:26:15 +00002635SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002636 MachineFunction &MF = DAG.getMachineFunction();
2637 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2638 int ReturnAddrIndex = FuncInfo->getRAIndex();
2639
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002640 if (ReturnAddrIndex == 0) {
2641 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002642 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002643 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002644 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002645 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002646 }
2647
Evan Cheng25ab6902006-09-08 06:48:29 +00002648 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002649}
2650
2651
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002652bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2653 bool hasSymbolicDisplacement) {
2654 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002655 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002656 return false;
2657
2658 // If we don't have a symbolic displacement - we don't have any extra
2659 // restrictions.
2660 if (!hasSymbolicDisplacement)
2661 return true;
2662
2663 // FIXME: Some tweaks might be needed for medium code model.
2664 if (M != CodeModel::Small && M != CodeModel::Kernel)
2665 return false;
2666
2667 // For small code model we assume that latest object is 16MB before end of 31
2668 // bits boundary. We may also accept pretty large negative constants knowing
2669 // that all objects are in the positive half of address space.
2670 if (M == CodeModel::Small && Offset < 16*1024*1024)
2671 return true;
2672
2673 // For kernel code model we know that all object resist in the negative half
2674 // of 32bits address space. We may not accept negative offsets, since they may
2675 // be just off and we may accept pretty large positive ones.
2676 if (M == CodeModel::Kernel && Offset > 0)
2677 return true;
2678
2679 return false;
2680}
2681
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002682/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2683/// specific condition code, returning the condition code and the LHS/RHS of the
2684/// comparison to make.
2685static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2686 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002687 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002688 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2689 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2690 // X > -1 -> X == 0, jump !sign.
2691 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002692 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002693 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2694 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002695 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002696 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002697 // X < 1 -> X <= 0
2698 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002699 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002700 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002701 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002702
Evan Chengd9558e02006-01-06 00:43:03 +00002703 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002704 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002705 case ISD::SETEQ: return X86::COND_E;
2706 case ISD::SETGT: return X86::COND_G;
2707 case ISD::SETGE: return X86::COND_GE;
2708 case ISD::SETLT: return X86::COND_L;
2709 case ISD::SETLE: return X86::COND_LE;
2710 case ISD::SETNE: return X86::COND_NE;
2711 case ISD::SETULT: return X86::COND_B;
2712 case ISD::SETUGT: return X86::COND_A;
2713 case ISD::SETULE: return X86::COND_BE;
2714 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002715 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002717
Chris Lattner4c78e022008-12-23 23:42:27 +00002718 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002719
Chris Lattner4c78e022008-12-23 23:42:27 +00002720 // If LHS is a foldable load, but RHS is not, flip the condition.
2721 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2722 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2723 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2724 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002725 }
2726
Chris Lattner4c78e022008-12-23 23:42:27 +00002727 switch (SetCCOpcode) {
2728 default: break;
2729 case ISD::SETOLT:
2730 case ISD::SETOLE:
2731 case ISD::SETUGT:
2732 case ISD::SETUGE:
2733 std::swap(LHS, RHS);
2734 break;
2735 }
2736
2737 // On a floating point condition, the flags are set as follows:
2738 // ZF PF CF op
2739 // 0 | 0 | 0 | X > Y
2740 // 0 | 0 | 1 | X < Y
2741 // 1 | 0 | 0 | X == Y
2742 // 1 | 1 | 1 | unordered
2743 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002744 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002745 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002746 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002747 case ISD::SETOLT: // flipped
2748 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002749 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002750 case ISD::SETOLE: // flipped
2751 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002752 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002753 case ISD::SETUGT: // flipped
2754 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002755 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002756 case ISD::SETUGE: // flipped
2757 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002758 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002759 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002760 case ISD::SETNE: return X86::COND_NE;
2761 case ISD::SETUO: return X86::COND_P;
2762 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002763 case ISD::SETOEQ:
2764 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002765 }
Evan Chengd9558e02006-01-06 00:43:03 +00002766}
2767
Evan Cheng4a460802006-01-11 00:33:36 +00002768/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2769/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002770/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002771static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002772 switch (X86CC) {
2773 default:
2774 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002775 case X86::COND_B:
2776 case X86::COND_BE:
2777 case X86::COND_E:
2778 case X86::COND_P:
2779 case X86::COND_A:
2780 case X86::COND_AE:
2781 case X86::COND_NE:
2782 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002783 return true;
2784 }
2785}
2786
Evan Chengeb2f9692009-10-27 19:56:55 +00002787/// isFPImmLegal - Returns true if the target can instruction select the
2788/// specified FP immediate natively. If false, the legalizer will
2789/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002790bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002791 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2792 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2793 return true;
2794 }
2795 return false;
2796}
2797
Nate Begeman9008ca62009-04-27 18:41:29 +00002798/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2799/// the specified range (L, H].
2800static bool isUndefOrInRange(int Val, int Low, int Hi) {
2801 return (Val < 0) || (Val >= Low && Val < Hi);
2802}
2803
2804/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2805/// specified value.
2806static bool isUndefOrEqual(int Val, int CmpVal) {
2807 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002808 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002809 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002810}
2811
Nate Begeman9008ca62009-04-27 18:41:29 +00002812/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2813/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2814/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002815static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002816 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002818 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 return (Mask[0] < 2 && Mask[1] < 2);
2820 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002821}
2822
Nate Begeman9008ca62009-04-27 18:41:29 +00002823bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002824 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 N->getMask(M);
2826 return ::isPSHUFDMask(M, N->getValueType(0));
2827}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002828
Nate Begeman9008ca62009-04-27 18:41:29 +00002829/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2830/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002831static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002832 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002833 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002834
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 // Lower quadword copied in order or undef.
2836 for (int i = 0; i != 4; ++i)
2837 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002838 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002839
Evan Cheng506d3df2006-03-29 23:07:14 +00002840 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 for (int i = 4; i != 8; ++i)
2842 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002843 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002844
Evan Cheng506d3df2006-03-29 23:07:14 +00002845 return true;
2846}
2847
Nate Begeman9008ca62009-04-27 18:41:29 +00002848bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002849 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 N->getMask(M);
2851 return ::isPSHUFHWMask(M, N->getValueType(0));
2852}
Evan Cheng506d3df2006-03-29 23:07:14 +00002853
Nate Begeman9008ca62009-04-27 18:41:29 +00002854/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2855/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002856static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002857 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002858 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002859
Rafael Espindola15684b22009-04-24 12:40:33 +00002860 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 for (int i = 4; i != 8; ++i)
2862 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002863 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002864
Rafael Espindola15684b22009-04-24 12:40:33 +00002865 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 for (int i = 0; i != 4; ++i)
2867 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002868 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002869
Rafael Espindola15684b22009-04-24 12:40:33 +00002870 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002871}
2872
Nate Begeman9008ca62009-04-27 18:41:29 +00002873bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002874 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 N->getMask(M);
2876 return ::isPSHUFLWMask(M, N->getValueType(0));
2877}
2878
Nate Begemana09008b2009-10-19 02:17:23 +00002879/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2880/// is suitable for input to PALIGNR.
2881static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2882 bool hasSSSE3) {
2883 int i, e = VT.getVectorNumElements();
2884
2885 // Do not handle v2i64 / v2f64 shuffles with palignr.
2886 if (e < 4 || !hasSSSE3)
2887 return false;
2888
2889 for (i = 0; i != e; ++i)
2890 if (Mask[i] >= 0)
2891 break;
2892
2893 // All undef, not a palignr.
2894 if (i == e)
2895 return false;
2896
2897 // Determine if it's ok to perform a palignr with only the LHS, since we
2898 // don't have access to the actual shuffle elements to see if RHS is undef.
2899 bool Unary = Mask[i] < (int)e;
2900 bool NeedsUnary = false;
2901
2902 int s = Mask[i] - i;
2903
2904 // Check the rest of the elements to see if they are consecutive.
2905 for (++i; i != e; ++i) {
2906 int m = Mask[i];
2907 if (m < 0)
2908 continue;
2909
2910 Unary = Unary && (m < (int)e);
2911 NeedsUnary = NeedsUnary || (m < s);
2912
2913 if (NeedsUnary && !Unary)
2914 return false;
2915 if (Unary && m != ((s+i) & (e-1)))
2916 return false;
2917 if (!Unary && m != (s+i))
2918 return false;
2919 }
2920 return true;
2921}
2922
2923bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2924 SmallVector<int, 8> M;
2925 N->getMask(M);
2926 return ::isPALIGNRMask(M, N->getValueType(0), true);
2927}
2928
Evan Cheng14aed5e2006-03-24 01:18:28 +00002929/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2930/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002931static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 int NumElems = VT.getVectorNumElements();
2933 if (NumElems != 2 && NumElems != 4)
2934 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002935
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 int Half = NumElems / 2;
2937 for (int i = 0; i < Half; ++i)
2938 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002939 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 for (int i = Half; i < NumElems; ++i)
2941 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002942 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002943
Evan Cheng14aed5e2006-03-24 01:18:28 +00002944 return true;
2945}
2946
Nate Begeman9008ca62009-04-27 18:41:29 +00002947bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2948 SmallVector<int, 8> M;
2949 N->getMask(M);
2950 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002951}
2952
Evan Cheng213d2cf2007-05-17 18:45:50 +00002953/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002954/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2955/// half elements to come from vector 1 (which would equal the dest.) and
2956/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002957static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002959
2960 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002962
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 int Half = NumElems / 2;
2964 for (int i = 0; i < Half; ++i)
2965 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002966 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 for (int i = Half; i < NumElems; ++i)
2968 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002969 return false;
2970 return true;
2971}
2972
Nate Begeman9008ca62009-04-27 18:41:29 +00002973static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2974 SmallVector<int, 8> M;
2975 N->getMask(M);
2976 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002977}
2978
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002979/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2980/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002981bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2982 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002983 return false;
2984
Evan Cheng2064a2b2006-03-28 06:50:32 +00002985 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2987 isUndefOrEqual(N->getMaskElt(1), 7) &&
2988 isUndefOrEqual(N->getMaskElt(2), 2) &&
2989 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002990}
2991
Nate Begeman0b10b912009-11-07 23:17:15 +00002992/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2993/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2994/// <2, 3, 2, 3>
2995bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2996 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2997
2998 if (NumElems != 4)
2999 return false;
3000
3001 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3002 isUndefOrEqual(N->getMaskElt(1), 3) &&
3003 isUndefOrEqual(N->getMaskElt(2), 2) &&
3004 isUndefOrEqual(N->getMaskElt(3), 3);
3005}
3006
Evan Cheng5ced1d82006-04-06 23:23:56 +00003007/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3008/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003009bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3010 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003011
Evan Cheng5ced1d82006-04-06 23:23:56 +00003012 if (NumElems != 2 && NumElems != 4)
3013 return false;
3014
Evan Chengc5cdff22006-04-07 21:53:05 +00003015 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003017 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003018
Evan Chengc5cdff22006-04-07 21:53:05 +00003019 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003021 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003022
3023 return true;
3024}
3025
Nate Begeman0b10b912009-11-07 23:17:15 +00003026/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3027/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3028bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003030
Evan Cheng5ced1d82006-04-06 23:23:56 +00003031 if (NumElems != 2 && NumElems != 4)
3032 return false;
3033
Evan Chengc5cdff22006-04-07 21:53:05 +00003034 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003036 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 for (unsigned i = 0; i < NumElems/2; ++i)
3039 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003040 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003041
3042 return true;
3043}
3044
Evan Cheng0038e592006-03-28 00:39:58 +00003045/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3046/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003047static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003048 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003050 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003051 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003052
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3054 int BitI = Mask[i];
3055 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003056 if (!isUndefOrEqual(BitI, j))
3057 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003058 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003059 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003060 return false;
3061 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003062 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003063 return false;
3064 }
Evan Cheng0038e592006-03-28 00:39:58 +00003065 }
Evan Cheng0038e592006-03-28 00:39:58 +00003066 return true;
3067}
3068
Nate Begeman9008ca62009-04-27 18:41:29 +00003069bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3070 SmallVector<int, 8> M;
3071 N->getMask(M);
3072 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003073}
3074
Evan Cheng4fcb9222006-03-28 02:43:26 +00003075/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3076/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003077static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003078 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003080 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003081 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003082
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3084 int BitI = Mask[i];
3085 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003086 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003087 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003088 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003089 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003090 return false;
3091 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003092 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003093 return false;
3094 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003095 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003096 return true;
3097}
3098
Nate Begeman9008ca62009-04-27 18:41:29 +00003099bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3100 SmallVector<int, 8> M;
3101 N->getMask(M);
3102 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003103}
3104
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003105/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3106/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3107/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003108static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003110 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003111 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003112
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3114 int BitI = Mask[i];
3115 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003116 if (!isUndefOrEqual(BitI, j))
3117 return false;
3118 if (!isUndefOrEqual(BitI1, j))
3119 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003120 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003121 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003122}
3123
Nate Begeman9008ca62009-04-27 18:41:29 +00003124bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3125 SmallVector<int, 8> M;
3126 N->getMask(M);
3127 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3128}
3129
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003130/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3131/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3132/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003133static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003135 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3136 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003137
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3139 int BitI = Mask[i];
3140 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003141 if (!isUndefOrEqual(BitI, j))
3142 return false;
3143 if (!isUndefOrEqual(BitI1, j))
3144 return false;
3145 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003146 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003147}
3148
Nate Begeman9008ca62009-04-27 18:41:29 +00003149bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3150 SmallVector<int, 8> M;
3151 N->getMask(M);
3152 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3153}
3154
Evan Cheng017dcc62006-04-21 01:05:10 +00003155/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3156/// specifies a shuffle of elements that is suitable for input to MOVSS,
3157/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003158static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003159 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003160 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003161
3162 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003163
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003165 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 for (int i = 1; i < NumElts; ++i)
3168 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003169 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003170
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003171 return true;
3172}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003173
Nate Begeman9008ca62009-04-27 18:41:29 +00003174bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3175 SmallVector<int, 8> M;
3176 N->getMask(M);
3177 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003178}
3179
Evan Cheng017dcc62006-04-21 01:05:10 +00003180/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3181/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003182/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003183static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 bool V2IsSplat = false, bool V2IsUndef = false) {
3185 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003186 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003187 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 for (int i = 1; i < NumOps; ++i)
3193 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3194 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3195 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Evan Cheng39623da2006-04-20 08:58:49 +00003198 return true;
3199}
3200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003202 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 SmallVector<int, 8> M;
3204 N->getMask(M);
3205 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003206}
3207
Evan Chengd9539472006-04-14 21:59:03 +00003208/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3209/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003210bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3211 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003212 return false;
3213
3214 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 int Elt = N->getMaskElt(i);
3217 if (Elt >= 0 && Elt != 1)
3218 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003220
3221 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003222 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 int Elt = N->getMaskElt(i);
3224 if (Elt >= 0 && Elt != 3)
3225 return false;
3226 if (Elt == 3)
3227 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003228 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003229 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003231 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003232}
3233
3234/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3235/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003236bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3237 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003238 return false;
3239
3240 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 for (unsigned i = 0; i < 2; ++i)
3242 if (N->getMaskElt(i) > 0)
3243 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003244
3245 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003246 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003247 int Elt = N->getMaskElt(i);
3248 if (Elt >= 0 && Elt != 2)
3249 return false;
3250 if (Elt == 2)
3251 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003252 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003254 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003255}
3256
Evan Cheng0b457f02008-09-25 20:50:48 +00003257/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3258/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003259bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3260 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003261
Nate Begeman9008ca62009-04-27 18:41:29 +00003262 for (int i = 0; i < e; ++i)
3263 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003264 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 for (int i = 0; i < e; ++i)
3266 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003267 return false;
3268 return true;
3269}
3270
Evan Cheng63d33002006-03-22 08:01:21 +00003271/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003272/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003273unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3275 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3276
Evan Chengb9df0ca2006-03-22 02:53:00 +00003277 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3278 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 for (int i = 0; i < NumOperands; ++i) {
3280 int Val = SVOp->getMaskElt(NumOperands-i-1);
3281 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003282 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003283 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003284 if (i != NumOperands - 1)
3285 Mask <<= Shift;
3286 }
Evan Cheng63d33002006-03-22 08:01:21 +00003287 return Mask;
3288}
3289
Evan Cheng506d3df2006-03-29 23:07:14 +00003290/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003291/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003292unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003294 unsigned Mask = 0;
3295 // 8 nodes, but we only care about the last 4.
3296 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 int Val = SVOp->getMaskElt(i);
3298 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003299 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003300 if (i != 4)
3301 Mask <<= 2;
3302 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003303 return Mask;
3304}
3305
3306/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003307/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003308unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003310 unsigned Mask = 0;
3311 // 8 nodes, but we only care about the first 4.
3312 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 int Val = SVOp->getMaskElt(i);
3314 if (Val >= 0)
3315 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003316 if (i != 0)
3317 Mask <<= 2;
3318 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003319 return Mask;
3320}
3321
Nate Begemana09008b2009-10-19 02:17:23 +00003322/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3323/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3324unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3325 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3326 EVT VVT = N->getValueType(0);
3327 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3328 int Val = 0;
3329
3330 unsigned i, e;
3331 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3332 Val = SVOp->getMaskElt(i);
3333 if (Val >= 0)
3334 break;
3335 }
3336 return (Val - i) * EltSize;
3337}
3338
Evan Cheng37b73872009-07-30 08:33:02 +00003339/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3340/// constant +0.0.
3341bool X86::isZeroNode(SDValue Elt) {
3342 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003343 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003344 (isa<ConstantFPSDNode>(Elt) &&
3345 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3346}
3347
Nate Begeman9008ca62009-04-27 18:41:29 +00003348/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3349/// their permute mask.
3350static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3351 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003352 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003353 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003355
Nate Begeman5a5ca152009-04-29 05:20:52 +00003356 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 int idx = SVOp->getMaskElt(i);
3358 if (idx < 0)
3359 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003360 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003362 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003364 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3366 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003367}
3368
Evan Cheng779ccea2007-12-07 21:30:01 +00003369/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3370/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003371static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003372 unsigned NumElems = VT.getVectorNumElements();
3373 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 int idx = Mask[i];
3375 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003376 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003377 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003379 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003381 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003382}
3383
Evan Cheng533a0aa2006-04-19 20:35:22 +00003384/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3385/// match movhlps. The lower half elements should come from upper half of
3386/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003387/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003388static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3389 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003390 return false;
3391 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003393 return false;
3394 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003396 return false;
3397 return true;
3398}
3399
Evan Cheng5ced1d82006-04-06 23:23:56 +00003400/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003401/// is promoted to a vector. It also returns the LoadSDNode by reference if
3402/// required.
3403static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003404 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3405 return false;
3406 N = N->getOperand(0).getNode();
3407 if (!ISD::isNON_EXTLoad(N))
3408 return false;
3409 if (LD)
3410 *LD = cast<LoadSDNode>(N);
3411 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003412}
3413
Evan Cheng533a0aa2006-04-19 20:35:22 +00003414/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3415/// match movlp{s|d}. The lower half elements should come from lower half of
3416/// V1 (and in order), and the upper half elements should come from the upper
3417/// half of V2 (and in order). And since V1 will become the source of the
3418/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003419static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3420 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003421 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003422 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003423 // Is V2 is a vector load, don't do this transformation. We will try to use
3424 // load folding shufps op.
3425 if (ISD::isNON_EXTLoad(V2))
3426 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003427
Nate Begeman5a5ca152009-04-29 05:20:52 +00003428 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003429
Evan Cheng533a0aa2006-04-19 20:35:22 +00003430 if (NumElems != 2 && NumElems != 4)
3431 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003432 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003434 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003435 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003437 return false;
3438 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003439}
3440
Evan Cheng39623da2006-04-20 08:58:49 +00003441/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3442/// all the same.
3443static bool isSplatVector(SDNode *N) {
3444 if (N->getOpcode() != ISD::BUILD_VECTOR)
3445 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446
Dan Gohman475871a2008-07-27 21:46:04 +00003447 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003448 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3449 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003450 return false;
3451 return true;
3452}
3453
Evan Cheng213d2cf2007-05-17 18:45:50 +00003454/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003455/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003456/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003457static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003458 SDValue V1 = N->getOperand(0);
3459 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003460 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3461 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003463 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003465 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3466 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003467 if (Opc != ISD::BUILD_VECTOR ||
3468 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 return false;
3470 } else if (Idx >= 0) {
3471 unsigned Opc = V1.getOpcode();
3472 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3473 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003474 if (Opc != ISD::BUILD_VECTOR ||
3475 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003476 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003477 }
3478 }
3479 return true;
3480}
3481
3482/// getZeroVector - Returns a vector of specified type with all zero elements.
3483///
Owen Andersone50ed302009-08-10 22:56:29 +00003484static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003485 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003486 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003487
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003488 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3489 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003490 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003491 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3493 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003494 } else if (VT.getSizeInBits() == 128) {
3495 if (HasSSE2) { // SSE2
3496 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3497 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3498 } else { // SSE1
3499 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3500 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3501 }
3502 } else if (VT.getSizeInBits() == 256) { // AVX
3503 // 256-bit logic and arithmetic instructions in AVX are
3504 // all floating-point, no support for integer ops. Default
3505 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003507 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3508 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003509 }
Dale Johannesenace16102009-02-03 19:33:06 +00003510 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003511}
3512
Chris Lattner8a594482007-11-25 00:24:49 +00003513/// getOnesVector - Returns a vector of specified type with all bits set.
3514///
Owen Andersone50ed302009-08-10 22:56:29 +00003515static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003516 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003517
Chris Lattner8a594482007-11-25 00:24:49 +00003518 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3519 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003521 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003522 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003524 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003526 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003527}
3528
3529
Evan Cheng39623da2006-04-20 08:58:49 +00003530/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3531/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003532static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003533 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003534 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003535
Evan Cheng39623da2006-04-20 08:58:49 +00003536 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 SmallVector<int, 8> MaskVec;
3538 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003539
Nate Begeman5a5ca152009-04-29 05:20:52 +00003540 for (unsigned i = 0; i != NumElems; ++i) {
3541 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003542 MaskVec[i] = NumElems;
3543 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003544 }
Evan Cheng39623da2006-04-20 08:58:49 +00003545 }
Evan Cheng39623da2006-04-20 08:58:49 +00003546 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003547 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3548 SVOp->getOperand(1), &MaskVec[0]);
3549 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003550}
3551
Evan Cheng017dcc62006-04-21 01:05:10 +00003552/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3553/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003554static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 SDValue V2) {
3556 unsigned NumElems = VT.getVectorNumElements();
3557 SmallVector<int, 8> Mask;
3558 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003559 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 Mask.push_back(i);
3561 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003562}
3563
Nate Begeman9008ca62009-04-27 18:41:29 +00003564/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003565static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003566 SDValue V2) {
3567 unsigned NumElems = VT.getVectorNumElements();
3568 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003569 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 Mask.push_back(i);
3571 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003572 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003573 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003574}
3575
Nate Begeman9008ca62009-04-27 18:41:29 +00003576/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003577static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 SDValue V2) {
3579 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003580 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003581 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003582 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003583 Mask.push_back(i + Half);
3584 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003585 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003587}
3588
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003589/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3590static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 if (SV->getValueType(0).getVectorNumElements() <= 4)
3592 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003593
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003595 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 DebugLoc dl = SV->getDebugLoc();
3597 SDValue V1 = SV->getOperand(0);
3598 int NumElems = VT.getVectorNumElements();
3599 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003600
Nate Begeman9008ca62009-04-27 18:41:29 +00003601 // unpack elements to the correct location
3602 while (NumElems > 4) {
3603 if (EltNo < NumElems/2) {
3604 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3605 } else {
3606 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3607 EltNo -= NumElems/2;
3608 }
3609 NumElems >>= 1;
3610 }
Eric Christopherfd179292009-08-27 18:07:15 +00003611
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 // Perform the splat.
3613 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003614 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3616 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003617}
3618
Evan Chengba05f722006-04-21 23:03:30 +00003619/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003620/// vector of zero or undef vector. This produces a shuffle where the low
3621/// element of V2 is swizzled into the zero/undef vector, landing at element
3622/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003623static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003624 bool isZero, bool HasSSE2,
3625 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003626 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003627 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3629 unsigned NumElems = VT.getVectorNumElements();
3630 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003631 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 // If this is the insertion idx, put the low elt of V2 here.
3633 MaskVec.push_back(i == Idx ? NumElems : i);
3634 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003635}
3636
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003637/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3638/// element of the result of the vector shuffle.
3639SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG) {
3640 SDValue V = SDValue(N, 0);
3641 EVT VT = V.getValueType();
3642 unsigned Opcode = V.getOpcode();
3643 int NumElems = VT.getVectorNumElements();
3644
3645 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3646 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3647 Index = SV->getMaskElt(Index);
3648
3649 if (Index < 0)
3650 return DAG.getUNDEF(VT.getVectorElementType());
3651
3652 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
3653 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003654 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003655
3656 // Recurse into target specific vector shuffles to find scalars.
3657 if (isTargetShuffle(Opcode)) {
3658 switch(Opcode) {
3659 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003660 case X86ISD::MOVSD: {
3661 // The index 0 always comes from the first element of the second source,
3662 // this is why MOVSS and MOVSD are used in the first place. The other
3663 // elements come from the other positions of the first source vector.
3664 unsigned OpNum = (Index == 0) ? 1 : 0;
3665 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG);
3666 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003667 default:
3668 assert("not implemented for target shuffle node");
3669 return SDValue();
3670 }
3671 }
3672
3673 // Actual nodes that may contain scalar elements
3674 if (Opcode == ISD::BIT_CONVERT) {
3675 V = V.getOperand(0);
3676 EVT SrcVT = V.getValueType();
3677
3678 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != (unsigned)NumElems)
3679 return SDValue();
3680 }
3681
3682 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3683 return (Index == 0) ? V.getOperand(0)
3684 : DAG.getUNDEF(VT.getVectorElementType());
3685
3686 if (V.getOpcode() == ISD::BUILD_VECTOR)
3687 return V.getOperand(Index);
3688
3689 return SDValue();
3690}
3691
3692/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3693/// shuffle operation which come from a consecutively from a zero. The
3694/// search can start in two diferent directions, from left or right.
3695static
3696unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3697 bool ZerosFromLeft, SelectionDAG &DAG) {
3698 int i = 0;
3699
3700 while (i < NumElems) {
3701 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
3702 SDValue Elt = getShuffleScalarElt(N, Index, DAG);
3703 if (!(Elt.getNode() &&
3704 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3705 break;
3706 ++i;
3707 }
3708
3709 return i;
3710}
3711
3712/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3713/// MaskE correspond consecutively to elements from one of the vector operands,
3714/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3715static
3716bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3717 int OpIdx, int NumElems, unsigned &OpNum) {
3718 bool SeenV1 = false;
3719 bool SeenV2 = false;
3720
3721 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3722 int Idx = SVOp->getMaskElt(i);
3723 // Ignore undef indicies
3724 if (Idx < 0)
3725 continue;
3726
3727 if (Idx < NumElems)
3728 SeenV1 = true;
3729 else
3730 SeenV2 = true;
3731
3732 // Only accept consecutive elements from the same vector
3733 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3734 return false;
3735 }
3736
3737 OpNum = SeenV1 ? 0 : 1;
3738 return true;
3739}
3740
3741/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3742/// logical left shift of a vector.
3743static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3744 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3745 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3746 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3747 false /* check zeros from right */, DAG);
3748 unsigned OpSrc;
3749
3750 if (!NumZeros)
3751 return false;
3752
3753 // Considering the elements in the mask that are not consecutive zeros,
3754 // check if they consecutively come from only one of the source vectors.
3755 //
3756 // V1 = {X, A, B, C} 0
3757 // \ \ \ /
3758 // vector_shuffle V1, V2 <1, 2, 3, X>
3759 //
3760 if (!isShuffleMaskConsecutive(SVOp,
3761 0, // Mask Start Index
3762 NumElems-NumZeros-1, // Mask End Index
3763 NumZeros, // Where to start looking in the src vector
3764 NumElems, // Number of elements in vector
3765 OpSrc)) // Which source operand ?
3766 return false;
3767
3768 isLeft = false;
3769 ShAmt = NumZeros;
3770 ShVal = SVOp->getOperand(OpSrc);
3771 return true;
3772}
3773
3774/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3775/// logical left shift of a vector.
3776static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3777 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3778 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3779 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3780 true /* check zeros from left */, DAG);
3781 unsigned OpSrc;
3782
3783 if (!NumZeros)
3784 return false;
3785
3786 // Considering the elements in the mask that are not consecutive zeros,
3787 // check if they consecutively come from only one of the source vectors.
3788 //
3789 // 0 { A, B, X, X } = V2
3790 // / \ / /
3791 // vector_shuffle V1, V2 <X, X, 4, 5>
3792 //
3793 if (!isShuffleMaskConsecutive(SVOp,
3794 NumZeros, // Mask Start Index
3795 NumElems-1, // Mask End Index
3796 0, // Where to start looking in the src vector
3797 NumElems, // Number of elements in vector
3798 OpSrc)) // Which source operand ?
3799 return false;
3800
3801 isLeft = true;
3802 ShAmt = NumZeros;
3803 ShVal = SVOp->getOperand(OpSrc);
3804 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003805}
3806
3807/// isVectorShift - Returns true if the shuffle can be implemented as a
3808/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003809static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003810 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003811 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3812 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3813 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003814
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003815 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003816}
3817
Evan Chengc78d3b42006-04-24 18:01:45 +00003818/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3819///
Dan Gohman475871a2008-07-27 21:46:04 +00003820static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003821 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003822 SelectionDAG &DAG,
3823 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003824 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003825 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003826
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003827 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003828 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003829 bool First = true;
3830 for (unsigned i = 0; i < 16; ++i) {
3831 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3832 if (ThisIsNonZero && First) {
3833 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003835 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003837 First = false;
3838 }
3839
3840 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003841 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003842 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3843 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003844 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003846 }
3847 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3849 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3850 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003851 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003853 } else
3854 ThisElt = LastElt;
3855
Gabor Greifba36cb52008-08-28 21:40:38 +00003856 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003858 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003859 }
3860 }
3861
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003863}
3864
Bill Wendlinga348c562007-03-22 18:42:45 +00003865/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003866///
Dan Gohman475871a2008-07-27 21:46:04 +00003867static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003868 unsigned NumNonZero, unsigned NumZero,
3869 SelectionDAG &DAG,
3870 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003871 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003872 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003873
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003874 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003875 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003876 bool First = true;
3877 for (unsigned i = 0; i < 8; ++i) {
3878 bool isNonZero = (NonZeros & (1 << i)) != 0;
3879 if (isNonZero) {
3880 if (First) {
3881 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003883 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003885 First = false;
3886 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003887 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003889 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003890 }
3891 }
3892
3893 return V;
3894}
3895
Evan Chengf26ffe92008-05-29 08:22:04 +00003896/// getVShift - Return a vector logical shift node.
3897///
Owen Andersone50ed302009-08-10 22:56:29 +00003898static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 unsigned NumBits, SelectionDAG &DAG,
3900 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003901 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003903 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003904 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3905 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3906 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003907 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003908}
3909
Dan Gohman475871a2008-07-27 21:46:04 +00003910SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003911X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003912 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003913
3914 // Check if the scalar load can be widened into a vector load. And if
3915 // the address is "base + cst" see if the cst can be "absorbed" into
3916 // the shuffle mask.
3917 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3918 SDValue Ptr = LD->getBasePtr();
3919 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3920 return SDValue();
3921 EVT PVT = LD->getValueType(0);
3922 if (PVT != MVT::i32 && PVT != MVT::f32)
3923 return SDValue();
3924
3925 int FI = -1;
3926 int64_t Offset = 0;
3927 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3928 FI = FINode->getIndex();
3929 Offset = 0;
3930 } else if (Ptr.getOpcode() == ISD::ADD &&
3931 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3932 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3933 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3934 Offset = Ptr.getConstantOperandVal(1);
3935 Ptr = Ptr.getOperand(0);
3936 } else {
3937 return SDValue();
3938 }
3939
3940 SDValue Chain = LD->getChain();
3941 // Make sure the stack object alignment is at least 16.
3942 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3943 if (DAG.InferPtrAlignment(Ptr) < 16) {
3944 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003945 // Can't change the alignment. FIXME: It's possible to compute
3946 // the exact stack offset and reference FI + adjust offset instead.
3947 // If someone *really* cares about this. That's the way to implement it.
3948 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003949 } else {
3950 MFI->setObjectAlignment(FI, 16);
3951 }
3952 }
3953
3954 // (Offset % 16) must be multiple of 4. Then address is then
3955 // Ptr + (Offset & ~15).
3956 if (Offset < 0)
3957 return SDValue();
3958 if ((Offset % 16) & 3)
3959 return SDValue();
3960 int64_t StartOffset = Offset & ~15;
3961 if (StartOffset)
3962 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3963 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3964
3965 int EltNo = (Offset - StartOffset) >> 2;
3966 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3967 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003968 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3969 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003970 // Canonicalize it to a v4i32 shuffle.
3971 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3972 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3973 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3974 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3975 }
3976
3977 return SDValue();
3978}
3979
Nate Begeman1449f292010-03-24 22:19:06 +00003980/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3981/// vector of type 'VT', see if the elements can be replaced by a single large
3982/// load which has the same value as a build_vector whose operands are 'elts'.
3983///
3984/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3985///
3986/// FIXME: we'd also like to handle the case where the last elements are zero
3987/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3988/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003989static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3990 DebugLoc &dl, SelectionDAG &DAG) {
3991 EVT EltVT = VT.getVectorElementType();
3992 unsigned NumElems = Elts.size();
3993
Nate Begemanfdea31a2010-03-24 20:49:50 +00003994 LoadSDNode *LDBase = NULL;
3995 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003996
3997 // For each element in the initializer, see if we've found a load or an undef.
3998 // If we don't find an initial load element, or later load elements are
3999 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004000 for (unsigned i = 0; i < NumElems; ++i) {
4001 SDValue Elt = Elts[i];
4002
4003 if (!Elt.getNode() ||
4004 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4005 return SDValue();
4006 if (!LDBase) {
4007 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4008 return SDValue();
4009 LDBase = cast<LoadSDNode>(Elt.getNode());
4010 LastLoadedElt = i;
4011 continue;
4012 }
4013 if (Elt.getOpcode() == ISD::UNDEF)
4014 continue;
4015
4016 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4017 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4018 return SDValue();
4019 LastLoadedElt = i;
4020 }
Nate Begeman1449f292010-03-24 22:19:06 +00004021
4022 // If we have found an entire vector of loads and undefs, then return a large
4023 // load of the entire vector width starting at the base pointer. If we found
4024 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004025 if (LastLoadedElt == NumElems - 1) {
4026 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4027 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4028 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4029 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4030 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4031 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4032 LDBase->isVolatile(), LDBase->isNonTemporal(),
4033 LDBase->getAlignment());
4034 } else if (NumElems == 4 && LastLoadedElt == 1) {
4035 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4036 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4037 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4038 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4039 }
4040 return SDValue();
4041}
4042
Evan Chengc3630942009-12-09 21:00:30 +00004043SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004044X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004045 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004046 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4047 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004048 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4049 // is present, so AllOnes is ignored.
4050 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4051 (Op.getValueType().getSizeInBits() != 256 &&
4052 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004053 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4054 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4055 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004057 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004058
Gabor Greifba36cb52008-08-28 21:40:38 +00004059 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004060 return getOnesVector(Op.getValueType(), DAG, dl);
4061 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004062 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004063
Owen Andersone50ed302009-08-10 22:56:29 +00004064 EVT VT = Op.getValueType();
4065 EVT ExtVT = VT.getVectorElementType();
4066 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004067
4068 unsigned NumElems = Op.getNumOperands();
4069 unsigned NumZero = 0;
4070 unsigned NumNonZero = 0;
4071 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004072 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004073 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004074 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004075 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004076 if (Elt.getOpcode() == ISD::UNDEF)
4077 continue;
4078 Values.insert(Elt);
4079 if (Elt.getOpcode() != ISD::Constant &&
4080 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004081 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004082 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004083 NumZero++;
4084 else {
4085 NonZeros |= (1 << i);
4086 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004087 }
4088 }
4089
Chris Lattner97a2a562010-08-26 05:24:29 +00004090 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4091 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004092 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004093
Chris Lattner67f453a2008-03-09 05:42:06 +00004094 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004095 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004096 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004097 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004098
Chris Lattner62098042008-03-09 01:05:04 +00004099 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4100 // the value are obviously zero, truncate the value to i32 and do the
4101 // insertion that way. Only do this if the value is non-constant or if the
4102 // value is a constant being inserted into element 0. It is cheaper to do
4103 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004105 (!IsAllConstants || Idx == 0)) {
4106 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4107 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4109 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004110
Chris Lattner62098042008-03-09 01:05:04 +00004111 // Truncate the value (which may itself be a constant) to i32, and
4112 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004114 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004115 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4116 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004117
Chris Lattner62098042008-03-09 01:05:04 +00004118 // Now we have our 32-bit value zero extended in the low element of
4119 // a vector. If Idx != 0, swizzle it into place.
4120 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 SmallVector<int, 4> Mask;
4122 Mask.push_back(Idx);
4123 for (unsigned i = 1; i != VecElts; ++i)
4124 Mask.push_back(i);
4125 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004126 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004128 }
Dale Johannesenace16102009-02-03 19:33:06 +00004129 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004130 }
4131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004132
Chris Lattner19f79692008-03-08 22:59:52 +00004133 // If we have a constant or non-constant insertion into the low element of
4134 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4135 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004136 // depending on what the source datatype is.
4137 if (Idx == 0) {
4138 if (NumZero == 0) {
4139 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4141 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004142 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4143 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4144 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4145 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4147 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4148 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004149 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4150 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4151 Subtarget->hasSSE2(), DAG);
4152 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4153 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004154 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004155
4156 // Is it a vector logical left shift?
4157 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004158 X86::isZeroNode(Op.getOperand(0)) &&
4159 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004160 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004161 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004162 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004163 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004164 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004165 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004167 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004168 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004169
Chris Lattner19f79692008-03-08 22:59:52 +00004170 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4171 // is a non-constant being inserted into an element other than the low one,
4172 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4173 // movd/movss) to move this into the low element, then shuffle it into
4174 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004175 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004176 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Evan Cheng0db9fe62006-04-25 20:13:52 +00004178 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004179 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4180 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004182 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 MaskVec.push_back(i == Idx ? 0 : 1);
4184 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004185 }
4186 }
4187
Chris Lattner67f453a2008-03-09 05:42:06 +00004188 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004189 if (Values.size() == 1) {
4190 if (EVTBits == 32) {
4191 // Instead of a shuffle like this:
4192 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4193 // Check if it's possible to issue this instead.
4194 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4195 unsigned Idx = CountTrailingZeros_32(NonZeros);
4196 SDValue Item = Op.getOperand(Idx);
4197 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4198 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4199 }
Dan Gohman475871a2008-07-27 21:46:04 +00004200 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004202
Dan Gohmana3941172007-07-24 22:55:08 +00004203 // A vector full of immediates; various special cases are already
4204 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004205 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004206 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004207
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004208 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004209 if (EVTBits == 64) {
4210 if (NumNonZero == 1) {
4211 // One half is zero or undef.
4212 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004213 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004214 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004215 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4216 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004217 }
Dan Gohman475871a2008-07-27 21:46:04 +00004218 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004219 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220
4221 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004222 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004223 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004224 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004225 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004226 }
4227
Bill Wendling826f36f2007-03-28 00:57:11 +00004228 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004229 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004230 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004231 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004232 }
4233
4234 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004235 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004236 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004237 if (NumElems == 4 && NumZero > 0) {
4238 for (unsigned i = 0; i < 4; ++i) {
4239 bool isZero = !(NonZeros & (1 << i));
4240 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004241 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004242 else
Dale Johannesenace16102009-02-03 19:33:06 +00004243 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004244 }
4245
4246 for (unsigned i = 0; i < 2; ++i) {
4247 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4248 default: break;
4249 case 0:
4250 V[i] = V[i*2]; // Must be a zero vector.
4251 break;
4252 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004254 break;
4255 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004257 break;
4258 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004260 break;
4261 }
4262 }
4263
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004265 bool Reverse = (NonZeros & 0x3) == 2;
4266 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004268 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4269 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4271 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004272 }
4273
Nate Begemanfdea31a2010-03-24 20:49:50 +00004274 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4275 // Check for a build vector of consecutive loads.
4276 for (unsigned i = 0; i < NumElems; ++i)
4277 V[i] = Op.getOperand(i);
4278
4279 // Check for elements which are consecutive loads.
4280 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4281 if (LD.getNode())
4282 return LD;
4283
Chris Lattner24faf612010-08-28 17:59:08 +00004284 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004285 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004286 SDValue Result;
4287 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4288 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4289 else
4290 Result = DAG.getUNDEF(VT);
4291
4292 for (unsigned i = 1; i < NumElems; ++i) {
4293 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4294 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004296 }
4297 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004299
Chris Lattner6e80e442010-08-28 17:15:43 +00004300 // Otherwise, expand into a number of unpckl*, start by extending each of
4301 // our (non-undef) elements to the full vector width with the element in the
4302 // bottom slot of the vector (which generates no code for SSE).
4303 for (unsigned i = 0; i < NumElems; ++i) {
4304 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4305 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4306 else
4307 V[i] = DAG.getUNDEF(VT);
4308 }
4309
4310 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4312 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4313 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004314 unsigned EltStride = NumElems >> 1;
4315 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004316 for (unsigned i = 0; i < EltStride; ++i) {
4317 // If V[i+EltStride] is undef and this is the first round of mixing,
4318 // then it is safe to just drop this shuffle: V[i] is already in the
4319 // right place, the one element (since it's the first round) being
4320 // inserted as undef can be dropped. This isn't safe for successive
4321 // rounds because they will permute elements within both vectors.
4322 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4323 EltStride == NumElems/2)
4324 continue;
4325
Chris Lattner6e80e442010-08-28 17:15:43 +00004326 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004327 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004328 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004329 }
4330 return V[0];
4331 }
Dan Gohman475871a2008-07-27 21:46:04 +00004332 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333}
4334
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004335SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004336X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004337 // We support concatenate two MMX registers and place them in a MMX
4338 // register. This is better than doing a stack convert.
4339 DebugLoc dl = Op.getDebugLoc();
4340 EVT ResVT = Op.getValueType();
4341 assert(Op.getNumOperands() == 2);
4342 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4343 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4344 int Mask[2];
4345 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4346 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4347 InVec = Op.getOperand(1);
4348 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4349 unsigned NumElts = ResVT.getVectorNumElements();
4350 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4351 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4352 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4353 } else {
4354 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4355 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4356 Mask[0] = 0; Mask[1] = 2;
4357 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4358 }
4359 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4360}
4361
Nate Begemanb9a47b82009-02-23 08:49:38 +00004362// v8i16 shuffles - Prefer shuffles in the following order:
4363// 1. [all] pshuflw, pshufhw, optional move
4364// 2. [ssse3] 1 x pshufb
4365// 3. [ssse3] 2 x pshufb + 1 x por
4366// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004367SDValue
4368X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4369 SelectionDAG &DAG) const {
4370 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 SDValue V1 = SVOp->getOperand(0);
4372 SDValue V2 = SVOp->getOperand(1);
4373 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004375
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 // Determine if more than 1 of the words in each of the low and high quadwords
4377 // of the result come from the same quadword of one of the two inputs. Undef
4378 // mask values count as coming from any quadword, for better codegen.
4379 SmallVector<unsigned, 4> LoQuad(4);
4380 SmallVector<unsigned, 4> HiQuad(4);
4381 BitVector InputQuads(4);
4382 for (unsigned i = 0; i < 8; ++i) {
4383 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 MaskVals.push_back(EltIdx);
4386 if (EltIdx < 0) {
4387 ++Quad[0];
4388 ++Quad[1];
4389 ++Quad[2];
4390 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004391 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004392 }
4393 ++Quad[EltIdx / 4];
4394 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004395 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004396
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004398 unsigned MaxQuad = 1;
4399 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004400 if (LoQuad[i] > MaxQuad) {
4401 BestLoQuad = i;
4402 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004403 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004404 }
4405
Nate Begemanb9a47b82009-02-23 08:49:38 +00004406 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004407 MaxQuad = 1;
4408 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004409 if (HiQuad[i] > MaxQuad) {
4410 BestHiQuad = i;
4411 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004412 }
4413 }
4414
Nate Begemanb9a47b82009-02-23 08:49:38 +00004415 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004416 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004417 // single pshufb instruction is necessary. If There are more than 2 input
4418 // quads, disable the next transformation since it does not help SSSE3.
4419 bool V1Used = InputQuads[0] || InputQuads[1];
4420 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004421 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004422 if (InputQuads.count() == 2 && V1Used && V2Used) {
4423 BestLoQuad = InputQuads.find_first();
4424 BestHiQuad = InputQuads.find_next(BestLoQuad);
4425 }
4426 if (InputQuads.count() > 2) {
4427 BestLoQuad = -1;
4428 BestHiQuad = -1;
4429 }
4430 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004431
Nate Begemanb9a47b82009-02-23 08:49:38 +00004432 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4433 // the shuffle mask. If a quad is scored as -1, that means that it contains
4434 // words from all 4 input quadwords.
4435 SDValue NewV;
4436 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 SmallVector<int, 8> MaskV;
4438 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4439 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004440 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4442 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4443 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004444
Nate Begemanb9a47b82009-02-23 08:49:38 +00004445 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4446 // source words for the shuffle, to aid later transformations.
4447 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004448 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004449 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004450 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004451 if (idx != (int)i)
4452 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004453 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004454 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004455 AllWordsInNewV = false;
4456 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004457 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004458
Nate Begemanb9a47b82009-02-23 08:49:38 +00004459 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4460 if (AllWordsInNewV) {
4461 for (int i = 0; i != 8; ++i) {
4462 int idx = MaskVals[i];
4463 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004464 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004465 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004466 if ((idx != i) && idx < 4)
4467 pshufhw = false;
4468 if ((idx != i) && idx > 3)
4469 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004470 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004471 V1 = NewV;
4472 V2Used = false;
4473 BestLoQuad = 0;
4474 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004475 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004476
Nate Begemanb9a47b82009-02-23 08:49:38 +00004477 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4478 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004479 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004480 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4481 unsigned TargetMask = 0;
4482 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004484 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4485 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4486 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004487 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004488 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004489 }
Eric Christopherfd179292009-08-27 18:07:15 +00004490
Nate Begemanb9a47b82009-02-23 08:49:38 +00004491 // If we have SSSE3, and all words of the result are from 1 input vector,
4492 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4493 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004494 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004495 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004496
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004498 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004499 // mask, and elements that come from V1 in the V2 mask, so that the two
4500 // results can be OR'd together.
4501 bool TwoInputs = V1Used && V2Used;
4502 for (unsigned i = 0; i != 8; ++i) {
4503 int EltIdx = MaskVals[i] * 2;
4504 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004505 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4506 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004507 continue;
4508 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4510 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004511 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004513 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004514 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004516 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004518
Nate Begemanb9a47b82009-02-23 08:49:38 +00004519 // Calculate the shuffle mask for the second input, shuffle it, and
4520 // OR it with the first shuffled input.
4521 pshufbMask.clear();
4522 for (unsigned i = 0; i != 8; ++i) {
4523 int EltIdx = MaskVals[i] * 2;
4524 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4526 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004527 continue;
4528 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4530 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004531 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004532 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004533 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004534 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 MVT::v16i8, &pshufbMask[0], 16));
4536 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4537 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004538 }
4539
4540 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4541 // and update MaskVals with new element order.
4542 BitVector InOrder(8);
4543 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004545 for (int i = 0; i != 4; ++i) {
4546 int idx = MaskVals[i];
4547 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004549 InOrder.set(i);
4550 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004552 InOrder.set(i);
4553 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004554 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004555 }
4556 }
4557 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004561
4562 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4563 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4564 NewV.getOperand(0),
4565 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4566 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004567 }
Eric Christopherfd179292009-08-27 18:07:15 +00004568
Nate Begemanb9a47b82009-02-23 08:49:38 +00004569 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4570 // and update MaskVals with the new element order.
4571 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004572 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004573 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004575 for (unsigned i = 4; i != 8; ++i) {
4576 int idx = MaskVals[i];
4577 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 InOrder.set(i);
4580 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004582 InOrder.set(i);
4583 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004584 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004585 }
4586 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004589
4590 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4591 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4592 NewV.getOperand(0),
4593 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4594 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004595 }
Eric Christopherfd179292009-08-27 18:07:15 +00004596
Nate Begemanb9a47b82009-02-23 08:49:38 +00004597 // In case BestHi & BestLo were both -1, which means each quadword has a word
4598 // from each of the four input quadwords, calculate the InOrder bitvector now
4599 // before falling through to the insert/extract cleanup.
4600 if (BestLoQuad == -1 && BestHiQuad == -1) {
4601 NewV = V1;
4602 for (int i = 0; i != 8; ++i)
4603 if (MaskVals[i] < 0 || MaskVals[i] == i)
4604 InOrder.set(i);
4605 }
Eric Christopherfd179292009-08-27 18:07:15 +00004606
Nate Begemanb9a47b82009-02-23 08:49:38 +00004607 // The other elements are put in the right place using pextrw and pinsrw.
4608 for (unsigned i = 0; i != 8; ++i) {
4609 if (InOrder[i])
4610 continue;
4611 int EltIdx = MaskVals[i];
4612 if (EltIdx < 0)
4613 continue;
4614 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004615 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004616 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004618 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004619 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004620 DAG.getIntPtrConstant(i));
4621 }
4622 return NewV;
4623}
4624
4625// v16i8 shuffles - Prefer shuffles in the following order:
4626// 1. [ssse3] 1 x pshufb
4627// 2. [ssse3] 2 x pshufb + 1 x por
4628// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4629static
Nate Begeman9008ca62009-04-27 18:41:29 +00004630SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004631 SelectionDAG &DAG,
4632 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 SDValue V1 = SVOp->getOperand(0);
4634 SDValue V2 = SVOp->getOperand(1);
4635 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004638
Nate Begemanb9a47b82009-02-23 08:49:38 +00004639 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004640 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004641 // present, fall back to case 3.
4642 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4643 bool V1Only = true;
4644 bool V2Only = true;
4645 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004647 if (EltIdx < 0)
4648 continue;
4649 if (EltIdx < 16)
4650 V2Only = false;
4651 else
4652 V1Only = false;
4653 }
Eric Christopherfd179292009-08-27 18:07:15 +00004654
Nate Begemanb9a47b82009-02-23 08:49:38 +00004655 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4656 if (TLI.getSubtarget()->hasSSSE3()) {
4657 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004658
Nate Begemanb9a47b82009-02-23 08:49:38 +00004659 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004660 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004661 //
4662 // Otherwise, we have elements from both input vectors, and must zero out
4663 // elements that come from V2 in the first mask, and V1 in the second mask
4664 // so that we can OR them together.
4665 bool TwoInputs = !(V1Only || V2Only);
4666 for (unsigned i = 0; i != 16; ++i) {
4667 int EltIdx = MaskVals[i];
4668 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004670 continue;
4671 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004673 }
4674 // If all the elements are from V2, assign it to V1 and return after
4675 // building the first pshufb.
4676 if (V2Only)
4677 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004679 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004681 if (!TwoInputs)
4682 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004683
Nate Begemanb9a47b82009-02-23 08:49:38 +00004684 // Calculate the shuffle mask for the second input, shuffle it, and
4685 // OR it with the first shuffled input.
4686 pshufbMask.clear();
4687 for (unsigned i = 0; i != 16; ++i) {
4688 int EltIdx = MaskVals[i];
4689 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004690 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004691 continue;
4692 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004694 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004696 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 MVT::v16i8, &pshufbMask[0], 16));
4698 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004699 }
Eric Christopherfd179292009-08-27 18:07:15 +00004700
Nate Begemanb9a47b82009-02-23 08:49:38 +00004701 // No SSSE3 - Calculate in place words and then fix all out of place words
4702 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4703 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4705 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004706 SDValue NewV = V2Only ? V2 : V1;
4707 for (int i = 0; i != 8; ++i) {
4708 int Elt0 = MaskVals[i*2];
4709 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004710
Nate Begemanb9a47b82009-02-23 08:49:38 +00004711 // This word of the result is all undef, skip it.
4712 if (Elt0 < 0 && Elt1 < 0)
4713 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004714
Nate Begemanb9a47b82009-02-23 08:49:38 +00004715 // This word of the result is already in the correct place, skip it.
4716 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4717 continue;
4718 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4719 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004720
Nate Begemanb9a47b82009-02-23 08:49:38 +00004721 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4722 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4723 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004724
4725 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4726 // using a single extract together, load it and store it.
4727 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004729 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004731 DAG.getIntPtrConstant(i));
4732 continue;
4733 }
4734
Nate Begemanb9a47b82009-02-23 08:49:38 +00004735 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004736 // source byte is not also odd, shift the extracted word left 8 bits
4737 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004738 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004739 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004740 DAG.getIntPtrConstant(Elt1 / 2));
4741 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004744 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4746 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004747 }
4748 // If Elt0 is defined, extract it from the appropriate source. If the
4749 // source byte is not also even, shift the extracted word right 8 bits. If
4750 // Elt1 was also defined, OR the extracted values together before
4751 // inserting them in the result.
4752 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004754 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4755 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004757 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004758 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004759 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4760 DAG.getConstant(0x00FF, MVT::i16));
4761 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004762 : InsElt0;
4763 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004765 DAG.getIntPtrConstant(i));
4766 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004768}
4769
Evan Cheng7a831ce2007-12-15 03:00:47 +00004770/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004771/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004772/// done when every pair / quad of shuffle mask elements point to elements in
4773/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004774/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4775static
Nate Begeman9008ca62009-04-27 18:41:29 +00004776SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4777 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004778 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004779 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004780 SDValue V1 = SVOp->getOperand(0);
4781 SDValue V2 = SVOp->getOperand(1);
4782 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004783 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004784 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004785 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004787 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 case MVT::v4f32: NewVT = MVT::v2f64; break;
4789 case MVT::v4i32: NewVT = MVT::v2i64; break;
4790 case MVT::v8i16: NewVT = MVT::v4i32; break;
4791 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004792 }
4793
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004794 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004795 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004797 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004799 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 int Scale = NumElems / NewWidth;
4801 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004802 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 int StartIdx = -1;
4804 for (int j = 0; j < Scale; ++j) {
4805 int EltIdx = SVOp->getMaskElt(i+j);
4806 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004807 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004808 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004809 StartIdx = EltIdx - (EltIdx % Scale);
4810 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004811 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004812 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004813 if (StartIdx == -1)
4814 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004815 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004816 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004817 }
4818
Dale Johannesenace16102009-02-03 19:33:06 +00004819 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4820 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004821 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004822}
4823
Evan Chengd880b972008-05-09 21:53:03 +00004824/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004825///
Owen Andersone50ed302009-08-10 22:56:29 +00004826static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004827 SDValue SrcOp, SelectionDAG &DAG,
4828 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004830 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004831 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004832 LD = dyn_cast<LoadSDNode>(SrcOp);
4833 if (!LD) {
4834 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4835 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004836 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4837 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004838 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4839 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004840 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004841 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004842 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004843 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4844 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4845 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4846 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004847 SrcOp.getOperand(0)
4848 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004849 }
4850 }
4851 }
4852
Dale Johannesenace16102009-02-03 19:33:06 +00004853 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4854 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004855 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004856 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004857}
4858
Evan Chengace3c172008-07-22 21:13:36 +00004859/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4860/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004861static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004862LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4863 SDValue V1 = SVOp->getOperand(0);
4864 SDValue V2 = SVOp->getOperand(1);
4865 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004866 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004867
Evan Chengace3c172008-07-22 21:13:36 +00004868 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004869 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004870 SmallVector<int, 8> Mask1(4U, -1);
4871 SmallVector<int, 8> PermMask;
4872 SVOp->getMask(PermMask);
4873
Evan Chengace3c172008-07-22 21:13:36 +00004874 unsigned NumHi = 0;
4875 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004876 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004877 int Idx = PermMask[i];
4878 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004879 Locs[i] = std::make_pair(-1, -1);
4880 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004881 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4882 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004883 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004884 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004885 NumLo++;
4886 } else {
4887 Locs[i] = std::make_pair(1, NumHi);
4888 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004889 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004890 NumHi++;
4891 }
4892 }
4893 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004894
Evan Chengace3c172008-07-22 21:13:36 +00004895 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004896 // If no more than two elements come from either vector. This can be
4897 // implemented with two shuffles. First shuffle gather the elements.
4898 // The second shuffle, which takes the first shuffle as both of its
4899 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004900 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004901
Nate Begeman9008ca62009-04-27 18:41:29 +00004902 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004903
Evan Chengace3c172008-07-22 21:13:36 +00004904 for (unsigned i = 0; i != 4; ++i) {
4905 if (Locs[i].first == -1)
4906 continue;
4907 else {
4908 unsigned Idx = (i < 2) ? 0 : 4;
4909 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004910 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004911 }
4912 }
4913
Nate Begeman9008ca62009-04-27 18:41:29 +00004914 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004915 } else if (NumLo == 3 || NumHi == 3) {
4916 // Otherwise, we must have three elements from one vector, call it X, and
4917 // one element from the other, call it Y. First, use a shufps to build an
4918 // intermediate vector with the one element from Y and the element from X
4919 // that will be in the same half in the final destination (the indexes don't
4920 // matter). Then, use a shufps to build the final vector, taking the half
4921 // containing the element from Y from the intermediate, and the other half
4922 // from X.
4923 if (NumHi == 3) {
4924 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004925 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004926 std::swap(V1, V2);
4927 }
4928
4929 // Find the element from V2.
4930 unsigned HiIndex;
4931 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004932 int Val = PermMask[HiIndex];
4933 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004934 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004935 if (Val >= 4)
4936 break;
4937 }
4938
Nate Begeman9008ca62009-04-27 18:41:29 +00004939 Mask1[0] = PermMask[HiIndex];
4940 Mask1[1] = -1;
4941 Mask1[2] = PermMask[HiIndex^1];
4942 Mask1[3] = -1;
4943 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004944
4945 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004946 Mask1[0] = PermMask[0];
4947 Mask1[1] = PermMask[1];
4948 Mask1[2] = HiIndex & 1 ? 6 : 4;
4949 Mask1[3] = HiIndex & 1 ? 4 : 6;
4950 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004951 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004952 Mask1[0] = HiIndex & 1 ? 2 : 0;
4953 Mask1[1] = HiIndex & 1 ? 0 : 2;
4954 Mask1[2] = PermMask[2];
4955 Mask1[3] = PermMask[3];
4956 if (Mask1[2] >= 0)
4957 Mask1[2] += 4;
4958 if (Mask1[3] >= 0)
4959 Mask1[3] += 4;
4960 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004961 }
Evan Chengace3c172008-07-22 21:13:36 +00004962 }
4963
4964 // Break it into (shuffle shuffle_hi, shuffle_lo).
4965 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004966 SmallVector<int,8> LoMask(4U, -1);
4967 SmallVector<int,8> HiMask(4U, -1);
4968
4969 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004970 unsigned MaskIdx = 0;
4971 unsigned LoIdx = 0;
4972 unsigned HiIdx = 2;
4973 for (unsigned i = 0; i != 4; ++i) {
4974 if (i == 2) {
4975 MaskPtr = &HiMask;
4976 MaskIdx = 1;
4977 LoIdx = 0;
4978 HiIdx = 2;
4979 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004980 int Idx = PermMask[i];
4981 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004982 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004983 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004984 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004985 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004986 LoIdx++;
4987 } else {
4988 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004989 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004990 HiIdx++;
4991 }
4992 }
4993
Nate Begeman9008ca62009-04-27 18:41:29 +00004994 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4995 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4996 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004997 for (unsigned i = 0; i != 4; ++i) {
4998 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005000 } else {
5001 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005002 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005003 }
5004 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005005 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005006}
5007
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005008static
5009SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5010 bool HasSSE2) {
5011 SDValue V1 = Op.getOperand(0);
5012 SDValue V2 = Op.getOperand(1);
5013 EVT VT = Op.getValueType();
5014
5015 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5016
5017 if (HasSSE2 && VT == MVT::v2f64)
5018 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5019
5020 // v4f32 or v4i32
5021 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5022}
5023
Dan Gohman475871a2008-07-27 21:46:04 +00005024SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005025X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005026 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005027 SDValue V1 = Op.getOperand(0);
5028 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005029 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005030 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005031 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005032 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005033 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5034 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005035 bool V1IsSplat = false;
5036 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005037 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
5038 MachineFunction &MF = DAG.getMachineFunction();
5039 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005040
Nate Begeman9008ca62009-04-27 18:41:29 +00005041 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00005042 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00005043
Nate Begeman9008ca62009-04-27 18:41:29 +00005044 // Promote splats to v4f32.
5045 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00005046 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005047 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00005048 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 }
5050
Evan Cheng7a831ce2007-12-15 03:00:47 +00005051 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5052 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005054 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005055 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00005056 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005057 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00005058 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00005059 // FIXME: Figure out a cleaner way to do this.
5060 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00005061 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005062 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005063 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005064 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5065 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5066 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005067 }
Gabor Greifba36cb52008-08-28 21:40:38 +00005068 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005069 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5070 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00005071 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00005072 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005073 }
5074 }
Eric Christopherfd179292009-08-27 18:07:15 +00005075
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005076 if (X86::isPSHUFDMask(SVOp)) {
5077 // The actual implementation will match the mask in the if above and then
5078 // during isel it can match several different instructions, not only pshufd
5079 // as its name says, sad but true, emulate the behavior for now...
5080 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5081 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5082
5083 if (OptForSize && HasSSE2 && X86::isUNPCKL_v_undef_Mask(SVOp) &&
Bruno Cardoso Lopes3e60a232010-08-25 21:26:37 +00005084 VT == MVT::v4i32)
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005085 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
5086
5087 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5088
5089 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
5090 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5091
5092 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
5093 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5094 TargetMask, DAG);
5095
5096 if (VT == MVT::v4f32)
5097 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5098 TargetMask, DAG);
5099 }
Eric Christopherfd179292009-08-27 18:07:15 +00005100
Evan Chengf26ffe92008-05-29 08:22:04 +00005101 // Check if this can be converted into a logical shift.
5102 bool isLeft = false;
5103 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005104 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005105 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005106 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005107 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005108 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005109 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005110 EVT EltVT = VT.getVectorElementType();
5111 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005112 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005113 }
Eric Christopherfd179292009-08-27 18:07:15 +00005114
Nate Begeman9008ca62009-04-27 18:41:29 +00005115 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005116 if (V1IsUndef)
5117 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005118 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005119 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005120 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
5121 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
5122 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5123
5124 if (VT == MVT::v4i32 || VT == MVT::v4f32)
5125 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5126 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005127 }
Eric Christopherfd179292009-08-27 18:07:15 +00005128
Nate Begeman9008ca62009-04-27 18:41:29 +00005129 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005130 if (!isMMX) {
5131 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5132 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5133
5134 if (X86::isMOVSHDUPMask(SVOp) ||
5135 X86::isMOVSLDUPMask(SVOp) ||
5136 X86::isMOVHLPSMask(SVOp) ||
5137 X86::isMOVLPMask(SVOp))
5138 return Op;
5139 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005140
Nate Begeman9008ca62009-04-27 18:41:29 +00005141 if (ShouldXformToMOVHLPS(SVOp) ||
5142 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5143 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005144
Evan Chengf26ffe92008-05-29 08:22:04 +00005145 if (isShift) {
5146 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005147 EVT EltVT = VT.getVectorElementType();
5148 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005149 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005150 }
Eric Christopherfd179292009-08-27 18:07:15 +00005151
Evan Cheng9eca5e82006-10-25 21:49:50 +00005152 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005153 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5154 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005155 V1IsSplat = isSplatVector(V1.getNode());
5156 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005157
Chris Lattner8a594482007-11-25 00:24:49 +00005158 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005159 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005160 Op = CommuteVectorShuffle(SVOp, DAG);
5161 SVOp = cast<ShuffleVectorSDNode>(Op);
5162 V1 = SVOp->getOperand(0);
5163 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005164 std::swap(V1IsSplat, V2IsSplat);
5165 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005166 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005167 }
5168
Nate Begeman9008ca62009-04-27 18:41:29 +00005169 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5170 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005171 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005172 return V1;
5173 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5174 // the instruction selector will not match, so get a canonical MOVL with
5175 // swapped operands to undo the commute.
5176 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005177 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178
Nate Begeman9008ca62009-04-27 18:41:29 +00005179 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
5180 X86::isUNPCKH_v_undef_Mask(SVOp) ||
5181 X86::isUNPCKLMask(SVOp) ||
5182 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00005183 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00005184
Evan Cheng9bbbb982006-10-25 20:48:19 +00005185 if (V2IsSplat) {
5186 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005187 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005188 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005189 SDValue NewMask = NormalizeMask(SVOp, DAG);
5190 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5191 if (NSVOp != SVOp) {
5192 if (X86::isUNPCKLMask(NSVOp, true)) {
5193 return NewMask;
5194 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5195 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196 }
5197 }
5198 }
5199
Evan Cheng9eca5e82006-10-25 21:49:50 +00005200 if (Commuted) {
5201 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005202 // FIXME: this seems wrong.
5203 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5204 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
5205 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
5206 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
5207 X86::isUNPCKLMask(NewSVOp) ||
5208 X86::isUNPCKHMask(NewSVOp))
5209 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00005210 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211
Nate Begemanb9a47b82009-02-23 08:49:38 +00005212 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005213
5214 // Normalize the node to match x86 shuffle ops if needed
5215 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5216 return CommuteVectorShuffle(SVOp, DAG);
5217
5218 // Check for legal shuffle and return?
5219 SmallVector<int, 16> PermMask;
5220 SVOp->getMask(PermMask);
5221 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00005222 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005223
Evan Cheng14b32e12007-12-11 01:46:18 +00005224 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005226 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005227 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005228 return NewOp;
5229 }
5230
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005232 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005233 if (NewOp.getNode())
5234 return NewOp;
5235 }
Eric Christopherfd179292009-08-27 18:07:15 +00005236
Evan Chengace3c172008-07-22 21:13:36 +00005237 // Handle all 4 wide cases with a number of shuffles except for MMX.
5238 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005239 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240
Dan Gohman475871a2008-07-27 21:46:04 +00005241 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242}
5243
Dan Gohman475871a2008-07-27 21:46:04 +00005244SDValue
5245X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005246 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005247 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005248 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005249 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005251 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005253 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005254 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005255 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005256 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5257 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5258 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005259 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5260 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005261 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005263 Op.getOperand(0)),
5264 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005266 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005268 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005269 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005271 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5272 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005273 // result has a single use which is a store or a bitcast to i32. And in
5274 // the case of a store, it's not worth it if the index is a constant 0,
5275 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005276 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005277 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005278 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005279 if ((User->getOpcode() != ISD::STORE ||
5280 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5281 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005282 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005284 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5286 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005287 Op.getOperand(0)),
5288 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5290 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005291 // ExtractPS works with constant index.
5292 if (isa<ConstantSDNode>(Op.getOperand(1)))
5293 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005294 }
Dan Gohman475871a2008-07-27 21:46:04 +00005295 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005296}
5297
5298
Dan Gohman475871a2008-07-27 21:46:04 +00005299SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005300X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5301 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005302 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005303 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005304
Evan Cheng62a3f152008-03-24 21:52:23 +00005305 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005306 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005307 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005308 return Res;
5309 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005310
Owen Andersone50ed302009-08-10 22:56:29 +00005311 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005312 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005314 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005315 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005316 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005317 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005318 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5319 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005320 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005322 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005324 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005325 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005327 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005329 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005330 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005331 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332 if (Idx == 0)
5333 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005334
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005336 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005337 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005338 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005339 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005340 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005341 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005342 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005343 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5344 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5345 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005346 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005347 if (Idx == 0)
5348 return Op;
5349
5350 // UNPCKHPD the element to the lowest double word, then movsd.
5351 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5352 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005353 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005354 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005355 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005356 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005357 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005358 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005359 }
5360
Dan Gohman475871a2008-07-27 21:46:04 +00005361 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362}
5363
Dan Gohman475871a2008-07-27 21:46:04 +00005364SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005365X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5366 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005367 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005368 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005369 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005370
Dan Gohman475871a2008-07-27 21:46:04 +00005371 SDValue N0 = Op.getOperand(0);
5372 SDValue N1 = Op.getOperand(1);
5373 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005374
Dan Gohman8a55ce42009-09-23 21:02:20 +00005375 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005376 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005377 unsigned Opc;
5378 if (VT == MVT::v8i16)
5379 Opc = X86ISD::PINSRW;
5380 else if (VT == MVT::v4i16)
5381 Opc = X86ISD::MMX_PINSRW;
5382 else if (VT == MVT::v16i8)
5383 Opc = X86ISD::PINSRB;
5384 else
5385 Opc = X86ISD::PINSRB;
5386
Nate Begeman14d12ca2008-02-11 04:19:36 +00005387 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5388 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 if (N1.getValueType() != MVT::i32)
5390 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5391 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005392 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005393 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005394 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005395 // Bits [7:6] of the constant are the source select. This will always be
5396 // zero here. The DAG Combiner may combine an extract_elt index into these
5397 // bits. For example (insert (extract, 3), 2) could be matched by putting
5398 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005399 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005400 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005401 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005402 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005403 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005404 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005406 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005407 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005408 // PINSR* works with constant index.
5409 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005410 }
Dan Gohman475871a2008-07-27 21:46:04 +00005411 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005412}
5413
Dan Gohman475871a2008-07-27 21:46:04 +00005414SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005415X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005416 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005417 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005418
5419 if (Subtarget->hasSSE41())
5420 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5421
Dan Gohman8a55ce42009-09-23 21:02:20 +00005422 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005423 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005424
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005425 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005426 SDValue N0 = Op.getOperand(0);
5427 SDValue N1 = Op.getOperand(1);
5428 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005429
Dan Gohman8a55ce42009-09-23 21:02:20 +00005430 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005431 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5432 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 if (N1.getValueType() != MVT::i32)
5434 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5435 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005436 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005437 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5438 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005439 }
Dan Gohman475871a2008-07-27 21:46:04 +00005440 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005441}
5442
Dan Gohman475871a2008-07-27 21:46:04 +00005443SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005444X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005445 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005446
5447 if (Op.getValueType() == MVT::v1i64 &&
5448 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005450
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5452 EVT VT = MVT::v2i32;
5453 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005454 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005455 case MVT::v16i8:
5456 case MVT::v8i16:
5457 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005458 break;
5459 }
Dale Johannesenace16102009-02-03 19:33:06 +00005460 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5461 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005462}
5463
Bill Wendling056292f2008-09-16 21:48:12 +00005464// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5465// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5466// one of the above mentioned nodes. It has to be wrapped because otherwise
5467// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5468// be used to form addressing mode. These wrapped nodes will be selected
5469// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005470SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005471X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005472 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005473
Chris Lattner41621a22009-06-26 19:22:52 +00005474 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5475 // global base reg.
5476 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005477 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005478 CodeModel::Model M = getTargetMachine().getCodeModel();
5479
Chris Lattner4f066492009-07-11 20:29:19 +00005480 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005481 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005482 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005483 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005484 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005485 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005486 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005487
Evan Cheng1606e8e2009-03-13 07:51:59 +00005488 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005489 CP->getAlignment(),
5490 CP->getOffset(), OpFlag);
5491 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005492 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005493 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005494 if (OpFlag) {
5495 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005496 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005497 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005498 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005499 }
5500
5501 return Result;
5502}
5503
Dan Gohmand858e902010-04-17 15:26:15 +00005504SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005505 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005506
Chris Lattner18c59872009-06-27 04:16:01 +00005507 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5508 // global base reg.
5509 unsigned char OpFlag = 0;
5510 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005511 CodeModel::Model M = getTargetMachine().getCodeModel();
5512
Chris Lattner4f066492009-07-11 20:29:19 +00005513 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005514 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005515 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005516 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005517 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005518 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005519 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005520
Chris Lattner18c59872009-06-27 04:16:01 +00005521 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5522 OpFlag);
5523 DebugLoc DL = JT->getDebugLoc();
5524 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005525
Chris Lattner18c59872009-06-27 04:16:01 +00005526 // With PIC, the address is actually $g + Offset.
5527 if (OpFlag) {
5528 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5529 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005530 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005531 Result);
5532 }
Eric Christopherfd179292009-08-27 18:07:15 +00005533
Chris Lattner18c59872009-06-27 04:16:01 +00005534 return Result;
5535}
5536
5537SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005538X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005539 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005540
Chris Lattner18c59872009-06-27 04:16:01 +00005541 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5542 // global base reg.
5543 unsigned char OpFlag = 0;
5544 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005545 CodeModel::Model M = getTargetMachine().getCodeModel();
5546
Chris Lattner4f066492009-07-11 20:29:19 +00005547 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005548 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005549 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005550 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005551 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005552 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005553 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005554
Chris Lattner18c59872009-06-27 04:16:01 +00005555 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005556
Chris Lattner18c59872009-06-27 04:16:01 +00005557 DebugLoc DL = Op.getDebugLoc();
5558 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005559
5560
Chris Lattner18c59872009-06-27 04:16:01 +00005561 // With PIC, the address is actually $g + Offset.
5562 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005563 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005564 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5565 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005566 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005567 Result);
5568 }
Eric Christopherfd179292009-08-27 18:07:15 +00005569
Chris Lattner18c59872009-06-27 04:16:01 +00005570 return Result;
5571}
5572
Dan Gohman475871a2008-07-27 21:46:04 +00005573SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005574X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005575 // Create the TargetBlockAddressAddress node.
5576 unsigned char OpFlags =
5577 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005578 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005579 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005580 DebugLoc dl = Op.getDebugLoc();
5581 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5582 /*isTarget=*/true, OpFlags);
5583
Dan Gohmanf705adb2009-10-30 01:28:02 +00005584 if (Subtarget->isPICStyleRIPRel() &&
5585 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005586 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5587 else
5588 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005589
Dan Gohman29cbade2009-11-20 23:18:13 +00005590 // With PIC, the address is actually $g + Offset.
5591 if (isGlobalRelativeToPICBase(OpFlags)) {
5592 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5593 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5594 Result);
5595 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005596
5597 return Result;
5598}
5599
5600SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005601X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005602 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005603 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005604 // Create the TargetGlobalAddress node, folding in the constant
5605 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005606 unsigned char OpFlags =
5607 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005608 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005609 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005610 if (OpFlags == X86II::MO_NO_FLAG &&
5611 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005612 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005613 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005614 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005615 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005616 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005617 }
Eric Christopherfd179292009-08-27 18:07:15 +00005618
Chris Lattner4f066492009-07-11 20:29:19 +00005619 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005620 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005621 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5622 else
5623 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005624
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005625 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005626 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005627 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5628 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005629 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005631
Chris Lattner36c25012009-07-10 07:34:39 +00005632 // For globals that require a load from a stub to get the address, emit the
5633 // load.
5634 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005635 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005636 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005637
Dan Gohman6520e202008-10-18 02:06:02 +00005638 // If there was a non-zero offset that we didn't fold, create an explicit
5639 // addition for it.
5640 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005641 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005642 DAG.getConstant(Offset, getPointerTy()));
5643
Evan Cheng0db9fe62006-04-25 20:13:52 +00005644 return Result;
5645}
5646
Evan Chengda43bcf2008-09-24 00:05:32 +00005647SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005648X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005649 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005650 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005651 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005652}
5653
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005654static SDValue
5655GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005656 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005657 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005658 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005660 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005661 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005662 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005663 GA->getOffset(),
5664 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005665 if (InFlag) {
5666 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005667 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005668 } else {
5669 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005670 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005671 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005672
5673 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005674 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005675
Rafael Espindola15f1b662009-04-24 12:59:40 +00005676 SDValue Flag = Chain.getValue(1);
5677 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005678}
5679
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005680// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005681static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005682LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005683 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005684 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005685 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5686 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005687 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005688 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005689 InFlag = Chain.getValue(1);
5690
Chris Lattnerb903bed2009-06-26 21:20:29 +00005691 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005692}
5693
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005694// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005695static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005696LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005697 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005698 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5699 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005700}
5701
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005702// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5703// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005704static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005705 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005706 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005707 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005708 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005709 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005710 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005711 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005713
5714 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005715 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005716
Chris Lattnerb903bed2009-06-26 21:20:29 +00005717 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005718 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5719 // initialexec.
5720 unsigned WrapperKind = X86ISD::Wrapper;
5721 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005722 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005723 } else if (is64Bit) {
5724 assert(model == TLSModel::InitialExec);
5725 OperandFlags = X86II::MO_GOTTPOFF;
5726 WrapperKind = X86ISD::WrapperRIP;
5727 } else {
5728 assert(model == TLSModel::InitialExec);
5729 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005730 }
Eric Christopherfd179292009-08-27 18:07:15 +00005731
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005732 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5733 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005734 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5735 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005736 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005737 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005738
Rafael Espindola9a580232009-02-27 13:37:18 +00005739 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005740 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005741 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005742
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005743 // The address of the thread local variable is the add of the thread
5744 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005745 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005746}
5747
Dan Gohman475871a2008-07-27 21:46:04 +00005748SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005749X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005750
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005751 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005752 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005753
Eric Christopher30ef0e52010-06-03 04:07:48 +00005754 if (Subtarget->isTargetELF()) {
5755 // TODO: implement the "local dynamic" model
5756 // TODO: implement the "initial exec"model for pic executables
5757
5758 // If GV is an alias then use the aliasee for determining
5759 // thread-localness.
5760 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5761 GV = GA->resolveAliasedGlobal(false);
5762
5763 TLSModel::Model model
5764 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5765
5766 switch (model) {
5767 case TLSModel::GeneralDynamic:
5768 case TLSModel::LocalDynamic: // not implemented
5769 if (Subtarget->is64Bit())
5770 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5771 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5772
5773 case TLSModel::InitialExec:
5774 case TLSModel::LocalExec:
5775 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5776 Subtarget->is64Bit());
5777 }
5778 } else if (Subtarget->isTargetDarwin()) {
5779 // Darwin only has one model of TLS. Lower to that.
5780 unsigned char OpFlag = 0;
5781 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5782 X86ISD::WrapperRIP : X86ISD::Wrapper;
5783
5784 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5785 // global base reg.
5786 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5787 !Subtarget->is64Bit();
5788 if (PIC32)
5789 OpFlag = X86II::MO_TLVP_PIC_BASE;
5790 else
5791 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005792 DebugLoc DL = Op.getDebugLoc();
5793 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005794 getPointerTy(),
5795 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005796 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5797
5798 // With PIC32, the address is actually $g + Offset.
5799 if (PIC32)
5800 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5801 DAG.getNode(X86ISD::GlobalBaseReg,
5802 DebugLoc(), getPointerTy()),
5803 Offset);
5804
5805 // Lowering the machine isd will make sure everything is in the right
5806 // location.
5807 SDValue Args[] = { Offset };
5808 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5809
5810 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5811 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5812 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005813
Eric Christopher30ef0e52010-06-03 04:07:48 +00005814 // And our return value (tls address) is in the standard call return value
5815 // location.
5816 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5817 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005818 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005819
5820 assert(false &&
5821 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005822
Torok Edwinc23197a2009-07-14 16:55:14 +00005823 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005824 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005825}
5826
Evan Cheng0db9fe62006-04-25 20:13:52 +00005827
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005828/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005829/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005830SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005831 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005832 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005833 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005834 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005835 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005836 SDValue ShOpLo = Op.getOperand(0);
5837 SDValue ShOpHi = Op.getOperand(1);
5838 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005839 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005841 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005842
Dan Gohman475871a2008-07-27 21:46:04 +00005843 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005844 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005845 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5846 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005847 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005848 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5849 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005850 }
Evan Chenge3413162006-01-09 18:33:28 +00005851
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5853 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005854 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005856
Dan Gohman475871a2008-07-27 21:46:04 +00005857 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005859 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5860 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005861
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005862 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005863 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5864 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005865 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005866 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5867 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005868 }
5869
Dan Gohman475871a2008-07-27 21:46:04 +00005870 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005871 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005872}
Evan Chenga3195e82006-01-12 22:54:21 +00005873
Dan Gohmand858e902010-04-17 15:26:15 +00005874SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5875 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005876 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005877
5878 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005880 return Op;
5881 }
5882 return SDValue();
5883 }
5884
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005886 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005887
Eli Friedman36df4992009-05-27 00:47:34 +00005888 // These are really Legal; return the operand so the caller accepts it as
5889 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005891 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005893 Subtarget->is64Bit()) {
5894 return Op;
5895 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005896
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005897 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005898 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005899 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005900 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005901 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005902 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005903 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005904 PseudoSourceValue::getFixedStack(SSFI), 0,
5905 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005906 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5907}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908
Owen Andersone50ed302009-08-10 22:56:29 +00005909SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005910 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005911 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005912 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005913 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005914 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005915 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005916 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005917 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005918 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005920 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005921 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005922 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005923
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005924 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005925 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005926 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005927
5928 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5929 // shouldn't be necessary except that RFP cannot be live across
5930 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005931 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005932 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005933 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005934 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005935 SDValue Ops[] = {
5936 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5937 };
5938 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005939 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005940 PseudoSourceValue::getFixedStack(SSFI), 0,
5941 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005942 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005943
Evan Cheng0db9fe62006-04-25 20:13:52 +00005944 return Result;
5945}
5946
Bill Wendling8b8a6362009-01-17 03:56:04 +00005947// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005948SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5949 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005950 // This algorithm is not obvious. Here it is in C code, more or less:
5951 /*
5952 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5953 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5954 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005955
Bill Wendling8b8a6362009-01-17 03:56:04 +00005956 // Copy ints to xmm registers.
5957 __m128i xh = _mm_cvtsi32_si128( hi );
5958 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005959
Bill Wendling8b8a6362009-01-17 03:56:04 +00005960 // Combine into low half of a single xmm register.
5961 __m128i x = _mm_unpacklo_epi32( xh, xl );
5962 __m128d d;
5963 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005964
Bill Wendling8b8a6362009-01-17 03:56:04 +00005965 // Merge in appropriate exponents to give the integer bits the right
5966 // magnitude.
5967 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005968
Bill Wendling8b8a6362009-01-17 03:56:04 +00005969 // Subtract away the biases to deal with the IEEE-754 double precision
5970 // implicit 1.
5971 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005972
Bill Wendling8b8a6362009-01-17 03:56:04 +00005973 // All conversions up to here are exact. The correctly rounded result is
5974 // calculated using the current rounding mode using the following
5975 // horizontal add.
5976 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5977 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5978 // store doesn't really need to be here (except
5979 // maybe to zero the other double)
5980 return sd;
5981 }
5982 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005983
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005984 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005985 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005986
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005987 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005988 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005989 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5990 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5991 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5992 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005993 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005994 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005995
Bill Wendling8b8a6362009-01-17 03:56:04 +00005996 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005997 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005998 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005999 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006000 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006001 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006002 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006003
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6005 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006006 Op.getOperand(0),
6007 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006008 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6009 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006010 Op.getOperand(0),
6011 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006012 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6013 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006014 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006015 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006016 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6017 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6018 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006019 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006020 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006021 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006022
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006023 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006024 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006025 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6026 DAG.getUNDEF(MVT::v2f64), ShufMask);
6027 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6028 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006029 DAG.getIntPtrConstant(0));
6030}
6031
Bill Wendling8b8a6362009-01-17 03:56:04 +00006032// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006033SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6034 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006035 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006036 // FP constant to bias correct the final result.
6037 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006038 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006039
6040 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006041 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6042 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006043 Op.getOperand(0),
6044 DAG.getIntPtrConstant(0)));
6045
Owen Anderson825b72b2009-08-11 20:47:22 +00006046 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6047 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006048 DAG.getIntPtrConstant(0));
6049
6050 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6052 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006053 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006054 MVT::v2f64, Load)),
6055 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006056 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006057 MVT::v2f64, Bias)));
6058 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6059 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006060 DAG.getIntPtrConstant(0));
6061
6062 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006063 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006064
6065 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006066 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006067
Owen Anderson825b72b2009-08-11 20:47:22 +00006068 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006069 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006070 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006071 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006072 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006073 }
6074
6075 // Handle final rounding.
6076 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006077}
6078
Dan Gohmand858e902010-04-17 15:26:15 +00006079SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6080 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006081 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006082 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006083
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006084 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006085 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6086 // the optimization here.
6087 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006088 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006089
Owen Andersone50ed302009-08-10 22:56:29 +00006090 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006091 EVT DstVT = Op.getValueType();
6092 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006093 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006094 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006095 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006096
6097 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006098 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006099 if (SrcVT == MVT::i32) {
6100 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6101 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6102 getPointerTy(), StackSlot, WordOff);
6103 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6104 StackSlot, NULL, 0, false, false, 0);
6105 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6106 OffsetSlot, NULL, 0, false, false, 0);
6107 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6108 return Fild;
6109 }
6110
6111 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6112 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006113 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006114 // For i64 source, we need to add the appropriate power of 2 if the input
6115 // was negative. This is the same as the optimization in
6116 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6117 // we must be careful to do the computation in x87 extended precision, not
6118 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6119 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6120 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6121 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6122
6123 APInt FF(32, 0x5F800000ULL);
6124
6125 // Check whether the sign bit is set.
6126 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6127 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6128 ISD::SETLT);
6129
6130 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6131 SDValue FudgePtr = DAG.getConstantPool(
6132 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6133 getPointerTy());
6134
6135 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6136 SDValue Zero = DAG.getIntPtrConstant(0);
6137 SDValue Four = DAG.getIntPtrConstant(4);
6138 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6139 Zero, Four);
6140 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6141
6142 // Load the value out, extending it from f32 to f80.
6143 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006144 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006145 FudgePtr, PseudoSourceValue::getConstantPool(),
6146 0, MVT::f32, false, false, 4);
6147 // Extend everything to 80 bits to force it to be done on x87.
6148 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6149 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006150}
6151
Dan Gohman475871a2008-07-27 21:46:04 +00006152std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006153FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006154 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006155
Owen Andersone50ed302009-08-10 22:56:29 +00006156 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006157
6158 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006159 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6160 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006161 }
6162
Owen Anderson825b72b2009-08-11 20:47:22 +00006163 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6164 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006165 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006166
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006167 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006168 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006169 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006170 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006171 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006172 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006173 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006174 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006175
Evan Cheng87c89352007-10-15 20:11:21 +00006176 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6177 // stack slot.
6178 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006179 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006180 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006181 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006182
Evan Cheng0db9fe62006-04-25 20:13:52 +00006183 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006184 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006185 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006186 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6187 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6188 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006189 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006190
Dan Gohman475871a2008-07-27 21:46:04 +00006191 SDValue Chain = DAG.getEntryNode();
6192 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006193 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006194 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006195 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006196 PseudoSourceValue::getFixedStack(SSFI), 0,
6197 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006198 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006199 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006200 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6201 };
Dale Johannesenace16102009-02-03 19:33:06 +00006202 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006203 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006204 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006205 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6206 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006207
Evan Cheng0db9fe62006-04-25 20:13:52 +00006208 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006209 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006210 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006211
Chris Lattner27a6c732007-11-24 07:07:01 +00006212 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006213}
6214
Dan Gohmand858e902010-04-17 15:26:15 +00006215SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6216 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006217 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006218 if (Op.getValueType() == MVT::v2i32 &&
6219 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006220 return Op;
6221 }
6222 return SDValue();
6223 }
6224
Eli Friedman948e95a2009-05-23 09:59:16 +00006225 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006226 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006227 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6228 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006229
Chris Lattner27a6c732007-11-24 07:07:01 +00006230 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006231 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006232 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006233}
6234
Dan Gohmand858e902010-04-17 15:26:15 +00006235SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6236 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006237 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6238 SDValue FIST = Vals.first, StackSlot = Vals.second;
6239 assert(FIST.getNode() && "Unexpected failure");
6240
6241 // Load the result.
6242 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006243 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006244}
6245
Dan Gohmand858e902010-04-17 15:26:15 +00006246SDValue X86TargetLowering::LowerFABS(SDValue Op,
6247 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006248 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006249 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006250 EVT VT = Op.getValueType();
6251 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006252 if (VT.isVector())
6253 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006254 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006255 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006256 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006257 CV.push_back(C);
6258 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006259 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006260 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006261 CV.push_back(C);
6262 CV.push_back(C);
6263 CV.push_back(C);
6264 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006265 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006266 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006267 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006268 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006269 PseudoSourceValue::getConstantPool(), 0,
6270 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006271 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006272}
6273
Dan Gohmand858e902010-04-17 15:26:15 +00006274SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006275 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006276 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006277 EVT VT = Op.getValueType();
6278 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006279 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006280 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006281 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006283 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006284 CV.push_back(C);
6285 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006286 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006287 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006288 CV.push_back(C);
6289 CV.push_back(C);
6290 CV.push_back(C);
6291 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006292 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006293 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006294 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006295 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006296 PseudoSourceValue::getConstantPool(), 0,
6297 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006298 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006299 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006300 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6301 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006302 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006304 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006305 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006306 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006307}
6308
Dan Gohmand858e902010-04-17 15:26:15 +00006309SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006310 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006311 SDValue Op0 = Op.getOperand(0);
6312 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006313 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006314 EVT VT = Op.getValueType();
6315 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006316
6317 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006318 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006319 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006320 SrcVT = VT;
6321 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006322 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006323 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006324 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006325 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006326 }
6327
6328 // At this point the operands and the result should have the same
6329 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006330
Evan Cheng68c47cb2007-01-05 07:55:56 +00006331 // First get the sign bit of second operand.
6332 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006334 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6335 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006336 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006337 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6338 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6339 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6340 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006341 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006342 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006343 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006344 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006345 PseudoSourceValue::getConstantPool(), 0,
6346 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006347 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006348
6349 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006350 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006351 // Op0 is MVT::f32, Op1 is MVT::f64.
6352 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6353 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6354 DAG.getConstant(32, MVT::i32));
6355 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6356 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006357 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006358 }
6359
Evan Cheng73d6cf12007-01-05 21:37:56 +00006360 // Clear first operand sign bit.
6361 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006362 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006363 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6364 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006365 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006366 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6367 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6368 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6369 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006370 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006371 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006372 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006373 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006374 PseudoSourceValue::getConstantPool(), 0,
6375 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006376 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006377
6378 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006379 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006380}
6381
Dan Gohman076aee32009-03-04 19:44:21 +00006382/// Emit nodes that will be selected as "test Op0,Op0", or something
6383/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006384SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006385 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006386 DebugLoc dl = Op.getDebugLoc();
6387
Dan Gohman31125812009-03-07 01:58:32 +00006388 // CF and OF aren't always set the way we want. Determine which
6389 // of these we need.
6390 bool NeedCF = false;
6391 bool NeedOF = false;
6392 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006393 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006394 case X86::COND_A: case X86::COND_AE:
6395 case X86::COND_B: case X86::COND_BE:
6396 NeedCF = true;
6397 break;
6398 case X86::COND_G: case X86::COND_GE:
6399 case X86::COND_L: case X86::COND_LE:
6400 case X86::COND_O: case X86::COND_NO:
6401 NeedOF = true;
6402 break;
Dan Gohman31125812009-03-07 01:58:32 +00006403 }
6404
Dan Gohman076aee32009-03-04 19:44:21 +00006405 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006406 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6407 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006408 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6409 // Emit a CMP with 0, which is the TEST pattern.
6410 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6411 DAG.getConstant(0, Op.getValueType()));
6412
6413 unsigned Opcode = 0;
6414 unsigned NumOperands = 0;
6415 switch (Op.getNode()->getOpcode()) {
6416 case ISD::ADD:
6417 // Due to an isel shortcoming, be conservative if this add is likely to be
6418 // selected as part of a load-modify-store instruction. When the root node
6419 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6420 // uses of other nodes in the match, such as the ADD in this case. This
6421 // leads to the ADD being left around and reselected, with the result being
6422 // two adds in the output. Alas, even if none our users are stores, that
6423 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6424 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6425 // climbing the DAG back to the root, and it doesn't seem to be worth the
6426 // effort.
6427 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006428 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006429 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6430 goto default_case;
6431
6432 if (ConstantSDNode *C =
6433 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6434 // An add of one will be selected as an INC.
6435 if (C->getAPIntValue() == 1) {
6436 Opcode = X86ISD::INC;
6437 NumOperands = 1;
6438 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006439 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006440
6441 // An add of negative one (subtract of one) will be selected as a DEC.
6442 if (C->getAPIntValue().isAllOnesValue()) {
6443 Opcode = X86ISD::DEC;
6444 NumOperands = 1;
6445 break;
6446 }
Dan Gohman076aee32009-03-04 19:44:21 +00006447 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006448
6449 // Otherwise use a regular EFLAGS-setting add.
6450 Opcode = X86ISD::ADD;
6451 NumOperands = 2;
6452 break;
6453 case ISD::AND: {
6454 // If the primary and result isn't used, don't bother using X86ISD::AND,
6455 // because a TEST instruction will be better.
6456 bool NonFlagUse = false;
6457 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6458 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6459 SDNode *User = *UI;
6460 unsigned UOpNo = UI.getOperandNo();
6461 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6462 // Look pass truncate.
6463 UOpNo = User->use_begin().getOperandNo();
6464 User = *User->use_begin();
6465 }
6466
6467 if (User->getOpcode() != ISD::BRCOND &&
6468 User->getOpcode() != ISD::SETCC &&
6469 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6470 NonFlagUse = true;
6471 break;
6472 }
Dan Gohman076aee32009-03-04 19:44:21 +00006473 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006474
6475 if (!NonFlagUse)
6476 break;
6477 }
6478 // FALL THROUGH
6479 case ISD::SUB:
6480 case ISD::OR:
6481 case ISD::XOR:
6482 // Due to the ISEL shortcoming noted above, be conservative if this op is
6483 // likely to be selected as part of a load-modify-store instruction.
6484 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6485 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6486 if (UI->getOpcode() == ISD::STORE)
6487 goto default_case;
6488
6489 // Otherwise use a regular EFLAGS-setting instruction.
6490 switch (Op.getNode()->getOpcode()) {
6491 default: llvm_unreachable("unexpected operator!");
6492 case ISD::SUB: Opcode = X86ISD::SUB; break;
6493 case ISD::OR: Opcode = X86ISD::OR; break;
6494 case ISD::XOR: Opcode = X86ISD::XOR; break;
6495 case ISD::AND: Opcode = X86ISD::AND; break;
6496 }
6497
6498 NumOperands = 2;
6499 break;
6500 case X86ISD::ADD:
6501 case X86ISD::SUB:
6502 case X86ISD::INC:
6503 case X86ISD::DEC:
6504 case X86ISD::OR:
6505 case X86ISD::XOR:
6506 case X86ISD::AND:
6507 return SDValue(Op.getNode(), 1);
6508 default:
6509 default_case:
6510 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006511 }
6512
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006513 if (Opcode == 0)
6514 // Emit a CMP with 0, which is the TEST pattern.
6515 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6516 DAG.getConstant(0, Op.getValueType()));
6517
6518 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6519 SmallVector<SDValue, 4> Ops;
6520 for (unsigned i = 0; i != NumOperands; ++i)
6521 Ops.push_back(Op.getOperand(i));
6522
6523 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6524 DAG.ReplaceAllUsesWith(Op, New);
6525 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006526}
6527
6528/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6529/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006530SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006531 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006532 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6533 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006534 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006535
6536 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006537 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006538}
6539
Evan Chengd40d03e2010-01-06 19:38:29 +00006540/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6541/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006542SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6543 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006544 SDValue Op0 = And.getOperand(0);
6545 SDValue Op1 = And.getOperand(1);
6546 if (Op0.getOpcode() == ISD::TRUNCATE)
6547 Op0 = Op0.getOperand(0);
6548 if (Op1.getOpcode() == ISD::TRUNCATE)
6549 Op1 = Op1.getOperand(0);
6550
Evan Chengd40d03e2010-01-06 19:38:29 +00006551 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006552 if (Op1.getOpcode() == ISD::SHL)
6553 std::swap(Op0, Op1);
6554 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006555 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6556 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006557 // If we looked past a truncate, check that it's only truncating away
6558 // known zeros.
6559 unsigned BitWidth = Op0.getValueSizeInBits();
6560 unsigned AndBitWidth = And.getValueSizeInBits();
6561 if (BitWidth > AndBitWidth) {
6562 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6563 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6564 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6565 return SDValue();
6566 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006567 LHS = Op1;
6568 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006569 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006570 } else if (Op1.getOpcode() == ISD::Constant) {
6571 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6572 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006573 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6574 LHS = AndLHS.getOperand(0);
6575 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006576 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006577 }
Evan Cheng0488db92007-09-25 01:57:46 +00006578
Evan Chengd40d03e2010-01-06 19:38:29 +00006579 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006580 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006581 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006582 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006583 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006584 // Also promote i16 to i32 for performance / code size reason.
6585 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006586 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006587 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006588
Evan Chengd40d03e2010-01-06 19:38:29 +00006589 // If the operand types disagree, extend the shift amount to match. Since
6590 // BT ignores high bits (like shifts) we can use anyextend.
6591 if (LHS.getValueType() != RHS.getValueType())
6592 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006593
Evan Chengd40d03e2010-01-06 19:38:29 +00006594 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6595 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6596 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6597 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006598 }
6599
Evan Cheng54de3ea2010-01-05 06:52:31 +00006600 return SDValue();
6601}
6602
Dan Gohmand858e902010-04-17 15:26:15 +00006603SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006604 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6605 SDValue Op0 = Op.getOperand(0);
6606 SDValue Op1 = Op.getOperand(1);
6607 DebugLoc dl = Op.getDebugLoc();
6608 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6609
6610 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006611 // Lower (X & (1 << N)) == 0 to BT(X, N).
6612 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6613 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6614 if (Op0.getOpcode() == ISD::AND &&
6615 Op0.hasOneUse() &&
6616 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006617 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006618 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6619 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6620 if (NewSetCC.getNode())
6621 return NewSetCC;
6622 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006623
Evan Cheng2c755ba2010-02-27 07:36:59 +00006624 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6625 if (Op0.getOpcode() == X86ISD::SETCC &&
6626 Op1.getOpcode() == ISD::Constant &&
6627 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6628 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6629 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6630 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6631 bool Invert = (CC == ISD::SETNE) ^
6632 cast<ConstantSDNode>(Op1)->isNullValue();
6633 if (Invert)
6634 CCode = X86::GetOppositeBranchCondition(CCode);
6635 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6636 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6637 }
6638
Evan Chenge5b51ac2010-04-17 06:13:15 +00006639 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006640 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006641 if (X86CC == X86::COND_INVALID)
6642 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006643
Evan Cheng552f09a2010-04-26 19:06:11 +00006644 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006645
6646 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006647 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006648 return DAG.getNode(ISD::AND, dl, MVT::i8,
6649 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6650 DAG.getConstant(X86CC, MVT::i8), Cond),
6651 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006652
Owen Anderson825b72b2009-08-11 20:47:22 +00006653 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6654 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006655}
6656
Dan Gohmand858e902010-04-17 15:26:15 +00006657SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006658 SDValue Cond;
6659 SDValue Op0 = Op.getOperand(0);
6660 SDValue Op1 = Op.getOperand(1);
6661 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006662 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006663 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6664 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006665 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006666
6667 if (isFP) {
6668 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006669 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6671 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006672 bool Swap = false;
6673
6674 switch (SetCCOpcode) {
6675 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006676 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006677 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006678 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006679 case ISD::SETGT: Swap = true; // Fallthrough
6680 case ISD::SETLT:
6681 case ISD::SETOLT: SSECC = 1; break;
6682 case ISD::SETOGE:
6683 case ISD::SETGE: Swap = true; // Fallthrough
6684 case ISD::SETLE:
6685 case ISD::SETOLE: SSECC = 2; break;
6686 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006687 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006688 case ISD::SETNE: SSECC = 4; break;
6689 case ISD::SETULE: Swap = true;
6690 case ISD::SETUGE: SSECC = 5; break;
6691 case ISD::SETULT: Swap = true;
6692 case ISD::SETUGT: SSECC = 6; break;
6693 case ISD::SETO: SSECC = 7; break;
6694 }
6695 if (Swap)
6696 std::swap(Op0, Op1);
6697
Nate Begemanfb8ead02008-07-25 19:05:58 +00006698 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006699 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006700 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006701 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006702 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6703 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006704 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006705 }
6706 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006707 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006708 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6709 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006710 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006711 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006712 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006713 }
6714 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006715 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006717
Nate Begeman30a0de92008-07-17 16:51:19 +00006718 // We are handling one of the integer comparisons here. Since SSE only has
6719 // GT and EQ comparisons for integer, swapping operands and multiple
6720 // operations may be required for some comparisons.
6721 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6722 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006723
Owen Anderson825b72b2009-08-11 20:47:22 +00006724 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006725 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 case MVT::v8i8:
6727 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6728 case MVT::v4i16:
6729 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6730 case MVT::v2i32:
6731 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6732 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006733 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006734
Nate Begeman30a0de92008-07-17 16:51:19 +00006735 switch (SetCCOpcode) {
6736 default: break;
6737 case ISD::SETNE: Invert = true;
6738 case ISD::SETEQ: Opc = EQOpc; break;
6739 case ISD::SETLT: Swap = true;
6740 case ISD::SETGT: Opc = GTOpc; break;
6741 case ISD::SETGE: Swap = true;
6742 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6743 case ISD::SETULT: Swap = true;
6744 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6745 case ISD::SETUGE: Swap = true;
6746 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6747 }
6748 if (Swap)
6749 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006750
Nate Begeman30a0de92008-07-17 16:51:19 +00006751 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6752 // bits of the inputs before performing those operations.
6753 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006754 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006755 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6756 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006757 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006758 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6759 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006760 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6761 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006762 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006763
Dale Johannesenace16102009-02-03 19:33:06 +00006764 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006765
6766 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006767 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006768 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006769
Nate Begeman30a0de92008-07-17 16:51:19 +00006770 return Result;
6771}
Evan Cheng0488db92007-09-25 01:57:46 +00006772
Evan Cheng370e5342008-12-03 08:38:43 +00006773// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006774static bool isX86LogicalCmp(SDValue Op) {
6775 unsigned Opc = Op.getNode()->getOpcode();
6776 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6777 return true;
6778 if (Op.getResNo() == 1 &&
6779 (Opc == X86ISD::ADD ||
6780 Opc == X86ISD::SUB ||
6781 Opc == X86ISD::SMUL ||
6782 Opc == X86ISD::UMUL ||
6783 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006784 Opc == X86ISD::DEC ||
6785 Opc == X86ISD::OR ||
6786 Opc == X86ISD::XOR ||
6787 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006788 return true;
6789
6790 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006791}
6792
Dan Gohmand858e902010-04-17 15:26:15 +00006793SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006794 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006795 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006796 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006797 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006798
Dan Gohman1a492952009-10-20 16:22:37 +00006799 if (Cond.getOpcode() == ISD::SETCC) {
6800 SDValue NewCond = LowerSETCC(Cond, DAG);
6801 if (NewCond.getNode())
6802 Cond = NewCond;
6803 }
Evan Cheng734503b2006-09-11 02:19:56 +00006804
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006805 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6806 SDValue Op1 = Op.getOperand(1);
6807 SDValue Op2 = Op.getOperand(2);
6808 if (Cond.getOpcode() == X86ISD::SETCC &&
6809 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6810 SDValue Cmp = Cond.getOperand(1);
6811 if (Cmp.getOpcode() == X86ISD::CMP) {
6812 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6813 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6814 ConstantSDNode *RHSC =
6815 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6816 if (N1C && N1C->isAllOnesValue() &&
6817 N2C && N2C->isNullValue() &&
6818 RHSC && RHSC->isNullValue()) {
6819 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006820 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006821 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6822 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6823 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6824 }
6825 }
6826 }
6827
Evan Chengad9c0a32009-12-15 00:53:42 +00006828 // Look pass (and (setcc_carry (cmp ...)), 1).
6829 if (Cond.getOpcode() == ISD::AND &&
6830 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6831 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6832 if (C && C->getAPIntValue() == 1)
6833 Cond = Cond.getOperand(0);
6834 }
6835
Evan Cheng3f41d662007-10-08 22:16:29 +00006836 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6837 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006838 if (Cond.getOpcode() == X86ISD::SETCC ||
6839 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006840 CC = Cond.getOperand(0);
6841
Dan Gohman475871a2008-07-27 21:46:04 +00006842 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006843 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006844 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006845
Evan Cheng3f41d662007-10-08 22:16:29 +00006846 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006847 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006848 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006849 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006850
Chris Lattnerd1980a52009-03-12 06:52:53 +00006851 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6852 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006853 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006854 addTest = false;
6855 }
6856 }
6857
6858 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006859 // Look pass the truncate.
6860 if (Cond.getOpcode() == ISD::TRUNCATE)
6861 Cond = Cond.getOperand(0);
6862
6863 // We know the result of AND is compared against zero. Try to match
6864 // it to BT.
6865 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6866 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6867 if (NewSetCC.getNode()) {
6868 CC = NewSetCC.getOperand(0);
6869 Cond = NewSetCC.getOperand(1);
6870 addTest = false;
6871 }
6872 }
6873 }
6874
6875 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006877 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006878 }
6879
Evan Cheng0488db92007-09-25 01:57:46 +00006880 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6881 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006882 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6883 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006884 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006885}
6886
Evan Cheng370e5342008-12-03 08:38:43 +00006887// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6888// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6889// from the AND / OR.
6890static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6891 Opc = Op.getOpcode();
6892 if (Opc != ISD::OR && Opc != ISD::AND)
6893 return false;
6894 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6895 Op.getOperand(0).hasOneUse() &&
6896 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6897 Op.getOperand(1).hasOneUse());
6898}
6899
Evan Cheng961d6d42009-02-02 08:19:07 +00006900// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6901// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006902static bool isXor1OfSetCC(SDValue Op) {
6903 if (Op.getOpcode() != ISD::XOR)
6904 return false;
6905 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6906 if (N1C && N1C->getAPIntValue() == 1) {
6907 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6908 Op.getOperand(0).hasOneUse();
6909 }
6910 return false;
6911}
6912
Dan Gohmand858e902010-04-17 15:26:15 +00006913SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006914 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006915 SDValue Chain = Op.getOperand(0);
6916 SDValue Cond = Op.getOperand(1);
6917 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006918 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006919 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006920
Dan Gohman1a492952009-10-20 16:22:37 +00006921 if (Cond.getOpcode() == ISD::SETCC) {
6922 SDValue NewCond = LowerSETCC(Cond, DAG);
6923 if (NewCond.getNode())
6924 Cond = NewCond;
6925 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006926#if 0
6927 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006928 else if (Cond.getOpcode() == X86ISD::ADD ||
6929 Cond.getOpcode() == X86ISD::SUB ||
6930 Cond.getOpcode() == X86ISD::SMUL ||
6931 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006932 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006933#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006934
Evan Chengad9c0a32009-12-15 00:53:42 +00006935 // Look pass (and (setcc_carry (cmp ...)), 1).
6936 if (Cond.getOpcode() == ISD::AND &&
6937 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6938 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6939 if (C && C->getAPIntValue() == 1)
6940 Cond = Cond.getOperand(0);
6941 }
6942
Evan Cheng3f41d662007-10-08 22:16:29 +00006943 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6944 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006945 if (Cond.getOpcode() == X86ISD::SETCC ||
6946 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006947 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006948
Dan Gohman475871a2008-07-27 21:46:04 +00006949 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006950 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006951 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006952 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006953 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006954 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006955 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006956 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006957 default: break;
6958 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006959 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006960 // These can only come from an arithmetic instruction with overflow,
6961 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006962 Cond = Cond.getNode()->getOperand(1);
6963 addTest = false;
6964 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006965 }
Evan Cheng0488db92007-09-25 01:57:46 +00006966 }
Evan Cheng370e5342008-12-03 08:38:43 +00006967 } else {
6968 unsigned CondOpc;
6969 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6970 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006971 if (CondOpc == ISD::OR) {
6972 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6973 // two branches instead of an explicit OR instruction with a
6974 // separate test.
6975 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006976 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006977 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006978 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006979 Chain, Dest, CC, Cmp);
6980 CC = Cond.getOperand(1).getOperand(0);
6981 Cond = Cmp;
6982 addTest = false;
6983 }
6984 } else { // ISD::AND
6985 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6986 // two branches instead of an explicit AND instruction with a
6987 // separate test. However, we only do this if this block doesn't
6988 // have a fall-through edge, because this requires an explicit
6989 // jmp when the condition is false.
6990 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006991 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006992 Op.getNode()->hasOneUse()) {
6993 X86::CondCode CCode =
6994 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6995 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006996 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006997 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006998 // Look for an unconditional branch following this conditional branch.
6999 // We need this because we need to reverse the successors in order
7000 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007001 if (User->getOpcode() == ISD::BR) {
7002 SDValue FalseBB = User->getOperand(1);
7003 SDNode *NewBR =
7004 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007005 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007006 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007007 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007008
Dale Johannesene4d209d2009-02-03 20:21:25 +00007009 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007010 Chain, Dest, CC, Cmp);
7011 X86::CondCode CCode =
7012 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7013 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007015 Cond = Cmp;
7016 addTest = false;
7017 }
7018 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007019 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007020 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7021 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7022 // It should be transformed during dag combiner except when the condition
7023 // is set by a arithmetics with overflow node.
7024 X86::CondCode CCode =
7025 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7026 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007027 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007028 Cond = Cond.getOperand(0).getOperand(1);
7029 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007030 }
Evan Cheng0488db92007-09-25 01:57:46 +00007031 }
7032
7033 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007034 // Look pass the truncate.
7035 if (Cond.getOpcode() == ISD::TRUNCATE)
7036 Cond = Cond.getOperand(0);
7037
7038 // We know the result of AND is compared against zero. Try to match
7039 // it to BT.
7040 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7041 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7042 if (NewSetCC.getNode()) {
7043 CC = NewSetCC.getOperand(0);
7044 Cond = NewSetCC.getOperand(1);
7045 addTest = false;
7046 }
7047 }
7048 }
7049
7050 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007052 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007053 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007054 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007055 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007056}
7057
Anton Korobeynikove060b532007-04-17 19:34:00 +00007058
7059// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7060// Calls to _alloca is needed to probe the stack when allocating more than 4k
7061// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7062// that the guard pages used by the OS virtual memory manager are allocated in
7063// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007064SDValue
7065X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007066 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007067 assert(Subtarget->isTargetCygMing() &&
7068 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007069 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007070
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007071 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007072 SDValue Chain = Op.getOperand(0);
7073 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007074 // FIXME: Ensure alignment here
7075
Dan Gohman475871a2008-07-27 21:46:04 +00007076 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007077
Owen Anderson825b72b2009-08-11 20:47:22 +00007078 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007079
Dale Johannesendd64c412009-02-04 00:33:20 +00007080 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007081 Flag = Chain.getValue(1);
7082
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007083 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007084
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007085 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7086 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007087
Dale Johannesendd64c412009-02-04 00:33:20 +00007088 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007089
Dan Gohman475871a2008-07-27 21:46:04 +00007090 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007091 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007092}
7093
Dan Gohmand858e902010-04-17 15:26:15 +00007094SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007095 MachineFunction &MF = DAG.getMachineFunction();
7096 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7097
Dan Gohman69de1932008-02-06 22:27:42 +00007098 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007099 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007100
Evan Cheng25ab6902006-09-08 06:48:29 +00007101 if (!Subtarget->is64Bit()) {
7102 // vastart just stores the address of the VarArgsFrameIndex slot into the
7103 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007104 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7105 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007106 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7107 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007108 }
7109
7110 // __va_list_tag:
7111 // gp_offset (0 - 6 * 8)
7112 // fp_offset (48 - 48 + 8 * 16)
7113 // overflow_arg_area (point to parameters coming in memory).
7114 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007115 SmallVector<SDValue, 8> MemOps;
7116 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007117 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007118 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007119 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7120 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007121 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007122 MemOps.push_back(Store);
7123
7124 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007125 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007126 FIN, DAG.getIntPtrConstant(4));
7127 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007128 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7129 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007130 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007131 MemOps.push_back(Store);
7132
7133 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007134 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007135 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007136 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7137 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007138 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007139 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007140 MemOps.push_back(Store);
7141
7142 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007143 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007144 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007145 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7146 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007147 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007148 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007149 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007151 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007152}
7153
Dan Gohmand858e902010-04-17 15:26:15 +00007154SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007155 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7156 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007157
Chris Lattner75361b62010-04-07 22:58:41 +00007158 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007159 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007160}
7161
Dan Gohmand858e902010-04-17 15:26:15 +00007162SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007163 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007164 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007165 SDValue Chain = Op.getOperand(0);
7166 SDValue DstPtr = Op.getOperand(1);
7167 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007168 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7169 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007170 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007171
Dale Johannesendd64c412009-02-04 00:33:20 +00007172 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007173 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7174 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007175}
7176
Dan Gohman475871a2008-07-27 21:46:04 +00007177SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007178X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007179 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007180 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007181 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007182 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007183 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007184 case Intrinsic::x86_sse_comieq_ss:
7185 case Intrinsic::x86_sse_comilt_ss:
7186 case Intrinsic::x86_sse_comile_ss:
7187 case Intrinsic::x86_sse_comigt_ss:
7188 case Intrinsic::x86_sse_comige_ss:
7189 case Intrinsic::x86_sse_comineq_ss:
7190 case Intrinsic::x86_sse_ucomieq_ss:
7191 case Intrinsic::x86_sse_ucomilt_ss:
7192 case Intrinsic::x86_sse_ucomile_ss:
7193 case Intrinsic::x86_sse_ucomigt_ss:
7194 case Intrinsic::x86_sse_ucomige_ss:
7195 case Intrinsic::x86_sse_ucomineq_ss:
7196 case Intrinsic::x86_sse2_comieq_sd:
7197 case Intrinsic::x86_sse2_comilt_sd:
7198 case Intrinsic::x86_sse2_comile_sd:
7199 case Intrinsic::x86_sse2_comigt_sd:
7200 case Intrinsic::x86_sse2_comige_sd:
7201 case Intrinsic::x86_sse2_comineq_sd:
7202 case Intrinsic::x86_sse2_ucomieq_sd:
7203 case Intrinsic::x86_sse2_ucomilt_sd:
7204 case Intrinsic::x86_sse2_ucomile_sd:
7205 case Intrinsic::x86_sse2_ucomigt_sd:
7206 case Intrinsic::x86_sse2_ucomige_sd:
7207 case Intrinsic::x86_sse2_ucomineq_sd: {
7208 unsigned Opc = 0;
7209 ISD::CondCode CC = ISD::SETCC_INVALID;
7210 switch (IntNo) {
7211 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007212 case Intrinsic::x86_sse_comieq_ss:
7213 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007214 Opc = X86ISD::COMI;
7215 CC = ISD::SETEQ;
7216 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007217 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007218 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007219 Opc = X86ISD::COMI;
7220 CC = ISD::SETLT;
7221 break;
7222 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007223 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007224 Opc = X86ISD::COMI;
7225 CC = ISD::SETLE;
7226 break;
7227 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007228 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007229 Opc = X86ISD::COMI;
7230 CC = ISD::SETGT;
7231 break;
7232 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007233 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007234 Opc = X86ISD::COMI;
7235 CC = ISD::SETGE;
7236 break;
7237 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007238 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007239 Opc = X86ISD::COMI;
7240 CC = ISD::SETNE;
7241 break;
7242 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007243 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007244 Opc = X86ISD::UCOMI;
7245 CC = ISD::SETEQ;
7246 break;
7247 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007248 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007249 Opc = X86ISD::UCOMI;
7250 CC = ISD::SETLT;
7251 break;
7252 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007253 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007254 Opc = X86ISD::UCOMI;
7255 CC = ISD::SETLE;
7256 break;
7257 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007258 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007259 Opc = X86ISD::UCOMI;
7260 CC = ISD::SETGT;
7261 break;
7262 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007263 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007264 Opc = X86ISD::UCOMI;
7265 CC = ISD::SETGE;
7266 break;
7267 case Intrinsic::x86_sse_ucomineq_ss:
7268 case Intrinsic::x86_sse2_ucomineq_sd:
7269 Opc = X86ISD::UCOMI;
7270 CC = ISD::SETNE;
7271 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007272 }
Evan Cheng734503b2006-09-11 02:19:56 +00007273
Dan Gohman475871a2008-07-27 21:46:04 +00007274 SDValue LHS = Op.getOperand(1);
7275 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007276 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007277 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7279 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7280 DAG.getConstant(X86CC, MVT::i8), Cond);
7281 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007282 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007283 // ptest and testp intrinsics. The intrinsic these come from are designed to
7284 // return an integer value, not just an instruction so lower it to the ptest
7285 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007286 case Intrinsic::x86_sse41_ptestz:
7287 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007288 case Intrinsic::x86_sse41_ptestnzc:
7289 case Intrinsic::x86_avx_ptestz_256:
7290 case Intrinsic::x86_avx_ptestc_256:
7291 case Intrinsic::x86_avx_ptestnzc_256:
7292 case Intrinsic::x86_avx_vtestz_ps:
7293 case Intrinsic::x86_avx_vtestc_ps:
7294 case Intrinsic::x86_avx_vtestnzc_ps:
7295 case Intrinsic::x86_avx_vtestz_pd:
7296 case Intrinsic::x86_avx_vtestc_pd:
7297 case Intrinsic::x86_avx_vtestnzc_pd:
7298 case Intrinsic::x86_avx_vtestz_ps_256:
7299 case Intrinsic::x86_avx_vtestc_ps_256:
7300 case Intrinsic::x86_avx_vtestnzc_ps_256:
7301 case Intrinsic::x86_avx_vtestz_pd_256:
7302 case Intrinsic::x86_avx_vtestc_pd_256:
7303 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7304 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007305 unsigned X86CC = 0;
7306 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007307 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007308 case Intrinsic::x86_avx_vtestz_ps:
7309 case Intrinsic::x86_avx_vtestz_pd:
7310 case Intrinsic::x86_avx_vtestz_ps_256:
7311 case Intrinsic::x86_avx_vtestz_pd_256:
7312 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007313 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007314 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007315 // ZF = 1
7316 X86CC = X86::COND_E;
7317 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007318 case Intrinsic::x86_avx_vtestc_ps:
7319 case Intrinsic::x86_avx_vtestc_pd:
7320 case Intrinsic::x86_avx_vtestc_ps_256:
7321 case Intrinsic::x86_avx_vtestc_pd_256:
7322 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007323 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007324 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007325 // CF = 1
7326 X86CC = X86::COND_B;
7327 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007328 case Intrinsic::x86_avx_vtestnzc_ps:
7329 case Intrinsic::x86_avx_vtestnzc_pd:
7330 case Intrinsic::x86_avx_vtestnzc_ps_256:
7331 case Intrinsic::x86_avx_vtestnzc_pd_256:
7332 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007333 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007334 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007335 // ZF and CF = 0
7336 X86CC = X86::COND_A;
7337 break;
7338 }
Eric Christopherfd179292009-08-27 18:07:15 +00007339
Eric Christopher71c67532009-07-29 00:28:05 +00007340 SDValue LHS = Op.getOperand(1);
7341 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007342 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7343 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007344 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7345 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7346 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007347 }
Evan Cheng5759f972008-05-04 09:15:50 +00007348
7349 // Fix vector shift instructions where the last operand is a non-immediate
7350 // i32 value.
7351 case Intrinsic::x86_sse2_pslli_w:
7352 case Intrinsic::x86_sse2_pslli_d:
7353 case Intrinsic::x86_sse2_pslli_q:
7354 case Intrinsic::x86_sse2_psrli_w:
7355 case Intrinsic::x86_sse2_psrli_d:
7356 case Intrinsic::x86_sse2_psrli_q:
7357 case Intrinsic::x86_sse2_psrai_w:
7358 case Intrinsic::x86_sse2_psrai_d:
7359 case Intrinsic::x86_mmx_pslli_w:
7360 case Intrinsic::x86_mmx_pslli_d:
7361 case Intrinsic::x86_mmx_pslli_q:
7362 case Intrinsic::x86_mmx_psrli_w:
7363 case Intrinsic::x86_mmx_psrli_d:
7364 case Intrinsic::x86_mmx_psrli_q:
7365 case Intrinsic::x86_mmx_psrai_w:
7366 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007367 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007368 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007369 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007370
7371 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007372 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007373 switch (IntNo) {
7374 case Intrinsic::x86_sse2_pslli_w:
7375 NewIntNo = Intrinsic::x86_sse2_psll_w;
7376 break;
7377 case Intrinsic::x86_sse2_pslli_d:
7378 NewIntNo = Intrinsic::x86_sse2_psll_d;
7379 break;
7380 case Intrinsic::x86_sse2_pslli_q:
7381 NewIntNo = Intrinsic::x86_sse2_psll_q;
7382 break;
7383 case Intrinsic::x86_sse2_psrli_w:
7384 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7385 break;
7386 case Intrinsic::x86_sse2_psrli_d:
7387 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7388 break;
7389 case Intrinsic::x86_sse2_psrli_q:
7390 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7391 break;
7392 case Intrinsic::x86_sse2_psrai_w:
7393 NewIntNo = Intrinsic::x86_sse2_psra_w;
7394 break;
7395 case Intrinsic::x86_sse2_psrai_d:
7396 NewIntNo = Intrinsic::x86_sse2_psra_d;
7397 break;
7398 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007400 switch (IntNo) {
7401 case Intrinsic::x86_mmx_pslli_w:
7402 NewIntNo = Intrinsic::x86_mmx_psll_w;
7403 break;
7404 case Intrinsic::x86_mmx_pslli_d:
7405 NewIntNo = Intrinsic::x86_mmx_psll_d;
7406 break;
7407 case Intrinsic::x86_mmx_pslli_q:
7408 NewIntNo = Intrinsic::x86_mmx_psll_q;
7409 break;
7410 case Intrinsic::x86_mmx_psrli_w:
7411 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7412 break;
7413 case Intrinsic::x86_mmx_psrli_d:
7414 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7415 break;
7416 case Intrinsic::x86_mmx_psrli_q:
7417 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7418 break;
7419 case Intrinsic::x86_mmx_psrai_w:
7420 NewIntNo = Intrinsic::x86_mmx_psra_w;
7421 break;
7422 case Intrinsic::x86_mmx_psrai_d:
7423 NewIntNo = Intrinsic::x86_mmx_psra_d;
7424 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007425 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007426 }
7427 break;
7428 }
7429 }
Mon P Wangefa42202009-09-03 19:56:25 +00007430
7431 // The vector shift intrinsics with scalars uses 32b shift amounts but
7432 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7433 // to be zero.
7434 SDValue ShOps[4];
7435 ShOps[0] = ShAmt;
7436 ShOps[1] = DAG.getConstant(0, MVT::i32);
7437 if (ShAmtVT == MVT::v4i32) {
7438 ShOps[2] = DAG.getUNDEF(MVT::i32);
7439 ShOps[3] = DAG.getUNDEF(MVT::i32);
7440 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7441 } else {
7442 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7443 }
7444
Owen Andersone50ed302009-08-10 22:56:29 +00007445 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007446 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007449 Op.getOperand(1), ShAmt);
7450 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007451 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007452}
Evan Cheng72261582005-12-20 06:22:03 +00007453
Dan Gohmand858e902010-04-17 15:26:15 +00007454SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7455 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007456 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7457 MFI->setReturnAddressIsTaken(true);
7458
Bill Wendling64e87322009-01-16 19:25:27 +00007459 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007460 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007461
7462 if (Depth > 0) {
7463 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7464 SDValue Offset =
7465 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007468 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007470 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007471 }
7472
7473 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007474 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007475 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007476 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007477}
7478
Dan Gohmand858e902010-04-17 15:26:15 +00007479SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007480 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7481 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007482
Owen Andersone50ed302009-08-10 22:56:29 +00007483 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007484 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007485 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7486 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007487 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007488 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007489 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7490 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007491 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007492}
7493
Dan Gohman475871a2008-07-27 21:46:04 +00007494SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007495 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007496 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007497}
7498
Dan Gohmand858e902010-04-17 15:26:15 +00007499SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007500 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007501 SDValue Chain = Op.getOperand(0);
7502 SDValue Offset = Op.getOperand(1);
7503 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007504 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007505
Dan Gohmand8816272010-08-11 18:14:00 +00007506 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7507 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7508 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007509 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007510
Dan Gohmand8816272010-08-11 18:14:00 +00007511 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7512 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007513 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007514 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007515 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007516 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007517
Dale Johannesene4d209d2009-02-03 20:21:25 +00007518 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007519 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007520 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007521}
7522
Dan Gohman475871a2008-07-27 21:46:04 +00007523SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007524 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007525 SDValue Root = Op.getOperand(0);
7526 SDValue Trmp = Op.getOperand(1); // trampoline
7527 SDValue FPtr = Op.getOperand(2); // nested function
7528 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007529 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007530
Dan Gohman69de1932008-02-06 22:27:42 +00007531 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007532
7533 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007534 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007535
7536 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007537 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7538 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007539
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007540 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7541 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007542
7543 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7544
7545 // Load the pointer to the nested function into R11.
7546 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007547 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007549 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007550
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7552 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007553 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7554 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007555
7556 // Load the 'nest' parameter value into R10.
7557 // R10 is specified in X86CallingConv.td
7558 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7560 DAG.getConstant(10, MVT::i64));
7561 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007562 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007563
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7565 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007566 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7567 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007568
7569 // Jump to the nested function.
7570 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7572 DAG.getConstant(20, MVT::i64));
7573 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007574 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007575
7576 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007577 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7578 DAG.getConstant(22, MVT::i64));
7579 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007580 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007581
Dan Gohman475871a2008-07-27 21:46:04 +00007582 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007584 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007585 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007586 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007587 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007588 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007589 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007590
7591 switch (CC) {
7592 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007593 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007594 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007595 case CallingConv::X86_StdCall: {
7596 // Pass 'nest' parameter in ECX.
7597 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007598 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007599
7600 // Check that ECX wasn't needed by an 'inreg' parameter.
7601 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007602 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007603
Chris Lattner58d74912008-03-12 17:45:29 +00007604 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007605 unsigned InRegCount = 0;
7606 unsigned Idx = 1;
7607
7608 for (FunctionType::param_iterator I = FTy->param_begin(),
7609 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007610 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007611 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007612 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007613
7614 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007615 report_fatal_error("Nest register in use - reduce number of inreg"
7616 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007617 }
7618 }
7619 break;
7620 }
7621 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007622 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007623 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007624 // Pass 'nest' parameter in EAX.
7625 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007626 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007627 break;
7628 }
7629
Dan Gohman475871a2008-07-27 21:46:04 +00007630 SDValue OutChains[4];
7631 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007632
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7634 DAG.getConstant(10, MVT::i32));
7635 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007636
Chris Lattnera62fe662010-02-05 19:20:30 +00007637 // This is storing the opcode for MOV32ri.
7638 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007639 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007640 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007642 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007643
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7645 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007646 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7647 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007648
Chris Lattnera62fe662010-02-05 19:20:30 +00007649 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7651 DAG.getConstant(5, MVT::i32));
7652 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007653 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007654
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7656 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007657 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7658 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007659
Dan Gohman475871a2008-07-27 21:46:04 +00007660 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007661 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007663 }
7664}
7665
Dan Gohmand858e902010-04-17 15:26:15 +00007666SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7667 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007668 /*
7669 The rounding mode is in bits 11:10 of FPSR, and has the following
7670 settings:
7671 00 Round to nearest
7672 01 Round to -inf
7673 10 Round to +inf
7674 11 Round to 0
7675
7676 FLT_ROUNDS, on the other hand, expects the following:
7677 -1 Undefined
7678 0 Round to 0
7679 1 Round to nearest
7680 2 Round to +inf
7681 3 Round to -inf
7682
7683 To perform the conversion, we do:
7684 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7685 */
7686
7687 MachineFunction &MF = DAG.getMachineFunction();
7688 const TargetMachine &TM = MF.getTarget();
7689 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7690 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007691 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007692 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007693
7694 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007695 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007696 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007697
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007699 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007700
7701 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007702 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7703 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007704
7705 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007706 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007707 DAG.getNode(ISD::SRL, dl, MVT::i16,
7708 DAG.getNode(ISD::AND, dl, MVT::i16,
7709 CWD, DAG.getConstant(0x800, MVT::i16)),
7710 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007711 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 DAG.getNode(ISD::SRL, dl, MVT::i16,
7713 DAG.getNode(ISD::AND, dl, MVT::i16,
7714 CWD, DAG.getConstant(0x400, MVT::i16)),
7715 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007716
Dan Gohman475871a2008-07-27 21:46:04 +00007717 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007718 DAG.getNode(ISD::AND, dl, MVT::i16,
7719 DAG.getNode(ISD::ADD, dl, MVT::i16,
7720 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7721 DAG.getConstant(1, MVT::i16)),
7722 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007723
7724
Duncan Sands83ec4b62008-06-06 12:08:01 +00007725 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007726 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007727}
7728
Dan Gohmand858e902010-04-17 15:26:15 +00007729SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007730 EVT VT = Op.getValueType();
7731 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007732 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007733 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007734
7735 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007737 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007739 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007740 }
Evan Cheng18efe262007-12-14 02:13:44 +00007741
Evan Cheng152804e2007-12-14 08:30:15 +00007742 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007743 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007744 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007745
7746 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007747 SDValue Ops[] = {
7748 Op,
7749 DAG.getConstant(NumBits+NumBits-1, OpVT),
7750 DAG.getConstant(X86::COND_E, MVT::i8),
7751 Op.getValue(1)
7752 };
7753 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007754
7755 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007756 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007757
Owen Anderson825b72b2009-08-11 20:47:22 +00007758 if (VT == MVT::i8)
7759 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007760 return Op;
7761}
7762
Dan Gohmand858e902010-04-17 15:26:15 +00007763SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007764 EVT VT = Op.getValueType();
7765 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007766 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007767 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007768
7769 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 if (VT == MVT::i8) {
7771 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007772 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007773 }
Evan Cheng152804e2007-12-14 08:30:15 +00007774
7775 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007776 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007777 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007778
7779 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007780 SDValue Ops[] = {
7781 Op,
7782 DAG.getConstant(NumBits, OpVT),
7783 DAG.getConstant(X86::COND_E, MVT::i8),
7784 Op.getValue(1)
7785 };
7786 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007787
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 if (VT == MVT::i8)
7789 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007790 return Op;
7791}
7792
Dan Gohmand858e902010-04-17 15:26:15 +00007793SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007794 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007796 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007797
Mon P Wangaf9b9522008-12-18 21:42:19 +00007798 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7799 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7800 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7801 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7802 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7803 //
7804 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7805 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7806 // return AloBlo + AloBhi + AhiBlo;
7807
7808 SDValue A = Op.getOperand(0);
7809 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007810
Dale Johannesene4d209d2009-02-03 20:21:25 +00007811 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7813 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007814 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7816 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007817 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007819 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007820 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007821 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007822 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007823 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007825 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007826 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7828 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007829 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7831 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007832 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7833 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007834 return Res;
7835}
7836
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007837SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7838 EVT VT = Op.getValueType();
7839 DebugLoc dl = Op.getDebugLoc();
7840 SDValue R = Op.getOperand(0);
7841
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007842 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007843
Nate Begeman51409212010-07-28 00:21:48 +00007844 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7845
7846 if (VT == MVT::v4i32) {
7847 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7848 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7849 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7850
7851 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7852
7853 std::vector<Constant*> CV(4, CI);
7854 Constant *C = ConstantVector::get(CV);
7855 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7856 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7857 PseudoSourceValue::getConstantPool(), 0,
7858 false, false, 16);
7859
7860 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7861 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7862 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7863 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7864 }
7865 if (VT == MVT::v16i8) {
7866 // a = a << 5;
7867 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7868 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7869 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7870
7871 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7872 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7873
7874 std::vector<Constant*> CVM1(16, CM1);
7875 std::vector<Constant*> CVM2(16, CM2);
7876 Constant *C = ConstantVector::get(CVM1);
7877 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7878 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7879 PseudoSourceValue::getConstantPool(), 0,
7880 false, false, 16);
7881
7882 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7883 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7884 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7885 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7886 DAG.getConstant(4, MVT::i32));
7887 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7888 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7889 R, M, Op);
7890 // a += a
7891 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7892
7893 C = ConstantVector::get(CVM2);
7894 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7895 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7896 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7897
7898 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7899 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7900 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7901 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7902 DAG.getConstant(2, MVT::i32));
7903 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7904 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7905 R, M, Op);
7906 // a += a
7907 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7908
7909 // return pblendv(r, r+r, a);
7910 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7911 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7912 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7913 return R;
7914 }
7915 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007916}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007917
Dan Gohmand858e902010-04-17 15:26:15 +00007918SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007919 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7920 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007921 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7922 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007923 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007924 SDValue LHS = N->getOperand(0);
7925 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007926 unsigned BaseOp = 0;
7927 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007928 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007929
7930 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007931 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007932 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007933 // A subtract of one will be selected as a INC. Note that INC doesn't
7934 // set CF, so we can't do this for UADDO.
7935 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7936 if (C->getAPIntValue() == 1) {
7937 BaseOp = X86ISD::INC;
7938 Cond = X86::COND_O;
7939 break;
7940 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007941 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007942 Cond = X86::COND_O;
7943 break;
7944 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007945 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007946 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007947 break;
7948 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007949 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7950 // set CF, so we can't do this for USUBO.
7951 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7952 if (C->getAPIntValue() == 1) {
7953 BaseOp = X86ISD::DEC;
7954 Cond = X86::COND_O;
7955 break;
7956 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007957 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007958 Cond = X86::COND_O;
7959 break;
7960 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007961 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007962 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007963 break;
7964 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007965 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007966 Cond = X86::COND_O;
7967 break;
7968 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007969 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007970 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007971 break;
7972 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007973
Bill Wendling61edeb52008-12-02 01:06:39 +00007974 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007975 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007976 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007977
Bill Wendling61edeb52008-12-02 01:06:39 +00007978 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007979 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007980 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007981
Bill Wendling61edeb52008-12-02 01:06:39 +00007982 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7983 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007984}
7985
Eric Christopher9a9d2752010-07-22 02:48:34 +00007986SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7987 DebugLoc dl = Op.getDebugLoc();
7988
Eric Christopherb6729dc2010-08-04 23:03:04 +00007989 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00007990 SDValue Chain = Op.getOperand(0);
7991 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00007992 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00007993 SDValue Ops[] = {
7994 DAG.getRegister(X86::ESP, MVT::i32), // Base
7995 DAG.getTargetConstant(1, MVT::i8), // Scale
7996 DAG.getRegister(0, MVT::i32), // Index
7997 DAG.getTargetConstant(0, MVT::i32), // Disp
7998 DAG.getRegister(0, MVT::i32), // Segment.
7999 Zero,
8000 Chain
8001 };
8002 SDNode *Res =
8003 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8004 array_lengthof(Ops));
8005 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008006 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008007
8008 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008009 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008010 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008011
8012 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8013 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8014 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8015 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8016
8017 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8018 if (!Op1 && !Op2 && !Op3 && Op4)
8019 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8020
8021 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8022 if (Op1 && !Op2 && !Op3 && !Op4)
8023 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8024
8025 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8026 // (MFENCE)>;
8027 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008028}
8029
Dan Gohmand858e902010-04-17 15:26:15 +00008030SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008031 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008032 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008033 unsigned Reg = 0;
8034 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008036 default:
8037 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008038 case MVT::i8: Reg = X86::AL; size = 1; break;
8039 case MVT::i16: Reg = X86::AX; size = 2; break;
8040 case MVT::i32: Reg = X86::EAX; size = 4; break;
8041 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008042 assert(Subtarget->is64Bit() && "Node not type legal!");
8043 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008044 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008045 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008046 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008047 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008048 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008049 Op.getOperand(1),
8050 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008051 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008052 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008053 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008054 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008055 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008056 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008057 return cpOut;
8058}
8059
Duncan Sands1607f052008-12-01 11:39:25 +00008060SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008061 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008062 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008063 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008064 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008065 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008066 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008067 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8068 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008069 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008070 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8071 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008072 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008073 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008074 rdx.getValue(1)
8075 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008077}
8078
Dale Johannesen7d07b482010-05-21 00:52:33 +00008079SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8080 SelectionDAG &DAG) const {
8081 EVT SrcVT = Op.getOperand(0).getValueType();
8082 EVT DstVT = Op.getValueType();
8083 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8084 Subtarget->hasMMX() && !DisableMMX) &&
8085 "Unexpected custom BIT_CONVERT");
8086 assert((DstVT == MVT::i64 ||
8087 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8088 "Unexpected custom BIT_CONVERT");
8089 // i64 <=> MMX conversions are Legal.
8090 if (SrcVT==MVT::i64 && DstVT.isVector())
8091 return Op;
8092 if (DstVT==MVT::i64 && SrcVT.isVector())
8093 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008094 // MMX <=> MMX conversions are Legal.
8095 if (SrcVT.isVector() && DstVT.isVector())
8096 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008097 // All other conversions need to be expanded.
8098 return SDValue();
8099}
Dan Gohmand858e902010-04-17 15:26:15 +00008100SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008101 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008102 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008103 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008104 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008105 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008106 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008107 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008108 Node->getOperand(0),
8109 Node->getOperand(1), negOp,
8110 cast<AtomicSDNode>(Node)->getSrcValue(),
8111 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008112}
8113
Evan Cheng0db9fe62006-04-25 20:13:52 +00008114/// LowerOperation - Provide custom lowering hooks for some operations.
8115///
Dan Gohmand858e902010-04-17 15:26:15 +00008116SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008117 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008118 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008119 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008120 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8121 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008122 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008123 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008124 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8125 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8126 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8127 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8128 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8129 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008130 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008131 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008132 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008133 case ISD::SHL_PARTS:
8134 case ISD::SRA_PARTS:
8135 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8136 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008137 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008138 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008139 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008140 case ISD::FABS: return LowerFABS(Op, DAG);
8141 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008142 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008143 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008144 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008145 case ISD::SELECT: return LowerSELECT(Op, DAG);
8146 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008147 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008148 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008149 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008150 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008151 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008152 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8153 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008154 case ISD::FRAME_TO_ARGS_OFFSET:
8155 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008156 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008157 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008158 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008159 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008160 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8161 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008162 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008163 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008164 case ISD::SADDO:
8165 case ISD::UADDO:
8166 case ISD::SSUBO:
8167 case ISD::USUBO:
8168 case ISD::SMULO:
8169 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008170 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008171 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008172 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008173}
8174
Duncan Sands1607f052008-12-01 11:39:25 +00008175void X86TargetLowering::
8176ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008177 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008178 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008179 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008180 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008181
8182 SDValue Chain = Node->getOperand(0);
8183 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008184 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008185 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008186 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008187 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008188 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008189 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008190 SDValue Result =
8191 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8192 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008193 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008194 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008195 Results.push_back(Result.getValue(2));
8196}
8197
Duncan Sands126d9072008-07-04 11:47:58 +00008198/// ReplaceNodeResults - Replace a node with an illegal result type
8199/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008200void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8201 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008202 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008203 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008204 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008205 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008206 assert(false && "Do not know how to custom type legalize this operation!");
8207 return;
8208 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008209 std::pair<SDValue,SDValue> Vals =
8210 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008211 SDValue FIST = Vals.first, StackSlot = Vals.second;
8212 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008213 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008214 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008215 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8216 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008217 }
8218 return;
8219 }
8220 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008221 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008222 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008224 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008225 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008226 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008227 eax.getValue(2));
8228 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8229 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008230 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008231 Results.push_back(edx.getValue(1));
8232 return;
8233 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008234 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008235 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008236 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008237 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008238 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8239 DAG.getConstant(0, MVT::i32));
8240 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8241 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008242 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8243 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008244 cpInL.getValue(1));
8245 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008246 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8247 DAG.getConstant(0, MVT::i32));
8248 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8249 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008250 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008251 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008252 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008253 swapInL.getValue(1));
8254 SDValue Ops[] = { swapInH.getValue(0),
8255 N->getOperand(1),
8256 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008257 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008258 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008259 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008260 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008261 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008262 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008263 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008264 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008265 Results.push_back(cpOutH.getValue(1));
8266 return;
8267 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008268 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008269 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8270 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008271 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008272 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8273 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008274 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008275 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8276 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008277 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008278 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8279 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008280 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008281 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8282 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008283 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008284 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8285 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008286 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008287 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8288 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008289 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008290}
8291
Evan Cheng72261582005-12-20 06:22:03 +00008292const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8293 switch (Opcode) {
8294 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008295 case X86ISD::BSF: return "X86ISD::BSF";
8296 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008297 case X86ISD::SHLD: return "X86ISD::SHLD";
8298 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008299 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008300 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008301 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008302 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008303 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008304 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008305 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8306 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8307 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008308 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008309 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008310 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008311 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008312 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008313 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008314 case X86ISD::COMI: return "X86ISD::COMI";
8315 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008316 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008317 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008318 case X86ISD::CMOV: return "X86ISD::CMOV";
8319 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008320 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008321 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8322 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008323 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008324 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008325 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008326 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008327 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008328 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8329 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008330 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008331 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008332 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008333 case X86ISD::FMAX: return "X86ISD::FMAX";
8334 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008335 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8336 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008337 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008338 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008339 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008340 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008341 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008342 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008343 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8344 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008345 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8346 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8347 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8348 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8349 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8350 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008351 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8352 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008353 case X86ISD::VSHL: return "X86ISD::VSHL";
8354 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008355 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8356 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8357 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8358 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8359 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8360 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8361 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8362 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8363 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8364 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008365 case X86ISD::ADD: return "X86ISD::ADD";
8366 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008367 case X86ISD::SMUL: return "X86ISD::SMUL";
8368 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008369 case X86ISD::INC: return "X86ISD::INC";
8370 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008371 case X86ISD::OR: return "X86ISD::OR";
8372 case X86ISD::XOR: return "X86ISD::XOR";
8373 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008374 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008375 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008376 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008377 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8378 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8379 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8380 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8381 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8382 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8383 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8384 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8385 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008386 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008387 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008388 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008389 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8390 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8391 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8392 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8393 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8394 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8395 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8396 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8397 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8398 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8399 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8400 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8401 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8402 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8403 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8404 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8405 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8406 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8407 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008408 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008409 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008410 }
8411}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008412
Chris Lattnerc9addb72007-03-30 23:15:24 +00008413// isLegalAddressingMode - Return true if the addressing mode represented
8414// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008415bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008416 const Type *Ty) const {
8417 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008418 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008419 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008420
Chris Lattnerc9addb72007-03-30 23:15:24 +00008421 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008422 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008423 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008424
Chris Lattnerc9addb72007-03-30 23:15:24 +00008425 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008426 unsigned GVFlags =
8427 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008428
Chris Lattnerdfed4132009-07-10 07:38:24 +00008429 // If a reference to this global requires an extra load, we can't fold it.
8430 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008431 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008432
Chris Lattnerdfed4132009-07-10 07:38:24 +00008433 // If BaseGV requires a register for the PIC base, we cannot also have a
8434 // BaseReg specified.
8435 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008436 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008437
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008438 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008439 if ((M != CodeModel::Small || R != Reloc::Static) &&
8440 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008441 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008442 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008443
Chris Lattnerc9addb72007-03-30 23:15:24 +00008444 switch (AM.Scale) {
8445 case 0:
8446 case 1:
8447 case 2:
8448 case 4:
8449 case 8:
8450 // These scales always work.
8451 break;
8452 case 3:
8453 case 5:
8454 case 9:
8455 // These scales are formed with basereg+scalereg. Only accept if there is
8456 // no basereg yet.
8457 if (AM.HasBaseReg)
8458 return false;
8459 break;
8460 default: // Other stuff never works.
8461 return false;
8462 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008463
Chris Lattnerc9addb72007-03-30 23:15:24 +00008464 return true;
8465}
8466
8467
Evan Cheng2bd122c2007-10-26 01:56:11 +00008468bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008469 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008470 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008471 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8472 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008473 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008474 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008475 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008476}
8477
Owen Andersone50ed302009-08-10 22:56:29 +00008478bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008479 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008480 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008481 unsigned NumBits1 = VT1.getSizeInBits();
8482 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008483 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008484 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008485 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008486}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008487
Dan Gohman97121ba2009-04-08 00:15:30 +00008488bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008489 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008490 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008491}
8492
Owen Andersone50ed302009-08-10 22:56:29 +00008493bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008494 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008495 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008496}
8497
Owen Andersone50ed302009-08-10 22:56:29 +00008498bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008499 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008500 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008501}
8502
Evan Cheng60c07e12006-07-05 22:17:51 +00008503/// isShuffleMaskLegal - Targets can use this to indicate that they only
8504/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8505/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8506/// are assumed to be legal.
8507bool
Eric Christopherfd179292009-08-27 18:07:15 +00008508X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008509 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008510 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008511 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008512 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008513
Nate Begemana09008b2009-10-19 02:17:23 +00008514 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008515 return (VT.getVectorNumElements() == 2 ||
8516 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8517 isMOVLMask(M, VT) ||
8518 isSHUFPMask(M, VT) ||
8519 isPSHUFDMask(M, VT) ||
8520 isPSHUFHWMask(M, VT) ||
8521 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008522 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008523 isUNPCKLMask(M, VT) ||
8524 isUNPCKHMask(M, VT) ||
8525 isUNPCKL_v_undef_Mask(M, VT) ||
8526 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008527}
8528
Dan Gohman7d8143f2008-04-09 20:09:42 +00008529bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008530X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008531 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008532 unsigned NumElts = VT.getVectorNumElements();
8533 // FIXME: This collection of masks seems suspect.
8534 if (NumElts == 2)
8535 return true;
8536 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8537 return (isMOVLMask(Mask, VT) ||
8538 isCommutedMOVLMask(Mask, VT, true) ||
8539 isSHUFPMask(Mask, VT) ||
8540 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008541 }
8542 return false;
8543}
8544
8545//===----------------------------------------------------------------------===//
8546// X86 Scheduler Hooks
8547//===----------------------------------------------------------------------===//
8548
Mon P Wang63307c32008-05-05 19:05:59 +00008549// private utility function
8550MachineBasicBlock *
8551X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8552 MachineBasicBlock *MBB,
8553 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008554 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008555 unsigned LoadOpc,
8556 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008557 unsigned notOpc,
8558 unsigned EAXreg,
8559 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008560 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008561 // For the atomic bitwise operator, we generate
8562 // thisMBB:
8563 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008564 // ld t1 = [bitinstr.addr]
8565 // op t2 = t1, [bitinstr.val]
8566 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008567 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8568 // bz newMBB
8569 // fallthrough -->nextMBB
8570 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8571 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008572 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008573 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008574
Mon P Wang63307c32008-05-05 19:05:59 +00008575 /// First build the CFG
8576 MachineFunction *F = MBB->getParent();
8577 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008578 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8579 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8580 F->insert(MBBIter, newMBB);
8581 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008582
Dan Gohman14152b42010-07-06 20:24:04 +00008583 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8584 nextMBB->splice(nextMBB->begin(), thisMBB,
8585 llvm::next(MachineBasicBlock::iterator(bInstr)),
8586 thisMBB->end());
8587 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008588
Mon P Wang63307c32008-05-05 19:05:59 +00008589 // Update thisMBB to fall through to newMBB
8590 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008591
Mon P Wang63307c32008-05-05 19:05:59 +00008592 // newMBB jumps to itself and fall through to nextMBB
8593 newMBB->addSuccessor(nextMBB);
8594 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008595
Mon P Wang63307c32008-05-05 19:05:59 +00008596 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008597 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008598 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008599 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008600 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008601 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008602 int numArgs = bInstr->getNumOperands() - 1;
8603 for (int i=0; i < numArgs; ++i)
8604 argOpers[i] = &bInstr->getOperand(i+1);
8605
8606 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008607 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008608 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008609
Dale Johannesen140be2d2008-08-19 18:47:28 +00008610 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008611 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008612 for (int i=0; i <= lastAddrIndx; ++i)
8613 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008614
Dale Johannesen140be2d2008-08-19 18:47:28 +00008615 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008616 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008617 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008618 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008619 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008620 tt = t1;
8621
Dale Johannesen140be2d2008-08-19 18:47:28 +00008622 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008623 assert((argOpers[valArgIndx]->isReg() ||
8624 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008625 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008626 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008627 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008628 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008629 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008630 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008631 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008632
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008633 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008634 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008635
Dale Johannesene4d209d2009-02-03 20:21:25 +00008636 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008637 for (int i=0; i <= lastAddrIndx; ++i)
8638 (*MIB).addOperand(*argOpers[i]);
8639 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008640 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008641 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8642 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008643
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008644 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008645 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008646
Mon P Wang63307c32008-05-05 19:05:59 +00008647 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008648 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008649
Dan Gohman14152b42010-07-06 20:24:04 +00008650 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008651 return nextMBB;
8652}
8653
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008654// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008655MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008656X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8657 MachineBasicBlock *MBB,
8658 unsigned regOpcL,
8659 unsigned regOpcH,
8660 unsigned immOpcL,
8661 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008662 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008663 // For the atomic bitwise operator, we generate
8664 // thisMBB (instructions are in pairs, except cmpxchg8b)
8665 // ld t1,t2 = [bitinstr.addr]
8666 // newMBB:
8667 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8668 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008669 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008670 // mov ECX, EBX <- t5, t6
8671 // mov EAX, EDX <- t1, t2
8672 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8673 // mov t3, t4 <- EAX, EDX
8674 // bz newMBB
8675 // result in out1, out2
8676 // fallthrough -->nextMBB
8677
8678 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8679 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008680 const unsigned NotOpc = X86::NOT32r;
8681 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8682 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8683 MachineFunction::iterator MBBIter = MBB;
8684 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008685
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008686 /// First build the CFG
8687 MachineFunction *F = MBB->getParent();
8688 MachineBasicBlock *thisMBB = MBB;
8689 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8690 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8691 F->insert(MBBIter, newMBB);
8692 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008693
Dan Gohman14152b42010-07-06 20:24:04 +00008694 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8695 nextMBB->splice(nextMBB->begin(), thisMBB,
8696 llvm::next(MachineBasicBlock::iterator(bInstr)),
8697 thisMBB->end());
8698 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008699
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008700 // Update thisMBB to fall through to newMBB
8701 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008702
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008703 // newMBB jumps to itself and fall through to nextMBB
8704 newMBB->addSuccessor(nextMBB);
8705 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008706
Dale Johannesene4d209d2009-02-03 20:21:25 +00008707 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008708 // Insert instructions into newMBB based on incoming instruction
8709 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008710 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008711 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008712 MachineOperand& dest1Oper = bInstr->getOperand(0);
8713 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008714 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8715 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008716 argOpers[i] = &bInstr->getOperand(i+2);
8717
Dan Gohman71ea4e52010-05-14 21:01:44 +00008718 // We use some of the operands multiple times, so conservatively just
8719 // clear any kill flags that might be present.
8720 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8721 argOpers[i]->setIsKill(false);
8722 }
8723
Evan Chengad5b52f2010-01-08 19:14:57 +00008724 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008725 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008726
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008727 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008728 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008729 for (int i=0; i <= lastAddrIndx; ++i)
8730 (*MIB).addOperand(*argOpers[i]);
8731 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008732 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008733 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008734 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008735 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008736 MachineOperand newOp3 = *(argOpers[3]);
8737 if (newOp3.isImm())
8738 newOp3.setImm(newOp3.getImm()+4);
8739 else
8740 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008741 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008742 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008743
8744 // t3/4 are defined later, at the bottom of the loop
8745 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8746 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008747 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008748 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008749 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008750 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8751
Evan Cheng306b4ca2010-01-08 23:41:50 +00008752 // The subsequent operations should be using the destination registers of
8753 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008754 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008755 t1 = F->getRegInfo().createVirtualRegister(RC);
8756 t2 = F->getRegInfo().createVirtualRegister(RC);
8757 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8758 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008759 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008760 t1 = dest1Oper.getReg();
8761 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008762 }
8763
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008764 int valArgIndx = lastAddrIndx + 1;
8765 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008766 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008767 "invalid operand");
8768 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8769 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008770 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008771 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008772 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008773 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008774 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008775 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008776 (*MIB).addOperand(*argOpers[valArgIndx]);
8777 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008778 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008779 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008780 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008781 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008782 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008783 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008784 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008785 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008786 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008787 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008788
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008789 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008790 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008791 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008792 MIB.addReg(t2);
8793
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008794 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008795 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008796 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008797 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008798
Dale Johannesene4d209d2009-02-03 20:21:25 +00008799 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008800 for (int i=0; i <= lastAddrIndx; ++i)
8801 (*MIB).addOperand(*argOpers[i]);
8802
8803 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008804 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8805 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008806
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008807 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008808 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008809 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008810 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008811
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008812 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008813 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008814
Dan Gohman14152b42010-07-06 20:24:04 +00008815 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008816 return nextMBB;
8817}
8818
8819// private utility function
8820MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008821X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8822 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008823 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008824 // For the atomic min/max operator, we generate
8825 // thisMBB:
8826 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008827 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008828 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008829 // cmp t1, t2
8830 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008831 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008832 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8833 // bz newMBB
8834 // fallthrough -->nextMBB
8835 //
8836 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8837 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008838 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008839 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008840
Mon P Wang63307c32008-05-05 19:05:59 +00008841 /// First build the CFG
8842 MachineFunction *F = MBB->getParent();
8843 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008844 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8845 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8846 F->insert(MBBIter, newMBB);
8847 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008848
Dan Gohman14152b42010-07-06 20:24:04 +00008849 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8850 nextMBB->splice(nextMBB->begin(), thisMBB,
8851 llvm::next(MachineBasicBlock::iterator(mInstr)),
8852 thisMBB->end());
8853 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008854
Mon P Wang63307c32008-05-05 19:05:59 +00008855 // Update thisMBB to fall through to newMBB
8856 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008857
Mon P Wang63307c32008-05-05 19:05:59 +00008858 // newMBB jumps to newMBB and fall through to nextMBB
8859 newMBB->addSuccessor(nextMBB);
8860 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008861
Dale Johannesene4d209d2009-02-03 20:21:25 +00008862 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008863 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008864 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008865 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008866 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008867 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008868 int numArgs = mInstr->getNumOperands() - 1;
8869 for (int i=0; i < numArgs; ++i)
8870 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008871
Mon P Wang63307c32008-05-05 19:05:59 +00008872 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008873 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008874 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008875
Mon P Wangab3e7472008-05-05 22:56:23 +00008876 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008877 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008878 for (int i=0; i <= lastAddrIndx; ++i)
8879 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008880
Mon P Wang63307c32008-05-05 19:05:59 +00008881 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008882 assert((argOpers[valArgIndx]->isReg() ||
8883 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008884 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008885
8886 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008887 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008888 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008889 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008890 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008891 (*MIB).addOperand(*argOpers[valArgIndx]);
8892
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008893 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008894 MIB.addReg(t1);
8895
Dale Johannesene4d209d2009-02-03 20:21:25 +00008896 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008897 MIB.addReg(t1);
8898 MIB.addReg(t2);
8899
8900 // Generate movc
8901 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008902 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008903 MIB.addReg(t2);
8904 MIB.addReg(t1);
8905
8906 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008907 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008908 for (int i=0; i <= lastAddrIndx; ++i)
8909 (*MIB).addOperand(*argOpers[i]);
8910 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008911 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008912 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8913 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008914
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008915 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008916 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008917
Mon P Wang63307c32008-05-05 19:05:59 +00008918 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008919 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008920
Dan Gohman14152b42010-07-06 20:24:04 +00008921 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008922 return nextMBB;
8923}
8924
Eric Christopherf83a5de2009-08-27 18:08:16 +00008925// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008926// or XMM0_V32I8 in AVX all of this code can be replaced with that
8927// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008928MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008929X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008930 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008931
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008932 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8933 "Target must have SSE4.2 or AVX features enabled");
8934
Eric Christopherb120ab42009-08-18 22:50:32 +00008935 DebugLoc dl = MI->getDebugLoc();
8936 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8937
8938 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008939
8940 if (!Subtarget->hasAVX()) {
8941 if (memArg)
8942 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8943 else
8944 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8945 } else {
8946 if (memArg)
8947 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8948 else
8949 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8950 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008951
8952 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8953
8954 for (unsigned i = 0; i < numArgs; ++i) {
8955 MachineOperand &Op = MI->getOperand(i+1);
8956
8957 if (!(Op.isReg() && Op.isImplicit()))
8958 MIB.addOperand(Op);
8959 }
8960
8961 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8962 .addReg(X86::XMM0);
8963
Dan Gohman14152b42010-07-06 20:24:04 +00008964 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008965
8966 return BB;
8967}
8968
8969MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008970X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8971 MachineInstr *MI,
8972 MachineBasicBlock *MBB) const {
8973 // Emit code to save XMM registers to the stack. The ABI says that the
8974 // number of registers to save is given in %al, so it's theoretically
8975 // possible to do an indirect jump trick to avoid saving all of them,
8976 // however this code takes a simpler approach and just executes all
8977 // of the stores if %al is non-zero. It's less code, and it's probably
8978 // easier on the hardware branch predictor, and stores aren't all that
8979 // expensive anyway.
8980
8981 // Create the new basic blocks. One block contains all the XMM stores,
8982 // and one block is the final destination regardless of whether any
8983 // stores were performed.
8984 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8985 MachineFunction *F = MBB->getParent();
8986 MachineFunction::iterator MBBIter = MBB;
8987 ++MBBIter;
8988 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8989 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8990 F->insert(MBBIter, XMMSaveMBB);
8991 F->insert(MBBIter, EndMBB);
8992
Dan Gohman14152b42010-07-06 20:24:04 +00008993 // Transfer the remainder of MBB and its successor edges to EndMBB.
8994 EndMBB->splice(EndMBB->begin(), MBB,
8995 llvm::next(MachineBasicBlock::iterator(MI)),
8996 MBB->end());
8997 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8998
Dan Gohmand6708ea2009-08-15 01:38:56 +00008999 // The original block will now fall through to the XMM save block.
9000 MBB->addSuccessor(XMMSaveMBB);
9001 // The XMMSaveMBB will fall through to the end block.
9002 XMMSaveMBB->addSuccessor(EndMBB);
9003
9004 // Now add the instructions.
9005 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9006 DebugLoc DL = MI->getDebugLoc();
9007
9008 unsigned CountReg = MI->getOperand(0).getReg();
9009 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9010 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9011
9012 if (!Subtarget->isTargetWin64()) {
9013 // If %al is 0, branch around the XMM save block.
9014 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009015 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009016 MBB->addSuccessor(EndMBB);
9017 }
9018
9019 // In the XMM save block, save all the XMM argument registers.
9020 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9021 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009022 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009023 F->getMachineMemOperand(
9024 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
9025 MachineMemOperand::MOStore, Offset,
9026 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009027 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9028 .addFrameIndex(RegSaveFrameIndex)
9029 .addImm(/*Scale=*/1)
9030 .addReg(/*IndexReg=*/0)
9031 .addImm(/*Disp=*/Offset)
9032 .addReg(/*Segment=*/0)
9033 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009034 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009035 }
9036
Dan Gohman14152b42010-07-06 20:24:04 +00009037 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009038
9039 return EndMBB;
9040}
Mon P Wang63307c32008-05-05 19:05:59 +00009041
Evan Cheng60c07e12006-07-05 22:17:51 +00009042MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009043X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009044 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009045 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9046 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009047
Chris Lattner52600972009-09-02 05:57:00 +00009048 // To "insert" a SELECT_CC instruction, we actually have to insert the
9049 // diamond control-flow pattern. The incoming instruction knows the
9050 // destination vreg to set, the condition code register to branch on, the
9051 // true/false values to select between, and a branch opcode to use.
9052 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9053 MachineFunction::iterator It = BB;
9054 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009055
Chris Lattner52600972009-09-02 05:57:00 +00009056 // thisMBB:
9057 // ...
9058 // TrueVal = ...
9059 // cmpTY ccX, r1, r2
9060 // bCC copy1MBB
9061 // fallthrough --> copy0MBB
9062 MachineBasicBlock *thisMBB = BB;
9063 MachineFunction *F = BB->getParent();
9064 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9065 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009066 F->insert(It, copy0MBB);
9067 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009068
Bill Wendling730c07e2010-06-25 20:48:10 +00009069 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9070 // live into the sink and copy blocks.
9071 const MachineFunction *MF = BB->getParent();
9072 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9073 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009074
Dan Gohman14152b42010-07-06 20:24:04 +00009075 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9076 const MachineOperand &MO = MI->getOperand(I);
9077 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009078 unsigned Reg = MO.getReg();
9079 if (Reg != X86::EFLAGS) continue;
9080 copy0MBB->addLiveIn(Reg);
9081 sinkMBB->addLiveIn(Reg);
9082 }
9083
Dan Gohman14152b42010-07-06 20:24:04 +00009084 // Transfer the remainder of BB and its successor edges to sinkMBB.
9085 sinkMBB->splice(sinkMBB->begin(), BB,
9086 llvm::next(MachineBasicBlock::iterator(MI)),
9087 BB->end());
9088 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9089
9090 // Add the true and fallthrough blocks as its successors.
9091 BB->addSuccessor(copy0MBB);
9092 BB->addSuccessor(sinkMBB);
9093
9094 // Create the conditional branch instruction.
9095 unsigned Opc =
9096 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9097 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9098
Chris Lattner52600972009-09-02 05:57:00 +00009099 // copy0MBB:
9100 // %FalseValue = ...
9101 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009102 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009103
Chris Lattner52600972009-09-02 05:57:00 +00009104 // sinkMBB:
9105 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9106 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009107 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9108 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009109 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9110 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9111
Dan Gohman14152b42010-07-06 20:24:04 +00009112 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009113 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009114}
9115
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009116MachineBasicBlock *
9117X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009118 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009119 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9120 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009121
9122 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9123 // non-trivial part is impdef of ESP.
9124 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9125 // mingw-w64.
9126
Dan Gohman14152b42010-07-06 20:24:04 +00009127 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009128 .addExternalSymbol("_alloca")
9129 .addReg(X86::EAX, RegState::Implicit)
9130 .addReg(X86::ESP, RegState::Implicit)
9131 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009132 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9133 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009134
Dan Gohman14152b42010-07-06 20:24:04 +00009135 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009136 return BB;
9137}
Chris Lattner52600972009-09-02 05:57:00 +00009138
9139MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009140X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9141 MachineBasicBlock *BB) const {
9142 // This is pretty easy. We're taking the value that we received from
9143 // our load from the relocation, sticking it in either RDI (x86-64)
9144 // or EAX and doing an indirect call. The return value will then
9145 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009146 const X86InstrInfo *TII
9147 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009148 DebugLoc DL = MI->getDebugLoc();
9149 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009150 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009151
Eric Christopher54415362010-06-08 22:04:25 +00009152 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9153
Eric Christopher30ef0e52010-06-03 04:07:48 +00009154 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009155 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9156 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009157 .addReg(X86::RIP)
9158 .addImm(0).addReg(0)
9159 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9160 MI->getOperand(3).getTargetFlags())
9161 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009162 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009163 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009164 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009165 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9166 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009167 .addReg(0)
9168 .addImm(0).addReg(0)
9169 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9170 MI->getOperand(3).getTargetFlags())
9171 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009172 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009173 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009174 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009175 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9176 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009177 .addReg(TII->getGlobalBaseReg(F))
9178 .addImm(0).addReg(0)
9179 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9180 MI->getOperand(3).getTargetFlags())
9181 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009182 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009183 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009184 }
9185
Dan Gohman14152b42010-07-06 20:24:04 +00009186 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009187 return BB;
9188}
9189
9190MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009191X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009192 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009193 switch (MI->getOpcode()) {
9194 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009195 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009196 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009197 case X86::TLSCall_32:
9198 case X86::TLSCall_64:
9199 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009200 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009201 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009202 case X86::CMOV_FR32:
9203 case X86::CMOV_FR64:
9204 case X86::CMOV_V4F32:
9205 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009206 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009207 case X86::CMOV_GR16:
9208 case X86::CMOV_GR32:
9209 case X86::CMOV_RFP32:
9210 case X86::CMOV_RFP64:
9211 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009212 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009213
Dale Johannesen849f2142007-07-03 00:53:03 +00009214 case X86::FP32_TO_INT16_IN_MEM:
9215 case X86::FP32_TO_INT32_IN_MEM:
9216 case X86::FP32_TO_INT64_IN_MEM:
9217 case X86::FP64_TO_INT16_IN_MEM:
9218 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009219 case X86::FP64_TO_INT64_IN_MEM:
9220 case X86::FP80_TO_INT16_IN_MEM:
9221 case X86::FP80_TO_INT32_IN_MEM:
9222 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009223 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9224 DebugLoc DL = MI->getDebugLoc();
9225
Evan Cheng60c07e12006-07-05 22:17:51 +00009226 // Change the floating point control register to use "round towards zero"
9227 // mode when truncating to an integer value.
9228 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009229 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009230 addFrameReference(BuildMI(*BB, MI, DL,
9231 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009232
9233 // Load the old value of the high byte of the control word...
9234 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009235 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009236 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009237 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009238
9239 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009240 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009241 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009242
9243 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009244 addFrameReference(BuildMI(*BB, MI, DL,
9245 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009246
9247 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009248 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009249 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009250
9251 // Get the X86 opcode to use.
9252 unsigned Opc;
9253 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009254 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009255 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9256 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9257 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9258 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9259 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9260 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009261 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9262 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9263 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009264 }
9265
9266 X86AddressMode AM;
9267 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009268 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009269 AM.BaseType = X86AddressMode::RegBase;
9270 AM.Base.Reg = Op.getReg();
9271 } else {
9272 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009273 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009274 }
9275 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009276 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009277 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009278 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009279 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009280 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009281 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009282 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009283 AM.GV = Op.getGlobal();
9284 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009285 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009286 }
Dan Gohman14152b42010-07-06 20:24:04 +00009287 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009288 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009289
9290 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009291 addFrameReference(BuildMI(*BB, MI, DL,
9292 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009293
Dan Gohman14152b42010-07-06 20:24:04 +00009294 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009295 return BB;
9296 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009297 // String/text processing lowering.
9298 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009299 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009300 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9301 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009302 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009303 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9304 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009305 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009306 return EmitPCMP(MI, BB, 5, false /* in mem */);
9307 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009308 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009309 return EmitPCMP(MI, BB, 5, true /* in mem */);
9310
9311 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009312 case X86::ATOMAND32:
9313 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009314 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009315 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009316 X86::NOT32r, X86::EAX,
9317 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009318 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009319 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9320 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009321 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009322 X86::NOT32r, X86::EAX,
9323 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009324 case X86::ATOMXOR32:
9325 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009326 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009327 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009328 X86::NOT32r, X86::EAX,
9329 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009330 case X86::ATOMNAND32:
9331 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009332 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009333 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009334 X86::NOT32r, X86::EAX,
9335 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009336 case X86::ATOMMIN32:
9337 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9338 case X86::ATOMMAX32:
9339 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9340 case X86::ATOMUMIN32:
9341 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9342 case X86::ATOMUMAX32:
9343 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009344
9345 case X86::ATOMAND16:
9346 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9347 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009348 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009349 X86::NOT16r, X86::AX,
9350 X86::GR16RegisterClass);
9351 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009352 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009353 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009354 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009355 X86::NOT16r, X86::AX,
9356 X86::GR16RegisterClass);
9357 case X86::ATOMXOR16:
9358 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9359 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009360 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009361 X86::NOT16r, X86::AX,
9362 X86::GR16RegisterClass);
9363 case X86::ATOMNAND16:
9364 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9365 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009366 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009367 X86::NOT16r, X86::AX,
9368 X86::GR16RegisterClass, true);
9369 case X86::ATOMMIN16:
9370 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9371 case X86::ATOMMAX16:
9372 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9373 case X86::ATOMUMIN16:
9374 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9375 case X86::ATOMUMAX16:
9376 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9377
9378 case X86::ATOMAND8:
9379 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9380 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009381 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009382 X86::NOT8r, X86::AL,
9383 X86::GR8RegisterClass);
9384 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009385 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009386 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009387 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009388 X86::NOT8r, X86::AL,
9389 X86::GR8RegisterClass);
9390 case X86::ATOMXOR8:
9391 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9392 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009393 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009394 X86::NOT8r, X86::AL,
9395 X86::GR8RegisterClass);
9396 case X86::ATOMNAND8:
9397 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9398 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009399 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009400 X86::NOT8r, X86::AL,
9401 X86::GR8RegisterClass, true);
9402 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009403 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009404 case X86::ATOMAND64:
9405 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009406 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009407 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009408 X86::NOT64r, X86::RAX,
9409 X86::GR64RegisterClass);
9410 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009411 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9412 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009413 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009414 X86::NOT64r, X86::RAX,
9415 X86::GR64RegisterClass);
9416 case X86::ATOMXOR64:
9417 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009418 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009419 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009420 X86::NOT64r, X86::RAX,
9421 X86::GR64RegisterClass);
9422 case X86::ATOMNAND64:
9423 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9424 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009425 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009426 X86::NOT64r, X86::RAX,
9427 X86::GR64RegisterClass, true);
9428 case X86::ATOMMIN64:
9429 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9430 case X86::ATOMMAX64:
9431 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9432 case X86::ATOMUMIN64:
9433 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9434 case X86::ATOMUMAX64:
9435 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009436
9437 // This group does 64-bit operations on a 32-bit host.
9438 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009439 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009440 X86::AND32rr, X86::AND32rr,
9441 X86::AND32ri, X86::AND32ri,
9442 false);
9443 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009444 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009445 X86::OR32rr, X86::OR32rr,
9446 X86::OR32ri, X86::OR32ri,
9447 false);
9448 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009449 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009450 X86::XOR32rr, X86::XOR32rr,
9451 X86::XOR32ri, X86::XOR32ri,
9452 false);
9453 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009454 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009455 X86::AND32rr, X86::AND32rr,
9456 X86::AND32ri, X86::AND32ri,
9457 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009458 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009459 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009460 X86::ADD32rr, X86::ADC32rr,
9461 X86::ADD32ri, X86::ADC32ri,
9462 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009463 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009464 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009465 X86::SUB32rr, X86::SBB32rr,
9466 X86::SUB32ri, X86::SBB32ri,
9467 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009468 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009469 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009470 X86::MOV32rr, X86::MOV32rr,
9471 X86::MOV32ri, X86::MOV32ri,
9472 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009473 case X86::VASTART_SAVE_XMM_REGS:
9474 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009475 }
9476}
9477
9478//===----------------------------------------------------------------------===//
9479// X86 Optimization Hooks
9480//===----------------------------------------------------------------------===//
9481
Dan Gohman475871a2008-07-27 21:46:04 +00009482void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009483 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009484 APInt &KnownZero,
9485 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009486 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009487 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009488 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009489 assert((Opc >= ISD::BUILTIN_OP_END ||
9490 Opc == ISD::INTRINSIC_WO_CHAIN ||
9491 Opc == ISD::INTRINSIC_W_CHAIN ||
9492 Opc == ISD::INTRINSIC_VOID) &&
9493 "Should use MaskedValueIsZero if you don't know whether Op"
9494 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009495
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009496 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009497 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009498 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009499 case X86ISD::ADD:
9500 case X86ISD::SUB:
9501 case X86ISD::SMUL:
9502 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009503 case X86ISD::INC:
9504 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009505 case X86ISD::OR:
9506 case X86ISD::XOR:
9507 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009508 // These nodes' second result is a boolean.
9509 if (Op.getResNo() == 0)
9510 break;
9511 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009512 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009513 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9514 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009515 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009516 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009517}
Chris Lattner259e97c2006-01-31 19:43:35 +00009518
Evan Cheng206ee9d2006-07-07 08:33:52 +00009519/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009520/// node is a GlobalAddress + offset.
9521bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009522 const GlobalValue* &GA,
9523 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009524 if (N->getOpcode() == X86ISD::Wrapper) {
9525 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009526 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009527 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009528 return true;
9529 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009530 }
Evan Chengad4196b2008-05-12 19:56:52 +00009531 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009532}
9533
Evan Cheng206ee9d2006-07-07 08:33:52 +00009534/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9535/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9536/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009537/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009538static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009539 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009540 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009541 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009542
Eli Friedman7a5e5552009-06-07 06:52:44 +00009543 if (VT.getSizeInBits() != 128)
9544 return SDValue();
9545
Nate Begemanfdea31a2010-03-24 20:49:50 +00009546 SmallVector<SDValue, 16> Elts;
9547 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009548 Elts.push_back(getShuffleScalarElt(N, i, DAG));
9549
Nate Begemanfdea31a2010-03-24 20:49:50 +00009550 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009551}
Evan Chengd880b972008-05-09 21:53:03 +00009552
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009553/// PerformShuffleCombine - Detect vector gather/scatter index generation
9554/// and convert it from being a bunch of shuffles and extracts to a simple
9555/// store and scalar loads to extract the elements.
9556static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9557 const TargetLowering &TLI) {
9558 SDValue InputVector = N->getOperand(0);
9559
9560 // Only operate on vectors of 4 elements, where the alternative shuffling
9561 // gets to be more expensive.
9562 if (InputVector.getValueType() != MVT::v4i32)
9563 return SDValue();
9564
9565 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9566 // single use which is a sign-extend or zero-extend, and all elements are
9567 // used.
9568 SmallVector<SDNode *, 4> Uses;
9569 unsigned ExtractedElements = 0;
9570 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9571 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9572 if (UI.getUse().getResNo() != InputVector.getResNo())
9573 return SDValue();
9574
9575 SDNode *Extract = *UI;
9576 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9577 return SDValue();
9578
9579 if (Extract->getValueType(0) != MVT::i32)
9580 return SDValue();
9581 if (!Extract->hasOneUse())
9582 return SDValue();
9583 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9584 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9585 return SDValue();
9586 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9587 return SDValue();
9588
9589 // Record which element was extracted.
9590 ExtractedElements |=
9591 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9592
9593 Uses.push_back(Extract);
9594 }
9595
9596 // If not all the elements were used, this may not be worthwhile.
9597 if (ExtractedElements != 15)
9598 return SDValue();
9599
9600 // Ok, we've now decided to do the transformation.
9601 DebugLoc dl = InputVector.getDebugLoc();
9602
9603 // Store the value to a temporary stack slot.
9604 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009605 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9606 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009607
9608 // Replace each use (extract) with a load of the appropriate element.
9609 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9610 UE = Uses.end(); UI != UE; ++UI) {
9611 SDNode *Extract = *UI;
9612
9613 // Compute the element's address.
9614 SDValue Idx = Extract->getOperand(1);
9615 unsigned EltSize =
9616 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9617 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9618 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9619
Eric Christopher90eb4022010-07-22 00:26:08 +00009620 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9621 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009622
9623 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009624 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9625 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009626
9627 // Replace the exact with the load.
9628 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9629 }
9630
9631 // The replacement was made in place; don't return anything.
9632 return SDValue();
9633}
9634
Chris Lattner83e6c992006-10-04 06:57:07 +00009635/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009636static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009637 const X86Subtarget *Subtarget) {
9638 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009639 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009640 // Get the LHS/RHS of the select.
9641 SDValue LHS = N->getOperand(1);
9642 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009643
Dan Gohman670e5392009-09-21 18:03:22 +00009644 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009645 // instructions match the semantics of the common C idiom x<y?x:y but not
9646 // x<=y?x:y, because of how they handle negative zero (which can be
9647 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009648 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009649 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009650 Cond.getOpcode() == ISD::SETCC) {
9651 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009652
Chris Lattner47b4ce82009-03-11 05:48:52 +00009653 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009654 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009655 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9656 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009657 switch (CC) {
9658 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009659 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009660 // Converting this to a min would handle NaNs incorrectly, and swapping
9661 // the operands would cause it to handle comparisons between positive
9662 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009663 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009664 if (!UnsafeFPMath &&
9665 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9666 break;
9667 std::swap(LHS, RHS);
9668 }
Dan Gohman670e5392009-09-21 18:03:22 +00009669 Opcode = X86ISD::FMIN;
9670 break;
9671 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009672 // Converting this to a min would handle comparisons between positive
9673 // and negative zero incorrectly.
9674 if (!UnsafeFPMath &&
9675 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9676 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009677 Opcode = X86ISD::FMIN;
9678 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009679 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009680 // Converting this to a min would handle both negative zeros and NaNs
9681 // incorrectly, but we can swap the operands to fix both.
9682 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009683 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009684 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009685 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009686 Opcode = X86ISD::FMIN;
9687 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009688
Dan Gohman670e5392009-09-21 18:03:22 +00009689 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009690 // Converting this to a max would handle comparisons between positive
9691 // and negative zero incorrectly.
9692 if (!UnsafeFPMath &&
9693 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9694 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009695 Opcode = X86ISD::FMAX;
9696 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009697 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009698 // Converting this to a max would handle NaNs incorrectly, and swapping
9699 // the operands would cause it to handle comparisons between positive
9700 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009701 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009702 if (!UnsafeFPMath &&
9703 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9704 break;
9705 std::swap(LHS, RHS);
9706 }
Dan Gohman670e5392009-09-21 18:03:22 +00009707 Opcode = X86ISD::FMAX;
9708 break;
9709 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009710 // Converting this to a max would handle both negative zeros and NaNs
9711 // incorrectly, but we can swap the operands to fix both.
9712 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009713 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009714 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009715 case ISD::SETGE:
9716 Opcode = X86ISD::FMAX;
9717 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009718 }
Dan Gohman670e5392009-09-21 18:03:22 +00009719 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009720 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9721 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009722 switch (CC) {
9723 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009724 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009725 // Converting this to a min would handle comparisons between positive
9726 // and negative zero incorrectly, and swapping the operands would
9727 // cause it to handle NaNs incorrectly.
9728 if (!UnsafeFPMath &&
9729 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009730 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009731 break;
9732 std::swap(LHS, RHS);
9733 }
Dan Gohman670e5392009-09-21 18:03:22 +00009734 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009735 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009736 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009737 // Converting this to a min would handle NaNs incorrectly.
9738 if (!UnsafeFPMath &&
9739 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9740 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009741 Opcode = X86ISD::FMIN;
9742 break;
9743 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009744 // Converting this to a min would handle both negative zeros and NaNs
9745 // incorrectly, but we can swap the operands to fix both.
9746 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009747 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009748 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009749 case ISD::SETGE:
9750 Opcode = X86ISD::FMIN;
9751 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009752
Dan Gohman670e5392009-09-21 18:03:22 +00009753 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009754 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009755 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009756 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009757 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009758 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009759 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009760 // Converting this to a max would handle comparisons between positive
9761 // and negative zero incorrectly, and swapping the operands would
9762 // cause it to handle NaNs incorrectly.
9763 if (!UnsafeFPMath &&
9764 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009765 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009766 break;
9767 std::swap(LHS, RHS);
9768 }
Dan Gohman670e5392009-09-21 18:03:22 +00009769 Opcode = X86ISD::FMAX;
9770 break;
9771 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009772 // Converting this to a max would handle both negative zeros and NaNs
9773 // incorrectly, but we can swap the operands to fix both.
9774 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009775 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009776 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009777 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009778 Opcode = X86ISD::FMAX;
9779 break;
9780 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009781 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009782
Chris Lattner47b4ce82009-03-11 05:48:52 +00009783 if (Opcode)
9784 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009785 }
Eric Christopherfd179292009-08-27 18:07:15 +00009786
Chris Lattnerd1980a52009-03-12 06:52:53 +00009787 // If this is a select between two integer constants, try to do some
9788 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009789 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9790 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009791 // Don't do this for crazy integer types.
9792 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9793 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009794 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009795 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009796
Chris Lattnercee56e72009-03-13 05:53:31 +00009797 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009798 // Efficiently invertible.
9799 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9800 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9801 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9802 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009803 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009804 }
Eric Christopherfd179292009-08-27 18:07:15 +00009805
Chris Lattnerd1980a52009-03-12 06:52:53 +00009806 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009807 if (FalseC->getAPIntValue() == 0 &&
9808 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009809 if (NeedsCondInvert) // Invert the condition if needed.
9810 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9811 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009812
Chris Lattnerd1980a52009-03-12 06:52:53 +00009813 // Zero extend the condition if needed.
9814 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009815
Chris Lattnercee56e72009-03-13 05:53:31 +00009816 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009817 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009818 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009819 }
Eric Christopherfd179292009-08-27 18:07:15 +00009820
Chris Lattner97a29a52009-03-13 05:22:11 +00009821 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009822 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009823 if (NeedsCondInvert) // Invert the condition if needed.
9824 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9825 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009826
Chris Lattner97a29a52009-03-13 05:22:11 +00009827 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009828 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9829 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009830 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009831 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009832 }
Eric Christopherfd179292009-08-27 18:07:15 +00009833
Chris Lattnercee56e72009-03-13 05:53:31 +00009834 // Optimize cases that will turn into an LEA instruction. This requires
9835 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009836 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009837 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009839
Chris Lattnercee56e72009-03-13 05:53:31 +00009840 bool isFastMultiplier = false;
9841 if (Diff < 10) {
9842 switch ((unsigned char)Diff) {
9843 default: break;
9844 case 1: // result = add base, cond
9845 case 2: // result = lea base( , cond*2)
9846 case 3: // result = lea base(cond, cond*2)
9847 case 4: // result = lea base( , cond*4)
9848 case 5: // result = lea base(cond, cond*4)
9849 case 8: // result = lea base( , cond*8)
9850 case 9: // result = lea base(cond, cond*8)
9851 isFastMultiplier = true;
9852 break;
9853 }
9854 }
Eric Christopherfd179292009-08-27 18:07:15 +00009855
Chris Lattnercee56e72009-03-13 05:53:31 +00009856 if (isFastMultiplier) {
9857 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9858 if (NeedsCondInvert) // Invert the condition if needed.
9859 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9860 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009861
Chris Lattnercee56e72009-03-13 05:53:31 +00009862 // Zero extend the condition if needed.
9863 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9864 Cond);
9865 // Scale the condition by the difference.
9866 if (Diff != 1)
9867 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9868 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009869
Chris Lattnercee56e72009-03-13 05:53:31 +00009870 // Add the base if non-zero.
9871 if (FalseC->getAPIntValue() != 0)
9872 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9873 SDValue(FalseC, 0));
9874 return Cond;
9875 }
Eric Christopherfd179292009-08-27 18:07:15 +00009876 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009877 }
9878 }
Eric Christopherfd179292009-08-27 18:07:15 +00009879
Dan Gohman475871a2008-07-27 21:46:04 +00009880 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009881}
9882
Chris Lattnerd1980a52009-03-12 06:52:53 +00009883/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9884static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9885 TargetLowering::DAGCombinerInfo &DCI) {
9886 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009887
Chris Lattnerd1980a52009-03-12 06:52:53 +00009888 // If the flag operand isn't dead, don't touch this CMOV.
9889 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9890 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009891
Chris Lattnerd1980a52009-03-12 06:52:53 +00009892 // If this is a select between two integer constants, try to do some
9893 // optimizations. Note that the operands are ordered the opposite of SELECT
9894 // operands.
9895 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9896 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9897 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9898 // larger than FalseC (the false value).
9899 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009900
Chris Lattnerd1980a52009-03-12 06:52:53 +00009901 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9902 CC = X86::GetOppositeBranchCondition(CC);
9903 std::swap(TrueC, FalseC);
9904 }
Eric Christopherfd179292009-08-27 18:07:15 +00009905
Chris Lattnerd1980a52009-03-12 06:52:53 +00009906 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009907 // This is efficient for any integer data type (including i8/i16) and
9908 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009909 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9910 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009911 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9912 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009913
Chris Lattnerd1980a52009-03-12 06:52:53 +00009914 // Zero extend the condition if needed.
9915 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009916
Chris Lattnerd1980a52009-03-12 06:52:53 +00009917 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9918 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009919 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009920 if (N->getNumValues() == 2) // Dead flag value?
9921 return DCI.CombineTo(N, Cond, SDValue());
9922 return Cond;
9923 }
Eric Christopherfd179292009-08-27 18:07:15 +00009924
Chris Lattnercee56e72009-03-13 05:53:31 +00009925 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9926 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009927 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9928 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009929 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9930 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009931
Chris Lattner97a29a52009-03-13 05:22:11 +00009932 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009933 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9934 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009935 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9936 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009937
Chris Lattner97a29a52009-03-13 05:22:11 +00009938 if (N->getNumValues() == 2) // Dead flag value?
9939 return DCI.CombineTo(N, Cond, SDValue());
9940 return Cond;
9941 }
Eric Christopherfd179292009-08-27 18:07:15 +00009942
Chris Lattnercee56e72009-03-13 05:53:31 +00009943 // Optimize cases that will turn into an LEA instruction. This requires
9944 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009945 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009946 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009947 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009948
Chris Lattnercee56e72009-03-13 05:53:31 +00009949 bool isFastMultiplier = false;
9950 if (Diff < 10) {
9951 switch ((unsigned char)Diff) {
9952 default: break;
9953 case 1: // result = add base, cond
9954 case 2: // result = lea base( , cond*2)
9955 case 3: // result = lea base(cond, cond*2)
9956 case 4: // result = lea base( , cond*4)
9957 case 5: // result = lea base(cond, cond*4)
9958 case 8: // result = lea base( , cond*8)
9959 case 9: // result = lea base(cond, cond*8)
9960 isFastMultiplier = true;
9961 break;
9962 }
9963 }
Eric Christopherfd179292009-08-27 18:07:15 +00009964
Chris Lattnercee56e72009-03-13 05:53:31 +00009965 if (isFastMultiplier) {
9966 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9967 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009968 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9969 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009970 // Zero extend the condition if needed.
9971 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9972 Cond);
9973 // Scale the condition by the difference.
9974 if (Diff != 1)
9975 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9976 DAG.getConstant(Diff, Cond.getValueType()));
9977
9978 // Add the base if non-zero.
9979 if (FalseC->getAPIntValue() != 0)
9980 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9981 SDValue(FalseC, 0));
9982 if (N->getNumValues() == 2) // Dead flag value?
9983 return DCI.CombineTo(N, Cond, SDValue());
9984 return Cond;
9985 }
Eric Christopherfd179292009-08-27 18:07:15 +00009986 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009987 }
9988 }
9989 return SDValue();
9990}
9991
9992
Evan Cheng0b0cd912009-03-28 05:57:29 +00009993/// PerformMulCombine - Optimize a single multiply with constant into two
9994/// in order to implement it with two cheaper instructions, e.g.
9995/// LEA + SHL, LEA + LEA.
9996static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9997 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009998 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9999 return SDValue();
10000
Owen Andersone50ed302009-08-10 22:56:29 +000010001 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010003 return SDValue();
10004
10005 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10006 if (!C)
10007 return SDValue();
10008 uint64_t MulAmt = C->getZExtValue();
10009 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10010 return SDValue();
10011
10012 uint64_t MulAmt1 = 0;
10013 uint64_t MulAmt2 = 0;
10014 if ((MulAmt % 9) == 0) {
10015 MulAmt1 = 9;
10016 MulAmt2 = MulAmt / 9;
10017 } else if ((MulAmt % 5) == 0) {
10018 MulAmt1 = 5;
10019 MulAmt2 = MulAmt / 5;
10020 } else if ((MulAmt % 3) == 0) {
10021 MulAmt1 = 3;
10022 MulAmt2 = MulAmt / 3;
10023 }
10024 if (MulAmt2 &&
10025 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10026 DebugLoc DL = N->getDebugLoc();
10027
10028 if (isPowerOf2_64(MulAmt2) &&
10029 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10030 // If second multiplifer is pow2, issue it first. We want the multiply by
10031 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10032 // is an add.
10033 std::swap(MulAmt1, MulAmt2);
10034
10035 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010036 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010037 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010038 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010039 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010040 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010041 DAG.getConstant(MulAmt1, VT));
10042
Eric Christopherfd179292009-08-27 18:07:15 +000010043 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010044 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010045 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010046 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010047 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010048 DAG.getConstant(MulAmt2, VT));
10049
10050 // Do not add new nodes to DAG combiner worklist.
10051 DCI.CombineTo(N, NewMul, false);
10052 }
10053 return SDValue();
10054}
10055
Evan Chengad9c0a32009-12-15 00:53:42 +000010056static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10057 SDValue N0 = N->getOperand(0);
10058 SDValue N1 = N->getOperand(1);
10059 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10060 EVT VT = N0.getValueType();
10061
10062 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10063 // since the result of setcc_c is all zero's or all ones.
10064 if (N1C && N0.getOpcode() == ISD::AND &&
10065 N0.getOperand(1).getOpcode() == ISD::Constant) {
10066 SDValue N00 = N0.getOperand(0);
10067 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10068 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10069 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10070 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10071 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10072 APInt ShAmt = N1C->getAPIntValue();
10073 Mask = Mask.shl(ShAmt);
10074 if (Mask != 0)
10075 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10076 N00, DAG.getConstant(Mask, VT));
10077 }
10078 }
10079
10080 return SDValue();
10081}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010082
Nate Begeman740ab032009-01-26 00:52:55 +000010083/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10084/// when possible.
10085static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10086 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010087 EVT VT = N->getValueType(0);
10088 if (!VT.isVector() && VT.isInteger() &&
10089 N->getOpcode() == ISD::SHL)
10090 return PerformSHLCombine(N, DAG);
10091
Nate Begeman740ab032009-01-26 00:52:55 +000010092 // On X86 with SSE2 support, we can transform this to a vector shift if
10093 // all elements are shifted by the same amount. We can't do this in legalize
10094 // because the a constant vector is typically transformed to a constant pool
10095 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010096 if (!Subtarget->hasSSE2())
10097 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010098
Owen Anderson825b72b2009-08-11 20:47:22 +000010099 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010100 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010101
Mon P Wang3becd092009-01-28 08:12:05 +000010102 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010103 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010104 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010105 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010106 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10107 unsigned NumElts = VT.getVectorNumElements();
10108 unsigned i = 0;
10109 for (; i != NumElts; ++i) {
10110 SDValue Arg = ShAmtOp.getOperand(i);
10111 if (Arg.getOpcode() == ISD::UNDEF) continue;
10112 BaseShAmt = Arg;
10113 break;
10114 }
10115 for (; i != NumElts; ++i) {
10116 SDValue Arg = ShAmtOp.getOperand(i);
10117 if (Arg.getOpcode() == ISD::UNDEF) continue;
10118 if (Arg != BaseShAmt) {
10119 return SDValue();
10120 }
10121 }
10122 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010123 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010124 SDValue InVec = ShAmtOp.getOperand(0);
10125 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10126 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10127 unsigned i = 0;
10128 for (; i != NumElts; ++i) {
10129 SDValue Arg = InVec.getOperand(i);
10130 if (Arg.getOpcode() == ISD::UNDEF) continue;
10131 BaseShAmt = Arg;
10132 break;
10133 }
10134 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10135 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010136 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010137 if (C->getZExtValue() == SplatIdx)
10138 BaseShAmt = InVec.getOperand(1);
10139 }
10140 }
10141 if (BaseShAmt.getNode() == 0)
10142 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10143 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010144 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010145 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010146
Mon P Wangefa42202009-09-03 19:56:25 +000010147 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010148 if (EltVT.bitsGT(MVT::i32))
10149 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10150 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010151 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010152
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010153 // The shift amount is identical so we can do a vector shift.
10154 SDValue ValOp = N->getOperand(0);
10155 switch (N->getOpcode()) {
10156 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010157 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010158 break;
10159 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010160 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010161 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010162 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010163 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010164 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010165 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010166 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010167 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010168 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010169 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010170 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010171 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010172 break;
10173 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010174 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010175 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010176 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010177 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010178 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010179 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010181 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010182 break;
10183 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010184 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010185 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010186 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010187 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010188 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010189 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010190 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010191 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010192 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010193 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010194 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010195 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010196 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010197 }
10198 return SDValue();
10199}
10200
Evan Cheng760d1942010-01-04 21:22:48 +000010201static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010202 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010203 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010204 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010205 return SDValue();
10206
Evan Cheng760d1942010-01-04 21:22:48 +000010207 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010208 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010209 return SDValue();
10210
10211 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10212 SDValue N0 = N->getOperand(0);
10213 SDValue N1 = N->getOperand(1);
10214 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10215 std::swap(N0, N1);
10216 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10217 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010218 if (!N0.hasOneUse() || !N1.hasOneUse())
10219 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010220
10221 SDValue ShAmt0 = N0.getOperand(1);
10222 if (ShAmt0.getValueType() != MVT::i8)
10223 return SDValue();
10224 SDValue ShAmt1 = N1.getOperand(1);
10225 if (ShAmt1.getValueType() != MVT::i8)
10226 return SDValue();
10227 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10228 ShAmt0 = ShAmt0.getOperand(0);
10229 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10230 ShAmt1 = ShAmt1.getOperand(0);
10231
10232 DebugLoc DL = N->getDebugLoc();
10233 unsigned Opc = X86ISD::SHLD;
10234 SDValue Op0 = N0.getOperand(0);
10235 SDValue Op1 = N1.getOperand(0);
10236 if (ShAmt0.getOpcode() == ISD::SUB) {
10237 Opc = X86ISD::SHRD;
10238 std::swap(Op0, Op1);
10239 std::swap(ShAmt0, ShAmt1);
10240 }
10241
Evan Cheng8b1190a2010-04-28 01:18:01 +000010242 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010243 if (ShAmt1.getOpcode() == ISD::SUB) {
10244 SDValue Sum = ShAmt1.getOperand(0);
10245 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010246 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10247 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10248 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10249 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010250 return DAG.getNode(Opc, DL, VT,
10251 Op0, Op1,
10252 DAG.getNode(ISD::TRUNCATE, DL,
10253 MVT::i8, ShAmt0));
10254 }
10255 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10256 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10257 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010258 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010259 return DAG.getNode(Opc, DL, VT,
10260 N0.getOperand(0), N1.getOperand(0),
10261 DAG.getNode(ISD::TRUNCATE, DL,
10262 MVT::i8, ShAmt0));
10263 }
10264
10265 return SDValue();
10266}
10267
Chris Lattner149a4e52008-02-22 02:09:43 +000010268/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010269static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010270 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010271 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10272 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010273 // A preferable solution to the general problem is to figure out the right
10274 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010275
10276 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010277 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010278 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010279 if (VT.getSizeInBits() != 64)
10280 return SDValue();
10281
Devang Patel578efa92009-06-05 21:57:13 +000010282 const Function *F = DAG.getMachineFunction().getFunction();
10283 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010284 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010285 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010286 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010288 isa<LoadSDNode>(St->getValue()) &&
10289 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10290 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010291 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010292 LoadSDNode *Ld = 0;
10293 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010294 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010295 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010296 // Must be a store of a load. We currently handle two cases: the load
10297 // is a direct child, and it's under an intervening TokenFactor. It is
10298 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010299 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010300 Ld = cast<LoadSDNode>(St->getChain());
10301 else if (St->getValue().hasOneUse() &&
10302 ChainVal->getOpcode() == ISD::TokenFactor) {
10303 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010304 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010305 TokenFactorIndex = i;
10306 Ld = cast<LoadSDNode>(St->getValue());
10307 } else
10308 Ops.push_back(ChainVal->getOperand(i));
10309 }
10310 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010311
Evan Cheng536e6672009-03-12 05:59:15 +000010312 if (!Ld || !ISD::isNormalLoad(Ld))
10313 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010314
Evan Cheng536e6672009-03-12 05:59:15 +000010315 // If this is not the MMX case, i.e. we are just turning i64 load/store
10316 // into f64 load/store, avoid the transformation if there are multiple
10317 // uses of the loaded value.
10318 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10319 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010320
Evan Cheng536e6672009-03-12 05:59:15 +000010321 DebugLoc LdDL = Ld->getDebugLoc();
10322 DebugLoc StDL = N->getDebugLoc();
10323 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10324 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10325 // pair instead.
10326 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010327 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010328 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10329 Ld->getBasePtr(), Ld->getSrcValue(),
10330 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010331 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010332 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010333 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010334 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010335 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010336 Ops.size());
10337 }
Evan Cheng536e6672009-03-12 05:59:15 +000010338 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010339 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010340 St->isVolatile(), St->isNonTemporal(),
10341 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010342 }
Evan Cheng536e6672009-03-12 05:59:15 +000010343
10344 // Otherwise, lower to two pairs of 32-bit loads / stores.
10345 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010346 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10347 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010348
Owen Anderson825b72b2009-08-11 20:47:22 +000010349 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010350 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010351 Ld->isVolatile(), Ld->isNonTemporal(),
10352 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010353 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010354 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010355 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010356 MinAlign(Ld->getAlignment(), 4));
10357
10358 SDValue NewChain = LoLd.getValue(1);
10359 if (TokenFactorIndex != -1) {
10360 Ops.push_back(LoLd);
10361 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010362 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010363 Ops.size());
10364 }
10365
10366 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010367 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10368 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010369
10370 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10371 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010372 St->isVolatile(), St->isNonTemporal(),
10373 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010374 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10375 St->getSrcValue(),
10376 St->getSrcValueOffset() + 4,
10377 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010378 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010379 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010380 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010381 }
Dan Gohman475871a2008-07-27 21:46:04 +000010382 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010383}
10384
Chris Lattner6cf73262008-01-25 06:14:17 +000010385/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10386/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010387static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010388 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10389 // F[X]OR(0.0, x) -> x
10390 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010391 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10392 if (C->getValueAPF().isPosZero())
10393 return N->getOperand(1);
10394 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10395 if (C->getValueAPF().isPosZero())
10396 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010397 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010398}
10399
10400/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010401static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010402 // FAND(0.0, x) -> 0.0
10403 // FAND(x, 0.0) -> 0.0
10404 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10405 if (C->getValueAPF().isPosZero())
10406 return N->getOperand(0);
10407 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10408 if (C->getValueAPF().isPosZero())
10409 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010410 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010411}
10412
Dan Gohmane5af2d32009-01-29 01:59:02 +000010413static SDValue PerformBTCombine(SDNode *N,
10414 SelectionDAG &DAG,
10415 TargetLowering::DAGCombinerInfo &DCI) {
10416 // BT ignores high bits in the bit index operand.
10417 SDValue Op1 = N->getOperand(1);
10418 if (Op1.hasOneUse()) {
10419 unsigned BitWidth = Op1.getValueSizeInBits();
10420 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10421 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010422 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10423 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010425 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10426 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10427 DCI.CommitTargetLoweringOpt(TLO);
10428 }
10429 return SDValue();
10430}
Chris Lattner83e6c992006-10-04 06:57:07 +000010431
Eli Friedman7a5e5552009-06-07 06:52:44 +000010432static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10433 SDValue Op = N->getOperand(0);
10434 if (Op.getOpcode() == ISD::BIT_CONVERT)
10435 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010436 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010437 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010438 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010439 OpVT.getVectorElementType().getSizeInBits()) {
10440 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10441 }
10442 return SDValue();
10443}
10444
Evan Cheng2e489c42009-12-16 00:53:11 +000010445static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10446 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10447 // (and (i32 x86isd::setcc_carry), 1)
10448 // This eliminates the zext. This transformation is necessary because
10449 // ISD::SETCC is always legalized to i8.
10450 DebugLoc dl = N->getDebugLoc();
10451 SDValue N0 = N->getOperand(0);
10452 EVT VT = N->getValueType(0);
10453 if (N0.getOpcode() == ISD::AND &&
10454 N0.hasOneUse() &&
10455 N0.getOperand(0).hasOneUse()) {
10456 SDValue N00 = N0.getOperand(0);
10457 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10458 return SDValue();
10459 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10460 if (!C || C->getZExtValue() != 1)
10461 return SDValue();
10462 return DAG.getNode(ISD::AND, dl, VT,
10463 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10464 N00.getOperand(0), N00.getOperand(1)),
10465 DAG.getConstant(1, VT));
10466 }
10467
10468 return SDValue();
10469}
10470
Dan Gohman475871a2008-07-27 21:46:04 +000010471SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010472 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010473 SelectionDAG &DAG = DCI.DAG;
10474 switch (N->getOpcode()) {
10475 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010476 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010477 case ISD::EXTRACT_VECTOR_ELT:
10478 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010479 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010480 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010481 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010482 case ISD::SHL:
10483 case ISD::SRA:
10484 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010485 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010486 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010487 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010488 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10489 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010490 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010491 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010492 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010493 }
10494
Dan Gohman475871a2008-07-27 21:46:04 +000010495 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010496}
10497
Evan Chenge5b51ac2010-04-17 06:13:15 +000010498/// isTypeDesirableForOp - Return true if the target has native support for
10499/// the specified value type and it is 'desirable' to use the type for the
10500/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10501/// instruction encodings are longer and some i16 instructions are slow.
10502bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10503 if (!isTypeLegal(VT))
10504 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010505 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010506 return true;
10507
10508 switch (Opc) {
10509 default:
10510 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010511 case ISD::LOAD:
10512 case ISD::SIGN_EXTEND:
10513 case ISD::ZERO_EXTEND:
10514 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010515 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010516 case ISD::SRL:
10517 case ISD::SUB:
10518 case ISD::ADD:
10519 case ISD::MUL:
10520 case ISD::AND:
10521 case ISD::OR:
10522 case ISD::XOR:
10523 return false;
10524 }
10525}
10526
Evan Chengc82c20b2010-04-24 04:44:57 +000010527static bool MayFoldLoad(SDValue Op) {
10528 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10529}
10530
10531static bool MayFoldIntoStore(SDValue Op) {
10532 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10533}
10534
Evan Chenge5b51ac2010-04-17 06:13:15 +000010535/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010536/// beneficial for dag combiner to promote the specified node. If true, it
10537/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010538bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010539 EVT VT = Op.getValueType();
10540 if (VT != MVT::i16)
10541 return false;
10542
Evan Cheng4c26e932010-04-19 19:29:22 +000010543 bool Promote = false;
10544 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010545 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010546 default: break;
10547 case ISD::LOAD: {
10548 LoadSDNode *LD = cast<LoadSDNode>(Op);
10549 // If the non-extending load has a single use and it's not live out, then it
10550 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010551 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10552 Op.hasOneUse()*/) {
10553 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10554 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10555 // The only case where we'd want to promote LOAD (rather then it being
10556 // promoted as an operand is when it's only use is liveout.
10557 if (UI->getOpcode() != ISD::CopyToReg)
10558 return false;
10559 }
10560 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010561 Promote = true;
10562 break;
10563 }
10564 case ISD::SIGN_EXTEND:
10565 case ISD::ZERO_EXTEND:
10566 case ISD::ANY_EXTEND:
10567 Promote = true;
10568 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010569 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010570 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010571 SDValue N0 = Op.getOperand(0);
10572 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010573 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010574 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010575 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010576 break;
10577 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010578 case ISD::ADD:
10579 case ISD::MUL:
10580 case ISD::AND:
10581 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010582 case ISD::XOR:
10583 Commute = true;
10584 // fallthrough
10585 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010586 SDValue N0 = Op.getOperand(0);
10587 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010588 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010589 return false;
10590 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010591 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010592 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010593 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010594 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010595 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010596 }
10597 }
10598
10599 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010600 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010601}
10602
Evan Cheng60c07e12006-07-05 22:17:51 +000010603//===----------------------------------------------------------------------===//
10604// X86 Inline Assembly Support
10605//===----------------------------------------------------------------------===//
10606
Chris Lattnerb8105652009-07-20 17:51:36 +000010607static bool LowerToBSwap(CallInst *CI) {
10608 // FIXME: this should verify that we are targetting a 486 or better. If not,
10609 // we will turn this bswap into something that will be lowered to logical ops
10610 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10611 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010612
Chris Lattnerb8105652009-07-20 17:51:36 +000010613 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010614 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010615 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010616 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010617 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010618
Chris Lattnerb8105652009-07-20 17:51:36 +000010619 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10620 if (!Ty || Ty->getBitWidth() % 16 != 0)
10621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010622
Chris Lattnerb8105652009-07-20 17:51:36 +000010623 // Okay, we can do this xform, do so now.
10624 const Type *Tys[] = { Ty };
10625 Module *M = CI->getParent()->getParent()->getParent();
10626 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010627
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010628 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010629 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010630
Chris Lattnerb8105652009-07-20 17:51:36 +000010631 CI->replaceAllUsesWith(Op);
10632 CI->eraseFromParent();
10633 return true;
10634}
10635
10636bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10637 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10638 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10639
10640 std::string AsmStr = IA->getAsmString();
10641
10642 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010643 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010644 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10645
10646 switch (AsmPieces.size()) {
10647 default: return false;
10648 case 1:
10649 AsmStr = AsmPieces[0];
10650 AsmPieces.clear();
10651 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10652
10653 // bswap $0
10654 if (AsmPieces.size() == 2 &&
10655 (AsmPieces[0] == "bswap" ||
10656 AsmPieces[0] == "bswapq" ||
10657 AsmPieces[0] == "bswapl") &&
10658 (AsmPieces[1] == "$0" ||
10659 AsmPieces[1] == "${0:q}")) {
10660 // No need to check constraints, nothing other than the equivalent of
10661 // "=r,0" would be valid here.
10662 return LowerToBSwap(CI);
10663 }
10664 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010665 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010666 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010667 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010668 AsmPieces[1] == "$$8," &&
10669 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010670 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10671 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010672 const std::string &Constraints = IA->getConstraintString();
10673 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010674 std::sort(AsmPieces.begin(), AsmPieces.end());
10675 if (AsmPieces.size() == 4 &&
10676 AsmPieces[0] == "~{cc}" &&
10677 AsmPieces[1] == "~{dirflag}" &&
10678 AsmPieces[2] == "~{flags}" &&
10679 AsmPieces[3] == "~{fpsr}") {
10680 return LowerToBSwap(CI);
10681 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010682 }
10683 break;
10684 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010685 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010686 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010687 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10688 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10689 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010690 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010691 SplitString(AsmPieces[0], Words, " \t");
10692 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10693 Words.clear();
10694 SplitString(AsmPieces[1], Words, " \t");
10695 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10696 Words.clear();
10697 SplitString(AsmPieces[2], Words, " \t,");
10698 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10699 Words[2] == "%edx") {
10700 return LowerToBSwap(CI);
10701 }
10702 }
10703 }
10704 }
10705 break;
10706 }
10707 return false;
10708}
10709
10710
10711
Chris Lattnerf4dff842006-07-11 02:54:03 +000010712/// getConstraintType - Given a constraint letter, return the type of
10713/// constraint it is for this target.
10714X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010715X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10716 if (Constraint.size() == 1) {
10717 switch (Constraint[0]) {
10718 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010719 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010720 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010721 case 'r':
10722 case 'R':
10723 case 'l':
10724 case 'q':
10725 case 'Q':
10726 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010727 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010728 case 'Y':
10729 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010730 case 'e':
10731 case 'Z':
10732 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010733 default:
10734 break;
10735 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010736 }
Chris Lattner4234f572007-03-25 02:14:49 +000010737 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010738}
10739
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010740/// LowerXConstraint - try to replace an X constraint, which matches anything,
10741/// with another that has more specific requirements based on the type of the
10742/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010743const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010744LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010745 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10746 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010747 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010748 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010749 return "Y";
10750 if (Subtarget->hasSSE1())
10751 return "x";
10752 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010753
Chris Lattner5e764232008-04-26 23:02:14 +000010754 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010755}
10756
Chris Lattner48884cd2007-08-25 00:47:38 +000010757/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10758/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010759void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010760 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010761 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010762 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010763 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010764
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010765 switch (Constraint) {
10766 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010767 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010768 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010769 if (C->getZExtValue() <= 31) {
10770 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010771 break;
10772 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010773 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010774 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010775 case 'J':
10776 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010777 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010778 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10779 break;
10780 }
10781 }
10782 return;
10783 case 'K':
10784 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010785 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010786 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10787 break;
10788 }
10789 }
10790 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010791 case 'N':
10792 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010793 if (C->getZExtValue() <= 255) {
10794 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010795 break;
10796 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010797 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010798 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010799 case 'e': {
10800 // 32-bit signed value
10801 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010802 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10803 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010804 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010805 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010806 break;
10807 }
10808 // FIXME gcc accepts some relocatable values here too, but only in certain
10809 // memory models; it's complicated.
10810 }
10811 return;
10812 }
10813 case 'Z': {
10814 // 32-bit unsigned value
10815 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010816 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10817 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010818 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10819 break;
10820 }
10821 }
10822 // FIXME gcc accepts some relocatable values here too, but only in certain
10823 // memory models; it's complicated.
10824 return;
10825 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010826 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010827 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010828 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010829 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010830 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010831 break;
10832 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010833
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010834 // In any sort of PIC mode addresses need to be computed at runtime by
10835 // adding in a register or some sort of table lookup. These can't
10836 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010837 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010838 return;
10839
Chris Lattnerdc43a882007-05-03 16:52:29 +000010840 // If we are in non-pic codegen mode, we allow the address of a global (with
10841 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010842 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010843 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010844
Chris Lattner49921962009-05-08 18:23:14 +000010845 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10846 while (1) {
10847 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10848 Offset += GA->getOffset();
10849 break;
10850 } else if (Op.getOpcode() == ISD::ADD) {
10851 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10852 Offset += C->getZExtValue();
10853 Op = Op.getOperand(0);
10854 continue;
10855 }
10856 } else if (Op.getOpcode() == ISD::SUB) {
10857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10858 Offset += -C->getZExtValue();
10859 Op = Op.getOperand(0);
10860 continue;
10861 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010862 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010863
Chris Lattner49921962009-05-08 18:23:14 +000010864 // Otherwise, this isn't something we can handle, reject it.
10865 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010866 }
Eric Christopherfd179292009-08-27 18:07:15 +000010867
Dan Gohman46510a72010-04-15 01:51:59 +000010868 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010869 // If we require an extra load to get this address, as in PIC mode, we
10870 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010871 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10872 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010873 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010874
Devang Patel0d881da2010-07-06 22:08:15 +000010875 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10876 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010877 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010878 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010879 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010880
Gabor Greifba36cb52008-08-28 21:40:38 +000010881 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010882 Ops.push_back(Result);
10883 return;
10884 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010885 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010886}
10887
Chris Lattner259e97c2006-01-31 19:43:35 +000010888std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010889getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010890 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010891 if (Constraint.size() == 1) {
10892 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010893 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010894 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010895 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010897 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010898 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10899 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10900 X86::R10D,X86::R11D,X86::R12D,
10901 X86::R13D,X86::R14D,X86::R15D,
10902 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010903 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010904 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10905 X86::SI, X86::DI, X86::R8W,X86::R9W,
10906 X86::R10W,X86::R11W,X86::R12W,
10907 X86::R13W,X86::R14W,X86::R15W,
10908 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010909 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010910 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10911 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10912 X86::R10B,X86::R11B,X86::R12B,
10913 X86::R13B,X86::R14B,X86::R15B,
10914 X86::BPL, X86::SPL, 0);
10915
Owen Anderson825b72b2009-08-11 20:47:22 +000010916 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010917 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10918 X86::RSI, X86::RDI, X86::R8, X86::R9,
10919 X86::R10, X86::R11, X86::R12,
10920 X86::R13, X86::R14, X86::R15,
10921 X86::RBP, X86::RSP, 0);
10922
10923 break;
10924 }
Eric Christopherfd179292009-08-27 18:07:15 +000010925 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010926 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010928 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010929 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010930 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010931 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010932 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010933 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010934 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10935 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010936 }
10937 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010938
Chris Lattner1efa40f2006-02-22 00:56:39 +000010939 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010940}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010941
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010942std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010943X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010944 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010945 // First, see if this is a constraint that directly corresponds to an LLVM
10946 // register class.
10947 if (Constraint.size() == 1) {
10948 // GCC Constraint Letters
10949 switch (Constraint[0]) {
10950 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010951 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010952 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010953 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010954 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010955 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010956 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010957 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010958 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010959 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010960 case 'R': // LEGACY_REGS
10961 if (VT == MVT::i8)
10962 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10963 if (VT == MVT::i16)
10964 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10965 if (VT == MVT::i32 || !Subtarget->is64Bit())
10966 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10967 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010968 case 'f': // FP Stack registers.
10969 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10970 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010971 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010972 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010973 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010974 return std::make_pair(0U, X86::RFP64RegisterClass);
10975 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010976 case 'y': // MMX_REGS if MMX allowed.
10977 if (!Subtarget->hasMMX()) break;
10978 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010979 case 'Y': // SSE_REGS if SSE2 allowed
10980 if (!Subtarget->hasSSE2()) break;
10981 // FALL THROUGH.
10982 case 'x': // SSE_REGS if SSE1 allowed
10983 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010984
Owen Anderson825b72b2009-08-11 20:47:22 +000010985 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010986 default: break;
10987 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010988 case MVT::f32:
10989 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010990 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010991 case MVT::f64:
10992 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010993 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010994 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010995 case MVT::v16i8:
10996 case MVT::v8i16:
10997 case MVT::v4i32:
10998 case MVT::v2i64:
10999 case MVT::v4f32:
11000 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011001 return std::make_pair(0U, X86::VR128RegisterClass);
11002 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011003 break;
11004 }
11005 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011006
Chris Lattnerf76d1802006-07-31 23:26:50 +000011007 // Use the default implementation in TargetLowering to convert the register
11008 // constraint into a member of a register class.
11009 std::pair<unsigned, const TargetRegisterClass*> Res;
11010 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011011
11012 // Not found as a standard register?
11013 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011014 // Map st(0) -> st(7) -> ST0
11015 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11016 tolower(Constraint[1]) == 's' &&
11017 tolower(Constraint[2]) == 't' &&
11018 Constraint[3] == '(' &&
11019 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11020 Constraint[5] == ')' &&
11021 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011022
Chris Lattner56d77c72009-09-13 22:41:48 +000011023 Res.first = X86::ST0+Constraint[4]-'0';
11024 Res.second = X86::RFP80RegisterClass;
11025 return Res;
11026 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011027
Chris Lattner56d77c72009-09-13 22:41:48 +000011028 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011029 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011030 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011031 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011032 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011033 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011034
11035 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011036 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011037 Res.first = X86::EFLAGS;
11038 Res.second = X86::CCRRegisterClass;
11039 return Res;
11040 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011041
Dale Johannesen330169f2008-11-13 21:52:36 +000011042 // 'A' means EAX + EDX.
11043 if (Constraint == "A") {
11044 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011045 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011046 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011047 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011048 return Res;
11049 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011050
Chris Lattnerf76d1802006-07-31 23:26:50 +000011051 // Otherwise, check to see if this is a register class of the wrong value
11052 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11053 // turn into {ax},{dx}.
11054 if (Res.second->hasType(VT))
11055 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011056
Chris Lattnerf76d1802006-07-31 23:26:50 +000011057 // All of the single-register GCC register classes map their values onto
11058 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11059 // really want an 8-bit or 32-bit register, map to the appropriate register
11060 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011061 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011062 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011063 unsigned DestReg = 0;
11064 switch (Res.first) {
11065 default: break;
11066 case X86::AX: DestReg = X86::AL; break;
11067 case X86::DX: DestReg = X86::DL; break;
11068 case X86::CX: DestReg = X86::CL; break;
11069 case X86::BX: DestReg = X86::BL; break;
11070 }
11071 if (DestReg) {
11072 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011073 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011074 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011075 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011076 unsigned DestReg = 0;
11077 switch (Res.first) {
11078 default: break;
11079 case X86::AX: DestReg = X86::EAX; break;
11080 case X86::DX: DestReg = X86::EDX; break;
11081 case X86::CX: DestReg = X86::ECX; break;
11082 case X86::BX: DestReg = X86::EBX; break;
11083 case X86::SI: DestReg = X86::ESI; break;
11084 case X86::DI: DestReg = X86::EDI; break;
11085 case X86::BP: DestReg = X86::EBP; break;
11086 case X86::SP: DestReg = X86::ESP; break;
11087 }
11088 if (DestReg) {
11089 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011090 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011091 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011092 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011093 unsigned DestReg = 0;
11094 switch (Res.first) {
11095 default: break;
11096 case X86::AX: DestReg = X86::RAX; break;
11097 case X86::DX: DestReg = X86::RDX; break;
11098 case X86::CX: DestReg = X86::RCX; break;
11099 case X86::BX: DestReg = X86::RBX; break;
11100 case X86::SI: DestReg = X86::RSI; break;
11101 case X86::DI: DestReg = X86::RDI; break;
11102 case X86::BP: DestReg = X86::RBP; break;
11103 case X86::SP: DestReg = X86::RSP; break;
11104 }
11105 if (DestReg) {
11106 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011107 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011108 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011109 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011110 } else if (Res.second == X86::FR32RegisterClass ||
11111 Res.second == X86::FR64RegisterClass ||
11112 Res.second == X86::VR128RegisterClass) {
11113 // Handle references to XMM physical registers that got mapped into the
11114 // wrong class. This can happen with constraints like {xmm0} where the
11115 // target independent register mapper will just pick the first match it can
11116 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011117 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011118 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011119 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011120 Res.second = X86::FR64RegisterClass;
11121 else if (X86::VR128RegisterClass->hasType(VT))
11122 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011123 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011124
Chris Lattnerf76d1802006-07-31 23:26:50 +000011125 return Res;
11126}