blob: 4b14565afb3d7e44ed8e3fe4107369032a80b29e [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +0300259static void
260intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300261
Ville Syrjälä773538e82014-09-04 14:54:56 +0300262static void pps_lock(struct intel_dp *intel_dp)
263{
264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
265 struct intel_encoder *encoder = &intel_dig_port->base;
266 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100267 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268 enum intel_display_power_domain power_domain;
269
270 /*
271 * See vlv_power_sequencer_reset() why we need
272 * a power domain reference here.
273 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100274 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300275 intel_display_power_get(dev_priv, power_domain);
276
277 mutex_lock(&dev_priv->pps_mutex);
278}
279
280static void pps_unlock(struct intel_dp *intel_dp)
281{
282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
283 struct intel_encoder *encoder = &intel_dig_port->base;
284 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100285 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300286 enum intel_display_power_domain power_domain;
287
288 mutex_unlock(&dev_priv->pps_mutex);
289
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100290 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300291 intel_display_power_put(dev_priv, power_domain);
292}
293
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300294static void
295vlv_power_sequencer_kick(struct intel_dp *intel_dp)
296{
297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
298 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100299 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300301 bool pll_enabled, release_cl_override = false;
302 enum dpio_phy phy = DPIO_PHY(pipe);
303 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300304 uint32_t DP;
305
306 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
307 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
308 pipe_name(pipe), port_name(intel_dig_port->port)))
309 return;
310
311 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
312 pipe_name(pipe), port_name(intel_dig_port->port));
313
314 /* Preserve the BIOS-computed detected bit. This is
315 * supposed to be read-only.
316 */
317 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
318 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
319 DP |= DP_PORT_WIDTH(1);
320 DP |= DP_LINK_TRAIN_PAT_1;
321
322 if (IS_CHERRYVIEW(dev))
323 DP |= DP_PIPE_SELECT_CHV(pipe);
324 else if (pipe == PIPE_B)
325 DP |= DP_PIPEB_SELECT;
326
Ville Syrjäläd288f652014-10-28 13:20:22 +0200327 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
328
329 /*
330 * The DPLL for the pipe must be enabled for this to work.
331 * So enable temporarily it if it's not already enabled.
332 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300333 if (!pll_enabled) {
334 release_cl_override = IS_CHERRYVIEW(dev) &&
335 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
336
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000337 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
338 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
339 DRM_ERROR("Failed to force on pll for pipe %c!\n",
340 pipe_name(pipe));
341 return;
342 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300343 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200344
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300345 /*
346 * Similar magic as in intel_dp_enable_port().
347 * We _must_ do this port enable + disable trick
348 * to make this power seqeuencer lock onto the port.
349 * Otherwise even VDD force bit won't work.
350 */
351 I915_WRITE(intel_dp->output_reg, DP);
352 POSTING_READ(intel_dp->output_reg);
353
354 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
355 POSTING_READ(intel_dp->output_reg);
356
357 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
358 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362
363 if (release_cl_override)
364 chv_phy_powergate_ch(dev_priv, phy, ch, false);
365 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300366}
367
Jani Nikulabf13e812013-09-06 07:40:05 +0300368static enum pipe
369vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
370{
371 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300372 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100373 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300374 struct intel_encoder *encoder;
375 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300376 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300377
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300378 lockdep_assert_held(&dev_priv->pps_mutex);
379
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300380 /* We should never land here with regular DP ports */
381 WARN_ON(!is_edp(intel_dp));
382
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300383 if (intel_dp->pps_pipe != INVALID_PIPE)
384 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300385
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300386 /*
387 * We don't have power sequencer currently.
388 * Pick one that's not used by other ports.
389 */
Jani Nikula19c80542015-12-16 12:48:16 +0200390 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300391 struct intel_dp *tmp;
392
393 if (encoder->type != INTEL_OUTPUT_EDP)
394 continue;
395
396 tmp = enc_to_intel_dp(&encoder->base);
397
398 if (tmp->pps_pipe != INVALID_PIPE)
399 pipes &= ~(1 << tmp->pps_pipe);
400 }
401
402 /*
403 * Didn't find one. This should not happen since there
404 * are two power sequencers and up to two eDP ports.
405 */
406 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300407 pipe = PIPE_A;
408 else
409 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300411 vlv_steal_power_sequencer(dev, pipe);
412 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
414 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
415 pipe_name(intel_dp->pps_pipe),
416 port_name(intel_dig_port->port));
417
418 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300419 intel_dp_init_panel_power_sequencer(dev, intel_dp);
420 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300421
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300422 /*
423 * Even vdd force doesn't work until we've made
424 * the power sequencer lock in on the port.
425 */
426 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
428 return intel_dp->pps_pipe;
429}
430
Imre Deak78597992016-06-16 16:37:20 +0300431static int
432bxt_power_sequencer_idx(struct intel_dp *intel_dp)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100436 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak78597992016-06-16 16:37:20 +0300437
438 lockdep_assert_held(&dev_priv->pps_mutex);
439
440 /* We should never land here with regular DP ports */
441 WARN_ON(!is_edp(intel_dp));
442
443 /*
444 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
445 * mapping needs to be retrieved from VBT, for now just hard-code to
446 * use instance #0 always.
447 */
448 if (!intel_dp->pps_reset)
449 return 0;
450
451 intel_dp->pps_reset = false;
452
453 /*
454 * Only the HW needs to be reprogrammed, the SW state is fixed and
455 * has been setup during connector init.
456 */
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
458
459 return 0;
460}
461
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300462typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
463 enum pipe pipe);
464
465static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
Imre Deak44cb7342016-08-10 14:07:29 +0300468 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469}
470
471static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
Imre Deak44cb7342016-08-10 14:07:29 +0300474 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300475}
476
477static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
478 enum pipe pipe)
479{
480 return true;
481}
482
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
485 enum port port,
486 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487{
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 enum pipe pipe;
489
Jani Nikulabf13e812013-09-06 07:40:05 +0300490 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300491 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300492 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300493
494 if (port_sel != PANEL_PORT_SELECT_VLV(port))
495 continue;
496
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300497 if (!pipe_check(dev_priv, pipe))
498 continue;
499
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300501 }
502
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300503 return INVALID_PIPE;
504}
505
506static void
507vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
508{
509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
510 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100511 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300512 enum port port = intel_dig_port->port;
513
514 lockdep_assert_held(&dev_priv->pps_mutex);
515
516 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300517 /* first pick one where the panel is on */
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_has_pp_on);
520 /* didn't find one? pick one where vdd is on */
521 if (intel_dp->pps_pipe == INVALID_PIPE)
522 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
523 vlv_pipe_has_vdd_on);
524 /* didn't find one? pick one with just the correct port */
525 if (intel_dp->pps_pipe == INVALID_PIPE)
526 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
527 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300528
529 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
530 if (intel_dp->pps_pipe == INVALID_PIPE) {
531 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
532 port_name(port));
533 return;
534 }
535
536 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
537 port_name(port), pipe_name(intel_dp->pps_pipe));
538
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300539 intel_dp_init_panel_power_sequencer(dev, intel_dp);
540 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Imre Deak78597992016-06-16 16:37:20 +0300543void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300544{
Chris Wilson91c8a322016-07-05 10:40:23 +0100545 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300546 struct intel_encoder *encoder;
547
Imre Deak78597992016-06-16 16:37:20 +0300548 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
549 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300550 return;
551
552 /*
553 * We can't grab pps_mutex here due to deadlock with power_domain
554 * mutex when power_domain functions are called while holding pps_mutex.
555 * That also means that in order to use pps_pipe the code needs to
556 * hold both a power domain reference and pps_mutex, and the power domain
557 * reference get/put must be done while _not_ holding pps_mutex.
558 * pps_{lock,unlock}() do these steps in the correct order, so one
559 * should use them always.
560 */
561
Jani Nikula19c80542015-12-16 12:48:16 +0200562 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 struct intel_dp *intel_dp;
564
565 if (encoder->type != INTEL_OUTPUT_EDP)
566 continue;
567
568 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300569 if (IS_BROXTON(dev))
570 intel_dp->pps_reset = true;
571 else
572 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300573 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300574}
575
Imre Deak8e8232d2016-06-16 16:37:21 +0300576struct pps_registers {
577 i915_reg_t pp_ctrl;
578 i915_reg_t pp_stat;
579 i915_reg_t pp_on;
580 i915_reg_t pp_off;
581 i915_reg_t pp_div;
582};
583
584static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
585 struct intel_dp *intel_dp,
586 struct pps_registers *regs)
587{
Imre Deak44cb7342016-08-10 14:07:29 +0300588 int pps_idx = 0;
589
Imre Deak8e8232d2016-06-16 16:37:21 +0300590 memset(regs, 0, sizeof(*regs));
591
Imre Deak44cb7342016-08-10 14:07:29 +0300592 if (IS_BROXTON(dev_priv))
593 pps_idx = bxt_power_sequencer_idx(intel_dp);
594 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
595 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300596
Imre Deak44cb7342016-08-10 14:07:29 +0300597 regs->pp_ctrl = PP_CONTROL(pps_idx);
598 regs->pp_stat = PP_STATUS(pps_idx);
599 regs->pp_on = PP_ON_DELAYS(pps_idx);
600 regs->pp_off = PP_OFF_DELAYS(pps_idx);
601 if (!IS_BROXTON(dev_priv))
602 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300603}
604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605static i915_reg_t
606_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300607{
Imre Deak8e8232d2016-06-16 16:37:21 +0300608 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300609
Imre Deak8e8232d2016-06-16 16:37:21 +0300610 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
611 &regs);
612
613 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300614}
615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200616static i915_reg_t
617_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300618{
Imre Deak8e8232d2016-06-16 16:37:21 +0300619 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300620
Imre Deak8e8232d2016-06-16 16:37:21 +0300621 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
622 &regs);
623
624 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300625}
626
Clint Taylor01527b32014-07-07 13:01:46 -0700627/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
628 This function only applicable when panel PM state is not to be tracked */
629static int edp_notify_handler(struct notifier_block *this, unsigned long code,
630 void *unused)
631{
632 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
633 edp_notifier);
634 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100635 struct drm_i915_private *dev_priv = to_i915(dev);
Clint Taylor01527b32014-07-07 13:01:46 -0700636
637 if (!is_edp(intel_dp) || code != SYS_RESTART)
638 return 0;
639
Ville Syrjälä773538e82014-09-04 14:54:56 +0300640 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300641
Wayne Boyer666a4532015-12-09 12:29:35 -0800642 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300643 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200644 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300645 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300646
Imre Deak44cb7342016-08-10 14:07:29 +0300647 pp_ctrl_reg = PP_CONTROL(pipe);
648 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700649 pp_div = I915_READ(pp_div_reg);
650 pp_div &= PP_REFERENCE_DIVIDER_MASK;
651
652 /* 0x1F write to PP_DIV_REG sets max cycle delay */
653 I915_WRITE(pp_div_reg, pp_div | 0x1F);
654 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
655 msleep(intel_dp->panel_power_cycle_delay);
656 }
657
Ville Syrjälä773538e82014-09-04 14:54:56 +0300658 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300659
Clint Taylor01527b32014-07-07 13:01:46 -0700660 return 0;
661}
662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700664{
Paulo Zanoni30add222012-10-26 19:05:45 -0200665 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100666 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700667
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300668 lockdep_assert_held(&dev_priv->pps_mutex);
669
Wayne Boyer666a4532015-12-09 12:29:35 -0800670 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300671 intel_dp->pps_pipe == INVALID_PIPE)
672 return false;
673
Jani Nikulabf13e812013-09-06 07:40:05 +0300674 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700675}
676
Daniel Vetter4be73782014-01-17 14:39:48 +0100677static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700678{
Paulo Zanoni30add222012-10-26 19:05:45 -0200679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100680 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700681
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300682 lockdep_assert_held(&dev_priv->pps_mutex);
683
Wayne Boyer666a4532015-12-09 12:29:35 -0800684 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300685 intel_dp->pps_pipe == INVALID_PIPE)
686 return false;
687
Ville Syrjälä773538e82014-09-04 14:54:56 +0300688 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700689}
690
Keith Packard9b984da2011-09-19 13:54:47 -0700691static void
692intel_dp_check_edp(struct intel_dp *intel_dp)
693{
Paulo Zanoni30add222012-10-26 19:05:45 -0200694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100695 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700696
Keith Packard9b984da2011-09-19 13:54:47 -0700697 if (!is_edp(intel_dp))
698 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700699
Daniel Vetter4be73782014-01-17 14:39:48 +0100700 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700701 WARN(1, "eDP powered off while attempting aux channel communication.\n");
702 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300703 I915_READ(_pp_stat_reg(intel_dp)),
704 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700705 }
706}
707
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100708static uint32_t
709intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
710{
711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
712 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200714 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715 uint32_t status;
716 bool done;
717
Daniel Vetteref04f002012-12-01 21:03:59 +0100718#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100719 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300720 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300721 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 else
Imre Deak713a6b62016-06-28 13:37:33 +0300723 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100724 if (!done)
725 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
726 has_aux_irq);
727#undef C
728
729 return status;
730}
731
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200732static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000733{
734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200735 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000736
Ville Syrjäläa457f542016-03-02 17:22:17 +0200737 if (index)
738 return 0;
739
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740 /*
741 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200742 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000745}
746
747static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
748{
749 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200750 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000751
752 if (index)
753 return 0;
754
Ville Syrjäläa457f542016-03-02 17:22:17 +0200755 /*
756 * The clock divider is based off the cdclk or PCH rawclk, and would
757 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
758 * divide by 2000 and use that
759 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200760 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200761 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200762 else
763 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000764}
765
766static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300767{
768 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200769 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300770
Ville Syrjäläa457f542016-03-02 17:22:17 +0200771 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300772 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100773 switch (index) {
774 case 0: return 63;
775 case 1: return 72;
776 default: return 0;
777 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300778 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200779
780 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300781}
782
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000783static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
784{
785 /*
786 * SKL doesn't need us to program the AUX clock divider (Hardware will
787 * derive the clock from CDCLK automatically). We still implement the
788 * get_aux_clock_divider vfunc to plug-in into the existing code.
789 */
790 return index ? 0 : 1;
791}
792
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200793static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
794 bool has_aux_irq,
795 int send_bytes,
796 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797{
798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
799 struct drm_device *dev = intel_dig_port->base.base.dev;
800 uint32_t precharge, timeout;
801
802 if (IS_GEN6(dev))
803 precharge = 3;
804 else
805 precharge = 5;
806
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200807 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
809 else
810 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
811
812 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000813 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000814 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000815 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000816 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000817 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000818 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
819 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821}
822
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000823static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
824 bool has_aux_irq,
825 int send_bytes,
826 uint32_t unused)
827{
828 return DP_AUX_CH_CTL_SEND_BUSY |
829 DP_AUX_CH_CTL_DONE |
830 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
831 DP_AUX_CH_CTL_TIME_OUT_ERROR |
832 DP_AUX_CH_CTL_TIME_OUT_1600us |
833 DP_AUX_CH_CTL_RECEIVE_ERROR |
834 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200835 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000836 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
837}
838
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100840intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200841 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842 uint8_t *recv, int recv_size)
843{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200844 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
845 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100846 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200847 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100848 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000851 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100852 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200853 bool vdd;
854
Ville Syrjälä773538e82014-09-04 14:54:56 +0300855 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300856
Ville Syrjälä72c35002014-08-18 22:16:00 +0300857 /*
858 * We will be called with VDD already enabled for dpcd/edid/oui reads.
859 * In such cases we want to leave VDD enabled and it's up to upper layers
860 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
861 * ourselves.
862 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300863 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100864
865 /* dp aux is extremely sensitive to irq latency, hence request the
866 * lowest possible wakeup latency and so prevent the cpu from going into
867 * deep sleep states.
868 */
869 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Keith Packard9b984da2011-09-19 13:54:47 -0700871 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800872
Jesse Barnes11bee432011-08-01 15:02:20 -0700873 /* Try to wait for any previous AUX channel activity */
874 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100875 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700876 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
877 break;
878 msleep(1);
879 }
880
881 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300882 static u32 last_status = -1;
883 const u32 status = I915_READ(ch_ctl);
884
885 if (status != last_status) {
886 WARN(1, "dp_aux_ch not started status 0x%08x\n",
887 status);
888 last_status = status;
889 }
890
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100893 }
894
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300895 /* Only 5 data registers! */
896 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
897 ret = -E2BIG;
898 goto out;
899 }
900
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000901 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000902 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
903 has_aux_irq,
904 send_bytes,
905 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000906
Chris Wilsonbc866252013-07-21 16:00:03 +0100907 /* Must try at least 3 times according to DP spec */
908 for (try = 0; try < 5; try++) {
909 /* Load the send data into the aux channel data registers */
910 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200911 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800912 intel_dp_pack_aux(send + i,
913 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400914
Chris Wilsonbc866252013-07-21 16:00:03 +0100915 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000916 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100917
Chris Wilsonbc866252013-07-21 16:00:03 +0100918 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400919
Chris Wilsonbc866252013-07-21 16:00:03 +0100920 /* Clear done status and any errors */
921 I915_WRITE(ch_ctl,
922 status |
923 DP_AUX_CH_CTL_DONE |
924 DP_AUX_CH_CTL_TIME_OUT_ERROR |
925 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400926
Todd Previte74ebf292015-04-15 08:38:41 -0700927 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100928 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700929
930 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
931 * 400us delay required for errors and timeouts
932 * Timeout errors from the HW already meet this
933 * requirement so skip to next iteration
934 */
935 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
936 usleep_range(400, 500);
937 continue;
938 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100939 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700940 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100941 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942 }
943
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700945 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 ret = -EBUSY;
947 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948 }
949
Jim Bridee058c942015-05-27 10:21:48 -0700950done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 /* Check for timeout or receive error.
952 * Timeouts occur when the sink is not connected
953 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700954 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700955 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100956 ret = -EIO;
957 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700958 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700959
960 /* Timeouts occur when the device isn't connected, so they're
961 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700962 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800963 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100964 ret = -ETIMEDOUT;
965 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 }
967
968 /* Unload any bytes sent back from the other side */
969 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
970 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800971
972 /*
973 * By BSpec: "Message sizes of 0 or >20 are not allowed."
974 * We have no idea of what happened so we return -EBUSY so
975 * drm layer takes care for the necessary retries.
976 */
977 if (recv_bytes == 0 || recv_bytes > 20) {
978 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
979 recv_bytes);
980 /*
981 * FIXME: This patch was created on top of a series that
982 * organize the retries at drm level. There EBUSY should
983 * also take care for 1ms wait before retrying.
984 * That aux retries re-org is still needed and after that is
985 * merged we remove this sleep from here.
986 */
987 usleep_range(1000, 1500);
988 ret = -EBUSY;
989 goto out;
990 }
991
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992 if (recv_bytes > recv_size)
993 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400994
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100995 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200996 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800997 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100999 ret = recv_bytes;
1000out:
1001 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1002
Jani Nikula884f19e2014-03-14 16:51:14 +02001003 if (vdd)
1004 edp_panel_vdd_off(intel_dp, false);
1005
Ville Syrjälä773538e82014-09-04 14:54:56 +03001006 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001007
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001011#define BARE_ADDRESS_SIZE 3
1012#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001013static ssize_t
1014intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1017 uint8_t txbuf[20], rxbuf[20];
1018 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001021 txbuf[0] = (msg->request << 4) |
1022 ((msg->address >> 16) & 0xf);
1023 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001024 txbuf[2] = msg->address & 0xff;
1025 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001026
Jani Nikula9d1a1032014-03-14 16:51:15 +02001027 switch (msg->request & ~DP_AUX_I2C_MOT) {
1028 case DP_AUX_NATIVE_WRITE:
1029 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001030 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001031 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001032 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 if (WARN_ON(txsize > 20))
1035 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001036
Ville Syrjälädd7880902016-07-28 17:55:04 +03001037 WARN_ON(!msg->buffer != !msg->size);
1038
Imre Deakd81a67c2016-01-29 14:52:26 +02001039 if (msg->buffer)
1040 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001041
Jani Nikula9d1a1032014-03-14 16:51:15 +02001042 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1043 if (ret > 0) {
1044 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001046 if (ret > 1) {
1047 /* Number of bytes written in a short write. */
1048 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1049 } else {
1050 /* Return payload size. */
1051 ret = msg->size;
1052 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001053 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001054 break;
1055
1056 case DP_AUX_NATIVE_READ:
1057 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001058 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001059 rxsize = msg->size + 1;
1060
1061 if (WARN_ON(rxsize > 20))
1062 return -E2BIG;
1063
1064 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1065 if (ret > 0) {
1066 msg->reply = rxbuf[0] >> 4;
1067 /*
1068 * Assume happy day, and copy the data. The caller is
1069 * expected to check msg->reply before touching it.
1070 *
1071 * Return payload size.
1072 */
1073 ret--;
1074 memcpy(msg->buffer, rxbuf + 1, ret);
1075 }
1076 break;
1077
1078 default:
1079 ret = -EINVAL;
1080 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001082
Jani Nikula9d1a1032014-03-14 16:51:15 +02001083 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001084}
1085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001086static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1087 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001088{
1089 switch (port) {
1090 case PORT_B:
1091 case PORT_C:
1092 case PORT_D:
1093 return DP_AUX_CH_CTL(port);
1094 default:
1095 MISSING_CASE(port);
1096 return DP_AUX_CH_CTL(PORT_B);
1097 }
1098}
1099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1101 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001102{
1103 switch (port) {
1104 case PORT_B:
1105 case PORT_C:
1106 case PORT_D:
1107 return DP_AUX_CH_DATA(port, index);
1108 default:
1109 MISSING_CASE(port);
1110 return DP_AUX_CH_DATA(PORT_B, index);
1111 }
1112}
1113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001114static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1115 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001116{
1117 switch (port) {
1118 case PORT_A:
1119 return DP_AUX_CH_CTL(port);
1120 case PORT_B:
1121 case PORT_C:
1122 case PORT_D:
1123 return PCH_DP_AUX_CH_CTL(port);
1124 default:
1125 MISSING_CASE(port);
1126 return DP_AUX_CH_CTL(PORT_A);
1127 }
1128}
1129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001130static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1131 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001132{
1133 switch (port) {
1134 case PORT_A:
1135 return DP_AUX_CH_DATA(port, index);
1136 case PORT_B:
1137 case PORT_C:
1138 case PORT_D:
1139 return PCH_DP_AUX_CH_DATA(port, index);
1140 default:
1141 MISSING_CASE(port);
1142 return DP_AUX_CH_DATA(PORT_A, index);
1143 }
1144}
1145
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001146/*
1147 * On SKL we don't have Aux for port E so we rely
1148 * on VBT to set a proper alternate aux channel.
1149 */
1150static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1151{
1152 const struct ddi_vbt_port_info *info =
1153 &dev_priv->vbt.ddi_port_info[PORT_E];
1154
1155 switch (info->alternate_aux_channel) {
1156 case DP_AUX_A:
1157 return PORT_A;
1158 case DP_AUX_B:
1159 return PORT_B;
1160 case DP_AUX_C:
1161 return PORT_C;
1162 case DP_AUX_D:
1163 return PORT_D;
1164 default:
1165 MISSING_CASE(info->alternate_aux_channel);
1166 return PORT_A;
1167 }
1168}
1169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001170static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1171 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001172{
1173 if (port == PORT_E)
1174 port = skl_porte_aux_port(dev_priv);
1175
1176 switch (port) {
1177 case PORT_A:
1178 case PORT_B:
1179 case PORT_C:
1180 case PORT_D:
1181 return DP_AUX_CH_CTL(port);
1182 default:
1183 MISSING_CASE(port);
1184 return DP_AUX_CH_CTL(PORT_A);
1185 }
1186}
1187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001188static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1189 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001190{
1191 if (port == PORT_E)
1192 port = skl_porte_aux_port(dev_priv);
1193
1194 switch (port) {
1195 case PORT_A:
1196 case PORT_B:
1197 case PORT_C:
1198 case PORT_D:
1199 return DP_AUX_CH_DATA(port, index);
1200 default:
1201 MISSING_CASE(port);
1202 return DP_AUX_CH_DATA(PORT_A, index);
1203 }
1204}
1205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001206static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1207 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001208{
1209 if (INTEL_INFO(dev_priv)->gen >= 9)
1210 return skl_aux_ctl_reg(dev_priv, port);
1211 else if (HAS_PCH_SPLIT(dev_priv))
1212 return ilk_aux_ctl_reg(dev_priv, port);
1213 else
1214 return g4x_aux_ctl_reg(dev_priv, port);
1215}
1216
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001217static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1218 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001219{
1220 if (INTEL_INFO(dev_priv)->gen >= 9)
1221 return skl_aux_data_reg(dev_priv, port, index);
1222 else if (HAS_PCH_SPLIT(dev_priv))
1223 return ilk_aux_data_reg(dev_priv, port, index);
1224 else
1225 return g4x_aux_data_reg(dev_priv, port, index);
1226}
1227
1228static void intel_aux_reg_init(struct intel_dp *intel_dp)
1229{
1230 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1231 enum port port = dp_to_dig_port(intel_dp)->port;
1232 int i;
1233
1234 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1235 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1236 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1237}
1238
Jani Nikula9d1a1032014-03-14 16:51:15 +02001239static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001240intel_dp_aux_fini(struct intel_dp *intel_dp)
1241{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001242 kfree(intel_dp->aux.name);
1243}
1244
Chris Wilson7a418e32016-06-24 14:00:14 +01001245static void
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001247{
Jani Nikula33ad6622014-03-14 16:51:16 +02001248 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1249 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001250
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001251 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001252 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001253
Chris Wilson7a418e32016-06-24 14:00:14 +01001254 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001255 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001256 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257}
1258
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301259static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001260intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301261{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001262 if (intel_dp->num_sink_rates) {
1263 *sink_rates = intel_dp->sink_rates;
1264 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301265 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001266
1267 *sink_rates = default_rates;
1268
1269 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301270}
1271
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001272bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301273{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001274 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1275 struct drm_device *dev = dig_port->base.base.dev;
1276
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301277 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001278 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301279 return false;
1280
1281 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1282 (INTEL_INFO(dev)->gen >= 9))
1283 return true;
1284 else
1285 return false;
1286}
1287
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301288static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001289intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301290{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001291 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1292 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301293 int size;
1294
Sonika Jindal64987fc2015-05-26 17:50:13 +05301295 if (IS_BROXTON(dev)) {
1296 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301297 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001298 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301299 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301300 size = ARRAY_SIZE(skl_rates);
1301 } else {
1302 *source_rates = default_rates;
1303 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301304 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001305
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301306 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001307 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301308 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001309
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301310 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311}
1312
Daniel Vetter0e503382014-07-04 11:26:04 -03001313static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001314intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001315 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001316{
1317 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001318 const struct dp_link_dpll *divisor = NULL;
1319 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001320
1321 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001322 divisor = gen4_dpll;
1323 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001324 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001325 divisor = pch_dpll;
1326 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001327 } else if (IS_CHERRYVIEW(dev)) {
1328 divisor = chv_dpll;
1329 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001330 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001331 divisor = vlv_dpll;
1332 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001333 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001334
1335 if (divisor && count) {
1336 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001337 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001338 pipe_config->dpll = divisor[i].dpll;
1339 pipe_config->clock_set = true;
1340 break;
1341 }
1342 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001343 }
1344}
1345
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001346static int intersect_rates(const int *source_rates, int source_len,
1347 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001348 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301349{
1350 int i = 0, j = 0, k = 0;
1351
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301352 while (i < source_len && j < sink_len) {
1353 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001354 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1355 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001356 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301357 ++k;
1358 ++i;
1359 ++j;
1360 } else if (source_rates[i] < sink_rates[j]) {
1361 ++i;
1362 } else {
1363 ++j;
1364 }
1365 }
1366 return k;
1367}
1368
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001369static int intel_dp_common_rates(struct intel_dp *intel_dp,
1370 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001371{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001372 const int *source_rates, *sink_rates;
1373 int source_len, sink_len;
1374
1375 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001376 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001377
1378 return intersect_rates(source_rates, source_len,
1379 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001380 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001381}
1382
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001383static void snprintf_int_array(char *str, size_t len,
1384 const int *array, int nelem)
1385{
1386 int i;
1387
1388 str[0] = '\0';
1389
1390 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001391 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001392 if (r >= len)
1393 return;
1394 str += r;
1395 len -= r;
1396 }
1397}
1398
1399static void intel_dp_print_rates(struct intel_dp *intel_dp)
1400{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001401 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001402 int source_len, sink_len, common_len;
1403 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001404 char str[128]; /* FIXME: too big for stack? */
1405
1406 if ((drm_debug & DRM_UT_KMS) == 0)
1407 return;
1408
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001409 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001410 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1411 DRM_DEBUG_KMS("source rates: %s\n", str);
1412
1413 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1414 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1415 DRM_DEBUG_KMS("sink rates: %s\n", str);
1416
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417 common_len = intel_dp_common_rates(intel_dp, common_rates);
1418 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1419 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001420}
1421
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001422static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301423{
1424 int i = 0;
1425
1426 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1427 if (find == rates[i])
1428 break;
1429
1430 return i;
1431}
1432
Ville Syrjälä50fec212015-03-12 17:10:34 +02001433int
1434intel_dp_max_link_rate(struct intel_dp *intel_dp)
1435{
1436 int rates[DP_MAX_SUPPORTED_RATES] = {};
1437 int len;
1438
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001439 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001440 if (WARN_ON(len <= 0))
1441 return 162000;
1442
Ville Syrjälä1354f732016-07-28 17:50:45 +03001443 return rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001444}
1445
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001446int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1447{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001448 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001449}
1450
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001451void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1452 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001453{
1454 if (intel_dp->num_sink_rates) {
1455 *link_bw = 0;
1456 *rate_select =
1457 intel_dp_rate_select(intel_dp, port_clock);
1458 } else {
1459 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1460 *rate_select = 0;
1461 }
1462}
1463
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001464bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001465intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001466 struct intel_crtc_state *pipe_config,
1467 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001468{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001469 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001470 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001471 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001472 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001473 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001474 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001475 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001476 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001477 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001478 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001479 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001480 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301481 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001482 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001483 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001484 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1485 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001486 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301487
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001488 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301489
1490 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001491 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301492
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001493 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001494
Imre Deakbc7d38a2013-05-16 14:40:36 +03001495 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001496 pipe_config->has_pch_encoder = true;
1497
Vandana Kannanf769cd22014-08-05 07:51:22 -07001498 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001499 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500
Jani Nikuladd06f902012-10-19 14:51:50 +03001501 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1502 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1503 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001504
1505 if (INTEL_INFO(dev)->gen >= 9) {
1506 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001507 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001508 if (ret)
1509 return ret;
1510 }
1511
Matt Roperb56676272015-11-04 09:05:27 -08001512 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001513 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1514 intel_connector->panel.fitting_mode);
1515 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001516 intel_pch_panel_fitting(intel_crtc, pipe_config,
1517 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001518 }
1519
Daniel Vettercb1793c2012-06-04 18:39:21 +02001520 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001521 return false;
1522
Daniel Vetter083f9562012-04-20 20:23:49 +02001523 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301524 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001525 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001526 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001527
Daniel Vetter36008362013-03-27 00:44:59 +01001528 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1529 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001530 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001531 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301532
1533 /* Get bpp from vbt only for panels that dont have bpp in edid */
1534 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001535 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001536 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001537 dev_priv->vbt.edp.bpp);
1538 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001539 }
1540
Jani Nikula344c5bb2014-09-09 11:25:13 +03001541 /*
1542 * Use the maximum clock and number of lanes the eDP panel
1543 * advertizes being capable of. The panels are generally
1544 * designed to support only a single clock and lane
1545 * configuration, and typically these values correspond to the
1546 * native resolution of the panel.
1547 */
1548 min_lane_count = max_lane_count;
1549 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001550 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001551
Daniel Vetter36008362013-03-27 00:44:59 +01001552 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001553 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1554 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001555
Dave Airliec6930992014-07-14 11:04:39 +10001556 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301557 for (lane_count = min_lane_count;
1558 lane_count <= max_lane_count;
1559 lane_count <<= 1) {
1560
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001561 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001562 link_avail = intel_dp_max_data_rate(link_clock,
1563 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001564
Daniel Vetter36008362013-03-27 00:44:59 +01001565 if (mode_rate <= link_avail) {
1566 goto found;
1567 }
1568 }
1569 }
1570 }
1571
1572 return false;
1573
1574found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001575 if (intel_dp->color_range_auto) {
1576 /*
1577 * See:
1578 * CEA-861-E - 5.1 Default Encoding Parameters
1579 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1580 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001581 pipe_config->limited_color_range =
1582 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1583 } else {
1584 pipe_config->limited_color_range =
1585 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001586 }
1587
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001588 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301589
Daniel Vetter657445f2013-05-04 10:09:18 +02001590 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001591 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001592
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001593 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1594 &link_bw, &rate_select);
1595
1596 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1597 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001598 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001599 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1600 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001601
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001602 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001603 adjusted_mode->crtc_clock,
1604 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001605 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001606
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301607 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301608 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001609 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301610 intel_link_compute_m_n(bpp, lane_count,
1611 intel_connector->panel.downclock_mode->clock,
1612 pipe_config->port_clock,
1613 &pipe_config->dp_m2_n2);
1614 }
1615
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001616 /*
1617 * DPLL0 VCO may need to be adjusted to get the correct
1618 * clock for eDP. This will affect cdclk as well.
1619 */
1620 if (is_edp(intel_dp) &&
1621 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1622 int vco;
1623
1624 switch (pipe_config->port_clock / 2) {
1625 case 108000:
1626 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001627 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001628 break;
1629 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001630 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001631 break;
1632 }
1633
1634 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1635 }
1636
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001637 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001638 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001639
Daniel Vetter36008362013-03-27 00:44:59 +01001640 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001641}
1642
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001643void intel_dp_set_link_params(struct intel_dp *intel_dp,
1644 const struct intel_crtc_state *pipe_config)
1645{
1646 intel_dp->link_rate = pipe_config->port_clock;
1647 intel_dp->lane_count = pipe_config->lane_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001648 intel_dp->link_mst = intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001649}
1650
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001651static void intel_dp_prepare(struct intel_encoder *encoder,
1652 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001653{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001654 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001655 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001656 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001657 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001658 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001659 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001660
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001661 intel_dp_set_link_params(intel_dp, pipe_config);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001662
Keith Packard417e8222011-11-01 19:54:11 -07001663 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001664 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001665 *
1666 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001667 * SNB CPU
1668 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001669 * CPT PCH
1670 *
1671 * IBX PCH and CPU are the same for almost everything,
1672 * except that the CPU DP PLL is configured in this
1673 * register
1674 *
1675 * CPT PCH is quite different, having many bits moved
1676 * to the TRANS_DP_CTL register instead. That
1677 * configuration happens (oddly) in ironlake_pch_enable
1678 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001679
Keith Packard417e8222011-11-01 19:54:11 -07001680 /* Preserve the BIOS-computed detected bit. This is
1681 * supposed to be read-only.
1682 */
1683 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001684
Keith Packard417e8222011-11-01 19:54:11 -07001685 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001686 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001687 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001688
Keith Packard417e8222011-11-01 19:54:11 -07001689 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001690
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001691 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001692 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1693 intel_dp->DP |= DP_SYNC_HS_HIGH;
1694 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1695 intel_dp->DP |= DP_SYNC_VS_HIGH;
1696 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1697
Jani Nikula6aba5b62013-10-04 15:08:10 +03001698 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001699 intel_dp->DP |= DP_ENHANCED_FRAMING;
1700
Daniel Vetter7c62a162013-06-01 17:16:20 +02001701 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001702 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001703 u32 trans_dp;
1704
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001705 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001706
1707 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1708 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1709 trans_dp |= TRANS_DP_ENH_FRAMING;
1710 else
1711 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1712 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001713 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001714 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001715 !IS_CHERRYVIEW(dev) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001716 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001717
1718 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1719 intel_dp->DP |= DP_SYNC_HS_HIGH;
1720 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1721 intel_dp->DP |= DP_SYNC_VS_HIGH;
1722 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1723
Jani Nikula6aba5b62013-10-04 15:08:10 +03001724 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001725 intel_dp->DP |= DP_ENHANCED_FRAMING;
1726
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001727 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001728 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001729 else if (crtc->pipe == PIPE_B)
1730 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001731 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001732}
1733
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001734#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1735#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001736
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001737#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1738#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001739
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001740#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1741#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001742
Imre Deakde9c1b62016-06-16 20:01:46 +03001743static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1744 struct intel_dp *intel_dp);
1745
Daniel Vetter4be73782014-01-17 14:39:48 +01001746static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001747 u32 mask,
1748 u32 value)
1749{
Paulo Zanoni30add222012-10-26 19:05:45 -02001750 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001751 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001752 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001753
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001754 lockdep_assert_held(&dev_priv->pps_mutex);
1755
Imre Deakde9c1b62016-06-16 20:01:46 +03001756 intel_pps_verify_state(dev_priv, intel_dp);
1757
Jani Nikulabf13e812013-09-06 07:40:05 +03001758 pp_stat_reg = _pp_stat_reg(intel_dp);
1759 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001760
1761 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001762 mask, value,
1763 I915_READ(pp_stat_reg),
1764 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001765
Chris Wilson9036ff02016-06-30 15:33:09 +01001766 if (intel_wait_for_register(dev_priv,
1767 pp_stat_reg, mask, value,
1768 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001769 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001770 I915_READ(pp_stat_reg),
1771 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001772
1773 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001774}
1775
Daniel Vetter4be73782014-01-17 14:39:48 +01001776static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001777{
1778 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001779 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001780}
1781
Daniel Vetter4be73782014-01-17 14:39:48 +01001782static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001783{
Keith Packardbd943152011-09-18 23:09:52 -07001784 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001785 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001786}
Keith Packardbd943152011-09-18 23:09:52 -07001787
Daniel Vetter4be73782014-01-17 14:39:48 +01001788static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001789{
Abhay Kumard28d4732016-01-22 17:39:04 -08001790 ktime_t panel_power_on_time;
1791 s64 panel_power_off_duration;
1792
Keith Packard99ea7122011-11-01 19:57:50 -07001793 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001794
Abhay Kumard28d4732016-01-22 17:39:04 -08001795 /* take the difference of currrent time and panel power off time
1796 * and then make panel wait for t11_t12 if needed. */
1797 panel_power_on_time = ktime_get_boottime();
1798 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1799
Paulo Zanonidce56b32013-12-19 14:29:40 -02001800 /* When we disable the VDD override bit last we have to do the manual
1801 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001802 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1803 wait_remaining_ms_from_jiffies(jiffies,
1804 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001805
Daniel Vetter4be73782014-01-17 14:39:48 +01001806 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001807}
Keith Packardbd943152011-09-18 23:09:52 -07001808
Daniel Vetter4be73782014-01-17 14:39:48 +01001809static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001810{
1811 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1812 intel_dp->backlight_on_delay);
1813}
1814
Daniel Vetter4be73782014-01-17 14:39:48 +01001815static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001816{
1817 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1818 intel_dp->backlight_off_delay);
1819}
Keith Packard99ea7122011-11-01 19:57:50 -07001820
Keith Packard832dd3c2011-11-01 19:34:06 -07001821/* Read the current pp_control value, unlocking the register if it
1822 * is locked
1823 */
1824
Jesse Barnes453c5422013-03-28 09:55:41 -07001825static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001826{
Jesse Barnes453c5422013-03-28 09:55:41 -07001827 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001828 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07001829 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001830
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001831 lockdep_assert_held(&dev_priv->pps_mutex);
1832
Jani Nikulabf13e812013-09-06 07:40:05 +03001833 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03001834 if (WARN_ON(!HAS_DDI(dev_priv) &&
1835 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301836 control &= ~PANEL_UNLOCK_MASK;
1837 control |= PANEL_UNLOCK_REGS;
1838 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001839 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001840}
1841
Ville Syrjälä951468f2014-09-04 14:55:31 +03001842/*
1843 * Must be paired with edp_panel_vdd_off().
1844 * Must hold pps_mutex around the whole on/off sequence.
1845 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1846 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001847static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001848{
Paulo Zanoni30add222012-10-26 19:05:45 -02001849 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001850 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1851 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001852 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001853 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001854 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001855 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001856 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001857
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001858 lockdep_assert_held(&dev_priv->pps_mutex);
1859
Keith Packard97af61f572011-09-28 16:23:51 -07001860 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001861 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001862
Egbert Eich2c623c12014-11-25 12:54:57 +01001863 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001864 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001865
Daniel Vetter4be73782014-01-17 14:39:48 +01001866 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001867 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001868
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001869 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001870 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001871
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001872 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1873 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001874
Daniel Vetter4be73782014-01-17 14:39:48 +01001875 if (!edp_have_panel_power(intel_dp))
1876 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001877
Jesse Barnes453c5422013-03-28 09:55:41 -07001878 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001879 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001880
Jani Nikulabf13e812013-09-06 07:40:05 +03001881 pp_stat_reg = _pp_stat_reg(intel_dp);
1882 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001883
1884 I915_WRITE(pp_ctrl_reg, pp);
1885 POSTING_READ(pp_ctrl_reg);
1886 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1887 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001888 /*
1889 * If the panel wasn't on, delay before accessing aux channel
1890 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001891 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001892 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1893 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001894 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001895 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001896
1897 return need_to_disable;
1898}
1899
Ville Syrjälä951468f2014-09-04 14:55:31 +03001900/*
1901 * Must be paired with intel_edp_panel_vdd_off() or
1902 * intel_edp_panel_off().
1903 * Nested calls to these functions are not allowed since
1904 * we drop the lock. Caller must use some higher level
1905 * locking to prevent nested calls from other threads.
1906 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001907void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001908{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001909 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001910
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001911 if (!is_edp(intel_dp))
1912 return;
1913
Ville Syrjälä773538e82014-09-04 14:54:56 +03001914 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001915 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001916 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001917
Rob Clarke2c719b2014-12-15 13:56:32 -05001918 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001919 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001920}
1921
Daniel Vetter4be73782014-01-17 14:39:48 +01001922static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001923{
Paulo Zanoni30add222012-10-26 19:05:45 -02001924 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001925 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001926 struct intel_digital_port *intel_dig_port =
1927 dp_to_dig_port(intel_dp);
1928 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1929 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001930 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001931 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001932
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001933 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001934
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001935 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001936
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001937 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001938 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001939
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001940 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1941 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001942
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001943 pp = ironlake_get_pp_control(intel_dp);
1944 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001945
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001946 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1947 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001948
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001949 I915_WRITE(pp_ctrl_reg, pp);
1950 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001951
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001952 /* Make sure sequencer is idle before allowing subsequent activity */
1953 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1954 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001955
Imre Deak5a162e22016-08-10 14:07:30 +03001956 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001957 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001958
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001959 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001960 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001961}
1962
Daniel Vetter4be73782014-01-17 14:39:48 +01001963static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001964{
1965 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1966 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001967
Ville Syrjälä773538e82014-09-04 14:54:56 +03001968 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001969 if (!intel_dp->want_panel_vdd)
1970 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001971 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001972}
1973
Imre Deakaba86892014-07-30 15:57:31 +03001974static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1975{
1976 unsigned long delay;
1977
1978 /*
1979 * Queue the timer to fire a long time from now (relative to the power
1980 * down delay) to keep the panel power up across a sequence of
1981 * operations.
1982 */
1983 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1984 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1985}
1986
Ville Syrjälä951468f2014-09-04 14:55:31 +03001987/*
1988 * Must be paired with edp_panel_vdd_on().
1989 * Must hold pps_mutex around the whole on/off sequence.
1990 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1991 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001992static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001993{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001994 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001995
1996 lockdep_assert_held(&dev_priv->pps_mutex);
1997
Keith Packard97af61f572011-09-28 16:23:51 -07001998 if (!is_edp(intel_dp))
1999 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002000
Rob Clarke2c719b2014-12-15 13:56:32 -05002001 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002002 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002003
Keith Packardbd943152011-09-18 23:09:52 -07002004 intel_dp->want_panel_vdd = false;
2005
Imre Deakaba86892014-07-30 15:57:31 +03002006 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002007 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002008 else
2009 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002010}
2011
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002012static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002013{
Paulo Zanoni30add222012-10-26 19:05:45 -02002014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002015 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002016 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002017 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002018
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002019 lockdep_assert_held(&dev_priv->pps_mutex);
2020
Keith Packard97af61f572011-09-28 16:23:51 -07002021 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002022 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002023
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002024 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2025 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002026
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002027 if (WARN(edp_have_panel_power(intel_dp),
2028 "eDP port %c panel power already on\n",
2029 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002030 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002031
Daniel Vetter4be73782014-01-17 14:39:48 +01002032 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002033
Jani Nikulabf13e812013-09-06 07:40:05 +03002034 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002035 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002036 if (IS_GEN5(dev)) {
2037 /* ILK workaround: disable reset around power sequence */
2038 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002039 I915_WRITE(pp_ctrl_reg, pp);
2040 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002041 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002042
Imre Deak5a162e22016-08-10 14:07:30 +03002043 pp |= PANEL_POWER_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002044 if (!IS_GEN5(dev))
2045 pp |= PANEL_POWER_RESET;
2046
Jesse Barnes453c5422013-03-28 09:55:41 -07002047 I915_WRITE(pp_ctrl_reg, pp);
2048 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002049
Daniel Vetter4be73782014-01-17 14:39:48 +01002050 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002051 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002052
Keith Packard05ce1a42011-09-29 16:33:01 -07002053 if (IS_GEN5(dev)) {
2054 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002055 I915_WRITE(pp_ctrl_reg, pp);
2056 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002057 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002058}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002059
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002060void intel_edp_panel_on(struct intel_dp *intel_dp)
2061{
2062 if (!is_edp(intel_dp))
2063 return;
2064
2065 pps_lock(intel_dp);
2066 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002067 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002068}
2069
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002070
2071static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002072{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002073 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2074 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002075 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002076 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002077 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002078 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002079 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002080
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002081 lockdep_assert_held(&dev_priv->pps_mutex);
2082
Keith Packard97af61f572011-09-28 16:23:51 -07002083 if (!is_edp(intel_dp))
2084 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002085
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002086 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2087 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002088
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002089 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2090 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002091
Jesse Barnes453c5422013-03-28 09:55:41 -07002092 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002093 /* We need to switch off panel power _and_ force vdd, for otherwise some
2094 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002095 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002096 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002097
Jani Nikulabf13e812013-09-06 07:40:05 +03002098 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002099
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002100 intel_dp->want_panel_vdd = false;
2101
Jesse Barnes453c5422013-03-28 09:55:41 -07002102 I915_WRITE(pp_ctrl_reg, pp);
2103 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002104
Abhay Kumard28d4732016-01-22 17:39:04 -08002105 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002106 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002107
2108 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002109 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002110 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002111}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002112
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002113void intel_edp_panel_off(struct intel_dp *intel_dp)
2114{
2115 if (!is_edp(intel_dp))
2116 return;
2117
2118 pps_lock(intel_dp);
2119 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002120 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002121}
2122
Jani Nikula1250d102014-08-12 17:11:39 +03002123/* Enable backlight in the panel power control. */
2124static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002125{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002126 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2127 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002128 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002129 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002130 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002131
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002132 /*
2133 * If we enable the backlight right away following a panel power
2134 * on, we may see slight flicker as the panel syncs with the eDP
2135 * link. So delay a bit to make sure the image is solid before
2136 * allowing it to appear.
2137 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002138 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002139
Ville Syrjälä773538e82014-09-04 14:54:56 +03002140 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002141
Jesse Barnes453c5422013-03-28 09:55:41 -07002142 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002143 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002144
Jani Nikulabf13e812013-09-06 07:40:05 +03002145 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002146
2147 I915_WRITE(pp_ctrl_reg, pp);
2148 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002149
Ville Syrjälä773538e82014-09-04 14:54:56 +03002150 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002151}
2152
Jani Nikula1250d102014-08-12 17:11:39 +03002153/* Enable backlight PWM and backlight PP control. */
2154void intel_edp_backlight_on(struct intel_dp *intel_dp)
2155{
2156 if (!is_edp(intel_dp))
2157 return;
2158
2159 DRM_DEBUG_KMS("\n");
2160
2161 intel_panel_enable_backlight(intel_dp->attached_connector);
2162 _intel_edp_backlight_on(intel_dp);
2163}
2164
2165/* Disable backlight in the panel power control. */
2166static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002167{
Paulo Zanoni30add222012-10-26 19:05:45 -02002168 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002169 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002170 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002171 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002172
Keith Packardf01eca22011-09-28 16:48:10 -07002173 if (!is_edp(intel_dp))
2174 return;
2175
Ville Syrjälä773538e82014-09-04 14:54:56 +03002176 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002177
Jesse Barnes453c5422013-03-28 09:55:41 -07002178 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002179 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002180
Jani Nikulabf13e812013-09-06 07:40:05 +03002181 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002182
2183 I915_WRITE(pp_ctrl_reg, pp);
2184 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002185
Ville Syrjälä773538e82014-09-04 14:54:56 +03002186 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002187
Paulo Zanonidce56b32013-12-19 14:29:40 -02002188 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002189 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002190}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002191
Jani Nikula1250d102014-08-12 17:11:39 +03002192/* Disable backlight PP control and backlight PWM. */
2193void intel_edp_backlight_off(struct intel_dp *intel_dp)
2194{
2195 if (!is_edp(intel_dp))
2196 return;
2197
2198 DRM_DEBUG_KMS("\n");
2199
2200 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002201 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002202}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002203
Jani Nikula73580fb72014-08-12 17:11:41 +03002204/*
2205 * Hook for controlling the panel power control backlight through the bl_power
2206 * sysfs attribute. Take care to handle multiple calls.
2207 */
2208static void intel_edp_backlight_power(struct intel_connector *connector,
2209 bool enable)
2210{
2211 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002212 bool is_enabled;
2213
Ville Syrjälä773538e82014-09-04 14:54:56 +03002214 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002215 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002216 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002217
2218 if (is_enabled == enable)
2219 return;
2220
Jani Nikula23ba9372014-08-27 14:08:43 +03002221 DRM_DEBUG_KMS("panel power control backlight %s\n",
2222 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002223
2224 if (enable)
2225 _intel_edp_backlight_on(intel_dp);
2226 else
2227 _intel_edp_backlight_off(intel_dp);
2228}
2229
Ville Syrjälä64e10772015-10-29 21:26:01 +02002230static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2231{
2232 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2233 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2234 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2235
2236 I915_STATE_WARN(cur_state != state,
2237 "DP port %c state assertion failure (expected %s, current %s)\n",
2238 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002239 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002240}
2241#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2242
2243static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2244{
2245 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2246
2247 I915_STATE_WARN(cur_state != state,
2248 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002249 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002250}
2251#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2252#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2253
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002254static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2255 struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002256{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002257 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002258 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002259
Ville Syrjälä64e10772015-10-29 21:26:01 +02002260 assert_pipe_disabled(dev_priv, crtc->pipe);
2261 assert_dp_port_disabled(intel_dp);
2262 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002263
Ville Syrjäläabfce942015-10-29 21:26:03 +02002264 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002265 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002266
2267 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2268
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002269 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002270 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2271 else
2272 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2273
2274 I915_WRITE(DP_A, intel_dp->DP);
2275 POSTING_READ(DP_A);
2276 udelay(500);
2277
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002278 /*
2279 * [DevILK] Work around required when enabling DP PLL
2280 * while a pipe is enabled going to FDI:
2281 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2282 * 2. Program DP PLL enable
2283 */
2284 if (IS_GEN5(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +01002285 intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002286
Daniel Vetter07679352012-09-06 22:15:42 +02002287 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002288
Daniel Vetter07679352012-09-06 22:15:42 +02002289 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002290 POSTING_READ(DP_A);
2291 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002292}
2293
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002294static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002295{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002297 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2298 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002299
Ville Syrjälä64e10772015-10-29 21:26:01 +02002300 assert_pipe_disabled(dev_priv, crtc->pipe);
2301 assert_dp_port_disabled(intel_dp);
2302 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002303
Ville Syrjäläabfce942015-10-29 21:26:03 +02002304 DRM_DEBUG_KMS("disabling eDP PLL\n");
2305
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002306 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002307
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002308 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002309 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002310 udelay(200);
2311}
2312
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002313/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002314void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002315{
2316 int ret, i;
2317
2318 /* Should have a valid DPCD by this point */
2319 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2320 return;
2321
2322 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002323 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2324 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002325 } else {
2326 /*
2327 * When turning on, we need to retry for 1ms to give the sink
2328 * time to wake up.
2329 */
2330 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002331 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2332 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002333 if (ret == 1)
2334 break;
2335 msleep(1);
2336 }
2337 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002338
2339 if (ret != 1)
2340 DRM_DEBUG_KMS("failed to %s sink power state\n",
2341 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002342}
2343
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002344static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2345 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002346{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002347 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002348 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002349 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002350 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak6d129be2014-03-05 16:20:54 +02002351 enum intel_display_power_domain power_domain;
2352 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002353 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002354
2355 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002356 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002357 return false;
2358
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002359 ret = false;
2360
Imre Deak6d129be2014-03-05 16:20:54 +02002361 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002362
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002363 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002364 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002365
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002366 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002367 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002368 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002369 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002370
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002371 for_each_pipe(dev_priv, p) {
2372 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2373 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2374 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002375 ret = true;
2376
2377 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002378 }
2379 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002380
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002381 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002382 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002383 } else if (IS_CHERRYVIEW(dev)) {
2384 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2385 } else {
2386 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002387 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002388
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002389 ret = true;
2390
2391out:
2392 intel_display_power_put(dev_priv, power_domain);
2393
2394 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002395}
2396
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002397static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002398 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002399{
2400 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002401 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002402 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002403 struct drm_i915_private *dev_priv = to_i915(dev);
Xiong Zhang63000ef2013-06-28 12:59:06 +08002404 enum port port = dp_to_dig_port(intel_dp)->port;
2405 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002406
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002407 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002408
2409 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002410
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002411 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002412 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2413
2414 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002415 flags |= DRM_MODE_FLAG_PHSYNC;
2416 else
2417 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002418
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002419 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002420 flags |= DRM_MODE_FLAG_PVSYNC;
2421 else
2422 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002423 } else {
2424 if (tmp & DP_SYNC_HS_HIGH)
2425 flags |= DRM_MODE_FLAG_PHSYNC;
2426 else
2427 flags |= DRM_MODE_FLAG_NHSYNC;
2428
2429 if (tmp & DP_SYNC_VS_HIGH)
2430 flags |= DRM_MODE_FLAG_PVSYNC;
2431 else
2432 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002433 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002434
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002435 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002436
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002437 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002438 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002439 pipe_config->limited_color_range = true;
2440
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002441 pipe_config->lane_count =
2442 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2443
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002444 intel_dp_get_m_n(crtc, pipe_config);
2445
Ville Syrjälä18442d02013-09-13 16:00:08 +03002446 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002447 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002448 pipe_config->port_clock = 162000;
2449 else
2450 pipe_config->port_clock = 270000;
2451 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002452
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002453 pipe_config->base.adjusted_mode.crtc_clock =
2454 intel_dotclock_calculate(pipe_config->port_clock,
2455 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002456
Jani Nikula6aa23e62016-03-24 17:50:20 +02002457 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2458 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002459 /*
2460 * This is a big fat ugly hack.
2461 *
2462 * Some machines in UEFI boot mode provide us a VBT that has 18
2463 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2464 * unknown we fail to light up. Yet the same BIOS boots up with
2465 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2466 * max, not what it tells us to use.
2467 *
2468 * Note: This will still be broken if the eDP panel is not lit
2469 * up by the BIOS, and thus we can't get the mode at module
2470 * load.
2471 */
2472 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002473 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2474 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002475 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002476}
2477
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002478static void intel_disable_dp(struct intel_encoder *encoder,
2479 struct intel_crtc_state *old_crtc_state,
2480 struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002481{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002482 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002483 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002484
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002485 if (old_crtc_state->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002486 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002487
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002488 if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002489 intel_psr_disable(intel_dp);
2490
Daniel Vetter6cb49832012-05-20 17:14:50 +02002491 /* Make sure the panel is off before trying to change the mode. But also
2492 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002493 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002494 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002495 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002496 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002497
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002498 /* disable the port before the pipe on g4x */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002499 if (INTEL_GEN(dev_priv) < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002500 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002501}
2502
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002503static void ilk_post_disable_dp(struct intel_encoder *encoder,
2504 struct intel_crtc_state *old_crtc_state,
2505 struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002506{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002507 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002508 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002509
Ville Syrjälä49277c32014-03-31 18:21:26 +03002510 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002511
2512 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002513 if (port == PORT_A)
2514 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002515}
2516
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002517static void vlv_post_disable_dp(struct intel_encoder *encoder,
2518 struct intel_crtc_state *old_crtc_state,
2519 struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002520{
2521 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2522
2523 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002524}
2525
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002526static void chv_post_disable_dp(struct intel_encoder *encoder,
2527 struct intel_crtc_state *old_crtc_state,
2528 struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002529{
2530 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002531 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002532 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002533
2534 intel_dp_link_down(intel_dp);
2535
Ville Syrjäläa5805162015-05-26 20:42:30 +03002536 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002537
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002538 /* Assert data lane reset */
2539 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002540
Ville Syrjäläa5805162015-05-26 20:42:30 +03002541 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002542}
2543
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002544static void
2545_intel_dp_set_link_train(struct intel_dp *intel_dp,
2546 uint32_t *DP,
2547 uint8_t dp_train_pat)
2548{
2549 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2550 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002551 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002552 enum port port = intel_dig_port->port;
2553
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002554 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2555 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2556 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2557
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002558 if (HAS_DDI(dev)) {
2559 uint32_t temp = I915_READ(DP_TP_CTL(port));
2560
2561 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2562 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2563 else
2564 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2565
2566 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2567 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2568 case DP_TRAINING_PATTERN_DISABLE:
2569 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2570
2571 break;
2572 case DP_TRAINING_PATTERN_1:
2573 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2574 break;
2575 case DP_TRAINING_PATTERN_2:
2576 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2577 break;
2578 case DP_TRAINING_PATTERN_3:
2579 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2580 break;
2581 }
2582 I915_WRITE(DP_TP_CTL(port), temp);
2583
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002584 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2585 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002586 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2587
2588 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2589 case DP_TRAINING_PATTERN_DISABLE:
2590 *DP |= DP_LINK_TRAIN_OFF_CPT;
2591 break;
2592 case DP_TRAINING_PATTERN_1:
2593 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2594 break;
2595 case DP_TRAINING_PATTERN_2:
2596 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2597 break;
2598 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002599 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002600 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2601 break;
2602 }
2603
2604 } else {
2605 if (IS_CHERRYVIEW(dev))
2606 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2607 else
2608 *DP &= ~DP_LINK_TRAIN_MASK;
2609
2610 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2611 case DP_TRAINING_PATTERN_DISABLE:
2612 *DP |= DP_LINK_TRAIN_OFF;
2613 break;
2614 case DP_TRAINING_PATTERN_1:
2615 *DP |= DP_LINK_TRAIN_PAT_1;
2616 break;
2617 case DP_TRAINING_PATTERN_2:
2618 *DP |= DP_LINK_TRAIN_PAT_2;
2619 break;
2620 case DP_TRAINING_PATTERN_3:
2621 if (IS_CHERRYVIEW(dev)) {
2622 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2623 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002624 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002625 *DP |= DP_LINK_TRAIN_PAT_2;
2626 }
2627 break;
2628 }
2629 }
2630}
2631
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002632static void intel_dp_enable_port(struct intel_dp *intel_dp,
2633 struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002634{
2635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002636 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002637
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002638 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002639
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002640 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002641
2642 /*
2643 * Magic for VLV/CHV. We _must_ first set up the register
2644 * without actually enabling the port, and then do another
2645 * write to enable the port. Otherwise link training will
2646 * fail when the power sequencer is freshly used for this port.
2647 */
2648 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002649 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002650 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002651
2652 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2653 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002654}
2655
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002656static void intel_enable_dp(struct intel_encoder *encoder,
2657 struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002658{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002659 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2660 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002661 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulac1dec792014-10-27 16:26:56 +02002662 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002663 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002664 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002665
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002666 if (WARN_ON(dp_reg & DP_PORT_EN))
2667 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002668
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002669 pps_lock(intel_dp);
2670
Wayne Boyer666a4532015-12-09 12:29:35 -08002671 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002672 vlv_init_panel_power_sequencer(intel_dp);
2673
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002674 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002675
2676 edp_panel_vdd_on(intel_dp);
2677 edp_panel_on(intel_dp);
2678 edp_panel_vdd_off(intel_dp, true);
2679
2680 pps_unlock(intel_dp);
2681
Wayne Boyer666a4532015-12-09 12:29:35 -08002682 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002683 unsigned int lane_mask = 0x0;
2684
2685 if (IS_CHERRYVIEW(dev))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002686 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002687
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002688 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2689 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002690 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002691
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002692 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2693 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002694 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002695
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002696 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002697 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002698 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002699 intel_audio_codec_enable(encoder);
2700 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002701}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002702
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002703static void g4x_enable_dp(struct intel_encoder *encoder,
2704 struct intel_crtc_state *pipe_config,
2705 struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002706{
Jani Nikula828f5c62013-09-05 16:44:45 +03002707 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2708
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002709 intel_enable_dp(encoder, pipe_config);
Daniel Vetter4be73782014-01-17 14:39:48 +01002710 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002711}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002712
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002713static void vlv_enable_dp(struct intel_encoder *encoder,
2714 struct intel_crtc_state *pipe_config,
2715 struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002716{
Jani Nikula828f5c62013-09-05 16:44:45 +03002717 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2718
Daniel Vetter4be73782014-01-17 14:39:48 +01002719 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002720 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002721}
2722
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002723static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2724 struct intel_crtc_state *pipe_config,
2725 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002726{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002727 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002728 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002729
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002730 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002731
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002732 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002733 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002734 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002735}
2736
Ville Syrjälä83b84592014-10-16 21:29:51 +03002737static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2738{
2739 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002740 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002741 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002742 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002743
2744 edp_panel_vdd_off_sync(intel_dp);
2745
2746 /*
2747 * VLV seems to get confused when multiple power seqeuencers
2748 * have the same port selected (even if only one has power/vdd
2749 * enabled). The failure manifests as vlv_wait_port_ready() failing
2750 * CHV on the other hand doesn't seem to mind having the same port
2751 * selected in multiple power seqeuencers, but let's clear the
2752 * port select always when logically disconnecting a power sequencer
2753 * from a port.
2754 */
2755 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2756 pipe_name(pipe), port_name(intel_dig_port->port));
2757 I915_WRITE(pp_on_reg, 0);
2758 POSTING_READ(pp_on_reg);
2759
2760 intel_dp->pps_pipe = INVALID_PIPE;
2761}
2762
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002763static void vlv_steal_power_sequencer(struct drm_device *dev,
2764 enum pipe pipe)
2765{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002766 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002767 struct intel_encoder *encoder;
2768
2769 lockdep_assert_held(&dev_priv->pps_mutex);
2770
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002771 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2772 return;
2773
Jani Nikula19c80542015-12-16 12:48:16 +02002774 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002775 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002776 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002777
2778 if (encoder->type != INTEL_OUTPUT_EDP)
2779 continue;
2780
2781 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002782 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002783
2784 if (intel_dp->pps_pipe != pipe)
2785 continue;
2786
2787 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002788 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002789
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002790 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002791 "stealing pipe %c power sequencer from active eDP port %c\n",
2792 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002793
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002794 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002795 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002796 }
2797}
2798
2799static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2800{
2801 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2802 struct intel_encoder *encoder = &intel_dig_port->base;
2803 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002804 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002805 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002806
2807 lockdep_assert_held(&dev_priv->pps_mutex);
2808
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002809 if (!is_edp(intel_dp))
2810 return;
2811
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002812 if (intel_dp->pps_pipe == crtc->pipe)
2813 return;
2814
2815 /*
2816 * If another power sequencer was being used on this
2817 * port previously make sure to turn off vdd there while
2818 * we still have control of it.
2819 */
2820 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002821 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002822
2823 /*
2824 * We may be stealing the power
2825 * sequencer from another port.
2826 */
2827 vlv_steal_power_sequencer(dev, crtc->pipe);
2828
2829 /* now it's all ours */
2830 intel_dp->pps_pipe = crtc->pipe;
2831
2832 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2833 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2834
2835 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002836 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2837 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002838}
2839
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002840static void vlv_pre_enable_dp(struct intel_encoder *encoder,
2841 struct intel_crtc_state *pipe_config,
2842 struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002843{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002844 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002845
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002846 intel_enable_dp(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002847}
2848
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002849static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
2850 struct intel_crtc_state *pipe_config,
2851 struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002852{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002853 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002854
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002855 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002856}
2857
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002858static void chv_pre_enable_dp(struct intel_encoder *encoder,
2859 struct intel_crtc_state *pipe_config,
2860 struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002861{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002862 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002863
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002864 intel_enable_dp(encoder, pipe_config);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002865
2866 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002867 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002868}
2869
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002870static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
2871 struct intel_crtc_state *pipe_config,
2872 struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03002873{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002874 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03002875
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002876 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002877}
2878
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002879static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
2880 struct intel_crtc_state *pipe_config,
2881 struct drm_connector_state *conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002882{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002883 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002884}
2885
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002886/*
2887 * Fetch AUX CH registers 0x202 - 0x207 which contain
2888 * link status information
2889 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002890bool
Keith Packard93f62da2011-11-01 19:45:03 -07002891intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002892{
Lyude9f085eb2016-04-13 10:58:33 -04002893 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2894 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002895}
2896
Paulo Zanoni11002442014-06-13 18:45:41 -03002897/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002898uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002899intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002900{
Paulo Zanoni30add222012-10-26 19:05:45 -02002901 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002902 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002903 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002904
Vandana Kannan93147262014-11-18 15:45:29 +05302905 if (IS_BROXTON(dev))
2906 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2907 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002908 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302909 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002910 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002911 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302912 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002913 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302914 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002915 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302916 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002917 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302918 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002919}
2920
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002921uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002922intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2923{
Paulo Zanoni30add222012-10-26 19:05:45 -02002924 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002925 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002926
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002927 if (INTEL_INFO(dev)->gen >= 9) {
2928 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2930 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2931 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2932 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2934 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2936 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002937 default:
2938 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2939 }
2940 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002941 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2943 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2944 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2945 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2946 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2947 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002949 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302950 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002951 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002952 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002953 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302954 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2955 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2956 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2957 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2959 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002961 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302962 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002963 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002964 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002965 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302966 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2967 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2968 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2969 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2970 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002971 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302972 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002973 }
2974 } else {
2975 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302976 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2977 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2978 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2979 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2980 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2981 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002983 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302984 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002985 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002986 }
2987}
2988
Daniel Vetter5829975c2015-04-16 11:36:52 +02002989static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002990{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002991 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002992 unsigned long demph_reg_value, preemph_reg_value,
2993 uniqtranscale_reg_value;
2994 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002995
2996 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302997 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002998 preemph_reg_value = 0x0004000;
2999 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303000 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003001 demph_reg_value = 0x2B405555;
3002 uniqtranscale_reg_value = 0x552AB83A;
3003 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003005 demph_reg_value = 0x2B404040;
3006 uniqtranscale_reg_value = 0x5548B83A;
3007 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003009 demph_reg_value = 0x2B245555;
3010 uniqtranscale_reg_value = 0x5560B83A;
3011 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003013 demph_reg_value = 0x2B405555;
3014 uniqtranscale_reg_value = 0x5598DA3A;
3015 break;
3016 default:
3017 return 0;
3018 }
3019 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303020 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003021 preemph_reg_value = 0x0002000;
3022 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303023 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003024 demph_reg_value = 0x2B404040;
3025 uniqtranscale_reg_value = 0x5552B83A;
3026 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003028 demph_reg_value = 0x2B404848;
3029 uniqtranscale_reg_value = 0x5580B83A;
3030 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032 demph_reg_value = 0x2B404040;
3033 uniqtranscale_reg_value = 0x55ADDA3A;
3034 break;
3035 default:
3036 return 0;
3037 }
3038 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003040 preemph_reg_value = 0x0000000;
3041 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003043 demph_reg_value = 0x2B305555;
3044 uniqtranscale_reg_value = 0x5570B83A;
3045 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 demph_reg_value = 0x2B2B4040;
3048 uniqtranscale_reg_value = 0x55ADDA3A;
3049 break;
3050 default:
3051 return 0;
3052 }
3053 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003055 preemph_reg_value = 0x0006000;
3056 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003058 demph_reg_value = 0x1B405555;
3059 uniqtranscale_reg_value = 0x55ADDA3A;
3060 break;
3061 default:
3062 return 0;
3063 }
3064 break;
3065 default:
3066 return 0;
3067 }
3068
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003069 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3070 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003071
3072 return 0;
3073}
3074
Daniel Vetter5829975c2015-04-16 11:36:52 +02003075static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003076{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003077 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3078 u32 deemph_reg_value, margin_reg_value;
3079 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003080 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003081
3082 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303083 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003084 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003086 deemph_reg_value = 128;
3087 margin_reg_value = 52;
3088 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003090 deemph_reg_value = 128;
3091 margin_reg_value = 77;
3092 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003094 deemph_reg_value = 128;
3095 margin_reg_value = 102;
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003098 deemph_reg_value = 128;
3099 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003100 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003101 break;
3102 default:
3103 return 0;
3104 }
3105 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003107 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003109 deemph_reg_value = 85;
3110 margin_reg_value = 78;
3111 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303112 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003113 deemph_reg_value = 85;
3114 margin_reg_value = 116;
3115 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303116 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003117 deemph_reg_value = 85;
3118 margin_reg_value = 154;
3119 break;
3120 default:
3121 return 0;
3122 }
3123 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303124 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003125 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303126 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003127 deemph_reg_value = 64;
3128 margin_reg_value = 104;
3129 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 deemph_reg_value = 64;
3132 margin_reg_value = 154;
3133 break;
3134 default:
3135 return 0;
3136 }
3137 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003139 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003141 deemph_reg_value = 43;
3142 margin_reg_value = 154;
3143 break;
3144 default:
3145 return 0;
3146 }
3147 break;
3148 default:
3149 return 0;
3150 }
3151
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003152 chv_set_phy_signal_level(encoder, deemph_reg_value,
3153 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003154
3155 return 0;
3156}
3157
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003158static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003159gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003160{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003161 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003162
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003163 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303164 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003165 default:
3166 signal_levels |= DP_VOLTAGE_0_4;
3167 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169 signal_levels |= DP_VOLTAGE_0_6;
3170 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303171 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172 signal_levels |= DP_VOLTAGE_0_8;
3173 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003175 signal_levels |= DP_VOLTAGE_1_2;
3176 break;
3177 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003178 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003180 default:
3181 signal_levels |= DP_PRE_EMPHASIS_0;
3182 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003184 signal_levels |= DP_PRE_EMPHASIS_3_5;
3185 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003187 signal_levels |= DP_PRE_EMPHASIS_6;
3188 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003190 signal_levels |= DP_PRE_EMPHASIS_9_5;
3191 break;
3192 }
3193 return signal_levels;
3194}
3195
Zhenyu Wange3421a12010-04-08 09:43:27 +08003196/* Gen6's DP voltage swing and pre-emphasis control */
3197static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003198gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003199{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003200 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3201 DP_TRAIN_PRE_EMPHASIS_MASK);
3202 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303203 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3204 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003205 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003207 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3209 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003210 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003213 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003216 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003217 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003218 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3219 "0x%x\n", signal_levels);
3220 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003221 }
3222}
3223
Keith Packard1a2eb462011-11-16 16:26:07 -08003224/* Gen7's DP voltage swing and pre-emphasis control */
3225static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003226gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003227{
3228 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3229 DP_TRAIN_PRE_EMPHASIS_MASK);
3230 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303231 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003232 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003234 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003236 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3237
Sonika Jindalbd600182014-08-08 16:23:41 +05303238 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003239 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003241 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3242
Sonika Jindalbd600182014-08-08 16:23:41 +05303243 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003244 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003246 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3247
3248 default:
3249 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3250 "0x%x\n", signal_levels);
3251 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3252 }
3253}
3254
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003255void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003256intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003257{
3258 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003259 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003260 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003261 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003262 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003263 uint8_t train_set = intel_dp->train_set[0];
3264
David Weinehallf8896f52015-06-25 11:11:03 +03003265 if (HAS_DDI(dev)) {
3266 signal_levels = ddi_signal_levels(intel_dp);
3267
3268 if (IS_BROXTON(dev))
3269 signal_levels = 0;
3270 else
3271 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003272 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003273 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003274 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003275 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003276 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003277 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003278 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003279 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003280 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003281 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3282 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003283 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003284 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3285 }
3286
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303287 if (mask)
3288 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3289
3290 DRM_DEBUG_KMS("Using vswing level %d\n",
3291 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3292 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3293 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3294 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003295
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003296 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003297
3298 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3299 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003300}
3301
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003302void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003303intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3304 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003305{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003306 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003307 struct drm_i915_private *dev_priv =
3308 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003309
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003310 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003311
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003312 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003313 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003314}
3315
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003316void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003317{
3318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3319 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003320 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak3ab9c632013-05-03 12:57:41 +03003321 enum port port = intel_dig_port->port;
3322 uint32_t val;
3323
3324 if (!HAS_DDI(dev))
3325 return;
3326
3327 val = I915_READ(DP_TP_CTL(port));
3328 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3329 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3330 I915_WRITE(DP_TP_CTL(port), val);
3331
3332 /*
3333 * On PORT_A we can have only eDP in SST mode. There the only reason
3334 * we need to set idle transmission mode is to work around a HW issue
3335 * where we enable the pipe while not in idle link-training mode.
3336 * In this case there is requirement to wait for a minimum number of
3337 * idle patterns to be sent.
3338 */
3339 if (port == PORT_A)
3340 return;
3341
Chris Wilsona7670172016-06-30 15:33:10 +01003342 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3343 DP_TP_STATUS_IDLE_DONE,
3344 DP_TP_STATUS_IDLE_DONE,
3345 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003346 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3347}
3348
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003350intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003351{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003352 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003353 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003354 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003355 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003356 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003357 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003358
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003359 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003360 return;
3361
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003362 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003363 return;
3364
Zhao Yakui28c97732009-10-09 11:39:41 +08003365 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003366
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003367 if ((IS_GEN7(dev) && port == PORT_A) ||
3368 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003369 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003370 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003371 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003372 if (IS_CHERRYVIEW(dev))
3373 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3374 else
3375 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003376 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003377 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003378 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003379 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003380
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003381 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3382 I915_WRITE(intel_dp->output_reg, DP);
3383 POSTING_READ(intel_dp->output_reg);
3384
3385 /*
3386 * HW workaround for IBX, we need to move the port
3387 * to transcoder A after disabling it to allow the
3388 * matching HDMI port to be enabled on transcoder A.
3389 */
3390 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003391 /*
3392 * We get CPU/PCH FIFO underruns on the other pipe when
3393 * doing the workaround. Sweep them under the rug.
3394 */
3395 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3396 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3397
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003398 /* always enable with pattern 1 (as per spec) */
3399 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3400 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3401 I915_WRITE(intel_dp->output_reg, DP);
3402 POSTING_READ(intel_dp->output_reg);
3403
3404 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003405 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003406 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003407
Chris Wilson91c8a322016-07-05 10:40:23 +01003408 intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003409 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3410 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003411 }
3412
Keith Packardf01eca22011-09-28 16:48:10 -07003413 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003414
3415 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003416}
3417
Keith Packard26d61aa2011-07-25 20:01:09 -07003418static bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003419intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003420{
Lyude9f085eb2016-04-13 10:58:33 -04003421 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3422 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003423 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003424
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003425 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003426
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003427 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3428}
3429
3430static bool
3431intel_edp_init_dpcd(struct intel_dp *intel_dp)
3432{
3433 struct drm_i915_private *dev_priv =
3434 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3435
3436 /* this function is meant to be called only once */
3437 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3438
3439 if (!intel_dp_read_dpcd(intel_dp))
3440 return false;
3441
3442 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3443 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3444 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3445
3446 /* Check if the panel supports PSR */
3447 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3448 intel_dp->psr_dpcd,
3449 sizeof(intel_dp->psr_dpcd));
3450 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3451 dev_priv->psr.sink_support = true;
3452 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3453 }
3454
3455 if (INTEL_GEN(dev_priv) >= 9 &&
3456 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3457 uint8_t frame_sync_cap;
3458
3459 dev_priv->psr.sink_support = true;
3460 drm_dp_dpcd_read(&intel_dp->aux,
3461 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3462 &frame_sync_cap, 1);
3463 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3464 /* PSR2 needs frame sync as well */
3465 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3466 DRM_DEBUG_KMS("PSR2 %s on sink",
3467 dev_priv->psr.psr2_support ? "supported" : "not supported");
3468 }
3469
3470 /* Read the eDP Display control capabilities registers */
3471 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3472 drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3473 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
3474 sizeof(intel_dp->edp_dpcd)))
3475 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3476 intel_dp->edp_dpcd);
3477
3478 /* Intermediate frequency support */
3479 if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3480 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3481 int i;
3482
3483 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3484 sink_rates, sizeof(sink_rates));
3485
3486 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3487 int val = le16_to_cpu(sink_rates[i]);
3488
3489 if (val == 0)
3490 break;
3491
3492 /* Value read is in kHz while drm clock is saved in deca-kHz */
3493 intel_dp->sink_rates[i] = (val * 200) / 10;
3494 }
3495 intel_dp->num_sink_rates = i;
3496 }
3497
3498 return true;
3499}
3500
3501
3502static bool
3503intel_dp_get_dpcd(struct intel_dp *intel_dp)
3504{
3505 if (!intel_dp_read_dpcd(intel_dp))
3506 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003507
Lyude9f085eb2016-04-13 10:58:33 -04003508 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3509 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303510 return false;
3511
3512 /*
3513 * Sink count can change between short pulse hpd hence
3514 * a member variable in intel_dp will track any changes
3515 * between short pulse interrupts.
3516 */
3517 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3518
3519 /*
3520 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3521 * a dongle is present but no display. Unless we require to know
3522 * if a dongle is present or not, we don't need to update
3523 * downstream port information. So, an early return here saves
3524 * time from performing other operations which are not required.
3525 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303526 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303527 return false;
3528
Adam Jacksonedb39242012-09-18 10:58:49 -04003529 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3530 DP_DWN_STRM_PORT_PRESENT))
3531 return true; /* native DP sink */
3532
3533 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3534 return true; /* no per-port downstream info */
3535
Lyude9f085eb2016-04-13 10:58:33 -04003536 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3537 intel_dp->downstream_ports,
3538 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003539 return false; /* downstream port status fetch failed */
3540
3541 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003542}
3543
Adam Jackson0d198322012-05-14 16:05:47 -04003544static void
3545intel_dp_probe_oui(struct intel_dp *intel_dp)
3546{
3547 u8 buf[3];
3548
3549 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3550 return;
3551
Lyude9f085eb2016-04-13 10:58:33 -04003552 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003553 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3554 buf[0], buf[1], buf[2]);
3555
Lyude9f085eb2016-04-13 10:58:33 -04003556 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003557 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3558 buf[0], buf[1], buf[2]);
3559}
3560
Dave Airlie0e32b392014-05-02 14:02:48 +10003561static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003562intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003563{
3564 u8 buf[1];
3565
Nathan Schulte7cc96132016-03-15 10:14:05 -05003566 if (!i915.enable_dp_mst)
3567 return false;
3568
Dave Airlie0e32b392014-05-02 14:02:48 +10003569 if (!intel_dp->can_mst)
3570 return false;
3571
3572 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3573 return false;
3574
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003575 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
3576 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003577
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003578 return buf[0] & DP_MST_CAP;
3579}
3580
3581static void
3582intel_dp_configure_mst(struct intel_dp *intel_dp)
3583{
3584 if (!i915.enable_dp_mst)
3585 return;
3586
3587 if (!intel_dp->can_mst)
3588 return;
3589
3590 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3591
3592 if (intel_dp->is_mst)
3593 DRM_DEBUG_KMS("Sink is MST capable\n");
3594 else
3595 DRM_DEBUG_KMS("Sink is not MST capable\n");
3596
3597 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3598 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003599}
3600
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003601static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003602{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003603 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003604 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003605 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003606 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003607 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003608 int count = 0;
3609 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003610
3611 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003612 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003613 ret = -EIO;
3614 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003615 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003616
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003617 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003618 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003619 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003620 ret = -EIO;
3621 goto out;
3622 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003623
Rodrigo Vivic6297842015-11-05 10:50:20 -08003624 do {
3625 intel_wait_for_vblank(dev, intel_crtc->pipe);
3626
3627 if (drm_dp_dpcd_readb(&intel_dp->aux,
3628 DP_TEST_SINK_MISC, &buf) < 0) {
3629 ret = -EIO;
3630 goto out;
3631 }
3632 count = buf & DP_TEST_COUNT_MASK;
3633 } while (--attempts && count);
3634
3635 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003636 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003637 ret = -ETIMEDOUT;
3638 }
3639
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003640 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003641 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003642 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003643}
3644
3645static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3646{
3647 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003648 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003649 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3650 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003651 int ret;
3652
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003653 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3654 return -EIO;
3655
3656 if (!(buf & DP_TEST_CRC_SUPPORTED))
3657 return -ENOTTY;
3658
3659 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3660 return -EIO;
3661
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003662 if (buf & DP_TEST_SINK_START) {
3663 ret = intel_dp_sink_crc_stop(intel_dp);
3664 if (ret)
3665 return ret;
3666 }
3667
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003668 hsw_disable_ips(intel_crtc);
3669
3670 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3671 buf | DP_TEST_SINK_START) < 0) {
3672 hsw_enable_ips(intel_crtc);
3673 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003674 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003675
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003676 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003677 return 0;
3678}
3679
3680int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3681{
3682 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3683 struct drm_device *dev = dig_port->base.base.dev;
3684 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3685 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003686 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003687 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003688
3689 ret = intel_dp_sink_crc_start(intel_dp);
3690 if (ret)
3691 return ret;
3692
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003693 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003694 intel_wait_for_vblank(dev, intel_crtc->pipe);
3695
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003696 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003697 DP_TEST_SINK_MISC, &buf) < 0) {
3698 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003699 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003700 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003701 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003702
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003703 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003704
3705 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003706 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3707 ret = -ETIMEDOUT;
3708 goto stop;
3709 }
3710
3711 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3712 ret = -EIO;
3713 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003714 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003715
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003716stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003717 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003718 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003719}
3720
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003721static bool
3722intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3723{
Lyude9f085eb2016-04-13 10:58:33 -04003724 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003725 DP_DEVICE_SERVICE_IRQ_VECTOR,
3726 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003727}
3728
Dave Airlie0e32b392014-05-02 14:02:48 +10003729static bool
3730intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3731{
3732 int ret;
3733
Lyude9f085eb2016-04-13 10:58:33 -04003734 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003735 DP_SINK_COUNT_ESI,
3736 sink_irq_vector, 14);
3737 if (ret != 14)
3738 return false;
3739
3740 return true;
3741}
3742
Todd Previtec5d5ab72015-04-15 08:38:38 -07003743static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003744{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003745 uint8_t test_result = DP_TEST_ACK;
3746 return test_result;
3747}
3748
3749static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3750{
3751 uint8_t test_result = DP_TEST_NAK;
3752 return test_result;
3753}
3754
3755static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3756{
3757 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003758 struct intel_connector *intel_connector = intel_dp->attached_connector;
3759 struct drm_connector *connector = &intel_connector->base;
3760
3761 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003762 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003763 intel_dp->aux.i2c_defer_count > 6) {
3764 /* Check EDID read for NACKs, DEFERs and corruption
3765 * (DP CTS 1.2 Core r1.1)
3766 * 4.2.2.4 : Failed EDID read, I2C_NAK
3767 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3768 * 4.2.2.6 : EDID corruption detected
3769 * Use failsafe mode for all cases
3770 */
3771 if (intel_dp->aux.i2c_nack_count > 0 ||
3772 intel_dp->aux.i2c_defer_count > 0)
3773 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3774 intel_dp->aux.i2c_nack_count,
3775 intel_dp->aux.i2c_defer_count);
3776 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3777 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303778 struct edid *block = intel_connector->detect_edid;
3779
3780 /* We have to write the checksum
3781 * of the last block read
3782 */
3783 block += intel_connector->detect_edid->extensions;
3784
Todd Previte559be302015-05-04 07:48:20 -07003785 if (!drm_dp_dpcd_write(&intel_dp->aux,
3786 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303787 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003788 1))
Todd Previte559be302015-05-04 07:48:20 -07003789 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3790
3791 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3792 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3793 }
3794
3795 /* Set test active flag here so userspace doesn't interrupt things */
3796 intel_dp->compliance_test_active = 1;
3797
Todd Previtec5d5ab72015-04-15 08:38:38 -07003798 return test_result;
3799}
3800
3801static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3802{
3803 uint8_t test_result = DP_TEST_NAK;
3804 return test_result;
3805}
3806
3807static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3808{
3809 uint8_t response = DP_TEST_NAK;
3810 uint8_t rxdata = 0;
3811 int status = 0;
3812
Todd Previtec5d5ab72015-04-15 08:38:38 -07003813 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3814 if (status <= 0) {
3815 DRM_DEBUG_KMS("Could not read test request from sink\n");
3816 goto update_status;
3817 }
3818
3819 switch (rxdata) {
3820 case DP_TEST_LINK_TRAINING:
3821 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3822 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3823 response = intel_dp_autotest_link_training(intel_dp);
3824 break;
3825 case DP_TEST_LINK_VIDEO_PATTERN:
3826 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3827 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3828 response = intel_dp_autotest_video_pattern(intel_dp);
3829 break;
3830 case DP_TEST_LINK_EDID_READ:
3831 DRM_DEBUG_KMS("EDID test requested\n");
3832 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3833 response = intel_dp_autotest_edid(intel_dp);
3834 break;
3835 case DP_TEST_LINK_PHY_TEST_PATTERN:
3836 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3837 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3838 response = intel_dp_autotest_phy_pattern(intel_dp);
3839 break;
3840 default:
3841 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3842 break;
3843 }
3844
3845update_status:
3846 status = drm_dp_dpcd_write(&intel_dp->aux,
3847 DP_TEST_RESPONSE,
3848 &response, 1);
3849 if (status <= 0)
3850 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003851}
3852
Dave Airlie0e32b392014-05-02 14:02:48 +10003853static int
3854intel_dp_check_mst_status(struct intel_dp *intel_dp)
3855{
3856 bool bret;
3857
3858 if (intel_dp->is_mst) {
3859 u8 esi[16] = { 0 };
3860 int ret = 0;
3861 int retry;
3862 bool handled;
3863 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3864go_again:
3865 if (bret == true) {
3866
3867 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03003868 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003869 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003870 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3871 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003872 intel_dp_stop_link_train(intel_dp);
3873 }
3874
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003875 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003876 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3877
3878 if (handled) {
3879 for (retry = 0; retry < 3; retry++) {
3880 int wret;
3881 wret = drm_dp_dpcd_write(&intel_dp->aux,
3882 DP_SINK_COUNT_ESI+1,
3883 &esi[1], 3);
3884 if (wret == 3) {
3885 break;
3886 }
3887 }
3888
3889 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3890 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003891 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003892 goto go_again;
3893 }
3894 } else
3895 ret = 0;
3896
3897 return ret;
3898 } else {
3899 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3900 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3901 intel_dp->is_mst = false;
3902 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3903 /* send a hotplug event */
3904 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3905 }
3906 }
3907 return -EINVAL;
3908}
3909
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303910static void
3911intel_dp_check_link_status(struct intel_dp *intel_dp)
3912{
3913 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3914 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3915 u8 link_status[DP_LINK_STATUS_SIZE];
3916
3917 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3918
3919 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3920 DRM_ERROR("Failed to get link status\n");
3921 return;
3922 }
3923
3924 if (!intel_encoder->base.crtc)
3925 return;
3926
3927 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3928 return;
3929
3930 /* if link training is requested we should perform it always */
3931 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3932 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3933 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3934 intel_encoder->base.name);
3935 intel_dp_start_link_train(intel_dp);
3936 intel_dp_stop_link_train(intel_dp);
3937 }
3938}
3939
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003940/*
3941 * According to DP spec
3942 * 5.1.2:
3943 * 1. Read DPCD
3944 * 2. Configure link according to Receiver Capabilities
3945 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3946 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303947 *
3948 * intel_dp_short_pulse - handles short pulse interrupts
3949 * when full detection is not required.
3950 * Returns %true if short pulse is handled and full detection
3951 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003952 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303953static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303954intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003955{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003956 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003957 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303958 u8 old_sink_count = intel_dp->sink_count;
3959 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003960
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303961 /*
3962 * Clearing compliance test variables to allow capturing
3963 * of values for next automated test request.
3964 */
3965 intel_dp->compliance_test_active = 0;
3966 intel_dp->compliance_test_type = 0;
3967 intel_dp->compliance_test_data = 0;
3968
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303969 /*
3970 * Now read the DPCD to see if it's actually running
3971 * If the current value of sink count doesn't match with
3972 * the value that was stored earlier or dpcd read failed
3973 * we need to do full detection
3974 */
3975 ret = intel_dp_get_dpcd(intel_dp);
3976
3977 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3978 /* No need to proceed if we are going to do full detect */
3979 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003980 }
3981
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003982 /* Try to read the source of the interrupt */
3983 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003984 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
3985 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003986 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003987 drm_dp_dpcd_writeb(&intel_dp->aux,
3988 DP_DEVICE_SERVICE_IRQ_VECTOR,
3989 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003990
3991 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003992 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003993 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3994 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3995 }
3996
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303997 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3998 intel_dp_check_link_status(intel_dp);
3999 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304000
4001 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004002}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004003
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004004/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004005static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004006intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004007{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004008 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004009 uint8_t type;
4010
4011 if (!intel_dp_get_dpcd(intel_dp))
4012 return connector_status_disconnected;
4013
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304014 if (is_edp(intel_dp))
4015 return connector_status_connected;
4016
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004017 /* if there's no downstream port, we're done */
4018 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004019 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004020
4021 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004022 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4023 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004024
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304025 return intel_dp->sink_count ?
4026 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004027 }
4028
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004029 if (intel_dp_can_mst(intel_dp))
4030 return connector_status_connected;
4031
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004032 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004033 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004034 return connector_status_connected;
4035
4036 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004037 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4038 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4039 if (type == DP_DS_PORT_TYPE_VGA ||
4040 type == DP_DS_PORT_TYPE_NON_EDID)
4041 return connector_status_unknown;
4042 } else {
4043 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4044 DP_DWN_STRM_PORT_TYPE_MASK;
4045 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4046 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4047 return connector_status_unknown;
4048 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004049
4050 /* Anything else is out of spec, warn and ignore */
4051 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004052 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004053}
4054
4055static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004056edp_detect(struct intel_dp *intel_dp)
4057{
4058 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4059 enum drm_connector_status status;
4060
4061 status = intel_panel_detect(dev);
4062 if (status == connector_status_unknown)
4063 status = connector_status_connected;
4064
4065 return status;
4066}
4067
Jani Nikulab93433c2015-08-20 10:47:36 +03004068static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4069 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004070{
Jani Nikulab93433c2015-08-20 10:47:36 +03004071 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004072
Jani Nikula0df53b72015-08-20 10:47:40 +03004073 switch (port->port) {
4074 case PORT_A:
4075 return true;
4076 case PORT_B:
4077 bit = SDE_PORTB_HOTPLUG;
4078 break;
4079 case PORT_C:
4080 bit = SDE_PORTC_HOTPLUG;
4081 break;
4082 case PORT_D:
4083 bit = SDE_PORTD_HOTPLUG;
4084 break;
4085 default:
4086 MISSING_CASE(port->port);
4087 return false;
4088 }
4089
4090 return I915_READ(SDEISR) & bit;
4091}
4092
4093static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4094 struct intel_digital_port *port)
4095{
4096 u32 bit;
4097
4098 switch (port->port) {
4099 case PORT_A:
4100 return true;
4101 case PORT_B:
4102 bit = SDE_PORTB_HOTPLUG_CPT;
4103 break;
4104 case PORT_C:
4105 bit = SDE_PORTC_HOTPLUG_CPT;
4106 break;
4107 case PORT_D:
4108 bit = SDE_PORTD_HOTPLUG_CPT;
4109 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004110 case PORT_E:
4111 bit = SDE_PORTE_HOTPLUG_SPT;
4112 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004113 default:
4114 MISSING_CASE(port->port);
4115 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004116 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004117
Jani Nikulab93433c2015-08-20 10:47:36 +03004118 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004119}
4120
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004121static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004122 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004123{
Jani Nikula9642c812015-08-20 10:47:41 +03004124 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004125
Jani Nikula9642c812015-08-20 10:47:41 +03004126 switch (port->port) {
4127 case PORT_B:
4128 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4129 break;
4130 case PORT_C:
4131 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4132 break;
4133 case PORT_D:
4134 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4135 break;
4136 default:
4137 MISSING_CASE(port->port);
4138 return false;
4139 }
4140
4141 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4142}
4143
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004144static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4145 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004146{
4147 u32 bit;
4148
4149 switch (port->port) {
4150 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004151 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004152 break;
4153 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004154 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004155 break;
4156 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004157 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004158 break;
4159 default:
4160 MISSING_CASE(port->port);
4161 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004162 }
4163
Jani Nikula1d245982015-08-20 10:47:37 +03004164 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004165}
4166
Jani Nikulae464bfd2015-08-20 10:47:42 +03004167static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304168 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004169{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304170 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4171 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004172 u32 bit;
4173
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304174 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4175 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004176 case PORT_A:
4177 bit = BXT_DE_PORT_HP_DDIA;
4178 break;
4179 case PORT_B:
4180 bit = BXT_DE_PORT_HP_DDIB;
4181 break;
4182 case PORT_C:
4183 bit = BXT_DE_PORT_HP_DDIC;
4184 break;
4185 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304186 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004187 return false;
4188 }
4189
4190 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4191}
4192
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004193/*
4194 * intel_digital_port_connected - is the specified port connected?
4195 * @dev_priv: i915 private structure
4196 * @port: the port to test
4197 *
4198 * Return %true if @port is connected, %false otherwise.
4199 */
David Weinehall23f889b2016-08-17 15:47:48 +03004200static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004201 struct intel_digital_port *port)
4202{
Jani Nikula0df53b72015-08-20 10:47:40 +03004203 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004204 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004205 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004206 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004207 else if (IS_BROXTON(dev_priv))
4208 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004209 else if (IS_GM45(dev_priv))
4210 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004211 else
4212 return g4x_digital_port_connected(dev_priv, port);
4213}
4214
Keith Packard8c241fe2011-09-28 16:38:44 -07004215static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004216intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004217{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004218 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004219
Jani Nikula9cd300e2012-10-19 14:51:52 +03004220 /* use cached edid if we have one */
4221 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004222 /* invalid edid */
4223 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004224 return NULL;
4225
Jani Nikula55e9ede2013-10-01 10:38:54 +03004226 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004227 } else
4228 return drm_get_edid(&intel_connector->base,
4229 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004230}
4231
Chris Wilsonbeb60602014-09-02 20:04:00 +01004232static void
4233intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004234{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004235 struct intel_connector *intel_connector = intel_dp->attached_connector;
4236 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004237
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304238 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004239 edid = intel_dp_get_edid(intel_dp);
4240 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004241
Chris Wilsonbeb60602014-09-02 20:04:00 +01004242 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4243 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4244 else
4245 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4246}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004247
Chris Wilsonbeb60602014-09-02 20:04:00 +01004248static void
4249intel_dp_unset_edid(struct intel_dp *intel_dp)
4250{
4251 struct intel_connector *intel_connector = intel_dp->attached_connector;
4252
4253 kfree(intel_connector->detect_edid);
4254 intel_connector->detect_edid = NULL;
4255
4256 intel_dp->has_audio = false;
4257}
4258
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304259static void
4260intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004261{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304262 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004263 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4265 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004266 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004267 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004268 enum intel_display_power_domain power_domain;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004269 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004270
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004271 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4272 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004273
Chris Wilsond410b562014-09-02 20:03:59 +01004274 /* Can't disconnect eDP, but you can close the lid... */
4275 if (is_edp(intel_dp))
4276 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004277 else if (intel_digital_port_connected(to_i915(dev),
4278 dp_to_dig_port(intel_dp)))
4279 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004280 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004281 status = connector_status_disconnected;
4282
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304283 if (status != connector_status_connected) {
4284 intel_dp->compliance_test_active = 0;
4285 intel_dp->compliance_test_type = 0;
4286 intel_dp->compliance_test_data = 0;
4287
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004288 if (intel_dp->is_mst) {
4289 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4290 intel_dp->is_mst,
4291 intel_dp->mst_mgr.mst_state);
4292 intel_dp->is_mst = false;
4293 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4294 intel_dp->is_mst);
4295 }
4296
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004297 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304298 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004299
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304300 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004301 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304302
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004303 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4304 yesno(intel_dp_source_supports_hbr2(intel_dp)),
4305 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4306
4307 intel_dp_print_rates(intel_dp);
4308
Adam Jackson0d198322012-05-14 16:05:47 -04004309 intel_dp_probe_oui(intel_dp);
4310
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004311 intel_dp_configure_mst(intel_dp);
4312
4313 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304314 /*
4315 * If we are in MST mode then this connector
4316 * won't appear connected or have anything
4317 * with EDID on it
4318 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004319 status = connector_status_disconnected;
4320 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304321 } else if (connector->status == connector_status_connected) {
4322 /*
4323 * If display was connected already and is still connected
4324 * check links status, there has been known issues of
4325 * link loss triggerring long pulse!!!!
4326 */
4327 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4328 intel_dp_check_link_status(intel_dp);
4329 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4330 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004331 }
4332
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304333 /*
4334 * Clearing NACK and defer counts to get their exact values
4335 * while reading EDID which are required by Compliance tests
4336 * 4.2.2.4 and 4.2.2.5
4337 */
4338 intel_dp->aux.i2c_nack_count = 0;
4339 intel_dp->aux.i2c_defer_count = 0;
4340
Chris Wilsonbeb60602014-09-02 20:04:00 +01004341 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004342
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004343 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304344 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004345
Todd Previte09b1eb12015-04-20 15:27:34 -07004346 /* Try to read the source of the interrupt */
4347 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004348 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4349 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004350 /* Clear interrupt source */
4351 drm_dp_dpcd_writeb(&intel_dp->aux,
4352 DP_DEVICE_SERVICE_IRQ_VECTOR,
4353 sink_irq_vector);
4354
4355 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4356 intel_dp_handle_test_request(intel_dp);
4357 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4358 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4359 }
4360
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004361out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004362 if ((status != connector_status_connected) &&
4363 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304364 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304365
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004366 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304367 return;
4368}
4369
4370static enum drm_connector_status
4371intel_dp_detect(struct drm_connector *connector, bool force)
4372{
4373 struct intel_dp *intel_dp = intel_attached_dp(connector);
4374 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4375 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4376 struct intel_connector *intel_connector = to_intel_connector(connector);
4377
4378 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4379 connector->base.id, connector->name);
4380
4381 if (intel_dp->is_mst) {
4382 /* MST devices are disconnected from a monitor POV */
4383 intel_dp_unset_edid(intel_dp);
4384 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004385 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304386 return connector_status_disconnected;
4387 }
4388
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304389 /* If full detect is not performed yet, do a full detect */
4390 if (!intel_dp->detect_done)
4391 intel_dp_long_pulse(intel_dp->attached_connector);
4392
4393 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304394
Ville Syrjälä1b7f2c82016-07-18 13:15:14 +03004395 if (is_edp(intel_dp) || intel_connector->detect_edid)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304396 return connector_status_connected;
4397 else
4398 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004399}
4400
Chris Wilsonbeb60602014-09-02 20:04:00 +01004401static void
4402intel_dp_force(struct drm_connector *connector)
4403{
4404 struct intel_dp *intel_dp = intel_attached_dp(connector);
4405 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004406 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004407 enum intel_display_power_domain power_domain;
4408
4409 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4410 connector->base.id, connector->name);
4411 intel_dp_unset_edid(intel_dp);
4412
4413 if (connector->status != connector_status_connected)
4414 return;
4415
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004416 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4417 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004418
4419 intel_dp_set_edid(intel_dp);
4420
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004421 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004422
4423 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004424 intel_encoder->type = INTEL_OUTPUT_DP;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004425}
4426
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004427static int intel_dp_get_modes(struct drm_connector *connector)
4428{
Jani Nikuladd06f902012-10-19 14:51:50 +03004429 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004430 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004431
Chris Wilsonbeb60602014-09-02 20:04:00 +01004432 edid = intel_connector->detect_edid;
4433 if (edid) {
4434 int ret = intel_connector_update_modes(connector, edid);
4435 if (ret)
4436 return ret;
4437 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004438
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004439 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004440 if (is_edp(intel_attached_dp(connector)) &&
4441 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004442 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004443
4444 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004445 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004446 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004447 drm_mode_probed_add(connector, mode);
4448 return 1;
4449 }
4450 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004451
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004452 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004453}
4454
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004455static bool
4456intel_dp_detect_audio(struct drm_connector *connector)
4457{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004458 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004459 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004460
Chris Wilsonbeb60602014-09-02 20:04:00 +01004461 edid = to_intel_connector(connector)->detect_edid;
4462 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004463 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004464
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004465 return has_audio;
4466}
4467
Chris Wilsonf6849602010-09-19 09:29:33 +01004468static int
4469intel_dp_set_property(struct drm_connector *connector,
4470 struct drm_property *property,
4471 uint64_t val)
4472{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004473 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Yuly Novikov53b41832012-10-26 12:04:00 +03004474 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004475 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4476 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004477 int ret;
4478
Rob Clark662595d2012-10-11 20:36:04 -05004479 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004480 if (ret)
4481 return ret;
4482
Chris Wilson3f43c482011-05-12 22:17:24 +01004483 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004484 int i = val;
4485 bool has_audio;
4486
4487 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004488 return 0;
4489
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004490 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004491
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004492 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004493 has_audio = intel_dp_detect_audio(connector);
4494 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004495 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004496
4497 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004498 return 0;
4499
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004500 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004501 goto done;
4502 }
4503
Chris Wilsone953fd72011-02-21 22:23:52 +00004504 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004505 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004506 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004507
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004508 switch (val) {
4509 case INTEL_BROADCAST_RGB_AUTO:
4510 intel_dp->color_range_auto = true;
4511 break;
4512 case INTEL_BROADCAST_RGB_FULL:
4513 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004514 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004515 break;
4516 case INTEL_BROADCAST_RGB_LIMITED:
4517 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004518 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004519 break;
4520 default:
4521 return -EINVAL;
4522 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004523
4524 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004525 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004526 return 0;
4527
Chris Wilsone953fd72011-02-21 22:23:52 +00004528 goto done;
4529 }
4530
Yuly Novikov53b41832012-10-26 12:04:00 +03004531 if (is_edp(intel_dp) &&
4532 property == connector->dev->mode_config.scaling_mode_property) {
4533 if (val == DRM_MODE_SCALE_NONE) {
4534 DRM_DEBUG_KMS("no scaling not supported\n");
4535 return -EINVAL;
4536 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004537 if (HAS_GMCH_DISPLAY(dev_priv) &&
4538 val == DRM_MODE_SCALE_CENTER) {
4539 DRM_DEBUG_KMS("centering not supported\n");
4540 return -EINVAL;
4541 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004542
4543 if (intel_connector->panel.fitting_mode == val) {
4544 /* the eDP scaling property is not changed */
4545 return 0;
4546 }
4547 intel_connector->panel.fitting_mode = val;
4548
4549 goto done;
4550 }
4551
Chris Wilsonf6849602010-09-19 09:29:33 +01004552 return -EINVAL;
4553
4554done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004555 if (intel_encoder->base.crtc)
4556 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004557
4558 return 0;
4559}
4560
Chris Wilson7a418e32016-06-24 14:00:14 +01004561static int
4562intel_dp_connector_register(struct drm_connector *connector)
4563{
4564 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004565 int ret;
4566
4567 ret = intel_connector_register(connector);
4568 if (ret)
4569 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004570
4571 i915_debugfs_connector_add(connector);
4572
4573 DRM_DEBUG_KMS("registering %s bus for %s\n",
4574 intel_dp->aux.name, connector->kdev->kobj.name);
4575
4576 intel_dp->aux.dev = connector->kdev;
4577 return drm_dp_aux_register(&intel_dp->aux);
4578}
4579
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004580static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004581intel_dp_connector_unregister(struct drm_connector *connector)
4582{
4583 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4584 intel_connector_unregister(connector);
4585}
4586
4587static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004588intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004589{
Jani Nikula1d508702012-10-19 14:51:49 +03004590 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004591
Chris Wilson10e972d2014-09-04 21:43:45 +01004592 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004593
Jani Nikula9cd300e2012-10-19 14:51:52 +03004594 if (!IS_ERR_OR_NULL(intel_connector->edid))
4595 kfree(intel_connector->edid);
4596
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004597 /* Can't call is_edp() since the encoder may have been destroyed
4598 * already. */
4599 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004600 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004601
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004602 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004603 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004604}
4605
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004606void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004607{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004608 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4609 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004610
Dave Airlie0e32b392014-05-02 14:02:48 +10004611 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004612 if (is_edp(intel_dp)) {
4613 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004614 /*
4615 * vdd might still be enabled do to the delayed vdd off.
4616 * Make sure vdd is actually turned off here.
4617 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004618 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004619 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004620 pps_unlock(intel_dp);
4621
Clint Taylor01527b32014-07-07 13:01:46 -07004622 if (intel_dp->edp_notifier.notifier_call) {
4623 unregister_reboot_notifier(&intel_dp->edp_notifier);
4624 intel_dp->edp_notifier.notifier_call = NULL;
4625 }
Keith Packardbd943152011-09-18 23:09:52 -07004626 }
Chris Wilson99681882016-06-20 09:29:17 +01004627
4628 intel_dp_aux_fini(intel_dp);
4629
Imre Deakc8bd0e42014-12-12 17:57:38 +02004630 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004631 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004632}
4633
Imre Deakbf93ba62016-04-18 10:04:21 +03004634void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004635{
4636 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4637
4638 if (!is_edp(intel_dp))
4639 return;
4640
Ville Syrjälä951468f2014-09-04 14:55:31 +03004641 /*
4642 * vdd might still be enabled do to the delayed vdd off.
4643 * Make sure vdd is actually turned off here.
4644 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004645 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004646 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004647 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004648 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004649}
4650
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004651static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4652{
4653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4654 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004655 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004656 enum intel_display_power_domain power_domain;
4657
4658 lockdep_assert_held(&dev_priv->pps_mutex);
4659
4660 if (!edp_have_panel_vdd(intel_dp))
4661 return;
4662
4663 /*
4664 * The VDD bit needs a power domain reference, so if the bit is
4665 * already enabled when we boot or resume, grab this reference and
4666 * schedule a vdd off, so we don't hold on to the reference
4667 * indefinitely.
4668 */
4669 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004670 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004671 intel_display_power_get(dev_priv, power_domain);
4672
4673 edp_panel_vdd_schedule_off(intel_dp);
4674}
4675
Imre Deakbf93ba62016-04-18 10:04:21 +03004676void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004677{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004678 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4679 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4680
4681 if (!HAS_DDI(dev_priv))
4682 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004683
4684 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4685 return;
4686
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004687 pps_lock(intel_dp);
4688
Imre Deak335f7522016-08-10 14:07:32 +03004689 /* Reinit the power sequencer, in case BIOS did something with it. */
4690 intel_dp_pps_init(encoder->dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004691 intel_edp_panel_vdd_sanitize(intel_dp);
4692
4693 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004694}
4695
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004696static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004697 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004698 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004699 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004700 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004701 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004702 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004703 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004704 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004705 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004706 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004707 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004708};
4709
4710static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4711 .get_modes = intel_dp_get_modes,
4712 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004713};
4714
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004715static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004716 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004717 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004718};
4719
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004720enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004721intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4722{
4723 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004724 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004725 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004726 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1c767b32014-08-18 14:42:42 +03004727 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004728 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004729
Takashi Iwai25400582015-11-19 12:09:56 +01004730 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4731 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004732 intel_dig_port->base.type = INTEL_OUTPUT_DP;
Dave Airlie13cf5502014-06-18 11:29:35 +10004733
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004734 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4735 /*
4736 * vdd off can generate a long pulse on eDP which
4737 * would require vdd on to handle it, and thus we
4738 * would end up in an endless cycle of
4739 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4740 */
4741 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4742 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004743 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004744 }
4745
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004746 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4747 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004748 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004749
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004750 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004751 intel_display_power_get(dev_priv, power_domain);
4752
Dave Airlie0e32b392014-05-02 14:02:48 +10004753 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304754 intel_dp_long_pulse(intel_dp->attached_connector);
4755 if (intel_dp->is_mst)
4756 ret = IRQ_HANDLED;
4757 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004758
Dave Airlie0e32b392014-05-02 14:02:48 +10004759 } else {
4760 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304761 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4762 /*
4763 * If we were in MST mode, and device is not
4764 * there, get out of MST mode
4765 */
4766 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4767 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4768 intel_dp->is_mst = false;
4769 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4770 intel_dp->is_mst);
4771 goto put_power;
4772 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004773 }
4774
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304775 if (!intel_dp->is_mst) {
4776 if (!intel_dp_short_pulse(intel_dp)) {
4777 intel_dp_long_pulse(intel_dp->attached_connector);
4778 goto put_power;
4779 }
4780 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004781 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004782
4783 ret = IRQ_HANDLED;
4784
Imre Deak1c767b32014-08-18 14:42:42 +03004785put_power:
4786 intel_display_power_put(dev_priv, power_domain);
4787
4788 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004789}
4790
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004791/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004792bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004793{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004794 struct drm_i915_private *dev_priv = to_i915(dev);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004795
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004796 /*
4797 * eDP not supported on g4x. so bail out early just
4798 * for a bit extra safety in case the VBT is bonkers.
4799 */
4800 if (INTEL_INFO(dev)->gen < 5)
4801 return false;
4802
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004803 if (port == PORT_A)
4804 return true;
4805
Jani Nikula951d9ef2016-03-16 12:43:31 +02004806 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004807}
4808
Dave Airlie0e32b392014-05-02 14:02:48 +10004809void
Chris Wilsonf6849602010-09-19 09:29:33 +01004810intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4811{
Yuly Novikov53b41832012-10-26 12:04:00 +03004812 struct intel_connector *intel_connector = to_intel_connector(connector);
4813
Chris Wilson3f43c482011-05-12 22:17:24 +01004814 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004815 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004816 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004817
4818 if (is_edp(intel_dp)) {
4819 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004820 drm_object_attach_property(
4821 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004822 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004823 DRM_MODE_SCALE_ASPECT);
4824 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004825 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004826}
4827
Imre Deakdada1a92014-01-29 13:25:41 +02004828static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4829{
Abhay Kumard28d4732016-01-22 17:39:04 -08004830 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004831 intel_dp->last_power_on = jiffies;
4832 intel_dp->last_backlight_off = jiffies;
4833}
4834
Daniel Vetter67a54562012-10-20 20:57:45 +02004835static void
Imre Deak54648612016-06-16 16:37:22 +03004836intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4837 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004838{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304839 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004840 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004841
Imre Deak8e8232d2016-06-16 16:37:21 +03004842 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004843
4844 /* Workaround: Need to write PP_CONTROL with the unlock key as
4845 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304846 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004847
Imre Deak8e8232d2016-06-16 16:37:21 +03004848 pp_on = I915_READ(regs.pp_on);
4849 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004850 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004851 I915_WRITE(regs.pp_ctrl, pp_ctl);
4852 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304853 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004854
4855 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004856 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4857 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004858
Imre Deak54648612016-06-16 16:37:22 +03004859 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4860 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004861
Imre Deak54648612016-06-16 16:37:22 +03004862 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4863 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004864
Imre Deak54648612016-06-16 16:37:22 +03004865 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4866 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004867
Imre Deak54648612016-06-16 16:37:22 +03004868 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304869 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4870 BXT_POWER_CYCLE_DELAY_SHIFT;
4871 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004872 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304873 else
Imre Deak54648612016-06-16 16:37:22 +03004874 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304875 } else {
Imre Deak54648612016-06-16 16:37:22 +03004876 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004877 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304878 }
Imre Deak54648612016-06-16 16:37:22 +03004879}
4880
4881static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004882intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4883{
4884 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4885 state_name,
4886 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4887}
4888
4889static void
4890intel_pps_verify_state(struct drm_i915_private *dev_priv,
4891 struct intel_dp *intel_dp)
4892{
4893 struct edp_power_seq hw;
4894 struct edp_power_seq *sw = &intel_dp->pps_delays;
4895
4896 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4897
4898 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4899 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4900 DRM_ERROR("PPS state mismatch\n");
4901 intel_pps_dump_state("sw", sw);
4902 intel_pps_dump_state("hw", &hw);
4903 }
4904}
4905
4906static void
Imre Deak54648612016-06-16 16:37:22 +03004907intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4908 struct intel_dp *intel_dp)
4909{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004910 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak54648612016-06-16 16:37:22 +03004911 struct edp_power_seq cur, vbt, spec,
4912 *final = &intel_dp->pps_delays;
4913
4914 lockdep_assert_held(&dev_priv->pps_mutex);
4915
4916 /* already initialized? */
4917 if (final->t11_t12 != 0)
4918 return;
4919
4920 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004921
Imre Deakde9c1b62016-06-16 20:01:46 +03004922 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004923
Jani Nikula6aa23e62016-03-24 17:50:20 +02004924 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004925
4926 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4927 * our hw here, which are all in 100usec. */
4928 spec.t1_t3 = 210 * 10;
4929 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4930 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4931 spec.t10 = 500 * 10;
4932 /* This one is special and actually in units of 100ms, but zero
4933 * based in the hw (so we need to add 100 ms). But the sw vbt
4934 * table multiplies it with 1000 to make it in units of 100usec,
4935 * too. */
4936 spec.t11_t12 = (510 + 100) * 10;
4937
Imre Deakde9c1b62016-06-16 20:01:46 +03004938 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004939
4940 /* Use the max of the register settings and vbt. If both are
4941 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004942#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004943 spec.field : \
4944 max(cur.field, vbt.field))
4945 assign_final(t1_t3);
4946 assign_final(t8);
4947 assign_final(t9);
4948 assign_final(t10);
4949 assign_final(t11_t12);
4950#undef assign_final
4951
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004952#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004953 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4954 intel_dp->backlight_on_delay = get_delay(t8);
4955 intel_dp->backlight_off_delay = get_delay(t9);
4956 intel_dp->panel_power_down_delay = get_delay(t10);
4957 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4958#undef get_delay
4959
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004960 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4961 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4962 intel_dp->panel_power_cycle_delay);
4963
4964 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4965 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03004966
4967 /*
4968 * We override the HW backlight delays to 1 because we do manual waits
4969 * on them. For T8, even BSpec recommends doing it. For T9, if we
4970 * don't do this, we'll end up waiting for the backlight off delay
4971 * twice: once when we do the manual sleep, and once when we disable
4972 * the panel and wait for the PP_STATUS bit to become zero.
4973 */
4974 final->t8 = 1;
4975 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004976}
4977
4978static void
4979intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004980 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004981{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004982 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07004983 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004984 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004985 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004986 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004987 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004988
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004989 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004990
Imre Deak8e8232d2016-06-16 16:37:21 +03004991 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004992
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004993 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03004994 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4995 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004996 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004997 /* Compute the divisor for the pp clock, simply match the Bspec
4998 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304999 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005000 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305001 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5002 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5003 << BXT_POWER_CYCLE_DELAY_SHIFT);
5004 } else {
5005 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5006 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5007 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5008 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005009
5010 /* Haswell doesn't have any port selection bits for the panel
5011 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005012 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005013 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005014 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005015 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005016 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005017 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005018 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005019 }
5020
Jesse Barnes453c5422013-03-28 09:55:41 -07005021 pp_on |= port_sel;
5022
Imre Deak8e8232d2016-06-16 16:37:21 +03005023 I915_WRITE(regs.pp_on, pp_on);
5024 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305025 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03005026 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305027 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005028 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005029
Daniel Vetter67a54562012-10-20 20:57:45 +02005030 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005031 I915_READ(regs.pp_on),
5032 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305033 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005034 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5035 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005036}
5037
Imre Deak335f7522016-08-10 14:07:32 +03005038static void intel_dp_pps_init(struct drm_device *dev,
5039 struct intel_dp *intel_dp)
5040{
5041 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5042 vlv_initial_power_sequencer_setup(intel_dp);
5043 } else {
5044 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5045 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5046 }
5047}
5048
Vandana Kannanb33a2812015-02-13 15:33:03 +05305049/**
5050 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005051 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005052 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305053 * @refresh_rate: RR to be programmed
5054 *
5055 * This function gets called when refresh rate (RR) has to be changed from
5056 * one frequency to another. Switches can be between high and low RR
5057 * supported by the panel or to any other RR based on media playback (in
5058 * this case, RR value needs to be passed from user space).
5059 *
5060 * The caller of this function needs to take a lock on dev_priv->drrs.
5061 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005062static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5063 struct intel_crtc_state *crtc_state,
5064 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305065{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305066 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305067 struct intel_digital_port *dig_port = NULL;
5068 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305070 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305071
5072 if (refresh_rate <= 0) {
5073 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5074 return;
5075 }
5076
Vandana Kannan96178ee2015-01-10 02:25:56 +05305077 if (intel_dp == NULL) {
5078 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305079 return;
5080 }
5081
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005082 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005083 * FIXME: This needs proper synchronization with psr state for some
5084 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005085 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305086
Vandana Kannan96178ee2015-01-10 02:25:56 +05305087 dig_port = dp_to_dig_port(intel_dp);
5088 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005089 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305090
5091 if (!intel_crtc) {
5092 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5093 return;
5094 }
5095
Vandana Kannan96178ee2015-01-10 02:25:56 +05305096 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305097 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5098 return;
5099 }
5100
Vandana Kannan96178ee2015-01-10 02:25:56 +05305101 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5102 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305103 index = DRRS_LOW_RR;
5104
Vandana Kannan96178ee2015-01-10 02:25:56 +05305105 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305106 DRM_DEBUG_KMS(
5107 "DRRS requested for previously set RR...ignoring\n");
5108 return;
5109 }
5110
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005111 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305112 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5113 return;
5114 }
5115
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005116 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305117 switch (index) {
5118 case DRRS_HIGH_RR:
5119 intel_dp_set_m_n(intel_crtc, M1_N1);
5120 break;
5121 case DRRS_LOW_RR:
5122 intel_dp_set_m_n(intel_crtc, M2_N2);
5123 break;
5124 case DRRS_MAX_RR:
5125 default:
5126 DRM_ERROR("Unsupported refreshrate type\n");
5127 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005128 } else if (INTEL_GEN(dev_priv) > 6) {
5129 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005130 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305131
Ville Syrjälä649636e2015-09-22 19:50:01 +03005132 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305133 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005134 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305135 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5136 else
5137 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305138 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005139 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305140 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5141 else
5142 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305143 }
5144 I915_WRITE(reg, val);
5145 }
5146
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305147 dev_priv->drrs.refresh_rate_type = index;
5148
5149 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5150}
5151
Vandana Kannanb33a2812015-02-13 15:33:03 +05305152/**
5153 * intel_edp_drrs_enable - init drrs struct if supported
5154 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005155 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305156 *
5157 * Initializes frontbuffer_bits and drrs.dp
5158 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005159void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5160 struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305161{
5162 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005163 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305164
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005165 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305166 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5167 return;
5168 }
5169
5170 mutex_lock(&dev_priv->drrs.mutex);
5171 if (WARN_ON(dev_priv->drrs.dp)) {
5172 DRM_ERROR("DRRS already enabled\n");
5173 goto unlock;
5174 }
5175
5176 dev_priv->drrs.busy_frontbuffer_bits = 0;
5177
5178 dev_priv->drrs.dp = intel_dp;
5179
5180unlock:
5181 mutex_unlock(&dev_priv->drrs.mutex);
5182}
5183
Vandana Kannanb33a2812015-02-13 15:33:03 +05305184/**
5185 * intel_edp_drrs_disable - Disable DRRS
5186 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005187 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305188 *
5189 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005190void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5191 struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305192{
5193 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005194 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305195
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005196 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305197 return;
5198
5199 mutex_lock(&dev_priv->drrs.mutex);
5200 if (!dev_priv->drrs.dp) {
5201 mutex_unlock(&dev_priv->drrs.mutex);
5202 return;
5203 }
5204
5205 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005206 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5207 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305208
5209 dev_priv->drrs.dp = NULL;
5210 mutex_unlock(&dev_priv->drrs.mutex);
5211
5212 cancel_delayed_work_sync(&dev_priv->drrs.work);
5213}
5214
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305215static void intel_edp_drrs_downclock_work(struct work_struct *work)
5216{
5217 struct drm_i915_private *dev_priv =
5218 container_of(work, typeof(*dev_priv), drrs.work.work);
5219 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305220
Vandana Kannan96178ee2015-01-10 02:25:56 +05305221 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305222
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305223 intel_dp = dev_priv->drrs.dp;
5224
5225 if (!intel_dp)
5226 goto unlock;
5227
5228 /*
5229 * The delayed work can race with an invalidate hence we need to
5230 * recheck.
5231 */
5232
5233 if (dev_priv->drrs.busy_frontbuffer_bits)
5234 goto unlock;
5235
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005236 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5237 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5238
5239 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5240 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5241 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305242
5243unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305244 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305245}
5246
Vandana Kannanb33a2812015-02-13 15:33:03 +05305247/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305248 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005249 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305250 * @frontbuffer_bits: frontbuffer plane tracking bits
5251 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305252 * This function gets called everytime rendering on the given planes start.
5253 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305254 *
5255 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5256 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005257void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5258 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305259{
Vandana Kannana93fad02015-01-10 02:25:59 +05305260 struct drm_crtc *crtc;
5261 enum pipe pipe;
5262
Daniel Vetter9da7d692015-04-09 16:44:15 +02005263 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305264 return;
5265
Daniel Vetter88f933a2015-04-09 16:44:16 +02005266 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305267
Vandana Kannana93fad02015-01-10 02:25:59 +05305268 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005269 if (!dev_priv->drrs.dp) {
5270 mutex_unlock(&dev_priv->drrs.mutex);
5271 return;
5272 }
5273
Vandana Kannana93fad02015-01-10 02:25:59 +05305274 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5275 pipe = to_intel_crtc(crtc)->pipe;
5276
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005277 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5278 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5279
Ramalingam C0ddfd202015-06-15 20:50:05 +05305280 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005281 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005282 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5283 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305284
Vandana Kannana93fad02015-01-10 02:25:59 +05305285 mutex_unlock(&dev_priv->drrs.mutex);
5286}
5287
Vandana Kannanb33a2812015-02-13 15:33:03 +05305288/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305289 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005290 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305291 * @frontbuffer_bits: frontbuffer plane tracking bits
5292 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305293 * This function gets called every time rendering on the given planes has
5294 * completed or flip on a crtc is completed. So DRRS should be upclocked
5295 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5296 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305297 *
5298 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5299 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005300void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5301 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305302{
Vandana Kannana93fad02015-01-10 02:25:59 +05305303 struct drm_crtc *crtc;
5304 enum pipe pipe;
5305
Daniel Vetter9da7d692015-04-09 16:44:15 +02005306 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305307 return;
5308
Daniel Vetter88f933a2015-04-09 16:44:16 +02005309 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305310
Vandana Kannana93fad02015-01-10 02:25:59 +05305311 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005312 if (!dev_priv->drrs.dp) {
5313 mutex_unlock(&dev_priv->drrs.mutex);
5314 return;
5315 }
5316
Vandana Kannana93fad02015-01-10 02:25:59 +05305317 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5318 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005319
5320 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305321 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5322
Ramalingam C0ddfd202015-06-15 20:50:05 +05305323 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005324 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005325 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5326 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305327
5328 /*
5329 * flush also means no more activity hence schedule downclock, if all
5330 * other fbs are quiescent too
5331 */
5332 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305333 schedule_delayed_work(&dev_priv->drrs.work,
5334 msecs_to_jiffies(1000));
5335 mutex_unlock(&dev_priv->drrs.mutex);
5336}
5337
Vandana Kannanb33a2812015-02-13 15:33:03 +05305338/**
5339 * DOC: Display Refresh Rate Switching (DRRS)
5340 *
5341 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5342 * which enables swtching between low and high refresh rates,
5343 * dynamically, based on the usage scenario. This feature is applicable
5344 * for internal panels.
5345 *
5346 * Indication that the panel supports DRRS is given by the panel EDID, which
5347 * would list multiple refresh rates for one resolution.
5348 *
5349 * DRRS is of 2 types - static and seamless.
5350 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5351 * (may appear as a blink on screen) and is used in dock-undock scenario.
5352 * Seamless DRRS involves changing RR without any visual effect to the user
5353 * and can be used during normal system usage. This is done by programming
5354 * certain registers.
5355 *
5356 * Support for static/seamless DRRS may be indicated in the VBT based on
5357 * inputs from the panel spec.
5358 *
5359 * DRRS saves power by switching to low RR based on usage scenarios.
5360 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005361 * The implementation is based on frontbuffer tracking implementation. When
5362 * there is a disturbance on the screen triggered by user activity or a periodic
5363 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5364 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5365 * made.
5366 *
5367 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5368 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305369 *
5370 * DRRS can be further extended to support other internal panels and also
5371 * the scenario of video playback wherein RR is set based on the rate
5372 * requested by userspace.
5373 */
5374
5375/**
5376 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5377 * @intel_connector: eDP connector
5378 * @fixed_mode: preferred mode of panel
5379 *
5380 * This function is called only once at driver load to initialize basic
5381 * DRRS stuff.
5382 *
5383 * Returns:
5384 * Downclock mode if panel supports it, else return NULL.
5385 * DRRS support is determined by the presence of downclock mode (apart
5386 * from VBT setting).
5387 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305388static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305389intel_dp_drrs_init(struct intel_connector *intel_connector,
5390 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305391{
5392 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305393 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005394 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305395 struct drm_display_mode *downclock_mode = NULL;
5396
Daniel Vetter9da7d692015-04-09 16:44:15 +02005397 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5398 mutex_init(&dev_priv->drrs.mutex);
5399
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305400 if (INTEL_INFO(dev)->gen <= 6) {
5401 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5402 return NULL;
5403 }
5404
5405 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005406 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305407 return NULL;
5408 }
5409
5410 downclock_mode = intel_find_panel_downclock
5411 (dev, fixed_mode, connector);
5412
5413 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305414 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305415 return NULL;
5416 }
5417
Vandana Kannan96178ee2015-01-10 02:25:56 +05305418 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305419
Vandana Kannan96178ee2015-01-10 02:25:56 +05305420 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005421 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305422 return downclock_mode;
5423}
5424
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005425static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005426 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005427{
5428 struct drm_connector *connector = &intel_connector->base;
5429 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005430 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5431 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005432 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005433 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305434 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005435 bool has_dpcd;
5436 struct drm_display_mode *scan;
5437 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005438 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005439
5440 if (!is_edp(intel_dp))
5441 return true;
5442
Imre Deak97a824e12016-06-21 11:51:47 +03005443 /*
5444 * On IBX/CPT we may get here with LVDS already registered. Since the
5445 * driver uses the only internal power sequencer available for both
5446 * eDP and LVDS bail out early in this case to prevent interfering
5447 * with an already powered-on LVDS power sequencer.
5448 */
5449 if (intel_get_lvds_encoder(dev)) {
5450 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5451 DRM_INFO("LVDS was detected, not registering eDP\n");
5452
5453 return false;
5454 }
5455
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005456 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005457
5458 intel_dp_init_panel_power_timestamps(intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +03005459 intel_dp_pps_init(dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005460 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005461
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005462 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005463
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005464 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005465 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005466
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005467 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005468 /* if this fails, presume the device is a ghost */
5469 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005470 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005471 }
5472
Daniel Vetter060c8772014-03-21 23:22:35 +01005473 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005474 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005475 if (edid) {
5476 if (drm_add_edid_modes(connector, edid)) {
5477 drm_mode_connector_update_edid_property(connector,
5478 edid);
5479 drm_edid_to_eld(connector, edid);
5480 } else {
5481 kfree(edid);
5482 edid = ERR_PTR(-EINVAL);
5483 }
5484 } else {
5485 edid = ERR_PTR(-ENOENT);
5486 }
5487 intel_connector->edid = edid;
5488
5489 /* prefer fixed mode from EDID if available */
5490 list_for_each_entry(scan, &connector->probed_modes, head) {
5491 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5492 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305493 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305494 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005495 break;
5496 }
5497 }
5498
5499 /* fallback to VBT if available for eDP */
5500 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5501 fixed_mode = drm_mode_duplicate(dev,
5502 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005503 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005504 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005505 connector->display_info.width_mm = fixed_mode->width_mm;
5506 connector->display_info.height_mm = fixed_mode->height_mm;
5507 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005508 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005509 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005510
Wayne Boyer666a4532015-12-09 12:29:35 -08005511 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005512 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5513 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005514
5515 /*
5516 * Figure out the current pipe for the initial backlight setup.
5517 * If the current pipe isn't valid, try the PPS pipe, and if that
5518 * fails just assume pipe A.
5519 */
5520 if (IS_CHERRYVIEW(dev))
5521 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5522 else
5523 pipe = PORT_TO_PIPE(intel_dp->DP);
5524
5525 if (pipe != PIPE_A && pipe != PIPE_B)
5526 pipe = intel_dp->pps_pipe;
5527
5528 if (pipe != PIPE_A && pipe != PIPE_B)
5529 pipe = PIPE_A;
5530
5531 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5532 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005533 }
5534
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305535 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005536 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005537 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005538
5539 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005540
5541out_vdd_off:
5542 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5543 /*
5544 * vdd might still be enabled do to the delayed vdd off.
5545 * Make sure vdd is actually turned off here.
5546 */
5547 pps_lock(intel_dp);
5548 edp_panel_vdd_off_sync(intel_dp);
5549 pps_unlock(intel_dp);
5550
5551 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005552}
5553
Paulo Zanoni16c25532013-06-12 17:27:25 -03005554bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005555intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5556 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005557{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005558 struct drm_connector *connector = &intel_connector->base;
5559 struct intel_dp *intel_dp = &intel_dig_port->dp;
5560 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5561 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005562 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02005563 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005564 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005565
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005566 if (WARN(intel_dig_port->max_lanes < 1,
5567 "Not enough lanes (%d) for DP on port %c\n",
5568 intel_dig_port->max_lanes, port_name(port)))
5569 return false;
5570
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005571 intel_dp->pps_pipe = INVALID_PIPE;
5572
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005573 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005574 if (INTEL_INFO(dev)->gen >= 9)
5575 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005576 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5577 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5578 else if (HAS_PCH_SPLIT(dev))
5579 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5580 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005581 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005582
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005583 if (INTEL_INFO(dev)->gen >= 9)
5584 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5585 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005586 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005587
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005588 if (HAS_DDI(dev))
5589 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5590
Daniel Vetter07679352012-09-06 22:15:42 +02005591 /* Preserve the current hw state. */
5592 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005593 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005594
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005595 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305596 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005597 else
5598 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005599
Imre Deakf7d24902013-05-08 13:14:05 +03005600 /*
5601 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5602 * for DP the encoder type can be set by the caller to
5603 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5604 */
5605 if (type == DRM_MODE_CONNECTOR_eDP)
5606 intel_encoder->type = INTEL_OUTPUT_EDP;
5607
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005608 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005609 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5610 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005611 return false;
5612
Imre Deake7281ea2013-05-08 13:14:08 +03005613 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5614 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5615 port_name(port));
5616
Adam Jacksonb3295302010-07-16 14:46:28 -04005617 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005618 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5619
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005620 connector->interlace_allowed = true;
5621 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005622
Chris Wilson7a418e32016-06-24 14:00:14 +01005623 intel_dp_aux_init(intel_dp, intel_connector);
5624
Daniel Vetter66a92782012-07-12 20:08:18 +02005625 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005626 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005627
Chris Wilsondf0e9242010-09-09 16:20:55 +01005628 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005629
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005630 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005631 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5632 else
5633 intel_connector->get_hw_state = intel_connector_get_hw_state;
5634
Jani Nikula0b998362014-03-14 16:51:17 +02005635 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005636 switch (port) {
5637 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005638 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005639 break;
5640 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005641 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005642 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305643 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005644 break;
5645 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005646 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005647 break;
5648 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005649 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005650 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005651 case PORT_E:
5652 intel_encoder->hpd_pin = HPD_PORT_E;
5653 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005654 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005655 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005656 }
5657
Dave Airlie0e32b392014-05-02 14:02:48 +10005658 /* init MST on ports that can support it */
Ville Syrjäläf8e58dd2016-06-22 21:56:59 +03005659 if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03005660 (port == PORT_B || port == PORT_C || port == PORT_D))
5661 intel_dp_mst_encoder_init(intel_dig_port,
5662 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005663
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005664 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005665 intel_dp_aux_fini(intel_dp);
5666 intel_dp_mst_encoder_cleanup(intel_dig_port);
5667 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005668 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005669
Chris Wilsonf6849602010-09-19 09:29:33 +01005670 intel_dp_add_properties(intel_dp, connector);
5671
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005672 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5673 * 0xd. Failure to do so will result in spurious interrupts being
5674 * generated on the port when a cable is not attached.
5675 */
5676 if (IS_G4X(dev) && !IS_GM45(dev)) {
5677 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5678 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5679 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005680
5681 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005682
5683fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005684 drm_connector_cleanup(connector);
5685
5686 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005687}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005688
Chris Wilson457c52d2016-06-01 08:27:50 +01005689bool intel_dp_init(struct drm_device *dev,
5690 i915_reg_t output_reg,
5691 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005692{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005693 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005694 struct intel_digital_port *intel_dig_port;
5695 struct intel_encoder *intel_encoder;
5696 struct drm_encoder *encoder;
5697 struct intel_connector *intel_connector;
5698
Daniel Vetterb14c5672013-09-19 12:18:32 +02005699 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005700 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005701 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005702
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005703 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305704 if (!intel_connector)
5705 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005706
5707 intel_encoder = &intel_dig_port->base;
5708 encoder = &intel_encoder->base;
5709
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305710 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005711 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305712 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005713
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005714 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005715 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005716 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005717 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005718 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005719 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005720 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005721 intel_encoder->pre_enable = chv_pre_enable_dp;
5722 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005723 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005724 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005725 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005726 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005727 intel_encoder->pre_enable = vlv_pre_enable_dp;
5728 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005729 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005730 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005731 intel_encoder->pre_enable = g4x_pre_enable_dp;
5732 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005733 if (INTEL_INFO(dev)->gen >= 5)
5734 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005735 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005736
Paulo Zanoni174edf12012-10-26 19:05:50 -02005737 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005738 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005739 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005740
Ville Syrjäläcca05022016-06-22 21:57:06 +03005741 intel_encoder->type = INTEL_OUTPUT_DP;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005742 if (IS_CHERRYVIEW(dev)) {
5743 if (port == PORT_D)
5744 intel_encoder->crtc_mask = 1 << 2;
5745 else
5746 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5747 } else {
5748 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5749 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005750 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005751
Dave Airlie13cf5502014-06-18 11:29:35 +10005752 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005753 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005754
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305755 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5756 goto err_init_connector;
5757
Chris Wilson457c52d2016-06-01 08:27:50 +01005758 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305759
5760err_init_connector:
5761 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305762err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305763 kfree(intel_connector);
5764err_connector_alloc:
5765 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005766 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005767}
Dave Airlie0e32b392014-05-02 14:02:48 +10005768
5769void intel_dp_mst_suspend(struct drm_device *dev)
5770{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005771 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005772 int i;
5773
5774 /* disable MST */
5775 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005776 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005777
5778 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005779 continue;
5780
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005781 if (intel_dig_port->dp.is_mst)
5782 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10005783 }
5784}
5785
5786void intel_dp_mst_resume(struct drm_device *dev)
5787{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005788 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005789 int i;
5790
5791 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005792 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005793 int ret;
5794
5795 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005796 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10005797
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005798 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5799 if (ret)
5800 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10005801 }
5802}