blob: 7ef67b656e2f093cf822cd08843e2a7f2a608491 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Daniel Vetter34882292014-06-20 10:36:06 +020056#define DRIVER_DATE "20140620"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300132 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300133
134 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300143
Egbert Eich1d843f92013-02-25 12:06:49 -0500144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
Chris Wilson2a2d5482012-12-03 11:49:06 +0000157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700163
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800166
Damien Lespiaud79b8142014-05-13 23:32:23 +0100167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
Damien Lespiaud063ae42014-05-13 23:32:21 +0100170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
Daniel Vettere7b903d2013-06-05 13:34:14 +0200181struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100182struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200183
Daniel Vettere2b78262013-06-07 23:10:03 +0200184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100190#define I915_NUM_PLLS 2
191
Daniel Vetter53589012013-06-05 13:34:16 +0200192struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200193 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200194 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200195 uint32_t fp0;
196 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200197};
198
Daniel Vetter46edb022013-06-05 13:34:12 +0200199struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200206 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/* Interface history:
238 *
239 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100242 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000243 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
247#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000248#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define DRIVER_PATCHLEVEL 0
250
Chris Wilson23bc5982010-09-29 16:10:57 +0100251#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100252#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700253
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100259struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000267 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200268 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100269};
Chris Wilson44834a62010-08-19 16:09:23 +0100270#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271
Chris Wilson6ef3d422010-08-04 20:26:07 +0100272struct intel_overlay;
273struct intel_overlay_error_state;
274
Dave Airlie7c1c2872008-11-28 14:22:24 +1000275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800279#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283
284struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200285 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000286 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100287 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800288};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000289
yakui_zhao9b9d1722009-05-31 17:17:17 +0800290struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100291 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100295 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400296 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800297};
298
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000299struct intel_display_error_state;
300
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200302 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800303 struct timeval time;
304
Mika Kuoppalacb383002014-02-25 17:11:25 +0200305 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200306 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200307 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200308
Ben Widawsky585b0282014-01-30 00:19:37 -0800309 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700310 u32 eir;
311 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700312 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700313 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000314 u32 derrmr;
315 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
327
Chris Wilson52d39a22012-02-15 11:25:37 +0000328 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000329 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800330 /* Software tracked state */
331 bool waiting;
332 int hangcheck_score;
333 enum intel_ring_hangcheck_action hangcheck_action;
334 int num_requests;
335
336 /* our own tracking of ring head and tail */
337 u32 cpu_ring_head;
338 u32 cpu_ring_tail;
339
340 u32 semaphore_seqno[I915_NUM_RINGS - 1];
341
342 /* Register state */
343 u32 tail;
344 u32 head;
345 u32 ctl;
346 u32 hws;
347 u32 ipeir;
348 u32 ipehr;
349 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800350 u32 bbstate;
351 u32 instpm;
352 u32 instps;
353 u32 seqno;
354 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000355 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800356 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700357 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800358 u32 rc_psmi; /* sleep state */
359 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
360
Chris Wilson52d39a22012-02-15 11:25:37 +0000361 struct drm_i915_error_object {
362 int page_count;
363 u32 gtt_offset;
364 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200365 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800366
Chris Wilson52d39a22012-02-15 11:25:37 +0000367 struct drm_i915_error_request {
368 long jiffies;
369 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000370 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000371 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800372
373 struct {
374 u32 gfx_mode;
375 union {
376 u64 pdp[4];
377 u32 pp_dir_base;
378 };
379 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200380
381 pid_t pid;
382 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000383 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000384 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000385 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000386 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100387 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000388 u32 gtt_offset;
389 u32 read_domains;
390 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200391 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000392 s32 pinned:2;
393 u32 tiling:2;
394 u32 dirty:1;
395 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100396 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100397 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100398 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700399 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800400
Ben Widawsky95f53012013-07-31 17:00:15 -0700401 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700402};
403
Jani Nikula7bd688c2013-11-08 16:48:56 +0200404struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100405struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800406struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100407struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200408struct intel_limit;
409struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100410
Jesse Barnese70236a2009-09-21 10:42:27 -0700411struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400412 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200413 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700414 void (*disable_fbc)(struct drm_device *dev);
415 int (*get_display_clock_speed)(struct drm_device *dev);
416 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200417 /**
418 * find_dpll() - Find the best values for the PLL
419 * @limit: limits for the PLL
420 * @crtc: current CRTC
421 * @target: target frequency in kHz
422 * @refclk: reference clock frequency in kHz
423 * @match_clock: if provided, @best_clock P divider must
424 * match the P divider from @match_clock
425 * used for LVDS downclocking
426 * @best_clock: best PLL values found
427 *
428 * Returns true on success, false on failure.
429 */
430 bool (*find_dpll)(const struct intel_limit *limit,
431 struct drm_crtc *crtc,
432 int target, int refclk,
433 struct dpll *match_clock,
434 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300435 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300436 void (*update_sprite_wm)(struct drm_plane *plane,
437 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300438 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300439 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200440 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100441 /* Returns the active state of the crtc, and if the crtc is active,
442 * fills out the pipe-config with the hw state. */
443 bool (*get_pipe_config)(struct intel_crtc *,
444 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800445 void (*get_plane_config)(struct intel_crtc *,
446 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700447 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700448 int x, int y,
449 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200450 void (*crtc_enable)(struct drm_crtc *crtc);
451 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100452 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800453 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300454 struct drm_crtc *crtc,
455 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700456 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700457 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700458 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
459 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700460 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700462 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200463 void (*update_primary_plane)(struct drm_crtc *crtc,
464 struct drm_framebuffer *fb,
465 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100466 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700467 /* clock updates for mode set */
468 /* cursor updates */
469 /* render clock increase/decrease */
470 /* display clock increase/decrease */
471 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200472
473 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200474 uint32_t (*get_backlight)(struct intel_connector *connector);
475 void (*set_backlight)(struct intel_connector *connector,
476 uint32_t level);
477 void (*disable_backlight)(struct intel_connector *connector);
478 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700479};
480
Chris Wilson907b28c2013-07-19 20:36:52 +0100481struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530482 void (*force_wake_get)(struct drm_i915_private *dev_priv,
483 int fw_engine);
484 void (*force_wake_put)(struct drm_i915_private *dev_priv,
485 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700486
487 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
488 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491
492 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
493 uint8_t val, bool trace);
494 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
495 uint16_t val, bool trace);
496 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
497 uint32_t val, bool trace);
498 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
499 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300500};
501
Chris Wilson907b28c2013-07-19 20:36:52 +0100502struct intel_uncore {
503 spinlock_t lock; /** lock is also taken in irq contexts. */
504
505 struct intel_uncore_funcs funcs;
506
507 unsigned fifo_count;
508 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100509
Deepak S940aece2013-11-23 14:55:43 +0530510 unsigned fw_rendercount;
511 unsigned fw_mediacount;
512
Chris Wilson82326442014-03-05 12:00:39 +0000513 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100514};
515
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100516#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
517 func(is_mobile) sep \
518 func(is_i85x) sep \
519 func(is_i915g) sep \
520 func(is_i945gm) sep \
521 func(is_g33) sep \
522 func(need_gfx_hws) sep \
523 func(is_g4x) sep \
524 func(is_pineview) sep \
525 func(is_broadwater) sep \
526 func(is_crestline) sep \
527 func(is_ivybridge) sep \
528 func(is_valleyview) sep \
529 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700530 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100531 func(has_fbc) sep \
532 func(has_pipe_cxsr) sep \
533 func(has_hotplug) sep \
534 func(cursor_needs_physical) sep \
535 func(has_overlay) sep \
536 func(overlay_needs_physical) sep \
537 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100538 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100539 func(has_ddi) sep \
540 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200541
Damien Lespiaua587f772013-04-22 18:40:38 +0100542#define DEFINE_FLAG(name) u8 name:1
543#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200544
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500545struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200546 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700547 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000548 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000549 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700550 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100551 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200552 /* Register offsets for the various display pipes and transcoders */
553 int pipe_offsets[I915_MAX_TRANSCODERS];
554 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200555 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300556 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500557};
558
Damien Lespiaua587f772013-04-22 18:40:38 +0100559#undef DEFINE_FLAG
560#undef SEP_SEMICOLON
561
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800562enum i915_cache_level {
563 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100564 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
565 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
566 caches, eg sampler/render caches, and the
567 large Last-Level-Cache. LLC is coherent with
568 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100569 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800570};
571
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300572struct i915_ctx_hang_stats {
573 /* This context had batch pending when hang was declared */
574 unsigned batch_pending;
575
576 /* This context had batch active when hang was declared */
577 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300578
579 /* Time when this context was last blamed for a GPU reset */
580 unsigned long guilty_ts;
581
582 /* This context is banned to submit more work */
583 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300584};
Ben Widawsky40521052012-06-04 14:42:43 -0700585
586/* This must match up with the value previously used for execbuf2.rsvd1. */
587#define DEFAULT_CONTEXT_ID 0
Oscar Mateo273497e2014-05-22 14:13:37 +0100588struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300589 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700590 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700591 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700592 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700593 struct drm_i915_file_private *file_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700594 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300595 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800596 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700597
598 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700599};
600
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700601struct i915_fbc {
602 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700603 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700604 unsigned int fb_id;
605 enum plane plane;
606 int y;
607
Ben Widawskyc4213882014-06-19 12:06:10 -0700608 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700609 struct drm_mm_node *compressed_llb;
610
611 struct intel_fbc_work {
612 struct delayed_work work;
613 struct drm_crtc *crtc;
614 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700615 } *fbc_work;
616
Chris Wilson29ebf902013-07-27 17:23:55 +0100617 enum no_fbc_reason {
618 FBC_OK, /* FBC is enabled */
619 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700620 FBC_NO_OUTPUT, /* no outputs enabled to compress */
621 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
622 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
623 FBC_MODE_TOO_LARGE, /* mode too large for compression */
624 FBC_BAD_PLANE, /* fbc not supported on plane */
625 FBC_NOT_TILED, /* buffer not tiled */
626 FBC_MULTIPLE_PIPES, /* more than one pipe active */
627 FBC_MODULE_PARAM,
628 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
629 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800630};
631
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530632struct i915_drrs {
633 struct intel_connector *connector;
634};
635
Rodrigo Vivia031d702013-10-03 16:15:06 -0300636struct i915_psr {
637 bool sink_support;
638 bool source_ok;
Rodrigo Vivi6118efe2014-05-23 13:45:51 -0700639 bool setup_done;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700640 bool enabled;
641 bool active;
642 struct delayed_work work;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300643};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700644
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800645enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300646 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800647 PCH_IBX, /* Ibexpeak PCH */
648 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300649 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700650 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800651};
652
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200653enum intel_sbi_destination {
654 SBI_ICLK,
655 SBI_MPHY,
656};
657
Jesse Barnesb690e962010-07-19 13:53:12 -0700658#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700659#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100660#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700661
Dave Airlie8be48d92010-03-30 05:34:14 +0000662struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100663struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000664
Daniel Vetterc2b91522012-02-14 22:37:19 +0100665struct intel_gmbus {
666 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000667 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100668 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100669 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100670 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100671 struct drm_i915_private *dev_priv;
672};
673
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100674struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000675 u8 saveLBB;
676 u32 saveDSPACNTR;
677 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000678 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000679 u32 savePIPEACONF;
680 u32 savePIPEBCONF;
681 u32 savePIPEASRC;
682 u32 savePIPEBSRC;
683 u32 saveFPA0;
684 u32 saveFPA1;
685 u32 saveDPLL_A;
686 u32 saveDPLL_A_MD;
687 u32 saveHTOTAL_A;
688 u32 saveHBLANK_A;
689 u32 saveHSYNC_A;
690 u32 saveVTOTAL_A;
691 u32 saveVBLANK_A;
692 u32 saveVSYNC_A;
693 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000694 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800695 u32 saveTRANS_HTOTAL_A;
696 u32 saveTRANS_HBLANK_A;
697 u32 saveTRANS_HSYNC_A;
698 u32 saveTRANS_VTOTAL_A;
699 u32 saveTRANS_VBLANK_A;
700 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000701 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000702 u32 saveDSPASTRIDE;
703 u32 saveDSPASIZE;
704 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700705 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000706 u32 saveDSPASURF;
707 u32 saveDSPATILEOFF;
708 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700709 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000710 u32 saveBLC_PWM_CTL;
711 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200712 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800713 u32 saveBLC_CPU_PWM_CTL;
714 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000715 u32 saveFPB0;
716 u32 saveFPB1;
717 u32 saveDPLL_B;
718 u32 saveDPLL_B_MD;
719 u32 saveHTOTAL_B;
720 u32 saveHBLANK_B;
721 u32 saveHSYNC_B;
722 u32 saveVTOTAL_B;
723 u32 saveVBLANK_B;
724 u32 saveVSYNC_B;
725 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000726 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800727 u32 saveTRANS_HTOTAL_B;
728 u32 saveTRANS_HBLANK_B;
729 u32 saveTRANS_HSYNC_B;
730 u32 saveTRANS_VTOTAL_B;
731 u32 saveTRANS_VBLANK_B;
732 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000733 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000734 u32 saveDSPBSTRIDE;
735 u32 saveDSPBSIZE;
736 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700737 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000738 u32 saveDSPBSURF;
739 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700740 u32 saveVGA0;
741 u32 saveVGA1;
742 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000743 u32 saveVGACNTRL;
744 u32 saveADPA;
745 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700746 u32 savePP_ON_DELAYS;
747 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000748 u32 saveDVOA;
749 u32 saveDVOB;
750 u32 saveDVOC;
751 u32 savePP_ON;
752 u32 savePP_OFF;
753 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700754 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000755 u32 savePFIT_CONTROL;
756 u32 save_palette_a[256];
757 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000758 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000759 u32 saveIER;
760 u32 saveIIR;
761 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800762 u32 saveDEIER;
763 u32 saveDEIMR;
764 u32 saveGTIER;
765 u32 saveGTIMR;
766 u32 saveFDI_RXA_IMR;
767 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800768 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800769 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000770 u32 saveSWF0[16];
771 u32 saveSWF1[16];
772 u32 saveSWF2[3];
773 u8 saveMSR;
774 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800775 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000776 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000777 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000778 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000779 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200780 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000781 u32 saveCURACNTR;
782 u32 saveCURAPOS;
783 u32 saveCURABASE;
784 u32 saveCURBCNTR;
785 u32 saveCURBPOS;
786 u32 saveCURBBASE;
787 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 u32 saveDP_B;
789 u32 saveDP_C;
790 u32 saveDP_D;
791 u32 savePIPEA_GMCH_DATA_M;
792 u32 savePIPEB_GMCH_DATA_M;
793 u32 savePIPEA_GMCH_DATA_N;
794 u32 savePIPEB_GMCH_DATA_N;
795 u32 savePIPEA_DP_LINK_M;
796 u32 savePIPEB_DP_LINK_M;
797 u32 savePIPEA_DP_LINK_N;
798 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800799 u32 saveFDI_RXA_CTL;
800 u32 saveFDI_TXA_CTL;
801 u32 saveFDI_RXB_CTL;
802 u32 saveFDI_TXB_CTL;
803 u32 savePFA_CTL_1;
804 u32 savePFB_CTL_1;
805 u32 savePFA_WIN_SZ;
806 u32 savePFB_WIN_SZ;
807 u32 savePFA_WIN_POS;
808 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000809 u32 savePCH_DREF_CONTROL;
810 u32 saveDISP_ARB_CTL;
811 u32 savePIPEA_DATA_M1;
812 u32 savePIPEA_DATA_N1;
813 u32 savePIPEA_LINK_M1;
814 u32 savePIPEA_LINK_N1;
815 u32 savePIPEB_DATA_M1;
816 u32 savePIPEB_DATA_N1;
817 u32 savePIPEB_LINK_M1;
818 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000819 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400820 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100821};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100822
Imre Deakddeea5b2014-05-05 15:19:56 +0300823struct vlv_s0ix_state {
824 /* GAM */
825 u32 wr_watermark;
826 u32 gfx_prio_ctrl;
827 u32 arb_mode;
828 u32 gfx_pend_tlb0;
829 u32 gfx_pend_tlb1;
830 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
831 u32 media_max_req_count;
832 u32 gfx_max_req_count;
833 u32 render_hwsp;
834 u32 ecochk;
835 u32 bsd_hwsp;
836 u32 blt_hwsp;
837 u32 tlb_rd_addr;
838
839 /* MBC */
840 u32 g3dctl;
841 u32 gsckgctl;
842 u32 mbctl;
843
844 /* GCP */
845 u32 ucgctl1;
846 u32 ucgctl3;
847 u32 rcgctl1;
848 u32 rcgctl2;
849 u32 rstctl;
850 u32 misccpctl;
851
852 /* GPM */
853 u32 gfxpause;
854 u32 rpdeuhwtc;
855 u32 rpdeuc;
856 u32 ecobus;
857 u32 pwrdwnupctl;
858 u32 rp_down_timeout;
859 u32 rp_deucsw;
860 u32 rcubmabdtmr;
861 u32 rcedata;
862 u32 spare2gh;
863
864 /* Display 1 CZ domain */
865 u32 gt_imr;
866 u32 gt_ier;
867 u32 pm_imr;
868 u32 pm_ier;
869 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
870
871 /* GT SA CZ domain */
872 u32 tilectl;
873 u32 gt_fifoctl;
874 u32 gtlc_wake_ctrl;
875 u32 gtlc_survive;
876 u32 pmwgicz;
877
878 /* Display 2 CZ domain */
879 u32 gu_ctl0;
880 u32 gu_ctl1;
881 u32 clock_gate_dis2;
882};
883
Daniel Vetterc85aa882012-11-02 19:55:03 +0100884struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200885 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100886 struct work_struct work;
887 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200888
Ben Widawskyb39fb292014-03-19 18:31:11 -0700889 /* Frequencies are stored in potentially platform dependent multiples.
890 * In other words, *_freq needs to be multiplied by X to be interesting.
891 * Soft limits are those which are used for the dynamic reclocking done
892 * by the driver (raise frequencies under heavy loads, and lower for
893 * lighter loads). Hard limits are those imposed by the hardware.
894 *
895 * A distinction is made for overclocking, which is never enabled by
896 * default, and is considered to be above the hard limit if it's
897 * possible at all.
898 */
899 u8 cur_freq; /* Current frequency (cached, may not == HW) */
900 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
901 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
902 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
903 u8 min_freq; /* AKA RPn. Minimum frequency */
904 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
905 u8 rp1_freq; /* "less than" RP0 power/freqency */
906 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700907
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100908 int last_adj;
909 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
910
Chris Wilsonc0951f02013-10-10 21:58:50 +0100911 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700912 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700913
914 /*
915 * Protects RPS/RC6 register access and PCU communication.
916 * Must be taken after struct_mutex if nested.
917 */
918 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100919};
920
Daniel Vetter1a240d42012-11-29 22:18:51 +0100921/* defined intel_pm.c */
922extern spinlock_t mchdev_lock;
923
Daniel Vetterc85aa882012-11-02 19:55:03 +0100924struct intel_ilk_power_mgmt {
925 u8 cur_delay;
926 u8 min_delay;
927 u8 max_delay;
928 u8 fmax;
929 u8 fstart;
930
931 u64 last_count1;
932 unsigned long last_time1;
933 unsigned long chipset_power;
934 u64 last_count2;
935 struct timespec last_time2;
936 unsigned long gfx_power;
937 u8 corr;
938
939 int c_m;
940 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100941
942 struct drm_i915_gem_object *pwrctx;
943 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100944};
945
Imre Deakc6cb5822014-03-04 19:22:55 +0200946struct drm_i915_private;
947struct i915_power_well;
948
949struct i915_power_well_ops {
950 /*
951 * Synchronize the well's hw state to match the current sw state, for
952 * example enable/disable it based on the current refcount. Called
953 * during driver init and resume time, possibly after first calling
954 * the enable/disable handlers.
955 */
956 void (*sync_hw)(struct drm_i915_private *dev_priv,
957 struct i915_power_well *power_well);
958 /*
959 * Enable the well and resources that depend on it (for example
960 * interrupts located on the well). Called after the 0->1 refcount
961 * transition.
962 */
963 void (*enable)(struct drm_i915_private *dev_priv,
964 struct i915_power_well *power_well);
965 /*
966 * Disable the well and resources that depend on it. Called after
967 * the 1->0 refcount transition.
968 */
969 void (*disable)(struct drm_i915_private *dev_priv,
970 struct i915_power_well *power_well);
971 /* Returns the hw enabled state. */
972 bool (*is_enabled)(struct drm_i915_private *dev_priv,
973 struct i915_power_well *power_well);
974};
975
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800976/* Power well structure for haswell */
977struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200978 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200979 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800980 /* power well enable/disable usage count */
981 int count;
Imre Deakbfafe932014-06-05 20:31:47 +0300982 /* cached hw enabled state */
983 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +0200984 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +0200985 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +0200986 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800987};
988
Imre Deak83c00f552013-10-25 17:36:47 +0300989struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300990 /*
991 * Power wells needed for initialization at driver init and suspend
992 * time are on. They are kept on until after the first modeset.
993 */
994 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300995 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +0200996 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300997
Imre Deak83c00f552013-10-25 17:36:47 +0300998 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200999 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001000 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001001};
1002
Daniel Vetter231f42a2012-11-02 19:55:05 +01001003struct i915_dri1_state {
1004 unsigned allow_batchbuffer : 1;
1005 u32 __iomem *gfx_hws_cpu_addr;
1006
1007 unsigned int cpp;
1008 int back_offset;
1009 int front_offset;
1010 int current_page;
1011 int page_flipping;
1012
1013 uint32_t counter;
1014};
1015
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001016struct i915_ums_state {
1017 /**
1018 * Flag if the X Server, and thus DRM, is not currently in
1019 * control of the device.
1020 *
1021 * This is set between LeaveVT and EnterVT. It needs to be
1022 * replaced with a semaphore. It also needs to be
1023 * transitioned away from for kernel modesetting.
1024 */
1025 int mm_suspended;
1026};
1027
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001028#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001029struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001030 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001031 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001032 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001033};
1034
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001035struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001036 /** Memory allocator for GTT stolen memory */
1037 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001038 /** List of all objects in gtt_space. Used to restore gtt
1039 * mappings on resume */
1040 struct list_head bound_list;
1041 /**
1042 * List of objects which are not bound to the GTT (thus
1043 * are idle and not used by the GPU) but still have
1044 * (presumably uncached) pages still attached.
1045 */
1046 struct list_head unbound_list;
1047
1048 /** Usable portion of the GTT for GEM */
1049 unsigned long stolen_base; /* limited to low memory (32-bit) */
1050
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001051 /** PPGTT used for aliasing the PPGTT with the GTT */
1052 struct i915_hw_ppgtt *aliasing_ppgtt;
1053
Chris Wilson2cfcd322014-05-20 08:28:43 +01001054 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001055 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001056 bool shrinker_no_lock_stealing;
1057
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001058 /** LRU list of objects with fence regs on them. */
1059 struct list_head fence_list;
1060
1061 /**
1062 * We leave the user IRQ off as much as possible,
1063 * but this means that requests will finish and never
1064 * be retired once the system goes idle. Set a timer to
1065 * fire periodically while the ring is running. When it
1066 * fires, go retire requests.
1067 */
1068 struct delayed_work retire_work;
1069
1070 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001071 * When we detect an idle GPU, we want to turn on
1072 * powersaving features. So once we see that there
1073 * are no more requests outstanding and no more
1074 * arrive within a small period of time, we fire
1075 * off the idle_work.
1076 */
1077 struct delayed_work idle_work;
1078
1079 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001080 * Are we in a non-interruptible section of code like
1081 * modesetting?
1082 */
1083 bool interruptible;
1084
Chris Wilsonf62a0072014-02-21 17:55:39 +00001085 /**
1086 * Is the GPU currently considered idle, or busy executing userspace
1087 * requests? Whilst idle, we attempt to power down the hardware and
1088 * display clocks. In order to reduce the effect on performance, there
1089 * is a slight delay before we do so.
1090 */
1091 bool busy;
1092
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001093 /* the indicator for dispatch video commands on two BSD rings */
1094 int bsd_ring_dispatch_index;
1095
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001096 /** Bit 6 swizzling required for X tiling */
1097 uint32_t bit_6_swizzle_x;
1098 /** Bit 6 swizzling required for Y tiling */
1099 uint32_t bit_6_swizzle_y;
1100
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001101 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001102 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001103 size_t object_memory;
1104 u32 object_count;
1105};
1106
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001107struct drm_i915_error_state_buf {
1108 unsigned bytes;
1109 unsigned size;
1110 int err;
1111 u8 *buf;
1112 loff_t start;
1113 loff_t pos;
1114};
1115
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001116struct i915_error_state_file_priv {
1117 struct drm_device *dev;
1118 struct drm_i915_error_state *error;
1119};
1120
Daniel Vetter99584db2012-11-14 17:14:04 +01001121struct i915_gpu_error {
1122 /* For hangcheck timer */
1123#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1124#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001125 /* Hang gpu twice in this window and your context gets banned */
1126#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1127
Daniel Vetter99584db2012-11-14 17:14:04 +01001128 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001129
1130 /* For reset and error_state handling. */
1131 spinlock_t lock;
1132 /* Protected by the above dev->gpu_error.lock. */
1133 struct drm_i915_error_state *first_error;
1134 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001135
Chris Wilson094f9a52013-09-25 17:34:55 +01001136
1137 unsigned long missed_irq_rings;
1138
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001139 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001140 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001141 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001142 * This is a counter which gets incremented when reset is triggered,
1143 * and again when reset has been handled. So odd values (lowest bit set)
1144 * means that reset is in progress and even values that
1145 * (reset_counter >> 1):th reset was successfully completed.
1146 *
1147 * If reset is not completed succesfully, the I915_WEDGE bit is
1148 * set meaning that hardware is terminally sour and there is no
1149 * recovery. All waiters on the reset_queue will be woken when
1150 * that happens.
1151 *
1152 * This counter is used by the wait_seqno code to notice that reset
1153 * event happened and it needs to restart the entire ioctl (since most
1154 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001155 *
1156 * This is important for lock-free wait paths, where no contended lock
1157 * naturally enforces the correct ordering between the bail-out of the
1158 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001159 */
1160 atomic_t reset_counter;
1161
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001162#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001163#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001164
1165 /**
1166 * Waitqueue to signal when the reset has completed. Used by clients
1167 * that wait for dev_priv->mm.wedged to settle.
1168 */
1169 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001170
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001171 /* Userspace knobs for gpu hang simulation;
1172 * combines both a ring mask, and extra flags
1173 */
1174 u32 stop_rings;
1175#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1176#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001177
1178 /* For missed irq/seqno simulation. */
1179 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001180};
1181
Zhang Ruib8efb172013-02-05 15:41:53 +08001182enum modeset_restore {
1183 MODESET_ON_LID_OPEN,
1184 MODESET_DONE,
1185 MODESET_SUSPENDED,
1186};
1187
Paulo Zanoni6acab152013-09-12 17:06:24 -03001188struct ddi_vbt_port_info {
1189 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001190
1191 uint8_t supports_dvi:1;
1192 uint8_t supports_hdmi:1;
1193 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001194};
1195
Pradeep Bhat83a72802014-03-28 10:14:57 +05301196enum drrs_support_type {
1197 DRRS_NOT_SUPPORTED = 0,
1198 STATIC_DRRS_SUPPORT = 1,
1199 SEAMLESS_DRRS_SUPPORT = 2
1200};
1201
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001202struct intel_vbt_data {
1203 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1204 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1205
1206 /* Feature bits */
1207 unsigned int int_tv_support:1;
1208 unsigned int lvds_dither:1;
1209 unsigned int lvds_vbt:1;
1210 unsigned int int_crt_support:1;
1211 unsigned int lvds_use_ssc:1;
1212 unsigned int display_clock_mode:1;
1213 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301214 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001215 int lvds_ssc_freq;
1216 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1217
Pradeep Bhat83a72802014-03-28 10:14:57 +05301218 enum drrs_support_type drrs_type;
1219
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001220 /* eDP */
1221 int edp_rate;
1222 int edp_lanes;
1223 int edp_preemphasis;
1224 int edp_vswing;
1225 bool edp_initialized;
1226 bool edp_support;
1227 int edp_bpp;
1228 struct edp_power_seq edp_pps;
1229
Jani Nikulaf00076d2013-12-14 20:38:29 -02001230 struct {
1231 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001232 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001233 bool active_low_pwm;
1234 } backlight;
1235
Shobhit Kumard17c5442013-08-27 15:12:25 +03001236 /* MIPI DSI */
1237 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301238 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001239 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301240 struct mipi_config *config;
1241 struct mipi_pps_data *pps;
1242 u8 seq_version;
1243 u32 size;
1244 u8 *data;
1245 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001246 } dsi;
1247
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001248 int crt_ddc_pin;
1249
1250 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001251 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001252
1253 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001254};
1255
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001256enum intel_ddb_partitioning {
1257 INTEL_DDB_PART_1_2,
1258 INTEL_DDB_PART_5_6, /* IVB+ */
1259};
1260
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001261struct intel_wm_level {
1262 bool enable;
1263 uint32_t pri_val;
1264 uint32_t spr_val;
1265 uint32_t cur_val;
1266 uint32_t fbc_val;
1267};
1268
Imre Deak820c1982013-12-17 14:46:36 +02001269struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001270 uint32_t wm_pipe[3];
1271 uint32_t wm_lp[3];
1272 uint32_t wm_lp_spr[3];
1273 uint32_t wm_linetime[3];
1274 bool enable_fbc_wm;
1275 enum intel_ddb_partitioning partitioning;
1276};
1277
Paulo Zanonic67a4702013-08-19 13:18:09 -03001278/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001279 * This struct helps tracking the state needed for runtime PM, which puts the
1280 * device in PCI D3 state. Notice that when this happens, nothing on the
1281 * graphics device works, even register access, so we don't get interrupts nor
1282 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001283 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001284 * Every piece of our code that needs to actually touch the hardware needs to
1285 * either call intel_runtime_pm_get or call intel_display_power_get with the
1286 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001287 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001288 * Our driver uses the autosuspend delay feature, which means we'll only really
1289 * suspend if we stay with zero refcount for a certain amount of time. The
1290 * default value is currently very conservative (see intel_init_runtime_pm), but
1291 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001292 *
1293 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1294 * goes back to false exactly before we reenable the IRQs. We use this variable
1295 * to check if someone is trying to enable/disable IRQs while they're supposed
1296 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001297 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001298 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001299 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001300 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001301struct i915_runtime_pm {
1302 bool suspended;
1303 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001304};
1305
Daniel Vetter926321d2013-10-16 13:30:34 +02001306enum intel_pipe_crc_source {
1307 INTEL_PIPE_CRC_SOURCE_NONE,
1308 INTEL_PIPE_CRC_SOURCE_PLANE1,
1309 INTEL_PIPE_CRC_SOURCE_PLANE2,
1310 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001311 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001312 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1313 INTEL_PIPE_CRC_SOURCE_TV,
1314 INTEL_PIPE_CRC_SOURCE_DP_B,
1315 INTEL_PIPE_CRC_SOURCE_DP_C,
1316 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001317 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001318 INTEL_PIPE_CRC_SOURCE_MAX,
1319};
1320
Shuang He8bf1e9f2013-10-15 18:55:27 +01001321struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001322 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001323 uint32_t crc[5];
1324};
1325
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001326#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001327struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001328 spinlock_t lock;
1329 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001330 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001331 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001332 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001333 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001334};
1335
Daniel Vetterf99d7062014-06-19 16:01:59 +02001336struct i915_frontbuffer_tracking {
1337 struct mutex lock;
1338
1339 /*
1340 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1341 * scheduled flips.
1342 */
1343 unsigned busy_bits;
1344 unsigned flip_bits;
1345};
1346
Jani Nikula77fec552014-03-31 14:27:22 +03001347struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001348 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001349 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001350
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001351 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001352
1353 int relative_constants_mode;
1354
1355 void __iomem *regs;
1356
Chris Wilson907b28c2013-07-19 20:36:52 +01001357 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001358
1359 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1360
Daniel Vetter28c70f12012-12-01 13:53:45 +01001361
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001362 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1363 * controller on different i2c buses. */
1364 struct mutex gmbus_mutex;
1365
1366 /**
1367 * Base address of the gmbus and gpio block.
1368 */
1369 uint32_t gpio_mmio_base;
1370
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301371 /* MMIO base address for MIPI regs */
1372 uint32_t mipi_mmio_base;
1373
Daniel Vetter28c70f12012-12-01 13:53:45 +01001374 wait_queue_head_t gmbus_wait_queue;
1375
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001376 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001377 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001378 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001379 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001380
1381 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001382 struct resource mch_res;
1383
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001384 /* protects the irq masks */
1385 spinlock_t irq_lock;
1386
Sourab Gupta84c33a62014-06-02 16:47:17 +05301387 /* protects the mmio flip data */
1388 spinlock_t mmio_flip_lock;
1389
Imre Deakf8b79e52014-03-04 19:23:07 +02001390 bool display_irqs_enabled;
1391
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001392 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1393 struct pm_qos_request pm_qos;
1394
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001395 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001396 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001397
1398 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001399 union {
1400 u32 irq_mask;
1401 u32 de_irq_mask[I915_MAX_PIPES];
1402 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001403 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001404 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301405 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001406 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001407
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001408 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001409 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001410 struct {
1411 unsigned long hpd_last_jiffies;
1412 int hpd_cnt;
1413 enum {
1414 HPD_ENABLED = 0,
1415 HPD_DISABLED = 1,
1416 HPD_MARK_DISABLED = 2
1417 } hpd_mark;
1418 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001419 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001420 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001421
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001422 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301423 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001424 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001425 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001426
1427 /* overlay */
1428 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001429
Jani Nikula58c68772013-11-08 16:48:54 +02001430 /* backlight registers and fields in struct intel_panel */
1431 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001432
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001433 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001434 bool no_aux_handshake;
1435
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001436 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1437 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1438 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1439
1440 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001441 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001442
Daniel Vetter645416f2013-09-02 16:22:25 +02001443 /**
1444 * wq - Driver workqueue for GEM.
1445 *
1446 * NOTE: Work items scheduled here are not allowed to grab any modeset
1447 * locks, for otherwise the flushing done in the pageflip code will
1448 * result in deadlocks.
1449 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001450 struct workqueue_struct *wq;
1451
1452 /* Display functions */
1453 struct drm_i915_display_funcs display;
1454
1455 /* PCH chipset type */
1456 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001457 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001458
1459 unsigned long quirks;
1460
Zhang Ruib8efb172013-02-05 15:41:53 +08001461 enum modeset_restore modeset_restore;
1462 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001463
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001464 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001465 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001466
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001467 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001468#if defined(CONFIG_MMU_NOTIFIER)
1469 DECLARE_HASHTABLE(mmu_notifiers, 7);
1470#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001471
Daniel Vetter87813422012-05-02 11:49:32 +02001472 /* Kernel Modesetting */
1473
yakui_zhao9b9d1722009-05-31 17:17:17 +08001474 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001475
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001476 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1477 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001478 wait_queue_head_t pending_flip_queue;
1479
Daniel Vetterc4597872013-10-21 21:04:07 +02001480#ifdef CONFIG_DEBUG_FS
1481 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1482#endif
1483
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001484 int num_shared_dpll;
1485 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001486 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001487 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001488
Jesse Barnes652c3932009-08-17 13:31:43 -07001489 /* Reclocking support */
1490 bool render_reclock_avail;
1491 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001492 /* indicates the reduced downclock for LVDS*/
1493 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001494
1495 struct i915_frontbuffer_tracking fb_tracking;
1496
Jesse Barnes652c3932009-08-17 13:31:43 -07001497 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001498
Zhenyu Wangc48044112009-12-17 14:48:43 +08001499 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001500
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001501 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001502
Ben Widawsky59124502013-07-04 11:02:05 -07001503 /* Cannot be determined by PCIID. You must always read a register. */
1504 size_t ellc_size;
1505
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001506 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001507 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001508
Daniel Vetter20e4d402012-08-08 23:35:39 +02001509 /* ilk-only ips/rps state. Everything in here is protected by the global
1510 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001511 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001512
Imre Deak83c00f552013-10-25 17:36:47 +03001513 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001514
Rodrigo Vivia031d702013-10-03 16:15:06 -03001515 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001516
Daniel Vetter99584db2012-11-14 17:14:04 +01001517 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001518
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001519 struct drm_i915_gem_object *vlv_pctx;
1520
Daniel Vetter4520f532013-10-09 09:18:51 +02001521#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001522 /* list of fbdev register on this device */
1523 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001524#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001525
Jesse Barnes073f34d2012-11-02 11:13:59 -07001526 /*
1527 * The console may be contended at resume, but we don't
1528 * want it to block on it.
1529 */
1530 struct work_struct console_resume_work;
1531
Chris Wilsone953fd72011-02-21 22:23:52 +00001532 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001533 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001534
Ben Widawsky254f9652012-06-04 14:42:42 -07001535 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001536 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001537
Damien Lespiau3e683202012-12-11 18:48:29 +00001538 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001539
Daniel Vetter842f1c82014-03-10 10:01:44 +01001540 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001541 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001542 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001543
Ville Syrjälä53615a52013-08-01 16:18:50 +03001544 struct {
1545 /*
1546 * Raw watermark latency values:
1547 * in 0.1us units for WM0,
1548 * in 0.5us units for WM1+.
1549 */
1550 /* primary */
1551 uint16_t pri_latency[5];
1552 /* sprite */
1553 uint16_t spr_latency[5];
1554 /* cursor */
1555 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001556
1557 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001558 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001559 } wm;
1560
Paulo Zanoni8a187452013-12-06 20:32:13 -02001561 struct i915_runtime_pm pm;
1562
Dave Airlie13cf5502014-06-18 11:29:35 +10001563 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1564 u32 long_hpd_port_mask;
1565 u32 short_hpd_port_mask;
1566 struct work_struct dig_port_work;
1567
Daniel Vetter231f42a2012-11-02 19:55:05 +01001568 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1569 * here! */
1570 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001571 /* Old ums support infrastructure, same warning applies. */
1572 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001573
1574 /*
1575 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1576 * will be rejected. Instead look for a better place.
1577 */
Jani Nikula77fec552014-03-31 14:27:22 +03001578};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579
Chris Wilson2c1792a2013-08-01 18:39:55 +01001580static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1581{
1582 return dev->dev_private;
1583}
1584
Chris Wilsonb4519512012-05-11 14:29:30 +01001585/* Iterate over initialised rings */
1586#define for_each_ring(ring__, dev_priv__, i__) \
1587 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1588 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1589
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001590enum hdmi_force_audio {
1591 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1592 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1593 HDMI_AUDIO_AUTO, /* trust EDID */
1594 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1595};
1596
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001597#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001598
Chris Wilson37e680a2012-06-07 15:38:42 +01001599struct drm_i915_gem_object_ops {
1600 /* Interface between the GEM object and its backing storage.
1601 * get_pages() is called once prior to the use of the associated set
1602 * of pages before to binding them into the GTT, and put_pages() is
1603 * called after we no longer need them. As we expect there to be
1604 * associated cost with migrating pages between the backing storage
1605 * and making them available for the GPU (e.g. clflush), we may hold
1606 * onto the pages after they are no longer referenced by the GPU
1607 * in case they may be used again shortly (for example migrating the
1608 * pages to a different memory domain within the GTT). put_pages()
1609 * will therefore most likely be called when the object itself is
1610 * being released or under memory pressure (where we attempt to
1611 * reap pages for the shrinker).
1612 */
1613 int (*get_pages)(struct drm_i915_gem_object *);
1614 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001615 int (*dmabuf_export)(struct drm_i915_gem_object *);
1616 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001617};
1618
Daniel Vettera071fa02014-06-18 23:28:09 +02001619/*
1620 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1621 * considered to be the frontbuffer for the given plane interface-vise. This
1622 * doesn't mean that the hw necessarily already scans it out, but that any
1623 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1624 *
1625 * We have one bit per pipe and per scanout plane type.
1626 */
1627#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1628#define INTEL_FRONTBUFFER_BITS \
1629 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1630#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1631 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1632#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1633 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1634#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1635 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1636#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1637 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001638#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1639 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001640
Eric Anholt673a3942008-07-30 12:06:12 -07001641struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001642 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001643
Chris Wilson37e680a2012-06-07 15:38:42 +01001644 const struct drm_i915_gem_object_ops *ops;
1645
Ben Widawsky2f633152013-07-17 12:19:03 -07001646 /** List of VMAs backed by this object */
1647 struct list_head vma_list;
1648
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001649 /** Stolen memory for this object, instead of being backed by shmem. */
1650 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001651 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001652
Chris Wilson69dc4982010-10-19 10:36:51 +01001653 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001654 /** Used in execbuf to temporarily hold a ref */
1655 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001656
1657 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001658 * This is set if the object is on the active lists (has pending
1659 * rendering and so a non-zero seqno), and is not set if it i s on
1660 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001661 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001662 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001663
1664 /**
1665 * This is set if the object has been written to since last bound
1666 * to the GTT
1667 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001668 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001669
1670 /**
1671 * Fence register bits (if any) for this object. Will be set
1672 * as needed when mapped into the GTT.
1673 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001674 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001675 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001676
1677 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001678 * Advice: are the backing pages purgeable?
1679 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001680 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001681
1682 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001683 * Current tiling mode for the object.
1684 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001685 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001686 /**
1687 * Whether the tiling parameters for the currently associated fence
1688 * register have changed. Note that for the purposes of tracking
1689 * tiling changes we also treat the unfenced register, the register
1690 * slot that the object occupies whilst it executes a fenced
1691 * command (such as BLT on gen2/3), as a "fence".
1692 */
1693 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001694
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001695 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001696 * Is the object at the current location in the gtt mappable and
1697 * fenceable? Used to avoid costly recalculations.
1698 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001699 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001700
1701 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001702 * Whether the current gtt mapping needs to be mappable (and isn't just
1703 * mappable by accident). Track pin and fault separate for a more
1704 * accurate mappable working set.
1705 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001706 unsigned int fault_mappable:1;
1707 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001708 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001709
Chris Wilsoncaea7472010-11-12 13:53:37 +00001710 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301711 * Is the object to be mapped as read-only to the GPU
1712 * Only honoured if hardware has relevant pte bit
1713 */
1714 unsigned long gt_ro:1;
1715
1716 /*
Chris Wilsoncaea7472010-11-12 13:53:37 +00001717 * Is the GPU currently using a fence to access this buffer,
1718 */
1719 unsigned int pending_fenced_gpu_access:1;
1720 unsigned int fenced_gpu_access:1;
1721
Chris Wilson651d7942013-08-08 14:41:10 +01001722 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001723
Daniel Vetter7bddb012012-02-09 17:15:47 +01001724 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001725 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001726 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001727
Daniel Vettera071fa02014-06-18 23:28:09 +02001728 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1729
Chris Wilson9da3da62012-06-01 15:20:22 +01001730 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001731 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001732
Daniel Vetter1286ff72012-05-10 15:25:09 +02001733 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001734 void *dma_buf_vmapping;
1735 int vmapping_count;
1736
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001737 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001738
Chris Wilson1c293ea2012-04-17 15:31:27 +01001739 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001740 uint32_t last_read_seqno;
1741 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001742 /** Breadcrumb of last fenced GPU access to the buffer. */
1743 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001744
Daniel Vetter778c3542010-05-13 11:49:44 +02001745 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001746 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001747
Daniel Vetter80075d42013-10-09 21:23:52 +02001748 /** References from framebuffers, locks out tiling changes. */
1749 unsigned long framebuffer_references;
1750
Eric Anholt280b7132009-03-12 16:56:27 -07001751 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001752 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001753
Jesse Barnes79e53942008-11-07 14:24:08 -08001754 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001755 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001756 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001757
1758 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001759 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001760
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001761 union {
1762 struct i915_gem_userptr {
1763 uintptr_t ptr;
1764 unsigned read_only :1;
1765 unsigned workers :4;
1766#define I915_GEM_USERPTR_MAX_WORKERS 15
1767
1768 struct mm_struct *mm;
1769 struct i915_mmu_object *mn;
1770 struct work_struct *work;
1771 } userptr;
1772 };
1773};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001774#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001775
Daniel Vettera071fa02014-06-18 23:28:09 +02001776void i915_gem_track_fb(struct drm_i915_gem_object *old,
1777 struct drm_i915_gem_object *new,
1778 unsigned frontbuffer_bits);
1779
Eric Anholt673a3942008-07-30 12:06:12 -07001780/**
1781 * Request queue structure.
1782 *
1783 * The request queue allows us to note sequence numbers that have been emitted
1784 * and may be associated with active buffers to be retired.
1785 *
1786 * By keeping this list, we can avoid having to do questionable
1787 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1788 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1789 */
1790struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001791 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001792 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001793
Eric Anholt673a3942008-07-30 12:06:12 -07001794 /** GEM sequence number associated with this request. */
1795 uint32_t seqno;
1796
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001797 /** Position in the ringbuffer of the start of the request */
1798 u32 head;
1799
1800 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001801 u32 tail;
1802
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001803 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001804 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001805
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001806 /** Batch buffer related to this request if any */
1807 struct drm_i915_gem_object *batch_obj;
1808
Eric Anholt673a3942008-07-30 12:06:12 -07001809 /** Time at which this request was emitted, in jiffies. */
1810 unsigned long emitted_jiffies;
1811
Eric Anholtb9624422009-06-03 07:27:35 +00001812 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001813 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001814
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001815 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001816 /** file_priv list entry for this request */
1817 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001818};
1819
1820struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001821 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001822 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001823
Eric Anholt673a3942008-07-30 12:06:12 -07001824 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001825 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001826 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001827 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001828 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001829 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001830
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001831 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001832 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001833};
1834
Brad Volkin351e3db2014-02-18 10:15:46 -08001835/*
1836 * A command that requires special handling by the command parser.
1837 */
1838struct drm_i915_cmd_descriptor {
1839 /*
1840 * Flags describing how the command parser processes the command.
1841 *
1842 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1843 * a length mask if not set
1844 * CMD_DESC_SKIP: The command is allowed but does not follow the
1845 * standard length encoding for the opcode range in
1846 * which it falls
1847 * CMD_DESC_REJECT: The command is never allowed
1848 * CMD_DESC_REGISTER: The command should be checked against the
1849 * register whitelist for the appropriate ring
1850 * CMD_DESC_MASTER: The command is allowed if the submitting process
1851 * is the DRM master
1852 */
1853 u32 flags;
1854#define CMD_DESC_FIXED (1<<0)
1855#define CMD_DESC_SKIP (1<<1)
1856#define CMD_DESC_REJECT (1<<2)
1857#define CMD_DESC_REGISTER (1<<3)
1858#define CMD_DESC_BITMASK (1<<4)
1859#define CMD_DESC_MASTER (1<<5)
1860
1861 /*
1862 * The command's unique identification bits and the bitmask to get them.
1863 * This isn't strictly the opcode field as defined in the spec and may
1864 * also include type, subtype, and/or subop fields.
1865 */
1866 struct {
1867 u32 value;
1868 u32 mask;
1869 } cmd;
1870
1871 /*
1872 * The command's length. The command is either fixed length (i.e. does
1873 * not include a length field) or has a length field mask. The flag
1874 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1875 * a length mask. All command entries in a command table must include
1876 * length information.
1877 */
1878 union {
1879 u32 fixed;
1880 u32 mask;
1881 } length;
1882
1883 /*
1884 * Describes where to find a register address in the command to check
1885 * against the ring's register whitelist. Only valid if flags has the
1886 * CMD_DESC_REGISTER bit set.
1887 */
1888 struct {
1889 u32 offset;
1890 u32 mask;
1891 } reg;
1892
1893#define MAX_CMD_DESC_BITMASKS 3
1894 /*
1895 * Describes command checks where a particular dword is masked and
1896 * compared against an expected value. If the command does not match
1897 * the expected value, the parser rejects it. Only valid if flags has
1898 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1899 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001900 *
1901 * If the check specifies a non-zero condition_mask then the parser
1902 * only performs the check when the bits specified by condition_mask
1903 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001904 */
1905 struct {
1906 u32 offset;
1907 u32 mask;
1908 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001909 u32 condition_offset;
1910 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001911 } bits[MAX_CMD_DESC_BITMASKS];
1912};
1913
1914/*
1915 * A table of commands requiring special handling by the command parser.
1916 *
1917 * Each ring has an array of tables. Each table consists of an array of command
1918 * descriptors, which must be sorted with command opcodes in ascending order.
1919 */
1920struct drm_i915_cmd_table {
1921 const struct drm_i915_cmd_descriptor *table;
1922 int count;
1923};
1924
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001925#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001926
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001927#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1928#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001929#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001930#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001931#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001932#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1933#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001934#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1935#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1936#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001937#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001938#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001939#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1940#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001941#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1942#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001943#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001944#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001945#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1946 (dev)->pdev->device == 0x0152 || \
1947 (dev)->pdev->device == 0x015a)
1948#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1949 (dev)->pdev->device == 0x0106 || \
1950 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001951#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03001952#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001953#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03001954#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001955#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001956#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001957 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001958#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1959 (((dev)->pdev->device & 0xf) == 0x2 || \
1960 ((dev)->pdev->device & 0xf) == 0x6 || \
1961 ((dev)->pdev->device & 0xf) == 0xe))
1962#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001963 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001964#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001965#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001966 ((dev)->pdev->device & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03001967/* ULX machines are also considered ULT. */
1968#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
1969 (dev)->pdev->device == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07001970#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001971
Jesse Barnes85436692011-04-06 12:11:14 -07001972/*
1973 * The genX designation typically refers to the render engine, so render
1974 * capability related checks should use IS_GEN, while display and other checks
1975 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1976 * chips, etc.).
1977 */
Zou Nan haicae58522010-11-09 17:17:32 +08001978#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1979#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1980#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1981#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1982#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001983#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001984#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001985
Ben Widawsky73ae4782013-10-15 10:02:57 -07001986#define RENDER_RING (1<<RCS)
1987#define BSD_RING (1<<VCS)
1988#define BLT_RING (1<<BCS)
1989#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001990#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001991#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001992#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001993#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1994#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1995#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1996#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1997 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001998#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1999
Ben Widawsky254f9652012-06-04 14:42:42 -07002000#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002001#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2002#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08002003#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002004#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002005
Chris Wilson05394f32010-11-08 19:18:58 +00002006#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002007#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2008
Daniel Vetterb45305f2012-12-17 16:21:27 +01002009/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2010#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002011/*
2012 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2013 * even when in MSI mode. This results in spurious interrupt warnings if the
2014 * legacy irq no. is shared with another device. The kernel then disables that
2015 * interrupt source and so prevents the other device from working properly.
2016 */
2017#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2018#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002019
Zou Nan haicae58522010-11-09 17:17:32 +08002020/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2021 * rows, which changed the alignment requirements and fence programming.
2022 */
2023#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2024 IS_I915GM(dev)))
2025#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2026#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2027#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002028#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2029#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002030
2031#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2032#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002033#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002034
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002035#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002036
Damien Lespiaudd93be52013-04-22 18:40:39 +01002037#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002038#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002039#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002040#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002041 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002042
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002043#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2044#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2045#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2046#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2047#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2048#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2049
Chris Wilson2c1792a2013-08-01 18:39:55 +01002050#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002051#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002052#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2053#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002054#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002055#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002056
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002057/* DPF == dynamic parity feature */
2058#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2059#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002060
Ben Widawskyc8735b02012-09-07 19:43:39 -07002061#define GT_FREQUENCY_MULTIPLIER 50
2062
Chris Wilson05394f32010-11-08 19:18:58 +00002063#include "i915_trace.h"
2064
Rob Clarkbaa70942013-08-02 13:27:49 -04002065extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002066extern int i915_max_ioctl;
2067
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002068extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2069extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002070extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2071extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2072
Jani Nikulad330a952014-01-21 11:24:25 +02002073/* i915_params.c */
2074struct i915_params {
2075 int modeset;
2076 int panel_ignore_lid;
2077 unsigned int powersave;
2078 int semaphores;
2079 unsigned int lvds_downclock;
2080 int lvds_channel_mode;
2081 int panel_use_ssc;
2082 int vbt_sdvo_panel_type;
2083 int enable_rc6;
2084 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002085 int enable_ppgtt;
2086 int enable_psr;
2087 unsigned int preliminary_hw_support;
2088 int disable_power_well;
2089 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002090 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002091 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002092 /* leave bools at the end to not create holes */
2093 bool enable_hangcheck;
2094 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002095 bool prefault_disable;
2096 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002097 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002098 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302099 int use_mmio_flip;
Jani Nikulad330a952014-01-21 11:24:25 +02002100};
2101extern struct i915_params i915 __read_mostly;
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002104void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002105extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002106extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002107extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002108extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002109extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002110extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002111 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002112extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002113 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002114extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002115#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002116extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2117 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002118#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002119extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002120 struct drm_clip_rect *box,
2121 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002122extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002123extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002124extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2125extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2126extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2127extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002128int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002129
Jesse Barnes073f34d2012-11-02 11:13:59 -07002130extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002131
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002133void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002134__printf(3, 4)
2135void i915_handle_error(struct drm_device *dev, bool wedged,
2136 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137
Deepak S76c3552f2014-01-30 23:08:16 +05302138void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2139 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002140extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002141extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002142
2143extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002144extern void intel_uncore_early_sanitize(struct drm_device *dev,
2145 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002146extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002147extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002148extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002149extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002150
Keith Packard7c463582008-11-04 02:03:27 -08002151void
Jani Nikula50227e12014-03-31 14:27:21 +03002152i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002153 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002154
2155void
Jani Nikula50227e12014-03-31 14:27:21 +03002156i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002157 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002158
Imre Deakf8b79e52014-03-04 19:23:07 +02002159void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2160void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2161
Eric Anholt673a3942008-07-30 12:06:12 -07002162/* i915_gem.c */
2163int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2164 struct drm_file *file_priv);
2165int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *file_priv);
2167int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *file_priv);
2169int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2170 struct drm_file *file_priv);
2171int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2172 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002173int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2174 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002175int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2176 struct drm_file *file_priv);
2177int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2178 struct drm_file *file_priv);
2179int i915_gem_execbuffer(struct drm_device *dev, void *data,
2180 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002181int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2182 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002183int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2184 struct drm_file *file_priv);
2185int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2186 struct drm_file *file_priv);
2187int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2188 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002189int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2190 struct drm_file *file);
2191int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2192 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002193int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2194 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002195int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2196 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002197int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2198 struct drm_file *file_priv);
2199int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2200 struct drm_file *file_priv);
2201int i915_gem_set_tiling(struct drm_device *dev, void *data,
2202 struct drm_file *file_priv);
2203int i915_gem_get_tiling(struct drm_device *dev, void *data,
2204 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002205int i915_gem_init_userptr(struct drm_device *dev);
2206int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2207 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002208int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2209 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002210int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2211 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002212void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002213void *i915_gem_object_alloc(struct drm_device *dev);
2214void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002215void i915_gem_object_init(struct drm_i915_gem_object *obj,
2216 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002217struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2218 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002219void i915_init_vm(struct drm_i915_private *dev_priv,
2220 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002221void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002222void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002223
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002224#define PIN_MAPPABLE 0x1
2225#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002226#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002227#define PIN_OFFSET_BIAS 0x8
2228#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002229int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002230 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002231 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002232 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002233int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002234int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002235void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002236void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002237void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002238
Brad Volkin4c914c02014-02-18 10:15:45 -08002239int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2240 int *needs_clflush);
2241
Chris Wilson37e680a2012-06-07 15:38:42 +01002242int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002243static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2244{
Imre Deak67d5a502013-02-18 19:28:02 +02002245 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002246
Imre Deak67d5a502013-02-18 19:28:02 +02002247 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002248 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002249
2250 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002251}
Chris Wilsona5570172012-09-04 21:02:54 +01002252static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2253{
2254 BUG_ON(obj->pages == NULL);
2255 obj->pages_pin_count++;
2256}
2257static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2258{
2259 BUG_ON(obj->pages_pin_count == 0);
2260 obj->pages_pin_count--;
2261}
2262
Chris Wilson54cf91d2010-11-25 18:00:26 +00002263int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002264int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002265 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002266void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002267 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002268int i915_gem_dumb_create(struct drm_file *file_priv,
2269 struct drm_device *dev,
2270 struct drm_mode_create_dumb *args);
2271int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2272 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002273/**
2274 * Returns true if seq1 is later than seq2.
2275 */
2276static inline bool
2277i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2278{
2279 return (int32_t)(seq1 - seq2) >= 0;
2280}
2281
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002282int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2283int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002284int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002285int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002286
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002287bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2288void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002289
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002290struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002291i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002292
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002293bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002294void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002295int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002296 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302297int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2298
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002299static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2300{
2301 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002302 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002303}
2304
2305static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2306{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002307 return atomic_read(&error->reset_counter) & I915_WEDGED;
2308}
2309
2310static inline u32 i915_reset_count(struct i915_gpu_error *error)
2311{
2312 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002313}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002314
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002315static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2316{
2317 return dev_priv->gpu_error.stop_rings == 0 ||
2318 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2319}
2320
2321static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2322{
2323 return dev_priv->gpu_error.stop_rings == 0 ||
2324 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2325}
2326
Chris Wilson069efc12010-09-30 16:53:18 +01002327void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002328bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002329int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002330int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002331int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002332int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002333void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002334void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002335int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002336int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002337int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002338 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002339 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002340 u32 *seqno);
2341#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002342 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002343int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002344 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002345int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002346int __must_check
2347i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2348 bool write);
2349int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002350i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2351int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002352i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2353 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002354 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002355void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002356int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002357 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002358int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002359void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002360
Chris Wilson467cffb2011-03-07 10:42:03 +00002361uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002362i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2363uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002364i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2365 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002366
Chris Wilsone4ffd172011-04-04 09:44:39 +01002367int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2368 enum i915_cache_level cache_level);
2369
Daniel Vetter1286ff72012-05-10 15:25:09 +02002370struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2371 struct dma_buf *dma_buf);
2372
2373struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2374 struct drm_gem_object *gem_obj, int flags);
2375
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002376void i915_gem_restore_fences(struct drm_device *dev);
2377
Ben Widawskya70a3142013-07-31 16:59:56 -07002378unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2379 struct i915_address_space *vm);
2380bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2381bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2382 struct i915_address_space *vm);
2383unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2384 struct i915_address_space *vm);
2385struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2386 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002387struct i915_vma *
2388i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2389 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002390
2391struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002392static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2393 struct i915_vma *vma;
2394 list_for_each_entry(vma, &obj->vma_list, vma_link)
2395 if (vma->pin_count > 0)
2396 return true;
2397 return false;
2398}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002399
Ben Widawskya70a3142013-07-31 16:59:56 -07002400/* Some GGTT VM helpers */
2401#define obj_to_ggtt(obj) \
2402 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2403static inline bool i915_is_ggtt(struct i915_address_space *vm)
2404{
2405 struct i915_address_space *ggtt =
2406 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2407 return vm == ggtt;
2408}
2409
2410static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2411{
2412 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2413}
2414
2415static inline unsigned long
2416i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2417{
2418 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2419}
2420
2421static inline unsigned long
2422i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2423{
2424 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2425}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002426
2427static inline int __must_check
2428i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2429 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002430 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002431{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002432 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002433}
Ben Widawskya70a3142013-07-31 16:59:56 -07002434
Daniel Vetterb2871102014-02-14 14:01:19 +01002435static inline int
2436i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2437{
2438 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2439}
2440
2441void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2442
Ben Widawsky254f9652012-06-04 14:42:42 -07002443/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002444#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002445int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002446void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002447void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002448int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002449int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002450void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002451int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002452 struct intel_context *to);
2453struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002454i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002455void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002456static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002457{
Chris Wilson691e6412014-04-09 09:07:36 +01002458 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002459}
2460
Oscar Mateo273497e2014-05-22 14:13:37 +01002461static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002462{
Chris Wilson691e6412014-04-09 09:07:36 +01002463 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002464}
2465
Oscar Mateo273497e2014-05-22 14:13:37 +01002466static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002467{
2468 return c->id == DEFAULT_CONTEXT_ID;
2469}
2470
Ben Widawsky84624812012-06-04 14:42:54 -07002471int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2472 struct drm_file *file);
2473int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2474 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002475
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002476/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002477int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002478/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002479int __must_check i915_gem_evict_something(struct drm_device *dev,
2480 struct i915_address_space *vm,
2481 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002482 unsigned alignment,
2483 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002484 unsigned long start,
2485 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002486 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002487int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002488int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002489
Ben Widawsky0260c422014-03-22 22:47:21 -07002490/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002491static inline void i915_gem_chipset_flush(struct drm_device *dev)
2492{
Chris Wilson05394f32010-11-08 19:18:58 +00002493 if (INTEL_INFO(dev)->gen < 6)
2494 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002495}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002496
Chris Wilson9797fbf2012-04-24 15:47:39 +01002497/* i915_gem_stolen.c */
2498int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002499int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002500void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002501void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002502struct drm_i915_gem_object *
2503i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002504struct drm_i915_gem_object *
2505i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2506 u32 stolen_offset,
2507 u32 gtt_offset,
2508 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002509
Eric Anholt673a3942008-07-30 12:06:12 -07002510/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002511static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002512{
Jani Nikula50227e12014-03-31 14:27:21 +03002513 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002514
2515 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2516 obj->tiling_mode != I915_TILING_NONE;
2517}
2518
Eric Anholt673a3942008-07-30 12:06:12 -07002519void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002520void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2521void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002522
2523/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002524#if WATCH_LISTS
2525int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002526#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002527#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002528#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529
Ben Gamari20172632009-02-17 20:08:50 -05002530/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002531int i915_debugfs_init(struct drm_minor *minor);
2532void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002533#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002534void intel_display_crc_init(struct drm_device *dev);
2535#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002536static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002537#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002538
2539/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002540__printf(2, 3)
2541void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002542int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2543 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002544int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2545 size_t count, loff_t pos);
2546static inline void i915_error_state_buf_release(
2547 struct drm_i915_error_state_buf *eb)
2548{
2549 kfree(eb->buf);
2550}
Mika Kuoppala58174462014-02-25 17:11:26 +02002551void i915_capture_error_state(struct drm_device *dev, bool wedge,
2552 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002553void i915_error_state_get(struct drm_device *dev,
2554 struct i915_error_state_file_priv *error_priv);
2555void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2556void i915_destroy_error_state(struct drm_device *dev);
2557
2558void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2559const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002560
Brad Volkin351e3db2014-02-18 10:15:46 -08002561/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002562int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002563int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2564void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2565bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2566int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002567 struct drm_i915_gem_object *batch_obj,
2568 u32 batch_start_offset,
2569 bool is_master);
2570
Jesse Barnes317c35d2008-08-25 15:11:06 -07002571/* i915_suspend.c */
2572extern int i915_save_state(struct drm_device *dev);
2573extern int i915_restore_state(struct drm_device *dev);
2574
Daniel Vetterd8157a32013-01-25 17:53:20 +01002575/* i915_ums.c */
2576void i915_save_display_reg(struct drm_device *dev);
2577void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002578
Ben Widawsky0136db582012-04-10 21:17:01 -07002579/* i915_sysfs.c */
2580void i915_setup_sysfs(struct drm_device *dev_priv);
2581void i915_teardown_sysfs(struct drm_device *dev_priv);
2582
Chris Wilsonf899fc62010-07-20 15:44:45 -07002583/* intel_i2c.c */
2584extern int intel_setup_gmbus(struct drm_device *dev);
2585extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002586static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002587{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002588 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002589}
2590
2591extern struct i2c_adapter *intel_gmbus_get_adapter(
2592 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002593extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2594extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002595static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002596{
2597 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2598}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002599extern void intel_i2c_reset(struct drm_device *dev);
2600
Chris Wilson3b617962010-08-24 09:02:58 +01002601/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002602struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002603#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002604extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002605extern void intel_opregion_init(struct drm_device *dev);
2606extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002607extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002608extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2609 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002610extern int intel_opregion_notify_adapter(struct drm_device *dev,
2611 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002612#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002613static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002614static inline void intel_opregion_init(struct drm_device *dev) { return; }
2615static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002616static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002617static inline int
2618intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2619{
2620 return 0;
2621}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002622static inline int
2623intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2624{
2625 return 0;
2626}
Len Brown65e082c2008-10-24 17:18:10 -04002627#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002628
Jesse Barnes723bfd72010-10-07 16:01:13 -07002629/* intel_acpi.c */
2630#ifdef CONFIG_ACPI
2631extern void intel_register_dsm_handler(void);
2632extern void intel_unregister_dsm_handler(void);
2633#else
2634static inline void intel_register_dsm_handler(void) { return; }
2635static inline void intel_unregister_dsm_handler(void) { return; }
2636#endif /* CONFIG_ACPI */
2637
Jesse Barnes79e53942008-11-07 14:24:08 -08002638/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002639extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002640extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002641extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002642extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002643extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002644extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002645extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002646extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2647 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002648extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002649extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002650extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002651extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002652extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002653extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002654extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002655extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2656extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2657extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Imre Deak5209b1f2014-07-01 12:36:17 +03002658extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2659 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002660extern void intel_detect_pch(struct drm_device *dev);
2661extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002662extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002663
Ben Widawsky2911a352012-04-05 14:47:36 -07002664extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002665int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2666 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002667int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2668 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002669
Sourab Gupta84c33a62014-06-02 16:47:17 +05302670void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2671
Chris Wilson6ef3d422010-08-04 20:26:07 +01002672/* overlay */
2673extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002674extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2675 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002676
2677extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002678extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002679 struct drm_device *dev,
2680 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002681
Ben Widawskyb7287d82011-04-25 11:22:22 -07002682/* On SNB platform, before reading ring registers forcewake bit
2683 * must be set to prevent GT core from power down and stale values being
2684 * returned.
2685 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302686void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2687void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002688void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002689
Ben Widawsky42c05262012-09-26 10:34:00 -07002690int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2691int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002692
2693/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002694u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2695void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2696u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002697u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2698void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2699u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2700void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2701u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2702void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002703u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2704void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002705u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2706void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002707u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2708void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002709u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2710 enum intel_sbi_destination destination);
2711void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2712 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302713u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2714void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002715
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002716int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2717int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002718
Deepak Sc8d9a592013-11-23 14:55:42 +05302719#define FORCEWAKE_RENDER (1 << 0)
2720#define FORCEWAKE_MEDIA (1 << 1)
2721#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2722
2723
Ben Widawsky0b274482013-10-04 21:22:51 -07002724#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2725#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002726
Ben Widawsky0b274482013-10-04 21:22:51 -07002727#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2728#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2729#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2730#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002731
Ben Widawsky0b274482013-10-04 21:22:51 -07002732#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2733#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2734#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2735#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002736
Chris Wilson698b3132014-03-21 13:16:43 +00002737/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2738 * will be implemented using 2 32-bit writes in an arbitrary order with
2739 * an arbitrary delay between them. This can cause the hardware to
2740 * act upon the intermediate value, possibly leading to corruption and
2741 * machine death. You have been warned.
2742 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002743#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2744#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002745
Chris Wilson50877442014-03-21 12:41:53 +00002746#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2747 u32 upper = I915_READ(upper_reg); \
2748 u32 lower = I915_READ(lower_reg); \
2749 u32 tmp = I915_READ(upper_reg); \
2750 if (upper != tmp) { \
2751 upper = tmp; \
2752 lower = I915_READ(lower_reg); \
2753 WARN_ON(I915_READ(upper_reg) != upper); \
2754 } \
2755 (u64)upper << 32 | lower; })
2756
Zou Nan haicae58522010-11-09 17:17:32 +08002757#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2758#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2759
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002760/* "Broadcast RGB" property */
2761#define INTEL_BROADCAST_RGB_AUTO 0
2762#define INTEL_BROADCAST_RGB_FULL 1
2763#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002764
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002765static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2766{
2767 if (HAS_PCH_SPLIT(dev))
2768 return CPU_VGACNTRL;
2769 else if (IS_VALLEYVIEW(dev))
2770 return VLV_VGACNTRL;
2771 else
2772 return VGACNTRL;
2773}
2774
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002775static inline void __user *to_user_ptr(u64 address)
2776{
2777 return (void __user *)(uintptr_t)address;
2778}
2779
Imre Deakdf977292013-05-21 20:03:17 +03002780static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2781{
2782 unsigned long j = msecs_to_jiffies(m);
2783
2784 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2785}
2786
2787static inline unsigned long
2788timespec_to_jiffies_timeout(const struct timespec *value)
2789{
2790 unsigned long j = timespec_to_jiffies(value);
2791
2792 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2793}
2794
Paulo Zanonidce56b32013-12-19 14:29:40 -02002795/*
2796 * If you need to wait X milliseconds between events A and B, but event B
2797 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2798 * when event A happened, then just before event B you call this function and
2799 * pass the timestamp as the first argument, and X as the second argument.
2800 */
2801static inline void
2802wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2803{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002804 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002805
2806 /*
2807 * Don't re-read the value of "jiffies" every time since it may change
2808 * behind our back and break the math.
2809 */
2810 tmp_jiffies = jiffies;
2811 target_jiffies = timestamp_jiffies +
2812 msecs_to_jiffies_timeout(to_wait_ms);
2813
2814 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002815 remaining_jiffies = target_jiffies - tmp_jiffies;
2816 while (remaining_jiffies)
2817 remaining_jiffies =
2818 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002819 }
2820}
2821
Linus Torvalds1da177e2005-04-16 15:20:36 -07002822#endif