blob: 5e353a4af921f687be4daeb8136927701ec0a05b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Zhenyu Wang036a4a72009-06-08 14:40:19 +080083/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010084static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050085ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080086{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020087 assert_spin_locked(&dev_priv->irq_lock);
88
Paulo Zanoni5d584b22014-03-07 20:08:15 -030089 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030090 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -030091 dev_priv->pm.regsave.deimr &= ~mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -030092 return;
93 }
94
Chris Wilson1ec14ad2010-12-04 11:30:53 +000095 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000098 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080099 }
100}
101
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300102static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200105 assert_spin_locked(&dev_priv->irq_lock);
106
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300107 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300108 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300109 dev_priv->pm.regsave.deimr |= mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300110 return;
111 }
112
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000116 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800117 }
118}
119
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300132 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300133 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300134 dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300136 interrupt_mask);
137 return;
138 }
139
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300166 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300167
168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300170 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300172 dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300174 interrupt_mask);
175 return;
176 }
177
Paulo Zanoni605cd252013-08-06 18:57:15 -0300178 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
Paulo Zanoni605cd252013-08-06 18:57:15 -0300182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300185 POSTING_READ(GEN6_PMIMR);
186 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
Paulo Zanoni86642812013-04-12 17:57:57 -0300199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200205 assert_spin_locked(&dev_priv->irq_lock);
206
Paulo Zanoni86642812013-04-12 17:57:57 -0300207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
Daniel Vetterfee884e2013-07-04 23:35:21 +0200223 assert_spin_locked(&dev_priv->irq_lock);
224
Paulo Zanoni86642812013-04-12 17:57:57 -0300225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200235static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
236{
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 u32 reg = PIPESTAT(pipe);
239 u32 pipestat = I915_READ(reg) & 0x7fff0000;
240
241 assert_spin_locked(&dev_priv->irq_lock);
242
243 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
244 POSTING_READ(reg);
245}
246
Paulo Zanoni86642812013-04-12 17:57:57 -0300247static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
248 enum pipe pipe, bool enable)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
252 DE_PIPEB_FIFO_UNDERRUN;
253
254 if (enable)
255 ironlake_enable_display_irq(dev_priv, bit);
256 else
257 ironlake_disable_display_irq(dev_priv, bit);
258}
259
260static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200261 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300264 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200265 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
266
Paulo Zanoni86642812013-04-12 17:57:57 -0300267 if (!ivb_can_enable_err_int(dev))
268 return;
269
Paulo Zanoni86642812013-04-12 17:57:57 -0300270 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
271 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200272 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
273
274 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300275 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200276
277 if (!was_enabled &&
278 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
279 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
280 pipe_name(pipe));
281 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300282 }
283}
284
Daniel Vetter38d83c962013-11-07 11:05:46 +0100285static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
286 enum pipe pipe, bool enable)
287{
288 struct drm_i915_private *dev_priv = dev->dev_private;
289
290 assert_spin_locked(&dev_priv->irq_lock);
291
292 if (enable)
293 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
294 else
295 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
296 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
297 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
298}
299
Daniel Vetterfee884e2013-07-04 23:35:21 +0200300/**
301 * ibx_display_interrupt_update - update SDEIMR
302 * @dev_priv: driver private
303 * @interrupt_mask: mask of interrupt bits to update
304 * @enabled_irq_mask: mask of interrupt bits to enable
305 */
306static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
307 uint32_t interrupt_mask,
308 uint32_t enabled_irq_mask)
309{
310 uint32_t sdeimr = I915_READ(SDEIMR);
311 sdeimr &= ~interrupt_mask;
312 sdeimr |= (~enabled_irq_mask & interrupt_mask);
313
314 assert_spin_locked(&dev_priv->irq_lock);
315
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300316 if (dev_priv->pm.irqs_disabled &&
Paulo Zanonic67a4702013-08-19 13:18:09 -0300317 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
318 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300319 dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
320 dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300321 interrupt_mask);
322 return;
323 }
324
Daniel Vetterfee884e2013-07-04 23:35:21 +0200325 I915_WRITE(SDEIMR, sdeimr);
326 POSTING_READ(SDEIMR);
327}
328#define ibx_enable_display_interrupt(dev_priv, bits) \
329 ibx_display_interrupt_update((dev_priv), (bits), (bits))
330#define ibx_disable_display_interrupt(dev_priv, bits) \
331 ibx_display_interrupt_update((dev_priv), (bits), 0)
332
Daniel Vetterde280752013-07-04 23:35:24 +0200333static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
334 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300335 bool enable)
336{
Paulo Zanoni86642812013-04-12 17:57:57 -0300337 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200338 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
339 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300340
341 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300343 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200344 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300345}
346
347static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
348 enum transcoder pch_transcoder,
349 bool enable)
350{
351 struct drm_i915_private *dev_priv = dev->dev_private;
352
353 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200354 I915_WRITE(SERR_INT,
355 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
356
Paulo Zanoni86642812013-04-12 17:57:57 -0300357 if (!cpt_can_enable_serr_int(dev))
358 return;
359
Daniel Vetterfee884e2013-07-04 23:35:21 +0200360 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300361 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200362 uint32_t tmp = I915_READ(SERR_INT);
363 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
364
365 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200366 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200367
368 if (!was_enabled &&
369 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
370 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
371 transcoder_name(pch_transcoder));
372 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300373 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300374}
375
376/**
377 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
378 * @dev: drm device
379 * @pipe: pipe
380 * @enable: true if we want to report FIFO underrun errors, false otherwise
381 *
382 * This function makes us disable or enable CPU fifo underruns for a specific
383 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
384 * reporting for one pipe may also disable all the other CPU error interruts for
385 * the other pipes, due to the fact that there's just one interrupt mask/enable
386 * bit for all the pipes.
387 *
388 * Returns the previous state of underrun reporting.
389 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200390bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
391 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300392{
393 struct drm_i915_private *dev_priv = dev->dev_private;
394 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300396 bool ret;
397
Imre Deak77961eb2014-03-05 16:20:56 +0200398 assert_spin_locked(&dev_priv->irq_lock);
399
Paulo Zanoni86642812013-04-12 17:57:57 -0300400 ret = !intel_crtc->cpu_fifo_underrun_disabled;
401
402 if (enable == ret)
403 goto done;
404
405 intel_crtc->cpu_fifo_underrun_disabled = !enable;
406
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200407 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
408 i9xx_clear_fifo_underrun(dev, pipe);
409 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300410 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
411 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200412 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100413 else if (IS_GEN8(dev))
414 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300415
416done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200417 return ret;
418}
419
420bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
421 enum pipe pipe, bool enable)
422{
423 struct drm_i915_private *dev_priv = dev->dev_private;
424 unsigned long flags;
425 bool ret;
426
427 spin_lock_irqsave(&dev_priv->irq_lock, flags);
428 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200430
Paulo Zanoni86642812013-04-12 17:57:57 -0300431 return ret;
432}
433
Imre Deak91d181d2014-02-10 18:42:49 +0200434static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
435 enum pipe pipe)
436{
437 struct drm_i915_private *dev_priv = dev->dev_private;
438 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
440
441 return !intel_crtc->cpu_fifo_underrun_disabled;
442}
443
Paulo Zanoni86642812013-04-12 17:57:57 -0300444/**
445 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
446 * @dev: drm device
447 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
448 * @enable: true if we want to report FIFO underrun errors, false otherwise
449 *
450 * This function makes us disable or enable PCH fifo underruns for a specific
451 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
452 * underrun reporting for one transcoder may also disable all the other PCH
453 * error interruts for the other transcoders, due to the fact that there's just
454 * one interrupt mask/enable bit for all the transcoders.
455 *
456 * Returns the previous state of underrun reporting.
457 */
458bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
459 enum transcoder pch_transcoder,
460 bool enable)
461{
462 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200463 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300465 unsigned long flags;
466 bool ret;
467
Daniel Vetterde280752013-07-04 23:35:24 +0200468 /*
469 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
470 * has only one pch transcoder A that all pipes can use. To avoid racy
471 * pch transcoder -> pipe lookups from interrupt code simply store the
472 * underrun statistics in crtc A. Since we never expose this anywhere
473 * nor use it outside of the fifo underrun code here using the "wrong"
474 * crtc on LPT won't cause issues.
475 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300476
477 spin_lock_irqsave(&dev_priv->irq_lock, flags);
478
479 ret = !intel_crtc->pch_fifo_underrun_disabled;
480
481 if (enable == ret)
482 goto done;
483
484 intel_crtc->pch_fifo_underrun_disabled = !enable;
485
486 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200487 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300488 else
489 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
490
491done:
492 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
493 return ret;
494}
495
496
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100497static void
Imre Deak755e9012014-02-10 18:42:47 +0200498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800500{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200501 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800503
Daniel Vetterb79480b2013-06-27 17:52:10 +0200504 assert_spin_locked(&dev_priv->irq_lock);
505
Imre Deak755e9012014-02-10 18:42:47 +0200506 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
507 status_mask & ~PIPESTAT_INT_STATUS_MASK))
508 return;
509
510 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200511 return;
512
Imre Deak91d181d2014-02-10 18:42:49 +0200513 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
514
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200515 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200516 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200517 I915_WRITE(reg, pipestat);
518 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800519}
520
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100521static void
Imre Deak755e9012014-02-10 18:42:47 +0200522__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
523 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800524{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200525 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200526 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800527
Daniel Vetterb79480b2013-06-27 17:52:10 +0200528 assert_spin_locked(&dev_priv->irq_lock);
529
Imre Deak755e9012014-02-10 18:42:47 +0200530 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
531 status_mask & ~PIPESTAT_INT_STATUS_MASK))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200532 return;
533
Imre Deak755e9012014-02-10 18:42:47 +0200534 if ((pipestat & enable_mask) == 0)
535 return;
536
Imre Deak91d181d2014-02-10 18:42:49 +0200537 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
538
Imre Deak755e9012014-02-10 18:42:47 +0200539 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200540 I915_WRITE(reg, pipestat);
541 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800542}
543
Imre Deak10c59c52014-02-10 18:42:48 +0200544static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
545{
546 u32 enable_mask = status_mask << 16;
547
548 /*
549 * On pipe A we don't support the PSR interrupt yet, on pipe B the
550 * same bit MBZ.
551 */
552 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
553 return 0;
554
555 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
556 SPRITE0_FLIP_DONE_INT_EN_VLV |
557 SPRITE1_FLIP_DONE_INT_EN_VLV);
558 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
559 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
560 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
561 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
562
563 return enable_mask;
564}
565
Imre Deak755e9012014-02-10 18:42:47 +0200566void
567i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
568 u32 status_mask)
569{
570 u32 enable_mask;
571
Imre Deak10c59c52014-02-10 18:42:48 +0200572 if (IS_VALLEYVIEW(dev_priv->dev))
573 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
574 status_mask);
575 else
576 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200577 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
578}
579
580void
581i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
582 u32 status_mask)
583{
584 u32 enable_mask;
585
Imre Deak10c59c52014-02-10 18:42:48 +0200586 if (IS_VALLEYVIEW(dev_priv->dev))
587 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
588 status_mask);
589 else
590 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200591 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
592}
593
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000594/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300595 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000596 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300597static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000598{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599 drm_i915_private_t *dev_priv = dev->dev_private;
600 unsigned long irqflags;
601
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300602 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
603 return;
604
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000606
Imre Deak755e9012014-02-10 18:42:47 +0200607 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300608 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200609 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200610 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611
612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000613}
614
615/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700616 * i915_pipe_enabled - check if a pipe is enabled
617 * @dev: DRM device
618 * @pipe: pipe to check
619 *
620 * Reading certain registers when the pipe is disabled can hang the chip.
621 * Use this routine to make sure the PLL is running and the pipe is active
622 * before reading such registers if unsure.
623 */
624static int
625i915_pipe_enabled(struct drm_device *dev, int pipe)
626{
627 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200628
Daniel Vettera01025a2013-05-22 00:50:23 +0200629 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
630 /* Locking is horribly broken here, but whatever. */
631 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300633
Daniel Vettera01025a2013-05-22 00:50:23 +0200634 return intel_crtc->active;
635 } else {
636 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
637 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700638}
639
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300640static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
641{
642 /* Gen2 doesn't have a hardware frame counter */
643 return 0;
644}
645
Keith Packard42f52ef2008-10-18 19:39:29 -0700646/* Called from drm generic code, passed a 'crtc', which
647 * we use as a pipe index
648 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700649static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700650{
651 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
652 unsigned long high_frame;
653 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300654 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700655
656 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800657 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800658 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700659 return 0;
660 }
661
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300662 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
663 struct intel_crtc *intel_crtc =
664 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
665 const struct drm_display_mode *mode =
666 &intel_crtc->config.adjusted_mode;
667
668 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
669 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100670 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300671 u32 htotal;
672
673 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
674 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
675
676 vbl_start *= htotal;
677 }
678
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800679 high_frame = PIPEFRAME(pipe);
680 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100681
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700682 /*
683 * High & low register fields aren't synchronized, so make sure
684 * we get a low value that's stable across two reads of the high
685 * register.
686 */
687 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100688 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300689 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100690 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700691 } while (high1 != high2);
692
Chris Wilson5eddb702010-09-11 13:48:45 +0100693 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300694 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100695 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300696
697 /*
698 * The frame counter increments at beginning of active.
699 * Cook up a vblank counter by also checking the pixel
700 * counter against vblank start.
701 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200702 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700703}
704
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700705static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800706{
707 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800708 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800709
710 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800711 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800712 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800713 return 0;
714 }
715
716 return I915_READ(reg);
717}
718
Mario Kleinerad3543e2013-10-30 05:13:08 +0100719/* raw reads, only for fast reads of display block, no need for forcewake etc. */
720#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
721#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
722
Ville Syrjälä095163b2013-10-29 00:04:43 +0200723static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300724{
725 struct drm_i915_private *dev_priv = dev->dev_private;
726 uint32_t status;
727
Ville Syrjälä095163b2013-10-29 00:04:43 +0200728 if (INTEL_INFO(dev)->gen < 7) {
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300729 status = pipe == PIPE_A ?
730 DE_PIPEA_VBLANK :
731 DE_PIPEB_VBLANK;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300732 } else {
733 switch (pipe) {
734 default:
735 case PIPE_A:
736 status = DE_PIPEA_VBLANK_IVB;
737 break;
738 case PIPE_B:
739 status = DE_PIPEB_VBLANK_IVB;
740 break;
741 case PIPE_C:
742 status = DE_PIPEC_VBLANK_IVB;
743 break;
744 }
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300745 }
Mario Kleinerad3543e2013-10-30 05:13:08 +0100746
Ville Syrjälä095163b2013-10-29 00:04:43 +0200747 return __raw_i915_read32(dev_priv, DEISR) & status;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300748}
749
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700750static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200751 unsigned int flags, int *vpos, int *hpos,
752 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100753{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300754 struct drm_i915_private *dev_priv = dev->dev_private;
755 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
757 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300758 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100759 int vbl_start, vbl_end, htotal, vtotal;
760 bool in_vbl = true;
761 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100762 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100763
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300764 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100765 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800766 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100767 return 0;
768 }
769
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300770 htotal = mode->crtc_htotal;
771 vtotal = mode->crtc_vtotal;
772 vbl_start = mode->crtc_vblank_start;
773 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100774
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200775 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
776 vbl_start = DIV_ROUND_UP(vbl_start, 2);
777 vbl_end /= 2;
778 vtotal /= 2;
779 }
780
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300781 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
782
Mario Kleinerad3543e2013-10-30 05:13:08 +0100783 /*
784 * Lock uncore.lock, as we will do multiple timing critical raw
785 * register reads, potentially with preemption disabled, so the
786 * following code must not block on uncore.lock.
787 */
788 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
789
790 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
791
792 /* Get optional system timestamp before query. */
793 if (stime)
794 *stime = ktime_get();
795
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300796 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100797 /* No obvious pixelcount register. Only query vertical
798 * scanout position from Display scan line register.
799 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300800 if (IS_GEN2(dev))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100801 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300802 else
Mario Kleinerad3543e2013-10-30 05:13:08 +0100803 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300804
Ville Syrjälä095163b2013-10-29 00:04:43 +0200805 if (HAS_PCH_SPLIT(dev)) {
806 /*
807 * The scanline counter increments at the leading edge
808 * of hsync, ie. it completely misses the active portion
809 * of the line. Fix up the counter at both edges of vblank
810 * to get a more accurate picture whether we're in vblank
811 * or not.
812 */
813 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
814 if ((in_vbl && position == vbl_start - 1) ||
815 (!in_vbl && position == vbl_end - 1))
816 position = (position + 1) % vtotal;
817 } else {
818 /*
819 * ISR vblank status bits don't work the way we'd want
820 * them to work on non-PCH platforms (for
821 * ilk_pipe_in_vblank_locked()), and there doesn't
822 * appear any other way to determine if we're currently
823 * in vblank.
824 *
825 * Instead let's assume that we're already in vblank if
826 * we got called from the vblank interrupt and the
827 * scanline counter value indicates that we're on the
828 * line just prior to vblank start. This should result
829 * in the correct answer, unless the vblank interrupt
830 * delivery really got delayed for almost exactly one
831 * full frame/field.
832 */
833 if (flags & DRM_CALLED_FROM_VBLIRQ &&
834 position == vbl_start - 1) {
835 position = (position + 1) % vtotal;
836
837 /* Signal this correction as "applied". */
838 ret |= 0x8;
839 }
840 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841 } else {
842 /* Have access to pixelcount since start of frame.
843 * We can split this into vertical and horizontal
844 * scanout position.
845 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100846 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100847
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300848 /* convert to pixel counts */
849 vbl_start *= htotal;
850 vbl_end *= htotal;
851 vtotal *= htotal;
852 }
853
Mario Kleinerad3543e2013-10-30 05:13:08 +0100854 /* Get optional system timestamp after query. */
855 if (etime)
856 *etime = ktime_get();
857
858 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
859
860 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
861
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300862 in_vbl = position >= vbl_start && position < vbl_end;
863
864 /*
865 * While in vblank, position will be negative
866 * counting up towards 0 at vbl_end. And outside
867 * vblank, position will be positive counting
868 * up since vbl_end.
869 */
870 if (position >= vbl_start)
871 position -= vbl_end;
872 else
873 position += vtotal - vbl_end;
874
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300875 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300876 *vpos = position;
877 *hpos = 0;
878 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100879 *vpos = position / htotal;
880 *hpos = position - (*vpos * htotal);
881 }
882
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100883 /* In vblank? */
884 if (in_vbl)
885 ret |= DRM_SCANOUTPOS_INVBL;
886
887 return ret;
888}
889
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700890static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100891 int *max_error,
892 struct timeval *vblank_time,
893 unsigned flags)
894{
Chris Wilson4041b852011-01-22 10:07:56 +0000895 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100896
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700897 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000898 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100899 return -EINVAL;
900 }
901
902 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000903 crtc = intel_get_crtc_for_pipe(dev, pipe);
904 if (crtc == NULL) {
905 DRM_ERROR("Invalid crtc %d\n", pipe);
906 return -EINVAL;
907 }
908
909 if (!crtc->enabled) {
910 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
911 return -EBUSY;
912 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100913
914 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000915 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
916 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300917 crtc,
918 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919}
920
Jani Nikula67c347f2013-09-17 14:26:34 +0300921static bool intel_hpd_irq_event(struct drm_device *dev,
922 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200923{
924 enum drm_connector_status old_status;
925
926 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
927 old_status = connector->status;
928
929 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300930 if (old_status == connector->status)
931 return false;
932
933 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200934 connector->base.id,
935 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300936 drm_get_connector_status_name(old_status),
937 drm_get_connector_status_name(connector->status));
938
939 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200940}
941
Jesse Barnes5ca58282009-03-31 14:11:15 -0700942/*
943 * Handle hotplug events outside the interrupt handler proper.
944 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200945#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
946
Jesse Barnes5ca58282009-03-31 14:11:15 -0700947static void i915_hotplug_work_func(struct work_struct *work)
948{
949 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
950 hotplug_work);
951 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700952 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200953 struct intel_connector *intel_connector;
954 struct intel_encoder *intel_encoder;
955 struct drm_connector *connector;
956 unsigned long irqflags;
957 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200958 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200959 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700960
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100961 /* HPD irq before everything is fully set up. */
962 if (!dev_priv->enable_hotplug_processing)
963 return;
964
Keith Packarda65e34c2011-07-25 10:04:56 -0700965 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800966 DRM_DEBUG_KMS("running encoder hotplug functions\n");
967
Egbert Eichcd569ae2013-04-16 13:36:57 +0200968 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200969
970 hpd_event_bits = dev_priv->hpd_event_bits;
971 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200972 list_for_each_entry(connector, &mode_config->connector_list, head) {
973 intel_connector = to_intel_connector(connector);
974 intel_encoder = intel_connector->encoder;
975 if (intel_encoder->hpd_pin > HPD_NONE &&
976 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
977 connector->polled == DRM_CONNECTOR_POLL_HPD) {
978 DRM_INFO("HPD interrupt storm detected on connector %s: "
979 "switching from hotplug detection to polling\n",
980 drm_get_connector_name(connector));
981 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
982 connector->polled = DRM_CONNECTOR_POLL_CONNECT
983 | DRM_CONNECTOR_POLL_DISCONNECT;
984 hpd_disabled = true;
985 }
Egbert Eich142e2392013-04-11 15:57:57 +0200986 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
987 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
988 drm_get_connector_name(connector), intel_encoder->hpd_pin);
989 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200990 }
991 /* if there were no outputs to poll, poll was disabled,
992 * therefore make sure it's enabled when disabling HPD on
993 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200994 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200995 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200996 mod_timer(&dev_priv->hotplug_reenable_timer,
997 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
998 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200999
1000 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1001
Egbert Eich321a1b32013-04-11 16:00:26 +02001002 list_for_each_entry(connector, &mode_config->connector_list, head) {
1003 intel_connector = to_intel_connector(connector);
1004 intel_encoder = intel_connector->encoder;
1005 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1006 if (intel_encoder->hot_plug)
1007 intel_encoder->hot_plug(intel_encoder);
1008 if (intel_hpd_irq_event(dev, connector))
1009 changed = true;
1010 }
1011 }
Keith Packard40ee3382011-07-28 15:31:19 -07001012 mutex_unlock(&mode_config->mutex);
1013
Egbert Eich321a1b32013-04-11 16:00:26 +02001014 if (changed)
1015 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001016}
1017
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001018static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1019{
1020 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1021}
1022
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001023static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024{
1025 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001026 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001027 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001028
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001029 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001030
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001031 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1032
Daniel Vetter20e4d402012-08-08 23:35:39 +02001033 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001034
Jesse Barnes7648fa92010-05-20 14:28:11 -07001035 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001036 busy_up = I915_READ(RCPREVBSYTUPAVG);
1037 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001038 max_avg = I915_READ(RCBMAXAVG);
1039 min_avg = I915_READ(RCBMINAVG);
1040
1041 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001042 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001043 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1044 new_delay = dev_priv->ips.cur_delay - 1;
1045 if (new_delay < dev_priv->ips.max_delay)
1046 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001047 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001048 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1049 new_delay = dev_priv->ips.cur_delay + 1;
1050 if (new_delay > dev_priv->ips.min_delay)
1051 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001052 }
1053
Jesse Barnes7648fa92010-05-20 14:28:11 -07001054 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001055 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001056
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001057 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001058
Jesse Barnesf97108d2010-01-29 11:27:07 -08001059 return;
1060}
1061
Chris Wilson549f7362010-10-19 11:19:32 +01001062static void notify_ring(struct drm_device *dev,
1063 struct intel_ring_buffer *ring)
1064{
Chris Wilson475553d2011-01-20 09:52:56 +00001065 if (ring->obj == NULL)
1066 return;
1067
Chris Wilson814e9b52013-09-23 17:33:19 -03001068 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001069
Chris Wilson549f7362010-10-19 11:19:32 +01001070 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001071 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001072}
1073
Deepak S76c3552f2014-01-30 23:08:16 +05301074void gen6_set_pm_mask(struct drm_i915_private *dev_priv,
Deepak S27544362014-01-27 21:35:05 +05301075 u32 pm_iir, int new_delay)
1076{
1077 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001078 if (new_delay >= dev_priv->rps.max_freq_softlimit) {
Deepak S27544362014-01-27 21:35:05 +05301079 /* Mask UP THRESHOLD Interrupts */
1080 I915_WRITE(GEN6_PMINTRMSK,
1081 I915_READ(GEN6_PMINTRMSK) |
1082 GEN6_PM_RP_UP_THRESHOLD);
1083 dev_priv->rps.rp_up_masked = true;
1084 }
1085 if (dev_priv->rps.rp_down_masked) {
1086 /* UnMask DOWN THRESHOLD Interrupts */
1087 I915_WRITE(GEN6_PMINTRMSK,
1088 I915_READ(GEN6_PMINTRMSK) &
1089 ~GEN6_PM_RP_DOWN_THRESHOLD);
1090 dev_priv->rps.rp_down_masked = false;
1091 }
1092 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001093 if (new_delay <= dev_priv->rps.min_freq_softlimit) {
Deepak S27544362014-01-27 21:35:05 +05301094 /* Mask DOWN THRESHOLD Interrupts */
1095 I915_WRITE(GEN6_PMINTRMSK,
1096 I915_READ(GEN6_PMINTRMSK) |
1097 GEN6_PM_RP_DOWN_THRESHOLD);
1098 dev_priv->rps.rp_down_masked = true;
1099 }
1100
1101 if (dev_priv->rps.rp_up_masked) {
1102 /* UnMask UP THRESHOLD Interrupts */
1103 I915_WRITE(GEN6_PMINTRMSK,
1104 I915_READ(GEN6_PMINTRMSK) &
1105 ~GEN6_PM_RP_UP_THRESHOLD);
1106 dev_priv->rps.rp_up_masked = false;
1107 }
1108 }
1109}
1110
Ben Widawsky4912d042011-04-25 11:25:20 -07001111static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001112{
Ben Widawsky4912d042011-04-25 11:25:20 -07001113 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001114 rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001115 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001116 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001117
Daniel Vetter59cdb632013-07-04 23:35:28 +02001118 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001119 pm_iir = dev_priv->rps.pm_iir;
1120 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -07001121 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Deepak Sa6706b42014-03-15 20:23:22 +05301122 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001123 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001124
Paulo Zanoni60611c12013-08-15 11:50:01 -03001125 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301126 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001127
Deepak Sa6706b42014-03-15 20:23:22 +05301128 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001129 return;
1130
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001131 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001132
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001133 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001134 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001135 if (adj > 0)
1136 adj *= 2;
1137 else
1138 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001139 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001140
1141 /*
1142 * For better performance, jump directly
1143 * to RPe if we're below it.
1144 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001145 if (new_delay < dev_priv->rps.efficient_freq)
1146 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001147 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001148 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1149 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001150 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001151 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001152 adj = 0;
1153 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1154 if (adj < 0)
1155 adj *= 2;
1156 else
1157 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001158 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001160 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001161 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001162
Ben Widawsky79249632012-09-07 19:43:42 -07001163 /* sysfs frequency interfaces may have snuck in while servicing the
1164 * interrupt
1165 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001166 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001167 dev_priv->rps.min_freq_softlimit,
1168 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301169
1170 gen6_set_pm_mask(dev_priv, pm_iir, new_delay);
Ben Widawskyb39fb292014-03-19 18:31:11 -07001171 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001172
1173 if (IS_VALLEYVIEW(dev_priv->dev))
1174 valleyview_set_rps(dev_priv->dev, new_delay);
1175 else
1176 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001178 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001179}
1180
Ben Widawskye3689192012-05-25 16:56:22 -07001181
1182/**
1183 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1184 * occurred.
1185 * @work: workqueue struct
1186 *
1187 * Doesn't actually do anything except notify userspace. As a consequence of
1188 * this event, userspace should try to remap the bad rows since statistically
1189 * it is likely the same row is more likely to go bad again.
1190 */
1191static void ivybridge_parity_work(struct work_struct *work)
1192{
1193 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001194 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001195 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001196 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001197 uint32_t misccpctl;
1198 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001199 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001200
1201 /* We must turn off DOP level clock gating to access the L3 registers.
1202 * In order to prevent a get/put style interface, acquire struct mutex
1203 * any time we access those registers.
1204 */
1205 mutex_lock(&dev_priv->dev->struct_mutex);
1206
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001207 /* If we've screwed up tracking, just let the interrupt fire again */
1208 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1209 goto out;
1210
Ben Widawskye3689192012-05-25 16:56:22 -07001211 misccpctl = I915_READ(GEN7_MISCCPCTL);
1212 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1213 POSTING_READ(GEN7_MISCCPCTL);
1214
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001215 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1216 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001217
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218 slice--;
1219 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1220 break;
1221
1222 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1223
1224 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1225
1226 error_status = I915_READ(reg);
1227 row = GEN7_PARITY_ERROR_ROW(error_status);
1228 bank = GEN7_PARITY_ERROR_BANK(error_status);
1229 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1230
1231 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1232 POSTING_READ(reg);
1233
1234 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1235 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1236 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1237 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1238 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1239 parity_event[5] = NULL;
1240
Dave Airlie5bdebb12013-10-11 14:07:25 +10001241 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001242 KOBJ_CHANGE, parity_event);
1243
1244 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1245 slice, row, bank, subbank);
1246
1247 kfree(parity_event[4]);
1248 kfree(parity_event[3]);
1249 kfree(parity_event[2]);
1250 kfree(parity_event[1]);
1251 }
Ben Widawskye3689192012-05-25 16:56:22 -07001252
1253 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1254
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001255out:
1256 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001257 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001258 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001259 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1260
1261 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001262}
1263
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001264static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001265{
1266 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001267
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001268 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001269 return;
1270
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001271 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001272 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001273 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001274
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001275 iir &= GT_PARITY_ERROR(dev);
1276 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1277 dev_priv->l3_parity.which_slice |= 1 << 1;
1278
1279 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1280 dev_priv->l3_parity.which_slice |= 1 << 0;
1281
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001282 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001283}
1284
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001285static void ilk_gt_irq_handler(struct drm_device *dev,
1286 struct drm_i915_private *dev_priv,
1287 u32 gt_iir)
1288{
1289 if (gt_iir &
1290 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1291 notify_ring(dev, &dev_priv->ring[RCS]);
1292 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1293 notify_ring(dev, &dev_priv->ring[VCS]);
1294}
1295
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001296static void snb_gt_irq_handler(struct drm_device *dev,
1297 struct drm_i915_private *dev_priv,
1298 u32 gt_iir)
1299{
1300
Ben Widawskycc609d52013-05-28 19:22:29 -07001301 if (gt_iir &
1302 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001303 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001304 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001305 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001306 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001307 notify_ring(dev, &dev_priv->ring[BCS]);
1308
Ben Widawskycc609d52013-05-28 19:22:29 -07001309 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1310 GT_BSD_CS_ERROR_INTERRUPT |
1311 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001312 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1313 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001314 }
Ben Widawskye3689192012-05-25 16:56:22 -07001315
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001316 if (gt_iir & GT_PARITY_ERROR(dev))
1317 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001318}
1319
Ben Widawskyabd58f02013-11-02 21:07:09 -07001320static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1321 struct drm_i915_private *dev_priv,
1322 u32 master_ctl)
1323{
1324 u32 rcs, bcs, vcs;
1325 uint32_t tmp = 0;
1326 irqreturn_t ret = IRQ_NONE;
1327
1328 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1329 tmp = I915_READ(GEN8_GT_IIR(0));
1330 if (tmp) {
1331 ret = IRQ_HANDLED;
1332 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1333 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1334 if (rcs & GT_RENDER_USER_INTERRUPT)
1335 notify_ring(dev, &dev_priv->ring[RCS]);
1336 if (bcs & GT_RENDER_USER_INTERRUPT)
1337 notify_ring(dev, &dev_priv->ring[BCS]);
1338 I915_WRITE(GEN8_GT_IIR(0), tmp);
1339 } else
1340 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1341 }
1342
1343 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1344 tmp = I915_READ(GEN8_GT_IIR(1));
1345 if (tmp) {
1346 ret = IRQ_HANDLED;
1347 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1348 if (vcs & GT_RENDER_USER_INTERRUPT)
1349 notify_ring(dev, &dev_priv->ring[VCS]);
1350 I915_WRITE(GEN8_GT_IIR(1), tmp);
1351 } else
1352 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1353 }
1354
1355 if (master_ctl & GEN8_GT_VECS_IRQ) {
1356 tmp = I915_READ(GEN8_GT_IIR(3));
1357 if (tmp) {
1358 ret = IRQ_HANDLED;
1359 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1360 if (vcs & GT_RENDER_USER_INTERRUPT)
1361 notify_ring(dev, &dev_priv->ring[VECS]);
1362 I915_WRITE(GEN8_GT_IIR(3), tmp);
1363 } else
1364 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1365 }
1366
1367 return ret;
1368}
1369
Egbert Eichb543fb02013-04-16 13:36:54 +02001370#define HPD_STORM_DETECT_PERIOD 1000
1371#define HPD_STORM_THRESHOLD 5
1372
Daniel Vetter10a504d2013-06-27 17:52:12 +02001373static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001374 u32 hotplug_trigger,
1375 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001376{
1377 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001378 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001379 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001380
Daniel Vetter91d131d2013-06-27 17:52:14 +02001381 if (!hotplug_trigger)
1382 return;
1383
Imre Deakcc9bd492014-01-16 19:56:54 +02001384 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1385 hotplug_trigger);
1386
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001387 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001388 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001389
Chris Wilson34320872014-01-10 18:49:20 +00001390 WARN_ONCE(hpd[i] & hotplug_trigger &&
Chris Wilson8b5565b2014-01-10 18:49:21 +00001391 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
Chris Wilsoncba1c072014-01-10 20:17:07 +00001392 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1393 hotplug_trigger, i, hpd[i]);
Egbert Eichb8f102e2013-07-26 14:14:24 +02001394
Egbert Eichb543fb02013-04-16 13:36:54 +02001395 if (!(hpd[i] & hotplug_trigger) ||
1396 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1397 continue;
1398
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001399 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001400 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1401 dev_priv->hpd_stats[i].hpd_last_jiffies
1402 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1403 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1404 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001405 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001406 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1407 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001408 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001409 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001410 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001411 } else {
1412 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001413 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1414 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001415 }
1416 }
1417
Daniel Vetter10a504d2013-06-27 17:52:12 +02001418 if (storm_detected)
1419 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001420 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001421
Daniel Vetter645416f2013-09-02 16:22:25 +02001422 /*
1423 * Our hotplug handler can grab modeset locks (by calling down into the
1424 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1425 * queue for otherwise the flush_work in the pageflip code will
1426 * deadlock.
1427 */
1428 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001429}
1430
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001431static void gmbus_irq_handler(struct drm_device *dev)
1432{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001433 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1434
Daniel Vetter28c70f12012-12-01 13:53:45 +01001435 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001436}
1437
Daniel Vetterce99c252012-12-01 13:53:47 +01001438static void dp_aux_irq_handler(struct drm_device *dev)
1439{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001440 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1441
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001442 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001443}
1444
Shuang He8bf1e9f2013-10-15 18:55:27 +01001445#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001446static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1447 uint32_t crc0, uint32_t crc1,
1448 uint32_t crc2, uint32_t crc3,
1449 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001450{
1451 struct drm_i915_private *dev_priv = dev->dev_private;
1452 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1453 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001454 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001455
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001456 spin_lock(&pipe_crc->lock);
1457
Damien Lespiau0c912c72013-10-15 18:55:37 +01001458 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001459 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001460 DRM_ERROR("spurious interrupt\n");
1461 return;
1462 }
1463
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001464 head = pipe_crc->head;
1465 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001466
1467 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001468 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001469 DRM_ERROR("CRC buffer overflowing\n");
1470 return;
1471 }
1472
1473 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001474
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001475 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001476 entry->crc[0] = crc0;
1477 entry->crc[1] = crc1;
1478 entry->crc[2] = crc2;
1479 entry->crc[3] = crc3;
1480 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001481
1482 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001483 pipe_crc->head = head;
1484
1485 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001486
1487 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001488}
Daniel Vetter277de952013-10-18 16:37:07 +02001489#else
1490static inline void
1491display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1492 uint32_t crc0, uint32_t crc1,
1493 uint32_t crc2, uint32_t crc3,
1494 uint32_t crc4) {}
1495#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001496
Daniel Vetter277de952013-10-18 16:37:07 +02001497
1498static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001499{
1500 struct drm_i915_private *dev_priv = dev->dev_private;
1501
Daniel Vetter277de952013-10-18 16:37:07 +02001502 display_pipe_crc_irq_handler(dev, pipe,
1503 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1504 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001505}
1506
Daniel Vetter277de952013-10-18 16:37:07 +02001507static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001508{
1509 struct drm_i915_private *dev_priv = dev->dev_private;
1510
Daniel Vetter277de952013-10-18 16:37:07 +02001511 display_pipe_crc_irq_handler(dev, pipe,
1512 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1513 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1514 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1515 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1516 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001517}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001518
Daniel Vetter277de952013-10-18 16:37:07 +02001519static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001520{
1521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001522 uint32_t res1, res2;
1523
1524 if (INTEL_INFO(dev)->gen >= 3)
1525 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1526 else
1527 res1 = 0;
1528
1529 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1530 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1531 else
1532 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001533
Daniel Vetter277de952013-10-18 16:37:07 +02001534 display_pipe_crc_irq_handler(dev, pipe,
1535 I915_READ(PIPE_CRC_RES_RED(pipe)),
1536 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1537 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1538 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001539}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001540
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001541/* The RPS events need forcewake, so we add them to a work queue and mask their
1542 * IMR bits until the work is done. Other interrupts can be processed without
1543 * the work queue. */
1544static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001545{
Deepak Sa6706b42014-03-15 20:23:22 +05301546 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001547 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301548 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1549 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001550 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001551
1552 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001553 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001554
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001555 if (HAS_VEBOX(dev_priv->dev)) {
1556 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1557 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001558
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001559 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001560 i915_handle_error(dev_priv->dev, false,
1561 "VEBOX CS error interrupt 0x%08x",
1562 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001563 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001564 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001565}
1566
Imre Deakc1874ed2014-02-04 21:35:46 +02001567static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1568{
1569 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001570 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001571 int pipe;
1572
Imre Deak58ead0d2014-02-04 21:35:47 +02001573 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001574 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001575 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001576 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001577
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001578 /*
1579 * PIPESTAT bits get signalled even when the interrupt is
1580 * disabled with the mask bits, and some of the status bits do
1581 * not generate interrupts at all (like the underrun bit). Hence
1582 * we need to be careful that we only handle what we want to
1583 * handle.
1584 */
1585 mask = 0;
1586 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1587 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1588
1589 switch (pipe) {
1590 case PIPE_A:
1591 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1592 break;
1593 case PIPE_B:
1594 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1595 break;
1596 }
1597 if (iir & iir_bit)
1598 mask |= dev_priv->pipestat_irq_mask[pipe];
1599
1600 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001601 continue;
1602
1603 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001604 mask |= PIPESTAT_INT_ENABLE_MASK;
1605 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001606
1607 /*
1608 * Clear the PIPE*STAT regs before the IIR
1609 */
Imre Deak91d181d2014-02-10 18:42:49 +02001610 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1611 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001612 I915_WRITE(reg, pipe_stats[pipe]);
1613 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001614 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001615
1616 for_each_pipe(pipe) {
1617 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1618 drm_handle_vblank(dev, pipe);
1619
Imre Deak579a9b02014-02-04 21:35:48 +02001620 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001621 intel_prepare_page_flip(dev, pipe);
1622 intel_finish_page_flip(dev, pipe);
1623 }
1624
1625 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1626 i9xx_pipe_crc_irq_handler(dev, pipe);
1627
1628 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1629 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1630 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1631 }
1632
1633 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1634 gmbus_irq_handler(dev);
1635}
1636
Daniel Vetterff1f5252012-10-02 15:10:55 +02001637static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001638{
1639 struct drm_device *dev = (struct drm_device *) arg;
1640 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1641 u32 iir, gt_iir, pm_iir;
1642 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001643
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001644 while (true) {
1645 iir = I915_READ(VLV_IIR);
1646 gt_iir = I915_READ(GTIIR);
1647 pm_iir = I915_READ(GEN6_PMIIR);
1648
1649 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1650 goto out;
1651
1652 ret = IRQ_HANDLED;
1653
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001654 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001655
Imre Deakc1874ed2014-02-04 21:35:46 +02001656 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001657
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001658 /* Consume port. Then clear IIR or we'll miss events */
1659 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1660 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001661 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001662
Daniel Vetter91d131d2013-06-27 17:52:14 +02001663 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1664
Daniel Vetter4aeebd72013-10-31 09:53:36 +01001665 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1666 dp_aux_irq_handler(dev);
1667
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001668 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1669 I915_READ(PORT_HOTPLUG_STAT);
1670 }
1671
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001672
Paulo Zanoni60611c12013-08-15 11:50:01 -03001673 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001674 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001675
1676 I915_WRITE(GTIIR, gt_iir);
1677 I915_WRITE(GEN6_PMIIR, pm_iir);
1678 I915_WRITE(VLV_IIR, iir);
1679 }
1680
1681out:
1682 return ret;
1683}
1684
Adam Jackson23e81d62012-06-06 15:45:44 -04001685static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001686{
1687 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001688 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001689 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001690
Daniel Vetter91d131d2013-06-27 17:52:14 +02001691 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1692
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001693 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1694 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1695 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001696 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001697 port_name(port));
1698 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001699
Daniel Vetterce99c252012-12-01 13:53:47 +01001700 if (pch_iir & SDE_AUX_MASK)
1701 dp_aux_irq_handler(dev);
1702
Jesse Barnes776ad802011-01-04 15:09:39 -08001703 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001704 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001705
1706 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1707 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1708
1709 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1710 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1711
1712 if (pch_iir & SDE_POISON)
1713 DRM_ERROR("PCH poison interrupt\n");
1714
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001715 if (pch_iir & SDE_FDI_MASK)
1716 for_each_pipe(pipe)
1717 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1718 pipe_name(pipe),
1719 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001720
1721 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1722 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1723
1724 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1725 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1726
Jesse Barnes776ad802011-01-04 15:09:39 -08001727 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001728 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1729 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001730 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001731
1732 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1733 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1734 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001735 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001736}
1737
1738static void ivb_err_int_handler(struct drm_device *dev)
1739{
1740 struct drm_i915_private *dev_priv = dev->dev_private;
1741 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001742 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001743
Paulo Zanonide032bf2013-04-12 17:57:58 -03001744 if (err_int & ERR_INT_POISON)
1745 DRM_ERROR("Poison interrupt\n");
1746
Daniel Vetter5a69b892013-10-16 22:55:52 +02001747 for_each_pipe(pipe) {
1748 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1749 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1750 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001751 DRM_ERROR("Pipe %c FIFO underrun\n",
1752 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001753 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001754
Daniel Vetter5a69b892013-10-16 22:55:52 +02001755 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1756 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001757 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001758 else
Daniel Vetter277de952013-10-18 16:37:07 +02001759 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001760 }
1761 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001762
Paulo Zanoni86642812013-04-12 17:57:57 -03001763 I915_WRITE(GEN7_ERR_INT, err_int);
1764}
1765
1766static void cpt_serr_int_handler(struct drm_device *dev)
1767{
1768 struct drm_i915_private *dev_priv = dev->dev_private;
1769 u32 serr_int = I915_READ(SERR_INT);
1770
Paulo Zanonide032bf2013-04-12 17:57:58 -03001771 if (serr_int & SERR_INT_POISON)
1772 DRM_ERROR("PCH poison interrupt\n");
1773
Paulo Zanoni86642812013-04-12 17:57:57 -03001774 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1775 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1776 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001777 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001778
1779 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1780 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1781 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001782 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001783
1784 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1785 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1786 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001787 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001788
1789 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001790}
1791
Adam Jackson23e81d62012-06-06 15:45:44 -04001792static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1793{
1794 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1795 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001796 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001797
Daniel Vetter91d131d2013-06-27 17:52:14 +02001798 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1799
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001800 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1801 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1802 SDE_AUDIO_POWER_SHIFT_CPT);
1803 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1804 port_name(port));
1805 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001806
1807 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001808 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001809
1810 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001811 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001812
1813 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1814 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1815
1816 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1817 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1818
1819 if (pch_iir & SDE_FDI_MASK_CPT)
1820 for_each_pipe(pipe)
1821 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1822 pipe_name(pipe),
1823 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001824
1825 if (pch_iir & SDE_ERROR_CPT)
1826 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001827}
1828
Paulo Zanonic008bc62013-07-12 16:35:10 -03001829static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1830{
1831 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001832 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001833
1834 if (de_iir & DE_AUX_CHANNEL_A)
1835 dp_aux_irq_handler(dev);
1836
1837 if (de_iir & DE_GSE)
1838 intel_opregion_asle_intr(dev);
1839
Paulo Zanonic008bc62013-07-12 16:35:10 -03001840 if (de_iir & DE_POISON)
1841 DRM_ERROR("Poison interrupt\n");
1842
Daniel Vetter40da17c2013-10-21 18:04:36 +02001843 for_each_pipe(pipe) {
1844 if (de_iir & DE_PIPE_VBLANK(pipe))
1845 drm_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001846
Daniel Vetter40da17c2013-10-21 18:04:36 +02001847 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1848 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001849 DRM_ERROR("Pipe %c FIFO underrun\n",
1850 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001851
Daniel Vetter40da17c2013-10-21 18:04:36 +02001852 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1853 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001854
Daniel Vetter40da17c2013-10-21 18:04:36 +02001855 /* plane/pipes map 1:1 on ilk+ */
1856 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1857 intel_prepare_page_flip(dev, pipe);
1858 intel_finish_page_flip_plane(dev, pipe);
1859 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001860 }
1861
1862 /* check event from PCH */
1863 if (de_iir & DE_PCH_EVENT) {
1864 u32 pch_iir = I915_READ(SDEIIR);
1865
1866 if (HAS_PCH_CPT(dev))
1867 cpt_irq_handler(dev, pch_iir);
1868 else
1869 ibx_irq_handler(dev, pch_iir);
1870
1871 /* should clear PCH hotplug event before clear CPU irq */
1872 I915_WRITE(SDEIIR, pch_iir);
1873 }
1874
1875 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1876 ironlake_rps_change_irq_handler(dev);
1877}
1878
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001879static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1880{
1881 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001882 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001883
1884 if (de_iir & DE_ERR_INT_IVB)
1885 ivb_err_int_handler(dev);
1886
1887 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1888 dp_aux_irq_handler(dev);
1889
1890 if (de_iir & DE_GSE_IVB)
1891 intel_opregion_asle_intr(dev);
1892
Damien Lespiau07d27e22014-03-03 17:31:46 +00001893 for_each_pipe(pipe) {
1894 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1895 drm_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001896
1897 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001898 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1899 intel_prepare_page_flip(dev, pipe);
1900 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001901 }
1902 }
1903
1904 /* check event from PCH */
1905 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1906 u32 pch_iir = I915_READ(SDEIIR);
1907
1908 cpt_irq_handler(dev, pch_iir);
1909
1910 /* clear PCH hotplug event before clear CPU irq */
1911 I915_WRITE(SDEIIR, pch_iir);
1912 }
1913}
1914
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001915static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001916{
1917 struct drm_device *dev = (struct drm_device *) arg;
1918 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001919 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001920 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001921
Paulo Zanoni86642812013-04-12 17:57:57 -03001922 /* We get interrupts on unclaimed registers, so check for this before we
1923 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001924 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001925
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001926 /* disable master interrupt before clearing iir */
1927 de_ier = I915_READ(DEIER);
1928 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001929 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001930
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001931 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1932 * interrupts will will be stored on its back queue, and then we'll be
1933 * able to process them after we restore SDEIER (as soon as we restore
1934 * it, we'll get an interrupt if SDEIIR still has something to process
1935 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001936 if (!HAS_PCH_NOP(dev)) {
1937 sde_ier = I915_READ(SDEIER);
1938 I915_WRITE(SDEIER, 0);
1939 POSTING_READ(SDEIER);
1940 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001941
Chris Wilson0e434062012-05-09 21:45:44 +01001942 gt_iir = I915_READ(GTIIR);
1943 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001944 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001945 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001946 else
1947 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001948 I915_WRITE(GTIIR, gt_iir);
1949 ret = IRQ_HANDLED;
1950 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001951
1952 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001953 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001954 if (INTEL_INFO(dev)->gen >= 7)
1955 ivb_display_irq_handler(dev, de_iir);
1956 else
1957 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001958 I915_WRITE(DEIIR, de_iir);
1959 ret = IRQ_HANDLED;
1960 }
1961
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001962 if (INTEL_INFO(dev)->gen >= 6) {
1963 u32 pm_iir = I915_READ(GEN6_PMIIR);
1964 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001965 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001966 I915_WRITE(GEN6_PMIIR, pm_iir);
1967 ret = IRQ_HANDLED;
1968 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001969 }
1970
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001971 I915_WRITE(DEIER, de_ier);
1972 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001973 if (!HAS_PCH_NOP(dev)) {
1974 I915_WRITE(SDEIER, sde_ier);
1975 POSTING_READ(SDEIER);
1976 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001977
1978 return ret;
1979}
1980
Ben Widawskyabd58f02013-11-02 21:07:09 -07001981static irqreturn_t gen8_irq_handler(int irq, void *arg)
1982{
1983 struct drm_device *dev = arg;
1984 struct drm_i915_private *dev_priv = dev->dev_private;
1985 u32 master_ctl;
1986 irqreturn_t ret = IRQ_NONE;
1987 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01001988 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001989
Ben Widawskyabd58f02013-11-02 21:07:09 -07001990 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1991 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1992 if (!master_ctl)
1993 return IRQ_NONE;
1994
1995 I915_WRITE(GEN8_MASTER_IRQ, 0);
1996 POSTING_READ(GEN8_MASTER_IRQ);
1997
1998 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1999
2000 if (master_ctl & GEN8_DE_MISC_IRQ) {
2001 tmp = I915_READ(GEN8_DE_MISC_IIR);
2002 if (tmp & GEN8_DE_MISC_GSE)
2003 intel_opregion_asle_intr(dev);
2004 else if (tmp)
2005 DRM_ERROR("Unexpected DE Misc interrupt\n");
2006 else
2007 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2008
2009 if (tmp) {
2010 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2011 ret = IRQ_HANDLED;
2012 }
2013 }
2014
Daniel Vetter6d766f02013-11-07 14:49:55 +01002015 if (master_ctl & GEN8_DE_PORT_IRQ) {
2016 tmp = I915_READ(GEN8_DE_PORT_IIR);
2017 if (tmp & GEN8_AUX_CHANNEL_A)
2018 dp_aux_irq_handler(dev);
2019 else if (tmp)
2020 DRM_ERROR("Unexpected DE Port interrupt\n");
2021 else
2022 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2023
2024 if (tmp) {
2025 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2026 ret = IRQ_HANDLED;
2027 }
2028 }
2029
Daniel Vetterc42664c2013-11-07 11:05:40 +01002030 for_each_pipe(pipe) {
2031 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002032
Daniel Vetterc42664c2013-11-07 11:05:40 +01002033 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2034 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002035
Daniel Vetterc42664c2013-11-07 11:05:40 +01002036 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2037 if (pipe_iir & GEN8_PIPE_VBLANK)
2038 drm_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002039
Daniel Vetterc42664c2013-11-07 11:05:40 +01002040 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2041 intel_prepare_page_flip(dev, pipe);
2042 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002043 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002044
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002045 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2046 hsw_pipe_crc_irq_handler(dev, pipe);
2047
Daniel Vetter38d83c962013-11-07 11:05:46 +01002048 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2049 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2050 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002051 DRM_ERROR("Pipe %c FIFO underrun\n",
2052 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002053 }
2054
Daniel Vetter30100f22013-11-07 14:49:24 +01002055 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2056 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2057 pipe_name(pipe),
2058 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2059 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002060
2061 if (pipe_iir) {
2062 ret = IRQ_HANDLED;
2063 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2064 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002065 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2066 }
2067
Daniel Vetter92d03a82013-11-07 11:05:43 +01002068 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2069 /*
2070 * FIXME(BDW): Assume for now that the new interrupt handling
2071 * scheme also closed the SDE interrupt handling race we've seen
2072 * on older pch-split platforms. But this needs testing.
2073 */
2074 u32 pch_iir = I915_READ(SDEIIR);
2075
2076 cpt_irq_handler(dev, pch_iir);
2077
2078 if (pch_iir) {
2079 I915_WRITE(SDEIIR, pch_iir);
2080 ret = IRQ_HANDLED;
2081 }
2082 }
2083
Ben Widawskyabd58f02013-11-02 21:07:09 -07002084 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2085 POSTING_READ(GEN8_MASTER_IRQ);
2086
2087 return ret;
2088}
2089
Daniel Vetter17e1df02013-09-08 21:57:13 +02002090static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2091 bool reset_completed)
2092{
2093 struct intel_ring_buffer *ring;
2094 int i;
2095
2096 /*
2097 * Notify all waiters for GPU completion events that reset state has
2098 * been changed, and that they need to restart their wait after
2099 * checking for potential errors (and bail out to drop locks if there is
2100 * a gpu reset pending so that i915_error_work_func can acquire them).
2101 */
2102
2103 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2104 for_each_ring(ring, dev_priv, i)
2105 wake_up_all(&ring->irq_queue);
2106
2107 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2108 wake_up_all(&dev_priv->pending_flip_queue);
2109
2110 /*
2111 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2112 * reset state is cleared.
2113 */
2114 if (reset_completed)
2115 wake_up_all(&dev_priv->gpu_error.reset_queue);
2116}
2117
Jesse Barnes8a905232009-07-11 16:48:03 -04002118/**
2119 * i915_error_work_func - do process context error handling work
2120 * @work: work struct
2121 *
2122 * Fire an error uevent so userspace can see that a hang or error
2123 * was detected.
2124 */
2125static void i915_error_work_func(struct work_struct *work)
2126{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002127 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2128 work);
2129 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
2130 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002131 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002132 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2133 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2134 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002135 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002136
Dave Airlie5bdebb12013-10-11 14:07:25 +10002137 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002138
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002139 /*
2140 * Note that there's only one work item which does gpu resets, so we
2141 * need not worry about concurrent gpu resets potentially incrementing
2142 * error->reset_counter twice. We only need to take care of another
2143 * racing irq/hangcheck declaring the gpu dead for a second time. A
2144 * quick check for that is good enough: schedule_work ensures the
2145 * correct ordering between hang detection and this work item, and since
2146 * the reset in-progress bit is only ever set by code outside of this
2147 * work we don't need to worry about any other races.
2148 */
2149 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002150 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002151 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002152 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002153
Daniel Vetter17e1df02013-09-08 21:57:13 +02002154 /*
2155 * All state reset _must_ be completed before we update the
2156 * reset counter, for otherwise waiters might miss the reset
2157 * pending state and not properly drop locks, resulting in
2158 * deadlocks with the reset work.
2159 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002160 ret = i915_reset(dev);
2161
Daniel Vetter17e1df02013-09-08 21:57:13 +02002162 intel_display_handle_reset(dev);
2163
Daniel Vetterf69061b2012-12-06 09:01:42 +01002164 if (ret == 0) {
2165 /*
2166 * After all the gem state is reset, increment the reset
2167 * counter and wake up everyone waiting for the reset to
2168 * complete.
2169 *
2170 * Since unlock operations are a one-sided barrier only,
2171 * we need to insert a barrier here to order any seqno
2172 * updates before
2173 * the counter increment.
2174 */
2175 smp_mb__before_atomic_inc();
2176 atomic_inc(&dev_priv->gpu_error.reset_counter);
2177
Dave Airlie5bdebb12013-10-11 14:07:25 +10002178 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002179 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002180 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002181 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002182 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002183
Daniel Vetter17e1df02013-09-08 21:57:13 +02002184 /*
2185 * Note: The wake_up also serves as a memory barrier so that
2186 * waiters see the update value of the reset counter atomic_t.
2187 */
2188 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002189 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002190}
2191
Chris Wilson35aed2e2010-05-27 13:18:12 +01002192static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002193{
2194 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002195 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002196 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002197 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002198
Chris Wilson35aed2e2010-05-27 13:18:12 +01002199 if (!eir)
2200 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002201
Joe Perchesa70491c2012-03-18 13:00:11 -07002202 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002203
Ben Widawskybd9854f2012-08-23 15:18:09 -07002204 i915_get_extra_instdone(dev, instdone);
2205
Jesse Barnes8a905232009-07-11 16:48:03 -04002206 if (IS_G4X(dev)) {
2207 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2208 u32 ipeir = I915_READ(IPEIR_I965);
2209
Joe Perchesa70491c2012-03-18 13:00:11 -07002210 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2211 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002212 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2213 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002214 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002215 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002216 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002217 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002218 }
2219 if (eir & GM45_ERROR_PAGE_TABLE) {
2220 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002221 pr_err("page table error\n");
2222 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002223 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002224 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002225 }
2226 }
2227
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002228 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002229 if (eir & I915_ERROR_PAGE_TABLE) {
2230 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002231 pr_err("page table error\n");
2232 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002233 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002234 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002235 }
2236 }
2237
2238 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002239 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002240 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002241 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002242 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002243 /* pipestat has already been acked */
2244 }
2245 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002246 pr_err("instruction error\n");
2247 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002248 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2249 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002250 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002251 u32 ipeir = I915_READ(IPEIR);
2252
Joe Perchesa70491c2012-03-18 13:00:11 -07002253 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2254 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002255 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002256 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002257 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002258 } else {
2259 u32 ipeir = I915_READ(IPEIR_I965);
2260
Joe Perchesa70491c2012-03-18 13:00:11 -07002261 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2262 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002263 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002264 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002265 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002266 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002267 }
2268 }
2269
2270 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002271 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002272 eir = I915_READ(EIR);
2273 if (eir) {
2274 /*
2275 * some errors might have become stuck,
2276 * mask them.
2277 */
2278 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2279 I915_WRITE(EMR, I915_READ(EMR) | eir);
2280 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2281 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002282}
2283
2284/**
2285 * i915_handle_error - handle an error interrupt
2286 * @dev: drm device
2287 *
2288 * Do some basic checking of regsiter state at error interrupt time and
2289 * dump it to the syslog. Also call i915_capture_error_state() to make
2290 * sure we get a record and make it available in debugfs. Fire a uevent
2291 * so userspace knows something bad happened (should trigger collection
2292 * of a ring dump etc.).
2293 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002294void i915_handle_error(struct drm_device *dev, bool wedged,
2295 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002296{
2297 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002298 va_list args;
2299 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002300
Mika Kuoppala58174462014-02-25 17:11:26 +02002301 va_start(args, fmt);
2302 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2303 va_end(args);
2304
2305 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002306 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002307
Ben Gamariba1234d2009-09-14 17:48:47 -04002308 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002309 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2310 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002311
Ben Gamari11ed50e2009-09-14 17:48:45 -04002312 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002313 * Wakeup waiting processes so that the reset work function
2314 * i915_error_work_func doesn't deadlock trying to grab various
2315 * locks. By bumping the reset counter first, the woken
2316 * processes will see a reset in progress and back off,
2317 * releasing their locks and then wait for the reset completion.
2318 * We must do this for _all_ gpu waiters that might hold locks
2319 * that the reset work needs to acquire.
2320 *
2321 * Note: The wake_up serves as the required memory barrier to
2322 * ensure that the waiters see the updated value of the reset
2323 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002324 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002325 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002326 }
2327
Daniel Vetter122f46b2013-09-04 17:36:14 +02002328 /*
2329 * Our reset work can grab modeset locks (since it needs to reset the
2330 * state of outstanding pagelips). Hence it must not be run on our own
2331 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2332 * code will deadlock.
2333 */
2334 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002335}
2336
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002337static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002338{
2339 drm_i915_private_t *dev_priv = dev->dev_private;
2340 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002342 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002343 struct intel_unpin_work *work;
2344 unsigned long flags;
2345 bool stall_detected;
2346
2347 /* Ignore early vblank irqs */
2348 if (intel_crtc == NULL)
2349 return;
2350
2351 spin_lock_irqsave(&dev->event_lock, flags);
2352 work = intel_crtc->unpin_work;
2353
Chris Wilsone7d841c2012-12-03 11:36:30 +00002354 if (work == NULL ||
2355 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2356 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002357 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2358 spin_unlock_irqrestore(&dev->event_lock, flags);
2359 return;
2360 }
2361
2362 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002363 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002364 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002365 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002366 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002367 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002368 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002369 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002370 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002371 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002372 crtc->x * crtc->fb->bits_per_pixel/8);
2373 }
2374
2375 spin_unlock_irqrestore(&dev->event_lock, flags);
2376
2377 if (stall_detected) {
2378 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2379 intel_prepare_page_flip(dev, intel_crtc->plane);
2380 }
2381}
2382
Keith Packard42f52ef2008-10-18 19:39:29 -07002383/* Called from drm generic code, passed 'crtc' which
2384 * we use as a pipe index
2385 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002386static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002387{
2388 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002389 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002390
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002392 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002393
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002394 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002395 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002396 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002397 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002398 else
Keith Packard7c463582008-11-04 02:03:27 -08002399 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002400 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002401
2402 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002403 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002404 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002405 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002406
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002407 return 0;
2408}
2409
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002410static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002411{
2412 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2413 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002414 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002415 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002416
2417 if (!i915_pipe_enabled(dev, pipe))
2418 return -EINVAL;
2419
2420 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002421 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002422 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2423
2424 return 0;
2425}
2426
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002427static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2428{
2429 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2430 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002431
2432 if (!i915_pipe_enabled(dev, pipe))
2433 return -EINVAL;
2434
2435 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002436 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002437 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002438 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2439
2440 return 0;
2441}
2442
Ben Widawskyabd58f02013-11-02 21:07:09 -07002443static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2444{
2445 struct drm_i915_private *dev_priv = dev->dev_private;
2446 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002447
2448 if (!i915_pipe_enabled(dev, pipe))
2449 return -EINVAL;
2450
2451 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002452 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2453 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2454 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002455 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2456 return 0;
2457}
2458
Keith Packard42f52ef2008-10-18 19:39:29 -07002459/* Called from drm generic code, passed 'crtc' which
2460 * we use as a pipe index
2461 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002462static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002463{
2464 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002465 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002466
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002467 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002468 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002469 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002470
Jesse Barnesf796cf82011-04-07 13:58:17 -07002471 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002472 PIPE_VBLANK_INTERRUPT_STATUS |
2473 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002474 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2475}
2476
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002477static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002478{
2479 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2480 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002481 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002482 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002483
2484 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002485 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002486 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2487}
2488
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002489static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2490{
2491 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2492 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002493
2494 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002495 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002496 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002497 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2498}
2499
Ben Widawskyabd58f02013-11-02 21:07:09 -07002500static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2501{
2502 struct drm_i915_private *dev_priv = dev->dev_private;
2503 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002504
2505 if (!i915_pipe_enabled(dev, pipe))
2506 return;
2507
2508 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002509 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2510 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2511 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002512 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2513}
2514
Chris Wilson893eead2010-10-27 14:44:35 +01002515static u32
2516ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002517{
Chris Wilson893eead2010-10-27 14:44:35 +01002518 return list_entry(ring->request_list.prev,
2519 struct drm_i915_gem_request, list)->seqno;
2520}
2521
Chris Wilson9107e9d2013-06-10 11:20:20 +01002522static bool
2523ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002524{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002525 return (list_empty(&ring->request_list) ||
2526 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002527}
2528
Chris Wilson6274f212013-06-10 11:20:21 +01002529static struct intel_ring_buffer *
2530semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002531{
2532 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002533 u32 cmd, ipehr, head;
2534 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002535
2536 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2537 if ((ipehr & ~(0x3 << 16)) !=
2538 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01002539 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002540
Daniel Vetter88fe4292014-03-15 00:08:55 +01002541 /*
2542 * HEAD is likely pointing to the dword after the actual command,
2543 * so scan backwards until we find the MBOX. But limit it to just 3
2544 * dwords. Note that we don't care about ACTHD here since that might
2545 * point at at batch, and semaphores are always emitted into the
2546 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002547 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002548 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2549
2550 for (i = 4; i; --i) {
2551 /*
2552 * Be paranoid and presume the hw has gone off into the wild -
2553 * our ring is smaller than what the hardware (and hence
2554 * HEAD_ADDR) allows. Also handles wrap-around.
2555 */
2556 head &= ring->size - 1;
2557
2558 /* This here seems to blow up */
2559 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002560 if (cmd == ipehr)
2561 break;
2562
Daniel Vetter88fe4292014-03-15 00:08:55 +01002563 head -= 4;
2564 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002565
Daniel Vetter88fe4292014-03-15 00:08:55 +01002566 if (!i)
2567 return NULL;
2568
2569 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Chris Wilson6274f212013-06-10 11:20:21 +01002570 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02002571}
2572
Chris Wilson6274f212013-06-10 11:20:21 +01002573static int semaphore_passed(struct intel_ring_buffer *ring)
2574{
2575 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2576 struct intel_ring_buffer *signaller;
2577 u32 seqno, ctl;
2578
2579 ring->hangcheck.deadlock = true;
2580
2581 signaller = semaphore_waits_for(ring, &seqno);
2582 if (signaller == NULL || signaller->hangcheck.deadlock)
2583 return -1;
2584
2585 /* cursory check for an unkickable deadlock */
2586 ctl = I915_READ_CTL(signaller);
2587 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2588 return -1;
2589
2590 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2591}
2592
2593static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2594{
2595 struct intel_ring_buffer *ring;
2596 int i;
2597
2598 for_each_ring(ring, dev_priv, i)
2599 ring->hangcheck.deadlock = false;
2600}
2601
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002602static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002603ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002604{
2605 struct drm_device *dev = ring->dev;
2606 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002607 u32 tmp;
2608
Chris Wilson6274f212013-06-10 11:20:21 +01002609 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002610 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002611
Chris Wilson9107e9d2013-06-10 11:20:20 +01002612 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002613 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002614
2615 /* Is the chip hanging on a WAIT_FOR_EVENT?
2616 * If so we can simply poke the RB_WAIT bit
2617 * and break the hang. This should work on
2618 * all but the second generation chipsets.
2619 */
2620 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002621 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002622 i915_handle_error(dev, false,
2623 "Kicking stuck wait on %s",
2624 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002625 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002626 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002627 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002628
Chris Wilson6274f212013-06-10 11:20:21 +01002629 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2630 switch (semaphore_passed(ring)) {
2631 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002632 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002633 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002634 i915_handle_error(dev, false,
2635 "Kicking stuck semaphore on %s",
2636 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002637 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002638 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002639 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002640 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002641 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002642 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002643
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002644 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002645}
2646
Ben Gamarif65d9422009-09-14 17:48:44 -04002647/**
2648 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002649 * batchbuffers in a long time. We keep track per ring seqno progress and
2650 * if there are no progress, hangcheck score for that ring is increased.
2651 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2652 * we kick the ring. If we see no progress on three subsequent calls
2653 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002654 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002655static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002656{
2657 struct drm_device *dev = (struct drm_device *)data;
2658 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002659 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002660 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002661 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002662 bool stuck[I915_NUM_RINGS] = { 0 };
2663#define BUSY 1
2664#define KICK 5
2665#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002666
Jani Nikulad330a952014-01-21 11:24:25 +02002667 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002668 return;
2669
Chris Wilsonb4519512012-05-11 14:29:30 +01002670 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002671 u64 acthd;
2672 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002673 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002674
Chris Wilson6274f212013-06-10 11:20:21 +01002675 semaphore_clear_deadlocks(dev_priv);
2676
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002677 seqno = ring->get_seqno(ring, false);
2678 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002679
Chris Wilson9107e9d2013-06-10 11:20:20 +01002680 if (ring->hangcheck.seqno == seqno) {
2681 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002682 ring->hangcheck.action = HANGCHECK_IDLE;
2683
Chris Wilson9107e9d2013-06-10 11:20:20 +01002684 if (waitqueue_active(&ring->irq_queue)) {
2685 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002686 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002687 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2688 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2689 ring->name);
2690 else
2691 DRM_INFO("Fake missed irq on %s\n",
2692 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002693 wake_up_all(&ring->irq_queue);
2694 }
2695 /* Safeguard against driver failure */
2696 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002697 } else
2698 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002699 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002700 /* We always increment the hangcheck score
2701 * if the ring is busy and still processing
2702 * the same request, so that no single request
2703 * can run indefinitely (such as a chain of
2704 * batches). The only time we do not increment
2705 * the hangcheck score on this ring, if this
2706 * ring is in a legitimate wait for another
2707 * ring. In that case the waiting ring is a
2708 * victim and we want to be sure we catch the
2709 * right culprit. Then every time we do kick
2710 * the ring, add a small increment to the
2711 * score so that we can catch a batch that is
2712 * being repeatedly kicked and so responsible
2713 * for stalling the machine.
2714 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002715 ring->hangcheck.action = ring_stuck(ring,
2716 acthd);
2717
2718 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002719 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002720 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002721 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002722 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002723 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002724 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002725 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002726 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002727 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002728 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002729 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002730 stuck[i] = true;
2731 break;
2732 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002733 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002734 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002735 ring->hangcheck.action = HANGCHECK_ACTIVE;
2736
Chris Wilson9107e9d2013-06-10 11:20:20 +01002737 /* Gradually reduce the count so that we catch DoS
2738 * attempts across multiple batches.
2739 */
2740 if (ring->hangcheck.score > 0)
2741 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002742 }
2743
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002744 ring->hangcheck.seqno = seqno;
2745 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002746 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002747 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002748
Mika Kuoppala92cab732013-05-24 17:16:07 +03002749 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002750 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002751 DRM_INFO("%s on %s\n",
2752 stuck[i] ? "stuck" : "no progress",
2753 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002754 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002755 }
2756 }
2757
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002758 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002759 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002760
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002761 if (busy_count)
2762 /* Reset timer case chip hangs without another request
2763 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002764 i915_queue_hangcheck(dev);
2765}
2766
2767void i915_queue_hangcheck(struct drm_device *dev)
2768{
2769 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002770 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002771 return;
2772
2773 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2774 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002775}
2776
Paulo Zanoni91738a92013-06-05 14:21:51 -03002777static void ibx_irq_preinstall(struct drm_device *dev)
2778{
2779 struct drm_i915_private *dev_priv = dev->dev_private;
2780
2781 if (HAS_PCH_NOP(dev))
2782 return;
2783
2784 /* south display irq */
2785 I915_WRITE(SDEIMR, 0xffffffff);
2786 /*
2787 * SDEIER is also touched by the interrupt handler to work around missed
2788 * PCH interrupts. Hence we can't update it after the interrupt handler
2789 * is enabled - instead we unconditionally enable all PCH interrupt
2790 * sources here, but then only unmask them as needed with SDEIMR.
2791 */
2792 I915_WRITE(SDEIER, 0xffffffff);
2793 POSTING_READ(SDEIER);
2794}
2795
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002796static void gen5_gt_irq_preinstall(struct drm_device *dev)
2797{
2798 struct drm_i915_private *dev_priv = dev->dev_private;
2799
2800 /* and GT */
2801 I915_WRITE(GTIMR, 0xffffffff);
2802 I915_WRITE(GTIER, 0x0);
2803 POSTING_READ(GTIER);
2804
2805 if (INTEL_INFO(dev)->gen >= 6) {
2806 /* and PM */
2807 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2808 I915_WRITE(GEN6_PMIER, 0x0);
2809 POSTING_READ(GEN6_PMIER);
2810 }
2811}
2812
Linus Torvalds1da177e2005-04-16 15:20:36 -07002813/* drm_dma.h hooks
2814*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002815static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002816{
2817 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2818
2819 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002820
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002821 I915_WRITE(DEIMR, 0xffffffff);
2822 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002823 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002824
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002825 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002826
Paulo Zanoni91738a92013-06-05 14:21:51 -03002827 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002828}
2829
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002830static void valleyview_irq_preinstall(struct drm_device *dev)
2831{
2832 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2833 int pipe;
2834
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002835 /* VLV magic */
2836 I915_WRITE(VLV_IMR, 0);
2837 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2838 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2839 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2840
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002841 /* and GT */
2842 I915_WRITE(GTIIR, I915_READ(GTIIR));
2843 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002844
2845 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002846
2847 I915_WRITE(DPINVGTT, 0xff);
2848
2849 I915_WRITE(PORT_HOTPLUG_EN, 0);
2850 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2851 for_each_pipe(pipe)
2852 I915_WRITE(PIPESTAT(pipe), 0xffff);
2853 I915_WRITE(VLV_IIR, 0xffffffff);
2854 I915_WRITE(VLV_IMR, 0xffffffff);
2855 I915_WRITE(VLV_IER, 0x0);
2856 POSTING_READ(VLV_IER);
2857}
2858
Ben Widawskyabd58f02013-11-02 21:07:09 -07002859static void gen8_irq_preinstall(struct drm_device *dev)
2860{
2861 struct drm_i915_private *dev_priv = dev->dev_private;
2862 int pipe;
2863
Ben Widawskyabd58f02013-11-02 21:07:09 -07002864 I915_WRITE(GEN8_MASTER_IRQ, 0);
2865 POSTING_READ(GEN8_MASTER_IRQ);
2866
2867 /* IIR can theoretically queue up two events. Be paranoid */
2868#define GEN8_IRQ_INIT_NDX(type, which) do { \
2869 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2870 POSTING_READ(GEN8_##type##_IMR(which)); \
2871 I915_WRITE(GEN8_##type##_IER(which), 0); \
2872 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2873 POSTING_READ(GEN8_##type##_IIR(which)); \
2874 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2875 } while (0)
2876
2877#define GEN8_IRQ_INIT(type) do { \
2878 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2879 POSTING_READ(GEN8_##type##_IMR); \
2880 I915_WRITE(GEN8_##type##_IER, 0); \
2881 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2882 POSTING_READ(GEN8_##type##_IIR); \
2883 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2884 } while (0)
2885
2886 GEN8_IRQ_INIT_NDX(GT, 0);
2887 GEN8_IRQ_INIT_NDX(GT, 1);
2888 GEN8_IRQ_INIT_NDX(GT, 2);
2889 GEN8_IRQ_INIT_NDX(GT, 3);
2890
2891 for_each_pipe(pipe) {
2892 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2893 }
2894
2895 GEN8_IRQ_INIT(DE_PORT);
2896 GEN8_IRQ_INIT(DE_MISC);
2897 GEN8_IRQ_INIT(PCU);
2898#undef GEN8_IRQ_INIT
2899#undef GEN8_IRQ_INIT_NDX
2900
2901 POSTING_READ(GEN8_PCU_IIR);
Jesse Barnes09f23442014-01-10 13:13:09 -08002902
2903 ibx_irq_preinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002904}
2905
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002906static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002907{
2908 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002909 struct drm_mode_config *mode_config = &dev->mode_config;
2910 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002911 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002912
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002913 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002914 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002915 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002916 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002917 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002918 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002919 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002920 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002921 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002922 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002923 }
2924
Daniel Vetterfee884e2013-07-04 23:35:21 +02002925 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002926
2927 /*
2928 * Enable digital hotplug on the PCH, and configure the DP short pulse
2929 * duration to 2ms (which is the minimum in the Display Port spec)
2930 *
2931 * This register is the same on all known PCH chips.
2932 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002933 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2934 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2935 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2936 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2937 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2938 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2939}
2940
Paulo Zanonid46da432013-02-08 17:35:15 -02002941static void ibx_irq_postinstall(struct drm_device *dev)
2942{
2943 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002944 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002945
Daniel Vetter692a04c2013-05-29 21:43:05 +02002946 if (HAS_PCH_NOP(dev))
2947 return;
2948
Paulo Zanoni86642812013-04-12 17:57:57 -03002949 if (HAS_PCH_IBX(dev)) {
2950 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002951 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002952 } else {
2953 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2954
2955 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2956 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002957
Paulo Zanonid46da432013-02-08 17:35:15 -02002958 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2959 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002960}
2961
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002962static void gen5_gt_irq_postinstall(struct drm_device *dev)
2963{
2964 struct drm_i915_private *dev_priv = dev->dev_private;
2965 u32 pm_irqs, gt_irqs;
2966
2967 pm_irqs = gt_irqs = 0;
2968
2969 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002970 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002971 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002972 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2973 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002974 }
2975
2976 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2977 if (IS_GEN5(dev)) {
2978 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2979 ILK_BSD_USER_INTERRUPT;
2980 } else {
2981 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2982 }
2983
2984 I915_WRITE(GTIIR, I915_READ(GTIIR));
2985 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2986 I915_WRITE(GTIER, gt_irqs);
2987 POSTING_READ(GTIER);
2988
2989 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05302990 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002991
2992 if (HAS_VEBOX(dev))
2993 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2994
Paulo Zanoni605cd252013-08-06 18:57:15 -03002995 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002996 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni605cd252013-08-06 18:57:15 -03002997 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002998 I915_WRITE(GEN6_PMIER, pm_irqs);
2999 POSTING_READ(GEN6_PMIER);
3000 }
3001}
3002
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003003static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003004{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003005 unsigned long irqflags;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003006 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003007 u32 display_mask, extra_mask;
3008
3009 if (INTEL_INFO(dev)->gen >= 7) {
3010 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3011 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3012 DE_PLANEB_FLIP_DONE_IVB |
3013 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
3014 DE_ERR_INT_IVB);
3015 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3016 DE_PIPEA_VBLANK_IVB);
3017
3018 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3019 } else {
3020 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3021 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003022 DE_AUX_CHANNEL_A |
3023 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3024 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3025 DE_POISON);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003026 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
3027 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003028
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003029 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003030
3031 /* should always can generate irq */
3032 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003033 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003034 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00003035 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003036
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003037 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003038
Paulo Zanonid46da432013-02-08 17:35:15 -02003039 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003040
Jesse Barnesf97108d2010-01-29 11:27:07 -08003041 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003042 /* Enable PCU event interrupts
3043 *
3044 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003045 * setup is guaranteed to run in single-threaded context. But we
3046 * need it to make the assert_spin_locked happy. */
3047 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003048 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003049 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003050 }
3051
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003052 return 0;
3053}
3054
Imre Deakf8b79e52014-03-04 19:23:07 +02003055static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3056{
3057 u32 pipestat_mask;
3058 u32 iir_mask;
3059
3060 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3061 PIPE_FIFO_UNDERRUN_STATUS;
3062
3063 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3064 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3065 POSTING_READ(PIPESTAT(PIPE_A));
3066
3067 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3068 PIPE_CRC_DONE_INTERRUPT_STATUS;
3069
3070 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3071 PIPE_GMBUS_INTERRUPT_STATUS);
3072 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3073
3074 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3075 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3076 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3077 dev_priv->irq_mask &= ~iir_mask;
3078
3079 I915_WRITE(VLV_IIR, iir_mask);
3080 I915_WRITE(VLV_IIR, iir_mask);
3081 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3082 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3083 POSTING_READ(VLV_IER);
3084}
3085
3086static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3087{
3088 u32 pipestat_mask;
3089 u32 iir_mask;
3090
3091 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3092 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003093 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003094
3095 dev_priv->irq_mask |= iir_mask;
3096 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3097 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3098 I915_WRITE(VLV_IIR, iir_mask);
3099 I915_WRITE(VLV_IIR, iir_mask);
3100 POSTING_READ(VLV_IIR);
3101
3102 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3103 PIPE_CRC_DONE_INTERRUPT_STATUS;
3104
3105 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3106 PIPE_GMBUS_INTERRUPT_STATUS);
3107 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3108
3109 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3110 PIPE_FIFO_UNDERRUN_STATUS;
3111 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3112 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3113 POSTING_READ(PIPESTAT(PIPE_A));
3114}
3115
3116void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3117{
3118 assert_spin_locked(&dev_priv->irq_lock);
3119
3120 if (dev_priv->display_irqs_enabled)
3121 return;
3122
3123 dev_priv->display_irqs_enabled = true;
3124
3125 if (dev_priv->dev->irq_enabled)
3126 valleyview_display_irqs_install(dev_priv);
3127}
3128
3129void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3130{
3131 assert_spin_locked(&dev_priv->irq_lock);
3132
3133 if (!dev_priv->display_irqs_enabled)
3134 return;
3135
3136 dev_priv->display_irqs_enabled = false;
3137
3138 if (dev_priv->dev->irq_enabled)
3139 valleyview_display_irqs_uninstall(dev_priv);
3140}
3141
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003142static int valleyview_irq_postinstall(struct drm_device *dev)
3143{
3144 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003145 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003146
Imre Deakf8b79e52014-03-04 19:23:07 +02003147 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003148
Daniel Vetter20afbda2012-12-11 14:05:07 +01003149 I915_WRITE(PORT_HOTPLUG_EN, 0);
3150 POSTING_READ(PORT_HOTPLUG_EN);
3151
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003152 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003153 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003154 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003155 POSTING_READ(VLV_IER);
3156
Daniel Vetterb79480b2013-06-27 17:52:10 +02003157 /* Interrupt setup is already guaranteed to be single-threaded, this is
3158 * just to make the assert_spin_locked check happy. */
3159 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003160 if (dev_priv->display_irqs_enabled)
3161 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003162 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003163
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003164 I915_WRITE(VLV_IIR, 0xffffffff);
3165 I915_WRITE(VLV_IIR, 0xffffffff);
3166
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003167 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003168
3169 /* ack & enable invalid PTE error interrupts */
3170#if 0 /* FIXME: add support to irq handler for checking these bits */
3171 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3172 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3173#endif
3174
3175 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003176
3177 return 0;
3178}
3179
Ben Widawskyabd58f02013-11-02 21:07:09 -07003180static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3181{
3182 int i;
3183
3184 /* These are interrupts we'll toggle with the ring mask register */
3185 uint32_t gt_interrupts[] = {
3186 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3187 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3188 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3189 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3190 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3191 0,
3192 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3193 };
3194
3195 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3196 u32 tmp = I915_READ(GEN8_GT_IIR(i));
3197 if (tmp)
3198 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3199 i, tmp);
3200 I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3201 I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3202 }
3203 POSTING_READ(GEN8_GT_IER(0));
3204}
3205
3206static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3207{
3208 struct drm_device *dev = dev_priv->dev;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003209 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3210 GEN8_PIPE_CDCLK_CRC_DONE |
3211 GEN8_PIPE_FIFO_UNDERRUN |
3212 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3213 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003214 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003215 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3216 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3217 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003218
3219 for_each_pipe(pipe) {
3220 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3221 if (tmp)
3222 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3223 pipe, tmp);
3224 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3225 I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3226 }
3227 POSTING_READ(GEN8_DE_PIPE_ISR(0));
3228
Daniel Vetter6d766f02013-11-07 14:49:55 +01003229 I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
3230 I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003231 POSTING_READ(GEN8_DE_PORT_IER);
3232}
3233
3234static int gen8_irq_postinstall(struct drm_device *dev)
3235{
3236 struct drm_i915_private *dev_priv = dev->dev_private;
3237
3238 gen8_gt_irq_postinstall(dev_priv);
3239 gen8_de_irq_postinstall(dev_priv);
3240
3241 ibx_irq_postinstall(dev);
3242
3243 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3244 POSTING_READ(GEN8_MASTER_IRQ);
3245
3246 return 0;
3247}
3248
3249static void gen8_irq_uninstall(struct drm_device *dev)
3250{
3251 struct drm_i915_private *dev_priv = dev->dev_private;
3252 int pipe;
3253
3254 if (!dev_priv)
3255 return;
3256
Ben Widawskyabd58f02013-11-02 21:07:09 -07003257 I915_WRITE(GEN8_MASTER_IRQ, 0);
3258
3259#define GEN8_IRQ_FINI_NDX(type, which) do { \
3260 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3261 I915_WRITE(GEN8_##type##_IER(which), 0); \
3262 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3263 } while (0)
3264
3265#define GEN8_IRQ_FINI(type) do { \
3266 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3267 I915_WRITE(GEN8_##type##_IER, 0); \
3268 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3269 } while (0)
3270
3271 GEN8_IRQ_FINI_NDX(GT, 0);
3272 GEN8_IRQ_FINI_NDX(GT, 1);
3273 GEN8_IRQ_FINI_NDX(GT, 2);
3274 GEN8_IRQ_FINI_NDX(GT, 3);
3275
3276 for_each_pipe(pipe) {
3277 GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3278 }
3279
3280 GEN8_IRQ_FINI(DE_PORT);
3281 GEN8_IRQ_FINI(DE_MISC);
3282 GEN8_IRQ_FINI(PCU);
3283#undef GEN8_IRQ_FINI
3284#undef GEN8_IRQ_FINI_NDX
3285
3286 POSTING_READ(GEN8_PCU_IIR);
3287}
3288
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003289static void valleyview_irq_uninstall(struct drm_device *dev)
3290{
3291 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003292 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003293 int pipe;
3294
3295 if (!dev_priv)
3296 return;
3297
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003298 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003299
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003300 for_each_pipe(pipe)
3301 I915_WRITE(PIPESTAT(pipe), 0xffff);
3302
3303 I915_WRITE(HWSTAM, 0xffffffff);
3304 I915_WRITE(PORT_HOTPLUG_EN, 0);
3305 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003306
3307 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3308 if (dev_priv->display_irqs_enabled)
3309 valleyview_display_irqs_uninstall(dev_priv);
3310 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3311
3312 dev_priv->irq_mask = 0;
3313
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003314 I915_WRITE(VLV_IIR, 0xffffffff);
3315 I915_WRITE(VLV_IMR, 0xffffffff);
3316 I915_WRITE(VLV_IER, 0x0);
3317 POSTING_READ(VLV_IER);
3318}
3319
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003320static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003321{
3322 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003323
3324 if (!dev_priv)
3325 return;
3326
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003327 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003328
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003329 I915_WRITE(HWSTAM, 0xffffffff);
3330
3331 I915_WRITE(DEIMR, 0xffffffff);
3332 I915_WRITE(DEIER, 0x0);
3333 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003334 if (IS_GEN7(dev))
3335 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003336
3337 I915_WRITE(GTIMR, 0xffffffff);
3338 I915_WRITE(GTIER, 0x0);
3339 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07003340
Ben Widawskyab5c6082013-04-05 13:12:41 -07003341 if (HAS_PCH_NOP(dev))
3342 return;
3343
Keith Packard192aac1f2011-09-20 10:12:44 -07003344 I915_WRITE(SDEIMR, 0xffffffff);
3345 I915_WRITE(SDEIER, 0x0);
3346 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003347 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3348 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003349}
3350
Chris Wilsonc2798b12012-04-22 21:13:57 +01003351static void i8xx_irq_preinstall(struct drm_device * dev)
3352{
3353 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3354 int pipe;
3355
Chris Wilsonc2798b12012-04-22 21:13:57 +01003356 for_each_pipe(pipe)
3357 I915_WRITE(PIPESTAT(pipe), 0);
3358 I915_WRITE16(IMR, 0xffff);
3359 I915_WRITE16(IER, 0x0);
3360 POSTING_READ16(IER);
3361}
3362
3363static int i8xx_irq_postinstall(struct drm_device *dev)
3364{
3365 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003366 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003367
Chris Wilsonc2798b12012-04-22 21:13:57 +01003368 I915_WRITE16(EMR,
3369 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3370
3371 /* Unmask the interrupts that we always want on. */
3372 dev_priv->irq_mask =
3373 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3374 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3375 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3376 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3377 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3378 I915_WRITE16(IMR, dev_priv->irq_mask);
3379
3380 I915_WRITE16(IER,
3381 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3382 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3383 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3384 I915_USER_INTERRUPT);
3385 POSTING_READ16(IER);
3386
Daniel Vetter379ef822013-10-16 22:55:56 +02003387 /* Interrupt setup is already guaranteed to be single-threaded, this is
3388 * just to make the assert_spin_locked check happy. */
3389 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003390 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3391 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003392 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3393
Chris Wilsonc2798b12012-04-22 21:13:57 +01003394 return 0;
3395}
3396
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003397/*
3398 * Returns true when a page flip has completed.
3399 */
3400static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003401 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003402{
3403 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003404 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003405
3406 if (!drm_handle_vblank(dev, pipe))
3407 return false;
3408
3409 if ((iir & flip_pending) == 0)
3410 return false;
3411
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003412 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003413
3414 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3415 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3416 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3417 * the flip is completed (no longer pending). Since this doesn't raise
3418 * an interrupt per se, we watch for the change at vblank.
3419 */
3420 if (I915_READ16(ISR) & flip_pending)
3421 return false;
3422
3423 intel_finish_page_flip(dev, pipe);
3424
3425 return true;
3426}
3427
Daniel Vetterff1f5252012-10-02 15:10:55 +02003428static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003429{
3430 struct drm_device *dev = (struct drm_device *) arg;
3431 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003432 u16 iir, new_iir;
3433 u32 pipe_stats[2];
3434 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003435 int pipe;
3436 u16 flip_mask =
3437 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3438 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3439
Chris Wilsonc2798b12012-04-22 21:13:57 +01003440 iir = I915_READ16(IIR);
3441 if (iir == 0)
3442 return IRQ_NONE;
3443
3444 while (iir & ~flip_mask) {
3445 /* Can't rely on pipestat interrupt bit in iir as it might
3446 * have been cleared after the pipestat interrupt was received.
3447 * It doesn't set the bit in iir again, but it still produces
3448 * interrupts (for non-MSI).
3449 */
3450 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3451 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003452 i915_handle_error(dev, false,
3453 "Command parser error, iir 0x%08x",
3454 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003455
3456 for_each_pipe(pipe) {
3457 int reg = PIPESTAT(pipe);
3458 pipe_stats[pipe] = I915_READ(reg);
3459
3460 /*
3461 * Clear the PIPE*STAT regs before the IIR
3462 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003463 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003464 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003465 }
3466 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3467
3468 I915_WRITE16(IIR, iir & ~flip_mask);
3469 new_iir = I915_READ16(IIR); /* Flush posted writes */
3470
Daniel Vetterd05c6172012-04-26 23:28:09 +02003471 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003472
3473 if (iir & I915_USER_INTERRUPT)
3474 notify_ring(dev, &dev_priv->ring[RCS]);
3475
Daniel Vetter4356d582013-10-16 22:55:55 +02003476 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003477 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003478 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003479 plane = !plane;
3480
Daniel Vetter4356d582013-10-16 22:55:55 +02003481 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003482 i8xx_handle_vblank(dev, plane, pipe, iir))
3483 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003484
Daniel Vetter4356d582013-10-16 22:55:55 +02003485 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003486 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003487
3488 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3489 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003490 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003491 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003492
3493 iir = new_iir;
3494 }
3495
3496 return IRQ_HANDLED;
3497}
3498
3499static void i8xx_irq_uninstall(struct drm_device * dev)
3500{
3501 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3502 int pipe;
3503
Chris Wilsonc2798b12012-04-22 21:13:57 +01003504 for_each_pipe(pipe) {
3505 /* Clear enable bits; then clear status bits */
3506 I915_WRITE(PIPESTAT(pipe), 0);
3507 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3508 }
3509 I915_WRITE16(IMR, 0xffff);
3510 I915_WRITE16(IER, 0x0);
3511 I915_WRITE16(IIR, I915_READ16(IIR));
3512}
3513
Chris Wilsona266c7d2012-04-24 22:59:44 +01003514static void i915_irq_preinstall(struct drm_device * dev)
3515{
3516 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3517 int pipe;
3518
Chris Wilsona266c7d2012-04-24 22:59:44 +01003519 if (I915_HAS_HOTPLUG(dev)) {
3520 I915_WRITE(PORT_HOTPLUG_EN, 0);
3521 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3522 }
3523
Chris Wilson00d98eb2012-04-24 22:59:48 +01003524 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003525 for_each_pipe(pipe)
3526 I915_WRITE(PIPESTAT(pipe), 0);
3527 I915_WRITE(IMR, 0xffffffff);
3528 I915_WRITE(IER, 0x0);
3529 POSTING_READ(IER);
3530}
3531
3532static int i915_irq_postinstall(struct drm_device *dev)
3533{
3534 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003535 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003536 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003537
Chris Wilson38bde182012-04-24 22:59:50 +01003538 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3539
3540 /* Unmask the interrupts that we always want on. */
3541 dev_priv->irq_mask =
3542 ~(I915_ASLE_INTERRUPT |
3543 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3544 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3545 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3546 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3547 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3548
3549 enable_mask =
3550 I915_ASLE_INTERRUPT |
3551 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3552 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3553 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3554 I915_USER_INTERRUPT;
3555
Chris Wilsona266c7d2012-04-24 22:59:44 +01003556 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003557 I915_WRITE(PORT_HOTPLUG_EN, 0);
3558 POSTING_READ(PORT_HOTPLUG_EN);
3559
Chris Wilsona266c7d2012-04-24 22:59:44 +01003560 /* Enable in IER... */
3561 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3562 /* and unmask in IMR */
3563 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3564 }
3565
Chris Wilsona266c7d2012-04-24 22:59:44 +01003566 I915_WRITE(IMR, dev_priv->irq_mask);
3567 I915_WRITE(IER, enable_mask);
3568 POSTING_READ(IER);
3569
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003570 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003571
Daniel Vetter379ef822013-10-16 22:55:56 +02003572 /* Interrupt setup is already guaranteed to be single-threaded, this is
3573 * just to make the assert_spin_locked check happy. */
3574 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003575 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3576 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003577 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3578
Daniel Vetter20afbda2012-12-11 14:05:07 +01003579 return 0;
3580}
3581
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003582/*
3583 * Returns true when a page flip has completed.
3584 */
3585static bool i915_handle_vblank(struct drm_device *dev,
3586 int plane, int pipe, u32 iir)
3587{
3588 drm_i915_private_t *dev_priv = dev->dev_private;
3589 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3590
3591 if (!drm_handle_vblank(dev, pipe))
3592 return false;
3593
3594 if ((iir & flip_pending) == 0)
3595 return false;
3596
3597 intel_prepare_page_flip(dev, plane);
3598
3599 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3600 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3601 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3602 * the flip is completed (no longer pending). Since this doesn't raise
3603 * an interrupt per se, we watch for the change at vblank.
3604 */
3605 if (I915_READ(ISR) & flip_pending)
3606 return false;
3607
3608 intel_finish_page_flip(dev, pipe);
3609
3610 return true;
3611}
3612
Daniel Vetterff1f5252012-10-02 15:10:55 +02003613static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003614{
3615 struct drm_device *dev = (struct drm_device *) arg;
3616 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003617 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003618 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003619 u32 flip_mask =
3620 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3621 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003622 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003623
Chris Wilsona266c7d2012-04-24 22:59:44 +01003624 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003625 do {
3626 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003627 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003628
3629 /* Can't rely on pipestat interrupt bit in iir as it might
3630 * have been cleared after the pipestat interrupt was received.
3631 * It doesn't set the bit in iir again, but it still produces
3632 * interrupts (for non-MSI).
3633 */
3634 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3635 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003636 i915_handle_error(dev, false,
3637 "Command parser error, iir 0x%08x",
3638 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003639
3640 for_each_pipe(pipe) {
3641 int reg = PIPESTAT(pipe);
3642 pipe_stats[pipe] = I915_READ(reg);
3643
Chris Wilson38bde182012-04-24 22:59:50 +01003644 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003645 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003646 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003647 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003648 }
3649 }
3650 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3651
3652 if (!irq_received)
3653 break;
3654
Chris Wilsona266c7d2012-04-24 22:59:44 +01003655 /* Consume port. Then clear IIR or we'll miss events */
3656 if ((I915_HAS_HOTPLUG(dev)) &&
3657 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3658 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003659 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003660
Daniel Vetter91d131d2013-06-27 17:52:14 +02003661 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3662
Chris Wilsona266c7d2012-04-24 22:59:44 +01003663 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003664 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003665 }
3666
Chris Wilson38bde182012-04-24 22:59:50 +01003667 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003668 new_iir = I915_READ(IIR); /* Flush posted writes */
3669
Chris Wilsona266c7d2012-04-24 22:59:44 +01003670 if (iir & I915_USER_INTERRUPT)
3671 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003672
Chris Wilsona266c7d2012-04-24 22:59:44 +01003673 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003674 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003675 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003676 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003677
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003678 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3679 i915_handle_vblank(dev, plane, pipe, iir))
3680 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003681
3682 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3683 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003684
3685 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003686 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003687
3688 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3689 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003690 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003691 }
3692
Chris Wilsona266c7d2012-04-24 22:59:44 +01003693 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3694 intel_opregion_asle_intr(dev);
3695
3696 /* With MSI, interrupts are only generated when iir
3697 * transitions from zero to nonzero. If another bit got
3698 * set while we were handling the existing iir bits, then
3699 * we would never get another interrupt.
3700 *
3701 * This is fine on non-MSI as well, as if we hit this path
3702 * we avoid exiting the interrupt handler only to generate
3703 * another one.
3704 *
3705 * Note that for MSI this could cause a stray interrupt report
3706 * if an interrupt landed in the time between writing IIR and
3707 * the posting read. This should be rare enough to never
3708 * trigger the 99% of 100,000 interrupts test for disabling
3709 * stray interrupts.
3710 */
Chris Wilson38bde182012-04-24 22:59:50 +01003711 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003712 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003713 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003714
Daniel Vetterd05c6172012-04-26 23:28:09 +02003715 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003716
Chris Wilsona266c7d2012-04-24 22:59:44 +01003717 return ret;
3718}
3719
3720static void i915_irq_uninstall(struct drm_device * dev)
3721{
3722 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3723 int pipe;
3724
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003725 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003726
Chris Wilsona266c7d2012-04-24 22:59:44 +01003727 if (I915_HAS_HOTPLUG(dev)) {
3728 I915_WRITE(PORT_HOTPLUG_EN, 0);
3729 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3730 }
3731
Chris Wilson00d98eb2012-04-24 22:59:48 +01003732 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003733 for_each_pipe(pipe) {
3734 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003735 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003736 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3737 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003738 I915_WRITE(IMR, 0xffffffff);
3739 I915_WRITE(IER, 0x0);
3740
Chris Wilsona266c7d2012-04-24 22:59:44 +01003741 I915_WRITE(IIR, I915_READ(IIR));
3742}
3743
3744static void i965_irq_preinstall(struct drm_device * dev)
3745{
3746 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3747 int pipe;
3748
Chris Wilsonadca4732012-05-11 18:01:31 +01003749 I915_WRITE(PORT_HOTPLUG_EN, 0);
3750 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003751
3752 I915_WRITE(HWSTAM, 0xeffe);
3753 for_each_pipe(pipe)
3754 I915_WRITE(PIPESTAT(pipe), 0);
3755 I915_WRITE(IMR, 0xffffffff);
3756 I915_WRITE(IER, 0x0);
3757 POSTING_READ(IER);
3758}
3759
3760static int i965_irq_postinstall(struct drm_device *dev)
3761{
3762 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003763 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003764 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003765 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003766
Chris Wilsona266c7d2012-04-24 22:59:44 +01003767 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003768 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003769 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003770 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3771 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3772 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3773 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3774 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3775
3776 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003777 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3778 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003779 enable_mask |= I915_USER_INTERRUPT;
3780
3781 if (IS_G4X(dev))
3782 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003783
Daniel Vetterb79480b2013-06-27 17:52:10 +02003784 /* Interrupt setup is already guaranteed to be single-threaded, this is
3785 * just to make the assert_spin_locked check happy. */
3786 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003787 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3788 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3789 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003790 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003791
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792 /*
3793 * Enable some error detection, note the instruction error mask
3794 * bit is reserved, so we leave it masked.
3795 */
3796 if (IS_G4X(dev)) {
3797 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3798 GM45_ERROR_MEM_PRIV |
3799 GM45_ERROR_CP_PRIV |
3800 I915_ERROR_MEMORY_REFRESH);
3801 } else {
3802 error_mask = ~(I915_ERROR_PAGE_TABLE |
3803 I915_ERROR_MEMORY_REFRESH);
3804 }
3805 I915_WRITE(EMR, error_mask);
3806
3807 I915_WRITE(IMR, dev_priv->irq_mask);
3808 I915_WRITE(IER, enable_mask);
3809 POSTING_READ(IER);
3810
Daniel Vetter20afbda2012-12-11 14:05:07 +01003811 I915_WRITE(PORT_HOTPLUG_EN, 0);
3812 POSTING_READ(PORT_HOTPLUG_EN);
3813
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003814 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003815
3816 return 0;
3817}
3818
Egbert Eichbac56d52013-02-25 12:06:51 -05003819static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003820{
3821 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003822 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003823 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003824 u32 hotplug_en;
3825
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003826 assert_spin_locked(&dev_priv->irq_lock);
3827
Egbert Eichbac56d52013-02-25 12:06:51 -05003828 if (I915_HAS_HOTPLUG(dev)) {
3829 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3830 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3831 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003832 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003833 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3834 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3835 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003836 /* Programming the CRT detection parameters tends
3837 to generate a spurious hotplug event about three
3838 seconds later. So just do it once.
3839 */
3840 if (IS_G4X(dev))
3841 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003842 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003843 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003844
Egbert Eichbac56d52013-02-25 12:06:51 -05003845 /* Ignore TV since it's buggy */
3846 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3847 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848}
3849
Daniel Vetterff1f5252012-10-02 15:10:55 +02003850static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003851{
3852 struct drm_device *dev = (struct drm_device *) arg;
3853 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003854 u32 iir, new_iir;
3855 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003856 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003858 u32 flip_mask =
3859 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3860 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862 iir = I915_READ(IIR);
3863
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003865 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003866 bool blc_event = false;
3867
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868 /* Can't rely on pipestat interrupt bit in iir as it might
3869 * have been cleared after the pipestat interrupt was received.
3870 * It doesn't set the bit in iir again, but it still produces
3871 * interrupts (for non-MSI).
3872 */
3873 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3874 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003875 i915_handle_error(dev, false,
3876 "Command parser error, iir 0x%08x",
3877 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003878
3879 for_each_pipe(pipe) {
3880 int reg = PIPESTAT(pipe);
3881 pipe_stats[pipe] = I915_READ(reg);
3882
3883 /*
3884 * Clear the PIPE*STAT regs before the IIR
3885 */
3886 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003888 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003889 }
3890 }
3891 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3892
3893 if (!irq_received)
3894 break;
3895
3896 ret = IRQ_HANDLED;
3897
3898 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003899 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003901 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3902 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003903 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003904
Daniel Vetter91d131d2013-06-27 17:52:14 +02003905 intel_hpd_irq_handler(dev, hotplug_trigger,
Daniel Vetter704cfb82013-12-18 09:08:43 +01003906 IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003907
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003908 if (IS_G4X(dev) &&
3909 (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
3910 dp_aux_irq_handler(dev);
3911
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3913 I915_READ(PORT_HOTPLUG_STAT);
3914 }
3915
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003916 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003917 new_iir = I915_READ(IIR); /* Flush posted writes */
3918
Chris Wilsona266c7d2012-04-24 22:59:44 +01003919 if (iir & I915_USER_INTERRUPT)
3920 notify_ring(dev, &dev_priv->ring[RCS]);
3921 if (iir & I915_BSD_USER_INTERRUPT)
3922 notify_ring(dev, &dev_priv->ring[VCS]);
3923
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003925 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003926 i915_handle_vblank(dev, pipe, pipe, iir))
3927 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928
3929 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3930 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003931
3932 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003933 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003934
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003935 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3936 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003937 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003938 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939
3940 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3941 intel_opregion_asle_intr(dev);
3942
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003943 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3944 gmbus_irq_handler(dev);
3945
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946 /* With MSI, interrupts are only generated when iir
3947 * transitions from zero to nonzero. If another bit got
3948 * set while we were handling the existing iir bits, then
3949 * we would never get another interrupt.
3950 *
3951 * This is fine on non-MSI as well, as if we hit this path
3952 * we avoid exiting the interrupt handler only to generate
3953 * another one.
3954 *
3955 * Note that for MSI this could cause a stray interrupt report
3956 * if an interrupt landed in the time between writing IIR and
3957 * the posting read. This should be rare enough to never
3958 * trigger the 99% of 100,000 interrupts test for disabling
3959 * stray interrupts.
3960 */
3961 iir = new_iir;
3962 }
3963
Daniel Vetterd05c6172012-04-26 23:28:09 +02003964 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003965
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 return ret;
3967}
3968
3969static void i965_irq_uninstall(struct drm_device * dev)
3970{
3971 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3972 int pipe;
3973
3974 if (!dev_priv)
3975 return;
3976
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003977 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003978
Chris Wilsonadca4732012-05-11 18:01:31 +01003979 I915_WRITE(PORT_HOTPLUG_EN, 0);
3980 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003981
3982 I915_WRITE(HWSTAM, 0xffffffff);
3983 for_each_pipe(pipe)
3984 I915_WRITE(PIPESTAT(pipe), 0);
3985 I915_WRITE(IMR, 0xffffffff);
3986 I915_WRITE(IER, 0x0);
3987
3988 for_each_pipe(pipe)
3989 I915_WRITE(PIPESTAT(pipe),
3990 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3991 I915_WRITE(IIR, I915_READ(IIR));
3992}
3993
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003994static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02003995{
3996 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3997 struct drm_device *dev = dev_priv->dev;
3998 struct drm_mode_config *mode_config = &dev->mode_config;
3999 unsigned long irqflags;
4000 int i;
4001
4002 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4003 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4004 struct drm_connector *connector;
4005
4006 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4007 continue;
4008
4009 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4010
4011 list_for_each_entry(connector, &mode_config->connector_list, head) {
4012 struct intel_connector *intel_connector = to_intel_connector(connector);
4013
4014 if (intel_connector->encoder->hpd_pin == i) {
4015 if (connector->polled != intel_connector->polled)
4016 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4017 drm_get_connector_name(connector));
4018 connector->polled = intel_connector->polled;
4019 if (!connector->polled)
4020 connector->polled = DRM_CONNECTOR_POLL_HPD;
4021 }
4022 }
4023 }
4024 if (dev_priv->display.hpd_irq_setup)
4025 dev_priv->display.hpd_irq_setup(dev);
4026 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4027}
4028
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004029void intel_irq_init(struct drm_device *dev)
4030{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004031 struct drm_i915_private *dev_priv = dev->dev_private;
4032
4033 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004034 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004035 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004036 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004037
Deepak Sa6706b42014-03-15 20:23:22 +05304038 /* Let's track the enabled rps events */
4039 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4040
Daniel Vetter99584db2012-11-14 17:14:04 +01004041 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4042 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004043 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004044 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004045 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004046
Tomas Janousek97a19a22012-12-08 13:48:13 +01004047 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004048
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004049 if (IS_GEN2(dev)) {
4050 dev->max_vblank_count = 0;
4051 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4052 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004053 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4054 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004055 } else {
4056 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4057 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004058 }
4059
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004060 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004061 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004062 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4063 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004064
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004065 if (IS_VALLEYVIEW(dev)) {
4066 dev->driver->irq_handler = valleyview_irq_handler;
4067 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4068 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4069 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4070 dev->driver->enable_vblank = valleyview_enable_vblank;
4071 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004072 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004073 } else if (IS_GEN8(dev)) {
4074 dev->driver->irq_handler = gen8_irq_handler;
4075 dev->driver->irq_preinstall = gen8_irq_preinstall;
4076 dev->driver->irq_postinstall = gen8_irq_postinstall;
4077 dev->driver->irq_uninstall = gen8_irq_uninstall;
4078 dev->driver->enable_vblank = gen8_enable_vblank;
4079 dev->driver->disable_vblank = gen8_disable_vblank;
4080 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004081 } else if (HAS_PCH_SPLIT(dev)) {
4082 dev->driver->irq_handler = ironlake_irq_handler;
4083 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4084 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4085 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4086 dev->driver->enable_vblank = ironlake_enable_vblank;
4087 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004088 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004089 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004090 if (INTEL_INFO(dev)->gen == 2) {
4091 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4092 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4093 dev->driver->irq_handler = i8xx_irq_handler;
4094 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 } else if (INTEL_INFO(dev)->gen == 3) {
4096 dev->driver->irq_preinstall = i915_irq_preinstall;
4097 dev->driver->irq_postinstall = i915_irq_postinstall;
4098 dev->driver->irq_uninstall = i915_irq_uninstall;
4099 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004100 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004101 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004102 dev->driver->irq_preinstall = i965_irq_preinstall;
4103 dev->driver->irq_postinstall = i965_irq_postinstall;
4104 dev->driver->irq_uninstall = i965_irq_uninstall;
4105 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004106 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004107 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004108 dev->driver->enable_vblank = i915_enable_vblank;
4109 dev->driver->disable_vblank = i915_disable_vblank;
4110 }
4111}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004112
4113void intel_hpd_init(struct drm_device *dev)
4114{
4115 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004116 struct drm_mode_config *mode_config = &dev->mode_config;
4117 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004118 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004119 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004120
Egbert Eich821450c2013-04-16 13:36:55 +02004121 for (i = 1; i < HPD_NUM_PINS; i++) {
4122 dev_priv->hpd_stats[i].hpd_cnt = 0;
4123 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4124 }
4125 list_for_each_entry(connector, &mode_config->connector_list, head) {
4126 struct intel_connector *intel_connector = to_intel_connector(connector);
4127 connector->polled = intel_connector->polled;
4128 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4129 connector->polled = DRM_CONNECTOR_POLL_HPD;
4130 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004131
4132 /* Interrupt setup is already guaranteed to be single-threaded, this is
4133 * just to make the assert_spin_locked checks happy. */
4134 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004135 if (dev_priv->display.hpd_irq_setup)
4136 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004137 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004138}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004139
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004140/* Disable interrupts so we can allow runtime PM. */
4141void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004142{
4143 struct drm_i915_private *dev_priv = dev->dev_private;
4144 unsigned long irqflags;
4145
4146 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4147
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004148 dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
4149 dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
4150 dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
4151 dev_priv->pm.regsave.gtier = I915_READ(GTIER);
4152 dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004153
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004154 ironlake_disable_display_irq(dev_priv, 0xffffffff);
4155 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004156 ilk_disable_gt_irq(dev_priv, 0xffffffff);
4157 snb_disable_pm_irq(dev_priv, 0xffffffff);
4158
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004159 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004160
4161 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4162}
4163
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004164/* Restore interrupts so we can recover from runtime PM. */
4165void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004166{
4167 struct drm_i915_private *dev_priv = dev->dev_private;
4168 unsigned long irqflags;
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004169 uint32_t val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004170
4171 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4172
4173 val = I915_READ(DEIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004174 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004175
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004176 val = I915_READ(SDEIMR);
4177 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004178
4179 val = I915_READ(GTIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004180 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004181
4182 val = I915_READ(GEN6_PMIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004183 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004184
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004185 dev_priv->pm.irqs_disabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004186
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004187 ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
4188 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
4189 ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
4190 snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
4191 I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004192
4193 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4194}