blob: 6adc7f11056844476cad0bc4726014c0ed3df87f [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000720 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100783#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100787 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100803static int gen8_init_workarounds(struct intel_engine_cs *ring)
804{
Arun Siluvery68c61982015-09-25 17:40:38 +0100805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100809
Arun Siluvery717d84d2015-09-25 17:40:39 +0100810 /* WaDisableAsyncFlipPerfMode:bdw,chv */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluveryd0581192015-09-25 17:40:40 +0100813 /* WaDisablePartialInstShootdown:bdw,chv */
814 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
815 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
816
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100817 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
818 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
819 * polygons in the same 8x4 pixel/sample area to be processed without
820 * stalling waiting for the earlier ones to write to Hierarchical Z
821 * buffer."
822 *
823 * This optimization is off by default for BDW and CHV; turn it on.
824 */
825 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
826
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100827 return 0;
828}
829
Mika Kuoppala72253422014-10-07 17:21:26 +0300830static int bdw_init_workarounds(struct intel_engine_cs *ring)
831{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100832 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300833 struct drm_device *dev = ring->dev;
834 struct drm_i915_private *dev_priv = dev->dev_private;
835
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100836 ret = gen8_init_workarounds(ring);
837 if (ret)
838 return ret;
839
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700840 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100841 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100842
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700843 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300844 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
845 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100846
Mika Kuoppala72253422014-10-07 17:21:26 +0300847 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
848 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100849
850 /* Use Force Non-Coherent whenever executing a 3D context. This is a
851 * workaround for for a possible hang in the unlikely event a TLB
852 * invalidation occurs during a PSD flush.
853 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300854 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000855 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300856 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000857 /* WaForceContextSaveRestoreNonCoherent:bdw */
858 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
859 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000860 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000861 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300862 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100863
864 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300865 WA_SET_BIT_MASKED(CACHE_MODE_1,
866 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100867
868 /*
869 * BSpec recommends 8x4 when MSAA is used,
870 * however in practice 16x4 seems fastest.
871 *
872 * Note that PS/WM thread counts depend on the WIZ hashing
873 * disable bit, which we don't touch here, but it's good
874 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
875 */
Damien Lespiau98533252014-12-08 17:33:51 +0000876 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
877 GEN6_WIZ_HASHING_MASK,
878 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100879
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880 return 0;
881}
882
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300883static int chv_init_workarounds(struct intel_engine_cs *ring)
884{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100885 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300886 struct drm_device *dev = ring->dev;
887 struct drm_i915_private *dev_priv = dev->dev_private;
888
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100889 ret = gen8_init_workarounds(ring);
890 if (ret)
891 return ret;
892
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300893 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100894 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300895
Arun Siluvery952890092014-10-28 18:33:14 +0000896 /* Use Force Non-Coherent whenever executing a 3D context. This is a
897 * workaround for a possible hang in the unlikely event a TLB
898 * invalidation occurs during a PSD flush.
899 */
900 /* WaForceEnableNonCoherent:chv */
901 /* WaHdcDisableFetchWhenMasked:chv */
902 WA_SET_BIT_MASKED(HDC_CHICKEN0,
903 HDC_FORCE_NON_COHERENT |
904 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
905
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200906 /* Wa4x4STCOptimizationDisable:chv */
907 WA_SET_BIT_MASKED(CACHE_MODE_1,
908 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
909
Kenneth Graunked60de812015-01-10 18:02:22 -0800910 /* Improve HiZ throughput on CHV. */
911 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
912
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200913 /*
914 * BSpec recommends 8x4 when MSAA is used,
915 * however in practice 16x4 seems fastest.
916 *
917 * Note that PS/WM thread counts depend on the WIZ hashing
918 * disable bit, which we don't touch here, but it's good
919 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
920 */
921 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
922 GEN6_WIZ_HASHING_MASK,
923 GEN6_WIZ_HASHING_16x4);
924
Mika Kuoppala72253422014-10-07 17:21:26 +0300925 return 0;
926}
927
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000928static int gen9_init_workarounds(struct intel_engine_cs *ring)
929{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000930 struct drm_device *dev = ring->dev;
931 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300932 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000933
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100934 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000935 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
936 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
937
Nick Hoatha119a6e2015-05-07 14:15:30 +0100938 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000939 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
940 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
941
Nick Hoathd2a31db2015-05-07 14:15:31 +0100942 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
943 INTEL_REVID(dev) == SKL_REVID_B0)) ||
944 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
945 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000946 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
947 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000948 }
949
Nick Hoatha13d2152015-05-07 14:15:32 +0100950 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
951 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
952 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000953 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
954 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100955 /*
956 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
957 * but we do that in per ctx batchbuffer as there is an issue
958 * with this register not getting restored on ctx restore
959 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000960 }
961
Nick Hoath27a1b682015-05-07 14:15:33 +0100962 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
963 IS_BROXTON(dev)) {
964 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000965 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
966 GEN9_ENABLE_YV12_BUGFIX);
967 }
968
Nick Hoath50683682015-05-07 14:15:35 +0100969 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100970 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100971 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
972 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000973
Nick Hoath16be17a2015-05-07 14:15:37 +0100974 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000975 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
976 GEN9_CCS_TLB_PREFETCH_ENABLE);
977
Imre Deak5a2ae952015-05-19 15:04:59 +0300978 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
979 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
980 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200981 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
982 PIXEL_MASK_CAMMING_DISABLE);
983
Imre Deak8ea6f892015-05-19 17:05:42 +0300984 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
985 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
986 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
987 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
988 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
989 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
990
Arun Siluvery8c761602015-09-08 10:31:48 +0100991 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
992 if (IS_SKYLAKE(dev) ||
993 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
994 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
995 GEN8_SAMPLER_POWER_BYPASS_DIS);
996 }
997
Robert Beckett6b6d5622015-09-08 10:31:52 +0100998 /* WaDisableSTUnitPowerOptimization:skl,bxt */
999 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1000
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001001 return 0;
1002}
1003
Damien Lespiaub7668792015-02-14 18:30:29 +00001004static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +00001005{
Damien Lespiaub7668792015-02-14 18:30:29 +00001006 struct drm_device *dev = ring->dev;
1007 struct drm_i915_private *dev_priv = dev->dev_private;
1008 u8 vals[3] = { 0, 0, 0 };
1009 unsigned int i;
1010
1011 for (i = 0; i < 3; i++) {
1012 u8 ss;
1013
1014 /*
1015 * Only consider slices where one, and only one, subslice has 7
1016 * EUs
1017 */
1018 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1019 continue;
1020
1021 /*
1022 * subslice_7eu[i] != 0 (because of the check above) and
1023 * ss_max == 4 (maximum number of subslices possible per slice)
1024 *
1025 * -> 0 <= ss <= 3;
1026 */
1027 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1028 vals[i] = 3 - ss;
1029 }
1030
1031 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1032 return 0;
1033
1034 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1035 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1036 GEN9_IZ_HASHING_MASK(2) |
1037 GEN9_IZ_HASHING_MASK(1) |
1038 GEN9_IZ_HASHING_MASK(0),
1039 GEN9_IZ_HASHING(2, vals[2]) |
1040 GEN9_IZ_HASHING(1, vals[1]) |
1041 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001042
Mika Kuoppala72253422014-10-07 17:21:26 +03001043 return 0;
1044}
1045
Damien Lespiaub7668792015-02-14 18:30:29 +00001046
Damien Lespiau8d205492015-02-09 19:33:15 +00001047static int skl_init_workarounds(struct intel_engine_cs *ring)
1048{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001049 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001050 struct drm_device *dev = ring->dev;
1051 struct drm_i915_private *dev_priv = dev->dev_private;
1052
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001053 ret = gen9_init_workarounds(ring);
1054 if (ret)
1055 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001056
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001057 /* WaDisablePowerCompilerClockGating:skl */
1058 if (INTEL_REVID(dev) == SKL_REVID_B0)
1059 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1060 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1061
Nick Hoathb62adbd2015-05-07 14:15:34 +01001062 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1063 /*
1064 *Use Force Non-Coherent whenever executing a 3D context. This
1065 * is a workaround for a possible hang in the unlikely event
1066 * a TLB invalidation occurs during a PSD flush.
1067 */
1068 /* WaForceEnableNonCoherent:skl */
1069 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1070 HDC_FORCE_NON_COHERENT);
1071 }
1072
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001073 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1074 INTEL_REVID(dev) == SKL_REVID_D0)
1075 /* WaBarrierPerformanceFixDisable:skl */
1076 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1077 HDC_FENCE_DEST_SLM_DISABLE |
1078 HDC_BARRIER_PERFORMANCE_DISABLE);
1079
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001080 /* WaDisableSbeCacheDispatchPortSharing:skl */
1081 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1082 WA_SET_BIT_MASKED(
1083 GEN7_HALF_SLICE_CHICKEN1,
1084 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1085 }
1086
Damien Lespiaub7668792015-02-14 18:30:29 +00001087 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001088}
1089
Nick Hoathcae04372015-03-17 11:39:38 +02001090static int bxt_init_workarounds(struct intel_engine_cs *ring)
1091{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001092 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001093 struct drm_device *dev = ring->dev;
1094 struct drm_i915_private *dev_priv = dev->dev_private;
1095
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001096 ret = gen9_init_workarounds(ring);
1097 if (ret)
1098 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001099
Nick Hoathdfb601e2015-04-10 13:12:24 +01001100 /* WaDisableThreadStallDopClockGating:bxt */
1101 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1102 STALL_DOP_GATING_DISABLE);
1103
Nick Hoath983b4b92015-04-10 13:12:25 +01001104 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1105 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1106 WA_SET_BIT_MASKED(
1107 GEN7_HALF_SLICE_CHICKEN1,
1108 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1109 }
1110
Nick Hoathcae04372015-03-17 11:39:38 +02001111 return 0;
1112}
1113
Michel Thierry771b9a52014-11-11 16:47:33 +00001114int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001115{
1116 struct drm_device *dev = ring->dev;
1117 struct drm_i915_private *dev_priv = dev->dev_private;
1118
1119 WARN_ON(ring->id != RCS);
1120
1121 dev_priv->workarounds.count = 0;
1122
1123 if (IS_BROADWELL(dev))
1124 return bdw_init_workarounds(ring);
1125
1126 if (IS_CHERRYVIEW(dev))
1127 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001128
Damien Lespiau8d205492015-02-09 19:33:15 +00001129 if (IS_SKYLAKE(dev))
1130 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001131
1132 if (IS_BROXTON(dev))
1133 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001134
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001135 return 0;
1136}
1137
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001138static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001139{
Chris Wilson78501ea2010-10-27 12:18:21 +01001140 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001142 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001143 if (ret)
1144 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001145
Akash Goel61a563a2014-03-25 18:01:50 +05301146 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1147 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001148 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001149
1150 /* We need to disable the AsyncFlip performance optimisations in order
1151 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1152 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001153 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001154 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001155 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001156 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001157 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1158
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001159 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301160 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001161 if (INTEL_INFO(dev)->gen == 6)
1162 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001163 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001164
Akash Goel01fa0302014-03-24 23:00:04 +05301165 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001166 if (IS_GEN7(dev))
1167 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301168 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001169 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001170
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001171 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001172 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1173 * "If this bit is set, STCunit will have LRA as replacement
1174 * policy. [...] This bit must be reset. LRA replacement
1175 * policy is not supported."
1176 */
1177 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001178 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001179 }
1180
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001181 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001182 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001183
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001184 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001185 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001186
Mika Kuoppala72253422014-10-07 17:21:26 +03001187 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001188}
1189
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001190static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001191{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001192 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001193 struct drm_i915_private *dev_priv = dev->dev_private;
1194
1195 if (dev_priv->semaphore_obj) {
1196 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1197 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1198 dev_priv->semaphore_obj = NULL;
1199 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001200
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001201 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001202}
1203
John Harrisonf7169682015-05-29 17:44:05 +01001204static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001205 unsigned int num_dwords)
1206{
1207#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001208 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001209 struct drm_device *dev = signaller->dev;
1210 struct drm_i915_private *dev_priv = dev->dev_private;
1211 struct intel_engine_cs *waiter;
1212 int i, ret, num_rings;
1213
1214 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1215 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1216#undef MBOX_UPDATE_DWORDS
1217
John Harrison5fb9de12015-05-29 17:44:07 +01001218 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001219 if (ret)
1220 return ret;
1221
1222 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001223 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001224 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1225 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1226 continue;
1227
John Harrisonf7169682015-05-29 17:44:05 +01001228 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001229 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1230 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1231 PIPE_CONTROL_QW_WRITE |
1232 PIPE_CONTROL_FLUSH_ENABLE);
1233 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1234 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001235 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001236 intel_ring_emit(signaller, 0);
1237 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1238 MI_SEMAPHORE_TARGET(waiter->id));
1239 intel_ring_emit(signaller, 0);
1240 }
1241
1242 return 0;
1243}
1244
John Harrisonf7169682015-05-29 17:44:05 +01001245static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001246 unsigned int num_dwords)
1247{
1248#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001249 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001250 struct drm_device *dev = signaller->dev;
1251 struct drm_i915_private *dev_priv = dev->dev_private;
1252 struct intel_engine_cs *waiter;
1253 int i, ret, num_rings;
1254
1255 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1256 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1257#undef MBOX_UPDATE_DWORDS
1258
John Harrison5fb9de12015-05-29 17:44:07 +01001259 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001260 if (ret)
1261 return ret;
1262
1263 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001264 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001265 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1266 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1267 continue;
1268
John Harrisonf7169682015-05-29 17:44:05 +01001269 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001270 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1271 MI_FLUSH_DW_OP_STOREDW);
1272 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1273 MI_FLUSH_DW_USE_GTT);
1274 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001275 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001276 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1277 MI_SEMAPHORE_TARGET(waiter->id));
1278 intel_ring_emit(signaller, 0);
1279 }
1280
1281 return 0;
1282}
1283
John Harrisonf7169682015-05-29 17:44:05 +01001284static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001285 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001286{
John Harrisonf7169682015-05-29 17:44:05 +01001287 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001288 struct drm_device *dev = signaller->dev;
1289 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001290 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001291 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001292
Ben Widawskya1444b72014-06-30 09:53:35 -07001293#define MBOX_UPDATE_DWORDS 3
1294 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1295 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1296#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001297
John Harrison5fb9de12015-05-29 17:44:07 +01001298 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001299 if (ret)
1300 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001301
Ben Widawsky78325f22014-04-29 14:52:29 -07001302 for_each_ring(useless, dev_priv, i) {
1303 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1304 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001305 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001306 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1307 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001308 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001309 }
1310 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001311
Ben Widawskya1444b72014-06-30 09:53:35 -07001312 /* If num_dwords was rounded, make sure the tail pointer is correct */
1313 if (num_rings % 2 == 0)
1314 intel_ring_emit(signaller, MI_NOOP);
1315
Ben Widawsky024a43e2014-04-29 14:52:30 -07001316 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001317}
1318
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001319/**
1320 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001321 *
1322 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001323 *
1324 * Update the mailbox registers in the *other* rings with the current seqno.
1325 * This acts like a signal in the canonical semaphore.
1326 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001327static int
John Harrisonee044a82015-05-29 17:44:00 +01001328gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001329{
John Harrisonee044a82015-05-29 17:44:00 +01001330 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001331 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001332
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001333 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001334 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001335 else
John Harrison5fb9de12015-05-29 17:44:07 +01001336 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001337
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001338 if (ret)
1339 return ret;
1340
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001341 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1342 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001343 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001344 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001345 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001346
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001347 return 0;
1348}
1349
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001350static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1351 u32 seqno)
1352{
1353 struct drm_i915_private *dev_priv = dev->dev_private;
1354 return dev_priv->last_seqno < seqno;
1355}
1356
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001357/**
1358 * intel_ring_sync - sync the waiter to the signaller on seqno
1359 *
1360 * @waiter - ring that is waiting
1361 * @signaller - ring which has, or will signal
1362 * @seqno - seqno which the waiter will block on
1363 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001364
1365static int
John Harrison599d9242015-05-29 17:44:04 +01001366gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001367 struct intel_engine_cs *signaller,
1368 u32 seqno)
1369{
John Harrison599d9242015-05-29 17:44:04 +01001370 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001371 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1372 int ret;
1373
John Harrison5fb9de12015-05-29 17:44:07 +01001374 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001375 if (ret)
1376 return ret;
1377
1378 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1379 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001380 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001381 MI_SEMAPHORE_SAD_GTE_SDD);
1382 intel_ring_emit(waiter, seqno);
1383 intel_ring_emit(waiter,
1384 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1385 intel_ring_emit(waiter,
1386 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1387 intel_ring_advance(waiter);
1388 return 0;
1389}
1390
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001391static int
John Harrison599d9242015-05-29 17:44:04 +01001392gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001393 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001394 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001395{
John Harrison599d9242015-05-29 17:44:04 +01001396 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001397 u32 dw1 = MI_SEMAPHORE_MBOX |
1398 MI_SEMAPHORE_COMPARE |
1399 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001400 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1401 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001402
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001403 /* Throughout all of the GEM code, seqno passed implies our current
1404 * seqno is >= the last seqno executed. However for hardware the
1405 * comparison is strictly greater than.
1406 */
1407 seqno -= 1;
1408
Ben Widawskyebc348b2014-04-29 14:52:28 -07001409 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001410
John Harrison5fb9de12015-05-29 17:44:07 +01001411 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001412 if (ret)
1413 return ret;
1414
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001415 /* If seqno wrap happened, omit the wait with no-ops */
1416 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001417 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001418 intel_ring_emit(waiter, seqno);
1419 intel_ring_emit(waiter, 0);
1420 intel_ring_emit(waiter, MI_NOOP);
1421 } else {
1422 intel_ring_emit(waiter, MI_NOOP);
1423 intel_ring_emit(waiter, MI_NOOP);
1424 intel_ring_emit(waiter, MI_NOOP);
1425 intel_ring_emit(waiter, MI_NOOP);
1426 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001427 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001428
1429 return 0;
1430}
1431
Chris Wilsonc6df5412010-12-15 09:56:50 +00001432#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1433do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001434 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1435 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001436 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1437 intel_ring_emit(ring__, 0); \
1438 intel_ring_emit(ring__, 0); \
1439} while (0)
1440
1441static int
John Harrisonee044a82015-05-29 17:44:00 +01001442pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443{
John Harrisonee044a82015-05-29 17:44:00 +01001444 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001445 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001446 int ret;
1447
1448 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1449 * incoherent with writes to memory, i.e. completely fubar,
1450 * so we need to use PIPE_NOTIFY instead.
1451 *
1452 * However, we also need to workaround the qword write
1453 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1454 * memory before requesting an interrupt.
1455 */
John Harrison5fb9de12015-05-29 17:44:07 +01001456 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001457 if (ret)
1458 return ret;
1459
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001460 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001461 PIPE_CONTROL_WRITE_FLUSH |
1462 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001463 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001464 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001465 intel_ring_emit(ring, 0);
1466 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001467 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001468 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001469 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001470 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001471 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001472 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001473 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001474 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001475 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001476 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001477
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001478 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001479 PIPE_CONTROL_WRITE_FLUSH |
1480 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001481 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001482 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001483 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001484 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001485 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001486
Chris Wilsonc6df5412010-12-15 09:56:50 +00001487 return 0;
1488}
1489
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001490static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001491gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001492{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001493 /* Workaround to force correct ordering between irq and seqno writes on
1494 * ivb (and maybe also on snb) by reading from a CS register (like
1495 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001496 if (!lazy_coherency) {
1497 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1498 POSTING_READ(RING_ACTHD(ring->mmio_base));
1499 }
1500
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001501 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1502}
1503
1504static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001505ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001506{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001507 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1508}
1509
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001510static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001511ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001512{
1513 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1514}
1515
Chris Wilsonc6df5412010-12-15 09:56:50 +00001516static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001517pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001518{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001519 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001520}
1521
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001522static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001523pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001524{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001525 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001526}
1527
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001528static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001529gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001530{
1531 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001533 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001534
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001536 return false;
1537
Chris Wilson7338aef2012-04-24 21:48:47 +01001538 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001539 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001540 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001541 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001542
1543 return true;
1544}
1545
1546static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001547gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001548{
1549 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001550 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001551 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001552
Chris Wilson7338aef2012-04-24 21:48:47 +01001553 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001554 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001555 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001557}
1558
1559static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001560i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001561{
Chris Wilson78501ea2010-10-27 12:18:21 +01001562 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001564 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001565
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001566 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001567 return false;
1568
Chris Wilson7338aef2012-04-24 21:48:47 +01001569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001570 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001571 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1572 I915_WRITE(IMR, dev_priv->irq_mask);
1573 POSTING_READ(IMR);
1574 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001575 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001576
1577 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001578}
1579
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001580static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001581i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001582{
Chris Wilson78501ea2010-10-27 12:18:21 +01001583 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001584 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001585 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001586
Chris Wilson7338aef2012-04-24 21:48:47 +01001587 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001588 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001589 dev_priv->irq_mask |= ring->irq_enable_mask;
1590 I915_WRITE(IMR, dev_priv->irq_mask);
1591 POSTING_READ(IMR);
1592 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001593 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001594}
1595
Chris Wilsonc2798b12012-04-22 21:13:57 +01001596static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001597i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001598{
1599 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001600 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001601 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001602
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001603 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001604 return false;
1605
Chris Wilson7338aef2012-04-24 21:48:47 +01001606 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001607 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001608 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1609 I915_WRITE16(IMR, dev_priv->irq_mask);
1610 POSTING_READ16(IMR);
1611 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001612 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001613
1614 return true;
1615}
1616
1617static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001618i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001619{
1620 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001621 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001622 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001623
Chris Wilson7338aef2012-04-24 21:48:47 +01001624 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001625 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001626 dev_priv->irq_mask |= ring->irq_enable_mask;
1627 I915_WRITE16(IMR, dev_priv->irq_mask);
1628 POSTING_READ16(IMR);
1629 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001630 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001631}
1632
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001633static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001634bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001635 u32 invalidate_domains,
1636 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001637{
John Harrisona84c3ae2015-05-29 17:43:57 +01001638 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001639 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001640
John Harrison5fb9de12015-05-29 17:44:07 +01001641 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001642 if (ret)
1643 return ret;
1644
1645 intel_ring_emit(ring, MI_FLUSH);
1646 intel_ring_emit(ring, MI_NOOP);
1647 intel_ring_advance(ring);
1648 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001649}
1650
Chris Wilson3cce4692010-10-27 16:11:02 +01001651static int
John Harrisonee044a82015-05-29 17:44:00 +01001652i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001653{
John Harrisonee044a82015-05-29 17:44:00 +01001654 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001655 int ret;
1656
John Harrison5fb9de12015-05-29 17:44:07 +01001657 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001658 if (ret)
1659 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001660
Chris Wilson3cce4692010-10-27 16:11:02 +01001661 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1662 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001663 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001664 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001665 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001666
Chris Wilson3cce4692010-10-27 16:11:02 +01001667 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001668}
1669
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001670static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001671gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001672{
1673 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001674 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001675 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001676
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001677 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1678 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001679
Chris Wilson7338aef2012-04-24 21:48:47 +01001680 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001681 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001682 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001683 I915_WRITE_IMR(ring,
1684 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001685 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001686 else
1687 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001688 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001689 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001690 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001691
1692 return true;
1693}
1694
1695static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001696gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001697{
1698 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001699 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001700 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001701
Chris Wilson7338aef2012-04-24 21:48:47 +01001702 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001703 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001704 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001705 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001706 else
1707 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001708 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001709 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001710 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001711}
1712
Ben Widawskya19d2932013-05-28 19:22:30 -07001713static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001714hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001715{
1716 struct drm_device *dev = ring->dev;
1717 struct drm_i915_private *dev_priv = dev->dev_private;
1718 unsigned long flags;
1719
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001720 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001721 return false;
1722
Daniel Vetter59cdb632013-07-04 23:35:28 +02001723 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001724 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001725 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001726 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001727 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001728 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001729
1730 return true;
1731}
1732
1733static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001734hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001735{
1736 struct drm_device *dev = ring->dev;
1737 struct drm_i915_private *dev_priv = dev->dev_private;
1738 unsigned long flags;
1739
Daniel Vetter59cdb632013-07-04 23:35:28 +02001740 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001741 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001742 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001743 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001744 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001745 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001746}
1747
Ben Widawskyabd58f02013-11-02 21:07:09 -07001748static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001749gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001750{
1751 struct drm_device *dev = ring->dev;
1752 struct drm_i915_private *dev_priv = dev->dev_private;
1753 unsigned long flags;
1754
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001755 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001756 return false;
1757
1758 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1759 if (ring->irq_refcount++ == 0) {
1760 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1761 I915_WRITE_IMR(ring,
1762 ~(ring->irq_enable_mask |
1763 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1764 } else {
1765 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1766 }
1767 POSTING_READ(RING_IMR(ring->mmio_base));
1768 }
1769 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1770
1771 return true;
1772}
1773
1774static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001775gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001776{
1777 struct drm_device *dev = ring->dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 unsigned long flags;
1780
1781 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1782 if (--ring->irq_refcount == 0) {
1783 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1784 I915_WRITE_IMR(ring,
1785 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1786 } else {
1787 I915_WRITE_IMR(ring, ~0);
1788 }
1789 POSTING_READ(RING_IMR(ring->mmio_base));
1790 }
1791 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1792}
1793
Zou Nan haid1b851f2010-05-21 09:08:57 +08001794static int
John Harrison53fddaf2015-05-29 17:44:02 +01001795i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001796 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001797 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001798{
John Harrison53fddaf2015-05-29 17:44:02 +01001799 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001800 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001801
John Harrison5fb9de12015-05-29 17:44:07 +01001802 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001803 if (ret)
1804 return ret;
1805
Chris Wilson78501ea2010-10-27 12:18:21 +01001806 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001807 MI_BATCH_BUFFER_START |
1808 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001809 (dispatch_flags & I915_DISPATCH_SECURE ?
1810 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001811 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001812 intel_ring_advance(ring);
1813
Zou Nan haid1b851f2010-05-21 09:08:57 +08001814 return 0;
1815}
1816
Daniel Vetterb45305f2012-12-17 16:21:27 +01001817/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1818#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001819#define I830_TLB_ENTRIES (2)
1820#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001821static int
John Harrison53fddaf2015-05-29 17:44:02 +01001822i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001823 u64 offset, u32 len,
1824 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001825{
John Harrison53fddaf2015-05-29 17:44:02 +01001826 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001827 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001828 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001829
John Harrison5fb9de12015-05-29 17:44:07 +01001830 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001831 if (ret)
1832 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001833
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001834 /* Evict the invalid PTE TLBs */
1835 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1836 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1837 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1838 intel_ring_emit(ring, cs_offset);
1839 intel_ring_emit(ring, 0xdeadbeef);
1840 intel_ring_emit(ring, MI_NOOP);
1841 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001842
John Harrison8e004ef2015-02-13 11:48:10 +00001843 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001844 if (len > I830_BATCH_LIMIT)
1845 return -ENOSPC;
1846
John Harrison5fb9de12015-05-29 17:44:07 +01001847 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001848 if (ret)
1849 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001850
1851 /* Blit the batch (which has now all relocs applied) to the
1852 * stable batch scratch bo area (so that the CS never
1853 * stumbles over its tlb invalidation bug) ...
1854 */
1855 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1856 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001857 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001858 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001859 intel_ring_emit(ring, 4096);
1860 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001861
Daniel Vetterb45305f2012-12-17 16:21:27 +01001862 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001863 intel_ring_emit(ring, MI_NOOP);
1864 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001865
1866 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001867 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001868 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001869
John Harrison5fb9de12015-05-29 17:44:07 +01001870 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001871 if (ret)
1872 return ret;
1873
1874 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001875 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1876 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001877 intel_ring_emit(ring, offset + len - 8);
1878 intel_ring_emit(ring, MI_NOOP);
1879 intel_ring_advance(ring);
1880
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001881 return 0;
1882}
1883
1884static int
John Harrison53fddaf2015-05-29 17:44:02 +01001885i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001886 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001887 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001888{
John Harrison53fddaf2015-05-29 17:44:02 +01001889 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001890 int ret;
1891
John Harrison5fb9de12015-05-29 17:44:07 +01001892 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001893 if (ret)
1894 return ret;
1895
Chris Wilson65f56872012-04-17 16:38:12 +01001896 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001897 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1898 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001899 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001900
Eric Anholt62fdfea2010-05-21 13:26:39 -07001901 return 0;
1902}
1903
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001904static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001905{
Chris Wilson05394f32010-11-08 19:18:58 +00001906 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001908 obj = ring->status_page.obj;
1909 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001910 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001911
Chris Wilson9da3da62012-06-01 15:20:22 +01001912 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001913 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001914 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001915 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001916}
1917
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001918static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001919{
Chris Wilson05394f32010-11-08 19:18:58 +00001920 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001921
Chris Wilsone3efda42014-04-09 09:19:41 +01001922 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001923 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001924 int ret;
1925
1926 obj = i915_gem_alloc_object(ring->dev, 4096);
1927 if (obj == NULL) {
1928 DRM_ERROR("Failed to allocate status page\n");
1929 return -ENOMEM;
1930 }
1931
1932 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1933 if (ret)
1934 goto err_unref;
1935
Chris Wilson1f767e02014-07-03 17:33:03 -04001936 flags = 0;
1937 if (!HAS_LLC(ring->dev))
1938 /* On g33, we cannot place HWS above 256MiB, so
1939 * restrict its pinning to the low mappable arena.
1940 * Though this restriction is not documented for
1941 * gen4, gen5, or byt, they also behave similarly
1942 * and hang if the HWS is placed at the top of the
1943 * GTT. To generalise, it appears that all !llc
1944 * platforms have issues with us placing the HWS
1945 * above the mappable region (even though we never
1946 * actualy map it).
1947 */
1948 flags |= PIN_MAPPABLE;
1949 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001950 if (ret) {
1951err_unref:
1952 drm_gem_object_unreference(&obj->base);
1953 return ret;
1954 }
1955
1956 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001957 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001958
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001959 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001960 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001961 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001962
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001963 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1964 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001965
1966 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001967}
1968
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001969static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001970{
1971 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001972
1973 if (!dev_priv->status_page_dmah) {
1974 dev_priv->status_page_dmah =
1975 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1976 if (!dev_priv->status_page_dmah)
1977 return -ENOMEM;
1978 }
1979
Chris Wilson6b8294a2012-11-16 11:43:20 +00001980 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1981 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1982
1983 return 0;
1984}
1985
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001986void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1987{
1988 iounmap(ringbuf->virtual_start);
1989 ringbuf->virtual_start = NULL;
1990 i915_gem_object_ggtt_unpin(ringbuf->obj);
1991}
1992
1993int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1994 struct intel_ringbuffer *ringbuf)
1995{
1996 struct drm_i915_private *dev_priv = to_i915(dev);
1997 struct drm_i915_gem_object *obj = ringbuf->obj;
1998 int ret;
1999
2000 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2001 if (ret)
2002 return ret;
2003
2004 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2005 if (ret) {
2006 i915_gem_object_ggtt_unpin(obj);
2007 return ret;
2008 }
2009
2010 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2011 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2012 if (ringbuf->virtual_start == NULL) {
2013 i915_gem_object_ggtt_unpin(obj);
2014 return -EINVAL;
2015 }
2016
2017 return 0;
2018}
2019
Chris Wilson01101fa2015-09-03 13:01:39 +01002020static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002021{
Oscar Mateo2919d292014-07-03 16:28:02 +01002022 drm_gem_object_unreference(&ringbuf->obj->base);
2023 ringbuf->obj = NULL;
2024}
2025
Chris Wilson01101fa2015-09-03 13:01:39 +01002026static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2027 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002028{
Chris Wilsone3efda42014-04-09 09:19:41 +01002029 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002030
2031 obj = NULL;
2032 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002033 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002034 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002035 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002036 if (obj == NULL)
2037 return -ENOMEM;
2038
Akash Goel24f3a8c2014-06-17 10:59:42 +05302039 /* mark ring buffers as read-only from GPU side by default */
2040 obj->gt_ro = 1;
2041
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002042 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002043
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002044 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002045}
2046
Chris Wilson01101fa2015-09-03 13:01:39 +01002047struct intel_ringbuffer *
2048intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2049{
2050 struct intel_ringbuffer *ring;
2051 int ret;
2052
2053 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2054 if (ring == NULL)
2055 return ERR_PTR(-ENOMEM);
2056
2057 ring->ring = engine;
2058
2059 ring->size = size;
2060 /* Workaround an erratum on the i830 which causes a hang if
2061 * the TAIL pointer points to within the last 2 cachelines
2062 * of the buffer.
2063 */
2064 ring->effective_size = size;
2065 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2066 ring->effective_size -= 2 * CACHELINE_BYTES;
2067
2068 ring->last_retired_head = -1;
2069 intel_ring_update_space(ring);
2070
2071 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2072 if (ret) {
2073 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2074 engine->name, ret);
2075 kfree(ring);
2076 return ERR_PTR(ret);
2077 }
2078
2079 return ring;
2080}
2081
2082void
2083intel_ringbuffer_free(struct intel_ringbuffer *ring)
2084{
2085 intel_destroy_ringbuffer_obj(ring);
2086 kfree(ring);
2087}
2088
Ben Widawskyc43b5632012-04-16 14:07:40 -07002089static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002090 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002091{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002092 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002093 int ret;
2094
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002095 WARN_ON(ring->buffer);
2096
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002097 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002098 INIT_LIST_HEAD(&ring->active_list);
2099 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002100 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002101 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002102 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002103
Chris Wilsonb259f672011-03-29 13:19:09 +01002104 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002105
Chris Wilson01101fa2015-09-03 13:01:39 +01002106 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2107 if (IS_ERR(ringbuf))
2108 return PTR_ERR(ringbuf);
2109 ring->buffer = ringbuf;
2110
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002111 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002112 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002113 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002114 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002115 } else {
2116 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002117 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002118 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002119 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002120 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002121
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002122 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2123 if (ret) {
2124 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2125 ring->name, ret);
2126 intel_destroy_ringbuffer_obj(ringbuf);
2127 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002128 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002129
Brad Volkin44e895a2014-05-10 14:10:43 -07002130 ret = i915_cmd_parser_init_ring(ring);
2131 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002132 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002133
Oscar Mateo8ee14972014-05-22 14:13:34 +01002134 return 0;
2135
2136error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002137 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002138 ring->buffer = NULL;
2139 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002140}
2141
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002142void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002143{
John Harrison6402c332014-10-31 12:00:26 +00002144 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002145
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002146 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002147 return;
2148
John Harrison6402c332014-10-31 12:00:26 +00002149 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002150
Chris Wilsone3efda42014-04-09 09:19:41 +01002151 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002152 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002153
Chris Wilson01101fa2015-09-03 13:01:39 +01002154 intel_unpin_ringbuffer_obj(ring->buffer);
2155 intel_ringbuffer_free(ring->buffer);
2156 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002157
Zou Nan hai8d192152010-11-02 16:31:01 +08002158 if (ring->cleanup)
2159 ring->cleanup(ring);
2160
Chris Wilson78501ea2010-10-27 12:18:21 +01002161 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002162
2163 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002164 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002165}
2166
Chris Wilson595e1ee2015-04-07 16:20:51 +01002167static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002168{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002169 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002170 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002171 unsigned space;
2172 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002173
Dave Gordonebd0fd42014-11-27 11:22:49 +00002174 if (intel_ring_space(ringbuf) >= n)
2175 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002176
John Harrison79bbcc22015-06-30 12:40:55 +01002177 /* The whole point of reserving space is to not wait! */
2178 WARN_ON(ringbuf->reserved_in_use);
2179
Chris Wilsona71d8d92012-02-15 11:25:36 +00002180 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002181 space = __intel_ring_space(request->postfix, ringbuf->tail,
2182 ringbuf->size);
2183 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002184 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002185 }
2186
Chris Wilson595e1ee2015-04-07 16:20:51 +01002187 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002188 return -ENOSPC;
2189
Daniel Vettera4b3a572014-11-26 14:17:05 +01002190 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002191 if (ret)
2192 return ret;
2193
Chris Wilsonb4716182015-04-27 13:41:17 +01002194 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002195 return 0;
2196}
2197
John Harrison79bbcc22015-06-30 12:40:55 +01002198static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002199{
2200 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002201 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002202
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002203 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002204 rem /= 4;
2205 while (rem--)
2206 iowrite32(MI_NOOP, virt++);
2207
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002208 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002209 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002210}
2211
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002212int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002213{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002214 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002215
Chris Wilson3e960502012-11-27 16:22:54 +00002216 /* Wait upon the last request to be completed */
2217 if (list_empty(&ring->request_list))
2218 return 0;
2219
Daniel Vettera4b3a572014-11-26 14:17:05 +01002220 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002221 struct drm_i915_gem_request,
2222 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002223
Chris Wilsonb4716182015-04-27 13:41:17 +01002224 /* Make sure we do not trigger any retires */
2225 return __i915_wait_request(req,
2226 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2227 to_i915(ring->dev)->mm.interruptible,
2228 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002229}
2230
John Harrison6689cb22015-03-19 12:30:08 +00002231int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002232{
John Harrison6689cb22015-03-19 12:30:08 +00002233 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002234 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002235}
2236
John Harrisonccd98fe2015-05-29 17:44:09 +01002237int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2238{
2239 /*
2240 * The first call merely notes the reserve request and is common for
2241 * all back ends. The subsequent localised _begin() call actually
2242 * ensures that the reservation is available. Without the begin, if
2243 * the request creator immediately submitted the request without
2244 * adding any commands to it then there might not actually be
2245 * sufficient room for the submission commands.
2246 */
2247 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2248
2249 return intel_ring_begin(request, 0);
2250}
2251
John Harrison29b1b412015-06-18 13:10:09 +01002252void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2253{
John Harrisonccd98fe2015-05-29 17:44:09 +01002254 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002255 WARN_ON(ringbuf->reserved_in_use);
2256
2257 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002258}
2259
2260void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2261{
2262 WARN_ON(ringbuf->reserved_in_use);
2263
2264 ringbuf->reserved_size = 0;
2265 ringbuf->reserved_in_use = false;
2266}
2267
2268void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2269{
2270 WARN_ON(ringbuf->reserved_in_use);
2271
2272 ringbuf->reserved_in_use = true;
2273 ringbuf->reserved_tail = ringbuf->tail;
2274}
2275
2276void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2277{
2278 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002279 if (ringbuf->tail > ringbuf->reserved_tail) {
2280 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2281 "request reserved size too small: %d vs %d!\n",
2282 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2283 } else {
2284 /*
2285 * The ring was wrapped while the reserved space was in use.
2286 * That means that some unknown amount of the ring tail was
2287 * no-op filled and skipped. Thus simply adding the ring size
2288 * to the tail and doing the above space check will not work.
2289 * Rather than attempt to track how much tail was skipped,
2290 * it is much simpler to say that also skipping the sanity
2291 * check every once in a while is not a big issue.
2292 */
2293 }
John Harrison29b1b412015-06-18 13:10:09 +01002294
2295 ringbuf->reserved_size = 0;
2296 ringbuf->reserved_in_use = false;
2297}
2298
2299static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002300{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002301 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002302 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2303 int remain_actual = ringbuf->size - ringbuf->tail;
2304 int ret, total_bytes, wait_bytes = 0;
2305 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002306
John Harrison79bbcc22015-06-30 12:40:55 +01002307 if (ringbuf->reserved_in_use)
2308 total_bytes = bytes;
2309 else
2310 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002311
John Harrison79bbcc22015-06-30 12:40:55 +01002312 if (unlikely(bytes > remain_usable)) {
2313 /*
2314 * Not enough space for the basic request. So need to flush
2315 * out the remainder and then wait for base + reserved.
2316 */
2317 wait_bytes = remain_actual + total_bytes;
2318 need_wrap = true;
2319 } else {
2320 if (unlikely(total_bytes > remain_usable)) {
2321 /*
2322 * The base request will fit but the reserved space
2323 * falls off the end. So only need to to wait for the
2324 * reserved size after flushing out the remainder.
2325 */
2326 wait_bytes = remain_actual + ringbuf->reserved_size;
2327 need_wrap = true;
2328 } else if (total_bytes > ringbuf->space) {
2329 /* No wrapping required, just waiting. */
2330 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002331 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002332 }
2333
John Harrison79bbcc22015-06-30 12:40:55 +01002334 if (wait_bytes) {
2335 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002336 if (unlikely(ret))
2337 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002338
2339 if (need_wrap)
2340 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002341 }
2342
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002343 return 0;
2344}
2345
John Harrison5fb9de12015-05-29 17:44:07 +01002346int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002347 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002348{
John Harrison5fb9de12015-05-29 17:44:07 +01002349 struct intel_engine_cs *ring;
2350 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002351 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002352
John Harrison5fb9de12015-05-29 17:44:07 +01002353 WARN_ON(req == NULL);
2354 ring = req->ring;
2355 dev_priv = ring->dev->dev_private;
2356
Daniel Vetter33196de2012-11-14 17:14:05 +01002357 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2358 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002359 if (ret)
2360 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002361
Chris Wilson304d6952014-01-02 14:32:35 +00002362 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2363 if (ret)
2364 return ret;
2365
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002366 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002367 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002368}
2369
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002370/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002371int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002372{
John Harrisonbba09b12015-05-29 17:44:06 +01002373 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002374 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002375 int ret;
2376
2377 if (num_dwords == 0)
2378 return 0;
2379
Chris Wilson18393f62014-04-09 09:19:40 +01002380 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002381 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002382 if (ret)
2383 return ret;
2384
2385 while (num_dwords--)
2386 intel_ring_emit(ring, MI_NOOP);
2387
2388 intel_ring_advance(ring);
2389
2390 return 0;
2391}
2392
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002393void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002394{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002395 struct drm_device *dev = ring->dev;
2396 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002397
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002398 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002399 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2400 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002401 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002402 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002403 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002404
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002405 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002406 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002407}
2408
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002409static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002410 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002411{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002412 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002413
2414 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002415
Chris Wilson12f55812012-07-05 17:14:01 +01002416 /* Disable notification that the ring is IDLE. The GT
2417 * will then assume that it is busy and bring it out of rc6.
2418 */
2419 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2420 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2421
2422 /* Clear the context id. Here be magic! */
2423 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2424
2425 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002426 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002427 GEN6_BSD_SLEEP_INDICATOR) == 0,
2428 50))
2429 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002430
Chris Wilson12f55812012-07-05 17:14:01 +01002431 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002432 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002433 POSTING_READ(RING_TAIL(ring->mmio_base));
2434
2435 /* Let the ring send IDLE messages to the GT again,
2436 * and so let it sleep to conserve power when idle.
2437 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002438 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002439 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002440}
2441
John Harrisona84c3ae2015-05-29 17:43:57 +01002442static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002443 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002444{
John Harrisona84c3ae2015-05-29 17:43:57 +01002445 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002446 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002447 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002448
John Harrison5fb9de12015-05-29 17:44:07 +01002449 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002450 if (ret)
2451 return ret;
2452
Chris Wilson71a77e02011-02-02 12:13:49 +00002453 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002454 if (INTEL_INFO(ring->dev)->gen >= 8)
2455 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002456
2457 /* We always require a command barrier so that subsequent
2458 * commands, such as breadcrumb interrupts, are strictly ordered
2459 * wrt the contents of the write cache being flushed to memory
2460 * (and thus being coherent from the CPU).
2461 */
2462 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2463
Jesse Barnes9a289772012-10-26 09:42:42 -07002464 /*
2465 * Bspec vol 1c.5 - video engine command streamer:
2466 * "If ENABLED, all TLBs will be invalidated once the flush
2467 * operation is complete. This bit is only valid when the
2468 * Post-Sync Operation field is a value of 1h or 3h."
2469 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002470 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002471 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2472
Chris Wilson71a77e02011-02-02 12:13:49 +00002473 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002474 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002475 if (INTEL_INFO(ring->dev)->gen >= 8) {
2476 intel_ring_emit(ring, 0); /* upper addr */
2477 intel_ring_emit(ring, 0); /* value */
2478 } else {
2479 intel_ring_emit(ring, 0);
2480 intel_ring_emit(ring, MI_NOOP);
2481 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002482 intel_ring_advance(ring);
2483 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002484}
2485
2486static int
John Harrison53fddaf2015-05-29 17:44:02 +01002487gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002488 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002489 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002490{
John Harrison53fddaf2015-05-29 17:44:02 +01002491 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002492 bool ppgtt = USES_PPGTT(ring->dev) &&
2493 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002494 int ret;
2495
John Harrison5fb9de12015-05-29 17:44:07 +01002496 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002497 if (ret)
2498 return ret;
2499
2500 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002501 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2502 (dispatch_flags & I915_DISPATCH_RS ?
2503 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002504 intel_ring_emit(ring, lower_32_bits(offset));
2505 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002506 intel_ring_emit(ring, MI_NOOP);
2507 intel_ring_advance(ring);
2508
2509 return 0;
2510}
2511
2512static int
John Harrison53fddaf2015-05-29 17:44:02 +01002513hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002514 u64 offset, u32 len,
2515 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002516{
John Harrison53fddaf2015-05-29 17:44:02 +01002517 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002518 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002519
John Harrison5fb9de12015-05-29 17:44:07 +01002520 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002521 if (ret)
2522 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002523
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002524 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002525 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002526 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002527 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2528 (dispatch_flags & I915_DISPATCH_RS ?
2529 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002530 /* bit0-7 is the length on GEN6+ */
2531 intel_ring_emit(ring, offset);
2532 intel_ring_advance(ring);
2533
2534 return 0;
2535}
2536
2537static int
John Harrison53fddaf2015-05-29 17:44:02 +01002538gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002539 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002540 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002541{
John Harrison53fddaf2015-05-29 17:44:02 +01002542 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002543 int ret;
2544
John Harrison5fb9de12015-05-29 17:44:07 +01002545 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002546 if (ret)
2547 return ret;
2548
2549 intel_ring_emit(ring,
2550 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002551 (dispatch_flags & I915_DISPATCH_SECURE ?
2552 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002553 /* bit0-7 is the length on GEN6+ */
2554 intel_ring_emit(ring, offset);
2555 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002556
Akshay Joshi0206e352011-08-16 15:34:10 -04002557 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002558}
2559
Chris Wilson549f7362010-10-19 11:19:32 +01002560/* Blitter support (SandyBridge+) */
2561
John Harrisona84c3ae2015-05-29 17:43:57 +01002562static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002563 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002564{
John Harrisona84c3ae2015-05-29 17:43:57 +01002565 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002566 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002567 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002568 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002569
John Harrison5fb9de12015-05-29 17:44:07 +01002570 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002571 if (ret)
2572 return ret;
2573
Chris Wilson71a77e02011-02-02 12:13:49 +00002574 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002575 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002576 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002577
2578 /* We always require a command barrier so that subsequent
2579 * commands, such as breadcrumb interrupts, are strictly ordered
2580 * wrt the contents of the write cache being flushed to memory
2581 * (and thus being coherent from the CPU).
2582 */
2583 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2584
Jesse Barnes9a289772012-10-26 09:42:42 -07002585 /*
2586 * Bspec vol 1c.3 - blitter engine command streamer:
2587 * "If ENABLED, all TLBs will be invalidated once the flush
2588 * operation is complete. This bit is only valid when the
2589 * Post-Sync Operation field is a value of 1h or 3h."
2590 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002591 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002592 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002593 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002594 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002595 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002596 intel_ring_emit(ring, 0); /* upper addr */
2597 intel_ring_emit(ring, 0); /* value */
2598 } else {
2599 intel_ring_emit(ring, 0);
2600 intel_ring_emit(ring, MI_NOOP);
2601 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002602 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002603
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002604 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002605}
2606
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002607int intel_init_render_ring_buffer(struct drm_device *dev)
2608{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002609 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002610 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002611 struct drm_i915_gem_object *obj;
2612 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002613
Daniel Vetter59465b52012-04-11 22:12:48 +02002614 ring->name = "render ring";
2615 ring->id = RCS;
2616 ring->mmio_base = RENDER_RING_BASE;
2617
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002618 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002619 if (i915_semaphore_is_enabled(dev)) {
2620 obj = i915_gem_alloc_object(dev, 4096);
2621 if (obj == NULL) {
2622 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2623 i915.semaphores = 0;
2624 } else {
2625 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2626 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2627 if (ret != 0) {
2628 drm_gem_object_unreference(&obj->base);
2629 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2630 i915.semaphores = 0;
2631 } else
2632 dev_priv->semaphore_obj = obj;
2633 }
2634 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002635
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002636 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002637 ring->add_request = gen6_add_request;
2638 ring->flush = gen8_render_ring_flush;
2639 ring->irq_get = gen8_ring_get_irq;
2640 ring->irq_put = gen8_ring_put_irq;
2641 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2642 ring->get_seqno = gen6_ring_get_seqno;
2643 ring->set_seqno = ring_set_seqno;
2644 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002645 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002646 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002647 ring->semaphore.signal = gen8_rcs_signal;
2648 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002649 }
2650 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002651 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002652 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002653 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002654 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002655 ring->irq_get = gen6_ring_get_irq;
2656 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002657 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002658 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002659 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002660 if (i915_semaphore_is_enabled(dev)) {
2661 ring->semaphore.sync_to = gen6_ring_sync;
2662 ring->semaphore.signal = gen6_signal;
2663 /*
2664 * The current semaphore is only applied on pre-gen8
2665 * platform. And there is no VCS2 ring on the pre-gen8
2666 * platform. So the semaphore between RCS and VCS2 is
2667 * initialized as INVALID. Gen8 will initialize the
2668 * sema between VCS2 and RCS later.
2669 */
2670 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2671 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2672 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2673 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2674 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2675 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2676 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2677 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2678 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2679 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2680 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002681 } else if (IS_GEN5(dev)) {
2682 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002683 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002684 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002685 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002686 ring->irq_get = gen5_ring_get_irq;
2687 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002688 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2689 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002690 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002691 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002692 if (INTEL_INFO(dev)->gen < 4)
2693 ring->flush = gen2_render_ring_flush;
2694 else
2695 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002696 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002697 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002698 if (IS_GEN2(dev)) {
2699 ring->irq_get = i8xx_ring_get_irq;
2700 ring->irq_put = i8xx_ring_put_irq;
2701 } else {
2702 ring->irq_get = i9xx_ring_get_irq;
2703 ring->irq_put = i9xx_ring_put_irq;
2704 }
Daniel Vettere3670312012-04-11 22:12:53 +02002705 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002706 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002707 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002708
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002709 if (IS_HASWELL(dev))
2710 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002711 else if (IS_GEN8(dev))
2712 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002713 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002714 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2715 else if (INTEL_INFO(dev)->gen >= 4)
2716 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2717 else if (IS_I830(dev) || IS_845G(dev))
2718 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2719 else
2720 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002721 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002722 ring->cleanup = render_ring_cleanup;
2723
Daniel Vetterb45305f2012-12-17 16:21:27 +01002724 /* Workaround batchbuffer to combat CS tlb bug. */
2725 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002726 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002727 if (obj == NULL) {
2728 DRM_ERROR("Failed to allocate batch bo\n");
2729 return -ENOMEM;
2730 }
2731
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002732 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002733 if (ret != 0) {
2734 drm_gem_object_unreference(&obj->base);
2735 DRM_ERROR("Failed to ping batch bo\n");
2736 return ret;
2737 }
2738
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002739 ring->scratch.obj = obj;
2740 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002741 }
2742
Daniel Vetter99be1df2014-11-20 00:33:06 +01002743 ret = intel_init_ring_buffer(dev, ring);
2744 if (ret)
2745 return ret;
2746
2747 if (INTEL_INFO(dev)->gen >= 5) {
2748 ret = intel_init_pipe_control(ring);
2749 if (ret)
2750 return ret;
2751 }
2752
2753 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002754}
2755
2756int intel_init_bsd_ring_buffer(struct drm_device *dev)
2757{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002758 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002759 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002760
Daniel Vetter58fa3832012-04-11 22:12:49 +02002761 ring->name = "bsd ring";
2762 ring->id = VCS;
2763
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002764 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002765 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002766 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002767 /* gen6 bsd needs a special wa for tail updates */
2768 if (IS_GEN6(dev))
2769 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002770 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002771 ring->add_request = gen6_add_request;
2772 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002773 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002774 if (INTEL_INFO(dev)->gen >= 8) {
2775 ring->irq_enable_mask =
2776 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2777 ring->irq_get = gen8_ring_get_irq;
2778 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002779 ring->dispatch_execbuffer =
2780 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002781 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002782 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002783 ring->semaphore.signal = gen8_xcs_signal;
2784 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002785 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002786 } else {
2787 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2788 ring->irq_get = gen6_ring_get_irq;
2789 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002790 ring->dispatch_execbuffer =
2791 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002792 if (i915_semaphore_is_enabled(dev)) {
2793 ring->semaphore.sync_to = gen6_ring_sync;
2794 ring->semaphore.signal = gen6_signal;
2795 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2796 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2797 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2798 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2799 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2800 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2801 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2802 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2803 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2804 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2805 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002806 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002807 } else {
2808 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002809 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002810 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002811 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002812 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002813 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002814 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002815 ring->irq_get = gen5_ring_get_irq;
2816 ring->irq_put = gen5_ring_put_irq;
2817 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002818 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002819 ring->irq_get = i9xx_ring_get_irq;
2820 ring->irq_put = i9xx_ring_put_irq;
2821 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002822 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002823 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002824 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002825
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002826 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002827}
Chris Wilson549f7362010-10-19 11:19:32 +01002828
Zhao Yakui845f74a2014-04-17 10:37:37 +08002829/**
Damien Lespiau62659922015-01-29 14:13:40 +00002830 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002831 */
2832int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2833{
2834 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002835 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002836
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002837 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002838 ring->id = VCS2;
2839
2840 ring->write_tail = ring_write_tail;
2841 ring->mmio_base = GEN8_BSD2_RING_BASE;
2842 ring->flush = gen6_bsd_ring_flush;
2843 ring->add_request = gen6_add_request;
2844 ring->get_seqno = gen6_ring_get_seqno;
2845 ring->set_seqno = ring_set_seqno;
2846 ring->irq_enable_mask =
2847 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2848 ring->irq_get = gen8_ring_get_irq;
2849 ring->irq_put = gen8_ring_put_irq;
2850 ring->dispatch_execbuffer =
2851 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002852 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002853 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002854 ring->semaphore.signal = gen8_xcs_signal;
2855 GEN8_RING_SEMAPHORE_INIT;
2856 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002857 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002858
2859 return intel_init_ring_buffer(dev, ring);
2860}
2861
Chris Wilson549f7362010-10-19 11:19:32 +01002862int intel_init_blt_ring_buffer(struct drm_device *dev)
2863{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002864 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002865 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002866
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002867 ring->name = "blitter ring";
2868 ring->id = BCS;
2869
2870 ring->mmio_base = BLT_RING_BASE;
2871 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002872 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002873 ring->add_request = gen6_add_request;
2874 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002875 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002876 if (INTEL_INFO(dev)->gen >= 8) {
2877 ring->irq_enable_mask =
2878 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2879 ring->irq_get = gen8_ring_get_irq;
2880 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002881 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002882 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002883 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002884 ring->semaphore.signal = gen8_xcs_signal;
2885 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002886 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002887 } else {
2888 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2889 ring->irq_get = gen6_ring_get_irq;
2890 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002891 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002892 if (i915_semaphore_is_enabled(dev)) {
2893 ring->semaphore.signal = gen6_signal;
2894 ring->semaphore.sync_to = gen6_ring_sync;
2895 /*
2896 * The current semaphore is only applied on pre-gen8
2897 * platform. And there is no VCS2 ring on the pre-gen8
2898 * platform. So the semaphore between BCS and VCS2 is
2899 * initialized as INVALID. Gen8 will initialize the
2900 * sema between BCS and VCS2 later.
2901 */
2902 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2903 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2904 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2905 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2906 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2907 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2908 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2909 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2910 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2911 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2912 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002913 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002914 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002915
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002916 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002917}
Chris Wilsona7b97612012-07-20 12:41:08 +01002918
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002919int intel_init_vebox_ring_buffer(struct drm_device *dev)
2920{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002921 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002922 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002923
2924 ring->name = "video enhancement ring";
2925 ring->id = VECS;
2926
2927 ring->mmio_base = VEBOX_RING_BASE;
2928 ring->write_tail = ring_write_tail;
2929 ring->flush = gen6_ring_flush;
2930 ring->add_request = gen6_add_request;
2931 ring->get_seqno = gen6_ring_get_seqno;
2932 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002933
2934 if (INTEL_INFO(dev)->gen >= 8) {
2935 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002936 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002937 ring->irq_get = gen8_ring_get_irq;
2938 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002939 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002940 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002941 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002942 ring->semaphore.signal = gen8_xcs_signal;
2943 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002944 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002945 } else {
2946 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2947 ring->irq_get = hsw_vebox_get_irq;
2948 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002949 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002950 if (i915_semaphore_is_enabled(dev)) {
2951 ring->semaphore.sync_to = gen6_ring_sync;
2952 ring->semaphore.signal = gen6_signal;
2953 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2954 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2955 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2956 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2957 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2958 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2959 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2960 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2961 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2962 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2963 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002964 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002965 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002966
2967 return intel_init_ring_buffer(dev, ring);
2968}
2969
Chris Wilsona7b97612012-07-20 12:41:08 +01002970int
John Harrison4866d722015-05-29 17:43:55 +01002971intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002972{
John Harrison4866d722015-05-29 17:43:55 +01002973 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002974 int ret;
2975
2976 if (!ring->gpu_caches_dirty)
2977 return 0;
2978
John Harrisona84c3ae2015-05-29 17:43:57 +01002979 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002980 if (ret)
2981 return ret;
2982
John Harrisona84c3ae2015-05-29 17:43:57 +01002983 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002984
2985 ring->gpu_caches_dirty = false;
2986 return 0;
2987}
2988
2989int
John Harrison2f200552015-05-29 17:43:53 +01002990intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002991{
John Harrison2f200552015-05-29 17:43:53 +01002992 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002993 uint32_t flush_domains;
2994 int ret;
2995
2996 flush_domains = 0;
2997 if (ring->gpu_caches_dirty)
2998 flush_domains = I915_GEM_GPU_DOMAINS;
2999
John Harrisona84c3ae2015-05-29 17:43:57 +01003000 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003001 if (ret)
3002 return ret;
3003
John Harrisona84c3ae2015-05-29 17:43:57 +01003004 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003005
3006 ring->gpu_caches_dirty = false;
3007 return 0;
3008}
Chris Wilsone3efda42014-04-09 09:19:41 +01003009
3010void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003011intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003012{
3013 int ret;
3014
3015 if (!intel_ring_initialized(ring))
3016 return;
3017
3018 ret = intel_ring_idle(ring);
3019 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3020 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3021 ring->name, ret);
3022
3023 stop_ring(ring);
3024}