blob: 43b4281daf252efc66df72b09f55ffb3a1a101c5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001033 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001192 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 u32 val;
1217 bool enabled;
1218
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001220
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
Daniel Vetterab9412b2013-05-03 11:49:46 +02001227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
Daniel Vetterab9412b2013-05-03 11:49:46 +02001234 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001240}
1241
Keith Packard4e634382011-08-06 10:39:45 -07001242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
Keith Packard1519b992011-08-06 10:35:34 -07001260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001263 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
Jesse Barnes291906f2011-02-02 12:28:03 -08001307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001308 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001309{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001310 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001323 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001329 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001338
Keith Packardf0575e92011-07-25 22:12:43 -07001339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001346 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001353 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001354
Paulo Zanonie2debe92013-02-18 19:00:27 -03001355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001358}
1359
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
Imre Deake5cbfbf2014-01-09 17:08:16 +02001377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
Imre Deak404faab2014-01-09 17:08:15 +02001381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001382 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
Daniel Vetter426115c2013-07-11 22:13:42 +02001398static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399{
Daniel Vetter426115c2013-07-11 22:13:42 +02001400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001412 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001413
Daniel Vetter426115c2013-07-11 22:13:42 +02001414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001437{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001442
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001443 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001444
1445 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001446 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001471 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001483 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
Daniel Vetter50b44a42013-06-05 13:34:33 +02001500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001502}
1503
Jesse Barnesf6071162013-10-01 10:41:38 -07001504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
Imre Deake5cbfbf2014-01-09 17:08:16 +02001511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001515 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001523{
1524 u32 port_mask;
1525
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001526 switch (dport->port) {
1527 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001528 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 break;
1530 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 default:
1534 BUG();
1535 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001539 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001540}
1541
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001543 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001551{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001554 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001555
Chris Wilson48da64a2012-05-13 20:16:12 +01001556 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001557 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001558 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 return;
1560
1561 if (WARN_ON(pll->refcount == 0))
1562 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001563
Daniel Vetter46edb022013-06-05 13:34:12 +02001564 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1565 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001566 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001567
Daniel Vettercdbd2312013-06-05 13:34:03 +02001568 if (pll->active++) {
1569 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001571 return;
1572 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001573 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Daniel Vettere2b78262013-06-07 23:10:03 +02001580static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001581{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001582 struct drm_device *dev = crtc->base.dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001584 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001585
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001587 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001588 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589 return;
1590
Chris Wilson48da64a2012-05-13 20:16:12 +01001591 if (WARN_ON(pll->refcount == 0))
1592 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001593
Daniel Vetter46edb022013-06-05 13:34:12 +02001594 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1595 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001596 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001597
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001599 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001600 return;
1601 }
1602
Daniel Vettere9d69442013-06-05 13:34:15 +02001603 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001604 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001605 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001606 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607
Daniel Vetter46edb022013-06-05 13:34:12 +02001608 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001609 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001611}
1612
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001613static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1614 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001615{
Daniel Vetter23670b322012-11-01 09:15:30 +01001616 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001617 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001620
1621 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001622 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001625 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001626 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001627
1628 /* FDI must be feeding us bits for PCH ports */
1629 assert_fdi_tx_enabled(dev_priv, pipe);
1630 assert_fdi_rx_enabled(dev_priv, pipe);
1631
Daniel Vetter23670b322012-11-01 09:15:30 +01001632 if (HAS_PCH_CPT(dev)) {
1633 /* Workaround: Set the timing override bit before enabling the
1634 * pch transcoder. */
1635 reg = TRANS_CHICKEN2(pipe);
1636 val = I915_READ(reg);
1637 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1638 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001639 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001640
Daniel Vetterab9412b2013-05-03 11:49:46 +02001641 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001642 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001643 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001644
1645 if (HAS_PCH_IBX(dev_priv->dev)) {
1646 /*
1647 * make the BPC in transcoder be consistent with
1648 * that in pipeconf reg.
1649 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001650 val &= ~PIPECONF_BPC_MASK;
1651 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001652 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001653
1654 val &= ~TRANS_INTERLACE_MASK;
1655 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001656 if (HAS_PCH_IBX(dev_priv->dev) &&
1657 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1658 val |= TRANS_LEGACY_INTERLACED_ILK;
1659 else
1660 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001661 else
1662 val |= TRANS_PROGRESSIVE;
1663
Jesse Barnes040484a2011-01-03 12:14:26 -08001664 I915_WRITE(reg, val | TRANS_ENABLE);
1665 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001666 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001667}
1668
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001669static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001670 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001671{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001673
1674 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001675 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001677 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001678 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001679 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001681 /* Workaround: set timing override bit. */
1682 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001683 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 I915_WRITE(_TRANSA_CHICKEN2, val);
1685
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001686 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001687 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001688
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001689 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1690 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001691 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001692 else
1693 val |= TRANS_PROGRESSIVE;
1694
Daniel Vetterab9412b2013-05-03 11:49:46 +02001695 I915_WRITE(LPT_TRANSCONF, val);
1696 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001697 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698}
1699
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001700static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1701 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001702{
Daniel Vetter23670b322012-11-01 09:15:30 +01001703 struct drm_device *dev = dev_priv->dev;
1704 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001705
1706 /* FDI relies on the transcoder */
1707 assert_fdi_tx_disabled(dev_priv, pipe);
1708 assert_fdi_rx_disabled(dev_priv, pipe);
1709
Jesse Barnes291906f2011-02-02 12:28:03 -08001710 /* Ports must be off as well */
1711 assert_pch_ports_disabled(dev_priv, pipe);
1712
Daniel Vetterab9412b2013-05-03 11:49:46 +02001713 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001714 val = I915_READ(reg);
1715 val &= ~TRANS_ENABLE;
1716 I915_WRITE(reg, val);
1717 /* wait for PCH transcoder off, transcoder state */
1718 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001719 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001720
1721 if (!HAS_PCH_IBX(dev)) {
1722 /* Workaround: Clear the timing override chicken bit again. */
1723 reg = TRANS_CHICKEN2(pipe);
1724 val = I915_READ(reg);
1725 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1726 I915_WRITE(reg, val);
1727 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001728}
1729
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001730static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732 u32 val;
1733
Daniel Vetterab9412b2013-05-03 11:49:46 +02001734 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001738 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001739 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001740
1741 /* Workaround: clear timing override bit. */
1742 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001743 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001744 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001745}
1746
1747/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001748 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001749 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001750 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001751 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001752 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001754static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755{
Paulo Zanoni03722642014-01-17 13:51:09 -02001756 struct drm_device *dev = crtc->base.dev;
1757 struct drm_i915_private *dev_priv = dev->dev_private;
1758 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001759 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1760 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001761 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762 int reg;
1763 u32 val;
1764
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001765 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001766 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001767 assert_sprites_disabled(dev_priv, pipe);
1768
Paulo Zanoni681e5812012-12-06 11:12:38 -02001769 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001770 pch_transcoder = TRANSCODER_A;
1771 else
1772 pch_transcoder = pipe;
1773
Jesse Barnesb24e7172011-01-04 15:09:30 -08001774 /*
1775 * A pipe without a PLL won't actually be able to drive bits from
1776 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1777 * need the check.
1778 */
1779 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001780 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001781 assert_dsi_pll_enabled(dev_priv);
1782 else
1783 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001784 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001785 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001786 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001787 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001788 assert_fdi_tx_pll_enabled(dev_priv,
1789 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001790 }
1791 /* FIXME: assert CPU port conditions for SNB+ */
1792 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001793
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001794 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001796 if (val & PIPECONF_ENABLE) {
1797 WARN_ON(!(pipe == PIPE_A &&
1798 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001799 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001800 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001803 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001804
1805 /*
1806 * There's no guarantee the pipe will really start running now. It
1807 * depends on the Gen, the output type and the relative order between
1808 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1809 * necessary.
1810 * TODO: audit the previous gens.
1811 */
1812 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001813 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001814}
1815
1816/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001817 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818 * @dev_priv: i915 private structure
1819 * @pipe: pipe to disable
1820 *
1821 * Disable @pipe, making sure that various hardware specific requirements
1822 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1823 *
1824 * @pipe should be %PIPE_A or %PIPE_B.
1825 *
1826 * Will wait until the pipe has shut down before returning.
1827 */
1828static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1829 enum pipe pipe)
1830{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001831 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1832 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001833 int reg;
1834 u32 val;
1835
1836 /*
1837 * Make sure planes won't keep trying to pump pixels to us,
1838 * or we might hang the display.
1839 */
1840 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001841 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001842 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001843
1844 /* Don't disable pipe A or pipe A PLLs if needed */
1845 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1846 return;
1847
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001848 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001849 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001850 if ((val & PIPECONF_ENABLE) == 0)
1851 return;
1852
1853 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1855}
1856
Keith Packardd74362c2011-07-28 14:47:14 -07001857/*
1858 * Plane regs are double buffered, going from enabled->disabled needs a
1859 * trigger in order to latch. The display address reg provides this.
1860 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001861void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1862 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001863{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001864 struct drm_device *dev = dev_priv->dev;
1865 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001866
1867 I915_WRITE(reg, I915_READ(reg));
1868 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001869}
1870
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001872 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 * @dev_priv: i915 private structure
1874 * @plane: plane to enable
1875 * @pipe: pipe being fed
1876 *
1877 * Enable @plane on @pipe, making sure that @pipe is running first.
1878 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001879static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1880 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001881{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001882 struct intel_crtc *intel_crtc =
1883 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 int reg;
1885 u32 val;
1886
1887 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1888 assert_pipe_enabled(dev_priv, pipe);
1889
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001890 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001891
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001892 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 reg = DSPCNTR(plane);
1895 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001896 if (val & DISPLAY_PLANE_ENABLE)
1897 return;
1898
1899 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001900 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001901 intel_wait_for_vblank(dev_priv->dev, pipe);
1902}
1903
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001905 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 * @dev_priv: i915 private structure
1907 * @plane: plane to disable
1908 * @pipe: pipe consuming the data
1909 *
1910 * Disable @plane; should be an independent operation.
1911 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001912static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1913 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001915 struct intel_crtc *intel_crtc =
1916 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917 int reg;
1918 u32 val;
1919
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001920 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001921
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001922 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001923
Jesse Barnesb24e7172011-01-04 15:09:30 -08001924 reg = DSPCNTR(plane);
1925 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001926 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1927 return;
1928
1929 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001930 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001931 intel_wait_for_vblank(dev_priv->dev, pipe);
1932}
1933
Chris Wilson693db182013-03-05 14:52:39 +00001934static bool need_vtd_wa(struct drm_device *dev)
1935{
1936#ifdef CONFIG_INTEL_IOMMU
1937 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1938 return true;
1939#endif
1940 return false;
1941}
1942
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001943static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1944{
1945 int tile_height;
1946
1947 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1948 return ALIGN(height, tile_height);
1949}
1950
Chris Wilson127bd2a2010-07-23 23:32:05 +01001951int
Chris Wilson48b956c2010-09-14 12:50:34 +01001952intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001953 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001954 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001955{
Chris Wilsonce453d82011-02-21 14:43:56 +00001956 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001957 u32 alignment;
1958 int ret;
1959
Chris Wilson05394f32010-11-08 19:18:58 +00001960 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001962 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1963 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001964 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001965 alignment = 4 * 1024;
1966 else
1967 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968 break;
1969 case I915_TILING_X:
1970 /* pin() will align the object as required by fence */
1971 alignment = 0;
1972 break;
1973 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001974 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001975 return -EINVAL;
1976 default:
1977 BUG();
1978 }
1979
Chris Wilson693db182013-03-05 14:52:39 +00001980 /* Note that the w/a also requires 64 PTE of padding following the
1981 * bo. We currently fill all unused PTE with the shadow page and so
1982 * we should always have valid PTE following the scanout preventing
1983 * the VT-d warning.
1984 */
1985 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1986 alignment = 256 * 1024;
1987
Chris Wilsonce453d82011-02-21 14:43:56 +00001988 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001989 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001990 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001992
1993 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1994 * fence, whereas 965+ only requires a fence if using
1995 * framebuffer compression. For simplicity, we always install
1996 * a fence as the cost is not that onerous.
1997 */
Chris Wilson06d98132012-04-17 15:31:24 +01001998 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001999 if (ret)
2000 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002001
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002003
Chris Wilsonce453d82011-02-21 14:43:56 +00002004 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002005 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002006
2007err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002008 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002009err_interruptible:
2010 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002011 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002012}
2013
Chris Wilson1690e1e2011-12-14 13:57:08 +01002014void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2015{
2016 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002017 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002018}
2019
Daniel Vetterc2c75132012-07-05 12:17:30 +02002020/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2021 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002022unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2023 unsigned int tiling_mode,
2024 unsigned int cpp,
2025 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002026{
Chris Wilsonbc752862013-02-21 20:04:31 +00002027 if (tiling_mode != I915_TILING_NONE) {
2028 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 tile_rows = *y / 8;
2031 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tiles = *x / (512/cpp);
2034 *x %= 512/cpp;
2035
2036 return tile_rows * pitch * 8 + tiles * 4096;
2037 } else {
2038 unsigned int offset;
2039
2040 offset = *y * pitch + *x * cpp;
2041 *y = 0;
2042 *x = (offset & 4095) / cpp;
2043 return offset & -4096;
2044 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002045}
2046
Jesse Barnes17638cd2011-06-24 12:19:23 -07002047static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2048 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002049{
2050 struct drm_device *dev = crtc->dev;
2051 struct drm_i915_private *dev_priv = dev->dev_private;
2052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2053 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002054 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002055 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002056 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002057 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002058 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002059
2060 switch (plane) {
2061 case 0:
2062 case 1:
2063 break;
2064 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002065 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002066 return -EINVAL;
2067 }
2068
2069 intel_fb = to_intel_framebuffer(fb);
2070 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002071
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 reg = DSPCNTR(plane);
2073 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002074 /* Mask out pixel format bits in case we change it */
2075 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002076 switch (fb->pixel_format) {
2077 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002078 dspcntr |= DISPPLANE_8BPP;
2079 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002080 case DRM_FORMAT_XRGB1555:
2081 case DRM_FORMAT_ARGB1555:
2082 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002083 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002084 case DRM_FORMAT_RGB565:
2085 dspcntr |= DISPPLANE_BGRX565;
2086 break;
2087 case DRM_FORMAT_XRGB8888:
2088 case DRM_FORMAT_ARGB8888:
2089 dspcntr |= DISPPLANE_BGRX888;
2090 break;
2091 case DRM_FORMAT_XBGR8888:
2092 case DRM_FORMAT_ABGR8888:
2093 dspcntr |= DISPPLANE_RGBX888;
2094 break;
2095 case DRM_FORMAT_XRGB2101010:
2096 case DRM_FORMAT_ARGB2101010:
2097 dspcntr |= DISPPLANE_BGRX101010;
2098 break;
2099 case DRM_FORMAT_XBGR2101010:
2100 case DRM_FORMAT_ABGR2101010:
2101 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002102 break;
2103 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002104 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002105 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002106
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002107 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002108 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002109 dspcntr |= DISPPLANE_TILED;
2110 else
2111 dspcntr &= ~DISPPLANE_TILED;
2112 }
2113
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002114 if (IS_G4X(dev))
2115 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2116
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002118
Daniel Vettere506a0c2012-07-05 12:17:29 +02002119 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002120
Daniel Vetterc2c75132012-07-05 12:17:30 +02002121 if (INTEL_INFO(dev)->gen >= 4) {
2122 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002123 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2124 fb->bits_per_pixel / 8,
2125 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002126 linear_offset -= intel_crtc->dspaddr_offset;
2127 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002128 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002129 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002130
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002131 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2132 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2133 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002134 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002135 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002136 I915_WRITE(DSPSURF(plane),
2137 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002138 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002139 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002140 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002141 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002142 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002143
Jesse Barnes17638cd2011-06-24 12:19:23 -07002144 return 0;
2145}
2146
2147static int ironlake_update_plane(struct drm_crtc *crtc,
2148 struct drm_framebuffer *fb, int x, int y)
2149{
2150 struct drm_device *dev = crtc->dev;
2151 struct drm_i915_private *dev_priv = dev->dev_private;
2152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2153 struct intel_framebuffer *intel_fb;
2154 struct drm_i915_gem_object *obj;
2155 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002156 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002157 u32 dspcntr;
2158 u32 reg;
2159
2160 switch (plane) {
2161 case 0:
2162 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002163 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 break;
2165 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002166 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 return -EINVAL;
2168 }
2169
2170 intel_fb = to_intel_framebuffer(fb);
2171 obj = intel_fb->obj;
2172
2173 reg = DSPCNTR(plane);
2174 dspcntr = I915_READ(reg);
2175 /* Mask out pixel format bits in case we change it */
2176 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002177 switch (fb->pixel_format) {
2178 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002179 dspcntr |= DISPPLANE_8BPP;
2180 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002181 case DRM_FORMAT_RGB565:
2182 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002183 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002184 case DRM_FORMAT_XRGB8888:
2185 case DRM_FORMAT_ARGB8888:
2186 dspcntr |= DISPPLANE_BGRX888;
2187 break;
2188 case DRM_FORMAT_XBGR8888:
2189 case DRM_FORMAT_ABGR8888:
2190 dspcntr |= DISPPLANE_RGBX888;
2191 break;
2192 case DRM_FORMAT_XRGB2101010:
2193 case DRM_FORMAT_ARGB2101010:
2194 dspcntr |= DISPPLANE_BGRX101010;
2195 break;
2196 case DRM_FORMAT_XBGR2101010:
2197 case DRM_FORMAT_ABGR2101010:
2198 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002199 break;
2200 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002201 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002202 }
2203
2204 if (obj->tiling_mode != I915_TILING_NONE)
2205 dspcntr |= DISPPLANE_TILED;
2206 else
2207 dspcntr &= ~DISPPLANE_TILED;
2208
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002209 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002210 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2211 else
2212 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213
2214 I915_WRITE(reg, dspcntr);
2215
Daniel Vettere506a0c2012-07-05 12:17:29 +02002216 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002217 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002218 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2219 fb->bits_per_pixel / 8,
2220 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002221 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002222
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002223 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2224 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2225 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002226 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002227 I915_WRITE(DSPSURF(plane),
2228 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002229 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002230 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2231 } else {
2232 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2233 I915_WRITE(DSPLINOFF(plane), linear_offset);
2234 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002235 POSTING_READ(reg);
2236
2237 return 0;
2238}
2239
2240/* Assume fb object is pinned & idle & fenced and just update base pointers */
2241static int
2242intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2243 int x, int y, enum mode_set_atomic state)
2244{
2245 struct drm_device *dev = crtc->dev;
2246 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002247
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002248 if (dev_priv->display.disable_fbc)
2249 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002250 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002251
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002252 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002253}
2254
Ville Syrjälä96a02912013-02-18 19:08:49 +02002255void intel_display_handle_reset(struct drm_device *dev)
2256{
2257 struct drm_i915_private *dev_priv = dev->dev_private;
2258 struct drm_crtc *crtc;
2259
2260 /*
2261 * Flips in the rings have been nuked by the reset,
2262 * so complete all pending flips so that user space
2263 * will get its events and not get stuck.
2264 *
2265 * Also update the base address of all primary
2266 * planes to the the last fb to make sure we're
2267 * showing the correct fb after a reset.
2268 *
2269 * Need to make two loops over the crtcs so that we
2270 * don't try to grab a crtc mutex before the
2271 * pending_flip_queue really got woken up.
2272 */
2273
2274 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2276 enum plane plane = intel_crtc->plane;
2277
2278 intel_prepare_page_flip(dev, plane);
2279 intel_finish_page_flip_plane(dev, plane);
2280 }
2281
2282 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2284
2285 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002286 /*
2287 * FIXME: Once we have proper support for primary planes (and
2288 * disabling them without disabling the entire crtc) allow again
2289 * a NULL crtc->fb.
2290 */
2291 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002292 dev_priv->display.update_plane(crtc, crtc->fb,
2293 crtc->x, crtc->y);
2294 mutex_unlock(&crtc->mutex);
2295 }
2296}
2297
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002298static int
Chris Wilson14667a42012-04-03 17:58:35 +01002299intel_finish_fb(struct drm_framebuffer *old_fb)
2300{
2301 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2302 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2303 bool was_interruptible = dev_priv->mm.interruptible;
2304 int ret;
2305
Chris Wilson14667a42012-04-03 17:58:35 +01002306 /* Big Hammer, we also need to ensure that any pending
2307 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2308 * current scanout is retired before unpinning the old
2309 * framebuffer.
2310 *
2311 * This should only fail upon a hung GPU, in which case we
2312 * can safely continue.
2313 */
2314 dev_priv->mm.interruptible = false;
2315 ret = i915_gem_object_finish_gpu(obj);
2316 dev_priv->mm.interruptible = was_interruptible;
2317
2318 return ret;
2319}
2320
Ville Syrjälä198598d2012-10-31 17:50:24 +02002321static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2322{
2323 struct drm_device *dev = crtc->dev;
2324 struct drm_i915_master_private *master_priv;
2325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2326
2327 if (!dev->primary->master)
2328 return;
2329
2330 master_priv = dev->primary->master->driver_priv;
2331 if (!master_priv->sarea_priv)
2332 return;
2333
2334 switch (intel_crtc->pipe) {
2335 case 0:
2336 master_priv->sarea_priv->pipeA_x = x;
2337 master_priv->sarea_priv->pipeA_y = y;
2338 break;
2339 case 1:
2340 master_priv->sarea_priv->pipeB_x = x;
2341 master_priv->sarea_priv->pipeB_y = y;
2342 break;
2343 default:
2344 break;
2345 }
2346}
2347
Chris Wilson14667a42012-04-03 17:58:35 +01002348static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002349intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002350 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002351{
2352 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002353 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002355 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002356 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002357
2358 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002359 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002360 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002361 return 0;
2362 }
2363
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002364 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002365 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2366 plane_name(intel_crtc->plane),
2367 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002368 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002369 }
2370
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002371 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002372 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002373 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002374 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002375 if (ret != 0) {
2376 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002377 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002378 return ret;
2379 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002380
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002381 /*
2382 * Update pipe size and adjust fitter if needed: the reason for this is
2383 * that in compute_mode_changes we check the native mode (not the pfit
2384 * mode) to see if we can flip rather than do a full mode set. In the
2385 * fastboot case, we'll flip, but if we don't update the pipesrc and
2386 * pfit state, we'll end up with a big fb scanned out into the wrong
2387 * sized surface.
2388 *
2389 * To fix this properly, we need to hoist the checks up into
2390 * compute_mode_changes (or above), check the actual pfit state and
2391 * whether the platform allows pfit disable with pipe active, and only
2392 * then update the pipesrc and pfit state, even on the flip path.
2393 */
Jani Nikulad330a952014-01-21 11:24:25 +02002394 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002395 const struct drm_display_mode *adjusted_mode =
2396 &intel_crtc->config.adjusted_mode;
2397
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002398 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002399 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2400 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002401 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002402 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2403 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2404 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2405 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2406 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2407 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002408 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2409 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002410 }
2411
Daniel Vetter94352cf2012-07-05 22:51:56 +02002412 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002413 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002414 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002415 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002416 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002417 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002418 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002419
Daniel Vetter94352cf2012-07-05 22:51:56 +02002420 old_fb = crtc->fb;
2421 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002422 crtc->x = x;
2423 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002424
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002425 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002426 if (intel_crtc->active && old_fb != fb)
2427 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002429 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002430
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002431 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002432 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002433 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002434
Ville Syrjälä198598d2012-10-31 17:50:24 +02002435 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002436
2437 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002438}
2439
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002440static void intel_fdi_normal_train(struct drm_crtc *crtc)
2441{
2442 struct drm_device *dev = crtc->dev;
2443 struct drm_i915_private *dev_priv = dev->dev_private;
2444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2445 int pipe = intel_crtc->pipe;
2446 u32 reg, temp;
2447
2448 /* enable normal train */
2449 reg = FDI_TX_CTL(pipe);
2450 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002451 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002452 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2453 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002454 } else {
2455 temp &= ~FDI_LINK_TRAIN_NONE;
2456 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002457 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002458 I915_WRITE(reg, temp);
2459
2460 reg = FDI_RX_CTL(pipe);
2461 temp = I915_READ(reg);
2462 if (HAS_PCH_CPT(dev)) {
2463 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2464 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2465 } else {
2466 temp &= ~FDI_LINK_TRAIN_NONE;
2467 temp |= FDI_LINK_TRAIN_NONE;
2468 }
2469 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2470
2471 /* wait one idle pattern time */
2472 POSTING_READ(reg);
2473 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002474
2475 /* IVB wants error correction enabled */
2476 if (IS_IVYBRIDGE(dev))
2477 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2478 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002479}
2480
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002481static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002482{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002483 return crtc->base.enabled && crtc->active &&
2484 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002485}
2486
Daniel Vetter01a415f2012-10-27 15:58:40 +02002487static void ivb_modeset_global_resources(struct drm_device *dev)
2488{
2489 struct drm_i915_private *dev_priv = dev->dev_private;
2490 struct intel_crtc *pipe_B_crtc =
2491 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2492 struct intel_crtc *pipe_C_crtc =
2493 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2494 uint32_t temp;
2495
Daniel Vetter1e833f42013-02-19 22:31:57 +01002496 /*
2497 * When everything is off disable fdi C so that we could enable fdi B
2498 * with all lanes. Note that we don't care about enabled pipes without
2499 * an enabled pch encoder.
2500 */
2501 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2502 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002503 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2504 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2505
2506 temp = I915_READ(SOUTH_CHICKEN1);
2507 temp &= ~FDI_BC_BIFURCATION_SELECT;
2508 DRM_DEBUG_KMS("disabling fdi C rx\n");
2509 I915_WRITE(SOUTH_CHICKEN1, temp);
2510 }
2511}
2512
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513/* The FDI link training functions for ILK/Ibexpeak. */
2514static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2515{
2516 struct drm_device *dev = crtc->dev;
2517 struct drm_i915_private *dev_priv = dev->dev_private;
2518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2519 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002520 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002523 /* FDI needs bits from pipe & plane first */
2524 assert_pipe_enabled(dev_priv, pipe);
2525 assert_plane_enabled(dev_priv, plane);
2526
Adam Jacksone1a44742010-06-25 15:32:14 -04002527 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2528 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 reg = FDI_RX_IMR(pipe);
2530 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002531 temp &= ~FDI_RX_SYMBOL_LOCK;
2532 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 I915_WRITE(reg, temp);
2534 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002535 udelay(150);
2536
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 reg = FDI_TX_CTL(pipe);
2539 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002540 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2541 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 temp &= ~FDI_LINK_TRAIN_NONE;
2543 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545
Chris Wilson5eddb702010-09-11 13:48:45 +01002546 reg = FDI_RX_CTL(pipe);
2547 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 temp &= ~FDI_LINK_TRAIN_NONE;
2549 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2551
2552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 udelay(150);
2554
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002555 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002556 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2557 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2558 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002559
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002561 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2564
2565 if ((temp & FDI_RX_BIT_LOCK)) {
2566 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 break;
2569 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002571 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002572 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002573
2574 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 reg = FDI_TX_CTL(pipe);
2576 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 temp &= ~FDI_LINK_TRAIN_NONE;
2578 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
Chris Wilson5eddb702010-09-11 13:48:45 +01002581 reg = FDI_RX_CTL(pipe);
2582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 temp &= ~FDI_LINK_TRAIN_NONE;
2584 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 I915_WRITE(reg, temp);
2586
2587 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 udelay(150);
2589
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002591 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002592 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2594
2595 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597 DRM_DEBUG_KMS("FDI train 2 done.\n");
2598 break;
2599 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002601 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603
2604 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002605
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002606}
2607
Akshay Joshi0206e352011-08-16 15:34:10 -04002608static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002609 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2610 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2611 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2612 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2613};
2614
2615/* The FDI link training functions for SNB/Cougarpoint. */
2616static void gen6_fdi_link_train(struct drm_crtc *crtc)
2617{
2618 struct drm_device *dev = crtc->dev;
2619 struct drm_i915_private *dev_priv = dev->dev_private;
2620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2621 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002622 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002623
Adam Jacksone1a44742010-06-25 15:32:14 -04002624 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2625 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 reg = FDI_RX_IMR(pipe);
2627 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002628 temp &= ~FDI_RX_SYMBOL_LOCK;
2629 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 I915_WRITE(reg, temp);
2631
2632 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002633 udelay(150);
2634
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 reg = FDI_TX_CTL(pipe);
2637 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002638 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2639 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002640 temp &= ~FDI_LINK_TRAIN_NONE;
2641 temp |= FDI_LINK_TRAIN_PATTERN_1;
2642 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2643 /* SNB-B */
2644 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002645 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002646
Daniel Vetterd74cf322012-10-26 10:58:13 +02002647 I915_WRITE(FDI_RX_MISC(pipe),
2648 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2649
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 reg = FDI_RX_CTL(pipe);
2651 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002652 if (HAS_PCH_CPT(dev)) {
2653 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2654 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2655 } else {
2656 temp &= ~FDI_LINK_TRAIN_NONE;
2657 temp |= FDI_LINK_TRAIN_PATTERN_1;
2658 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2660
2661 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 udelay(150);
2663
Akshay Joshi0206e352011-08-16 15:34:10 -04002664 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 reg = FDI_TX_CTL(pipe);
2666 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 I915_WRITE(reg, temp);
2670
2671 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002672 udelay(500);
2673
Sean Paulfa37d392012-03-02 12:53:39 -05002674 for (retry = 0; retry < 5; retry++) {
2675 reg = FDI_RX_IIR(pipe);
2676 temp = I915_READ(reg);
2677 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2678 if (temp & FDI_RX_BIT_LOCK) {
2679 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2680 DRM_DEBUG_KMS("FDI train 1 done.\n");
2681 break;
2682 }
2683 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002684 }
Sean Paulfa37d392012-03-02 12:53:39 -05002685 if (retry < 5)
2686 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002687 }
2688 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002690
2691 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 reg = FDI_TX_CTL(pipe);
2693 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694 temp &= ~FDI_LINK_TRAIN_NONE;
2695 temp |= FDI_LINK_TRAIN_PATTERN_2;
2696 if (IS_GEN6(dev)) {
2697 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2698 /* SNB-B */
2699 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2700 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002701 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002702
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 reg = FDI_RX_CTL(pipe);
2704 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002705 if (HAS_PCH_CPT(dev)) {
2706 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2707 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2708 } else {
2709 temp &= ~FDI_LINK_TRAIN_NONE;
2710 temp |= FDI_LINK_TRAIN_PATTERN_2;
2711 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002712 I915_WRITE(reg, temp);
2713
2714 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715 udelay(150);
2716
Akshay Joshi0206e352011-08-16 15:34:10 -04002717 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002718 reg = FDI_TX_CTL(pipe);
2719 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002720 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2721 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 I915_WRITE(reg, temp);
2723
2724 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002725 udelay(500);
2726
Sean Paulfa37d392012-03-02 12:53:39 -05002727 for (retry = 0; retry < 5; retry++) {
2728 reg = FDI_RX_IIR(pipe);
2729 temp = I915_READ(reg);
2730 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2731 if (temp & FDI_RX_SYMBOL_LOCK) {
2732 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2733 DRM_DEBUG_KMS("FDI train 2 done.\n");
2734 break;
2735 }
2736 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002737 }
Sean Paulfa37d392012-03-02 12:53:39 -05002738 if (retry < 5)
2739 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002740 }
2741 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002742 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002743
2744 DRM_DEBUG_KMS("FDI train done.\n");
2745}
2746
Jesse Barnes357555c2011-04-28 15:09:55 -07002747/* Manual link training for Ivy Bridge A0 parts */
2748static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2749{
2750 struct drm_device *dev = crtc->dev;
2751 struct drm_i915_private *dev_priv = dev->dev_private;
2752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2753 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002754 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002755
2756 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2757 for train result */
2758 reg = FDI_RX_IMR(pipe);
2759 temp = I915_READ(reg);
2760 temp &= ~FDI_RX_SYMBOL_LOCK;
2761 temp &= ~FDI_RX_BIT_LOCK;
2762 I915_WRITE(reg, temp);
2763
2764 POSTING_READ(reg);
2765 udelay(150);
2766
Daniel Vetter01a415f2012-10-27 15:58:40 +02002767 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2768 I915_READ(FDI_RX_IIR(pipe)));
2769
Jesse Barnes139ccd32013-08-19 11:04:55 -07002770 /* Try each vswing and preemphasis setting twice before moving on */
2771 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2772 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002773 reg = FDI_TX_CTL(pipe);
2774 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002775 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2776 temp &= ~FDI_TX_ENABLE;
2777 I915_WRITE(reg, temp);
2778
2779 reg = FDI_RX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 temp &= ~FDI_LINK_TRAIN_AUTO;
2782 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2783 temp &= ~FDI_RX_ENABLE;
2784 I915_WRITE(reg, temp);
2785
2786 /* enable CPU FDI TX and PCH FDI RX */
2787 reg = FDI_TX_CTL(pipe);
2788 temp = I915_READ(reg);
2789 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2790 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2791 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002792 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002793 temp |= snb_b_fdi_train_param[j/2];
2794 temp |= FDI_COMPOSITE_SYNC;
2795 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2796
2797 I915_WRITE(FDI_RX_MISC(pipe),
2798 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2799
2800 reg = FDI_RX_CTL(pipe);
2801 temp = I915_READ(reg);
2802 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2803 temp |= FDI_COMPOSITE_SYNC;
2804 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2805
2806 POSTING_READ(reg);
2807 udelay(1); /* should be 0.5us */
2808
2809 for (i = 0; i < 4; i++) {
2810 reg = FDI_RX_IIR(pipe);
2811 temp = I915_READ(reg);
2812 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2813
2814 if (temp & FDI_RX_BIT_LOCK ||
2815 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2816 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2817 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2818 i);
2819 break;
2820 }
2821 udelay(1); /* should be 0.5us */
2822 }
2823 if (i == 4) {
2824 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2825 continue;
2826 }
2827
2828 /* Train 2 */
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
2831 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2832 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2833 I915_WRITE(reg, temp);
2834
2835 reg = FDI_RX_CTL(pipe);
2836 temp = I915_READ(reg);
2837 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2838 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002839 I915_WRITE(reg, temp);
2840
2841 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002842 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002843
Jesse Barnes139ccd32013-08-19 11:04:55 -07002844 for (i = 0; i < 4; i++) {
2845 reg = FDI_RX_IIR(pipe);
2846 temp = I915_READ(reg);
2847 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002848
Jesse Barnes139ccd32013-08-19 11:04:55 -07002849 if (temp & FDI_RX_SYMBOL_LOCK ||
2850 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2851 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2852 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2853 i);
2854 goto train_done;
2855 }
2856 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002857 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002858 if (i == 4)
2859 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002860 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002861
Jesse Barnes139ccd32013-08-19 11:04:55 -07002862train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002863 DRM_DEBUG_KMS("FDI train done.\n");
2864}
2865
Daniel Vetter88cefb62012-08-12 19:27:14 +02002866static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002867{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002868 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002869 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002870 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002871 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002872
Jesse Barnesc64e3112010-09-10 11:27:03 -07002873
Jesse Barnes0e23b992010-09-10 11:10:00 -07002874 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002875 reg = FDI_RX_CTL(pipe);
2876 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002877 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2878 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002879 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002880 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2881
2882 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002883 udelay(200);
2884
2885 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002886 temp = I915_READ(reg);
2887 I915_WRITE(reg, temp | FDI_PCDCLK);
2888
2889 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002890 udelay(200);
2891
Paulo Zanoni20749732012-11-23 15:30:38 -02002892 /* Enable CPU FDI TX PLL, always on for Ironlake */
2893 reg = FDI_TX_CTL(pipe);
2894 temp = I915_READ(reg);
2895 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2896 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002897
Paulo Zanoni20749732012-11-23 15:30:38 -02002898 POSTING_READ(reg);
2899 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002900 }
2901}
2902
Daniel Vetter88cefb62012-08-12 19:27:14 +02002903static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2904{
2905 struct drm_device *dev = intel_crtc->base.dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 int pipe = intel_crtc->pipe;
2908 u32 reg, temp;
2909
2910 /* Switch from PCDclk to Rawclk */
2911 reg = FDI_RX_CTL(pipe);
2912 temp = I915_READ(reg);
2913 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2914
2915 /* Disable CPU FDI TX PLL */
2916 reg = FDI_TX_CTL(pipe);
2917 temp = I915_READ(reg);
2918 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2919
2920 POSTING_READ(reg);
2921 udelay(100);
2922
2923 reg = FDI_RX_CTL(pipe);
2924 temp = I915_READ(reg);
2925 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2926
2927 /* Wait for the clocks to turn off. */
2928 POSTING_READ(reg);
2929 udelay(100);
2930}
2931
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002932static void ironlake_fdi_disable(struct drm_crtc *crtc)
2933{
2934 struct drm_device *dev = crtc->dev;
2935 struct drm_i915_private *dev_priv = dev->dev_private;
2936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2937 int pipe = intel_crtc->pipe;
2938 u32 reg, temp;
2939
2940 /* disable CPU FDI tx and PCH FDI rx */
2941 reg = FDI_TX_CTL(pipe);
2942 temp = I915_READ(reg);
2943 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2944 POSTING_READ(reg);
2945
2946 reg = FDI_RX_CTL(pipe);
2947 temp = I915_READ(reg);
2948 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002949 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002950 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2951
2952 POSTING_READ(reg);
2953 udelay(100);
2954
2955 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002956 if (HAS_PCH_IBX(dev)) {
2957 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002958 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002959
2960 /* still set train pattern 1 */
2961 reg = FDI_TX_CTL(pipe);
2962 temp = I915_READ(reg);
2963 temp &= ~FDI_LINK_TRAIN_NONE;
2964 temp |= FDI_LINK_TRAIN_PATTERN_1;
2965 I915_WRITE(reg, temp);
2966
2967 reg = FDI_RX_CTL(pipe);
2968 temp = I915_READ(reg);
2969 if (HAS_PCH_CPT(dev)) {
2970 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2971 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2972 } else {
2973 temp &= ~FDI_LINK_TRAIN_NONE;
2974 temp |= FDI_LINK_TRAIN_PATTERN_1;
2975 }
2976 /* BPC in FDI rx is consistent with that in PIPECONF */
2977 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002978 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002979 I915_WRITE(reg, temp);
2980
2981 POSTING_READ(reg);
2982 udelay(100);
2983}
2984
Chris Wilson5bb61642012-09-27 21:25:58 +01002985static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2986{
2987 struct drm_device *dev = crtc->dev;
2988 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002990 unsigned long flags;
2991 bool pending;
2992
Ville Syrjälä10d83732013-01-29 18:13:34 +02002993 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2994 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002995 return false;
2996
2997 spin_lock_irqsave(&dev->event_lock, flags);
2998 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2999 spin_unlock_irqrestore(&dev->event_lock, flags);
3000
3001 return pending;
3002}
3003
Chris Wilson5dce5b932014-01-20 10:17:36 +00003004bool intel_has_pending_fb_unpin(struct drm_device *dev)
3005{
3006 struct intel_crtc *crtc;
3007
3008 /* Note that we don't need to be called with mode_config.lock here
3009 * as our list of CRTC objects is static for the lifetime of the
3010 * device and so cannot disappear as we iterate. Similarly, we can
3011 * happily treat the predicates as racy, atomic checks as userspace
3012 * cannot claim and pin a new fb without at least acquring the
3013 * struct_mutex and so serialising with us.
3014 */
3015 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3016 if (atomic_read(&crtc->unpin_work_count) == 0)
3017 continue;
3018
3019 if (crtc->unpin_work)
3020 intel_wait_for_vblank(dev, crtc->pipe);
3021
3022 return true;
3023 }
3024
3025 return false;
3026}
3027
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003028static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3029{
Chris Wilson0f911282012-04-17 10:05:38 +01003030 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003031 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003032
3033 if (crtc->fb == NULL)
3034 return;
3035
Daniel Vetter2c10d572012-12-20 21:24:07 +01003036 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3037
Chris Wilson5bb61642012-09-27 21:25:58 +01003038 wait_event(dev_priv->pending_flip_queue,
3039 !intel_crtc_has_pending_flip(crtc));
3040
Chris Wilson0f911282012-04-17 10:05:38 +01003041 mutex_lock(&dev->struct_mutex);
3042 intel_finish_fb(crtc->fb);
3043 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003044}
3045
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003046/* Program iCLKIP clock to the desired frequency */
3047static void lpt_program_iclkip(struct drm_crtc *crtc)
3048{
3049 struct drm_device *dev = crtc->dev;
3050 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003051 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003052 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3053 u32 temp;
3054
Daniel Vetter09153002012-12-12 14:06:44 +01003055 mutex_lock(&dev_priv->dpio_lock);
3056
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003057 /* It is necessary to ungate the pixclk gate prior to programming
3058 * the divisors, and gate it back when it is done.
3059 */
3060 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3061
3062 /* Disable SSCCTL */
3063 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003064 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3065 SBI_SSCCTL_DISABLE,
3066 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003067
3068 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003069 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003070 auxdiv = 1;
3071 divsel = 0x41;
3072 phaseinc = 0x20;
3073 } else {
3074 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003075 * but the adjusted_mode->crtc_clock in in KHz. To get the
3076 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003077 * convert the virtual clock precision to KHz here for higher
3078 * precision.
3079 */
3080 u32 iclk_virtual_root_freq = 172800 * 1000;
3081 u32 iclk_pi_range = 64;
3082 u32 desired_divisor, msb_divisor_value, pi_value;
3083
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003084 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003085 msb_divisor_value = desired_divisor / iclk_pi_range;
3086 pi_value = desired_divisor % iclk_pi_range;
3087
3088 auxdiv = 0;
3089 divsel = msb_divisor_value - 2;
3090 phaseinc = pi_value;
3091 }
3092
3093 /* This should not happen with any sane values */
3094 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3095 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3096 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3097 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3098
3099 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003100 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003101 auxdiv,
3102 divsel,
3103 phasedir,
3104 phaseinc);
3105
3106 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003107 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003108 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3109 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3110 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3111 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3112 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3113 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003114 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003115
3116 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003117 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003118 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3119 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003120 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003121
3122 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003123 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003124 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003125 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003126
3127 /* Wait for initialization time */
3128 udelay(24);
3129
3130 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003131
3132 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003133}
3134
Daniel Vetter275f01b22013-05-03 11:49:47 +02003135static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3136 enum pipe pch_transcoder)
3137{
3138 struct drm_device *dev = crtc->base.dev;
3139 struct drm_i915_private *dev_priv = dev->dev_private;
3140 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3141
3142 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3143 I915_READ(HTOTAL(cpu_transcoder)));
3144 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3145 I915_READ(HBLANK(cpu_transcoder)));
3146 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3147 I915_READ(HSYNC(cpu_transcoder)));
3148
3149 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3150 I915_READ(VTOTAL(cpu_transcoder)));
3151 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3152 I915_READ(VBLANK(cpu_transcoder)));
3153 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3154 I915_READ(VSYNC(cpu_transcoder)));
3155 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3156 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3157}
3158
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003159static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3160{
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162 uint32_t temp;
3163
3164 temp = I915_READ(SOUTH_CHICKEN1);
3165 if (temp & FDI_BC_BIFURCATION_SELECT)
3166 return;
3167
3168 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3169 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3170
3171 temp |= FDI_BC_BIFURCATION_SELECT;
3172 DRM_DEBUG_KMS("enabling fdi C rx\n");
3173 I915_WRITE(SOUTH_CHICKEN1, temp);
3174 POSTING_READ(SOUTH_CHICKEN1);
3175}
3176
3177static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3178{
3179 struct drm_device *dev = intel_crtc->base.dev;
3180 struct drm_i915_private *dev_priv = dev->dev_private;
3181
3182 switch (intel_crtc->pipe) {
3183 case PIPE_A:
3184 break;
3185 case PIPE_B:
3186 if (intel_crtc->config.fdi_lanes > 2)
3187 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3188 else
3189 cpt_enable_fdi_bc_bifurcation(dev);
3190
3191 break;
3192 case PIPE_C:
3193 cpt_enable_fdi_bc_bifurcation(dev);
3194
3195 break;
3196 default:
3197 BUG();
3198 }
3199}
3200
Jesse Barnesf67a5592011-01-05 10:31:48 -08003201/*
3202 * Enable PCH resources required for PCH ports:
3203 * - PCH PLLs
3204 * - FDI training & RX/TX
3205 * - update transcoder timings
3206 * - DP transcoding bits
3207 * - transcoder
3208 */
3209static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003210{
3211 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3214 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003215 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003216
Daniel Vetterab9412b2013-05-03 11:49:46 +02003217 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003218
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003219 if (IS_IVYBRIDGE(dev))
3220 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3221
Daniel Vettercd986ab2012-10-26 10:58:12 +02003222 /* Write the TU size bits before fdi link training, so that error
3223 * detection works. */
3224 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3225 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3226
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003227 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003228 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003229
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003230 /* We need to program the right clock selection before writing the pixel
3231 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003232 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003233 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003234
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003235 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003236 temp |= TRANS_DPLL_ENABLE(pipe);
3237 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003238 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003239 temp |= sel;
3240 else
3241 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003242 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003243 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003244
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003245 /* XXX: pch pll's can be enabled any time before we enable the PCH
3246 * transcoder, and we actually should do this to not upset any PCH
3247 * transcoder that already use the clock when we share it.
3248 *
3249 * Note that enable_shared_dpll tries to do the right thing, but
3250 * get_shared_dpll unconditionally resets the pll - we need that to have
3251 * the right LVDS enable sequence. */
3252 ironlake_enable_shared_dpll(intel_crtc);
3253
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003254 /* set transcoder timing, panel must allow it */
3255 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003256 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003257
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003258 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003259
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003260 /* For PCH DP, enable TRANS_DP_CTL */
3261 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003262 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3263 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003264 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003265 reg = TRANS_DP_CTL(pipe);
3266 temp = I915_READ(reg);
3267 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003268 TRANS_DP_SYNC_MASK |
3269 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003270 temp |= (TRANS_DP_OUTPUT_ENABLE |
3271 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003272 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003273
3274 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003275 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003276 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003277 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003278
3279 switch (intel_trans_dp_port_sel(crtc)) {
3280 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003282 break;
3283 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003284 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003285 break;
3286 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003287 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003288 break;
3289 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003290 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003291 }
3292
Chris Wilson5eddb702010-09-11 13:48:45 +01003293 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003294 }
3295
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003296 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003297}
3298
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003299static void lpt_pch_enable(struct drm_crtc *crtc)
3300{
3301 struct drm_device *dev = crtc->dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003304 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003305
Daniel Vetterab9412b2013-05-03 11:49:46 +02003306 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003307
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003308 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003309
Paulo Zanoni0540e482012-10-31 18:12:40 -02003310 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003311 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003312
Paulo Zanoni937bb612012-10-31 18:12:47 -02003313 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003314}
3315
Daniel Vettere2b78262013-06-07 23:10:03 +02003316static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003317{
Daniel Vettere2b78262013-06-07 23:10:03 +02003318 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003319
3320 if (pll == NULL)
3321 return;
3322
3323 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003324 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003325 return;
3326 }
3327
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003328 if (--pll->refcount == 0) {
3329 WARN_ON(pll->on);
3330 WARN_ON(pll->active);
3331 }
3332
Daniel Vettera43f6e02013-06-07 23:10:32 +02003333 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003334}
3335
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003336static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003337{
Daniel Vettere2b78262013-06-07 23:10:03 +02003338 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3339 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3340 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003341
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003342 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003343 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3344 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003345 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003346 }
3347
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003348 if (HAS_PCH_IBX(dev_priv->dev)) {
3349 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003350 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003351 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003352
Daniel Vetter46edb022013-06-05 13:34:12 +02003353 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3354 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003355
3356 goto found;
3357 }
3358
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003359 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3360 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003361
3362 /* Only want to check enabled timings first */
3363 if (pll->refcount == 0)
3364 continue;
3365
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003366 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3367 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003368 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003369 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003370 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003371
3372 goto found;
3373 }
3374 }
3375
3376 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003377 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3378 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003379 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003380 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3381 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003382 goto found;
3383 }
3384 }
3385
3386 return NULL;
3387
3388found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003389 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003390 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3391 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003392
Daniel Vettercdbd2312013-06-05 13:34:03 +02003393 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003394 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3395 sizeof(pll->hw_state));
3396
Daniel Vetter46edb022013-06-05 13:34:12 +02003397 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003398 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003399 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003400
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003401 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003402 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003403 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003404
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003405 return pll;
3406}
3407
Daniel Vettera1520312013-05-03 11:49:50 +02003408static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003411 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003412 u32 temp;
3413
3414 temp = I915_READ(dslreg);
3415 udelay(500);
3416 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003417 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003418 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003419 }
3420}
3421
Jesse Barnesb074cec2013-04-25 12:55:02 -07003422static void ironlake_pfit_enable(struct intel_crtc *crtc)
3423{
3424 struct drm_device *dev = crtc->base.dev;
3425 struct drm_i915_private *dev_priv = dev->dev_private;
3426 int pipe = crtc->pipe;
3427
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003428 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003429 /* Force use of hard-coded filter coefficients
3430 * as some pre-programmed values are broken,
3431 * e.g. x201.
3432 */
3433 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3434 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3435 PF_PIPE_SEL_IVB(pipe));
3436 else
3437 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3438 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3439 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003440 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003441}
3442
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003443static void intel_enable_planes(struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
3446 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3447 struct intel_plane *intel_plane;
3448
3449 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3450 if (intel_plane->pipe == pipe)
3451 intel_plane_restore(&intel_plane->base);
3452}
3453
3454static void intel_disable_planes(struct drm_crtc *crtc)
3455{
3456 struct drm_device *dev = crtc->dev;
3457 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3458 struct intel_plane *intel_plane;
3459
3460 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3461 if (intel_plane->pipe == pipe)
3462 intel_plane_disable(&intel_plane->base);
3463}
3464
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003465void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003466{
3467 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3468
3469 if (!crtc->config.ips_enabled)
3470 return;
3471
3472 /* We can only enable IPS after we enable a plane and wait for a vblank.
3473 * We guarantee that the plane is enabled by calling intel_enable_ips
3474 * only after intel_enable_plane. And intel_enable_plane already waits
3475 * for a vblank, so all we need to do here is to enable the IPS bit. */
3476 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003477 if (IS_BROADWELL(crtc->base.dev)) {
3478 mutex_lock(&dev_priv->rps.hw_lock);
3479 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3480 mutex_unlock(&dev_priv->rps.hw_lock);
3481 /* Quoting Art Runyan: "its not safe to expect any particular
3482 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003483 * mailbox." Moreover, the mailbox may return a bogus state,
3484 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003485 */
3486 } else {
3487 I915_WRITE(IPS_CTL, IPS_ENABLE);
3488 /* The bit only becomes 1 in the next vblank, so this wait here
3489 * is essentially intel_wait_for_vblank. If we don't have this
3490 * and don't wait for vblanks until the end of crtc_enable, then
3491 * the HW state readout code will complain that the expected
3492 * IPS_CTL value is not the one we read. */
3493 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3494 DRM_ERROR("Timed out waiting for IPS enable\n");
3495 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003496}
3497
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003498void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003499{
3500 struct drm_device *dev = crtc->base.dev;
3501 struct drm_i915_private *dev_priv = dev->dev_private;
3502
3503 if (!crtc->config.ips_enabled)
3504 return;
3505
3506 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003507 if (IS_BROADWELL(crtc->base.dev)) {
3508 mutex_lock(&dev_priv->rps.hw_lock);
3509 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3510 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003511 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003512 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003513 POSTING_READ(IPS_CTL);
3514 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003515
3516 /* We need to wait for a vblank before we can disable the plane. */
3517 intel_wait_for_vblank(dev, crtc->pipe);
3518}
3519
3520/** Loads the palette/gamma unit for the CRTC with the prepared values */
3521static void intel_crtc_load_lut(struct drm_crtc *crtc)
3522{
3523 struct drm_device *dev = crtc->dev;
3524 struct drm_i915_private *dev_priv = dev->dev_private;
3525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3526 enum pipe pipe = intel_crtc->pipe;
3527 int palreg = PALETTE(pipe);
3528 int i;
3529 bool reenable_ips = false;
3530
3531 /* The clocks have to be on to load the palette. */
3532 if (!crtc->enabled || !intel_crtc->active)
3533 return;
3534
3535 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3536 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3537 assert_dsi_pll_enabled(dev_priv);
3538 else
3539 assert_pll_enabled(dev_priv, pipe);
3540 }
3541
3542 /* use legacy palette for Ironlake */
3543 if (HAS_PCH_SPLIT(dev))
3544 palreg = LGC_PALETTE(pipe);
3545
3546 /* Workaround : Do not read or write the pipe palette/gamma data while
3547 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3548 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003549 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003550 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3551 GAMMA_MODE_MODE_SPLIT)) {
3552 hsw_disable_ips(intel_crtc);
3553 reenable_ips = true;
3554 }
3555
3556 for (i = 0; i < 256; i++) {
3557 I915_WRITE(palreg + 4 * i,
3558 (intel_crtc->lut_r[i] << 16) |
3559 (intel_crtc->lut_g[i] << 8) |
3560 intel_crtc->lut_b[i]);
3561 }
3562
3563 if (reenable_ips)
3564 hsw_enable_ips(intel_crtc);
3565}
3566
Jesse Barnesf67a5592011-01-05 10:31:48 -08003567static void ironlake_crtc_enable(struct drm_crtc *crtc)
3568{
3569 struct drm_device *dev = crtc->dev;
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003572 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003573 int pipe = intel_crtc->pipe;
3574 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003575
Daniel Vetter08a48462012-07-02 11:43:47 +02003576 WARN_ON(!crtc->enabled);
3577
Jesse Barnesf67a5592011-01-05 10:31:48 -08003578 if (intel_crtc->active)
3579 return;
3580
3581 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003582
3583 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3584 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3585
Daniel Vetterf6736a12013-06-05 13:34:30 +02003586 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003587 if (encoder->pre_enable)
3588 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003589
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003590 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003591 /* Note: FDI PLL enabling _must_ be done before we enable the
3592 * cpu pipes, hence this is separate from all the other fdi/pch
3593 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003594 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003595 } else {
3596 assert_fdi_tx_disabled(dev_priv, pipe);
3597 assert_fdi_rx_disabled(dev_priv, pipe);
3598 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003599
Jesse Barnesb074cec2013-04-25 12:55:02 -07003600 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003601
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003602 /*
3603 * On ILK+ LUT must be loaded before the pipe is running but with
3604 * clocks enabled
3605 */
3606 intel_crtc_load_lut(crtc);
3607
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003608 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003609 intel_enable_pipe(intel_crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003610 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003611 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003612 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003613
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003614 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003615 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003616
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003617 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003618 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003619 mutex_unlock(&dev->struct_mutex);
3620
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003621 for_each_encoder_on_crtc(dev, crtc, encoder)
3622 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003623
3624 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003625 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003626
3627 /*
3628 * There seems to be a race in PCH platform hw (at least on some
3629 * outputs) where an enabled pipe still completes any pageflip right
3630 * away (as if the pipe is off) instead of waiting for vblank. As soon
3631 * as the first vblank happend, everything works as expected. Hence just
3632 * wait for one vblank before returning to avoid strange things
3633 * happening.
3634 */
3635 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003636}
3637
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003638/* IPS only exists on ULT machines and is tied to pipe A. */
3639static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3640{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003641 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003642}
3643
Ville Syrjälädda9a662013-09-19 17:00:37 -03003644static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3645{
3646 struct drm_device *dev = crtc->dev;
3647 struct drm_i915_private *dev_priv = dev->dev_private;
3648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3649 int pipe = intel_crtc->pipe;
3650 int plane = intel_crtc->plane;
3651
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003652 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003653 intel_enable_planes(crtc);
3654 intel_crtc_update_cursor(crtc, true);
3655
3656 hsw_enable_ips(intel_crtc);
3657
3658 mutex_lock(&dev->struct_mutex);
3659 intel_update_fbc(dev);
3660 mutex_unlock(&dev->struct_mutex);
3661}
3662
3663static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3664{
3665 struct drm_device *dev = crtc->dev;
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3668 int pipe = intel_crtc->pipe;
3669 int plane = intel_crtc->plane;
3670
3671 intel_crtc_wait_for_pending_flips(crtc);
3672 drm_vblank_off(dev, pipe);
3673
3674 /* FBC must be disabled before disabling the plane on HSW. */
3675 if (dev_priv->fbc.plane == plane)
3676 intel_disable_fbc(dev);
3677
3678 hsw_disable_ips(intel_crtc);
3679
3680 intel_crtc_update_cursor(crtc, false);
3681 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003682 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003683}
3684
Paulo Zanonie4916942013-09-20 16:21:19 -03003685/*
3686 * This implements the workaround described in the "notes" section of the mode
3687 * set sequence documentation. When going from no pipes or single pipe to
3688 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3689 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3690 */
3691static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3692{
3693 struct drm_device *dev = crtc->base.dev;
3694 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3695
3696 /* We want to get the other_active_crtc only if there's only 1 other
3697 * active crtc. */
3698 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3699 if (!crtc_it->active || crtc_it == crtc)
3700 continue;
3701
3702 if (other_active_crtc)
3703 return;
3704
3705 other_active_crtc = crtc_it;
3706 }
3707 if (!other_active_crtc)
3708 return;
3709
3710 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3711 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3712}
3713
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003714static void haswell_crtc_enable(struct drm_crtc *crtc)
3715{
3716 struct drm_device *dev = crtc->dev;
3717 struct drm_i915_private *dev_priv = dev->dev_private;
3718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3719 struct intel_encoder *encoder;
3720 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003721
3722 WARN_ON(!crtc->enabled);
3723
3724 if (intel_crtc->active)
3725 return;
3726
3727 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003728
3729 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3730 if (intel_crtc->config.has_pch_encoder)
3731 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3732
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003733 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003734 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003735
3736 for_each_encoder_on_crtc(dev, crtc, encoder)
3737 if (encoder->pre_enable)
3738 encoder->pre_enable(encoder);
3739
Paulo Zanoni1f544382012-10-24 11:32:00 -02003740 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003741
Jesse Barnesb074cec2013-04-25 12:55:02 -07003742 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003743
3744 /*
3745 * On ILK+ LUT must be loaded before the pipe is running but with
3746 * clocks enabled
3747 */
3748 intel_crtc_load_lut(crtc);
3749
Paulo Zanoni1f544382012-10-24 11:32:00 -02003750 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003751 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003752
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003753 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003754 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003755
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003756 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003757 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003758
Jani Nikula8807e552013-08-30 19:40:32 +03003759 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003760 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003761 intel_opregion_notify_encoder(encoder, true);
3762 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003763
Paulo Zanonie4916942013-09-20 16:21:19 -03003764 /* If we change the relative order between pipe/planes enabling, we need
3765 * to change the workaround. */
3766 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003767 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003768}
3769
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003770static void ironlake_pfit_disable(struct intel_crtc *crtc)
3771{
3772 struct drm_device *dev = crtc->base.dev;
3773 struct drm_i915_private *dev_priv = dev->dev_private;
3774 int pipe = crtc->pipe;
3775
3776 /* To avoid upsetting the power well on haswell only disable the pfit if
3777 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003778 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003779 I915_WRITE(PF_CTL(pipe), 0);
3780 I915_WRITE(PF_WIN_POS(pipe), 0);
3781 I915_WRITE(PF_WIN_SZ(pipe), 0);
3782 }
3783}
3784
Jesse Barnes6be4a602010-09-10 10:26:01 -07003785static void ironlake_crtc_disable(struct drm_crtc *crtc)
3786{
3787 struct drm_device *dev = crtc->dev;
3788 struct drm_i915_private *dev_priv = dev->dev_private;
3789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003790 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003791 int pipe = intel_crtc->pipe;
3792 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003794
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003795
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003796 if (!intel_crtc->active)
3797 return;
3798
Daniel Vetterea9d7582012-07-10 10:42:52 +02003799 for_each_encoder_on_crtc(dev, crtc, encoder)
3800 encoder->disable(encoder);
3801
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003802 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003803 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003804
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003805 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003806 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003807
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003808 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003809 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003810 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003811
Daniel Vetterd925c592013-06-05 13:34:04 +02003812 if (intel_crtc->config.has_pch_encoder)
3813 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3814
Jesse Barnesb24e7172011-01-04 15:09:30 -08003815 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003816
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003817 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003818
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003819 for_each_encoder_on_crtc(dev, crtc, encoder)
3820 if (encoder->post_disable)
3821 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003822
Daniel Vetterd925c592013-06-05 13:34:04 +02003823 if (intel_crtc->config.has_pch_encoder) {
3824 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003825
Daniel Vetterd925c592013-06-05 13:34:04 +02003826 ironlake_disable_pch_transcoder(dev_priv, pipe);
3827 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003828
Daniel Vetterd925c592013-06-05 13:34:04 +02003829 if (HAS_PCH_CPT(dev)) {
3830 /* disable TRANS_DP_CTL */
3831 reg = TRANS_DP_CTL(pipe);
3832 temp = I915_READ(reg);
3833 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3834 TRANS_DP_PORT_SEL_MASK);
3835 temp |= TRANS_DP_PORT_SEL_NONE;
3836 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003837
Daniel Vetterd925c592013-06-05 13:34:04 +02003838 /* disable DPLL_SEL */
3839 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003840 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003841 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003842 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003843
3844 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003845 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003846
3847 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003848 }
3849
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003850 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003851 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003852
3853 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003854 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003855 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003856}
3857
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003858static void haswell_crtc_disable(struct drm_crtc *crtc)
3859{
3860 struct drm_device *dev = crtc->dev;
3861 struct drm_i915_private *dev_priv = dev->dev_private;
3862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863 struct intel_encoder *encoder;
3864 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003865 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003866
3867 if (!intel_crtc->active)
3868 return;
3869
Ville Syrjälädda9a662013-09-19 17:00:37 -03003870 haswell_crtc_disable_planes(crtc);
3871
Jani Nikula8807e552013-08-30 19:40:32 +03003872 for_each_encoder_on_crtc(dev, crtc, encoder) {
3873 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003874 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003875 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003876
Paulo Zanoni86642812013-04-12 17:57:57 -03003877 if (intel_crtc->config.has_pch_encoder)
3878 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003879 intel_disable_pipe(dev_priv, pipe);
3880
Paulo Zanoniad80a812012-10-24 16:06:19 -02003881 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003882
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003883 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003884
Paulo Zanoni1f544382012-10-24 11:32:00 -02003885 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003886
3887 for_each_encoder_on_crtc(dev, crtc, encoder)
3888 if (encoder->post_disable)
3889 encoder->post_disable(encoder);
3890
Daniel Vetter88adfff2013-03-28 10:42:01 +01003891 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003892 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003893 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003894 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003895 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003896
3897 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003898 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003899
3900 mutex_lock(&dev->struct_mutex);
3901 intel_update_fbc(dev);
3902 mutex_unlock(&dev->struct_mutex);
3903}
3904
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003905static void ironlake_crtc_off(struct drm_crtc *crtc)
3906{
3907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003908 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003909}
3910
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003911static void haswell_crtc_off(struct drm_crtc *crtc)
3912{
3913 intel_ddi_put_crtc_pll(crtc);
3914}
3915
Daniel Vetter02e792f2009-09-15 22:57:34 +02003916static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3917{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003918 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003919 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003920 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003921
Chris Wilson23f09ce2010-08-12 13:53:37 +01003922 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003923 dev_priv->mm.interruptible = false;
3924 (void) intel_overlay_switch_off(intel_crtc->overlay);
3925 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003926 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003927 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003928
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003929 /* Let userspace switch the overlay on again. In most cases userspace
3930 * has to recompute where to put it anyway.
3931 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003932}
3933
Egbert Eich61bc95c2013-03-04 09:24:38 -05003934/**
3935 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3936 * cursor plane briefly if not already running after enabling the display
3937 * plane.
3938 * This workaround avoids occasional blank screens when self refresh is
3939 * enabled.
3940 */
3941static void
3942g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3943{
3944 u32 cntl = I915_READ(CURCNTR(pipe));
3945
3946 if ((cntl & CURSOR_MODE) == 0) {
3947 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3948
3949 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3950 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3951 intel_wait_for_vblank(dev_priv->dev, pipe);
3952 I915_WRITE(CURCNTR(pipe), cntl);
3953 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3954 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3955 }
3956}
3957
Jesse Barnes2dd24552013-04-25 12:55:01 -07003958static void i9xx_pfit_enable(struct intel_crtc *crtc)
3959{
3960 struct drm_device *dev = crtc->base.dev;
3961 struct drm_i915_private *dev_priv = dev->dev_private;
3962 struct intel_crtc_config *pipe_config = &crtc->config;
3963
Daniel Vetter328d8e82013-05-08 10:36:31 +02003964 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003965 return;
3966
Daniel Vetterc0b03412013-05-28 12:05:54 +02003967 /*
3968 * The panel fitter should only be adjusted whilst the pipe is disabled,
3969 * according to register description and PRM.
3970 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003971 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3972 assert_pipe_disabled(dev_priv, crtc->pipe);
3973
Jesse Barnesb074cec2013-04-25 12:55:02 -07003974 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3975 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003976
3977 /* Border color in case we don't scale up to the full screen. Black by
3978 * default, change to something else for debugging. */
3979 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003980}
3981
Jesse Barnes586f49d2013-11-04 16:06:59 -08003982int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003983{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003984 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003985
Jesse Barnes586f49d2013-11-04 16:06:59 -08003986 /* Obtain SKU information */
3987 mutex_lock(&dev_priv->dpio_lock);
3988 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3989 CCK_FUSE_HPLL_FREQ_MASK;
3990 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003991
Jesse Barnes586f49d2013-11-04 16:06:59 -08003992 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003993}
3994
3995/* Adjust CDclk dividers to allow high res or save power if possible */
3996static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3997{
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999 u32 val, cmd;
4000
4001 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4002 cmd = 2;
4003 else if (cdclk == 266)
4004 cmd = 1;
4005 else
4006 cmd = 0;
4007
4008 mutex_lock(&dev_priv->rps.hw_lock);
4009 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4010 val &= ~DSPFREQGUAR_MASK;
4011 val |= (cmd << DSPFREQGUAR_SHIFT);
4012 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4013 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4014 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4015 50)) {
4016 DRM_ERROR("timed out waiting for CDclk change\n");
4017 }
4018 mutex_unlock(&dev_priv->rps.hw_lock);
4019
4020 if (cdclk == 400) {
4021 u32 divider, vco;
4022
4023 vco = valleyview_get_vco(dev_priv);
4024 divider = ((vco << 1) / cdclk) - 1;
4025
4026 mutex_lock(&dev_priv->dpio_lock);
4027 /* adjust cdclk divider */
4028 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4029 val &= ~0xf;
4030 val |= divider;
4031 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4032 mutex_unlock(&dev_priv->dpio_lock);
4033 }
4034
4035 mutex_lock(&dev_priv->dpio_lock);
4036 /* adjust self-refresh exit latency value */
4037 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4038 val &= ~0x7f;
4039
4040 /*
4041 * For high bandwidth configs, we set a higher latency in the bunit
4042 * so that the core display fetch happens in time to avoid underruns.
4043 */
4044 if (cdclk == 400)
4045 val |= 4500 / 250; /* 4.5 usec */
4046 else
4047 val |= 3000 / 250; /* 3.0 usec */
4048 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4049 mutex_unlock(&dev_priv->dpio_lock);
4050
4051 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4052 intel_i2c_reset(dev);
4053}
4054
4055static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4056{
4057 int cur_cdclk, vco;
4058 int divider;
4059
4060 vco = valleyview_get_vco(dev_priv);
4061
4062 mutex_lock(&dev_priv->dpio_lock);
4063 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4064 mutex_unlock(&dev_priv->dpio_lock);
4065
4066 divider &= 0xf;
4067
4068 cur_cdclk = (vco << 1) / (divider + 1);
4069
4070 return cur_cdclk;
4071}
4072
4073static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4074 int max_pixclk)
4075{
4076 int cur_cdclk;
4077
4078 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4079
4080 /*
4081 * Really only a few cases to deal with, as only 4 CDclks are supported:
4082 * 200MHz
4083 * 267MHz
4084 * 320MHz
4085 * 400MHz
4086 * So we check to see whether we're above 90% of the lower bin and
4087 * adjust if needed.
4088 */
4089 if (max_pixclk > 288000) {
4090 return 400;
4091 } else if (max_pixclk > 240000) {
4092 return 320;
4093 } else
4094 return 266;
4095 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4096}
4097
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004098/* compute the max pixel clock for new configuration */
4099static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004100{
4101 struct drm_device *dev = dev_priv->dev;
4102 struct intel_crtc *intel_crtc;
4103 int max_pixclk = 0;
4104
4105 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4106 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004107 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004108 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004109 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004110 }
4111
4112 return max_pixclk;
4113}
4114
4115static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004116 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004117{
4118 struct drm_i915_private *dev_priv = dev->dev_private;
4119 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004120 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004121 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4122
4123 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4124 return;
4125
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004126 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004127 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4128 base.head)
4129 if (intel_crtc->base.enabled)
4130 *prepare_pipes |= (1 << intel_crtc->pipe);
4131}
4132
4133static void valleyview_modeset_global_resources(struct drm_device *dev)
4134{
4135 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004136 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004137 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4138 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4139
4140 if (req_cdclk != cur_cdclk)
4141 valleyview_set_cdclk(dev, req_cdclk);
4142}
4143
Jesse Barnes89b667f2013-04-18 14:51:36 -07004144static void valleyview_crtc_enable(struct drm_crtc *crtc)
4145{
4146 struct drm_device *dev = crtc->dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4149 struct intel_encoder *encoder;
4150 int pipe = intel_crtc->pipe;
4151 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004152 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004153
4154 WARN_ON(!crtc->enabled);
4155
4156 if (intel_crtc->active)
4157 return;
4158
4159 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004160
Jesse Barnes89b667f2013-04-18 14:51:36 -07004161 for_each_encoder_on_crtc(dev, crtc, encoder)
4162 if (encoder->pre_pll_enable)
4163 encoder->pre_pll_enable(encoder);
4164
Jani Nikula23538ef2013-08-27 15:12:22 +03004165 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4166
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004167 if (!is_dsi)
4168 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004169
4170 for_each_encoder_on_crtc(dev, crtc, encoder)
4171 if (encoder->pre_enable)
4172 encoder->pre_enable(encoder);
4173
Jesse Barnes2dd24552013-04-25 12:55:01 -07004174 i9xx_pfit_enable(intel_crtc);
4175
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004176 intel_crtc_load_lut(crtc);
4177
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004178 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004179 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004180 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004181 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004182 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004183 intel_crtc_update_cursor(crtc, true);
4184
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004185 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004186
4187 for_each_encoder_on_crtc(dev, crtc, encoder)
4188 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004189}
4190
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004191static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004192{
4193 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004194 struct drm_i915_private *dev_priv = dev->dev_private;
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004196 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004197 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004198 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004199
Daniel Vetter08a48462012-07-02 11:43:47 +02004200 WARN_ON(!crtc->enabled);
4201
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004202 if (intel_crtc->active)
4203 return;
4204
4205 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004206
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004207 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004208 if (encoder->pre_enable)
4209 encoder->pre_enable(encoder);
4210
Daniel Vetterf6736a12013-06-05 13:34:30 +02004211 i9xx_enable_pll(intel_crtc);
4212
Jesse Barnes2dd24552013-04-25 12:55:01 -07004213 i9xx_pfit_enable(intel_crtc);
4214
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004215 intel_crtc_load_lut(crtc);
4216
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004217 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004218 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004219 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004220 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004221 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004222 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004223 if (IS_G4X(dev))
4224 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004225 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004226
4227 /* Give the overlay scaler a chance to enable if it's on this pipe */
4228 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004229
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004230 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004231
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004232 for_each_encoder_on_crtc(dev, crtc, encoder)
4233 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004234}
4235
Daniel Vetter87476d62013-04-11 16:29:06 +02004236static void i9xx_pfit_disable(struct intel_crtc *crtc)
4237{
4238 struct drm_device *dev = crtc->base.dev;
4239 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004240
4241 if (!crtc->config.gmch_pfit.control)
4242 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004243
4244 assert_pipe_disabled(dev_priv, crtc->pipe);
4245
Daniel Vetter328d8e82013-05-08 10:36:31 +02004246 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4247 I915_READ(PFIT_CONTROL));
4248 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004249}
4250
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004251static void i9xx_crtc_disable(struct drm_crtc *crtc)
4252{
4253 struct drm_device *dev = crtc->dev;
4254 struct drm_i915_private *dev_priv = dev->dev_private;
4255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004256 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004257 int pipe = intel_crtc->pipe;
4258 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004259
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004260 if (!intel_crtc->active)
4261 return;
4262
Daniel Vetterea9d7582012-07-10 10:42:52 +02004263 for_each_encoder_on_crtc(dev, crtc, encoder)
4264 encoder->disable(encoder);
4265
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004266 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004267 intel_crtc_wait_for_pending_flips(crtc);
4268 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004269
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004270 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004271 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004272
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004273 intel_crtc_dpms_overlay(intel_crtc, false);
4274 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004275 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004276 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004277
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004278 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004279 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004280
Daniel Vetter87476d62013-04-11 16:29:06 +02004281 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004282
Jesse Barnes89b667f2013-04-18 14:51:36 -07004283 for_each_encoder_on_crtc(dev, crtc, encoder)
4284 if (encoder->post_disable)
4285 encoder->post_disable(encoder);
4286
Jesse Barnesf6071162013-10-01 10:41:38 -07004287 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4288 vlv_disable_pll(dev_priv, pipe);
4289 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004290 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004291
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004292 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004293 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004294
Chris Wilson6b383a72010-09-13 13:54:26 +01004295 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004296}
4297
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298static void i9xx_crtc_off(struct drm_crtc *crtc)
4299{
4300}
4301
Daniel Vetter976f8a22012-07-08 22:34:21 +02004302static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4303 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004304{
4305 struct drm_device *dev = crtc->dev;
4306 struct drm_i915_master_private *master_priv;
4307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4308 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004309
4310 if (!dev->primary->master)
4311 return;
4312
4313 master_priv = dev->primary->master->driver_priv;
4314 if (!master_priv->sarea_priv)
4315 return;
4316
Jesse Barnes79e53942008-11-07 14:24:08 -08004317 switch (pipe) {
4318 case 0:
4319 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4320 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4321 break;
4322 case 1:
4323 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4324 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4325 break;
4326 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004327 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004328 break;
4329 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004330}
4331
Daniel Vetter976f8a22012-07-08 22:34:21 +02004332/**
4333 * Sets the power management mode of the pipe and plane.
4334 */
4335void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004336{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004337 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004338 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004339 struct intel_encoder *intel_encoder;
4340 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004341
Daniel Vetter976f8a22012-07-08 22:34:21 +02004342 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4343 enable |= intel_encoder->connectors_active;
4344
4345 if (enable)
4346 dev_priv->display.crtc_enable(crtc);
4347 else
4348 dev_priv->display.crtc_disable(crtc);
4349
4350 intel_crtc_update_sarea(crtc, enable);
4351}
4352
Daniel Vetter976f8a22012-07-08 22:34:21 +02004353static void intel_crtc_disable(struct drm_crtc *crtc)
4354{
4355 struct drm_device *dev = crtc->dev;
4356 struct drm_connector *connector;
4357 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004359
4360 /* crtc should still be enabled when we disable it. */
4361 WARN_ON(!crtc->enabled);
4362
4363 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004364 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004365 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004366 dev_priv->display.off(crtc);
4367
Chris Wilson931872f2012-01-16 23:01:13 +00004368 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004369 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004370 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004371
4372 if (crtc->fb) {
4373 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004374 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004375 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004376 crtc->fb = NULL;
4377 }
4378
4379 /* Update computed state. */
4380 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4381 if (!connector->encoder || !connector->encoder->crtc)
4382 continue;
4383
4384 if (connector->encoder->crtc != crtc)
4385 continue;
4386
4387 connector->dpms = DRM_MODE_DPMS_OFF;
4388 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004389 }
4390}
4391
Chris Wilsonea5b2132010-08-04 13:50:23 +01004392void intel_encoder_destroy(struct drm_encoder *encoder)
4393{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004394 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004395
Chris Wilsonea5b2132010-08-04 13:50:23 +01004396 drm_encoder_cleanup(encoder);
4397 kfree(intel_encoder);
4398}
4399
Damien Lespiau92373292013-08-08 22:28:57 +01004400/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004401 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4402 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004403static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004404{
4405 if (mode == DRM_MODE_DPMS_ON) {
4406 encoder->connectors_active = true;
4407
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004408 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004409 } else {
4410 encoder->connectors_active = false;
4411
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004412 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004413 }
4414}
4415
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004416/* Cross check the actual hw state with our own modeset state tracking (and it's
4417 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004418static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004419{
4420 if (connector->get_hw_state(connector)) {
4421 struct intel_encoder *encoder = connector->encoder;
4422 struct drm_crtc *crtc;
4423 bool encoder_enabled;
4424 enum pipe pipe;
4425
4426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4427 connector->base.base.id,
4428 drm_get_connector_name(&connector->base));
4429
4430 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4431 "wrong connector dpms state\n");
4432 WARN(connector->base.encoder != &encoder->base,
4433 "active connector not linked to encoder\n");
4434 WARN(!encoder->connectors_active,
4435 "encoder->connectors_active not set\n");
4436
4437 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4438 WARN(!encoder_enabled, "encoder not enabled\n");
4439 if (WARN_ON(!encoder->base.crtc))
4440 return;
4441
4442 crtc = encoder->base.crtc;
4443
4444 WARN(!crtc->enabled, "crtc not enabled\n");
4445 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4446 WARN(pipe != to_intel_crtc(crtc)->pipe,
4447 "encoder active on the wrong pipe\n");
4448 }
4449}
4450
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004451/* Even simpler default implementation, if there's really no special case to
4452 * consider. */
4453void intel_connector_dpms(struct drm_connector *connector, int mode)
4454{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004455 /* All the simple cases only support two dpms states. */
4456 if (mode != DRM_MODE_DPMS_ON)
4457 mode = DRM_MODE_DPMS_OFF;
4458
4459 if (mode == connector->dpms)
4460 return;
4461
4462 connector->dpms = mode;
4463
4464 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004465 if (connector->encoder)
4466 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004467
Daniel Vetterb9805142012-08-31 17:37:33 +02004468 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004469}
4470
Daniel Vetterf0947c32012-07-02 13:10:34 +02004471/* Simple connector->get_hw_state implementation for encoders that support only
4472 * one connector and no cloning and hence the encoder state determines the state
4473 * of the connector. */
4474bool intel_connector_get_hw_state(struct intel_connector *connector)
4475{
Daniel Vetter24929352012-07-02 20:28:59 +02004476 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004477 struct intel_encoder *encoder = connector->encoder;
4478
4479 return encoder->get_hw_state(encoder, &pipe);
4480}
4481
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004482static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4483 struct intel_crtc_config *pipe_config)
4484{
4485 struct drm_i915_private *dev_priv = dev->dev_private;
4486 struct intel_crtc *pipe_B_crtc =
4487 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4488
4489 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4490 pipe_name(pipe), pipe_config->fdi_lanes);
4491 if (pipe_config->fdi_lanes > 4) {
4492 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4493 pipe_name(pipe), pipe_config->fdi_lanes);
4494 return false;
4495 }
4496
Paulo Zanonibafb6552013-11-02 21:07:44 -07004497 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004498 if (pipe_config->fdi_lanes > 2) {
4499 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4500 pipe_config->fdi_lanes);
4501 return false;
4502 } else {
4503 return true;
4504 }
4505 }
4506
4507 if (INTEL_INFO(dev)->num_pipes == 2)
4508 return true;
4509
4510 /* Ivybridge 3 pipe is really complicated */
4511 switch (pipe) {
4512 case PIPE_A:
4513 return true;
4514 case PIPE_B:
4515 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4516 pipe_config->fdi_lanes > 2) {
4517 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4518 pipe_name(pipe), pipe_config->fdi_lanes);
4519 return false;
4520 }
4521 return true;
4522 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004523 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004524 pipe_B_crtc->config.fdi_lanes <= 2) {
4525 if (pipe_config->fdi_lanes > 2) {
4526 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4527 pipe_name(pipe), pipe_config->fdi_lanes);
4528 return false;
4529 }
4530 } else {
4531 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4532 return false;
4533 }
4534 return true;
4535 default:
4536 BUG();
4537 }
4538}
4539
Daniel Vettere29c22c2013-02-21 00:00:16 +01004540#define RETRY 1
4541static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4542 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004543{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004544 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004545 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004546 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004547 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004548
Daniel Vettere29c22c2013-02-21 00:00:16 +01004549retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004550 /* FDI is a binary signal running at ~2.7GHz, encoding
4551 * each output octet as 10 bits. The actual frequency
4552 * is stored as a divider into a 100MHz clock, and the
4553 * mode pixel clock is stored in units of 1KHz.
4554 * Hence the bw of each lane in terms of the mode signal
4555 * is:
4556 */
4557 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4558
Damien Lespiau241bfc32013-09-25 16:45:37 +01004559 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004560
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004561 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004562 pipe_config->pipe_bpp);
4563
4564 pipe_config->fdi_lanes = lane;
4565
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004566 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004567 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004568
Daniel Vettere29c22c2013-02-21 00:00:16 +01004569 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4570 intel_crtc->pipe, pipe_config);
4571 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4572 pipe_config->pipe_bpp -= 2*3;
4573 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4574 pipe_config->pipe_bpp);
4575 needs_recompute = true;
4576 pipe_config->bw_constrained = true;
4577
4578 goto retry;
4579 }
4580
4581 if (needs_recompute)
4582 return RETRY;
4583
4584 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004585}
4586
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004587static void hsw_compute_ips_config(struct intel_crtc *crtc,
4588 struct intel_crtc_config *pipe_config)
4589{
Jani Nikulad330a952014-01-21 11:24:25 +02004590 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004591 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004592 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004593}
4594
Daniel Vettera43f6e02013-06-07 23:10:32 +02004595static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004596 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004597{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004598 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004599 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004600
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004601 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004602 if (INTEL_INFO(dev)->gen < 4) {
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604 int clock_limit =
4605 dev_priv->display.get_display_clock_speed(dev);
4606
4607 /*
4608 * Enable pixel doubling when the dot clock
4609 * is > 90% of the (display) core speed.
4610 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004611 * GDG double wide on either pipe,
4612 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004613 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004614 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004615 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004616 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004617 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004618 }
4619
Damien Lespiau241bfc32013-09-25 16:45:37 +01004620 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004621 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004622 }
Chris Wilson89749352010-09-12 18:25:19 +01004623
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004624 /*
4625 * Pipe horizontal size must be even in:
4626 * - DVO ganged mode
4627 * - LVDS dual channel mode
4628 * - Double wide pipe
4629 */
4630 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4631 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4632 pipe_config->pipe_src_w &= ~1;
4633
Damien Lespiau8693a822013-05-03 18:48:11 +01004634 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4635 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004636 */
4637 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4638 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004639 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004640
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004641 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004642 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004643 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004644 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4645 * for lvds. */
4646 pipe_config->pipe_bpp = 8*3;
4647 }
4648
Damien Lespiauf5adf942013-06-24 18:29:34 +01004649 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004650 hsw_compute_ips_config(crtc, pipe_config);
4651
4652 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4653 * clock survives for now. */
4654 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4655 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004656
Daniel Vetter877d48d2013-04-19 11:24:43 +02004657 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004658 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004659
Daniel Vettere29c22c2013-02-21 00:00:16 +01004660 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004661}
4662
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004663static int valleyview_get_display_clock_speed(struct drm_device *dev)
4664{
4665 return 400000; /* FIXME */
4666}
4667
Jesse Barnese70236a2009-09-21 10:42:27 -07004668static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004669{
Jesse Barnese70236a2009-09-21 10:42:27 -07004670 return 400000;
4671}
Jesse Barnes79e53942008-11-07 14:24:08 -08004672
Jesse Barnese70236a2009-09-21 10:42:27 -07004673static int i915_get_display_clock_speed(struct drm_device *dev)
4674{
4675 return 333000;
4676}
Jesse Barnes79e53942008-11-07 14:24:08 -08004677
Jesse Barnese70236a2009-09-21 10:42:27 -07004678static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4679{
4680 return 200000;
4681}
Jesse Barnes79e53942008-11-07 14:24:08 -08004682
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004683static int pnv_get_display_clock_speed(struct drm_device *dev)
4684{
4685 u16 gcfgc = 0;
4686
4687 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4688
4689 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4690 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4691 return 267000;
4692 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4693 return 333000;
4694 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4695 return 444000;
4696 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4697 return 200000;
4698 default:
4699 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4700 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4701 return 133000;
4702 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4703 return 167000;
4704 }
4705}
4706
Jesse Barnese70236a2009-09-21 10:42:27 -07004707static int i915gm_get_display_clock_speed(struct drm_device *dev)
4708{
4709 u16 gcfgc = 0;
4710
4711 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4712
4713 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004714 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004715 else {
4716 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4717 case GC_DISPLAY_CLOCK_333_MHZ:
4718 return 333000;
4719 default:
4720 case GC_DISPLAY_CLOCK_190_200_MHZ:
4721 return 190000;
4722 }
4723 }
4724}
Jesse Barnes79e53942008-11-07 14:24:08 -08004725
Jesse Barnese70236a2009-09-21 10:42:27 -07004726static int i865_get_display_clock_speed(struct drm_device *dev)
4727{
4728 return 266000;
4729}
4730
4731static int i855_get_display_clock_speed(struct drm_device *dev)
4732{
4733 u16 hpllcc = 0;
4734 /* Assume that the hardware is in the high speed state. This
4735 * should be the default.
4736 */
4737 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4738 case GC_CLOCK_133_200:
4739 case GC_CLOCK_100_200:
4740 return 200000;
4741 case GC_CLOCK_166_250:
4742 return 250000;
4743 case GC_CLOCK_100_133:
4744 return 133000;
4745 }
4746
4747 /* Shouldn't happen */
4748 return 0;
4749}
4750
4751static int i830_get_display_clock_speed(struct drm_device *dev)
4752{
4753 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004754}
4755
Zhenyu Wang2c072452009-06-05 15:38:42 +08004756static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004757intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004758{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004759 while (*num > DATA_LINK_M_N_MASK ||
4760 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004761 *num >>= 1;
4762 *den >>= 1;
4763 }
4764}
4765
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004766static void compute_m_n(unsigned int m, unsigned int n,
4767 uint32_t *ret_m, uint32_t *ret_n)
4768{
4769 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4770 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4771 intel_reduce_m_n_ratio(ret_m, ret_n);
4772}
4773
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004774void
4775intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4776 int pixel_clock, int link_clock,
4777 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004778{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004779 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004780
4781 compute_m_n(bits_per_pixel * pixel_clock,
4782 link_clock * nlanes * 8,
4783 &m_n->gmch_m, &m_n->gmch_n);
4784
4785 compute_m_n(pixel_clock, link_clock,
4786 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004787}
4788
Chris Wilsona7615032011-01-12 17:04:08 +00004789static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4790{
Jani Nikulad330a952014-01-21 11:24:25 +02004791 if (i915.panel_use_ssc >= 0)
4792 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004793 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004794 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004795}
4796
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004797static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4798{
4799 struct drm_device *dev = crtc->dev;
4800 struct drm_i915_private *dev_priv = dev->dev_private;
4801 int refclk;
4802
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004803 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004804 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004805 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004806 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004807 refclk = dev_priv->vbt.lvds_ssc_freq;
4808 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004809 } else if (!IS_GEN2(dev)) {
4810 refclk = 96000;
4811 } else {
4812 refclk = 48000;
4813 }
4814
4815 return refclk;
4816}
4817
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004818static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004819{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004820 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004821}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004822
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004823static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4824{
4825 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004826}
4827
Daniel Vetterf47709a2013-03-28 10:42:02 +01004828static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004829 intel_clock_t *reduced_clock)
4830{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004831 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004832 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004833 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004834 u32 fp, fp2 = 0;
4835
4836 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004837 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004838 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004839 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004840 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004841 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004842 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004843 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004844 }
4845
4846 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004847 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004848
Daniel Vetterf47709a2013-03-28 10:42:02 +01004849 crtc->lowfreq_avail = false;
4850 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02004851 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08004852 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004853 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004854 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004855 } else {
4856 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004857 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004858 }
4859}
4860
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004861static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4862 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004863{
4864 u32 reg_val;
4865
4866 /*
4867 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4868 * and set it to a reasonable value instead.
4869 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004870 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004871 reg_val &= 0xffffff00;
4872 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004873 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004874
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004875 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004876 reg_val &= 0x8cffffff;
4877 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004878 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004879
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004880 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004881 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004882 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004883
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004884 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004885 reg_val &= 0x00ffffff;
4886 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004887 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004888}
4889
Daniel Vetterb5518422013-05-03 11:49:48 +02004890static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4891 struct intel_link_m_n *m_n)
4892{
4893 struct drm_device *dev = crtc->base.dev;
4894 struct drm_i915_private *dev_priv = dev->dev_private;
4895 int pipe = crtc->pipe;
4896
Daniel Vettere3b95f12013-05-03 11:49:49 +02004897 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4898 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4899 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4900 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004901}
4902
4903static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4904 struct intel_link_m_n *m_n)
4905{
4906 struct drm_device *dev = crtc->base.dev;
4907 struct drm_i915_private *dev_priv = dev->dev_private;
4908 int pipe = crtc->pipe;
4909 enum transcoder transcoder = crtc->config.cpu_transcoder;
4910
4911 if (INTEL_INFO(dev)->gen >= 5) {
4912 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4913 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4914 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4915 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4916 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004917 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4918 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4919 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4920 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004921 }
4922}
4923
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004924static void intel_dp_set_m_n(struct intel_crtc *crtc)
4925{
4926 if (crtc->config.has_pch_encoder)
4927 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4928 else
4929 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4930}
4931
Daniel Vetterf47709a2013-03-28 10:42:02 +01004932static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004933{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004934 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004936 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004937 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004938 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004939 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004940
Daniel Vetter09153002012-12-12 14:06:44 +01004941 mutex_lock(&dev_priv->dpio_lock);
4942
Daniel Vetterf47709a2013-03-28 10:42:02 +01004943 bestn = crtc->config.dpll.n;
4944 bestm1 = crtc->config.dpll.m1;
4945 bestm2 = crtc->config.dpll.m2;
4946 bestp1 = crtc->config.dpll.p1;
4947 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004948
Jesse Barnes89b667f2013-04-18 14:51:36 -07004949 /* See eDP HDMI DPIO driver vbios notes doc */
4950
4951 /* PLL B needs special handling */
4952 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004953 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004954
4955 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004957
4958 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004959 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004960 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004962
4963 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004964 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004965
4966 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004967 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4968 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4969 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004970 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004971
4972 /*
4973 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4974 * but we don't support that).
4975 * Note: don't use the DAC post divider as it seems unstable.
4976 */
4977 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004979
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004980 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004981 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004982
Jesse Barnes89b667f2013-04-18 14:51:36 -07004983 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004984 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004985 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004986 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004988 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004989 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004991 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004992
Jesse Barnes89b667f2013-04-18 14:51:36 -07004993 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4994 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4995 /* Use SSC source */
4996 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004998 0x0df40000);
4999 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005000 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005001 0x0df70000);
5002 } else { /* HDMI or VGA */
5003 /* Use bend source */
5004 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005005 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005006 0x0df70000);
5007 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005008 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005009 0x0df40000);
5010 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005011
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005012 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005013 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5014 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5015 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5016 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005017 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005019 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005020
Imre Deake5cbfbf2014-01-09 17:08:16 +02005021 /*
5022 * Enable DPIO clock input. We should never disable the reference
5023 * clock for pipe B, since VGA hotplug / manual detection depends
5024 * on it.
5025 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5027 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005028 /* We should never disable this, set it here for state tracking */
5029 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005030 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005031 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005032 crtc->config.dpll_hw_state.dpll = dpll;
5033
Daniel Vetteref1b4602013-06-01 17:17:04 +02005034 dpll_md = (crtc->config.pixel_multiplier - 1)
5035 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005036 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5037
Daniel Vetterf47709a2013-03-28 10:42:02 +01005038 if (crtc->config.has_dp_encoder)
5039 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305040
Daniel Vetter09153002012-12-12 14:06:44 +01005041 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005042}
5043
Daniel Vetterf47709a2013-03-28 10:42:02 +01005044static void i9xx_update_pll(struct intel_crtc *crtc,
5045 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005046 int num_connectors)
5047{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005048 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005049 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005050 u32 dpll;
5051 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005052 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005053
Daniel Vetterf47709a2013-03-28 10:42:02 +01005054 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305055
Daniel Vetterf47709a2013-03-28 10:42:02 +01005056 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5057 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005058
5059 dpll = DPLL_VGA_MODE_DIS;
5060
Daniel Vetterf47709a2013-03-28 10:42:02 +01005061 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005062 dpll |= DPLLB_MODE_LVDS;
5063 else
5064 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005065
Daniel Vetteref1b4602013-06-01 17:17:04 +02005066 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005067 dpll |= (crtc->config.pixel_multiplier - 1)
5068 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005069 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005070
5071 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005072 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005073
Daniel Vetterf47709a2013-03-28 10:42:02 +01005074 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005075 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005076
5077 /* compute bitmask from p1 value */
5078 if (IS_PINEVIEW(dev))
5079 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5080 else {
5081 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5082 if (IS_G4X(dev) && reduced_clock)
5083 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5084 }
5085 switch (clock->p2) {
5086 case 5:
5087 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5088 break;
5089 case 7:
5090 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5091 break;
5092 case 10:
5093 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5094 break;
5095 case 14:
5096 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5097 break;
5098 }
5099 if (INTEL_INFO(dev)->gen >= 4)
5100 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5101
Daniel Vetter09ede542013-04-30 14:01:45 +02005102 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005103 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005104 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005105 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5106 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5107 else
5108 dpll |= PLL_REF_INPUT_DREFCLK;
5109
5110 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005111 crtc->config.dpll_hw_state.dpll = dpll;
5112
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005113 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005114 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5115 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005116 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005117 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005118
5119 if (crtc->config.has_dp_encoder)
5120 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005121}
5122
Daniel Vetterf47709a2013-03-28 10:42:02 +01005123static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005124 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005125 int num_connectors)
5126{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005127 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005128 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005129 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005130 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005131
Daniel Vetterf47709a2013-03-28 10:42:02 +01005132 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305133
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005134 dpll = DPLL_VGA_MODE_DIS;
5135
Daniel Vetterf47709a2013-03-28 10:42:02 +01005136 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005137 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5138 } else {
5139 if (clock->p1 == 2)
5140 dpll |= PLL_P1_DIVIDE_BY_TWO;
5141 else
5142 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5143 if (clock->p2 == 4)
5144 dpll |= PLL_P2_DIVIDE_BY_4;
5145 }
5146
Daniel Vetter4a33e482013-07-06 12:52:05 +02005147 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5148 dpll |= DPLL_DVO_2X_MODE;
5149
Daniel Vetterf47709a2013-03-28 10:42:02 +01005150 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005151 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5152 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5153 else
5154 dpll |= PLL_REF_INPUT_DREFCLK;
5155
5156 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005157 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005158}
5159
Daniel Vetter8a654f32013-06-01 17:16:22 +02005160static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005161{
5162 struct drm_device *dev = intel_crtc->base.dev;
5163 struct drm_i915_private *dev_priv = dev->dev_private;
5164 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005165 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005166 struct drm_display_mode *adjusted_mode =
5167 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005168 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5169
5170 /* We need to be careful not to changed the adjusted mode, for otherwise
5171 * the hw state checker will get angry at the mismatch. */
5172 crtc_vtotal = adjusted_mode->crtc_vtotal;
5173 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005174
5175 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5176 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005177 crtc_vtotal -= 1;
5178 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005179 vsyncshift = adjusted_mode->crtc_hsync_start
5180 - adjusted_mode->crtc_htotal / 2;
5181 } else {
5182 vsyncshift = 0;
5183 }
5184
5185 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005186 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005187
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005188 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005189 (adjusted_mode->crtc_hdisplay - 1) |
5190 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005191 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005192 (adjusted_mode->crtc_hblank_start - 1) |
5193 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005194 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005195 (adjusted_mode->crtc_hsync_start - 1) |
5196 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5197
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005198 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005199 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005200 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005201 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005202 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005203 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005204 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005205 (adjusted_mode->crtc_vsync_start - 1) |
5206 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5207
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005208 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5209 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5210 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5211 * bits. */
5212 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5213 (pipe == PIPE_B || pipe == PIPE_C))
5214 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5215
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005216 /* pipesrc controls the size that is scaled from, which should
5217 * always be the user's requested size.
5218 */
5219 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005220 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5221 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005222}
5223
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005224static void intel_get_pipe_timings(struct intel_crtc *crtc,
5225 struct intel_crtc_config *pipe_config)
5226{
5227 struct drm_device *dev = crtc->base.dev;
5228 struct drm_i915_private *dev_priv = dev->dev_private;
5229 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5230 uint32_t tmp;
5231
5232 tmp = I915_READ(HTOTAL(cpu_transcoder));
5233 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5234 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5235 tmp = I915_READ(HBLANK(cpu_transcoder));
5236 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5237 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5238 tmp = I915_READ(HSYNC(cpu_transcoder));
5239 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5240 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5241
5242 tmp = I915_READ(VTOTAL(cpu_transcoder));
5243 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5244 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5245 tmp = I915_READ(VBLANK(cpu_transcoder));
5246 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5247 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5248 tmp = I915_READ(VSYNC(cpu_transcoder));
5249 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5250 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5251
5252 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5253 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5254 pipe_config->adjusted_mode.crtc_vtotal += 1;
5255 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5256 }
5257
5258 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005259 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5260 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5261
5262 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5263 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005264}
5265
Jesse Barnesbabea612013-06-26 18:57:38 +03005266static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5267 struct intel_crtc_config *pipe_config)
5268{
5269 struct drm_crtc *crtc = &intel_crtc->base;
5270
5271 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5272 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5273 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5274 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5275
5276 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5277 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5278 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5279 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5280
5281 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5282
Damien Lespiau241bfc32013-09-25 16:45:37 +01005283 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005284 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5285}
5286
Daniel Vetter84b046f2013-02-19 18:48:54 +01005287static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5288{
5289 struct drm_device *dev = intel_crtc->base.dev;
5290 struct drm_i915_private *dev_priv = dev->dev_private;
5291 uint32_t pipeconf;
5292
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005293 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005294
Daniel Vetter67c72a12013-09-24 11:46:14 +02005295 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5296 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5297 pipeconf |= PIPECONF_ENABLE;
5298
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005299 if (intel_crtc->config.double_wide)
5300 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005301
Daniel Vetterff9ce462013-04-24 14:57:17 +02005302 /* only g4x and later have fancy bpc/dither controls */
5303 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005304 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5305 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5306 pipeconf |= PIPECONF_DITHER_EN |
5307 PIPECONF_DITHER_TYPE_SP;
5308
5309 switch (intel_crtc->config.pipe_bpp) {
5310 case 18:
5311 pipeconf |= PIPECONF_6BPC;
5312 break;
5313 case 24:
5314 pipeconf |= PIPECONF_8BPC;
5315 break;
5316 case 30:
5317 pipeconf |= PIPECONF_10BPC;
5318 break;
5319 default:
5320 /* Case prevented by intel_choose_pipe_bpp_dither. */
5321 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005322 }
5323 }
5324
5325 if (HAS_PIPE_CXSR(dev)) {
5326 if (intel_crtc->lowfreq_avail) {
5327 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5328 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5329 } else {
5330 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005331 }
5332 }
5333
Daniel Vetter84b046f2013-02-19 18:48:54 +01005334 if (!IS_GEN2(dev) &&
5335 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5336 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5337 else
5338 pipeconf |= PIPECONF_PROGRESSIVE;
5339
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005340 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5341 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005342
Daniel Vetter84b046f2013-02-19 18:48:54 +01005343 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5344 POSTING_READ(PIPECONF(intel_crtc->pipe));
5345}
5346
Eric Anholtf564048e2011-03-30 13:01:02 -07005347static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005348 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005349 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005350{
5351 struct drm_device *dev = crtc->dev;
5352 struct drm_i915_private *dev_priv = dev->dev_private;
5353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5354 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005355 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005356 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005357 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005358 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005359 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005360 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005361 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005362 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005363 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005364
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005365 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005366 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005367 case INTEL_OUTPUT_LVDS:
5368 is_lvds = true;
5369 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005370 case INTEL_OUTPUT_DSI:
5371 is_dsi = true;
5372 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005373 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005374
Eric Anholtc751ce42010-03-25 11:48:48 -07005375 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005376 }
5377
Jani Nikulaf2335332013-09-13 11:03:09 +03005378 if (is_dsi)
5379 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005380
Jani Nikulaf2335332013-09-13 11:03:09 +03005381 if (!intel_crtc->config.clock_set) {
5382 refclk = i9xx_get_refclk(crtc, num_connectors);
5383
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005384 /*
5385 * Returns a set of divisors for the desired target clock with
5386 * the given refclk, or FALSE. The returned values represent
5387 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5388 * 2) / p1 / p2.
5389 */
5390 limit = intel_limit(crtc, refclk);
5391 ok = dev_priv->display.find_dpll(limit, crtc,
5392 intel_crtc->config.port_clock,
5393 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005394 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005395 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5396 return -EINVAL;
5397 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005398
Jani Nikulaf2335332013-09-13 11:03:09 +03005399 if (is_lvds && dev_priv->lvds_downclock_avail) {
5400 /*
5401 * Ensure we match the reduced clock's P to the target
5402 * clock. If the clocks don't match, we can't switch
5403 * the display clock by using the FP0/FP1. In such case
5404 * we will disable the LVDS downclock feature.
5405 */
5406 has_reduced_clock =
5407 dev_priv->display.find_dpll(limit, crtc,
5408 dev_priv->lvds_downclock,
5409 refclk, &clock,
5410 &reduced_clock);
5411 }
5412 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005413 intel_crtc->config.dpll.n = clock.n;
5414 intel_crtc->config.dpll.m1 = clock.m1;
5415 intel_crtc->config.dpll.m2 = clock.m2;
5416 intel_crtc->config.dpll.p1 = clock.p1;
5417 intel_crtc->config.dpll.p2 = clock.p2;
5418 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005419
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005420 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005421 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305422 has_reduced_clock ? &reduced_clock : NULL,
5423 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005424 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005425 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005426 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005427 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005428 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005429 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005430 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005431
Jani Nikulaf2335332013-09-13 11:03:09 +03005432skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005433 /* Set up the display plane register */
5434 dspcntr = DISPPLANE_GAMMA_ENABLE;
5435
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005436 if (!IS_VALLEYVIEW(dev)) {
5437 if (pipe == 0)
5438 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5439 else
5440 dspcntr |= DISPPLANE_SEL_PIPE_B;
5441 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005442
Daniel Vetter8a654f32013-06-01 17:16:22 +02005443 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005444
5445 /* pipesrc and dspsize control the size that is scaled from,
5446 * which should always be the user's requested size.
5447 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005448 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005449 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5450 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005451 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005452
Daniel Vetter84b046f2013-02-19 18:48:54 +01005453 i9xx_set_pipeconf(intel_crtc);
5454
Eric Anholtf564048e2011-03-30 13:01:02 -07005455 I915_WRITE(DSPCNTR(plane), dspcntr);
5456 POSTING_READ(DSPCNTR(plane));
5457
Daniel Vetter94352cf2012-07-05 22:51:56 +02005458 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005459
Eric Anholtf564048e2011-03-30 13:01:02 -07005460 return ret;
5461}
5462
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005463static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5464 struct intel_crtc_config *pipe_config)
5465{
5466 struct drm_device *dev = crtc->base.dev;
5467 struct drm_i915_private *dev_priv = dev->dev_private;
5468 uint32_t tmp;
5469
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005470 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5471 return;
5472
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005473 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005474 if (!(tmp & PFIT_ENABLE))
5475 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005476
Daniel Vetter06922822013-07-11 13:35:40 +02005477 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005478 if (INTEL_INFO(dev)->gen < 4) {
5479 if (crtc->pipe != PIPE_B)
5480 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005481 } else {
5482 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5483 return;
5484 }
5485
Daniel Vetter06922822013-07-11 13:35:40 +02005486 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005487 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5488 if (INTEL_INFO(dev)->gen < 5)
5489 pipe_config->gmch_pfit.lvds_border_bits =
5490 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5491}
5492
Jesse Barnesacbec812013-09-20 11:29:32 -07005493static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5494 struct intel_crtc_config *pipe_config)
5495{
5496 struct drm_device *dev = crtc->base.dev;
5497 struct drm_i915_private *dev_priv = dev->dev_private;
5498 int pipe = pipe_config->cpu_transcoder;
5499 intel_clock_t clock;
5500 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005501 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005502
5503 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005504 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005505 mutex_unlock(&dev_priv->dpio_lock);
5506
5507 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5508 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5509 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5510 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5511 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5512
Ville Syrjäläf6466282013-10-14 14:50:31 +03005513 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005514
Ville Syrjäläf6466282013-10-14 14:50:31 +03005515 /* clock.dot is the fast clock */
5516 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005517}
5518
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005519static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5520 struct intel_crtc_config *pipe_config)
5521{
5522 struct drm_device *dev = crtc->base.dev;
5523 struct drm_i915_private *dev_priv = dev->dev_private;
5524 uint32_t tmp;
5525
Daniel Vettere143a212013-07-04 12:01:15 +02005526 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005527 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005528
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005529 tmp = I915_READ(PIPECONF(crtc->pipe));
5530 if (!(tmp & PIPECONF_ENABLE))
5531 return false;
5532
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005533 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5534 switch (tmp & PIPECONF_BPC_MASK) {
5535 case PIPECONF_6BPC:
5536 pipe_config->pipe_bpp = 18;
5537 break;
5538 case PIPECONF_8BPC:
5539 pipe_config->pipe_bpp = 24;
5540 break;
5541 case PIPECONF_10BPC:
5542 pipe_config->pipe_bpp = 30;
5543 break;
5544 default:
5545 break;
5546 }
5547 }
5548
Ville Syrjälä282740f2013-09-04 18:30:03 +03005549 if (INTEL_INFO(dev)->gen < 4)
5550 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5551
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005552 intel_get_pipe_timings(crtc, pipe_config);
5553
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005554 i9xx_get_pfit_config(crtc, pipe_config);
5555
Daniel Vetter6c49f242013-06-06 12:45:25 +02005556 if (INTEL_INFO(dev)->gen >= 4) {
5557 tmp = I915_READ(DPLL_MD(crtc->pipe));
5558 pipe_config->pixel_multiplier =
5559 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5560 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005561 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005562 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5563 tmp = I915_READ(DPLL(crtc->pipe));
5564 pipe_config->pixel_multiplier =
5565 ((tmp & SDVO_MULTIPLIER_MASK)
5566 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5567 } else {
5568 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5569 * port and will be fixed up in the encoder->get_config
5570 * function. */
5571 pipe_config->pixel_multiplier = 1;
5572 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005573 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5574 if (!IS_VALLEYVIEW(dev)) {
5575 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5576 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005577 } else {
5578 /* Mask out read-only status bits. */
5579 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5580 DPLL_PORTC_READY_MASK |
5581 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005582 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005583
Jesse Barnesacbec812013-09-20 11:29:32 -07005584 if (IS_VALLEYVIEW(dev))
5585 vlv_crtc_clock_get(crtc, pipe_config);
5586 else
5587 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005588
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005589 return true;
5590}
5591
Paulo Zanonidde86e22012-12-01 12:04:25 -02005592static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005593{
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005596 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005597 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005598 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005599 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005600 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005601 bool has_ck505 = false;
5602 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005603
5604 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005605 list_for_each_entry(encoder, &mode_config->encoder_list,
5606 base.head) {
5607 switch (encoder->type) {
5608 case INTEL_OUTPUT_LVDS:
5609 has_panel = true;
5610 has_lvds = true;
5611 break;
5612 case INTEL_OUTPUT_EDP:
5613 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005614 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005615 has_cpu_edp = true;
5616 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005617 }
5618 }
5619
Keith Packard99eb6a02011-09-26 14:29:12 -07005620 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005621 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005622 can_ssc = has_ck505;
5623 } else {
5624 has_ck505 = false;
5625 can_ssc = true;
5626 }
5627
Imre Deak2de69052013-05-08 13:14:04 +03005628 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5629 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005630
5631 /* Ironlake: try to setup display ref clock before DPLL
5632 * enabling. This is only under driver's control after
5633 * PCH B stepping, previous chipset stepping should be
5634 * ignoring this setting.
5635 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005636 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005637
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005638 /* As we must carefully and slowly disable/enable each source in turn,
5639 * compute the final state we want first and check if we need to
5640 * make any changes at all.
5641 */
5642 final = val;
5643 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005644 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005645 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005646 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005647 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5648
5649 final &= ~DREF_SSC_SOURCE_MASK;
5650 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5651 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005652
Keith Packard199e5d72011-09-22 12:01:57 -07005653 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005654 final |= DREF_SSC_SOURCE_ENABLE;
5655
5656 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5657 final |= DREF_SSC1_ENABLE;
5658
5659 if (has_cpu_edp) {
5660 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5661 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5662 else
5663 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5664 } else
5665 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5666 } else {
5667 final |= DREF_SSC_SOURCE_DISABLE;
5668 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5669 }
5670
5671 if (final == val)
5672 return;
5673
5674 /* Always enable nonspread source */
5675 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5676
5677 if (has_ck505)
5678 val |= DREF_NONSPREAD_CK505_ENABLE;
5679 else
5680 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5681
5682 if (has_panel) {
5683 val &= ~DREF_SSC_SOURCE_MASK;
5684 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005685
Keith Packard199e5d72011-09-22 12:01:57 -07005686 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005687 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005688 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005689 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005690 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005691 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005692
5693 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005694 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005695 POSTING_READ(PCH_DREF_CONTROL);
5696 udelay(200);
5697
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005698 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005699
5700 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005701 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005702 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005703 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005704 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005705 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005706 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005707 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005708 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005709 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005710
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005711 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005712 POSTING_READ(PCH_DREF_CONTROL);
5713 udelay(200);
5714 } else {
5715 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5716
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005717 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005718
5719 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005720 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005721
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005722 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005723 POSTING_READ(PCH_DREF_CONTROL);
5724 udelay(200);
5725
5726 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005727 val &= ~DREF_SSC_SOURCE_MASK;
5728 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005729
5730 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005731 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005732
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005733 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005734 POSTING_READ(PCH_DREF_CONTROL);
5735 udelay(200);
5736 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005737
5738 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005739}
5740
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005741static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005742{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005743 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005744
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005745 tmp = I915_READ(SOUTH_CHICKEN2);
5746 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5747 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005748
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005749 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5750 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5751 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005752
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005753 tmp = I915_READ(SOUTH_CHICKEN2);
5754 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5755 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005756
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005757 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5758 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5759 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005760}
5761
5762/* WaMPhyProgramming:hsw */
5763static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5764{
5765 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005766
5767 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5768 tmp &= ~(0xFF << 24);
5769 tmp |= (0x12 << 24);
5770 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5771
Paulo Zanonidde86e22012-12-01 12:04:25 -02005772 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5773 tmp |= (1 << 11);
5774 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5775
5776 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5777 tmp |= (1 << 11);
5778 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5779
Paulo Zanonidde86e22012-12-01 12:04:25 -02005780 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5781 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5782 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5783
5784 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5785 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5786 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5787
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005788 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5789 tmp &= ~(7 << 13);
5790 tmp |= (5 << 13);
5791 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005792
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005793 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5794 tmp &= ~(7 << 13);
5795 tmp |= (5 << 13);
5796 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005797
5798 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5799 tmp &= ~0xFF;
5800 tmp |= 0x1C;
5801 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5802
5803 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5804 tmp &= ~0xFF;
5805 tmp |= 0x1C;
5806 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5807
5808 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5809 tmp &= ~(0xFF << 16);
5810 tmp |= (0x1C << 16);
5811 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5812
5813 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5814 tmp &= ~(0xFF << 16);
5815 tmp |= (0x1C << 16);
5816 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5817
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005818 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5819 tmp |= (1 << 27);
5820 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005821
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005822 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5823 tmp |= (1 << 27);
5824 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005825
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005826 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5827 tmp &= ~(0xF << 28);
5828 tmp |= (4 << 28);
5829 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005830
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005831 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5832 tmp &= ~(0xF << 28);
5833 tmp |= (4 << 28);
5834 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005835}
5836
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005837/* Implements 3 different sequences from BSpec chapter "Display iCLK
5838 * Programming" based on the parameters passed:
5839 * - Sequence to enable CLKOUT_DP
5840 * - Sequence to enable CLKOUT_DP without spread
5841 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5842 */
5843static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5844 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005845{
5846 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005847 uint32_t reg, tmp;
5848
5849 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5850 with_spread = true;
5851 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5852 with_fdi, "LP PCH doesn't have FDI\n"))
5853 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005854
5855 mutex_lock(&dev_priv->dpio_lock);
5856
5857 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5858 tmp &= ~SBI_SSCCTL_DISABLE;
5859 tmp |= SBI_SSCCTL_PATHALT;
5860 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5861
5862 udelay(24);
5863
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005864 if (with_spread) {
5865 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5866 tmp &= ~SBI_SSCCTL_PATHALT;
5867 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005868
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005869 if (with_fdi) {
5870 lpt_reset_fdi_mphy(dev_priv);
5871 lpt_program_fdi_mphy(dev_priv);
5872 }
5873 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005874
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005875 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5876 SBI_GEN0 : SBI_DBUFF0;
5877 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5878 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5879 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005880
5881 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005882}
5883
Paulo Zanoni47701c32013-07-23 11:19:25 -03005884/* Sequence to disable CLKOUT_DP */
5885static void lpt_disable_clkout_dp(struct drm_device *dev)
5886{
5887 struct drm_i915_private *dev_priv = dev->dev_private;
5888 uint32_t reg, tmp;
5889
5890 mutex_lock(&dev_priv->dpio_lock);
5891
5892 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5893 SBI_GEN0 : SBI_DBUFF0;
5894 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5895 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5896 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5897
5898 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5899 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5900 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5901 tmp |= SBI_SSCCTL_PATHALT;
5902 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5903 udelay(32);
5904 }
5905 tmp |= SBI_SSCCTL_DISABLE;
5906 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5907 }
5908
5909 mutex_unlock(&dev_priv->dpio_lock);
5910}
5911
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005912static void lpt_init_pch_refclk(struct drm_device *dev)
5913{
5914 struct drm_mode_config *mode_config = &dev->mode_config;
5915 struct intel_encoder *encoder;
5916 bool has_vga = false;
5917
5918 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5919 switch (encoder->type) {
5920 case INTEL_OUTPUT_ANALOG:
5921 has_vga = true;
5922 break;
5923 }
5924 }
5925
Paulo Zanoni47701c32013-07-23 11:19:25 -03005926 if (has_vga)
5927 lpt_enable_clkout_dp(dev, true, true);
5928 else
5929 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005930}
5931
Paulo Zanonidde86e22012-12-01 12:04:25 -02005932/*
5933 * Initialize reference clocks when the driver loads
5934 */
5935void intel_init_pch_refclk(struct drm_device *dev)
5936{
5937 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5938 ironlake_init_pch_refclk(dev);
5939 else if (HAS_PCH_LPT(dev))
5940 lpt_init_pch_refclk(dev);
5941}
5942
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005943static int ironlake_get_refclk(struct drm_crtc *crtc)
5944{
5945 struct drm_device *dev = crtc->dev;
5946 struct drm_i915_private *dev_priv = dev->dev_private;
5947 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005948 int num_connectors = 0;
5949 bool is_lvds = false;
5950
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005951 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005952 switch (encoder->type) {
5953 case INTEL_OUTPUT_LVDS:
5954 is_lvds = true;
5955 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005956 }
5957 num_connectors++;
5958 }
5959
5960 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005961 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005962 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005963 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005964 }
5965
5966 return 120000;
5967}
5968
Daniel Vetter6ff93602013-04-19 11:24:36 +02005969static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005970{
5971 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5973 int pipe = intel_crtc->pipe;
5974 uint32_t val;
5975
Daniel Vetter78114072013-06-13 00:54:57 +02005976 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005977
Daniel Vetter965e0c42013-03-27 00:44:57 +01005978 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005979 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005980 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005981 break;
5982 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005983 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005984 break;
5985 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005986 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005987 break;
5988 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005989 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005990 break;
5991 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005992 /* Case prevented by intel_choose_pipe_bpp_dither. */
5993 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005994 }
5995
Daniel Vetterd8b32242013-04-25 17:54:44 +02005996 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005997 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5998
Daniel Vetter6ff93602013-04-19 11:24:36 +02005999 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006000 val |= PIPECONF_INTERLACED_ILK;
6001 else
6002 val |= PIPECONF_PROGRESSIVE;
6003
Daniel Vetter50f3b012013-03-27 00:44:56 +01006004 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006005 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006006
Paulo Zanonic8203562012-09-12 10:06:29 -03006007 I915_WRITE(PIPECONF(pipe), val);
6008 POSTING_READ(PIPECONF(pipe));
6009}
6010
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006011/*
6012 * Set up the pipe CSC unit.
6013 *
6014 * Currently only full range RGB to limited range RGB conversion
6015 * is supported, but eventually this should handle various
6016 * RGB<->YCbCr scenarios as well.
6017 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006018static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006019{
6020 struct drm_device *dev = crtc->dev;
6021 struct drm_i915_private *dev_priv = dev->dev_private;
6022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6023 int pipe = intel_crtc->pipe;
6024 uint16_t coeff = 0x7800; /* 1.0 */
6025
6026 /*
6027 * TODO: Check what kind of values actually come out of the pipe
6028 * with these coeff/postoff values and adjust to get the best
6029 * accuracy. Perhaps we even need to take the bpc value into
6030 * consideration.
6031 */
6032
Daniel Vetter50f3b012013-03-27 00:44:56 +01006033 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006034 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6035
6036 /*
6037 * GY/GU and RY/RU should be the other way around according
6038 * to BSpec, but reality doesn't agree. Just set them up in
6039 * a way that results in the correct picture.
6040 */
6041 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6042 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6043
6044 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6045 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6046
6047 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6048 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6049
6050 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6051 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6052 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6053
6054 if (INTEL_INFO(dev)->gen > 6) {
6055 uint16_t postoff = 0;
6056
Daniel Vetter50f3b012013-03-27 00:44:56 +01006057 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006058 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006059
6060 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6061 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6062 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6063
6064 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6065 } else {
6066 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6067
Daniel Vetter50f3b012013-03-27 00:44:56 +01006068 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006069 mode |= CSC_BLACK_SCREEN_OFFSET;
6070
6071 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6072 }
6073}
6074
Daniel Vetter6ff93602013-04-19 11:24:36 +02006075static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006076{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006077 struct drm_device *dev = crtc->dev;
6078 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006080 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006081 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006082 uint32_t val;
6083
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006084 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006085
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006086 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006087 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6088
Daniel Vetter6ff93602013-04-19 11:24:36 +02006089 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006090 val |= PIPECONF_INTERLACED_ILK;
6091 else
6092 val |= PIPECONF_PROGRESSIVE;
6093
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006094 I915_WRITE(PIPECONF(cpu_transcoder), val);
6095 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006096
6097 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6098 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006099
6100 if (IS_BROADWELL(dev)) {
6101 val = 0;
6102
6103 switch (intel_crtc->config.pipe_bpp) {
6104 case 18:
6105 val |= PIPEMISC_DITHER_6_BPC;
6106 break;
6107 case 24:
6108 val |= PIPEMISC_DITHER_8_BPC;
6109 break;
6110 case 30:
6111 val |= PIPEMISC_DITHER_10_BPC;
6112 break;
6113 case 36:
6114 val |= PIPEMISC_DITHER_12_BPC;
6115 break;
6116 default:
6117 /* Case prevented by pipe_config_set_bpp. */
6118 BUG();
6119 }
6120
6121 if (intel_crtc->config.dither)
6122 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6123
6124 I915_WRITE(PIPEMISC(pipe), val);
6125 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006126}
6127
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006128static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006129 intel_clock_t *clock,
6130 bool *has_reduced_clock,
6131 intel_clock_t *reduced_clock)
6132{
6133 struct drm_device *dev = crtc->dev;
6134 struct drm_i915_private *dev_priv = dev->dev_private;
6135 struct intel_encoder *intel_encoder;
6136 int refclk;
6137 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006138 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006139
6140 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6141 switch (intel_encoder->type) {
6142 case INTEL_OUTPUT_LVDS:
6143 is_lvds = true;
6144 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006145 }
6146 }
6147
6148 refclk = ironlake_get_refclk(crtc);
6149
6150 /*
6151 * Returns a set of divisors for the desired target clock with the given
6152 * refclk, or FALSE. The returned values represent the clock equation:
6153 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6154 */
6155 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006156 ret = dev_priv->display.find_dpll(limit, crtc,
6157 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006158 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006159 if (!ret)
6160 return false;
6161
6162 if (is_lvds && dev_priv->lvds_downclock_avail) {
6163 /*
6164 * Ensure we match the reduced clock's P to the target clock.
6165 * If the clocks don't match, we can't switch the display clock
6166 * by using the FP0/FP1. In such case we will disable the LVDS
6167 * downclock feature.
6168 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006169 *has_reduced_clock =
6170 dev_priv->display.find_dpll(limit, crtc,
6171 dev_priv->lvds_downclock,
6172 refclk, clock,
6173 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006174 }
6175
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006176 return true;
6177}
6178
Paulo Zanonid4b19312012-11-29 11:29:32 -02006179int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6180{
6181 /*
6182 * Account for spread spectrum to avoid
6183 * oversubscribing the link. Max center spread
6184 * is 2.5%; use 5% for safety's sake.
6185 */
6186 u32 bps = target_clock * bpp * 21 / 20;
6187 return bps / (link_bw * 8) + 1;
6188}
6189
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006190static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006191{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006192 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006193}
6194
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006195static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006196 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006197 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006198{
6199 struct drm_crtc *crtc = &intel_crtc->base;
6200 struct drm_device *dev = crtc->dev;
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202 struct intel_encoder *intel_encoder;
6203 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006204 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006205 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006206
6207 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6208 switch (intel_encoder->type) {
6209 case INTEL_OUTPUT_LVDS:
6210 is_lvds = true;
6211 break;
6212 case INTEL_OUTPUT_SDVO:
6213 case INTEL_OUTPUT_HDMI:
6214 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006215 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006216 }
6217
6218 num_connectors++;
6219 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006220
Chris Wilsonc1858122010-12-03 21:35:48 +00006221 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006222 factor = 21;
6223 if (is_lvds) {
6224 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006225 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006226 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006227 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006228 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006229 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006230
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006231 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006232 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006233
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006234 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6235 *fp2 |= FP_CB_TUNE;
6236
Chris Wilson5eddb702010-09-11 13:48:45 +01006237 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006238
Eric Anholta07d6782011-03-30 13:01:08 -07006239 if (is_lvds)
6240 dpll |= DPLLB_MODE_LVDS;
6241 else
6242 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006243
Daniel Vetteref1b4602013-06-01 17:17:04 +02006244 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6245 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006246
6247 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006248 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006249 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006250 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006251
Eric Anholta07d6782011-03-30 13:01:08 -07006252 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006253 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006254 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006255 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006256
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006257 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006258 case 5:
6259 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6260 break;
6261 case 7:
6262 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6263 break;
6264 case 10:
6265 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6266 break;
6267 case 14:
6268 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6269 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006270 }
6271
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006272 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006273 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006274 else
6275 dpll |= PLL_REF_INPUT_DREFCLK;
6276
Daniel Vetter959e16d2013-06-05 13:34:21 +02006277 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006278}
6279
Jesse Barnes79e53942008-11-07 14:24:08 -08006280static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006281 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006282 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006283{
6284 struct drm_device *dev = crtc->dev;
6285 struct drm_i915_private *dev_priv = dev->dev_private;
6286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6287 int pipe = intel_crtc->pipe;
6288 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006289 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006290 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006291 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006292 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006293 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006294 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006295 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006296 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006297
6298 for_each_encoder_on_crtc(dev, crtc, encoder) {
6299 switch (encoder->type) {
6300 case INTEL_OUTPUT_LVDS:
6301 is_lvds = true;
6302 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006303 }
6304
6305 num_connectors++;
6306 }
6307
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006308 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6309 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6310
Daniel Vetterff9a6752013-06-01 17:16:21 +02006311 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006312 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006313 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006314 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6315 return -EINVAL;
6316 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006317 /* Compat-code for transition, will disappear. */
6318 if (!intel_crtc->config.clock_set) {
6319 intel_crtc->config.dpll.n = clock.n;
6320 intel_crtc->config.dpll.m1 = clock.m1;
6321 intel_crtc->config.dpll.m2 = clock.m2;
6322 intel_crtc->config.dpll.p1 = clock.p1;
6323 intel_crtc->config.dpll.p2 = clock.p2;
6324 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006325
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006326 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006327 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006328 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006329 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006330 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006331
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006332 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006333 &fp, &reduced_clock,
6334 has_reduced_clock ? &fp2 : NULL);
6335
Daniel Vetter959e16d2013-06-05 13:34:21 +02006336 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006337 intel_crtc->config.dpll_hw_state.fp0 = fp;
6338 if (has_reduced_clock)
6339 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6340 else
6341 intel_crtc->config.dpll_hw_state.fp1 = fp;
6342
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006343 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006344 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006345 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6346 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006347 return -EINVAL;
6348 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006349 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006350 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006351
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006352 if (intel_crtc->config.has_dp_encoder)
6353 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006354
Jani Nikulad330a952014-01-21 11:24:25 +02006355 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006356 intel_crtc->lowfreq_avail = true;
6357 else
6358 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006359
Daniel Vetter8a654f32013-06-01 17:16:22 +02006360 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006361
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006362 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006363 intel_cpu_transcoder_set_m_n(intel_crtc,
6364 &intel_crtc->config.fdi_m_n);
6365 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006366
Daniel Vetter6ff93602013-04-19 11:24:36 +02006367 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006368
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006369 /* Set up the display plane register */
6370 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006371 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006372
Daniel Vetter94352cf2012-07-05 22:51:56 +02006373 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006374
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006375 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006376}
6377
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006378static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6379 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006380{
6381 struct drm_device *dev = crtc->base.dev;
6382 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006383 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006384
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006385 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6386 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6387 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6388 & ~TU_SIZE_MASK;
6389 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6390 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6391 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6392}
6393
6394static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6395 enum transcoder transcoder,
6396 struct intel_link_m_n *m_n)
6397{
6398 struct drm_device *dev = crtc->base.dev;
6399 struct drm_i915_private *dev_priv = dev->dev_private;
6400 enum pipe pipe = crtc->pipe;
6401
6402 if (INTEL_INFO(dev)->gen >= 5) {
6403 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6404 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6405 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6406 & ~TU_SIZE_MASK;
6407 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6408 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6409 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6410 } else {
6411 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6412 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6413 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6414 & ~TU_SIZE_MASK;
6415 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6416 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6417 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6418 }
6419}
6420
6421void intel_dp_get_m_n(struct intel_crtc *crtc,
6422 struct intel_crtc_config *pipe_config)
6423{
6424 if (crtc->config.has_pch_encoder)
6425 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6426 else
6427 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6428 &pipe_config->dp_m_n);
6429}
6430
Daniel Vetter72419202013-04-04 13:28:53 +02006431static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6432 struct intel_crtc_config *pipe_config)
6433{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006434 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6435 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006436}
6437
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006438static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6439 struct intel_crtc_config *pipe_config)
6440{
6441 struct drm_device *dev = crtc->base.dev;
6442 struct drm_i915_private *dev_priv = dev->dev_private;
6443 uint32_t tmp;
6444
6445 tmp = I915_READ(PF_CTL(crtc->pipe));
6446
6447 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006448 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006449 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6450 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006451
6452 /* We currently do not free assignements of panel fitters on
6453 * ivb/hsw (since we don't use the higher upscaling modes which
6454 * differentiates them) so just WARN about this case for now. */
6455 if (IS_GEN7(dev)) {
6456 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6457 PF_PIPE_SEL_IVB(crtc->pipe));
6458 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006459 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006460}
6461
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006462static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6463 struct intel_crtc_config *pipe_config)
6464{
6465 struct drm_device *dev = crtc->base.dev;
6466 struct drm_i915_private *dev_priv = dev->dev_private;
6467 uint32_t tmp;
6468
Daniel Vettere143a212013-07-04 12:01:15 +02006469 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006470 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006471
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006472 tmp = I915_READ(PIPECONF(crtc->pipe));
6473 if (!(tmp & PIPECONF_ENABLE))
6474 return false;
6475
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006476 switch (tmp & PIPECONF_BPC_MASK) {
6477 case PIPECONF_6BPC:
6478 pipe_config->pipe_bpp = 18;
6479 break;
6480 case PIPECONF_8BPC:
6481 pipe_config->pipe_bpp = 24;
6482 break;
6483 case PIPECONF_10BPC:
6484 pipe_config->pipe_bpp = 30;
6485 break;
6486 case PIPECONF_12BPC:
6487 pipe_config->pipe_bpp = 36;
6488 break;
6489 default:
6490 break;
6491 }
6492
Daniel Vetterab9412b2013-05-03 11:49:46 +02006493 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006494 struct intel_shared_dpll *pll;
6495
Daniel Vetter88adfff2013-03-28 10:42:01 +01006496 pipe_config->has_pch_encoder = true;
6497
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006498 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6499 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6500 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006501
6502 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006503
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006504 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006505 pipe_config->shared_dpll =
6506 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006507 } else {
6508 tmp = I915_READ(PCH_DPLL_SEL);
6509 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6510 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6511 else
6512 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6513 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006514
6515 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6516
6517 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6518 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006519
6520 tmp = pipe_config->dpll_hw_state.dpll;
6521 pipe_config->pixel_multiplier =
6522 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6523 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006524
6525 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006526 } else {
6527 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006528 }
6529
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006530 intel_get_pipe_timings(crtc, pipe_config);
6531
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006532 ironlake_get_pfit_config(crtc, pipe_config);
6533
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006534 return true;
6535}
6536
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006537static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6538{
6539 struct drm_device *dev = dev_priv->dev;
6540 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6541 struct intel_crtc *crtc;
6542 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006543 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006544
6545 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006546 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006547 pipe_name(crtc->pipe));
6548
6549 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6550 WARN(plls->spll_refcount, "SPLL enabled\n");
6551 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6552 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6553 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6554 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6555 "CPU PWM1 enabled\n");
6556 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6557 "CPU PWM2 enabled\n");
6558 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6559 "PCH PWM1 enabled\n");
6560 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6561 "Utility pin enabled\n");
6562 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6563
6564 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6565 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006566 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006567 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6568 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006569 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006570 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6571 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6572}
6573
6574/*
6575 * This function implements pieces of two sequences from BSpec:
6576 * - Sequence for display software to disable LCPLL
6577 * - Sequence for display software to allow package C8+
6578 * The steps implemented here are just the steps that actually touch the LCPLL
6579 * register. Callers should take care of disabling all the display engine
6580 * functions, doing the mode unset, fixing interrupts, etc.
6581 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006582static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6583 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006584{
6585 uint32_t val;
6586
6587 assert_can_disable_lcpll(dev_priv);
6588
6589 val = I915_READ(LCPLL_CTL);
6590
6591 if (switch_to_fclk) {
6592 val |= LCPLL_CD_SOURCE_FCLK;
6593 I915_WRITE(LCPLL_CTL, val);
6594
6595 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6596 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6597 DRM_ERROR("Switching to FCLK failed\n");
6598
6599 val = I915_READ(LCPLL_CTL);
6600 }
6601
6602 val |= LCPLL_PLL_DISABLE;
6603 I915_WRITE(LCPLL_CTL, val);
6604 POSTING_READ(LCPLL_CTL);
6605
6606 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6607 DRM_ERROR("LCPLL still locked\n");
6608
6609 val = I915_READ(D_COMP);
6610 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006611 mutex_lock(&dev_priv->rps.hw_lock);
6612 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6613 DRM_ERROR("Failed to disable D_COMP\n");
6614 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006615 POSTING_READ(D_COMP);
6616 ndelay(100);
6617
6618 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6619 DRM_ERROR("D_COMP RCOMP still in progress\n");
6620
6621 if (allow_power_down) {
6622 val = I915_READ(LCPLL_CTL);
6623 val |= LCPLL_POWER_DOWN_ALLOW;
6624 I915_WRITE(LCPLL_CTL, val);
6625 POSTING_READ(LCPLL_CTL);
6626 }
6627}
6628
6629/*
6630 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6631 * source.
6632 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006633static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006634{
6635 uint32_t val;
6636
6637 val = I915_READ(LCPLL_CTL);
6638
6639 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6640 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6641 return;
6642
Paulo Zanoni215733f2013-08-19 13:18:07 -03006643 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6644 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006645 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006646
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006647 if (val & LCPLL_POWER_DOWN_ALLOW) {
6648 val &= ~LCPLL_POWER_DOWN_ALLOW;
6649 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006650 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006651 }
6652
6653 val = I915_READ(D_COMP);
6654 val |= D_COMP_COMP_FORCE;
6655 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006656 mutex_lock(&dev_priv->rps.hw_lock);
6657 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6658 DRM_ERROR("Failed to enable D_COMP\n");
6659 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006660 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006661
6662 val = I915_READ(LCPLL_CTL);
6663 val &= ~LCPLL_PLL_DISABLE;
6664 I915_WRITE(LCPLL_CTL, val);
6665
6666 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6667 DRM_ERROR("LCPLL not locked yet\n");
6668
6669 if (val & LCPLL_CD_SOURCE_FCLK) {
6670 val = I915_READ(LCPLL_CTL);
6671 val &= ~LCPLL_CD_SOURCE_FCLK;
6672 I915_WRITE(LCPLL_CTL, val);
6673
6674 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6675 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6676 DRM_ERROR("Switching back to LCPLL failed\n");
6677 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006678
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006679 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006680}
6681
Paulo Zanonic67a4702013-08-19 13:18:09 -03006682void hsw_enable_pc8_work(struct work_struct *__work)
6683{
6684 struct drm_i915_private *dev_priv =
6685 container_of(to_delayed_work(__work), struct drm_i915_private,
6686 pc8.enable_work);
6687 struct drm_device *dev = dev_priv->dev;
6688 uint32_t val;
6689
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006690 WARN_ON(!HAS_PC8(dev));
6691
Paulo Zanonic67a4702013-08-19 13:18:09 -03006692 if (dev_priv->pc8.enabled)
6693 return;
6694
6695 DRM_DEBUG_KMS("Enabling package C8+\n");
6696
6697 dev_priv->pc8.enabled = true;
6698
6699 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6700 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6701 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6702 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6703 }
6704
6705 lpt_disable_clkout_dp(dev);
6706 hsw_pc8_disable_interrupts(dev);
6707 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006708
6709 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006710}
6711
6712static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6713{
6714 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6715 WARN(dev_priv->pc8.disable_count < 1,
6716 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6717
6718 dev_priv->pc8.disable_count--;
6719 if (dev_priv->pc8.disable_count != 0)
6720 return;
6721
6722 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02006723 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006724}
6725
6726static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6727{
6728 struct drm_device *dev = dev_priv->dev;
6729 uint32_t val;
6730
6731 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6732 WARN(dev_priv->pc8.disable_count < 0,
6733 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6734
6735 dev_priv->pc8.disable_count++;
6736 if (dev_priv->pc8.disable_count != 1)
6737 return;
6738
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006739 WARN_ON(!HAS_PC8(dev));
6740
Paulo Zanonic67a4702013-08-19 13:18:09 -03006741 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6742 if (!dev_priv->pc8.enabled)
6743 return;
6744
6745 DRM_DEBUG_KMS("Disabling package C8+\n");
6746
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006747 intel_runtime_pm_get(dev_priv);
6748
Paulo Zanonic67a4702013-08-19 13:18:09 -03006749 hsw_restore_lcpll(dev_priv);
6750 hsw_pc8_restore_interrupts(dev);
6751 lpt_init_pch_refclk(dev);
6752
6753 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6754 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6755 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6756 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6757 }
6758
6759 intel_prepare_ddi(dev);
6760 i915_gem_init_swizzling(dev);
6761 mutex_lock(&dev_priv->rps.hw_lock);
6762 gen6_update_ring_freq(dev);
6763 mutex_unlock(&dev_priv->rps.hw_lock);
6764 dev_priv->pc8.enabled = false;
6765}
6766
6767void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6768{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006769 if (!HAS_PC8(dev_priv->dev))
6770 return;
6771
Paulo Zanonic67a4702013-08-19 13:18:09 -03006772 mutex_lock(&dev_priv->pc8.lock);
6773 __hsw_enable_package_c8(dev_priv);
6774 mutex_unlock(&dev_priv->pc8.lock);
6775}
6776
6777void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6778{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006779 if (!HAS_PC8(dev_priv->dev))
6780 return;
6781
Paulo Zanonic67a4702013-08-19 13:18:09 -03006782 mutex_lock(&dev_priv->pc8.lock);
6783 __hsw_disable_package_c8(dev_priv);
6784 mutex_unlock(&dev_priv->pc8.lock);
6785}
6786
6787static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6788{
6789 struct drm_device *dev = dev_priv->dev;
6790 struct intel_crtc *crtc;
6791 uint32_t val;
6792
6793 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6794 if (crtc->base.enabled)
6795 return false;
6796
6797 /* This case is still possible since we have the i915.disable_power_well
6798 * parameter and also the KVMr or something else might be requesting the
6799 * power well. */
6800 val = I915_READ(HSW_PWR_WELL_DRIVER);
6801 if (val != 0) {
6802 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6803 return false;
6804 }
6805
6806 return true;
6807}
6808
6809/* Since we're called from modeset_global_resources there's no way to
6810 * symmetrically increase and decrease the refcount, so we use
6811 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6812 * or not.
6813 */
6814static void hsw_update_package_c8(struct drm_device *dev)
6815{
6816 struct drm_i915_private *dev_priv = dev->dev_private;
6817 bool allow;
6818
Chris Wilson7c6c2652013-11-18 18:32:37 -08006819 if (!HAS_PC8(dev_priv->dev))
6820 return;
6821
Jani Nikulad330a952014-01-21 11:24:25 +02006822 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03006823 return;
6824
6825 mutex_lock(&dev_priv->pc8.lock);
6826
6827 allow = hsw_can_enable_package_c8(dev_priv);
6828
6829 if (allow == dev_priv->pc8.requirements_met)
6830 goto done;
6831
6832 dev_priv->pc8.requirements_met = allow;
6833
6834 if (allow)
6835 __hsw_enable_package_c8(dev_priv);
6836 else
6837 __hsw_disable_package_c8(dev_priv);
6838
6839done:
6840 mutex_unlock(&dev_priv->pc8.lock);
6841}
6842
6843static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6844{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006845 if (!HAS_PC8(dev_priv->dev))
6846 return;
6847
Chris Wilson34581222013-11-18 18:32:36 -08006848 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006849 if (!dev_priv->pc8.gpu_idle) {
6850 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006851 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006852 }
Chris Wilson34581222013-11-18 18:32:36 -08006853 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006854}
6855
6856static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6857{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006858 if (!HAS_PC8(dev_priv->dev))
6859 return;
6860
Chris Wilson34581222013-11-18 18:32:36 -08006861 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006862 if (dev_priv->pc8.gpu_idle) {
6863 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006864 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006865 }
Chris Wilson34581222013-11-18 18:32:36 -08006866 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006867}
Eric Anholtf564048e2011-03-30 13:01:02 -07006868
Imre Deak6efdf352013-10-16 17:25:52 +03006869#define for_each_power_domain(domain, mask) \
6870 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6871 if ((1 << (domain)) & (mask))
6872
6873static unsigned long get_pipe_power_domains(struct drm_device *dev,
6874 enum pipe pipe, bool pfit_enabled)
6875{
6876 unsigned long mask;
6877 enum transcoder transcoder;
6878
6879 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6880
6881 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6882 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6883 if (pfit_enabled)
6884 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6885
6886 return mask;
6887}
6888
Imre Deakbaa70702013-10-25 17:36:48 +03006889void intel_display_set_init_power(struct drm_device *dev, bool enable)
6890{
6891 struct drm_i915_private *dev_priv = dev->dev_private;
6892
6893 if (dev_priv->power_domains.init_power_on == enable)
6894 return;
6895
6896 if (enable)
6897 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6898 else
6899 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6900
6901 dev_priv->power_domains.init_power_on = enable;
6902}
6903
Imre Deak4f074122013-10-16 17:25:51 +03006904static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006905{
Imre Deak6efdf352013-10-16 17:25:52 +03006906 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006907 struct intel_crtc *crtc;
6908
Imre Deak6efdf352013-10-16 17:25:52 +03006909 /*
6910 * First get all needed power domains, then put all unneeded, to avoid
6911 * any unnecessary toggling of the power wells.
6912 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006913 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006914 enum intel_display_power_domain domain;
6915
Jesse Barnes79e53942008-11-07 14:24:08 -08006916 if (!crtc->base.enabled)
6917 continue;
6918
Imre Deak6efdf352013-10-16 17:25:52 +03006919 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6920 crtc->pipe,
6921 crtc->config.pch_pfit.enabled);
6922
6923 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6924 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006925 }
6926
Imre Deak6efdf352013-10-16 17:25:52 +03006927 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6928 enum intel_display_power_domain domain;
6929
6930 for_each_power_domain(domain, crtc->enabled_power_domains)
6931 intel_display_power_put(dev, domain);
6932
6933 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6934 }
Imre Deakbaa70702013-10-25 17:36:48 +03006935
6936 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006937}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006938
Imre Deak4f074122013-10-16 17:25:51 +03006939static void haswell_modeset_global_resources(struct drm_device *dev)
6940{
6941 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006942 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006943}
6944
6945static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6946 int x, int y,
6947 struct drm_framebuffer *fb)
6948{
6949 struct drm_device *dev = crtc->dev;
6950 struct drm_i915_private *dev_priv = dev->dev_private;
6951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6952 int plane = intel_crtc->plane;
6953 int ret;
6954
Paulo Zanoni566b7342013-11-25 15:27:08 -02006955 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006956 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006957 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006958
Chris Wilson560b85b2010-08-07 11:01:38 +01006959 if (intel_crtc->config.has_dp_encoder)
6960 intel_dp_set_m_n(intel_crtc);
6961
6962 intel_crtc->lowfreq_avail = false;
6963
6964 intel_set_pipe_timings(intel_crtc);
6965
6966 if (intel_crtc->config.has_pch_encoder) {
6967 intel_cpu_transcoder_set_m_n(intel_crtc,
6968 &intel_crtc->config.fdi_m_n);
6969 }
6970
6971 haswell_set_pipeconf(crtc);
6972
6973 intel_set_pipe_csc(crtc);
6974
6975 /* Set up the display plane register */
6976 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6977 POSTING_READ(DSPCNTR(plane));
6978
6979 ret = intel_pipe_set_base(crtc, x, y, fb);
6980
Chris Wilson560b85b2010-08-07 11:01:38 +01006981 return ret;
6982}
6983
6984static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6985 struct intel_crtc_config *pipe_config)
6986{
6987 struct drm_device *dev = crtc->base.dev;
6988 struct drm_i915_private *dev_priv = dev->dev_private;
6989 enum intel_display_power_domain pfit_domain;
6990 uint32_t tmp;
6991
6992 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6993 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6994
6995 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6996 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6997 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006998 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006999 default:
7000 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007001 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7002 case TRANS_DDI_EDP_INPUT_A_ON:
7003 trans_edp_pipe = PIPE_A;
7004 break;
7005 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7006 trans_edp_pipe = PIPE_B;
7007 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01007008 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007009 trans_edp_pipe = PIPE_C;
7010 break;
7011 }
7012
Chris Wilson6b383a72010-09-13 13:54:26 +01007013 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007014 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7015 }
7016
7017 if (!intel_display_power_enabled(dev,
7018 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7019 return false;
7020
7021 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7022 if (!(tmp & PIPECONF_ENABLE))
7023 return false;
7024
7025 /*
7026 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7027 * DDI E. So just check whether this pipe is wired to DDI E and whether
7028 * the PCH transcoder is on.
7029 */
7030 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7031 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7032 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7033 pipe_config->has_pch_encoder = true;
7034
7035 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7036 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7037 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7038
7039 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7040 }
7041
Chris Wilson560b85b2010-08-07 11:01:38 +01007042 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007043
7044 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7045 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007046 ironlake_get_pfit_config(crtc, pipe_config);
7047
Jesse Barnese59150d2014-01-07 13:30:45 -08007048 if (IS_HASWELL(dev))
7049 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7050 (I915_READ(IPS_CTL) & IPS_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08007051
7052 pipe_config->pixel_multiplier = 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07007053
7054 return true;
7055}
7056
7057static int intel_crtc_mode_set(struct drm_crtc *crtc,
7058 int x, int y,
7059 struct drm_framebuffer *fb)
7060{
Eric Anholt0b701d22011-03-30 13:01:03 -07007061 struct drm_device *dev = crtc->dev;
7062 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007063 struct intel_encoder *encoder;
Eric Anholtf564048e2011-03-30 13:01:02 -07007064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007065 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholtf564048e2011-03-30 13:01:02 -07007066 int pipe = intel_crtc->pipe;
7067 int ret;
7068
Eric Anholt0b701d22011-03-30 13:01:03 -07007069 drm_vblank_pre_modeset(dev, pipe);
7070
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007071 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7072
Jesse Barnes79e53942008-11-07 14:24:08 -08007073 drm_vblank_post_modeset(dev, pipe);
7074
Daniel Vetter9256aa12012-10-31 19:26:13 +01007075 if (ret != 0)
7076 return ret;
7077
7078 for_each_encoder_on_crtc(dev, crtc, encoder) {
7079 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7080 encoder->base.base.id,
7081 drm_get_encoder_name(&encoder->base),
7082 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007083 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007084 }
7085
7086 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007087}
7088
Jani Nikula1a915102013-10-16 12:34:48 +03007089static struct {
7090 int clock;
7091 u32 config;
7092} hdmi_audio_clock[] = {
7093 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7094 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7095 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7096 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7097 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7098 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7099 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7100 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7101 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7102 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7103};
7104
7105/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7106static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7107{
7108 int i;
7109
7110 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7111 if (mode->clock == hdmi_audio_clock[i].clock)
7112 break;
7113 }
7114
7115 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7116 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7117 i = 1;
7118 }
7119
7120 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7121 hdmi_audio_clock[i].clock,
7122 hdmi_audio_clock[i].config);
7123
7124 return hdmi_audio_clock[i].config;
7125}
7126
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007127static bool intel_eld_uptodate(struct drm_connector *connector,
7128 int reg_eldv, uint32_t bits_eldv,
7129 int reg_elda, uint32_t bits_elda,
7130 int reg_edid)
7131{
7132 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7133 uint8_t *eld = connector->eld;
7134 uint32_t i;
7135
7136 i = I915_READ(reg_eldv);
7137 i &= bits_eldv;
7138
7139 if (!eld[0])
7140 return !i;
7141
7142 if (!i)
7143 return false;
7144
7145 i = I915_READ(reg_elda);
7146 i &= ~bits_elda;
7147 I915_WRITE(reg_elda, i);
7148
7149 for (i = 0; i < eld[2]; i++)
7150 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7151 return false;
7152
7153 return true;
7154}
7155
Wu Fengguange0dac652011-09-05 14:25:34 +08007156static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007157 struct drm_crtc *crtc,
7158 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007159{
7160 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7161 uint8_t *eld = connector->eld;
7162 uint32_t eldv;
7163 uint32_t len;
7164 uint32_t i;
7165
7166 i = I915_READ(G4X_AUD_VID_DID);
7167
7168 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7169 eldv = G4X_ELDV_DEVCL_DEVBLC;
7170 else
7171 eldv = G4X_ELDV_DEVCTG;
7172
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007173 if (intel_eld_uptodate(connector,
7174 G4X_AUD_CNTL_ST, eldv,
7175 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7176 G4X_HDMIW_HDMIEDID))
7177 return;
7178
Wu Fengguange0dac652011-09-05 14:25:34 +08007179 i = I915_READ(G4X_AUD_CNTL_ST);
7180 i &= ~(eldv | G4X_ELD_ADDR);
7181 len = (i >> 9) & 0x1f; /* ELD buffer size */
7182 I915_WRITE(G4X_AUD_CNTL_ST, i);
7183
7184 if (!eld[0])
7185 return;
7186
7187 len = min_t(uint8_t, eld[2], len);
7188 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7189 for (i = 0; i < len; i++)
7190 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7191
7192 i = I915_READ(G4X_AUD_CNTL_ST);
7193 i |= eldv;
7194 I915_WRITE(G4X_AUD_CNTL_ST, i);
7195}
7196
Wang Xingchao83358c852012-08-16 22:43:37 +08007197static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007198 struct drm_crtc *crtc,
7199 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007200{
7201 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7202 uint8_t *eld = connector->eld;
7203 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007205 uint32_t eldv;
7206 uint32_t i;
7207 int len;
7208 int pipe = to_intel_crtc(crtc)->pipe;
7209 int tmp;
7210
7211 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7212 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7213 int aud_config = HSW_AUD_CFG(pipe);
7214 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7215
7216
7217 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7218
7219 /* Audio output enable */
7220 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7221 tmp = I915_READ(aud_cntrl_st2);
7222 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7223 I915_WRITE(aud_cntrl_st2, tmp);
7224
7225 /* Wait for 1 vertical blank */
7226 intel_wait_for_vblank(dev, pipe);
7227
7228 /* Set ELD valid state */
7229 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007230 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007231 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7232 I915_WRITE(aud_cntrl_st2, tmp);
7233 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007234 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007235
7236 /* Enable HDMI mode */
7237 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007238 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007239 /* clear N_programing_enable and N_value_index */
7240 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7241 I915_WRITE(aud_config, tmp);
7242
7243 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7244
7245 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007246 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007247
7248 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7249 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7250 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7251 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007252 } else {
7253 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7254 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007255
7256 if (intel_eld_uptodate(connector,
7257 aud_cntrl_st2, eldv,
7258 aud_cntl_st, IBX_ELD_ADDRESS,
7259 hdmiw_hdmiedid))
7260 return;
7261
7262 i = I915_READ(aud_cntrl_st2);
7263 i &= ~eldv;
7264 I915_WRITE(aud_cntrl_st2, i);
7265
7266 if (!eld[0])
7267 return;
7268
7269 i = I915_READ(aud_cntl_st);
7270 i &= ~IBX_ELD_ADDRESS;
7271 I915_WRITE(aud_cntl_st, i);
7272 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7273 DRM_DEBUG_DRIVER("port num:%d\n", i);
7274
7275 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7276 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7277 for (i = 0; i < len; i++)
7278 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7279
7280 i = I915_READ(aud_cntrl_st2);
7281 i |= eldv;
7282 I915_WRITE(aud_cntrl_st2, i);
7283
7284}
7285
Wu Fengguange0dac652011-09-05 14:25:34 +08007286static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007287 struct drm_crtc *crtc,
7288 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007289{
7290 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7291 uint8_t *eld = connector->eld;
7292 uint32_t eldv;
7293 uint32_t i;
7294 int len;
7295 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007296 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007297 int aud_cntl_st;
7298 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007299 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007300
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007301 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007302 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7303 aud_config = IBX_AUD_CFG(pipe);
7304 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007305 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007306 } else if (IS_VALLEYVIEW(connector->dev)) {
7307 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7308 aud_config = VLV_AUD_CFG(pipe);
7309 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7310 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007311 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007312 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7313 aud_config = CPT_AUD_CFG(pipe);
7314 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007315 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007316 }
7317
Wang Xingchao9b138a82012-08-09 16:52:18 +08007318 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007319
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007320 if (IS_VALLEYVIEW(connector->dev)) {
7321 struct intel_encoder *intel_encoder;
7322 struct intel_digital_port *intel_dig_port;
7323
7324 intel_encoder = intel_attached_encoder(connector);
7325 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7326 i = intel_dig_port->port;
7327 } else {
7328 i = I915_READ(aud_cntl_st);
7329 i = (i >> 29) & DIP_PORT_SEL_MASK;
7330 /* DIP_Port_Select, 0x1 = PortB */
7331 }
7332
Wu Fengguange0dac652011-09-05 14:25:34 +08007333 if (!i) {
7334 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7335 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007336 eldv = IBX_ELD_VALIDB;
7337 eldv |= IBX_ELD_VALIDB << 4;
7338 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007339 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007340 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007341 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007342 }
7343
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007344 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7345 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7346 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007347 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007348 } else {
7349 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7350 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007351
7352 if (intel_eld_uptodate(connector,
7353 aud_cntrl_st2, eldv,
7354 aud_cntl_st, IBX_ELD_ADDRESS,
7355 hdmiw_hdmiedid))
7356 return;
7357
Wu Fengguange0dac652011-09-05 14:25:34 +08007358 i = I915_READ(aud_cntrl_st2);
7359 i &= ~eldv;
7360 I915_WRITE(aud_cntrl_st2, i);
7361
7362 if (!eld[0])
7363 return;
7364
Wu Fengguange0dac652011-09-05 14:25:34 +08007365 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007366 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007367 I915_WRITE(aud_cntl_st, i);
7368
7369 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7370 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7371 for (i = 0; i < len; i++)
7372 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7373
7374 i = I915_READ(aud_cntrl_st2);
7375 i |= eldv;
7376 I915_WRITE(aud_cntrl_st2, i);
7377}
7378
7379void intel_write_eld(struct drm_encoder *encoder,
7380 struct drm_display_mode *mode)
7381{
7382 struct drm_crtc *crtc = encoder->crtc;
7383 struct drm_connector *connector;
7384 struct drm_device *dev = encoder->dev;
7385 struct drm_i915_private *dev_priv = dev->dev_private;
7386
7387 connector = drm_select_eld(encoder, mode);
7388 if (!connector)
7389 return;
7390
7391 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7392 connector->base.id,
7393 drm_get_connector_name(connector),
7394 connector->encoder->base.id,
7395 drm_get_encoder_name(connector->encoder));
7396
7397 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7398
7399 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007400 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007401}
7402
Jesse Barnes79e53942008-11-07 14:24:08 -08007403static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7404{
7405 struct drm_device *dev = crtc->dev;
7406 struct drm_i915_private *dev_priv = dev->dev_private;
7407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7408 bool visible = base != 0;
7409 u32 cntl;
7410
7411 if (intel_crtc->cursor_visible == visible)
7412 return;
7413
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007414 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007415 if (visible) {
7416 /* On these chipsets we can only modify the base whilst
7417 * the cursor is disabled.
7418 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007419 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007420
7421 cntl &= ~(CURSOR_FORMAT_MASK);
7422 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7423 cntl |= CURSOR_ENABLE |
7424 CURSOR_GAMMA_ENABLE |
7425 CURSOR_FORMAT_ARGB;
7426 } else
7427 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007428 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007429
7430 intel_crtc->cursor_visible = visible;
7431}
7432
7433static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7434{
7435 struct drm_device *dev = crtc->dev;
7436 struct drm_i915_private *dev_priv = dev->dev_private;
7437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7438 int pipe = intel_crtc->pipe;
7439 bool visible = base != 0;
7440
7441 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007442 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007443 if (base) {
7444 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7445 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7446 cntl |= pipe << 28; /* Connect to correct pipe */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007447 } else {
Eric Anholtbad720f2009-10-22 16:11:14 -07007448 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007449 cntl |= CURSOR_MODE_DISABLE;
7450 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007451 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007452
7453 intel_crtc->cursor_visible = visible;
7454 }
7455 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007456 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007457 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007458 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007459}
7460
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007461static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7462{
7463 struct drm_device *dev = crtc->dev;
7464 struct drm_i915_private *dev_priv = dev->dev_private;
7465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7466 int pipe = intel_crtc->pipe;
7467 bool visible = base != 0;
7468
7469 if (intel_crtc->cursor_visible != visible) {
7470 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7471 if (base) {
7472 cntl &= ~CURSOR_MODE;
7473 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7474 } else {
7475 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7476 cntl |= CURSOR_MODE_DISABLE;
7477 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007478 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007479 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007480 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7481 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007482 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7483
7484 intel_crtc->cursor_visible = visible;
7485 }
7486 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007487 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007488 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007489 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007490}
7491
Jesse Barnes79e53942008-11-07 14:24:08 -08007492/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007493static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7494 bool on)
7495{
7496 struct drm_device *dev = crtc->dev;
7497 struct drm_i915_private *dev_priv = dev->dev_private;
7498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7499 int pipe = intel_crtc->pipe;
7500 int x = intel_crtc->cursor_x;
7501 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007502 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007503 bool visible;
7504
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007505 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007506 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007507
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007508 if (x >= intel_crtc->config.pipe_src_w)
7509 base = 0;
7510
7511 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007512 base = 0;
7513
7514 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007515 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007516 base = 0;
7517
7518 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7519 x = -x;
7520 }
7521 pos |= x << CURSOR_X_SHIFT;
7522
7523 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007524 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007525 base = 0;
7526
7527 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7528 y = -y;
7529 }
7530 pos |= y << CURSOR_Y_SHIFT;
7531
7532 visible = base != 0;
7533 if (!visible && !intel_crtc->cursor_visible)
7534 return;
7535
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007536 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007537 I915_WRITE(CURPOS_IVB(pipe), pos);
7538 ivb_update_cursor(crtc, base);
7539 } else {
7540 I915_WRITE(CURPOS(pipe), pos);
7541 if (IS_845G(dev) || IS_I865G(dev))
7542 i845_update_cursor(crtc, base);
7543 else
7544 i9xx_update_cursor(crtc, base);
7545 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007546}
7547
Jesse Barnes79e53942008-11-07 14:24:08 -08007548static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007549 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007550 uint32_t handle,
7551 uint32_t width, uint32_t height)
7552{
7553 struct drm_device *dev = crtc->dev;
7554 struct drm_i915_private *dev_priv = dev->dev_private;
7555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007556 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007557 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007558 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007559
Jesse Barnes79e53942008-11-07 14:24:08 -08007560 /* if we want to turn off the cursor ignore width and height */
7561 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007562 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007563 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007564 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007565 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007566 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007567 }
7568
7569 /* Currently we only support 64x64 cursors */
7570 if (width != 64 || height != 64) {
7571 DRM_ERROR("we currently only support 64x64 cursors\n");
7572 return -EINVAL;
7573 }
7574
Chris Wilson05394f32010-11-08 19:18:58 +00007575 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007576 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007577 return -ENOENT;
7578
Chris Wilson05394f32010-11-08 19:18:58 +00007579 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007580 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007581 ret = -ENOMEM;
7582 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007583 }
7584
Dave Airlie71acb5e2008-12-30 20:31:46 +10007585 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007586 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007587 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007588 unsigned alignment;
7589
Chris Wilsond9e86c02010-11-10 16:40:20 +00007590 if (obj->tiling_mode) {
7591 DRM_ERROR("cursor cannot be tiled\n");
7592 ret = -EINVAL;
7593 goto fail_locked;
7594 }
7595
Chris Wilson693db182013-03-05 14:52:39 +00007596 /* Note that the w/a also requires 2 PTE of padding following
7597 * the bo. We currently fill all unused PTE with the shadow
7598 * page and so we should always have valid PTE following the
7599 * cursor preventing the VT-d warning.
7600 */
7601 alignment = 0;
7602 if (need_vtd_wa(dev))
7603 alignment = 64*1024;
7604
7605 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007606 if (ret) {
7607 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007608 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007609 }
7610
Chris Wilsond9e86c02010-11-10 16:40:20 +00007611 ret = i915_gem_object_put_fence(obj);
7612 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007613 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007614 goto fail_unpin;
7615 }
7616
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007617 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007618 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007619 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007620 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007621 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7622 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007623 if (ret) {
7624 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007625 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007626 }
Chris Wilson05394f32010-11-08 19:18:58 +00007627 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007628 }
7629
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007630 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007631 I915_WRITE(CURSIZE, (height << 12) | width);
7632
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007633 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007634 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007635 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007636 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007637 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7638 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007639 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007640 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007641 }
Jesse Barnes80824002009-09-10 15:28:06 -07007642
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007643 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007644
7645 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007646 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007647 intel_crtc->cursor_width = width;
7648 intel_crtc->cursor_height = height;
7649
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007650 if (intel_crtc->active)
7651 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007652
Jesse Barnes79e53942008-11-07 14:24:08 -08007653 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007654fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007655 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007656fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007657 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007658fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007659 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007660 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007661}
7662
7663static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7664{
Jesse Barnes79e53942008-11-07 14:24:08 -08007665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007666
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007667 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7668 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007669
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007670 if (intel_crtc->active)
7671 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007672
7673 return 0;
7674}
7675
Jesse Barnes79e53942008-11-07 14:24:08 -08007676static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007677 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007678{
James Simmons72034252010-08-03 01:33:19 +01007679 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007681
James Simmons72034252010-08-03 01:33:19 +01007682 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007683 intel_crtc->lut_r[i] = red[i] >> 8;
7684 intel_crtc->lut_g[i] = green[i] >> 8;
7685 intel_crtc->lut_b[i] = blue[i] >> 8;
7686 }
7687
7688 intel_crtc_load_lut(crtc);
7689}
7690
Jesse Barnes79e53942008-11-07 14:24:08 -08007691/* VESA 640x480x72Hz mode to set on the pipe */
7692static struct drm_display_mode load_detect_mode = {
7693 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7694 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7695};
7696
Daniel Vettera8bb6812014-02-10 18:00:39 +01007697static int intel_framebuffer_init(struct drm_device *dev,
7698 struct intel_framebuffer *ifb,
7699 struct drm_mode_fb_cmd2 *mode_cmd,
7700 struct drm_i915_gem_object *obj);
7701
7702struct drm_framebuffer *
7703__intel_framebuffer_create(struct drm_device *dev,
7704 struct drm_mode_fb_cmd2 *mode_cmd,
7705 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007706{
7707 struct intel_framebuffer *intel_fb;
7708 int ret;
7709
7710 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7711 if (!intel_fb) {
7712 drm_gem_object_unreference_unlocked(&obj->base);
7713 return ERR_PTR(-ENOMEM);
7714 }
7715
7716 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007717 if (ret)
7718 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007719
7720 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007721err:
7722 drm_gem_object_unreference_unlocked(&obj->base);
7723 kfree(intel_fb);
7724
7725 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007726}
7727
Daniel Vettera8bb6812014-02-10 18:00:39 +01007728struct drm_framebuffer *
7729intel_framebuffer_create(struct drm_device *dev,
7730 struct drm_mode_fb_cmd2 *mode_cmd,
7731 struct drm_i915_gem_object *obj)
7732{
7733 struct drm_framebuffer *fb;
7734 int ret;
7735
7736 ret = i915_mutex_lock_interruptible(dev);
7737 if (ret)
7738 return ERR_PTR(ret);
7739 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7740 mutex_unlock(&dev->struct_mutex);
7741
7742 return fb;
7743}
7744
Chris Wilsond2dff872011-04-19 08:36:26 +01007745static u32
7746intel_framebuffer_pitch_for_width(int width, int bpp)
7747{
7748 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7749 return ALIGN(pitch, 64);
7750}
7751
7752static u32
7753intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7754{
7755 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7756 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7757}
7758
7759static struct drm_framebuffer *
7760intel_framebuffer_create_for_mode(struct drm_device *dev,
7761 struct drm_display_mode *mode,
7762 int depth, int bpp)
7763{
7764 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007765 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007766
7767 obj = i915_gem_alloc_object(dev,
7768 intel_framebuffer_size_for_mode(mode, bpp));
7769 if (obj == NULL)
7770 return ERR_PTR(-ENOMEM);
7771
7772 mode_cmd.width = mode->hdisplay;
7773 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007774 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7775 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007776 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007777
7778 return intel_framebuffer_create(dev, &mode_cmd, obj);
7779}
7780
7781static struct drm_framebuffer *
7782mode_fits_in_fbdev(struct drm_device *dev,
7783 struct drm_display_mode *mode)
7784{
Daniel Vetter4520f532013-10-09 09:18:51 +02007785#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007786 struct drm_i915_private *dev_priv = dev->dev_private;
7787 struct drm_i915_gem_object *obj;
7788 struct drm_framebuffer *fb;
7789
7790 if (dev_priv->fbdev == NULL)
7791 return NULL;
7792
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007793 obj = dev_priv->fbdev->fb->obj;
Chris Wilsond2dff872011-04-19 08:36:26 +01007794 if (obj == NULL)
7795 return NULL;
7796
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007797 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007798 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7799 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007800 return NULL;
7801
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007802 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007803 return NULL;
7804
7805 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007806#else
7807 return NULL;
7808#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007809}
7810
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007811bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007812 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007813 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007814{
7815 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007816 struct intel_encoder *intel_encoder =
7817 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007818 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007819 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007820 struct drm_crtc *crtc = NULL;
7821 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007822 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007823 int i = -1;
7824
Chris Wilsond2dff872011-04-19 08:36:26 +01007825 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7826 connector->base.id, drm_get_connector_name(connector),
7827 encoder->base.id, drm_get_encoder_name(encoder));
7828
Jesse Barnes79e53942008-11-07 14:24:08 -08007829 /*
7830 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007831 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007832 * - if the connector already has an assigned crtc, use it (but make
7833 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007834 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007835 * - try to find the first unused crtc that can drive this connector,
7836 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007837 */
7838
7839 /* See if we already have a CRTC for this connector */
7840 if (encoder->crtc) {
7841 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007842
Daniel Vetter7b240562012-12-12 00:35:33 +01007843 mutex_lock(&crtc->mutex);
7844
Daniel Vetter24218aa2012-08-12 19:27:11 +02007845 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007846 old->load_detect_temp = false;
7847
7848 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007849 if (connector->dpms != DRM_MODE_DPMS_ON)
7850 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007851
Chris Wilson71731882011-04-19 23:10:58 +01007852 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007853 }
7854
7855 /* Find an unused one (if possible) */
7856 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7857 i++;
7858 if (!(encoder->possible_crtcs & (1 << i)))
7859 continue;
7860 if (!possible_crtc->enabled) {
7861 crtc = possible_crtc;
7862 break;
7863 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007864 }
7865
7866 /*
7867 * If we didn't find an unused CRTC, don't use any.
7868 */
7869 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007870 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7871 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007872 }
7873
Daniel Vetter7b240562012-12-12 00:35:33 +01007874 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007875 intel_encoder->new_crtc = to_intel_crtc(crtc);
7876 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007877
7878 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007879 intel_crtc->new_enabled = true;
7880 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02007881 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007882 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007883 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007884
Chris Wilson64927112011-04-20 07:25:26 +01007885 if (!mode)
7886 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007887
Chris Wilsond2dff872011-04-19 08:36:26 +01007888 /* We need a framebuffer large enough to accommodate all accesses
7889 * that the plane may generate whilst we perform load detection.
7890 * We can not rely on the fbcon either being present (we get called
7891 * during its initialisation to detect all boot displays, or it may
7892 * not even exist) or that it is large enough to satisfy the
7893 * requested mode.
7894 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007895 fb = mode_fits_in_fbdev(dev, mode);
7896 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007897 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007898 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7899 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007900 } else
7901 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007902 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007903 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007904 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007905 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007906
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007907 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007908 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007909 if (old->release_fb)
7910 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007911 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007912 }
Chris Wilson71731882011-04-19 23:10:58 +01007913
Jesse Barnes79e53942008-11-07 14:24:08 -08007914 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007915 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007916 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007917
7918 fail:
7919 intel_crtc->new_enabled = crtc->enabled;
7920 if (intel_crtc->new_enabled)
7921 intel_crtc->new_config = &intel_crtc->config;
7922 else
7923 intel_crtc->new_config = NULL;
7924 mutex_unlock(&crtc->mutex);
7925 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007926}
7927
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007928void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007929 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007930{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007931 struct intel_encoder *intel_encoder =
7932 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007933 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007934 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007936
Chris Wilsond2dff872011-04-19 08:36:26 +01007937 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7938 connector->base.id, drm_get_connector_name(connector),
7939 encoder->base.id, drm_get_encoder_name(encoder));
7940
Chris Wilson8261b192011-04-19 23:18:09 +01007941 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007942 to_intel_connector(connector)->new_encoder = NULL;
7943 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007944 intel_crtc->new_enabled = false;
7945 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02007946 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007947
Daniel Vetter36206362012-12-10 20:42:17 +01007948 if (old->release_fb) {
7949 drm_framebuffer_unregister_private(old->release_fb);
7950 drm_framebuffer_unreference(old->release_fb);
7951 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007952
Daniel Vetter67c96402013-01-23 16:25:09 +00007953 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007954 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007955 }
7956
Eric Anholtc751ce42010-03-25 11:48:48 -07007957 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007958 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7959 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007960
7961 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007962}
7963
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007964static int i9xx_pll_refclk(struct drm_device *dev,
7965 const struct intel_crtc_config *pipe_config)
7966{
7967 struct drm_i915_private *dev_priv = dev->dev_private;
7968 u32 dpll = pipe_config->dpll_hw_state.dpll;
7969
7970 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007971 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007972 else if (HAS_PCH_SPLIT(dev))
7973 return 120000;
7974 else if (!IS_GEN2(dev))
7975 return 96000;
7976 else
7977 return 48000;
7978}
7979
Jesse Barnes79e53942008-11-07 14:24:08 -08007980/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007981static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7982 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007983{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007984 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007985 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007986 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007987 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007988 u32 fp;
7989 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007990 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007991
7992 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007993 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007994 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007995 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007996
7997 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007998 if (IS_PINEVIEW(dev)) {
7999 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8000 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008001 } else {
8002 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8003 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8004 }
8005
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008006 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008007 if (IS_PINEVIEW(dev))
8008 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8009 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008010 else
8011 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008012 DPLL_FPA01_P1_POST_DIV_SHIFT);
8013
8014 switch (dpll & DPLL_MODE_MASK) {
8015 case DPLLB_MODE_DAC_SERIAL:
8016 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8017 5 : 10;
8018 break;
8019 case DPLLB_MODE_LVDS:
8020 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8021 7 : 14;
8022 break;
8023 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008024 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008025 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008026 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008027 }
8028
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008029 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008030 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008031 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008032 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008033 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008034 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008035 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008036
8037 if (is_lvds) {
8038 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8039 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008040
8041 if (lvds & LVDS_CLKB_POWER_UP)
8042 clock.p2 = 7;
8043 else
8044 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008045 } else {
8046 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8047 clock.p1 = 2;
8048 else {
8049 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8050 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8051 }
8052 if (dpll & PLL_P2_DIVIDE_BY_4)
8053 clock.p2 = 4;
8054 else
8055 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008056 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008057
8058 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008059 }
8060
Ville Syrjälä18442d02013-09-13 16:00:08 +03008061 /*
8062 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008063 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008064 * encoder's get_config() function.
8065 */
8066 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008067}
8068
Ville Syrjälä6878da02013-09-13 15:59:11 +03008069int intel_dotclock_calculate(int link_freq,
8070 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008071{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008072 /*
8073 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008074 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008075 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008076 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008077 *
8078 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008079 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008080 */
8081
Ville Syrjälä6878da02013-09-13 15:59:11 +03008082 if (!m_n->link_n)
8083 return 0;
8084
8085 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8086}
8087
Ville Syrjälä18442d02013-09-13 16:00:08 +03008088static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8089 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008090{
8091 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008092
8093 /* read out port_clock from the DPLL */
8094 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008095
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008096 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008097 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008098 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008099 * agree once we know their relationship in the encoder's
8100 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008101 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008102 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008103 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8104 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008105}
8106
8107/** Returns the currently programmed mode of the given pipe. */
8108struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8109 struct drm_crtc *crtc)
8110{
Jesse Barnes548f2452011-02-17 10:40:53 -08008111 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008113 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008114 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008115 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008116 int htot = I915_READ(HTOTAL(cpu_transcoder));
8117 int hsync = I915_READ(HSYNC(cpu_transcoder));
8118 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8119 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008120 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008121
8122 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8123 if (!mode)
8124 return NULL;
8125
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008126 /*
8127 * Construct a pipe_config sufficient for getting the clock info
8128 * back out of crtc_clock_get.
8129 *
8130 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8131 * to use a real value here instead.
8132 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008133 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008134 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008135 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8136 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8137 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008138 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8139
Ville Syrjälä773ae032013-09-23 17:48:20 +03008140 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008141 mode->hdisplay = (htot & 0xffff) + 1;
8142 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8143 mode->hsync_start = (hsync & 0xffff) + 1;
8144 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8145 mode->vdisplay = (vtot & 0xffff) + 1;
8146 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8147 mode->vsync_start = (vsync & 0xffff) + 1;
8148 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8149
8150 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008151
8152 return mode;
8153}
8154
Daniel Vetter3dec0092010-08-20 21:40:52 +02008155static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008156{
8157 struct drm_device *dev = crtc->dev;
8158 drm_i915_private_t *dev_priv = dev->dev_private;
8159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8160 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008161 int dpll_reg = DPLL(pipe);
8162 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008163
Eric Anholtbad720f2009-10-22 16:11:14 -07008164 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008165 return;
8166
8167 if (!dev_priv->lvds_downclock_avail)
8168 return;
8169
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008170 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008171 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008172 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008173
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008174 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008175
8176 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8177 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008178 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008179
Jesse Barnes652c3932009-08-17 13:31:43 -07008180 dpll = I915_READ(dpll_reg);
8181 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008182 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008183 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008184}
8185
8186static void intel_decrease_pllclock(struct drm_crtc *crtc)
8187{
8188 struct drm_device *dev = crtc->dev;
8189 drm_i915_private_t *dev_priv = dev->dev_private;
8190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008191
Eric Anholtbad720f2009-10-22 16:11:14 -07008192 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008193 return;
8194
8195 if (!dev_priv->lvds_downclock_avail)
8196 return;
8197
8198 /*
8199 * Since this is called by a timer, we should never get here in
8200 * the manual case.
8201 */
8202 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008203 int pipe = intel_crtc->pipe;
8204 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008205 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008206
Zhao Yakui44d98a62009-10-09 11:39:40 +08008207 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008208
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008209 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008210
Chris Wilson074b5e12012-05-02 12:07:06 +01008211 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008212 dpll |= DISPLAY_RATE_SELECT_FPA1;
8213 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008214 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008215 dpll = I915_READ(dpll_reg);
8216 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008217 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008218 }
8219
8220}
8221
Chris Wilsonf047e392012-07-21 12:31:41 +01008222void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008223{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008224 struct drm_i915_private *dev_priv = dev->dev_private;
8225
8226 hsw_package_c8_gpu_busy(dev_priv);
8227 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008228}
8229
8230void intel_mark_idle(struct drm_device *dev)
8231{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008232 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008233 struct drm_crtc *crtc;
8234
Paulo Zanonic67a4702013-08-19 13:18:09 -03008235 hsw_package_c8_gpu_idle(dev_priv);
8236
Jani Nikulad330a952014-01-21 11:24:25 +02008237 if (!i915.powersave)
Chris Wilson725a5b52013-01-08 11:02:57 +00008238 return;
8239
8240 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8241 if (!crtc->fb)
8242 continue;
8243
8244 intel_decrease_pllclock(crtc);
8245 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008246
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008247 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008248 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008249}
8250
Chris Wilsonc65355b2013-06-06 16:53:41 -03008251void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8252 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008253{
8254 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008255 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008256
Jani Nikulad330a952014-01-21 11:24:25 +02008257 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008258 return;
8259
Jesse Barnes652c3932009-08-17 13:31:43 -07008260 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008261 if (!crtc->fb)
8262 continue;
8263
Chris Wilsonc65355b2013-06-06 16:53:41 -03008264 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8265 continue;
8266
8267 intel_increase_pllclock(crtc);
8268 if (ring && intel_fbc_enabled(dev))
8269 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008270 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008271}
8272
Jesse Barnes79e53942008-11-07 14:24:08 -08008273static void intel_crtc_destroy(struct drm_crtc *crtc)
8274{
8275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008276 struct drm_device *dev = crtc->dev;
8277 struct intel_unpin_work *work;
8278 unsigned long flags;
8279
8280 spin_lock_irqsave(&dev->event_lock, flags);
8281 work = intel_crtc->unpin_work;
8282 intel_crtc->unpin_work = NULL;
8283 spin_unlock_irqrestore(&dev->event_lock, flags);
8284
8285 if (work) {
8286 cancel_work_sync(&work->work);
8287 kfree(work);
8288 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008289
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008290 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8291
Jesse Barnes79e53942008-11-07 14:24:08 -08008292 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008293
Jesse Barnes79e53942008-11-07 14:24:08 -08008294 kfree(intel_crtc);
8295}
8296
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008297static void intel_unpin_work_fn(struct work_struct *__work)
8298{
8299 struct intel_unpin_work *work =
8300 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008301 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008302
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008303 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008304 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008305 drm_gem_object_unreference(&work->pending_flip_obj->base);
8306 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008307
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008308 intel_update_fbc(dev);
8309 mutex_unlock(&dev->struct_mutex);
8310
8311 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8312 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8313
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008314 kfree(work);
8315}
8316
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008317static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008318 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008319{
8320 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8322 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008323 unsigned long flags;
8324
8325 /* Ignore early vblank irqs */
8326 if (intel_crtc == NULL)
8327 return;
8328
8329 spin_lock_irqsave(&dev->event_lock, flags);
8330 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008331
8332 /* Ensure we don't miss a work->pending update ... */
8333 smp_rmb();
8334
8335 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008336 spin_unlock_irqrestore(&dev->event_lock, flags);
8337 return;
8338 }
8339
Chris Wilsone7d841c2012-12-03 11:36:30 +00008340 /* and that the unpin work is consistent wrt ->pending. */
8341 smp_rmb();
8342
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008343 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008344
Rob Clark45a066e2012-10-08 14:50:40 -05008345 if (work->event)
8346 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008347
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008348 drm_vblank_put(dev, intel_crtc->pipe);
8349
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008350 spin_unlock_irqrestore(&dev->event_lock, flags);
8351
Daniel Vetter2c10d572012-12-20 21:24:07 +01008352 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008353
8354 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008355
8356 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008357}
8358
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008359void intel_finish_page_flip(struct drm_device *dev, int pipe)
8360{
8361 drm_i915_private_t *dev_priv = dev->dev_private;
8362 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8363
Mario Kleiner49b14a52010-12-09 07:00:07 +01008364 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008365}
8366
8367void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8368{
8369 drm_i915_private_t *dev_priv = dev->dev_private;
8370 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8371
Mario Kleiner49b14a52010-12-09 07:00:07 +01008372 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008373}
8374
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008375void intel_prepare_page_flip(struct drm_device *dev, int plane)
8376{
8377 drm_i915_private_t *dev_priv = dev->dev_private;
8378 struct intel_crtc *intel_crtc =
8379 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8380 unsigned long flags;
8381
Chris Wilsone7d841c2012-12-03 11:36:30 +00008382 /* NB: An MMIO update of the plane base pointer will also
8383 * generate a page-flip completion irq, i.e. every modeset
8384 * is also accompanied by a spurious intel_prepare_page_flip().
8385 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008386 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008387 if (intel_crtc->unpin_work)
8388 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008389 spin_unlock_irqrestore(&dev->event_lock, flags);
8390}
8391
Chris Wilsone7d841c2012-12-03 11:36:30 +00008392inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8393{
8394 /* Ensure that the work item is consistent when activating it ... */
8395 smp_wmb();
8396 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8397 /* and that it is marked active as soon as the irq could fire. */
8398 smp_wmb();
8399}
8400
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008401static int intel_gen2_queue_flip(struct drm_device *dev,
8402 struct drm_crtc *crtc,
8403 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008404 struct drm_i915_gem_object *obj,
8405 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008406{
8407 struct drm_i915_private *dev_priv = dev->dev_private;
8408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008409 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008410 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008411 int ret;
8412
Daniel Vetter6d90c952012-04-26 23:28:05 +02008413 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008414 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008415 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008416
Daniel Vetter6d90c952012-04-26 23:28:05 +02008417 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008418 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008419 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008420
8421 /* Can't queue multiple flips, so wait for the previous
8422 * one to finish before executing the next.
8423 */
8424 if (intel_crtc->plane)
8425 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8426 else
8427 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008428 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8429 intel_ring_emit(ring, MI_NOOP);
8430 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8431 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8432 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008433 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008434 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008435
8436 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008437 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008438 return 0;
8439
8440err_unpin:
8441 intel_unpin_fb_obj(obj);
8442err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008443 return ret;
8444}
8445
8446static int intel_gen3_queue_flip(struct drm_device *dev,
8447 struct drm_crtc *crtc,
8448 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008449 struct drm_i915_gem_object *obj,
8450 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008451{
8452 struct drm_i915_private *dev_priv = dev->dev_private;
8453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008454 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008455 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008456 int ret;
8457
Daniel Vetter6d90c952012-04-26 23:28:05 +02008458 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008459 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008460 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008461
Daniel Vetter6d90c952012-04-26 23:28:05 +02008462 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008463 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008464 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008465
8466 if (intel_crtc->plane)
8467 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8468 else
8469 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008470 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8471 intel_ring_emit(ring, MI_NOOP);
8472 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8473 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8474 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008475 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008476 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008477
Chris Wilsone7d841c2012-12-03 11:36:30 +00008478 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008479 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008480 return 0;
8481
8482err_unpin:
8483 intel_unpin_fb_obj(obj);
8484err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008485 return ret;
8486}
8487
8488static int intel_gen4_queue_flip(struct drm_device *dev,
8489 struct drm_crtc *crtc,
8490 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008491 struct drm_i915_gem_object *obj,
8492 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008493{
8494 struct drm_i915_private *dev_priv = dev->dev_private;
8495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8496 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008497 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008498 int ret;
8499
Daniel Vetter6d90c952012-04-26 23:28:05 +02008500 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008501 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008502 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008503
Daniel Vetter6d90c952012-04-26 23:28:05 +02008504 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008505 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008506 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008507
8508 /* i965+ uses the linear or tiled offsets from the
8509 * Display Registers (which do not change across a page-flip)
8510 * so we need only reprogram the base address.
8511 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008512 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8513 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8514 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008515 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008516 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008517 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008518
8519 /* XXX Enabling the panel-fitter across page-flip is so far
8520 * untested on non-native modes, so ignore it for now.
8521 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8522 */
8523 pf = 0;
8524 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008525 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008526
8527 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008528 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008529 return 0;
8530
8531err_unpin:
8532 intel_unpin_fb_obj(obj);
8533err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008534 return ret;
8535}
8536
8537static int intel_gen6_queue_flip(struct drm_device *dev,
8538 struct drm_crtc *crtc,
8539 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008540 struct drm_i915_gem_object *obj,
8541 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008542{
8543 struct drm_i915_private *dev_priv = dev->dev_private;
8544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008545 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008546 uint32_t pf, pipesrc;
8547 int ret;
8548
Daniel Vetter6d90c952012-04-26 23:28:05 +02008549 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008550 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008551 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008552
Daniel Vetter6d90c952012-04-26 23:28:05 +02008553 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008554 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008555 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008556
Daniel Vetter6d90c952012-04-26 23:28:05 +02008557 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8558 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8559 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008560 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008561
Chris Wilson99d9acd2012-04-17 20:37:00 +01008562 /* Contrary to the suggestions in the documentation,
8563 * "Enable Panel Fitter" does not seem to be required when page
8564 * flipping with a non-native mode, and worse causes a normal
8565 * modeset to fail.
8566 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8567 */
8568 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008569 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008570 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008571
8572 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008573 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008574 return 0;
8575
8576err_unpin:
8577 intel_unpin_fb_obj(obj);
8578err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008579 return ret;
8580}
8581
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008582static int intel_gen7_queue_flip(struct drm_device *dev,
8583 struct drm_crtc *crtc,
8584 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008585 struct drm_i915_gem_object *obj,
8586 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008587{
8588 struct drm_i915_private *dev_priv = dev->dev_private;
8589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008590 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008591 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008592 int len, ret;
8593
8594 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008595 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008596 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008597
8598 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8599 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008600 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008601
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008602 switch(intel_crtc->plane) {
8603 case PLANE_A:
8604 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8605 break;
8606 case PLANE_B:
8607 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8608 break;
8609 case PLANE_C:
8610 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8611 break;
8612 default:
8613 WARN_ONCE(1, "unknown plane in flip command\n");
8614 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008615 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008616 }
8617
Chris Wilsonffe74d72013-08-26 20:58:12 +01008618 len = 4;
8619 if (ring->id == RCS)
8620 len += 6;
8621
8622 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008623 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008624 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008625
Chris Wilsonffe74d72013-08-26 20:58:12 +01008626 /* Unmask the flip-done completion message. Note that the bspec says that
8627 * we should do this for both the BCS and RCS, and that we must not unmask
8628 * more than one flip event at any time (or ensure that one flip message
8629 * can be sent by waiting for flip-done prior to queueing new flips).
8630 * Experimentation says that BCS works despite DERRMR masking all
8631 * flip-done completion events and that unmasking all planes at once
8632 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8633 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8634 */
8635 if (ring->id == RCS) {
8636 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8637 intel_ring_emit(ring, DERRMR);
8638 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8639 DERRMR_PIPEB_PRI_FLIP_DONE |
8640 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008641 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8642 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008643 intel_ring_emit(ring, DERRMR);
8644 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8645 }
8646
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008647 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008648 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008649 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008650 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008651
8652 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008653 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008654 return 0;
8655
8656err_unpin:
8657 intel_unpin_fb_obj(obj);
8658err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008659 return ret;
8660}
8661
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008662static int intel_default_queue_flip(struct drm_device *dev,
8663 struct drm_crtc *crtc,
8664 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008665 struct drm_i915_gem_object *obj,
8666 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008667{
8668 return -ENODEV;
8669}
8670
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008671static int intel_crtc_page_flip(struct drm_crtc *crtc,
8672 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008673 struct drm_pending_vblank_event *event,
8674 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008675{
8676 struct drm_device *dev = crtc->dev;
8677 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008678 struct drm_framebuffer *old_fb = crtc->fb;
8679 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8681 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008682 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008683 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008684
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008685 /* Can't change pixel format via MI display flips. */
8686 if (fb->pixel_format != crtc->fb->pixel_format)
8687 return -EINVAL;
8688
8689 /*
8690 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8691 * Note that pitch changes could also affect these register.
8692 */
8693 if (INTEL_INFO(dev)->gen > 3 &&
8694 (fb->offsets[0] != crtc->fb->offsets[0] ||
8695 fb->pitches[0] != crtc->fb->pitches[0]))
8696 return -EINVAL;
8697
Daniel Vetterb14c5672013-09-19 12:18:32 +02008698 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008699 if (work == NULL)
8700 return -ENOMEM;
8701
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008702 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008703 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008704 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008705 INIT_WORK(&work->work, intel_unpin_work_fn);
8706
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008707 ret = drm_vblank_get(dev, intel_crtc->pipe);
8708 if (ret)
8709 goto free_work;
8710
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008711 /* We borrow the event spin lock for protecting unpin_work */
8712 spin_lock_irqsave(&dev->event_lock, flags);
8713 if (intel_crtc->unpin_work) {
8714 spin_unlock_irqrestore(&dev->event_lock, flags);
8715 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008716 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008717
8718 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008719 return -EBUSY;
8720 }
8721 intel_crtc->unpin_work = work;
8722 spin_unlock_irqrestore(&dev->event_lock, flags);
8723
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008724 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8725 flush_workqueue(dev_priv->wq);
8726
Chris Wilson79158102012-05-23 11:13:58 +01008727 ret = i915_mutex_lock_interruptible(dev);
8728 if (ret)
8729 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008730
Jesse Barnes75dfca82010-02-10 15:09:44 -08008731 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008732 drm_gem_object_reference(&work->old_fb_obj->base);
8733 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008734
8735 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008736
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008737 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008738
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008739 work->enable_stall_check = true;
8740
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008741 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008742 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008743
Keith Packarded8d1972013-07-22 18:49:58 -07008744 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008745 if (ret)
8746 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008747
Chris Wilson7782de32011-07-08 12:22:41 +01008748 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008749 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008750 mutex_unlock(&dev->struct_mutex);
8751
Jesse Barnese5510fa2010-07-01 16:48:37 -07008752 trace_i915_flip_request(intel_crtc->plane, obj);
8753
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008754 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008755
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008756cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008757 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008758 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008759 drm_gem_object_unreference(&work->old_fb_obj->base);
8760 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008761 mutex_unlock(&dev->struct_mutex);
8762
Chris Wilson79158102012-05-23 11:13:58 +01008763cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008764 spin_lock_irqsave(&dev->event_lock, flags);
8765 intel_crtc->unpin_work = NULL;
8766 spin_unlock_irqrestore(&dev->event_lock, flags);
8767
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008768 drm_vblank_put(dev, intel_crtc->pipe);
8769free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008770 kfree(work);
8771
8772 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008773}
8774
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008775static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008776 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8777 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008778};
8779
Daniel Vetter9a935852012-07-05 22:34:27 +02008780/**
8781 * intel_modeset_update_staged_output_state
8782 *
8783 * Updates the staged output configuration state, e.g. after we've read out the
8784 * current hw state.
8785 */
8786static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8787{
Ville Syrjälä76688512014-01-10 11:28:06 +02008788 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008789 struct intel_encoder *encoder;
8790 struct intel_connector *connector;
8791
8792 list_for_each_entry(connector, &dev->mode_config.connector_list,
8793 base.head) {
8794 connector->new_encoder =
8795 to_intel_encoder(connector->base.encoder);
8796 }
8797
8798 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8799 base.head) {
8800 encoder->new_crtc =
8801 to_intel_crtc(encoder->base.crtc);
8802 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008803
8804 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8805 base.head) {
8806 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008807
8808 if (crtc->new_enabled)
8809 crtc->new_config = &crtc->config;
8810 else
8811 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02008812 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008813}
8814
8815/**
8816 * intel_modeset_commit_output_state
8817 *
8818 * This function copies the stage display pipe configuration to the real one.
8819 */
8820static void intel_modeset_commit_output_state(struct drm_device *dev)
8821{
Ville Syrjälä76688512014-01-10 11:28:06 +02008822 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008823 struct intel_encoder *encoder;
8824 struct intel_connector *connector;
8825
8826 list_for_each_entry(connector, &dev->mode_config.connector_list,
8827 base.head) {
8828 connector->base.encoder = &connector->new_encoder->base;
8829 }
8830
8831 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8832 base.head) {
8833 encoder->base.crtc = &encoder->new_crtc->base;
8834 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008835
8836 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8837 base.head) {
8838 crtc->base.enabled = crtc->new_enabled;
8839 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008840}
8841
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008842static void
8843connected_sink_compute_bpp(struct intel_connector * connector,
8844 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008845{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008846 int bpp = pipe_config->pipe_bpp;
8847
8848 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8849 connector->base.base.id,
8850 drm_get_connector_name(&connector->base));
8851
8852 /* Don't use an invalid EDID bpc value */
8853 if (connector->base.display_info.bpc &&
8854 connector->base.display_info.bpc * 3 < bpp) {
8855 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8856 bpp, connector->base.display_info.bpc*3);
8857 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8858 }
8859
8860 /* Clamp bpp to 8 on screens without EDID 1.4 */
8861 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8862 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8863 bpp);
8864 pipe_config->pipe_bpp = 24;
8865 }
8866}
8867
8868static int
8869compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8870 struct drm_framebuffer *fb,
8871 struct intel_crtc_config *pipe_config)
8872{
8873 struct drm_device *dev = crtc->base.dev;
8874 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008875 int bpp;
8876
Daniel Vetterd42264b2013-03-28 16:38:08 +01008877 switch (fb->pixel_format) {
8878 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008879 bpp = 8*3; /* since we go through a colormap */
8880 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008881 case DRM_FORMAT_XRGB1555:
8882 case DRM_FORMAT_ARGB1555:
8883 /* checked in intel_framebuffer_init already */
8884 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8885 return -EINVAL;
8886 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008887 bpp = 6*3; /* min is 18bpp */
8888 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008889 case DRM_FORMAT_XBGR8888:
8890 case DRM_FORMAT_ABGR8888:
8891 /* checked in intel_framebuffer_init already */
8892 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8893 return -EINVAL;
8894 case DRM_FORMAT_XRGB8888:
8895 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008896 bpp = 8*3;
8897 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008898 case DRM_FORMAT_XRGB2101010:
8899 case DRM_FORMAT_ARGB2101010:
8900 case DRM_FORMAT_XBGR2101010:
8901 case DRM_FORMAT_ABGR2101010:
8902 /* checked in intel_framebuffer_init already */
8903 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008904 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008905 bpp = 10*3;
8906 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008907 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008908 default:
8909 DRM_DEBUG_KMS("unsupported depth\n");
8910 return -EINVAL;
8911 }
8912
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008913 pipe_config->pipe_bpp = bpp;
8914
8915 /* Clamp display bpp to EDID value */
8916 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008917 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008918 if (!connector->new_encoder ||
8919 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008920 continue;
8921
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008922 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008923 }
8924
8925 return bpp;
8926}
8927
Daniel Vetter644db712013-09-19 14:53:58 +02008928static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8929{
8930 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8931 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008932 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008933 mode->crtc_hdisplay, mode->crtc_hsync_start,
8934 mode->crtc_hsync_end, mode->crtc_htotal,
8935 mode->crtc_vdisplay, mode->crtc_vsync_start,
8936 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8937}
8938
Daniel Vetterc0b03412013-05-28 12:05:54 +02008939static void intel_dump_pipe_config(struct intel_crtc *crtc,
8940 struct intel_crtc_config *pipe_config,
8941 const char *context)
8942{
8943 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8944 context, pipe_name(crtc->pipe));
8945
8946 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8947 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8948 pipe_config->pipe_bpp, pipe_config->dither);
8949 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8950 pipe_config->has_pch_encoder,
8951 pipe_config->fdi_lanes,
8952 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8953 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8954 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008955 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8956 pipe_config->has_dp_encoder,
8957 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8958 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8959 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008960 DRM_DEBUG_KMS("requested mode:\n");
8961 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8962 DRM_DEBUG_KMS("adjusted mode:\n");
8963 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008964 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008965 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008966 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8967 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008968 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8969 pipe_config->gmch_pfit.control,
8970 pipe_config->gmch_pfit.pgm_ratios,
8971 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008972 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008973 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008974 pipe_config->pch_pfit.size,
8975 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008976 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008977 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008978}
8979
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008980static bool check_encoder_cloning(struct drm_crtc *crtc)
8981{
8982 int num_encoders = 0;
8983 bool uncloneable_encoders = false;
8984 struct intel_encoder *encoder;
8985
8986 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8987 base.head) {
8988 if (&encoder->new_crtc->base != crtc)
8989 continue;
8990
8991 num_encoders++;
8992 if (!encoder->cloneable)
8993 uncloneable_encoders = true;
8994 }
8995
8996 return !(num_encoders > 1 && uncloneable_encoders);
8997}
8998
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008999static struct intel_crtc_config *
9000intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009001 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009002 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009003{
9004 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009005 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009006 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009007 int plane_bpp, ret = -EINVAL;
9008 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009009
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009010 if (!check_encoder_cloning(crtc)) {
9011 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9012 return ERR_PTR(-EINVAL);
9013 }
9014
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009015 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9016 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009017 return ERR_PTR(-ENOMEM);
9018
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009019 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9020 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009021
Daniel Vettere143a212013-07-04 12:01:15 +02009022 pipe_config->cpu_transcoder =
9023 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009024 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009025
Imre Deak2960bc92013-07-30 13:36:32 +03009026 /*
9027 * Sanitize sync polarity flags based on requested ones. If neither
9028 * positive or negative polarity is requested, treat this as meaning
9029 * negative polarity.
9030 */
9031 if (!(pipe_config->adjusted_mode.flags &
9032 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9033 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9034
9035 if (!(pipe_config->adjusted_mode.flags &
9036 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9037 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9038
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009039 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9040 * plane pixel format and any sink constraints into account. Returns the
9041 * source plane bpp so that dithering can be selected on mismatches
9042 * after encoders and crtc also have had their say. */
9043 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9044 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009045 if (plane_bpp < 0)
9046 goto fail;
9047
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009048 /*
9049 * Determine the real pipe dimensions. Note that stereo modes can
9050 * increase the actual pipe size due to the frame doubling and
9051 * insertion of additional space for blanks between the frame. This
9052 * is stored in the crtc timings. We use the requested mode to do this
9053 * computation to clearly distinguish it from the adjusted mode, which
9054 * can be changed by the connectors in the below retry loop.
9055 */
9056 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9057 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9058 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9059
Daniel Vettere29c22c2013-02-21 00:00:16 +01009060encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009061 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009062 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009063 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009064
Daniel Vetter135c81b2013-07-21 21:37:09 +02009065 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009066 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009067
Daniel Vetter7758a112012-07-08 19:40:39 +02009068 /* Pass our mode to the connectors and the CRTC to give them a chance to
9069 * adjust it according to limitations or connector properties, and also
9070 * a chance to reject the mode entirely.
9071 */
9072 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9073 base.head) {
9074
9075 if (&encoder->new_crtc->base != crtc)
9076 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009077
Daniel Vetterefea6e82013-07-21 21:36:59 +02009078 if (!(encoder->compute_config(encoder, pipe_config))) {
9079 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009080 goto fail;
9081 }
9082 }
9083
Daniel Vetterff9a6752013-06-01 17:16:21 +02009084 /* Set default port clock if not overwritten by the encoder. Needs to be
9085 * done afterwards in case the encoder adjusts the mode. */
9086 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009087 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9088 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009089
Daniel Vettera43f6e02013-06-07 23:10:32 +02009090 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009091 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009092 DRM_DEBUG_KMS("CRTC fixup failed\n");
9093 goto fail;
9094 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009095
9096 if (ret == RETRY) {
9097 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9098 ret = -EINVAL;
9099 goto fail;
9100 }
9101
9102 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9103 retry = false;
9104 goto encoder_retry;
9105 }
9106
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009107 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9108 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9109 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9110
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009111 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009112fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009113 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009114 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009115}
9116
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009117/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9118 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9119static void
9120intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9121 unsigned *prepare_pipes, unsigned *disable_pipes)
9122{
9123 struct intel_crtc *intel_crtc;
9124 struct drm_device *dev = crtc->dev;
9125 struct intel_encoder *encoder;
9126 struct intel_connector *connector;
9127 struct drm_crtc *tmp_crtc;
9128
9129 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9130
9131 /* Check which crtcs have changed outputs connected to them, these need
9132 * to be part of the prepare_pipes mask. We don't (yet) support global
9133 * modeset across multiple crtcs, so modeset_pipes will only have one
9134 * bit set at most. */
9135 list_for_each_entry(connector, &dev->mode_config.connector_list,
9136 base.head) {
9137 if (connector->base.encoder == &connector->new_encoder->base)
9138 continue;
9139
9140 if (connector->base.encoder) {
9141 tmp_crtc = connector->base.encoder->crtc;
9142
9143 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9144 }
9145
9146 if (connector->new_encoder)
9147 *prepare_pipes |=
9148 1 << connector->new_encoder->new_crtc->pipe;
9149 }
9150
9151 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9152 base.head) {
9153 if (encoder->base.crtc == &encoder->new_crtc->base)
9154 continue;
9155
9156 if (encoder->base.crtc) {
9157 tmp_crtc = encoder->base.crtc;
9158
9159 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9160 }
9161
9162 if (encoder->new_crtc)
9163 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9164 }
9165
Ville Syrjälä76688512014-01-10 11:28:06 +02009166 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009167 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9168 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009169 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009170 continue;
9171
Ville Syrjälä76688512014-01-10 11:28:06 +02009172 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009173 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009174 else
9175 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009176 }
9177
9178
9179 /* set_mode is also used to update properties on life display pipes. */
9180 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009181 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009182 *prepare_pipes |= 1 << intel_crtc->pipe;
9183
Daniel Vetterb6c51642013-04-12 18:48:43 +02009184 /*
9185 * For simplicity do a full modeset on any pipe where the output routing
9186 * changed. We could be more clever, but that would require us to be
9187 * more careful with calling the relevant encoder->mode_set functions.
9188 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009189 if (*prepare_pipes)
9190 *modeset_pipes = *prepare_pipes;
9191
9192 /* ... and mask these out. */
9193 *modeset_pipes &= ~(*disable_pipes);
9194 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009195
9196 /*
9197 * HACK: We don't (yet) fully support global modesets. intel_set_config
9198 * obies this rule, but the modeset restore mode of
9199 * intel_modeset_setup_hw_state does not.
9200 */
9201 *modeset_pipes &= 1 << intel_crtc->pipe;
9202 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009203
9204 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9205 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009206}
9207
Daniel Vetterea9d7582012-07-10 10:42:52 +02009208static bool intel_crtc_in_use(struct drm_crtc *crtc)
9209{
9210 struct drm_encoder *encoder;
9211 struct drm_device *dev = crtc->dev;
9212
9213 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9214 if (encoder->crtc == crtc)
9215 return true;
9216
9217 return false;
9218}
9219
9220static void
9221intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9222{
9223 struct intel_encoder *intel_encoder;
9224 struct intel_crtc *intel_crtc;
9225 struct drm_connector *connector;
9226
9227 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9228 base.head) {
9229 if (!intel_encoder->base.crtc)
9230 continue;
9231
9232 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9233
9234 if (prepare_pipes & (1 << intel_crtc->pipe))
9235 intel_encoder->connectors_active = false;
9236 }
9237
9238 intel_modeset_commit_output_state(dev);
9239
Ville Syrjälä76688512014-01-10 11:28:06 +02009240 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009241 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9242 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009243 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009244 WARN_ON(intel_crtc->new_config &&
9245 intel_crtc->new_config != &intel_crtc->config);
9246 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009247 }
9248
9249 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9250 if (!connector->encoder || !connector->encoder->crtc)
9251 continue;
9252
9253 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9254
9255 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009256 struct drm_property *dpms_property =
9257 dev->mode_config.dpms_property;
9258
Daniel Vetterea9d7582012-07-10 10:42:52 +02009259 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009260 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009261 dpms_property,
9262 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009263
9264 intel_encoder = to_intel_encoder(connector->encoder);
9265 intel_encoder->connectors_active = true;
9266 }
9267 }
9268
9269}
9270
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009271static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009272{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009273 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009274
9275 if (clock1 == clock2)
9276 return true;
9277
9278 if (!clock1 || !clock2)
9279 return false;
9280
9281 diff = abs(clock1 - clock2);
9282
9283 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9284 return true;
9285
9286 return false;
9287}
9288
Daniel Vetter25c5b262012-07-08 22:08:04 +02009289#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9290 list_for_each_entry((intel_crtc), \
9291 &(dev)->mode_config.crtc_list, \
9292 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009293 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009294
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009295static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009296intel_pipe_config_compare(struct drm_device *dev,
9297 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009298 struct intel_crtc_config *pipe_config)
9299{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009300#define PIPE_CONF_CHECK_X(name) \
9301 if (current_config->name != pipe_config->name) { \
9302 DRM_ERROR("mismatch in " #name " " \
9303 "(expected 0x%08x, found 0x%08x)\n", \
9304 current_config->name, \
9305 pipe_config->name); \
9306 return false; \
9307 }
9308
Daniel Vetter08a24032013-04-19 11:25:34 +02009309#define PIPE_CONF_CHECK_I(name) \
9310 if (current_config->name != pipe_config->name) { \
9311 DRM_ERROR("mismatch in " #name " " \
9312 "(expected %i, found %i)\n", \
9313 current_config->name, \
9314 pipe_config->name); \
9315 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009316 }
9317
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009318#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9319 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009320 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009321 "(expected %i, found %i)\n", \
9322 current_config->name & (mask), \
9323 pipe_config->name & (mask)); \
9324 return false; \
9325 }
9326
Ville Syrjälä5e550652013-09-06 23:29:07 +03009327#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9328 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9329 DRM_ERROR("mismatch in " #name " " \
9330 "(expected %i, found %i)\n", \
9331 current_config->name, \
9332 pipe_config->name); \
9333 return false; \
9334 }
9335
Daniel Vetterbb760062013-06-06 14:55:52 +02009336#define PIPE_CONF_QUIRK(quirk) \
9337 ((current_config->quirks | pipe_config->quirks) & (quirk))
9338
Daniel Vettereccb1402013-05-22 00:50:22 +02009339 PIPE_CONF_CHECK_I(cpu_transcoder);
9340
Daniel Vetter08a24032013-04-19 11:25:34 +02009341 PIPE_CONF_CHECK_I(has_pch_encoder);
9342 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009343 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9344 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9345 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9346 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9347 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009348
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009349 PIPE_CONF_CHECK_I(has_dp_encoder);
9350 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9351 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9352 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9353 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9354 PIPE_CONF_CHECK_I(dp_m_n.tu);
9355
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9362
9363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9364 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9365 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9366 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9367 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9368 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9369
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009370 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009371
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009372 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9373 DRM_MODE_FLAG_INTERLACE);
9374
Daniel Vetterbb760062013-06-06 14:55:52 +02009375 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9376 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9377 DRM_MODE_FLAG_PHSYNC);
9378 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9379 DRM_MODE_FLAG_NHSYNC);
9380 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9381 DRM_MODE_FLAG_PVSYNC);
9382 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9383 DRM_MODE_FLAG_NVSYNC);
9384 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009385
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009386 PIPE_CONF_CHECK_I(pipe_src_w);
9387 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009388
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009389 PIPE_CONF_CHECK_I(gmch_pfit.control);
9390 /* pfit ratios are autocomputed by the hw on gen4+ */
9391 if (INTEL_INFO(dev)->gen < 4)
9392 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9393 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009394 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9395 if (current_config->pch_pfit.enabled) {
9396 PIPE_CONF_CHECK_I(pch_pfit.pos);
9397 PIPE_CONF_CHECK_I(pch_pfit.size);
9398 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009399
Jesse Barnese59150d2014-01-07 13:30:45 -08009400 /* BDW+ don't expose a synchronous way to read the state */
9401 if (IS_HASWELL(dev))
9402 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009403
Ville Syrjälä282740f2013-09-04 18:30:03 +03009404 PIPE_CONF_CHECK_I(double_wide);
9405
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009406 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009407 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009408 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009409 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9410 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009411
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009412 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9413 PIPE_CONF_CHECK_I(pipe_bpp);
9414
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009415 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9416 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009417
Daniel Vetter66e985c2013-06-05 13:34:20 +02009418#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009419#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009420#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009421#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009422#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009423
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009424 return true;
9425}
9426
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009427static void
9428check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009429{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009430 struct intel_connector *connector;
9431
9432 list_for_each_entry(connector, &dev->mode_config.connector_list,
9433 base.head) {
9434 /* This also checks the encoder/connector hw state with the
9435 * ->get_hw_state callbacks. */
9436 intel_connector_check_state(connector);
9437
9438 WARN(&connector->new_encoder->base != connector->base.encoder,
9439 "connector's staged encoder doesn't match current encoder\n");
9440 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009441}
9442
9443static void
9444check_encoder_state(struct drm_device *dev)
9445{
9446 struct intel_encoder *encoder;
9447 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009448
9449 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9450 base.head) {
9451 bool enabled = false;
9452 bool active = false;
9453 enum pipe pipe, tracked_pipe;
9454
9455 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9456 encoder->base.base.id,
9457 drm_get_encoder_name(&encoder->base));
9458
9459 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9460 "encoder's stage crtc doesn't match current crtc\n");
9461 WARN(encoder->connectors_active && !encoder->base.crtc,
9462 "encoder's active_connectors set, but no crtc\n");
9463
9464 list_for_each_entry(connector, &dev->mode_config.connector_list,
9465 base.head) {
9466 if (connector->base.encoder != &encoder->base)
9467 continue;
9468 enabled = true;
9469 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9470 active = true;
9471 }
9472 WARN(!!encoder->base.crtc != enabled,
9473 "encoder's enabled state mismatch "
9474 "(expected %i, found %i)\n",
9475 !!encoder->base.crtc, enabled);
9476 WARN(active && !encoder->base.crtc,
9477 "active encoder with no crtc\n");
9478
9479 WARN(encoder->connectors_active != active,
9480 "encoder's computed active state doesn't match tracked active state "
9481 "(expected %i, found %i)\n", active, encoder->connectors_active);
9482
9483 active = encoder->get_hw_state(encoder, &pipe);
9484 WARN(active != encoder->connectors_active,
9485 "encoder's hw state doesn't match sw tracking "
9486 "(expected %i, found %i)\n",
9487 encoder->connectors_active, active);
9488
9489 if (!encoder->base.crtc)
9490 continue;
9491
9492 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9493 WARN(active && pipe != tracked_pipe,
9494 "active encoder's pipe doesn't match"
9495 "(expected %i, found %i)\n",
9496 tracked_pipe, pipe);
9497
9498 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009499}
9500
9501static void
9502check_crtc_state(struct drm_device *dev)
9503{
9504 drm_i915_private_t *dev_priv = dev->dev_private;
9505 struct intel_crtc *crtc;
9506 struct intel_encoder *encoder;
9507 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009508
9509 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9510 base.head) {
9511 bool enabled = false;
9512 bool active = false;
9513
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009514 memset(&pipe_config, 0, sizeof(pipe_config));
9515
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009516 DRM_DEBUG_KMS("[CRTC:%d]\n",
9517 crtc->base.base.id);
9518
9519 WARN(crtc->active && !crtc->base.enabled,
9520 "active crtc, but not enabled in sw tracking\n");
9521
9522 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9523 base.head) {
9524 if (encoder->base.crtc != &crtc->base)
9525 continue;
9526 enabled = true;
9527 if (encoder->connectors_active)
9528 active = true;
9529 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009530
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009531 WARN(active != crtc->active,
9532 "crtc's computed active state doesn't match tracked active state "
9533 "(expected %i, found %i)\n", active, crtc->active);
9534 WARN(enabled != crtc->base.enabled,
9535 "crtc's computed enabled state doesn't match tracked enabled state "
9536 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9537
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009538 active = dev_priv->display.get_pipe_config(crtc,
9539 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009540
9541 /* hw state is inconsistent with the pipe A quirk */
9542 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9543 active = crtc->active;
9544
Daniel Vetter6c49f242013-06-06 12:45:25 +02009545 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9546 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009547 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009548 if (encoder->base.crtc != &crtc->base)
9549 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009550 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009551 encoder->get_config(encoder, &pipe_config);
9552 }
9553
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009554 WARN(crtc->active != active,
9555 "crtc active state doesn't match with hw state "
9556 "(expected %i, found %i)\n", crtc->active, active);
9557
Daniel Vetterc0b03412013-05-28 12:05:54 +02009558 if (active &&
9559 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9560 WARN(1, "pipe state doesn't match!\n");
9561 intel_dump_pipe_config(crtc, &pipe_config,
9562 "[hw state]");
9563 intel_dump_pipe_config(crtc, &crtc->config,
9564 "[sw state]");
9565 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009566 }
9567}
9568
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009569static void
9570check_shared_dpll_state(struct drm_device *dev)
9571{
9572 drm_i915_private_t *dev_priv = dev->dev_private;
9573 struct intel_crtc *crtc;
9574 struct intel_dpll_hw_state dpll_hw_state;
9575 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009576
9577 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9578 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9579 int enabled_crtcs = 0, active_crtcs = 0;
9580 bool active;
9581
9582 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9583
9584 DRM_DEBUG_KMS("%s\n", pll->name);
9585
9586 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9587
9588 WARN(pll->active > pll->refcount,
9589 "more active pll users than references: %i vs %i\n",
9590 pll->active, pll->refcount);
9591 WARN(pll->active && !pll->on,
9592 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009593 WARN(pll->on && !pll->active,
9594 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009595 WARN(pll->on != active,
9596 "pll on state mismatch (expected %i, found %i)\n",
9597 pll->on, active);
9598
9599 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9600 base.head) {
9601 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9602 enabled_crtcs++;
9603 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9604 active_crtcs++;
9605 }
9606 WARN(pll->active != active_crtcs,
9607 "pll active crtcs mismatch (expected %i, found %i)\n",
9608 pll->active, active_crtcs);
9609 WARN(pll->refcount != enabled_crtcs,
9610 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9611 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009612
9613 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9614 sizeof(dpll_hw_state)),
9615 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009616 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009617}
9618
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009619void
9620intel_modeset_check_state(struct drm_device *dev)
9621{
9622 check_connector_state(dev);
9623 check_encoder_state(dev);
9624 check_crtc_state(dev);
9625 check_shared_dpll_state(dev);
9626}
9627
Ville Syrjälä18442d02013-09-13 16:00:08 +03009628void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9629 int dotclock)
9630{
9631 /*
9632 * FDI already provided one idea for the dotclock.
9633 * Yell if the encoder disagrees.
9634 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009635 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009636 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009637 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009638}
9639
Daniel Vetterf30da182013-04-11 20:22:50 +02009640static int __intel_set_mode(struct drm_crtc *crtc,
9641 struct drm_display_mode *mode,
9642 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009643{
9644 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009645 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009646 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009647 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009648 struct intel_crtc *intel_crtc;
9649 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009650 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009651
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009652 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009653 if (!saved_mode)
9654 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009655
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009656 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009657 &prepare_pipes, &disable_pipes);
9658
Tim Gardner3ac18232012-12-07 07:54:26 -07009659 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009660
Daniel Vetter25c5b262012-07-08 22:08:04 +02009661 /* Hack: Because we don't (yet) support global modeset on multiple
9662 * crtcs, we don't keep track of the new mode for more than one crtc.
9663 * Hence simply check whether any bit is set in modeset_pipes in all the
9664 * pieces of code that are not yet converted to deal with mutliple crtcs
9665 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009666 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009667 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009668 if (IS_ERR(pipe_config)) {
9669 ret = PTR_ERR(pipe_config);
9670 pipe_config = NULL;
9671
Tim Gardner3ac18232012-12-07 07:54:26 -07009672 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009673 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009674 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9675 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009676 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009677 }
9678
Jesse Barnes30a970c2013-11-04 13:48:12 -08009679 /*
9680 * See if the config requires any additional preparation, e.g.
9681 * to adjust global state with pipes off. We need to do this
9682 * here so we can get the modeset_pipe updated config for the new
9683 * mode set on this crtc. For other crtcs we need to use the
9684 * adjusted_mode bits in the crtc directly.
9685 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009686 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009687 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009688
Ville Syrjäläc164f832013-11-05 22:34:12 +02009689 /* may have added more to prepare_pipes than we should */
9690 prepare_pipes &= ~disable_pipes;
9691 }
9692
Daniel Vetter460da9162013-03-27 00:44:51 +01009693 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9694 intel_crtc_disable(&intel_crtc->base);
9695
Daniel Vetterea9d7582012-07-10 10:42:52 +02009696 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9697 if (intel_crtc->base.enabled)
9698 dev_priv->display.crtc_disable(&intel_crtc->base);
9699 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009700
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009701 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9702 * to set it here already despite that we pass it down the callchain.
9703 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009704 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009705 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009706 /* mode_set/enable/disable functions rely on a correct pipe
9707 * config. */
9708 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009709 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009710
9711 /*
9712 * Calculate and store various constants which
9713 * are later needed by vblank and swap-completion
9714 * timestamping. They are derived from true hwmode.
9715 */
9716 drm_calc_timestamping_constants(crtc,
9717 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009718 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009719
Daniel Vetterea9d7582012-07-10 10:42:52 +02009720 /* Only after disabling all output pipelines that will be changed can we
9721 * update the the output configuration. */
9722 intel_modeset_update_state(dev, prepare_pipes);
9723
Daniel Vetter47fab732012-10-26 10:58:18 +02009724 if (dev_priv->display.modeset_global_resources)
9725 dev_priv->display.modeset_global_resources(dev);
9726
Daniel Vettera6778b32012-07-02 09:56:42 +02009727 /* Set up the DPLL and any encoders state that needs to adjust or depend
9728 * on the DPLL.
9729 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009730 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009731 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009732 x, y, fb);
9733 if (ret)
9734 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009735 }
9736
9737 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009738 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9739 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009740
Daniel Vettera6778b32012-07-02 09:56:42 +02009741 /* FIXME: add subpixel order */
9742done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009743 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009744 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009745
Tim Gardner3ac18232012-12-07 07:54:26 -07009746out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009747 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009748 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009749 return ret;
9750}
9751
Damien Lespiaue7457a92013-08-08 22:28:59 +01009752static int intel_set_mode(struct drm_crtc *crtc,
9753 struct drm_display_mode *mode,
9754 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009755{
9756 int ret;
9757
9758 ret = __intel_set_mode(crtc, mode, x, y, fb);
9759
9760 if (ret == 0)
9761 intel_modeset_check_state(crtc->dev);
9762
9763 return ret;
9764}
9765
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009766void intel_crtc_restore_mode(struct drm_crtc *crtc)
9767{
9768 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9769}
9770
Daniel Vetter25c5b262012-07-08 22:08:04 +02009771#undef for_each_intel_crtc_masked
9772
Daniel Vetterd9e55602012-07-04 22:16:09 +02009773static void intel_set_config_free(struct intel_set_config *config)
9774{
9775 if (!config)
9776 return;
9777
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009778 kfree(config->save_connector_encoders);
9779 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009780 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009781 kfree(config);
9782}
9783
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009784static int intel_set_config_save_state(struct drm_device *dev,
9785 struct intel_set_config *config)
9786{
Ville Syrjälä76688512014-01-10 11:28:06 +02009787 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009788 struct drm_encoder *encoder;
9789 struct drm_connector *connector;
9790 int count;
9791
Ville Syrjälä76688512014-01-10 11:28:06 +02009792 config->save_crtc_enabled =
9793 kcalloc(dev->mode_config.num_crtc,
9794 sizeof(bool), GFP_KERNEL);
9795 if (!config->save_crtc_enabled)
9796 return -ENOMEM;
9797
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009798 config->save_encoder_crtcs =
9799 kcalloc(dev->mode_config.num_encoder,
9800 sizeof(struct drm_crtc *), GFP_KERNEL);
9801 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009802 return -ENOMEM;
9803
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009804 config->save_connector_encoders =
9805 kcalloc(dev->mode_config.num_connector,
9806 sizeof(struct drm_encoder *), GFP_KERNEL);
9807 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009808 return -ENOMEM;
9809
9810 /* Copy data. Note that driver private data is not affected.
9811 * Should anything bad happen only the expected state is
9812 * restored, not the drivers personal bookkeeping.
9813 */
9814 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009815 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9816 config->save_crtc_enabled[count++] = crtc->enabled;
9817 }
9818
9819 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009820 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009821 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009822 }
9823
9824 count = 0;
9825 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009826 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009827 }
9828
9829 return 0;
9830}
9831
9832static void intel_set_config_restore_state(struct drm_device *dev,
9833 struct intel_set_config *config)
9834{
Ville Syrjälä76688512014-01-10 11:28:06 +02009835 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009836 struct intel_encoder *encoder;
9837 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009838 int count;
9839
9840 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009841 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9842 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009843
9844 if (crtc->new_enabled)
9845 crtc->new_config = &crtc->config;
9846 else
9847 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009848 }
9849
9850 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009851 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9852 encoder->new_crtc =
9853 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009854 }
9855
9856 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009857 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9858 connector->new_encoder =
9859 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009860 }
9861}
9862
Imre Deake3de42b2013-05-03 19:44:07 +02009863static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009864is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009865{
9866 int i;
9867
Chris Wilson2e57f472013-07-17 12:14:40 +01009868 if (set->num_connectors == 0)
9869 return false;
9870
9871 if (WARN_ON(set->connectors == NULL))
9872 return false;
9873
9874 for (i = 0; i < set->num_connectors; i++)
9875 if (set->connectors[i]->encoder &&
9876 set->connectors[i]->encoder->crtc == set->crtc &&
9877 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009878 return true;
9879
9880 return false;
9881}
9882
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009883static void
9884intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9885 struct intel_set_config *config)
9886{
9887
9888 /* We should be able to check here if the fb has the same properties
9889 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009890 if (is_crtc_connector_off(set)) {
9891 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009892 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009893 /* If we have no fb then treat it as a full mode set */
9894 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009895 struct intel_crtc *intel_crtc =
9896 to_intel_crtc(set->crtc);
9897
Jani Nikulad330a952014-01-21 11:24:25 +02009898 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009899 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9900 config->fb_changed = true;
9901 } else {
9902 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9903 config->mode_changed = true;
9904 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009905 } else if (set->fb == NULL) {
9906 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009907 } else if (set->fb->pixel_format !=
9908 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009909 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009910 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009911 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009912 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009913 }
9914
Daniel Vetter835c5872012-07-10 18:11:08 +02009915 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009916 config->fb_changed = true;
9917
9918 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9919 DRM_DEBUG_KMS("modes are different, full mode set\n");
9920 drm_mode_debug_printmodeline(&set->crtc->mode);
9921 drm_mode_debug_printmodeline(set->mode);
9922 config->mode_changed = true;
9923 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009924
9925 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9926 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009927}
9928
Daniel Vetter2e431052012-07-04 22:42:15 +02009929static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009930intel_modeset_stage_output_state(struct drm_device *dev,
9931 struct drm_mode_set *set,
9932 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009933{
Daniel Vetter9a935852012-07-05 22:34:27 +02009934 struct intel_connector *connector;
9935 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +02009936 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009937 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009938
Damien Lespiau9abdda72013-02-13 13:29:23 +00009939 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009940 * of connectors. For paranoia, double-check this. */
9941 WARN_ON(!set->fb && (set->num_connectors != 0));
9942 WARN_ON(set->fb && (set->num_connectors == 0));
9943
Daniel Vetter9a935852012-07-05 22:34:27 +02009944 list_for_each_entry(connector, &dev->mode_config.connector_list,
9945 base.head) {
9946 /* Otherwise traverse passed in connector list and get encoders
9947 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009948 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009949 if (set->connectors[ro] == &connector->base) {
9950 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009951 break;
9952 }
9953 }
9954
Daniel Vetter9a935852012-07-05 22:34:27 +02009955 /* If we disable the crtc, disable all its connectors. Also, if
9956 * the connector is on the changing crtc but not on the new
9957 * connector list, disable it. */
9958 if ((!set->fb || ro == set->num_connectors) &&
9959 connector->base.encoder &&
9960 connector->base.encoder->crtc == set->crtc) {
9961 connector->new_encoder = NULL;
9962
9963 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9964 connector->base.base.id,
9965 drm_get_connector_name(&connector->base));
9966 }
9967
9968
9969 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009970 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009971 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009972 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009973 }
9974 /* connector->new_encoder is now updated for all connectors. */
9975
9976 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009977 list_for_each_entry(connector, &dev->mode_config.connector_list,
9978 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009979 struct drm_crtc *new_crtc;
9980
Daniel Vetter9a935852012-07-05 22:34:27 +02009981 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009982 continue;
9983
Daniel Vetter9a935852012-07-05 22:34:27 +02009984 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009985
9986 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009987 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009988 new_crtc = set->crtc;
9989 }
9990
9991 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +01009992 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9993 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009994 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009995 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009996 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9997
9998 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9999 connector->base.base.id,
10000 drm_get_connector_name(&connector->base),
10001 new_crtc->base.id);
10002 }
10003
10004 /* Check for any encoders that needs to be disabled. */
10005 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10006 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010007 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010008 list_for_each_entry(connector,
10009 &dev->mode_config.connector_list,
10010 base.head) {
10011 if (connector->new_encoder == encoder) {
10012 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010013 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010014 }
10015 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010016
10017 if (num_connectors == 0)
10018 encoder->new_crtc = NULL;
10019 else if (num_connectors > 1)
10020 return -EINVAL;
10021
Daniel Vetter9a935852012-07-05 22:34:27 +020010022 /* Only now check for crtc changes so we don't miss encoders
10023 * that will be disabled. */
10024 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010025 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010026 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010027 }
10028 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010029 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010030
Ville Syrjälä76688512014-01-10 11:28:06 +020010031 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10032 base.head) {
10033 crtc->new_enabled = false;
10034
10035 list_for_each_entry(encoder,
10036 &dev->mode_config.encoder_list,
10037 base.head) {
10038 if (encoder->new_crtc == crtc) {
10039 crtc->new_enabled = true;
10040 break;
10041 }
10042 }
10043
10044 if (crtc->new_enabled != crtc->base.enabled) {
10045 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10046 crtc->new_enabled ? "en" : "dis");
10047 config->mode_changed = true;
10048 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010049
10050 if (crtc->new_enabled)
10051 crtc->new_config = &crtc->config;
10052 else
10053 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010054 }
10055
Daniel Vetter2e431052012-07-04 22:42:15 +020010056 return 0;
10057}
10058
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010059static void disable_crtc_nofb(struct intel_crtc *crtc)
10060{
10061 struct drm_device *dev = crtc->base.dev;
10062 struct intel_encoder *encoder;
10063 struct intel_connector *connector;
10064
10065 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10066 pipe_name(crtc->pipe));
10067
10068 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10069 if (connector->new_encoder &&
10070 connector->new_encoder->new_crtc == crtc)
10071 connector->new_encoder = NULL;
10072 }
10073
10074 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10075 if (encoder->new_crtc == crtc)
10076 encoder->new_crtc = NULL;
10077 }
10078
10079 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010080 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010081}
10082
Daniel Vetter2e431052012-07-04 22:42:15 +020010083static int intel_crtc_set_config(struct drm_mode_set *set)
10084{
10085 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010086 struct drm_mode_set save_set;
10087 struct intel_set_config *config;
10088 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010089
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010090 BUG_ON(!set);
10091 BUG_ON(!set->crtc);
10092 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010093
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010094 /* Enforce sane interface api - has been abused by the fb helper. */
10095 BUG_ON(!set->mode && set->fb);
10096 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010097
Daniel Vetter2e431052012-07-04 22:42:15 +020010098 if (set->fb) {
10099 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10100 set->crtc->base.id, set->fb->base.id,
10101 (int)set->num_connectors, set->x, set->y);
10102 } else {
10103 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010104 }
10105
10106 dev = set->crtc->dev;
10107
10108 ret = -ENOMEM;
10109 config = kzalloc(sizeof(*config), GFP_KERNEL);
10110 if (!config)
10111 goto out_config;
10112
10113 ret = intel_set_config_save_state(dev, config);
10114 if (ret)
10115 goto out_config;
10116
10117 save_set.crtc = set->crtc;
10118 save_set.mode = &set->crtc->mode;
10119 save_set.x = set->crtc->x;
10120 save_set.y = set->crtc->y;
10121 save_set.fb = set->crtc->fb;
10122
10123 /* Compute whether we need a full modeset, only an fb base update or no
10124 * change at all. In the future we might also check whether only the
10125 * mode changed, e.g. for LVDS where we only change the panel fitter in
10126 * such cases. */
10127 intel_set_config_compute_mode_changes(set, config);
10128
Daniel Vetter9a935852012-07-05 22:34:27 +020010129 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010130 if (ret)
10131 goto fail;
10132
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010133 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010134 ret = intel_set_mode(set->crtc, set->mode,
10135 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010136 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010137 intel_crtc_wait_for_pending_flips(set->crtc);
10138
Daniel Vetter4f660f42012-07-02 09:47:37 +020010139 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010140 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010141 /*
10142 * In the fastboot case this may be our only check of the
10143 * state after boot. It would be better to only do it on
10144 * the first update, but we don't have a nice way of doing that
10145 * (and really, set_config isn't used much for high freq page
10146 * flipping, so increasing its cost here shouldn't be a big
10147 * deal).
10148 */
Jani Nikulad330a952014-01-21 11:24:25 +020010149 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010150 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010151 }
10152
Chris Wilson2d05eae2013-05-03 17:36:25 +010010153 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010154 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10155 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010156fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010157 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010158
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010159 /*
10160 * HACK: if the pipe was on, but we didn't have a framebuffer,
10161 * force the pipe off to avoid oopsing in the modeset code
10162 * due to fb==NULL. This should only happen during boot since
10163 * we don't yet reconstruct the FB from the hardware state.
10164 */
10165 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10166 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10167
Chris Wilson2d05eae2013-05-03 17:36:25 +010010168 /* Try to restore the config */
10169 if (config->mode_changed &&
10170 intel_set_mode(save_set.crtc, save_set.mode,
10171 save_set.x, save_set.y, save_set.fb))
10172 DRM_ERROR("failed to restore config after modeset failure\n");
10173 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010174
Daniel Vetterd9e55602012-07-04 22:16:09 +020010175out_config:
10176 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010177 return ret;
10178}
10179
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010180static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010181 .cursor_set = intel_crtc_cursor_set,
10182 .cursor_move = intel_crtc_cursor_move,
10183 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010184 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010185 .destroy = intel_crtc_destroy,
10186 .page_flip = intel_crtc_page_flip,
10187};
10188
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010189static void intel_cpu_pll_init(struct drm_device *dev)
10190{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010191 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010192 intel_ddi_pll_init(dev);
10193}
10194
Daniel Vetter53589012013-06-05 13:34:16 +020010195static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10196 struct intel_shared_dpll *pll,
10197 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010198{
Daniel Vetter53589012013-06-05 13:34:16 +020010199 uint32_t val;
10200
10201 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010202 hw_state->dpll = val;
10203 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10204 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010205
10206 return val & DPLL_VCO_ENABLE;
10207}
10208
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010209static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10210 struct intel_shared_dpll *pll)
10211{
10212 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10213 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10214}
10215
Daniel Vettere7b903d2013-06-05 13:34:14 +020010216static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10217 struct intel_shared_dpll *pll)
10218{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010219 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010220 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010221
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010222 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10223
10224 /* Wait for the clocks to stabilize. */
10225 POSTING_READ(PCH_DPLL(pll->id));
10226 udelay(150);
10227
10228 /* The pixel multiplier can only be updated once the
10229 * DPLL is enabled and the clocks are stable.
10230 *
10231 * So write it again.
10232 */
10233 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10234 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010235 udelay(200);
10236}
10237
10238static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10239 struct intel_shared_dpll *pll)
10240{
10241 struct drm_device *dev = dev_priv->dev;
10242 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010243
10244 /* Make sure no transcoder isn't still depending on us. */
10245 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10246 if (intel_crtc_to_shared_dpll(crtc) == pll)
10247 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10248 }
10249
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010250 I915_WRITE(PCH_DPLL(pll->id), 0);
10251 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010252 udelay(200);
10253}
10254
Daniel Vetter46edb022013-06-05 13:34:12 +020010255static char *ibx_pch_dpll_names[] = {
10256 "PCH DPLL A",
10257 "PCH DPLL B",
10258};
10259
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010260static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010261{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010262 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010263 int i;
10264
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010265 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010266
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010267 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010268 dev_priv->shared_dplls[i].id = i;
10269 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010270 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010271 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10272 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010273 dev_priv->shared_dplls[i].get_hw_state =
10274 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010275 }
10276}
10277
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010278static void intel_shared_dpll_init(struct drm_device *dev)
10279{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010280 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010281
10282 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10283 ibx_pch_dpll_init(dev);
10284 else
10285 dev_priv->num_shared_dpll = 0;
10286
10287 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010288}
10289
Hannes Ederb358d0a2008-12-18 21:18:47 +010010290static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010291{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010292 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 struct intel_crtc *intel_crtc;
10294 int i;
10295
Daniel Vetter955382f2013-09-19 14:05:45 +020010296 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010297 if (intel_crtc == NULL)
10298 return;
10299
10300 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10301
10302 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010303 for (i = 0; i < 256; i++) {
10304 intel_crtc->lut_r[i] = i;
10305 intel_crtc->lut_g[i] = i;
10306 intel_crtc->lut_b[i] = i;
10307 }
10308
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010309 /*
10310 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10311 * is hooked to plane B. Hence we want plane A feeding pipe B.
10312 */
Jesse Barnes80824002009-09-10 15:28:06 -070010313 intel_crtc->pipe = pipe;
10314 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010315 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010316 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010317 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010318 }
10319
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010320 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10321 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10322 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10323 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10324
Jesse Barnes79e53942008-11-07 14:24:08 -080010325 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010326}
10327
Jesse Barnes752aa882013-10-31 18:55:49 +020010328enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10329{
10330 struct drm_encoder *encoder = connector->base.encoder;
10331
10332 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10333
10334 if (!encoder)
10335 return INVALID_PIPE;
10336
10337 return to_intel_crtc(encoder->crtc)->pipe;
10338}
10339
Carl Worth08d7b3d2009-04-29 14:43:54 -070010340int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010341 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010342{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010343 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010344 struct drm_mode_object *drmmode_obj;
10345 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010346
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010347 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10348 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010349
Daniel Vetterc05422d2009-08-11 16:05:30 +020010350 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10351 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010352
Daniel Vetterc05422d2009-08-11 16:05:30 +020010353 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010354 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010355 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010356 }
10357
Daniel Vetterc05422d2009-08-11 16:05:30 +020010358 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10359 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010360
Daniel Vetterc05422d2009-08-11 16:05:30 +020010361 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010362}
10363
Daniel Vetter66a92782012-07-12 20:08:18 +020010364static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010365{
Daniel Vetter66a92782012-07-12 20:08:18 +020010366 struct drm_device *dev = encoder->base.dev;
10367 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010368 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010369 int entry = 0;
10370
Daniel Vetter66a92782012-07-12 20:08:18 +020010371 list_for_each_entry(source_encoder,
10372 &dev->mode_config.encoder_list, base.head) {
10373
10374 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010375 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010376
10377 /* Intel hw has only one MUX where enocoders could be cloned. */
10378 if (encoder->cloneable && source_encoder->cloneable)
10379 index_mask |= (1 << entry);
10380
Jesse Barnes79e53942008-11-07 14:24:08 -080010381 entry++;
10382 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010383
Jesse Barnes79e53942008-11-07 14:24:08 -080010384 return index_mask;
10385}
10386
Chris Wilson4d302442010-12-14 19:21:29 +000010387static bool has_edp_a(struct drm_device *dev)
10388{
10389 struct drm_i915_private *dev_priv = dev->dev_private;
10390
10391 if (!IS_MOBILE(dev))
10392 return false;
10393
10394 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10395 return false;
10396
Damien Lespiaue3589902014-02-07 19:12:50 +000010397 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010398 return false;
10399
10400 return true;
10401}
10402
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010403const char *intel_output_name(int output)
10404{
10405 static const char *names[] = {
10406 [INTEL_OUTPUT_UNUSED] = "Unused",
10407 [INTEL_OUTPUT_ANALOG] = "Analog",
10408 [INTEL_OUTPUT_DVO] = "DVO",
10409 [INTEL_OUTPUT_SDVO] = "SDVO",
10410 [INTEL_OUTPUT_LVDS] = "LVDS",
10411 [INTEL_OUTPUT_TVOUT] = "TV",
10412 [INTEL_OUTPUT_HDMI] = "HDMI",
10413 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10414 [INTEL_OUTPUT_EDP] = "eDP",
10415 [INTEL_OUTPUT_DSI] = "DSI",
10416 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10417 };
10418
10419 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10420 return "Invalid";
10421
10422 return names[output];
10423}
10424
Jesse Barnes79e53942008-11-07 14:24:08 -080010425static void intel_setup_outputs(struct drm_device *dev)
10426{
Eric Anholt725e30a2009-01-22 13:01:02 -080010427 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010428 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010429 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010430
Daniel Vetterc9093352013-06-06 22:22:47 +020010431 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010432
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010433 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010434 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010435
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010436 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010437 int found;
10438
10439 /* Haswell uses DDI functions to detect digital outputs */
10440 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10441 /* DDI A only supports eDP */
10442 if (found)
10443 intel_ddi_init(dev, PORT_A);
10444
10445 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10446 * register */
10447 found = I915_READ(SFUSE_STRAP);
10448
10449 if (found & SFUSE_STRAP_DDIB_DETECTED)
10450 intel_ddi_init(dev, PORT_B);
10451 if (found & SFUSE_STRAP_DDIC_DETECTED)
10452 intel_ddi_init(dev, PORT_C);
10453 if (found & SFUSE_STRAP_DDID_DETECTED)
10454 intel_ddi_init(dev, PORT_D);
10455 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010456 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010457 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010458
10459 if (has_edp_a(dev))
10460 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010461
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010462 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010463 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010464 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010465 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010466 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010467 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010468 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010469 }
10470
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010471 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010472 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010473
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010474 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010475 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010476
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010477 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010478 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010479
Daniel Vetter270b3042012-10-27 15:52:05 +020010480 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010481 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010482 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010483 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10484 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10485 PORT_B);
10486 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10487 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10488 }
10489
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010490 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10491 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10492 PORT_C);
10493 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010494 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010495 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010496
Jani Nikula3cfca972013-08-27 15:12:26 +030010497 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010498 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010499 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010500
Paulo Zanonie2debe92013-02-18 19:00:27 -030010501 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010502 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010503 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010504 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10505 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010506 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010507 }
Ma Ling27185ae2009-08-24 13:50:23 +080010508
Imre Deake7281ea2013-05-08 13:14:08 +030010509 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010510 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010511 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010512
10513 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010514
Paulo Zanonie2debe92013-02-18 19:00:27 -030010515 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010516 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010517 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010518 }
Ma Ling27185ae2009-08-24 13:50:23 +080010519
Paulo Zanonie2debe92013-02-18 19:00:27 -030010520 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010521
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010522 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10523 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010524 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010525 }
Imre Deake7281ea2013-05-08 13:14:08 +030010526 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010527 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010528 }
Ma Ling27185ae2009-08-24 13:50:23 +080010529
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010530 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010531 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010532 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010533 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010534 intel_dvo_init(dev);
10535
Zhenyu Wang103a1962009-11-27 11:44:36 +080010536 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010537 intel_tv_init(dev);
10538
Chris Wilson4ef69c72010-09-09 15:14:28 +010010539 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10540 encoder->base.possible_crtcs = encoder->crtc_mask;
10541 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010542 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010543 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010544
Paulo Zanonidde86e22012-12-01 12:04:25 -020010545 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010546
10547 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010548}
10549
10550static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10551{
10552 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010553
Daniel Vetteref2d6332014-02-10 18:00:38 +010010554 drm_framebuffer_cleanup(fb);
10555 WARN_ON(!intel_fb->obj->framebuffer_references--);
10556 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010557 kfree(intel_fb);
10558}
10559
10560static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010561 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 unsigned int *handle)
10563{
10564 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010565 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010566
Chris Wilson05394f32010-11-08 19:18:58 +000010567 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010568}
10569
10570static const struct drm_framebuffer_funcs intel_fb_funcs = {
10571 .destroy = intel_user_framebuffer_destroy,
10572 .create_handle = intel_user_framebuffer_create_handle,
10573};
10574
Dave Airlie38651672010-03-30 05:34:13 +000010575int intel_framebuffer_init(struct drm_device *dev,
10576 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010577 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010578 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010579{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010580 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010581 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010582 int ret;
10583
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010584 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10585
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010586 if (obj->tiling_mode == I915_TILING_Y) {
10587 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010588 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010589 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010590
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010591 if (mode_cmd->pitches[0] & 63) {
10592 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10593 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010594 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010595 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010596
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010597 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10598 pitch_limit = 32*1024;
10599 } else if (INTEL_INFO(dev)->gen >= 4) {
10600 if (obj->tiling_mode)
10601 pitch_limit = 16*1024;
10602 else
10603 pitch_limit = 32*1024;
10604 } else if (INTEL_INFO(dev)->gen >= 3) {
10605 if (obj->tiling_mode)
10606 pitch_limit = 8*1024;
10607 else
10608 pitch_limit = 16*1024;
10609 } else
10610 /* XXX DSPC is limited to 4k tiled */
10611 pitch_limit = 8*1024;
10612
10613 if (mode_cmd->pitches[0] > pitch_limit) {
10614 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10615 obj->tiling_mode ? "tiled" : "linear",
10616 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010617 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010618 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010619
10620 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010621 mode_cmd->pitches[0] != obj->stride) {
10622 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10623 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010624 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010625 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010626
Ville Syrjälä57779d02012-10-31 17:50:14 +020010627 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010628 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010629 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010630 case DRM_FORMAT_RGB565:
10631 case DRM_FORMAT_XRGB8888:
10632 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010633 break;
10634 case DRM_FORMAT_XRGB1555:
10635 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010636 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010637 DRM_DEBUG("unsupported pixel format: %s\n",
10638 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010639 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010640 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010641 break;
10642 case DRM_FORMAT_XBGR8888:
10643 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010644 case DRM_FORMAT_XRGB2101010:
10645 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010646 case DRM_FORMAT_XBGR2101010:
10647 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010648 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010649 DRM_DEBUG("unsupported pixel format: %s\n",
10650 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010651 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010652 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010653 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010654 case DRM_FORMAT_YUYV:
10655 case DRM_FORMAT_UYVY:
10656 case DRM_FORMAT_YVYU:
10657 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010658 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010659 DRM_DEBUG("unsupported pixel format: %s\n",
10660 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010661 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010662 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010663 break;
10664 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010665 DRM_DEBUG("unsupported pixel format: %s\n",
10666 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010667 return -EINVAL;
10668 }
10669
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010670 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10671 if (mode_cmd->offsets[0] != 0)
10672 return -EINVAL;
10673
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010674 aligned_height = intel_align_height(dev, mode_cmd->height,
10675 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010676 /* FIXME drm helper for size checks (especially planar formats)? */
10677 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10678 return -EINVAL;
10679
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010680 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10681 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010682 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010683
Jesse Barnes79e53942008-11-07 14:24:08 -080010684 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10685 if (ret) {
10686 DRM_ERROR("framebuffer init failed %d\n", ret);
10687 return ret;
10688 }
10689
Jesse Barnes79e53942008-11-07 14:24:08 -080010690 return 0;
10691}
10692
Jesse Barnes79e53942008-11-07 14:24:08 -080010693static struct drm_framebuffer *
10694intel_user_framebuffer_create(struct drm_device *dev,
10695 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010696 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010697{
Chris Wilson05394f32010-11-08 19:18:58 +000010698 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010699
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010700 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10701 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010702 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010703 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010704
Chris Wilsond2dff872011-04-19 08:36:26 +010010705 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010706}
10707
Daniel Vetter4520f532013-10-09 09:18:51 +020010708#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010709static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010710{
10711}
10712#endif
10713
Jesse Barnes79e53942008-11-07 14:24:08 -080010714static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010715 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010716 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010717};
10718
Jesse Barnese70236a2009-09-21 10:42:27 -070010719/* Set up chip specific display functions */
10720static void intel_init_display(struct drm_device *dev)
10721{
10722 struct drm_i915_private *dev_priv = dev->dev_private;
10723
Daniel Vetteree9300b2013-06-03 22:40:22 +020010724 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10725 dev_priv->display.find_dpll = g4x_find_best_dpll;
10726 else if (IS_VALLEYVIEW(dev))
10727 dev_priv->display.find_dpll = vlv_find_best_dpll;
10728 else if (IS_PINEVIEW(dev))
10729 dev_priv->display.find_dpll = pnv_find_best_dpll;
10730 else
10731 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10732
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010733 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010734 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010735 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010736 dev_priv->display.crtc_enable = haswell_crtc_enable;
10737 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010738 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010739 dev_priv->display.update_plane = ironlake_update_plane;
10740 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010741 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010742 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010743 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10744 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010745 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010746 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010747 } else if (IS_VALLEYVIEW(dev)) {
10748 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10749 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10750 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10751 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10752 dev_priv->display.off = i9xx_crtc_off;
10753 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010754 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010755 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010756 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010757 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10758 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010759 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010760 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010761 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010762
Jesse Barnese70236a2009-09-21 10:42:27 -070010763 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010764 if (IS_VALLEYVIEW(dev))
10765 dev_priv->display.get_display_clock_speed =
10766 valleyview_get_display_clock_speed;
10767 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010768 dev_priv->display.get_display_clock_speed =
10769 i945_get_display_clock_speed;
10770 else if (IS_I915G(dev))
10771 dev_priv->display.get_display_clock_speed =
10772 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010773 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010774 dev_priv->display.get_display_clock_speed =
10775 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010776 else if (IS_PINEVIEW(dev))
10777 dev_priv->display.get_display_clock_speed =
10778 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010779 else if (IS_I915GM(dev))
10780 dev_priv->display.get_display_clock_speed =
10781 i915gm_get_display_clock_speed;
10782 else if (IS_I865G(dev))
10783 dev_priv->display.get_display_clock_speed =
10784 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010785 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010786 dev_priv->display.get_display_clock_speed =
10787 i855_get_display_clock_speed;
10788 else /* 852, 830 */
10789 dev_priv->display.get_display_clock_speed =
10790 i830_get_display_clock_speed;
10791
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010792 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010793 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010794 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010795 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010796 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010797 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010798 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010799 } else if (IS_IVYBRIDGE(dev)) {
10800 /* FIXME: detect B0+ stepping and use auto training */
10801 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010802 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010803 dev_priv->display.modeset_global_resources =
10804 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010805 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010806 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010807 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010808 dev_priv->display.modeset_global_resources =
10809 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010810 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010811 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010812 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010813 } else if (IS_VALLEYVIEW(dev)) {
10814 dev_priv->display.modeset_global_resources =
10815 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010816 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010817 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010818
10819 /* Default just returns -ENODEV to indicate unsupported */
10820 dev_priv->display.queue_flip = intel_default_queue_flip;
10821
10822 switch (INTEL_INFO(dev)->gen) {
10823 case 2:
10824 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10825 break;
10826
10827 case 3:
10828 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10829 break;
10830
10831 case 4:
10832 case 5:
10833 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10834 break;
10835
10836 case 6:
10837 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10838 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010839 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010840 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010841 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10842 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010843 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010844
10845 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010846}
10847
Jesse Barnesb690e962010-07-19 13:53:12 -070010848/*
10849 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10850 * resume, or other times. This quirk makes sure that's the case for
10851 * affected systems.
10852 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010853static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010854{
10855 struct drm_i915_private *dev_priv = dev->dev_private;
10856
10857 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010858 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010859}
10860
Keith Packard435793d2011-07-12 14:56:22 -070010861/*
10862 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10863 */
10864static void quirk_ssc_force_disable(struct drm_device *dev)
10865{
10866 struct drm_i915_private *dev_priv = dev->dev_private;
10867 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010868 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010869}
10870
Carsten Emde4dca20e2012-03-15 15:56:26 +010010871/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010872 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10873 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010874 */
10875static void quirk_invert_brightness(struct drm_device *dev)
10876{
10877 struct drm_i915_private *dev_priv = dev->dev_private;
10878 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010879 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010880}
10881
10882struct intel_quirk {
10883 int device;
10884 int subsystem_vendor;
10885 int subsystem_device;
10886 void (*hook)(struct drm_device *dev);
10887};
10888
Egbert Eich5f85f1762012-10-14 15:46:38 +020010889/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10890struct intel_dmi_quirk {
10891 void (*hook)(struct drm_device *dev);
10892 const struct dmi_system_id (*dmi_id_list)[];
10893};
10894
10895static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10896{
10897 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10898 return 1;
10899}
10900
10901static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10902 {
10903 .dmi_id_list = &(const struct dmi_system_id[]) {
10904 {
10905 .callback = intel_dmi_reverse_brightness,
10906 .ident = "NCR Corporation",
10907 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10908 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10909 },
10910 },
10911 { } /* terminating entry */
10912 },
10913 .hook = quirk_invert_brightness,
10914 },
10915};
10916
Ben Widawskyc43b5632012-04-16 14:07:40 -070010917static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010918 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010919 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010920
Jesse Barnesb690e962010-07-19 13:53:12 -070010921 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10922 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10923
Jesse Barnesb690e962010-07-19 13:53:12 -070010924 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10925 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10926
Chris Wilsona4945f92013-10-08 11:16:59 +010010927 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010928 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010929
10930 /* Lenovo U160 cannot use SSC on LVDS */
10931 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010932
10933 /* Sony Vaio Y cannot use SSC on LVDS */
10934 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010935
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010936 /* Acer Aspire 5734Z must invert backlight brightness */
10937 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10938
10939 /* Acer/eMachines G725 */
10940 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10941
10942 /* Acer/eMachines e725 */
10943 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10944
10945 /* Acer/Packard Bell NCL20 */
10946 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10947
10948 /* Acer Aspire 4736Z */
10949 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020010950
10951 /* Acer Aspire 5336 */
10952 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010953};
10954
10955static void intel_init_quirks(struct drm_device *dev)
10956{
10957 struct pci_dev *d = dev->pdev;
10958 int i;
10959
10960 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10961 struct intel_quirk *q = &intel_quirks[i];
10962
10963 if (d->device == q->device &&
10964 (d->subsystem_vendor == q->subsystem_vendor ||
10965 q->subsystem_vendor == PCI_ANY_ID) &&
10966 (d->subsystem_device == q->subsystem_device ||
10967 q->subsystem_device == PCI_ANY_ID))
10968 q->hook(dev);
10969 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010970 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10971 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10972 intel_dmi_quirks[i].hook(dev);
10973 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010974}
10975
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010976/* Disable the VGA plane that we never use */
10977static void i915_disable_vga(struct drm_device *dev)
10978{
10979 struct drm_i915_private *dev_priv = dev->dev_private;
10980 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010981 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010982
Ville Syrjälä2b37c612014-01-22 21:32:38 +020010983 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010984 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010985 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010986 sr1 = inb(VGA_SR_DATA);
10987 outb(sr1 | 1<<5, VGA_SR_DATA);
10988 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10989 udelay(300);
10990
10991 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10992 POSTING_READ(vga_reg);
10993}
10994
Daniel Vetterf8175862012-04-10 15:50:11 +020010995void intel_modeset_init_hw(struct drm_device *dev)
10996{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010997 intel_prepare_ddi(dev);
10998
Daniel Vetterf8175862012-04-10 15:50:11 +020010999 intel_init_clock_gating(dev);
11000
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011001 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011002
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011003 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011004 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011005 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011006}
11007
Imre Deak7d708ee2013-04-17 14:04:50 +030011008void intel_modeset_suspend_hw(struct drm_device *dev)
11009{
11010 intel_suspend_hw(dev);
11011}
11012
Jesse Barnes79e53942008-11-07 14:24:08 -080011013void intel_modeset_init(struct drm_device *dev)
11014{
Jesse Barnes652c3932009-08-17 13:31:43 -070011015 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011016 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011017
11018 drm_mode_config_init(dev);
11019
11020 dev->mode_config.min_width = 0;
11021 dev->mode_config.min_height = 0;
11022
Dave Airlie019d96c2011-09-29 16:20:42 +010011023 dev->mode_config.preferred_depth = 24;
11024 dev->mode_config.prefer_shadow = 1;
11025
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011026 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011027
Jesse Barnesb690e962010-07-19 13:53:12 -070011028 intel_init_quirks(dev);
11029
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011030 intel_init_pm(dev);
11031
Ben Widawskye3c74752013-04-05 13:12:39 -070011032 if (INTEL_INFO(dev)->num_pipes == 0)
11033 return;
11034
Jesse Barnese70236a2009-09-21 10:42:27 -070011035 intel_init_display(dev);
11036
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011037 if (IS_GEN2(dev)) {
11038 dev->mode_config.max_width = 2048;
11039 dev->mode_config.max_height = 2048;
11040 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011041 dev->mode_config.max_width = 4096;
11042 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011043 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011044 dev->mode_config.max_width = 8192;
11045 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011046 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011047 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011048
Zhao Yakui28c97732009-10-09 11:39:41 +080011049 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011050 INTEL_INFO(dev)->num_pipes,
11051 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011052
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010011053 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011054 intel_crtc_init(dev, i);
Damien Lespiau22d3fd462014-02-07 19:12:49 +000011055 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011056 ret = intel_plane_init(dev, i, j);
11057 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011058 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11059 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011060 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011061 }
11062
Jesse Barnesf42bb702013-12-16 16:34:23 -080011063 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011064 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011065
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011066 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011067 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011068
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011069 /* Just disable it once at startup */
11070 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011071 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011072
11073 /* Just in case the BIOS is doing something questionable. */
11074 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011075}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011076
Daniel Vetter24929352012-07-02 20:28:59 +020011077static void
11078intel_connector_break_all_links(struct intel_connector *connector)
11079{
11080 connector->base.dpms = DRM_MODE_DPMS_OFF;
11081 connector->base.encoder = NULL;
11082 connector->encoder->connectors_active = false;
11083 connector->encoder->base.crtc = NULL;
11084}
11085
Daniel Vetter7fad7982012-07-04 17:51:47 +020011086static void intel_enable_pipe_a(struct drm_device *dev)
11087{
11088 struct intel_connector *connector;
11089 struct drm_connector *crt = NULL;
11090 struct intel_load_detect_pipe load_detect_temp;
11091
11092 /* We can't just switch on the pipe A, we need to set things up with a
11093 * proper mode and output configuration. As a gross hack, enable pipe A
11094 * by enabling the load detect pipe once. */
11095 list_for_each_entry(connector,
11096 &dev->mode_config.connector_list,
11097 base.head) {
11098 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11099 crt = &connector->base;
11100 break;
11101 }
11102 }
11103
11104 if (!crt)
11105 return;
11106
11107 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11108 intel_release_load_detect_pipe(crt, &load_detect_temp);
11109
11110
11111}
11112
Daniel Vetterfa555832012-10-10 23:14:00 +020011113static bool
11114intel_check_plane_mapping(struct intel_crtc *crtc)
11115{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011116 struct drm_device *dev = crtc->base.dev;
11117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011118 u32 reg, val;
11119
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011120 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011121 return true;
11122
11123 reg = DSPCNTR(!crtc->plane);
11124 val = I915_READ(reg);
11125
11126 if ((val & DISPLAY_PLANE_ENABLE) &&
11127 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11128 return false;
11129
11130 return true;
11131}
11132
Daniel Vetter24929352012-07-02 20:28:59 +020011133static void intel_sanitize_crtc(struct intel_crtc *crtc)
11134{
11135 struct drm_device *dev = crtc->base.dev;
11136 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011137 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011138
Daniel Vetter24929352012-07-02 20:28:59 +020011139 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011140 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011141 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11142
11143 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011144 * disable the crtc (and hence change the state) if it is wrong. Note
11145 * that gen4+ has a fixed plane -> pipe mapping. */
11146 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011147 struct intel_connector *connector;
11148 bool plane;
11149
Daniel Vetter24929352012-07-02 20:28:59 +020011150 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11151 crtc->base.base.id);
11152
11153 /* Pipe has the wrong plane attached and the plane is active.
11154 * Temporarily change the plane mapping and disable everything
11155 * ... */
11156 plane = crtc->plane;
11157 crtc->plane = !plane;
11158 dev_priv->display.crtc_disable(&crtc->base);
11159 crtc->plane = plane;
11160
11161 /* ... and break all links. */
11162 list_for_each_entry(connector, &dev->mode_config.connector_list,
11163 base.head) {
11164 if (connector->encoder->base.crtc != &crtc->base)
11165 continue;
11166
11167 intel_connector_break_all_links(connector);
11168 }
11169
11170 WARN_ON(crtc->active);
11171 crtc->base.enabled = false;
11172 }
Daniel Vetter24929352012-07-02 20:28:59 +020011173
Daniel Vetter7fad7982012-07-04 17:51:47 +020011174 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11175 crtc->pipe == PIPE_A && !crtc->active) {
11176 /* BIOS forgot to enable pipe A, this mostly happens after
11177 * resume. Force-enable the pipe to fix this, the update_dpms
11178 * call below we restore the pipe to the right state, but leave
11179 * the required bits on. */
11180 intel_enable_pipe_a(dev);
11181 }
11182
Daniel Vetter24929352012-07-02 20:28:59 +020011183 /* Adjust the state of the output pipe according to whether we
11184 * have active connectors/encoders. */
11185 intel_crtc_update_dpms(&crtc->base);
11186
11187 if (crtc->active != crtc->base.enabled) {
11188 struct intel_encoder *encoder;
11189
11190 /* This can happen either due to bugs in the get_hw_state
11191 * functions or because the pipe is force-enabled due to the
11192 * pipe A quirk. */
11193 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11194 crtc->base.base.id,
11195 crtc->base.enabled ? "enabled" : "disabled",
11196 crtc->active ? "enabled" : "disabled");
11197
11198 crtc->base.enabled = crtc->active;
11199
11200 /* Because we only establish the connector -> encoder ->
11201 * crtc links if something is active, this means the
11202 * crtc is now deactivated. Break the links. connector
11203 * -> encoder links are only establish when things are
11204 * actually up, hence no need to break them. */
11205 WARN_ON(crtc->active);
11206
11207 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11208 WARN_ON(encoder->connectors_active);
11209 encoder->base.crtc = NULL;
11210 }
11211 }
11212}
11213
11214static void intel_sanitize_encoder(struct intel_encoder *encoder)
11215{
11216 struct intel_connector *connector;
11217 struct drm_device *dev = encoder->base.dev;
11218
11219 /* We need to check both for a crtc link (meaning that the
11220 * encoder is active and trying to read from a pipe) and the
11221 * pipe itself being active. */
11222 bool has_active_crtc = encoder->base.crtc &&
11223 to_intel_crtc(encoder->base.crtc)->active;
11224
11225 if (encoder->connectors_active && !has_active_crtc) {
11226 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11227 encoder->base.base.id,
11228 drm_get_encoder_name(&encoder->base));
11229
11230 /* Connector is active, but has no active pipe. This is
11231 * fallout from our resume register restoring. Disable
11232 * the encoder manually again. */
11233 if (encoder->base.crtc) {
11234 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11235 encoder->base.base.id,
11236 drm_get_encoder_name(&encoder->base));
11237 encoder->disable(encoder);
11238 }
11239
11240 /* Inconsistent output/port/pipe state happens presumably due to
11241 * a bug in one of the get_hw_state functions. Or someplace else
11242 * in our code, like the register restore mess on resume. Clamp
11243 * things to off as a safer default. */
11244 list_for_each_entry(connector,
11245 &dev->mode_config.connector_list,
11246 base.head) {
11247 if (connector->encoder != encoder)
11248 continue;
11249
11250 intel_connector_break_all_links(connector);
11251 }
11252 }
11253 /* Enabled encoders without active connectors will be fixed in
11254 * the crtc fixup. */
11255}
11256
Daniel Vetter44cec742013-01-25 17:53:21 +010011257void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011258{
11259 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011260 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011261
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011262 /* This function can be called both from intel_modeset_setup_hw_state or
11263 * at a very early point in our resume sequence, where the power well
11264 * structures are not yet restored. Since this function is at a very
11265 * paranoid "someone might have enabled VGA while we were not looking"
11266 * level, just check if the power well is enabled instead of trying to
11267 * follow the "don't touch the power well if we don't need it" policy
11268 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011269 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011270 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011271 return;
11272
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011273 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011274 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011275 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011276 }
11277}
11278
Daniel Vetter30e984d2013-06-05 13:34:17 +020011279static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011280{
11281 struct drm_i915_private *dev_priv = dev->dev_private;
11282 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011283 struct intel_crtc *crtc;
11284 struct intel_encoder *encoder;
11285 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011286 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011287
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011288 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11289 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011290 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011291
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011292 crtc->active = dev_priv->display.get_pipe_config(crtc,
11293 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011294
11295 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011296 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011297
11298 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11299 crtc->base.base.id,
11300 crtc->active ? "enabled" : "disabled");
11301 }
11302
Daniel Vetter53589012013-06-05 13:34:16 +020011303 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011304 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011305 intel_ddi_setup_hw_pll_state(dev);
11306
Daniel Vetter53589012013-06-05 13:34:16 +020011307 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11308 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11309
11310 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11311 pll->active = 0;
11312 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11313 base.head) {
11314 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11315 pll->active++;
11316 }
11317 pll->refcount = pll->active;
11318
Daniel Vetter35c95372013-07-17 06:55:04 +020011319 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11320 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011321 }
11322
Daniel Vetter24929352012-07-02 20:28:59 +020011323 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11324 base.head) {
11325 pipe = 0;
11326
11327 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011328 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11329 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011330 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011331 } else {
11332 encoder->base.crtc = NULL;
11333 }
11334
11335 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011336 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011337 encoder->base.base.id,
11338 drm_get_encoder_name(&encoder->base),
11339 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011340 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011341 }
11342
11343 list_for_each_entry(connector, &dev->mode_config.connector_list,
11344 base.head) {
11345 if (connector->get_hw_state(connector)) {
11346 connector->base.dpms = DRM_MODE_DPMS_ON;
11347 connector->encoder->connectors_active = true;
11348 connector->base.encoder = &connector->encoder->base;
11349 } else {
11350 connector->base.dpms = DRM_MODE_DPMS_OFF;
11351 connector->base.encoder = NULL;
11352 }
11353 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11354 connector->base.base.id,
11355 drm_get_connector_name(&connector->base),
11356 connector->base.encoder ? "enabled" : "disabled");
11357 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011358}
11359
11360/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11361 * and i915 state tracking structures. */
11362void intel_modeset_setup_hw_state(struct drm_device *dev,
11363 bool force_restore)
11364{
11365 struct drm_i915_private *dev_priv = dev->dev_private;
11366 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011367 struct intel_crtc *crtc;
11368 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011369 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011370
11371 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011372
Jesse Barnesbabea612013-06-26 18:57:38 +030011373 /*
11374 * Now that we have the config, copy it to each CRTC struct
11375 * Note that this could go away if we move to using crtc_config
11376 * checking everywhere.
11377 */
11378 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11379 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011380 if (crtc->active && i915.fastboot) {
Jesse Barnesbabea612013-06-26 18:57:38 +030011381 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11382
11383 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11384 crtc->base.base.id);
11385 drm_mode_debug_printmodeline(&crtc->base.mode);
11386 }
11387 }
11388
Daniel Vetter24929352012-07-02 20:28:59 +020011389 /* HW state is read out, now we need to sanitize this mess. */
11390 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11391 base.head) {
11392 intel_sanitize_encoder(encoder);
11393 }
11394
11395 for_each_pipe(pipe) {
11396 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11397 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011398 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011399 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011400
Daniel Vetter35c95372013-07-17 06:55:04 +020011401 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11402 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11403
11404 if (!pll->on || pll->active)
11405 continue;
11406
11407 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11408
11409 pll->disable(dev_priv, pll);
11410 pll->on = false;
11411 }
11412
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011413 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011414 ilk_wm_get_hw_state(dev);
11415
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011416 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011417 i915_redisable_vga(dev);
11418
Daniel Vetterf30da182013-04-11 20:22:50 +020011419 /*
11420 * We need to use raw interfaces for restoring state to avoid
11421 * checking (bogus) intermediate states.
11422 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011423 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011424 struct drm_crtc *crtc =
11425 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011426
11427 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11428 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011429 }
11430 } else {
11431 intel_modeset_update_staged_output_state(dev);
11432 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011433
11434 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011435}
11436
11437void intel_modeset_gem_init(struct drm_device *dev)
11438{
Chris Wilson1833b132012-05-09 11:56:28 +010011439 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011440
11441 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011442
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011443 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011444 intel_modeset_setup_hw_state(dev, false);
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011445 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011446}
11447
11448void intel_modeset_cleanup(struct drm_device *dev)
11449{
Jesse Barnes652c3932009-08-17 13:31:43 -070011450 struct drm_i915_private *dev_priv = dev->dev_private;
11451 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011452 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011453
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011454 /*
11455 * Interrupts and polling as the first thing to avoid creating havoc.
11456 * Too much stuff here (turning of rps, connectors, ...) would
11457 * experience fancy races otherwise.
11458 */
11459 drm_irq_uninstall(dev);
11460 cancel_work_sync(&dev_priv->hotplug_work);
11461 /*
11462 * Due to the hpd irq storm handling the hotplug work can re-arm the
11463 * poll handlers. Hence disable polling after hpd handling is shut down.
11464 */
Keith Packardf87ea762010-10-03 19:36:26 -070011465 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011466
Jesse Barnes652c3932009-08-17 13:31:43 -070011467 mutex_lock(&dev->struct_mutex);
11468
Jesse Barnes723bfd72010-10-07 16:01:13 -070011469 intel_unregister_dsm_handler();
11470
Jesse Barnes652c3932009-08-17 13:31:43 -070011471 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11472 /* Skip inactive CRTCs */
11473 if (!crtc->fb)
11474 continue;
11475
Daniel Vetter3dec0092010-08-20 21:40:52 +020011476 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011477 }
11478
Chris Wilson973d04f2011-07-08 12:22:37 +010011479 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011480
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011481 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011482
Daniel Vetter930ebb42012-06-29 23:32:16 +020011483 ironlake_teardown_rc6(dev);
11484
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011485 mutex_unlock(&dev->struct_mutex);
11486
Chris Wilson1630fe72011-07-08 12:22:42 +010011487 /* flush any delayed tasks or pending work */
11488 flush_scheduled_work();
11489
Jani Nikuladb31af12013-11-08 16:48:53 +020011490 /* destroy the backlight and sysfs files before encoders/connectors */
11491 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11492 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011493 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011494 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011495
Jesse Barnes79e53942008-11-07 14:24:08 -080011496 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011497
11498 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011499}
11500
Dave Airlie28d52042009-09-21 14:33:58 +100011501/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011502 * Return which encoder is currently attached for connector.
11503 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011504struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011505{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011506 return &intel_attached_encoder(connector)->base;
11507}
Jesse Barnes79e53942008-11-07 14:24:08 -080011508
Chris Wilsondf0e9242010-09-09 16:20:55 +010011509void intel_connector_attach_encoder(struct intel_connector *connector,
11510 struct intel_encoder *encoder)
11511{
11512 connector->encoder = encoder;
11513 drm_mode_connector_attach_encoder(&connector->base,
11514 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011515}
Dave Airlie28d52042009-09-21 14:33:58 +100011516
11517/*
11518 * set vga decode state - true == enable VGA decode
11519 */
11520int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11521{
11522 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011523 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011524 u16 gmch_ctrl;
11525
Chris Wilson75fa0412014-02-07 18:37:02 -020011526 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11527 DRM_ERROR("failed to read control word\n");
11528 return -EIO;
11529 }
11530
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011531 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11532 return 0;
11533
Dave Airlie28d52042009-09-21 14:33:58 +100011534 if (state)
11535 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11536 else
11537 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011538
11539 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11540 DRM_ERROR("failed to write control word\n");
11541 return -EIO;
11542 }
11543
Dave Airlie28d52042009-09-21 14:33:58 +100011544 return 0;
11545}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011546
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011547struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011548
11549 u32 power_well_driver;
11550
Chris Wilson63b66e52013-08-08 15:12:06 +020011551 int num_transcoders;
11552
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011553 struct intel_cursor_error_state {
11554 u32 control;
11555 u32 position;
11556 u32 base;
11557 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011558 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011559
11560 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011561 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011562 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011563 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011564
11565 struct intel_plane_error_state {
11566 u32 control;
11567 u32 stride;
11568 u32 size;
11569 u32 pos;
11570 u32 addr;
11571 u32 surface;
11572 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011573 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011574
11575 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011576 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011577 enum transcoder cpu_transcoder;
11578
11579 u32 conf;
11580
11581 u32 htotal;
11582 u32 hblank;
11583 u32 hsync;
11584 u32 vtotal;
11585 u32 vblank;
11586 u32 vsync;
11587 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011588};
11589
11590struct intel_display_error_state *
11591intel_display_capture_error_state(struct drm_device *dev)
11592{
Akshay Joshi0206e352011-08-16 15:34:10 -040011593 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011594 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011595 int transcoders[] = {
11596 TRANSCODER_A,
11597 TRANSCODER_B,
11598 TRANSCODER_C,
11599 TRANSCODER_EDP,
11600 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011601 int i;
11602
Chris Wilson63b66e52013-08-08 15:12:06 +020011603 if (INTEL_INFO(dev)->num_pipes == 0)
11604 return NULL;
11605
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011606 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011607 if (error == NULL)
11608 return NULL;
11609
Imre Deak190be112013-11-25 17:15:31 +020011610 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011611 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11612
Damien Lespiau52331302012-08-15 19:23:25 +010011613 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011614 error->pipe[i].power_domain_on =
11615 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11616 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011617 continue;
11618
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011619 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11620 error->cursor[i].control = I915_READ(CURCNTR(i));
11621 error->cursor[i].position = I915_READ(CURPOS(i));
11622 error->cursor[i].base = I915_READ(CURBASE(i));
11623 } else {
11624 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11625 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11626 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11627 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011628
11629 error->plane[i].control = I915_READ(DSPCNTR(i));
11630 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011631 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011632 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011633 error->plane[i].pos = I915_READ(DSPPOS(i));
11634 }
Paulo Zanonica291362013-03-06 20:03:14 -030011635 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11636 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011637 if (INTEL_INFO(dev)->gen >= 4) {
11638 error->plane[i].surface = I915_READ(DSPSURF(i));
11639 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11640 }
11641
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011642 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011643 }
11644
11645 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11646 if (HAS_DDI(dev_priv->dev))
11647 error->num_transcoders++; /* Account for eDP. */
11648
11649 for (i = 0; i < error->num_transcoders; i++) {
11650 enum transcoder cpu_transcoder = transcoders[i];
11651
Imre Deakddf9c532013-11-27 22:02:02 +020011652 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011653 intel_display_power_enabled_sw(dev,
11654 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011655 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011656 continue;
11657
Chris Wilson63b66e52013-08-08 15:12:06 +020011658 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11659
11660 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11661 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11662 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11663 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11664 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11665 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11666 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011667 }
11668
11669 return error;
11670}
11671
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011672#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11673
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011674void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011675intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011676 struct drm_device *dev,
11677 struct intel_display_error_state *error)
11678{
11679 int i;
11680
Chris Wilson63b66e52013-08-08 15:12:06 +020011681 if (!error)
11682 return;
11683
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011684 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011685 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011686 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011687 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011688 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011689 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011690 err_printf(m, " Power: %s\n",
11691 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011692 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011693
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011694 err_printf(m, "Plane [%d]:\n", i);
11695 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11696 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011697 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011698 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11699 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011700 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011701 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011702 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011703 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011704 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11705 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011706 }
11707
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011708 err_printf(m, "Cursor [%d]:\n", i);
11709 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11710 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11711 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011712 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011713
11714 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011715 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011716 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011717 err_printf(m, " Power: %s\n",
11718 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011719 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11720 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11721 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11722 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11723 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11724 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11725 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11726 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011727}