blob: d554169ac59274fbcaeaa2978078d0c71b822a33 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Zhenyu Wang036a4a72009-06-08 14:40:19 +080083/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010084static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050085ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080086{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020087 assert_spin_locked(&dev_priv->irq_lock);
88
Paulo Zanonic67a4702013-08-19 13:18:09 -030089 if (dev_priv->pc8.irqs_disabled) {
90 WARN(1, "IRQs disabled\n");
91 dev_priv->pc8.regsave.deimr &= ~mask;
92 return;
93 }
94
Chris Wilson1ec14ad2010-12-04 11:30:53 +000095 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000098 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080099 }
100}
101
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300102static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200105 assert_spin_locked(&dev_priv->irq_lock);
106
Paulo Zanonic67a4702013-08-19 13:18:09 -0300107 if (dev_priv->pc8.irqs_disabled) {
108 WARN(1, "IRQs disabled\n");
109 dev_priv->pc8.regsave.deimr |= mask;
110 return;
111 }
112
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000116 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800117 }
118}
119
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
Paulo Zanonic67a4702013-08-19 13:18:09 -0300132 if (dev_priv->pc8.irqs_disabled) {
133 WARN(1, "IRQs disabled\n");
134 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136 interrupt_mask);
137 return;
138 }
139
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300166 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300167
168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanonic67a4702013-08-19 13:18:09 -0300170 if (dev_priv->pc8.irqs_disabled) {
171 WARN(1, "IRQs disabled\n");
172 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 interrupt_mask);
175 return;
176 }
177
Paulo Zanoni605cd252013-08-06 18:57:15 -0300178 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
Paulo Zanoni605cd252013-08-06 18:57:15 -0300182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300185 POSTING_READ(GEN6_PMIMR);
186 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
Paulo Zanoni86642812013-04-12 17:57:57 -0300199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200205 assert_spin_locked(&dev_priv->irq_lock);
206
Paulo Zanoni86642812013-04-12 17:57:57 -0300207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
Daniel Vetterfee884e2013-07-04 23:35:21 +0200223 assert_spin_locked(&dev_priv->irq_lock);
224
Paulo Zanoni86642812013-04-12 17:57:57 -0300225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
235static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
236 enum pipe pipe, bool enable)
237{
238 struct drm_i915_private *dev_priv = dev->dev_private;
239 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
240 DE_PIPEB_FIFO_UNDERRUN;
241
242 if (enable)
243 ironlake_enable_display_irq(dev_priv, bit);
244 else
245 ironlake_disable_display_irq(dev_priv, bit);
246}
247
248static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200249 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300250{
251 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300252 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200253 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
254
Paulo Zanoni86642812013-04-12 17:57:57 -0300255 if (!ivb_can_enable_err_int(dev))
256 return;
257
Paulo Zanoni86642812013-04-12 17:57:57 -0300258 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
259 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200260 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
261
262 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300263 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200264
265 if (!was_enabled &&
266 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
267 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
268 pipe_name(pipe));
269 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300270 }
271}
272
Daniel Vetter38d83c962013-11-07 11:05:46 +0100273static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
274 enum pipe pipe, bool enable)
275{
276 struct drm_i915_private *dev_priv = dev->dev_private;
277
278 assert_spin_locked(&dev_priv->irq_lock);
279
280 if (enable)
281 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
282 else
283 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
284 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
285 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
286}
287
Daniel Vetterfee884e2013-07-04 23:35:21 +0200288/**
289 * ibx_display_interrupt_update - update SDEIMR
290 * @dev_priv: driver private
291 * @interrupt_mask: mask of interrupt bits to update
292 * @enabled_irq_mask: mask of interrupt bits to enable
293 */
294static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
295 uint32_t interrupt_mask,
296 uint32_t enabled_irq_mask)
297{
298 uint32_t sdeimr = I915_READ(SDEIMR);
299 sdeimr &= ~interrupt_mask;
300 sdeimr |= (~enabled_irq_mask & interrupt_mask);
301
302 assert_spin_locked(&dev_priv->irq_lock);
303
Paulo Zanonic67a4702013-08-19 13:18:09 -0300304 if (dev_priv->pc8.irqs_disabled &&
305 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
306 WARN(1, "IRQs disabled\n");
307 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
308 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
309 interrupt_mask);
310 return;
311 }
312
Daniel Vetterfee884e2013-07-04 23:35:21 +0200313 I915_WRITE(SDEIMR, sdeimr);
314 POSTING_READ(SDEIMR);
315}
316#define ibx_enable_display_interrupt(dev_priv, bits) \
317 ibx_display_interrupt_update((dev_priv), (bits), (bits))
318#define ibx_disable_display_interrupt(dev_priv, bits) \
319 ibx_display_interrupt_update((dev_priv), (bits), 0)
320
Daniel Vetterde280752013-07-04 23:35:24 +0200321static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
322 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300323 bool enable)
324{
Paulo Zanoni86642812013-04-12 17:57:57 -0300325 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200326 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
327 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300328
329 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200330 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300331 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200332 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300333}
334
335static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
336 enum transcoder pch_transcoder,
337 bool enable)
338{
339 struct drm_i915_private *dev_priv = dev->dev_private;
340
341 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200342 I915_WRITE(SERR_INT,
343 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
344
Paulo Zanoni86642812013-04-12 17:57:57 -0300345 if (!cpt_can_enable_serr_int(dev))
346 return;
347
Daniel Vetterfee884e2013-07-04 23:35:21 +0200348 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300349 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200350 uint32_t tmp = I915_READ(SERR_INT);
351 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
352
353 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200354 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200355
356 if (!was_enabled &&
357 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
358 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
359 transcoder_name(pch_transcoder));
360 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300361 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300362}
363
364/**
365 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
366 * @dev: drm device
367 * @pipe: pipe
368 * @enable: true if we want to report FIFO underrun errors, false otherwise
369 *
370 * This function makes us disable or enable CPU fifo underruns for a specific
371 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
372 * reporting for one pipe may also disable all the other CPU error interruts for
373 * the other pipes, due to the fact that there's just one interrupt mask/enable
374 * bit for all the pipes.
375 *
376 * Returns the previous state of underrun reporting.
377 */
378bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
379 enum pipe pipe, bool enable)
380{
381 struct drm_i915_private *dev_priv = dev->dev_private;
382 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
384 unsigned long flags;
385 bool ret;
386
387 spin_lock_irqsave(&dev_priv->irq_lock, flags);
388
389 ret = !intel_crtc->cpu_fifo_underrun_disabled;
390
391 if (enable == ret)
392 goto done;
393
394 intel_crtc->cpu_fifo_underrun_disabled = !enable;
395
396 if (IS_GEN5(dev) || IS_GEN6(dev))
397 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
398 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200399 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100400 else if (IS_GEN8(dev))
401 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300402
403done:
404 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
405 return ret;
406}
407
408/**
409 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
410 * @dev: drm device
411 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
412 * @enable: true if we want to report FIFO underrun errors, false otherwise
413 *
414 * This function makes us disable or enable PCH fifo underruns for a specific
415 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
416 * underrun reporting for one transcoder may also disable all the other PCH
417 * error interruts for the other transcoders, due to the fact that there's just
418 * one interrupt mask/enable bit for all the transcoders.
419 *
420 * Returns the previous state of underrun reporting.
421 */
422bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
423 enum transcoder pch_transcoder,
424 bool enable)
425{
426 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200427 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 unsigned long flags;
430 bool ret;
431
Daniel Vetterde280752013-07-04 23:35:24 +0200432 /*
433 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
434 * has only one pch transcoder A that all pipes can use. To avoid racy
435 * pch transcoder -> pipe lookups from interrupt code simply store the
436 * underrun statistics in crtc A. Since we never expose this anywhere
437 * nor use it outside of the fifo underrun code here using the "wrong"
438 * crtc on LPT won't cause issues.
439 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300440
441 spin_lock_irqsave(&dev_priv->irq_lock, flags);
442
443 ret = !intel_crtc->pch_fifo_underrun_disabled;
444
445 if (enable == ret)
446 goto done;
447
448 intel_crtc->pch_fifo_underrun_disabled = !enable;
449
450 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200451 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300452 else
453 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
454
455done:
456 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
457 return ret;
458}
459
460
Keith Packard7c463582008-11-04 02:03:27 -0800461void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200462i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
Keith Packard7c463582008-11-04 02:03:27 -0800463{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200464 u32 reg = PIPESTAT(pipe);
465 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800466
Daniel Vetterb79480b2013-06-27 17:52:10 +0200467 assert_spin_locked(&dev_priv->irq_lock);
468
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200469 if ((pipestat & mask) == mask)
470 return;
471
472 /* Enable the interrupt, clear any pending status */
473 pipestat |= mask | (mask >> 16);
474 I915_WRITE(reg, pipestat);
475 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800476}
477
478void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200479i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
Keith Packard7c463582008-11-04 02:03:27 -0800480{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200481 u32 reg = PIPESTAT(pipe);
482 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800483
Daniel Vetterb79480b2013-06-27 17:52:10 +0200484 assert_spin_locked(&dev_priv->irq_lock);
485
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200486 if ((pipestat & mask) == 0)
487 return;
488
489 pipestat &= ~mask;
490 I915_WRITE(reg, pipestat);
491 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800492}
493
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000494/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300495 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000496 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300497static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000498{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000499 drm_i915_private_t *dev_priv = dev->dev_private;
500 unsigned long irqflags;
501
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300502 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
503 return;
504
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000506
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200507 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_ENABLE);
Jani Nikulaf8987802013-04-29 13:02:53 +0300508 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200509 i915_enable_pipestat(dev_priv, PIPE_A,
510 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000511
512 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000513}
514
515/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700516 * i915_pipe_enabled - check if a pipe is enabled
517 * @dev: DRM device
518 * @pipe: pipe to check
519 *
520 * Reading certain registers when the pipe is disabled can hang the chip.
521 * Use this routine to make sure the PLL is running and the pipe is active
522 * before reading such registers if unsure.
523 */
524static int
525i915_pipe_enabled(struct drm_device *dev, int pipe)
526{
527 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200528
Daniel Vettera01025a2013-05-22 00:50:23 +0200529 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
530 /* Locking is horribly broken here, but whatever. */
531 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300533
Daniel Vettera01025a2013-05-22 00:50:23 +0200534 return intel_crtc->active;
535 } else {
536 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
537 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700538}
539
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300540static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
541{
542 /* Gen2 doesn't have a hardware frame counter */
543 return 0;
544}
545
Keith Packard42f52ef2008-10-18 19:39:29 -0700546/* Called from drm generic code, passed a 'crtc', which
547 * we use as a pipe index
548 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700549static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700550{
551 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
552 unsigned long high_frame;
553 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300554 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700555
556 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800557 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800558 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700559 return 0;
560 }
561
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300562 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
563 struct intel_crtc *intel_crtc =
564 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
565 const struct drm_display_mode *mode =
566 &intel_crtc->config.adjusted_mode;
567
568 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
569 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100570 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300571 u32 htotal;
572
573 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
574 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
575
576 vbl_start *= htotal;
577 }
578
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800579 high_frame = PIPEFRAME(pipe);
580 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100581
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700582 /*
583 * High & low register fields aren't synchronized, so make sure
584 * we get a low value that's stable across two reads of the high
585 * register.
586 */
587 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100588 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300589 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100590 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700591 } while (high1 != high2);
592
Chris Wilson5eddb702010-09-11 13:48:45 +0100593 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300594 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100595 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300596
597 /*
598 * The frame counter increments at beginning of active.
599 * Cook up a vblank counter by also checking the pixel
600 * counter against vblank start.
601 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200602 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700603}
604
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700605static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800606{
607 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800608 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800609
610 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800611 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800612 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800613 return 0;
614 }
615
616 return I915_READ(reg);
617}
618
Mario Kleinerad3543e2013-10-30 05:13:08 +0100619/* raw reads, only for fast reads of display block, no need for forcewake etc. */
620#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100621
Ville Syrjälä095163b2013-10-29 00:04:43 +0200622static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300623{
624 struct drm_i915_private *dev_priv = dev->dev_private;
625 uint32_t status;
Ville Syrjälä24302622014-03-11 12:58:46 +0200626 int reg;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300627
Ville Syrjälä24302622014-03-11 12:58:46 +0200628 if (INTEL_INFO(dev)->gen >= 8) {
629 status = GEN8_PIPE_VBLANK;
630 reg = GEN8_DE_PIPE_ISR(pipe);
631 } else if (INTEL_INFO(dev)->gen >= 7) {
632 status = DE_PIPE_VBLANK_IVB(pipe);
633 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300634 } else {
Ville Syrjälä24302622014-03-11 12:58:46 +0200635 status = DE_PIPE_VBLANK(pipe);
636 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300637 }
Mario Kleinerad3543e2013-10-30 05:13:08 +0100638
Ville Syrjälä24302622014-03-11 12:58:46 +0200639 return __raw_i915_read32(dev_priv, reg) & status;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300640}
641
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700642static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200643 unsigned int flags, int *vpos, int *hpos,
644 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100645{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300646 struct drm_i915_private *dev_priv = dev->dev_private;
647 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
649 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300650 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100651 int vbl_start, vbl_end, htotal, vtotal;
652 bool in_vbl = true;
653 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100654 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100655
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300656 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100657 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800658 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100659 return 0;
660 }
661
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300662 htotal = mode->crtc_htotal;
663 vtotal = mode->crtc_vtotal;
664 vbl_start = mode->crtc_vblank_start;
665 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100666
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200667 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
668 vbl_start = DIV_ROUND_UP(vbl_start, 2);
669 vbl_end /= 2;
670 vtotal /= 2;
671 }
672
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300673 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
674
Mario Kleinerad3543e2013-10-30 05:13:08 +0100675 /*
676 * Lock uncore.lock, as we will do multiple timing critical raw
677 * register reads, potentially with preemption disabled, so the
678 * following code must not block on uncore.lock.
679 */
680 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
681
682 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
683
684 /* Get optional system timestamp before query. */
685 if (stime)
686 *stime = ktime_get();
687
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300688 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100689 /* No obvious pixelcount register. Only query vertical
690 * scanout position from Display scan line register.
691 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300692 if (IS_GEN2(dev))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100693 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300694 else
Mario Kleinerad3543e2013-10-30 05:13:08 +0100695 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300696
Ville Syrjäläfcb81822014-03-11 12:58:45 +0200697 if (HAS_DDI(dev)) {
698 /*
699 * On HSW HDMI outputs there seems to be a 2 line
700 * difference, whereas eDP has the normal 1 line
701 * difference that earlier platforms have. External
702 * DP is unknown. For now just check for the 2 line
703 * difference case on all output types on HSW+.
704 *
705 * This might misinterpret the scanline counter being
706 * one line too far along on eDP, but that's less
707 * dangerous than the alternative since that would lead
708 * the vblank timestamp code astray when it sees a
709 * scanline count before vblank_start during a vblank
710 * interrupt.
711 */
712 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
713 if ((in_vbl && (position == vbl_start - 2 ||
714 position == vbl_start - 1)) ||
715 (!in_vbl && (position == vbl_end - 2 ||
716 position == vbl_end - 1)))
717 position = (position + 2) % vtotal;
718 } else if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä095163b2013-10-29 00:04:43 +0200719 /*
720 * The scanline counter increments at the leading edge
721 * of hsync, ie. it completely misses the active portion
722 * of the line. Fix up the counter at both edges of vblank
723 * to get a more accurate picture whether we're in vblank
724 * or not.
725 */
726 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
727 if ((in_vbl && position == vbl_start - 1) ||
728 (!in_vbl && position == vbl_end - 1))
729 position = (position + 1) % vtotal;
730 } else {
731 /*
732 * ISR vblank status bits don't work the way we'd want
733 * them to work on non-PCH platforms (for
734 * ilk_pipe_in_vblank_locked()), and there doesn't
735 * appear any other way to determine if we're currently
736 * in vblank.
737 *
738 * Instead let's assume that we're already in vblank if
739 * we got called from the vblank interrupt and the
740 * scanline counter value indicates that we're on the
741 * line just prior to vblank start. This should result
742 * in the correct answer, unless the vblank interrupt
743 * delivery really got delayed for almost exactly one
744 * full frame/field.
745 */
746 if (flags & DRM_CALLED_FROM_VBLIRQ &&
747 position == vbl_start - 1) {
748 position = (position + 1) % vtotal;
749
750 /* Signal this correction as "applied". */
751 ret |= 0x8;
752 }
753 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100754 } else {
755 /* Have access to pixelcount since start of frame.
756 * We can split this into vertical and horizontal
757 * scanout position.
758 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100759 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100760
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300761 /* convert to pixel counts */
762 vbl_start *= htotal;
763 vbl_end *= htotal;
764 vtotal *= htotal;
765 }
766
Mario Kleinerad3543e2013-10-30 05:13:08 +0100767 /* Get optional system timestamp after query. */
768 if (etime)
769 *etime = ktime_get();
770
771 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
772
773 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
774
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300775 in_vbl = position >= vbl_start && position < vbl_end;
776
777 /*
778 * While in vblank, position will be negative
779 * counting up towards 0 at vbl_end. And outside
780 * vblank, position will be positive counting
781 * up since vbl_end.
782 */
783 if (position >= vbl_start)
784 position -= vbl_end;
785 else
786 position += vtotal - vbl_end;
787
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300788 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300789 *vpos = position;
790 *hpos = 0;
791 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100792 *vpos = position / htotal;
793 *hpos = position - (*vpos * htotal);
794 }
795
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100796 /* In vblank? */
797 if (in_vbl)
798 ret |= DRM_SCANOUTPOS_INVBL;
799
800 return ret;
801}
802
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700803static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804 int *max_error,
805 struct timeval *vblank_time,
806 unsigned flags)
807{
Chris Wilson4041b852011-01-22 10:07:56 +0000808 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100809
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700810 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000811 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100812 return -EINVAL;
813 }
814
815 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000816 crtc = intel_get_crtc_for_pipe(dev, pipe);
817 if (crtc == NULL) {
818 DRM_ERROR("Invalid crtc %d\n", pipe);
819 return -EINVAL;
820 }
821
822 if (!crtc->enabled) {
823 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
824 return -EBUSY;
825 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100826
827 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000828 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
829 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300830 crtc,
831 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832}
833
Jani Nikula67c347f2013-09-17 14:26:34 +0300834static bool intel_hpd_irq_event(struct drm_device *dev,
835 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200836{
837 enum drm_connector_status old_status;
838
839 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
840 old_status = connector->status;
841
842 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300843 if (old_status == connector->status)
844 return false;
845
846 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200847 connector->base.id,
848 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300849 drm_get_connector_status_name(old_status),
850 drm_get_connector_status_name(connector->status));
851
852 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200853}
854
Jesse Barnes5ca58282009-03-31 14:11:15 -0700855/*
856 * Handle hotplug events outside the interrupt handler proper.
857 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200858#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
859
Jesse Barnes5ca58282009-03-31 14:11:15 -0700860static void i915_hotplug_work_func(struct work_struct *work)
861{
862 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
863 hotplug_work);
864 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700865 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200866 struct intel_connector *intel_connector;
867 struct intel_encoder *intel_encoder;
868 struct drm_connector *connector;
869 unsigned long irqflags;
870 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200871 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200872 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700873
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100874 /* HPD irq before everything is fully set up. */
875 if (!dev_priv->enable_hotplug_processing)
876 return;
877
Keith Packarda65e34c2011-07-25 10:04:56 -0700878 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800879 DRM_DEBUG_KMS("running encoder hotplug functions\n");
880
Egbert Eichcd569ae2013-04-16 13:36:57 +0200881 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200882
883 hpd_event_bits = dev_priv->hpd_event_bits;
884 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200885 list_for_each_entry(connector, &mode_config->connector_list, head) {
886 intel_connector = to_intel_connector(connector);
887 intel_encoder = intel_connector->encoder;
888 if (intel_encoder->hpd_pin > HPD_NONE &&
889 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
890 connector->polled == DRM_CONNECTOR_POLL_HPD) {
891 DRM_INFO("HPD interrupt storm detected on connector %s: "
892 "switching from hotplug detection to polling\n",
893 drm_get_connector_name(connector));
894 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
895 connector->polled = DRM_CONNECTOR_POLL_CONNECT
896 | DRM_CONNECTOR_POLL_DISCONNECT;
897 hpd_disabled = true;
898 }
Egbert Eich142e2392013-04-11 15:57:57 +0200899 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
900 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
901 drm_get_connector_name(connector), intel_encoder->hpd_pin);
902 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200903 }
904 /* if there were no outputs to poll, poll was disabled,
905 * therefore make sure it's enabled when disabling HPD on
906 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200907 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200908 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200909 mod_timer(&dev_priv->hotplug_reenable_timer,
910 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
911 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200912
913 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
914
Egbert Eich321a1b32013-04-11 16:00:26 +0200915 list_for_each_entry(connector, &mode_config->connector_list, head) {
916 intel_connector = to_intel_connector(connector);
917 intel_encoder = intel_connector->encoder;
918 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
919 if (intel_encoder->hot_plug)
920 intel_encoder->hot_plug(intel_encoder);
921 if (intel_hpd_irq_event(dev, connector))
922 changed = true;
923 }
924 }
Keith Packard40ee3382011-07-28 15:31:19 -0700925 mutex_unlock(&mode_config->mutex);
926
Egbert Eich321a1b32013-04-11 16:00:26 +0200927 if (changed)
928 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700929}
930
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200931static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800932{
933 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000934 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200935 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200936
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200937 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800938
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200939 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
940
Daniel Vetter20e4d402012-08-08 23:35:39 +0200941 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200942
Jesse Barnes7648fa92010-05-20 14:28:11 -0700943 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000944 busy_up = I915_READ(RCPREVBSYTUPAVG);
945 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800946 max_avg = I915_READ(RCBMAXAVG);
947 min_avg = I915_READ(RCBMINAVG);
948
949 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000950 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200951 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
952 new_delay = dev_priv->ips.cur_delay - 1;
953 if (new_delay < dev_priv->ips.max_delay)
954 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000955 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200956 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
957 new_delay = dev_priv->ips.cur_delay + 1;
958 if (new_delay > dev_priv->ips.min_delay)
959 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800960 }
961
Jesse Barnes7648fa92010-05-20 14:28:11 -0700962 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200963 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800964
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200965 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200966
Jesse Barnesf97108d2010-01-29 11:27:07 -0800967 return;
968}
969
Chris Wilson549f7362010-10-19 11:19:32 +0100970static void notify_ring(struct drm_device *dev,
971 struct intel_ring_buffer *ring)
972{
Chris Wilson475553d2011-01-20 09:52:56 +0000973 if (ring->obj == NULL)
974 return;
975
Chris Wilson814e9b52013-09-23 17:33:19 -0300976 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000977
Chris Wilson549f7362010-10-19 11:19:32 +0100978 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300979 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100980}
981
Ben Widawsky4912d042011-04-25 11:25:20 -0700982static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800983{
Ben Widawsky4912d042011-04-25 11:25:20 -0700984 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200985 rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300986 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100987 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800988
Daniel Vetter59cdb632013-07-04 23:35:28 +0200989 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200990 pm_iir = dev_priv->rps.pm_iir;
991 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -0700992 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300993 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200994 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700995
Paulo Zanoni60611c12013-08-15 11:50:01 -0300996 /* Make sure we didn't queue anything we're not going to process. */
997 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
998
Ben Widawsky48484052013-05-28 19:22:27 -0700999 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001000 return;
1001
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001002 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001003
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001004 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001005 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001006 if (adj > 0)
1007 adj *= 2;
1008 else
1009 adj = 1;
1010 new_delay = dev_priv->rps.cur_delay + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001011
1012 /*
1013 * For better performance, jump directly
1014 * to RPe if we're below it.
1015 */
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001016 if (new_delay < dev_priv->rps.rpe_delay)
Ville Syrjälä74250342013-06-25 21:38:11 +03001017 new_delay = dev_priv->rps.rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001018 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1019 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
1020 new_delay = dev_priv->rps.rpe_delay;
1021 else
1022 new_delay = dev_priv->rps.min_delay;
1023 adj = 0;
1024 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1025 if (adj < 0)
1026 adj *= 2;
1027 else
1028 adj = -1;
1029 new_delay = dev_priv->rps.cur_delay + adj;
1030 } else { /* unknown event */
1031 new_delay = dev_priv->rps.cur_delay;
1032 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001033
Ben Widawsky79249632012-09-07 19:43:42 -07001034 /* sysfs frequency interfaces may have snuck in while servicing the
1035 * interrupt
1036 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001037 new_delay = clamp_t(int, new_delay,
1038 dev_priv->rps.min_delay, dev_priv->rps.max_delay);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001039 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
1040
1041 if (IS_VALLEYVIEW(dev_priv->dev))
1042 valleyview_set_rps(dev_priv->dev, new_delay);
1043 else
1044 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001045
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001046 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001047}
1048
Ben Widawskye3689192012-05-25 16:56:22 -07001049
1050/**
1051 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1052 * occurred.
1053 * @work: workqueue struct
1054 *
1055 * Doesn't actually do anything except notify userspace. As a consequence of
1056 * this event, userspace should try to remap the bad rows since statistically
1057 * it is likely the same row is more likely to go bad again.
1058 */
1059static void ivybridge_parity_work(struct work_struct *work)
1060{
1061 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001062 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001063 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001064 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001065 uint32_t misccpctl;
1066 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001067 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001068
1069 /* We must turn off DOP level clock gating to access the L3 registers.
1070 * In order to prevent a get/put style interface, acquire struct mutex
1071 * any time we access those registers.
1072 */
1073 mutex_lock(&dev_priv->dev->struct_mutex);
1074
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001075 /* If we've screwed up tracking, just let the interrupt fire again */
1076 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1077 goto out;
1078
Ben Widawskye3689192012-05-25 16:56:22 -07001079 misccpctl = I915_READ(GEN7_MISCCPCTL);
1080 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1081 POSTING_READ(GEN7_MISCCPCTL);
1082
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001083 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1084 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001085
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001086 slice--;
1087 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1088 break;
1089
1090 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1091
1092 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1093
1094 error_status = I915_READ(reg);
1095 row = GEN7_PARITY_ERROR_ROW(error_status);
1096 bank = GEN7_PARITY_ERROR_BANK(error_status);
1097 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1098
1099 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1100 POSTING_READ(reg);
1101
1102 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1103 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1104 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1105 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1106 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1107 parity_event[5] = NULL;
1108
Dave Airlie5bdebb12013-10-11 14:07:25 +10001109 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001110 KOBJ_CHANGE, parity_event);
1111
1112 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1113 slice, row, bank, subbank);
1114
1115 kfree(parity_event[4]);
1116 kfree(parity_event[3]);
1117 kfree(parity_event[2]);
1118 kfree(parity_event[1]);
1119 }
Ben Widawskye3689192012-05-25 16:56:22 -07001120
1121 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1122
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001123out:
1124 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001125 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001126 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001127 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1128
1129 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001130}
1131
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001132static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001133{
1134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001135
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001136 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001137 return;
1138
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001139 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001140 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001141 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001142
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001143 iir &= GT_PARITY_ERROR(dev);
1144 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1145 dev_priv->l3_parity.which_slice |= 1 << 1;
1146
1147 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1148 dev_priv->l3_parity.which_slice |= 1 << 0;
1149
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001150 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001151}
1152
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001153static void ilk_gt_irq_handler(struct drm_device *dev,
1154 struct drm_i915_private *dev_priv,
1155 u32 gt_iir)
1156{
1157 if (gt_iir &
1158 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1159 notify_ring(dev, &dev_priv->ring[RCS]);
1160 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1161 notify_ring(dev, &dev_priv->ring[VCS]);
1162}
1163
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001164static void snb_gt_irq_handler(struct drm_device *dev,
1165 struct drm_i915_private *dev_priv,
1166 u32 gt_iir)
1167{
1168
Ben Widawskycc609d52013-05-28 19:22:29 -07001169 if (gt_iir &
1170 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001171 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001172 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001173 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001174 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001175 notify_ring(dev, &dev_priv->ring[BCS]);
1176
Ben Widawskycc609d52013-05-28 19:22:29 -07001177 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1178 GT_BSD_CS_ERROR_INTERRUPT |
1179 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001180 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1181 i915_handle_error(dev, false);
1182 }
Ben Widawskye3689192012-05-25 16:56:22 -07001183
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001184 if (gt_iir & GT_PARITY_ERROR(dev))
1185 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001186}
1187
Ben Widawskyabd58f02013-11-02 21:07:09 -07001188static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1189 struct drm_i915_private *dev_priv,
1190 u32 master_ctl)
1191{
1192 u32 rcs, bcs, vcs;
1193 uint32_t tmp = 0;
1194 irqreturn_t ret = IRQ_NONE;
1195
1196 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1197 tmp = I915_READ(GEN8_GT_IIR(0));
1198 if (tmp) {
1199 ret = IRQ_HANDLED;
1200 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1201 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1202 if (rcs & GT_RENDER_USER_INTERRUPT)
1203 notify_ring(dev, &dev_priv->ring[RCS]);
1204 if (bcs & GT_RENDER_USER_INTERRUPT)
1205 notify_ring(dev, &dev_priv->ring[BCS]);
1206 I915_WRITE(GEN8_GT_IIR(0), tmp);
1207 } else
1208 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1209 }
1210
1211 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1212 tmp = I915_READ(GEN8_GT_IIR(1));
1213 if (tmp) {
1214 ret = IRQ_HANDLED;
1215 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1216 if (vcs & GT_RENDER_USER_INTERRUPT)
1217 notify_ring(dev, &dev_priv->ring[VCS]);
1218 I915_WRITE(GEN8_GT_IIR(1), tmp);
1219 } else
1220 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1221 }
1222
1223 if (master_ctl & GEN8_GT_VECS_IRQ) {
1224 tmp = I915_READ(GEN8_GT_IIR(3));
1225 if (tmp) {
1226 ret = IRQ_HANDLED;
1227 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1228 if (vcs & GT_RENDER_USER_INTERRUPT)
1229 notify_ring(dev, &dev_priv->ring[VECS]);
1230 I915_WRITE(GEN8_GT_IIR(3), tmp);
1231 } else
1232 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1233 }
1234
1235 return ret;
1236}
1237
Egbert Eichb543fb02013-04-16 13:36:54 +02001238#define HPD_STORM_DETECT_PERIOD 1000
1239#define HPD_STORM_THRESHOLD 5
1240
Daniel Vetter10a504d2013-06-27 17:52:12 +02001241static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001242 u32 hotplug_trigger,
1243 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001244{
1245 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001246 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001247 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001248
Daniel Vetter91d131d2013-06-27 17:52:14 +02001249 if (!hotplug_trigger)
1250 return;
1251
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001252 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001253 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001254
Chris Wilson34320872014-01-10 18:49:20 +00001255 WARN_ONCE(hpd[i] & hotplug_trigger &&
Chris Wilson8b5565b2014-01-10 18:49:21 +00001256 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
Chris Wilsoncba1c072014-01-10 20:17:07 +00001257 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1258 hotplug_trigger, i, hpd[i]);
Egbert Eichb8f102e2013-07-26 14:14:24 +02001259
Egbert Eichb543fb02013-04-16 13:36:54 +02001260 if (!(hpd[i] & hotplug_trigger) ||
1261 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1262 continue;
1263
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001264 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001265 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1266 dev_priv->hpd_stats[i].hpd_last_jiffies
1267 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1268 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1269 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001270 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001271 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1272 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001273 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001274 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001275 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001276 } else {
1277 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001278 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1279 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001280 }
1281 }
1282
Daniel Vetter10a504d2013-06-27 17:52:12 +02001283 if (storm_detected)
1284 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001285 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001286
Daniel Vetter645416f2013-09-02 16:22:25 +02001287 /*
1288 * Our hotplug handler can grab modeset locks (by calling down into the
1289 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1290 * queue for otherwise the flush_work in the pageflip code will
1291 * deadlock.
1292 */
1293 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001294}
1295
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001296static void gmbus_irq_handler(struct drm_device *dev)
1297{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001298 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1299
Daniel Vetter28c70f12012-12-01 13:53:45 +01001300 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001301}
1302
Daniel Vetterce99c252012-12-01 13:53:47 +01001303static void dp_aux_irq_handler(struct drm_device *dev)
1304{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001305 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1306
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001307 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001308}
1309
Shuang He8bf1e9f2013-10-15 18:55:27 +01001310#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001311static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1312 uint32_t crc0, uint32_t crc1,
1313 uint32_t crc2, uint32_t crc3,
1314 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001315{
1316 struct drm_i915_private *dev_priv = dev->dev_private;
1317 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1318 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001319 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001320
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001321 spin_lock(&pipe_crc->lock);
1322
Damien Lespiau0c912c72013-10-15 18:55:37 +01001323 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001324 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001325 DRM_ERROR("spurious interrupt\n");
1326 return;
1327 }
1328
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001329 head = pipe_crc->head;
1330 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001331
1332 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001333 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001334 DRM_ERROR("CRC buffer overflowing\n");
1335 return;
1336 }
1337
1338 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001339
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001340 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001341 entry->crc[0] = crc0;
1342 entry->crc[1] = crc1;
1343 entry->crc[2] = crc2;
1344 entry->crc[3] = crc3;
1345 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001346
1347 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001348 pipe_crc->head = head;
1349
1350 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001351
1352 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001353}
Daniel Vetter277de952013-10-18 16:37:07 +02001354#else
1355static inline void
1356display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1357 uint32_t crc0, uint32_t crc1,
1358 uint32_t crc2, uint32_t crc3,
1359 uint32_t crc4) {}
1360#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001361
Daniel Vetter277de952013-10-18 16:37:07 +02001362
1363static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
Daniel Vetter277de952013-10-18 16:37:07 +02001367 display_pipe_crc_irq_handler(dev, pipe,
1368 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1369 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001370}
1371
Daniel Vetter277de952013-10-18 16:37:07 +02001372static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001373{
1374 struct drm_i915_private *dev_priv = dev->dev_private;
1375
Daniel Vetter277de952013-10-18 16:37:07 +02001376 display_pipe_crc_irq_handler(dev, pipe,
1377 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1378 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1379 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1380 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1381 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001382}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001383
Daniel Vetter277de952013-10-18 16:37:07 +02001384static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001385{
1386 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001387 uint32_t res1, res2;
1388
1389 if (INTEL_INFO(dev)->gen >= 3)
1390 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1391 else
1392 res1 = 0;
1393
1394 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1395 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1396 else
1397 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001398
Daniel Vetter277de952013-10-18 16:37:07 +02001399 display_pipe_crc_irq_handler(dev, pipe,
1400 I915_READ(PIPE_CRC_RES_RED(pipe)),
1401 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1402 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1403 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001404}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001405
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001406/* The RPS events need forcewake, so we add them to a work queue and mask their
1407 * IMR bits until the work is done. Other interrupts can be processed without
1408 * the work queue. */
1409static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001410{
Daniel Vetter41a05a32013-07-04 23:35:26 +02001411 if (pm_iir & GEN6_PM_RPS_EVENTS) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001412 spin_lock(&dev_priv->irq_lock);
Daniel Vetter41a05a32013-07-04 23:35:26 +02001413 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Paulo Zanoni4d3b3d52013-08-09 17:04:36 -03001414 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001415 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001416
1417 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001418 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001419
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001420 if (HAS_VEBOX(dev_priv->dev)) {
1421 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1422 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001423
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001424 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1425 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1426 i915_handle_error(dev_priv->dev, false);
1427 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001428 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001429}
1430
Daniel Vetterff1f5252012-10-02 15:10:55 +02001431static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001432{
1433 struct drm_device *dev = (struct drm_device *) arg;
1434 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1435 u32 iir, gt_iir, pm_iir;
1436 irqreturn_t ret = IRQ_NONE;
1437 unsigned long irqflags;
1438 int pipe;
1439 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001440
1441 atomic_inc(&dev_priv->irq_received);
1442
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001443 while (true) {
1444 iir = I915_READ(VLV_IIR);
1445 gt_iir = I915_READ(GTIIR);
1446 pm_iir = I915_READ(GEN6_PMIIR);
1447
1448 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1449 goto out;
1450
1451 ret = IRQ_HANDLED;
1452
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001453 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001454
1455 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1456 for_each_pipe(pipe) {
1457 int reg = PIPESTAT(pipe);
1458 pipe_stats[pipe] = I915_READ(reg);
1459
1460 /*
1461 * Clear the PIPE*STAT regs before the IIR
1462 */
1463 if (pipe_stats[pipe] & 0x8000ffff) {
1464 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1465 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1466 pipe_name(pipe));
1467 I915_WRITE(reg, pipe_stats[pipe]);
1468 }
1469 }
1470 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1471
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001472 for_each_pipe(pipe) {
Jesse Barnes7b5562d2013-11-05 15:48:01 -08001473 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001474 drm_handle_vblank(dev, pipe);
1475
1476 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1477 intel_prepare_page_flip(dev, pipe);
1478 intel_finish_page_flip(dev, pipe);
1479 }
Daniel Vetter4356d582013-10-16 22:55:55 +02001480
1481 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02001482 i9xx_pipe_crc_irq_handler(dev, pipe);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001483 }
1484
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001485 /* Consume port. Then clear IIR or we'll miss events */
1486 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1487 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001488 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001489
1490 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1491 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001492
1493 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1494
Daniel Vetter4aeebd72013-10-31 09:53:36 +01001495 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1496 dp_aux_irq_handler(dev);
1497
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001498 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1499 I915_READ(PORT_HOTPLUG_STAT);
1500 }
1501
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001502 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1503 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001504
Paulo Zanoni60611c12013-08-15 11:50:01 -03001505 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001506 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001507
1508 I915_WRITE(GTIIR, gt_iir);
1509 I915_WRITE(GEN6_PMIIR, pm_iir);
1510 I915_WRITE(VLV_IIR, iir);
1511 }
1512
1513out:
1514 return ret;
1515}
1516
Adam Jackson23e81d62012-06-06 15:45:44 -04001517static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001518{
1519 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001520 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001521 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001522
Daniel Vetter91d131d2013-06-27 17:52:14 +02001523 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1524
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001525 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1526 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1527 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001528 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001529 port_name(port));
1530 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001531
Daniel Vetterce99c252012-12-01 13:53:47 +01001532 if (pch_iir & SDE_AUX_MASK)
1533 dp_aux_irq_handler(dev);
1534
Jesse Barnes776ad802011-01-04 15:09:39 -08001535 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001536 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001537
1538 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1539 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1540
1541 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1542 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1543
1544 if (pch_iir & SDE_POISON)
1545 DRM_ERROR("PCH poison interrupt\n");
1546
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001547 if (pch_iir & SDE_FDI_MASK)
1548 for_each_pipe(pipe)
1549 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1550 pipe_name(pipe),
1551 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001552
1553 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1554 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1555
1556 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1557 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1558
Jesse Barnes776ad802011-01-04 15:09:39 -08001559 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001560 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1561 false))
1562 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1563
1564 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1565 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1566 false))
1567 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1568}
1569
1570static void ivb_err_int_handler(struct drm_device *dev)
1571{
1572 struct drm_i915_private *dev_priv = dev->dev_private;
1573 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001574 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001575
Paulo Zanonide032bf2013-04-12 17:57:58 -03001576 if (err_int & ERR_INT_POISON)
1577 DRM_ERROR("Poison interrupt\n");
1578
Daniel Vetter5a69b892013-10-16 22:55:52 +02001579 for_each_pipe(pipe) {
1580 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1581 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1582 false))
1583 DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
1584 pipe_name(pipe));
1585 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001586
Daniel Vetter5a69b892013-10-16 22:55:52 +02001587 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1588 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001589 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001590 else
Daniel Vetter277de952013-10-18 16:37:07 +02001591 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001592 }
1593 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001594
Paulo Zanoni86642812013-04-12 17:57:57 -03001595 I915_WRITE(GEN7_ERR_INT, err_int);
1596}
1597
1598static void cpt_serr_int_handler(struct drm_device *dev)
1599{
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 u32 serr_int = I915_READ(SERR_INT);
1602
Paulo Zanonide032bf2013-04-12 17:57:58 -03001603 if (serr_int & SERR_INT_POISON)
1604 DRM_ERROR("PCH poison interrupt\n");
1605
Paulo Zanoni86642812013-04-12 17:57:57 -03001606 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1607 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1608 false))
1609 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1610
1611 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1612 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1613 false))
1614 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1615
1616 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1617 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1618 false))
1619 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1620
1621 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001622}
1623
Adam Jackson23e81d62012-06-06 15:45:44 -04001624static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1625{
1626 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1627 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001628 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001629
Daniel Vetter91d131d2013-06-27 17:52:14 +02001630 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1631
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001632 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1633 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1634 SDE_AUDIO_POWER_SHIFT_CPT);
1635 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1636 port_name(port));
1637 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001638
1639 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001640 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001641
1642 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001643 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001644
1645 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1646 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1647
1648 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1649 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1650
1651 if (pch_iir & SDE_FDI_MASK_CPT)
1652 for_each_pipe(pipe)
1653 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1654 pipe_name(pipe),
1655 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001656
1657 if (pch_iir & SDE_ERROR_CPT)
1658 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001659}
1660
Paulo Zanonic008bc62013-07-12 16:35:10 -03001661static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1662{
1663 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001664 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001665
1666 if (de_iir & DE_AUX_CHANNEL_A)
1667 dp_aux_irq_handler(dev);
1668
1669 if (de_iir & DE_GSE)
1670 intel_opregion_asle_intr(dev);
1671
Paulo Zanonic008bc62013-07-12 16:35:10 -03001672 if (de_iir & DE_POISON)
1673 DRM_ERROR("Poison interrupt\n");
1674
Daniel Vetter40da17c2013-10-21 18:04:36 +02001675 for_each_pipe(pipe) {
1676 if (de_iir & DE_PIPE_VBLANK(pipe))
1677 drm_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001678
Daniel Vetter40da17c2013-10-21 18:04:36 +02001679 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1680 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1681 DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
1682 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001683
Daniel Vetter40da17c2013-10-21 18:04:36 +02001684 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1685 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001686
Daniel Vetter40da17c2013-10-21 18:04:36 +02001687 /* plane/pipes map 1:1 on ilk+ */
1688 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1689 intel_prepare_page_flip(dev, pipe);
1690 intel_finish_page_flip_plane(dev, pipe);
1691 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001692 }
1693
1694 /* check event from PCH */
1695 if (de_iir & DE_PCH_EVENT) {
1696 u32 pch_iir = I915_READ(SDEIIR);
1697
1698 if (HAS_PCH_CPT(dev))
1699 cpt_irq_handler(dev, pch_iir);
1700 else
1701 ibx_irq_handler(dev, pch_iir);
1702
1703 /* should clear PCH hotplug event before clear CPU irq */
1704 I915_WRITE(SDEIIR, pch_iir);
1705 }
1706
1707 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1708 ironlake_rps_change_irq_handler(dev);
1709}
1710
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001711static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1712{
1713 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001714 enum pipe i;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001715
1716 if (de_iir & DE_ERR_INT_IVB)
1717 ivb_err_int_handler(dev);
1718
1719 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1720 dp_aux_irq_handler(dev);
1721
1722 if (de_iir & DE_GSE_IVB)
1723 intel_opregion_asle_intr(dev);
1724
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001725 for_each_pipe(i) {
Daniel Vetter40da17c2013-10-21 18:04:36 +02001726 if (de_iir & (DE_PIPE_VBLANK_IVB(i)))
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001727 drm_handle_vblank(dev, i);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001728
1729 /* plane/pipes map 1:1 on ilk+ */
1730 if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001731 intel_prepare_page_flip(dev, i);
1732 intel_finish_page_flip_plane(dev, i);
1733 }
1734 }
1735
1736 /* check event from PCH */
1737 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1738 u32 pch_iir = I915_READ(SDEIIR);
1739
1740 cpt_irq_handler(dev, pch_iir);
1741
1742 /* clear PCH hotplug event before clear CPU irq */
1743 I915_WRITE(SDEIIR, pch_iir);
1744 }
1745}
1746
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001747static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001748{
1749 struct drm_device *dev = (struct drm_device *) arg;
1750 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001751 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001752 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001753
1754 atomic_inc(&dev_priv->irq_received);
1755
Paulo Zanoni86642812013-04-12 17:57:57 -03001756 /* We get interrupts on unclaimed registers, so check for this before we
1757 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001758 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001759
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001760 /* disable master interrupt before clearing iir */
1761 de_ier = I915_READ(DEIER);
1762 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001763 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001764
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001765 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1766 * interrupts will will be stored on its back queue, and then we'll be
1767 * able to process them after we restore SDEIER (as soon as we restore
1768 * it, we'll get an interrupt if SDEIIR still has something to process
1769 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001770 if (!HAS_PCH_NOP(dev)) {
1771 sde_ier = I915_READ(SDEIER);
1772 I915_WRITE(SDEIER, 0);
1773 POSTING_READ(SDEIER);
1774 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001775
Chris Wilson0e434062012-05-09 21:45:44 +01001776 gt_iir = I915_READ(GTIIR);
1777 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001778 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001779 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001780 else
1781 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001782 I915_WRITE(GTIIR, gt_iir);
1783 ret = IRQ_HANDLED;
1784 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001785
1786 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001787 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001788 if (INTEL_INFO(dev)->gen >= 7)
1789 ivb_display_irq_handler(dev, de_iir);
1790 else
1791 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001792 I915_WRITE(DEIIR, de_iir);
1793 ret = IRQ_HANDLED;
1794 }
1795
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001796 if (INTEL_INFO(dev)->gen >= 6) {
1797 u32 pm_iir = I915_READ(GEN6_PMIIR);
1798 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001799 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001800 I915_WRITE(GEN6_PMIIR, pm_iir);
1801 ret = IRQ_HANDLED;
1802 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001803 }
1804
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001805 I915_WRITE(DEIER, de_ier);
1806 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001807 if (!HAS_PCH_NOP(dev)) {
1808 I915_WRITE(SDEIER, sde_ier);
1809 POSTING_READ(SDEIER);
1810 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001811
1812 return ret;
1813}
1814
Ben Widawskyabd58f02013-11-02 21:07:09 -07001815static irqreturn_t gen8_irq_handler(int irq, void *arg)
1816{
1817 struct drm_device *dev = arg;
1818 struct drm_i915_private *dev_priv = dev->dev_private;
1819 u32 master_ctl;
1820 irqreturn_t ret = IRQ_NONE;
1821 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01001822 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001823
1824 atomic_inc(&dev_priv->irq_received);
1825
1826 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1827 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1828 if (!master_ctl)
1829 return IRQ_NONE;
1830
1831 I915_WRITE(GEN8_MASTER_IRQ, 0);
1832 POSTING_READ(GEN8_MASTER_IRQ);
1833
1834 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1835
1836 if (master_ctl & GEN8_DE_MISC_IRQ) {
1837 tmp = I915_READ(GEN8_DE_MISC_IIR);
1838 if (tmp & GEN8_DE_MISC_GSE)
1839 intel_opregion_asle_intr(dev);
1840 else if (tmp)
1841 DRM_ERROR("Unexpected DE Misc interrupt\n");
1842 else
1843 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1844
1845 if (tmp) {
1846 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1847 ret = IRQ_HANDLED;
1848 }
1849 }
1850
Daniel Vetter6d766f02013-11-07 14:49:55 +01001851 if (master_ctl & GEN8_DE_PORT_IRQ) {
1852 tmp = I915_READ(GEN8_DE_PORT_IIR);
1853 if (tmp & GEN8_AUX_CHANNEL_A)
1854 dp_aux_irq_handler(dev);
1855 else if (tmp)
1856 DRM_ERROR("Unexpected DE Port interrupt\n");
1857 else
1858 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
1859
1860 if (tmp) {
1861 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
1862 ret = IRQ_HANDLED;
1863 }
1864 }
1865
Daniel Vetterc42664c2013-11-07 11:05:40 +01001866 for_each_pipe(pipe) {
1867 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001868
Daniel Vetterc42664c2013-11-07 11:05:40 +01001869 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
1870 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001871
Daniel Vetterc42664c2013-11-07 11:05:40 +01001872 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
1873 if (pipe_iir & GEN8_PIPE_VBLANK)
1874 drm_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001875
Daniel Vetterc42664c2013-11-07 11:05:40 +01001876 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
1877 intel_prepare_page_flip(dev, pipe);
1878 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001879 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01001880
Daniel Vetter0fbe7872013-11-07 11:05:44 +01001881 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
1882 hsw_pipe_crc_irq_handler(dev, pipe);
1883
Daniel Vetter38d83c962013-11-07 11:05:46 +01001884 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
1885 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1886 false))
1887 DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
1888 pipe_name(pipe));
1889 }
1890
Daniel Vetter30100f22013-11-07 14:49:24 +01001891 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
1892 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
1893 pipe_name(pipe),
1894 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
1895 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01001896
1897 if (pipe_iir) {
1898 ret = IRQ_HANDLED;
1899 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
1900 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07001901 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
1902 }
1903
Daniel Vetter92d03a82013-11-07 11:05:43 +01001904 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
1905 /*
1906 * FIXME(BDW): Assume for now that the new interrupt handling
1907 * scheme also closed the SDE interrupt handling race we've seen
1908 * on older pch-split platforms. But this needs testing.
1909 */
1910 u32 pch_iir = I915_READ(SDEIIR);
1911
1912 cpt_irq_handler(dev, pch_iir);
1913
1914 if (pch_iir) {
1915 I915_WRITE(SDEIIR, pch_iir);
1916 ret = IRQ_HANDLED;
1917 }
1918 }
1919
Ben Widawskyabd58f02013-11-02 21:07:09 -07001920 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1921 POSTING_READ(GEN8_MASTER_IRQ);
1922
1923 return ret;
1924}
1925
Daniel Vetter17e1df02013-09-08 21:57:13 +02001926static void i915_error_wake_up(struct drm_i915_private *dev_priv,
1927 bool reset_completed)
1928{
1929 struct intel_ring_buffer *ring;
1930 int i;
1931
1932 /*
1933 * Notify all waiters for GPU completion events that reset state has
1934 * been changed, and that they need to restart their wait after
1935 * checking for potential errors (and bail out to drop locks if there is
1936 * a gpu reset pending so that i915_error_work_func can acquire them).
1937 */
1938
1939 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1940 for_each_ring(ring, dev_priv, i)
1941 wake_up_all(&ring->irq_queue);
1942
1943 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
1944 wake_up_all(&dev_priv->pending_flip_queue);
1945
1946 /*
1947 * Signal tasks blocked in i915_gem_wait_for_error that the pending
1948 * reset state is cleared.
1949 */
1950 if (reset_completed)
1951 wake_up_all(&dev_priv->gpu_error.reset_queue);
1952}
1953
Jesse Barnes8a905232009-07-11 16:48:03 -04001954/**
1955 * i915_error_work_func - do process context error handling work
1956 * @work: work struct
1957 *
1958 * Fire an error uevent so userspace can see that a hang or error
1959 * was detected.
1960 */
1961static void i915_error_work_func(struct work_struct *work)
1962{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001963 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1964 work);
1965 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1966 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001967 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07001968 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1969 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1970 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02001971 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001972
Dave Airlie5bdebb12013-10-11 14:07:25 +10001973 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001974
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001975 /*
1976 * Note that there's only one work item which does gpu resets, so we
1977 * need not worry about concurrent gpu resets potentially incrementing
1978 * error->reset_counter twice. We only need to take care of another
1979 * racing irq/hangcheck declaring the gpu dead for a second time. A
1980 * quick check for that is good enough: schedule_work ensures the
1981 * correct ordering between hang detection and this work item, and since
1982 * the reset in-progress bit is only ever set by code outside of this
1983 * work we don't need to worry about any other races.
1984 */
1985 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001986 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10001987 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001988 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001989
Daniel Vetter17e1df02013-09-08 21:57:13 +02001990 /*
1991 * All state reset _must_ be completed before we update the
1992 * reset counter, for otherwise waiters might miss the reset
1993 * pending state and not properly drop locks, resulting in
1994 * deadlocks with the reset work.
1995 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01001996 ret = i915_reset(dev);
1997
Daniel Vetter17e1df02013-09-08 21:57:13 +02001998 intel_display_handle_reset(dev);
1999
Daniel Vetterf69061b2012-12-06 09:01:42 +01002000 if (ret == 0) {
2001 /*
2002 * After all the gem state is reset, increment the reset
2003 * counter and wake up everyone waiting for the reset to
2004 * complete.
2005 *
2006 * Since unlock operations are a one-sided barrier only,
2007 * we need to insert a barrier here to order any seqno
2008 * updates before
2009 * the counter increment.
2010 */
2011 smp_mb__before_atomic_inc();
2012 atomic_inc(&dev_priv->gpu_error.reset_counter);
2013
Dave Airlie5bdebb12013-10-11 14:07:25 +10002014 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002015 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002016 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002017 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002018 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002019
Daniel Vetter17e1df02013-09-08 21:57:13 +02002020 /*
2021 * Note: The wake_up also serves as a memory barrier so that
2022 * waiters see the update value of the reset counter atomic_t.
2023 */
2024 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002025 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002026}
2027
Chris Wilson35aed2e2010-05-27 13:18:12 +01002028static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002029{
2030 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002031 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002032 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002033 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002034
Chris Wilson35aed2e2010-05-27 13:18:12 +01002035 if (!eir)
2036 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002037
Joe Perchesa70491c2012-03-18 13:00:11 -07002038 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002039
Ben Widawskybd9854f2012-08-23 15:18:09 -07002040 i915_get_extra_instdone(dev, instdone);
2041
Jesse Barnes8a905232009-07-11 16:48:03 -04002042 if (IS_G4X(dev)) {
2043 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2044 u32 ipeir = I915_READ(IPEIR_I965);
2045
Joe Perchesa70491c2012-03-18 13:00:11 -07002046 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2047 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002048 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2049 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002050 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002051 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002052 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002053 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002054 }
2055 if (eir & GM45_ERROR_PAGE_TABLE) {
2056 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002057 pr_err("page table error\n");
2058 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002059 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002060 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002061 }
2062 }
2063
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002064 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002065 if (eir & I915_ERROR_PAGE_TABLE) {
2066 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002067 pr_err("page table error\n");
2068 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002069 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002070 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002071 }
2072 }
2073
2074 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002075 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002076 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002077 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002078 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002079 /* pipestat has already been acked */
2080 }
2081 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002082 pr_err("instruction error\n");
2083 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002084 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2085 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002086 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002087 u32 ipeir = I915_READ(IPEIR);
2088
Joe Perchesa70491c2012-03-18 13:00:11 -07002089 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2090 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002091 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002092 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002093 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002094 } else {
2095 u32 ipeir = I915_READ(IPEIR_I965);
2096
Joe Perchesa70491c2012-03-18 13:00:11 -07002097 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2098 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002099 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002100 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002101 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002102 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002103 }
2104 }
2105
2106 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002107 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002108 eir = I915_READ(EIR);
2109 if (eir) {
2110 /*
2111 * some errors might have become stuck,
2112 * mask them.
2113 */
2114 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2115 I915_WRITE(EMR, I915_READ(EMR) | eir);
2116 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2117 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002118}
2119
2120/**
2121 * i915_handle_error - handle an error interrupt
2122 * @dev: drm device
2123 *
2124 * Do some basic checking of regsiter state at error interrupt time and
2125 * dump it to the syslog. Also call i915_capture_error_state() to make
2126 * sure we get a record and make it available in debugfs. Fire a uevent
2127 * so userspace knows something bad happened (should trigger collection
2128 * of a ring dump etc.).
2129 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002130void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002131{
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133
2134 i915_capture_error_state(dev);
2135 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002136
Ben Gamariba1234d2009-09-14 17:48:47 -04002137 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002138 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2139 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002140
Ben Gamari11ed50e2009-09-14 17:48:45 -04002141 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002142 * Wakeup waiting processes so that the reset work function
2143 * i915_error_work_func doesn't deadlock trying to grab various
2144 * locks. By bumping the reset counter first, the woken
2145 * processes will see a reset in progress and back off,
2146 * releasing their locks and then wait for the reset completion.
2147 * We must do this for _all_ gpu waiters that might hold locks
2148 * that the reset work needs to acquire.
2149 *
2150 * Note: The wake_up serves as the required memory barrier to
2151 * ensure that the waiters see the updated value of the reset
2152 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002153 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002154 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002155 }
2156
Daniel Vetter122f46b2013-09-04 17:36:14 +02002157 /*
2158 * Our reset work can grab modeset locks (since it needs to reset the
2159 * state of outstanding pagelips). Hence it must not be run on our own
2160 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2161 * code will deadlock.
2162 */
2163 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002164}
2165
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002166static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002167{
2168 drm_i915_private_t *dev_priv = dev->dev_private;
2169 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002171 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002172 struct intel_unpin_work *work;
2173 unsigned long flags;
2174 bool stall_detected;
2175
2176 /* Ignore early vblank irqs */
2177 if (intel_crtc == NULL)
2178 return;
2179
2180 spin_lock_irqsave(&dev->event_lock, flags);
2181 work = intel_crtc->unpin_work;
2182
Chris Wilsone7d841c2012-12-03 11:36:30 +00002183 if (work == NULL ||
2184 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2185 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002186 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2187 spin_unlock_irqrestore(&dev->event_lock, flags);
2188 return;
2189 }
2190
2191 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002192 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002193 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002194 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002195 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002196 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002197 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002198 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002199 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002200 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002201 crtc->x * crtc->fb->bits_per_pixel/8);
2202 }
2203
2204 spin_unlock_irqrestore(&dev->event_lock, flags);
2205
2206 if (stall_detected) {
2207 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2208 intel_prepare_page_flip(dev, intel_crtc->plane);
2209 }
2210}
2211
Keith Packard42f52ef2008-10-18 19:39:29 -07002212/* Called from drm generic code, passed 'crtc' which
2213 * we use as a pipe index
2214 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002215static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002216{
2217 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002218 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002219
Chris Wilson5eddb702010-09-11 13:48:45 +01002220 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002221 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002222
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002223 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002224 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002225 i915_enable_pipestat(dev_priv, pipe,
2226 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002227 else
Keith Packard7c463582008-11-04 02:03:27 -08002228 i915_enable_pipestat(dev_priv, pipe,
2229 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002230
2231 /* maintain vblank delivery even in deep C-states */
2232 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002233 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002234 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002235
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002236 return 0;
2237}
2238
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002239static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002240{
2241 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2242 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002243 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002244 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002245
2246 if (!i915_pipe_enabled(dev, pipe))
2247 return -EINVAL;
2248
2249 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002250 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002251 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2252
2253 return 0;
2254}
2255
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002256static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2257{
2258 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2259 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002260 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002261
2262 if (!i915_pipe_enabled(dev, pipe))
2263 return -EINVAL;
2264
2265 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002266 imr = I915_READ(VLV_IMR);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002267 if (pipe == PIPE_A)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002268 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002269 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002270 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002271 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002272 i915_enable_pipestat(dev_priv, pipe,
2273 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002274 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2275
2276 return 0;
2277}
2278
Ben Widawskyabd58f02013-11-02 21:07:09 -07002279static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2280{
2281 struct drm_i915_private *dev_priv = dev->dev_private;
2282 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002283
2284 if (!i915_pipe_enabled(dev, pipe))
2285 return -EINVAL;
2286
2287 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002288 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2289 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2290 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002291 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2292 return 0;
2293}
2294
Keith Packard42f52ef2008-10-18 19:39:29 -07002295/* Called from drm generic code, passed 'crtc' which
2296 * we use as a pipe index
2297 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002298static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002299{
2300 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002301 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002302
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002303 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002304 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002305 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002306
Jesse Barnesf796cf82011-04-07 13:58:17 -07002307 i915_disable_pipestat(dev_priv, pipe,
2308 PIPE_VBLANK_INTERRUPT_ENABLE |
2309 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2310 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2311}
2312
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002313static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002314{
2315 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2316 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002317 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002318 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002319
2320 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002321 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002322 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2323}
2324
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002325static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2326{
2327 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2328 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002329 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002330
2331 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002332 i915_disable_pipestat(dev_priv, pipe,
2333 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002334 imr = I915_READ(VLV_IMR);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002335 if (pipe == PIPE_A)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002336 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002337 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002338 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002339 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002340 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2341}
2342
Ben Widawskyabd58f02013-11-02 21:07:09 -07002343static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2344{
2345 struct drm_i915_private *dev_priv = dev->dev_private;
2346 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002347
2348 if (!i915_pipe_enabled(dev, pipe))
2349 return;
2350
2351 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002352 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2353 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2354 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002355 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2356}
2357
Chris Wilson893eead2010-10-27 14:44:35 +01002358static u32
2359ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002360{
Chris Wilson893eead2010-10-27 14:44:35 +01002361 return list_entry(ring->request_list.prev,
2362 struct drm_i915_gem_request, list)->seqno;
2363}
2364
Chris Wilson9107e9d2013-06-10 11:20:20 +01002365static bool
2366ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002367{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002368 return (list_empty(&ring->request_list) ||
2369 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002370}
2371
Chris Wilson6274f212013-06-10 11:20:21 +01002372static struct intel_ring_buffer *
2373semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002374{
2375 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01002376 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002377
2378 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2379 if ((ipehr & ~(0x3 << 16)) !=
2380 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01002381 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002382
2383 /* ACTHD is likely pointing to the dword after the actual command,
2384 * so scan backwards until we find the MBOX.
2385 */
Chris Wilson6274f212013-06-10 11:20:21 +01002386 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002387 acthd_min = max((int)acthd - 3 * 4, 0);
2388 do {
2389 cmd = ioread32(ring->virtual_start + acthd);
2390 if (cmd == ipehr)
2391 break;
2392
2393 acthd -= 4;
2394 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01002395 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002396 } while (1);
2397
Chris Wilson6274f212013-06-10 11:20:21 +01002398 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2399 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02002400}
2401
Chris Wilson6274f212013-06-10 11:20:21 +01002402static int semaphore_passed(struct intel_ring_buffer *ring)
2403{
2404 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2405 struct intel_ring_buffer *signaller;
2406 u32 seqno, ctl;
2407
2408 ring->hangcheck.deadlock = true;
2409
2410 signaller = semaphore_waits_for(ring, &seqno);
2411 if (signaller == NULL || signaller->hangcheck.deadlock)
2412 return -1;
2413
2414 /* cursory check for an unkickable deadlock */
2415 ctl = I915_READ_CTL(signaller);
2416 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2417 return -1;
2418
2419 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2420}
2421
2422static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2423{
2424 struct intel_ring_buffer *ring;
2425 int i;
2426
2427 for_each_ring(ring, dev_priv, i)
2428 ring->hangcheck.deadlock = false;
2429}
2430
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002431static enum intel_ring_hangcheck_action
2432ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002433{
2434 struct drm_device *dev = ring->dev;
2435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002436 u32 tmp;
2437
Chris Wilson6274f212013-06-10 11:20:21 +01002438 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002439 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002440
Chris Wilson9107e9d2013-06-10 11:20:20 +01002441 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002442 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002443
2444 /* Is the chip hanging on a WAIT_FOR_EVENT?
2445 * If so we can simply poke the RB_WAIT bit
2446 * and break the hang. This should work on
2447 * all but the second generation chipsets.
2448 */
2449 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002450 if (tmp & RING_WAIT) {
2451 DRM_ERROR("Kicking stuck wait on %s\n",
2452 ring->name);
Chris Wilson09e14bf2013-10-10 09:37:19 +01002453 i915_handle_error(dev, false);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002454 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002455 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002456 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002457
Chris Wilson6274f212013-06-10 11:20:21 +01002458 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2459 switch (semaphore_passed(ring)) {
2460 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002461 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002462 case 1:
2463 DRM_ERROR("Kicking stuck semaphore on %s\n",
2464 ring->name);
Chris Wilson09e14bf2013-10-10 09:37:19 +01002465 i915_handle_error(dev, false);
Chris Wilson6274f212013-06-10 11:20:21 +01002466 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002467 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002468 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002469 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002470 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002471 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002472
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002473 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002474}
2475
Ben Gamarif65d9422009-09-14 17:48:44 -04002476/**
2477 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002478 * batchbuffers in a long time. We keep track per ring seqno progress and
2479 * if there are no progress, hangcheck score for that ring is increased.
2480 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2481 * we kick the ring. If we see no progress on three subsequent calls
2482 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002483 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002484static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002485{
2486 struct drm_device *dev = (struct drm_device *)data;
2487 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002488 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002489 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002490 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002491 bool stuck[I915_NUM_RINGS] = { 0 };
2492#define BUSY 1
2493#define KICK 5
2494#define HUNG 20
2495#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01002496
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002497 if (!i915_enable_hangcheck)
2498 return;
2499
Chris Wilsonb4519512012-05-11 14:29:30 +01002500 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002501 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002502 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002503
Chris Wilson6274f212013-06-10 11:20:21 +01002504 semaphore_clear_deadlocks(dev_priv);
2505
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002506 seqno = ring->get_seqno(ring, false);
2507 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002508
Chris Wilson9107e9d2013-06-10 11:20:20 +01002509 if (ring->hangcheck.seqno == seqno) {
2510 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002511 ring->hangcheck.action = HANGCHECK_IDLE;
2512
Chris Wilson9107e9d2013-06-10 11:20:20 +01002513 if (waitqueue_active(&ring->irq_queue)) {
2514 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002515 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002516 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2517 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2518 ring->name);
2519 else
2520 DRM_INFO("Fake missed irq on %s\n",
2521 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002522 wake_up_all(&ring->irq_queue);
2523 }
2524 /* Safeguard against driver failure */
2525 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002526 } else
2527 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002528 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002529 /* We always increment the hangcheck score
2530 * if the ring is busy and still processing
2531 * the same request, so that no single request
2532 * can run indefinitely (such as a chain of
2533 * batches). The only time we do not increment
2534 * the hangcheck score on this ring, if this
2535 * ring is in a legitimate wait for another
2536 * ring. In that case the waiting ring is a
2537 * victim and we want to be sure we catch the
2538 * right culprit. Then every time we do kick
2539 * the ring, add a small increment to the
2540 * score so that we can catch a batch that is
2541 * being repeatedly kicked and so responsible
2542 * for stalling the machine.
2543 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002544 ring->hangcheck.action = ring_stuck(ring,
2545 acthd);
2546
2547 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002548 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002549 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002550 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002551 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002552 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002553 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002554 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002555 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002556 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002557 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002558 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002559 stuck[i] = true;
2560 break;
2561 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002562 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002563 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002564 ring->hangcheck.action = HANGCHECK_ACTIVE;
2565
Chris Wilson9107e9d2013-06-10 11:20:20 +01002566 /* Gradually reduce the count so that we catch DoS
2567 * attempts across multiple batches.
2568 */
2569 if (ring->hangcheck.score > 0)
2570 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002571 }
2572
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002573 ring->hangcheck.seqno = seqno;
2574 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002575 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002576 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002577
Mika Kuoppala92cab732013-05-24 17:16:07 +03002578 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002579 if (ring->hangcheck.score > FIRE) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002580 DRM_INFO("%s on %s\n",
2581 stuck[i] ? "stuck" : "no progress",
2582 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002583 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002584 }
2585 }
2586
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002587 if (rings_hung)
2588 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002589
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002590 if (busy_count)
2591 /* Reset timer case chip hangs without another request
2592 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002593 i915_queue_hangcheck(dev);
2594}
2595
2596void i915_queue_hangcheck(struct drm_device *dev)
2597{
2598 struct drm_i915_private *dev_priv = dev->dev_private;
2599 if (!i915_enable_hangcheck)
2600 return;
2601
2602 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2603 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002604}
2605
Paulo Zanoni91738a92013-06-05 14:21:51 -03002606static void ibx_irq_preinstall(struct drm_device *dev)
2607{
2608 struct drm_i915_private *dev_priv = dev->dev_private;
2609
2610 if (HAS_PCH_NOP(dev))
2611 return;
2612
2613 /* south display irq */
2614 I915_WRITE(SDEIMR, 0xffffffff);
2615 /*
2616 * SDEIER is also touched by the interrupt handler to work around missed
2617 * PCH interrupts. Hence we can't update it after the interrupt handler
2618 * is enabled - instead we unconditionally enable all PCH interrupt
2619 * sources here, but then only unmask them as needed with SDEIMR.
2620 */
2621 I915_WRITE(SDEIER, 0xffffffff);
2622 POSTING_READ(SDEIER);
2623}
2624
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002625static void gen5_gt_irq_preinstall(struct drm_device *dev)
2626{
2627 struct drm_i915_private *dev_priv = dev->dev_private;
2628
2629 /* and GT */
2630 I915_WRITE(GTIMR, 0xffffffff);
2631 I915_WRITE(GTIER, 0x0);
2632 POSTING_READ(GTIER);
2633
2634 if (INTEL_INFO(dev)->gen >= 6) {
2635 /* and PM */
2636 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2637 I915_WRITE(GEN6_PMIER, 0x0);
2638 POSTING_READ(GEN6_PMIER);
2639 }
2640}
2641
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642/* drm_dma.h hooks
2643*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002644static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002645{
2646 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2647
Jesse Barnes46979952011-04-07 13:53:55 -07002648 atomic_set(&dev_priv->irq_received, 0);
2649
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002650 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002651
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002652 I915_WRITE(DEIMR, 0xffffffff);
2653 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002654 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002655
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002656 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002657
Paulo Zanoni91738a92013-06-05 14:21:51 -03002658 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002659}
2660
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002661static void valleyview_irq_preinstall(struct drm_device *dev)
2662{
2663 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2664 int pipe;
2665
2666 atomic_set(&dev_priv->irq_received, 0);
2667
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002668 /* VLV magic */
2669 I915_WRITE(VLV_IMR, 0);
2670 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2671 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2672 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2673
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002674 /* and GT */
2675 I915_WRITE(GTIIR, I915_READ(GTIIR));
2676 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002677
2678 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002679
2680 I915_WRITE(DPINVGTT, 0xff);
2681
2682 I915_WRITE(PORT_HOTPLUG_EN, 0);
2683 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2684 for_each_pipe(pipe)
2685 I915_WRITE(PIPESTAT(pipe), 0xffff);
2686 I915_WRITE(VLV_IIR, 0xffffffff);
2687 I915_WRITE(VLV_IMR, 0xffffffff);
2688 I915_WRITE(VLV_IER, 0x0);
2689 POSTING_READ(VLV_IER);
2690}
2691
Ben Widawskyabd58f02013-11-02 21:07:09 -07002692static void gen8_irq_preinstall(struct drm_device *dev)
2693{
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 int pipe;
2696
2697 atomic_set(&dev_priv->irq_received, 0);
2698
2699 I915_WRITE(GEN8_MASTER_IRQ, 0);
2700 POSTING_READ(GEN8_MASTER_IRQ);
2701
2702 /* IIR can theoretically queue up two events. Be paranoid */
2703#define GEN8_IRQ_INIT_NDX(type, which) do { \
2704 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2705 POSTING_READ(GEN8_##type##_IMR(which)); \
2706 I915_WRITE(GEN8_##type##_IER(which), 0); \
2707 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2708 POSTING_READ(GEN8_##type##_IIR(which)); \
2709 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2710 } while (0)
2711
2712#define GEN8_IRQ_INIT(type) do { \
2713 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2714 POSTING_READ(GEN8_##type##_IMR); \
2715 I915_WRITE(GEN8_##type##_IER, 0); \
2716 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2717 POSTING_READ(GEN8_##type##_IIR); \
2718 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2719 } while (0)
2720
2721 GEN8_IRQ_INIT_NDX(GT, 0);
2722 GEN8_IRQ_INIT_NDX(GT, 1);
2723 GEN8_IRQ_INIT_NDX(GT, 2);
2724 GEN8_IRQ_INIT_NDX(GT, 3);
2725
2726 for_each_pipe(pipe) {
2727 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2728 }
2729
2730 GEN8_IRQ_INIT(DE_PORT);
2731 GEN8_IRQ_INIT(DE_MISC);
2732 GEN8_IRQ_INIT(PCU);
2733#undef GEN8_IRQ_INIT
2734#undef GEN8_IRQ_INIT_NDX
2735
2736 POSTING_READ(GEN8_PCU_IIR);
Jesse Barnes09f23442014-01-10 13:13:09 -08002737
2738 ibx_irq_preinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002739}
2740
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002741static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002742{
2743 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002744 struct drm_mode_config *mode_config = &dev->mode_config;
2745 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002746 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002747
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002748 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002749 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002750 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002751 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002752 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002753 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002754 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002755 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002756 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002757 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002758 }
2759
Daniel Vetterfee884e2013-07-04 23:35:21 +02002760 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002761
2762 /*
2763 * Enable digital hotplug on the PCH, and configure the DP short pulse
2764 * duration to 2ms (which is the minimum in the Display Port spec)
2765 *
2766 * This register is the same on all known PCH chips.
2767 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002768 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2769 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2770 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2771 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2772 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2773 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2774}
2775
Paulo Zanonid46da432013-02-08 17:35:15 -02002776static void ibx_irq_postinstall(struct drm_device *dev)
2777{
2778 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002779 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002780
Daniel Vetter692a04c2013-05-29 21:43:05 +02002781 if (HAS_PCH_NOP(dev))
2782 return;
2783
Paulo Zanoni86642812013-04-12 17:57:57 -03002784 if (HAS_PCH_IBX(dev)) {
Daniel Vetter5c673b62014-03-07 20:34:46 +01002785 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002786 } else {
Daniel Vetter5c673b62014-03-07 20:34:46 +01002787 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03002788
2789 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2790 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002791
Paulo Zanonid46da432013-02-08 17:35:15 -02002792 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2793 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002794}
2795
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002796static void gen5_gt_irq_postinstall(struct drm_device *dev)
2797{
2798 struct drm_i915_private *dev_priv = dev->dev_private;
2799 u32 pm_irqs, gt_irqs;
2800
2801 pm_irqs = gt_irqs = 0;
2802
2803 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002804 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002805 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002806 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2807 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002808 }
2809
2810 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2811 if (IS_GEN5(dev)) {
2812 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2813 ILK_BSD_USER_INTERRUPT;
2814 } else {
2815 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2816 }
2817
2818 I915_WRITE(GTIIR, I915_READ(GTIIR));
2819 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2820 I915_WRITE(GTIER, gt_irqs);
2821 POSTING_READ(GTIER);
2822
2823 if (INTEL_INFO(dev)->gen >= 6) {
2824 pm_irqs |= GEN6_PM_RPS_EVENTS;
2825
2826 if (HAS_VEBOX(dev))
2827 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2828
Paulo Zanoni605cd252013-08-06 18:57:15 -03002829 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002830 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni605cd252013-08-06 18:57:15 -03002831 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002832 I915_WRITE(GEN6_PMIER, pm_irqs);
2833 POSTING_READ(GEN6_PMIER);
2834 }
2835}
2836
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002837static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002838{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002839 unsigned long irqflags;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002840 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002841 u32 display_mask, extra_mask;
2842
2843 if (INTEL_INFO(dev)->gen >= 7) {
2844 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2845 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2846 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01002847 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002848 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01002849 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002850
2851 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2852 } else {
2853 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2854 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002855 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002856 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
2857 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01002858 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
2859 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002860 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002861
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002862 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002863
2864 /* should always can generate irq */
2865 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002866 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002867 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002868 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002869
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002870 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002871
Paulo Zanonid46da432013-02-08 17:35:15 -02002872 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002873
Jesse Barnesf97108d2010-01-29 11:27:07 -08002874 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002875 /* Enable PCU event interrupts
2876 *
2877 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002878 * setup is guaranteed to run in single-threaded context. But we
2879 * need it to make the assert_spin_locked happy. */
2880 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002881 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002882 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002883 }
2884
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002885 return 0;
2886}
2887
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002888static int valleyview_irq_postinstall(struct drm_device *dev)
2889{
2890 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002891 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02002892 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV |
2893 PIPE_CRC_DONE_ENABLE;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002894 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002895
2896 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002897 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2898 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2899 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002900 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2901
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002902 /*
2903 *Leave vblank interrupts masked initially. enable/disable will
2904 * toggle them based on usage.
2905 */
2906 dev_priv->irq_mask = (~enable_mask) |
2907 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2908 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002909
Daniel Vetter20afbda2012-12-11 14:05:07 +01002910 I915_WRITE(PORT_HOTPLUG_EN, 0);
2911 POSTING_READ(PORT_HOTPLUG_EN);
2912
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002913 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2914 I915_WRITE(VLV_IER, enable_mask);
2915 I915_WRITE(VLV_IIR, 0xffffffff);
2916 I915_WRITE(PIPESTAT(0), 0xffff);
2917 I915_WRITE(PIPESTAT(1), 0xffff);
2918 POSTING_READ(VLV_IER);
2919
Daniel Vetterb79480b2013-06-27 17:52:10 +02002920 /* Interrupt setup is already guaranteed to be single-threaded, this is
2921 * just to make the assert_spin_locked check happy. */
2922 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002923 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable);
2924 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
2925 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002926 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002927
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002928 I915_WRITE(VLV_IIR, 0xffffffff);
2929 I915_WRITE(VLV_IIR, 0xffffffff);
2930
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002931 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002932
2933 /* ack & enable invalid PTE error interrupts */
2934#if 0 /* FIXME: add support to irq handler for checking these bits */
2935 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2936 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2937#endif
2938
2939 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002940
2941 return 0;
2942}
2943
Ben Widawskyabd58f02013-11-02 21:07:09 -07002944static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
2945{
2946 int i;
2947
2948 /* These are interrupts we'll toggle with the ring mask register */
2949 uint32_t gt_interrupts[] = {
2950 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
2951 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
2952 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
2953 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
2954 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
2955 0,
2956 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
2957 };
2958
2959 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
2960 u32 tmp = I915_READ(GEN8_GT_IIR(i));
2961 if (tmp)
2962 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2963 i, tmp);
2964 I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
2965 I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
2966 }
2967 POSTING_READ(GEN8_GT_IER(0));
2968}
2969
2970static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
2971{
2972 struct drm_device *dev = dev_priv->dev;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01002973 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
2974 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01002975 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01002976 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
2977 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002978 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01002979 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
2980 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
2981 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002982
2983 for_each_pipe(pipe) {
2984 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2985 if (tmp)
2986 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2987 pipe, tmp);
2988 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2989 I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
2990 }
2991 POSTING_READ(GEN8_DE_PIPE_ISR(0));
2992
Daniel Vetter6d766f02013-11-07 14:49:55 +01002993 I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
2994 I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002995 POSTING_READ(GEN8_DE_PORT_IER);
2996}
2997
2998static int gen8_irq_postinstall(struct drm_device *dev)
2999{
3000 struct drm_i915_private *dev_priv = dev->dev_private;
3001
3002 gen8_gt_irq_postinstall(dev_priv);
3003 gen8_de_irq_postinstall(dev_priv);
3004
3005 ibx_irq_postinstall(dev);
3006
3007 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3008 POSTING_READ(GEN8_MASTER_IRQ);
3009
3010 return 0;
3011}
3012
3013static void gen8_irq_uninstall(struct drm_device *dev)
3014{
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016 int pipe;
3017
3018 if (!dev_priv)
3019 return;
3020
3021 atomic_set(&dev_priv->irq_received, 0);
3022
3023 I915_WRITE(GEN8_MASTER_IRQ, 0);
3024
3025#define GEN8_IRQ_FINI_NDX(type, which) do { \
3026 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3027 I915_WRITE(GEN8_##type##_IER(which), 0); \
3028 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3029 } while (0)
3030
3031#define GEN8_IRQ_FINI(type) do { \
3032 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3033 I915_WRITE(GEN8_##type##_IER, 0); \
3034 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3035 } while (0)
3036
3037 GEN8_IRQ_FINI_NDX(GT, 0);
3038 GEN8_IRQ_FINI_NDX(GT, 1);
3039 GEN8_IRQ_FINI_NDX(GT, 2);
3040 GEN8_IRQ_FINI_NDX(GT, 3);
3041
3042 for_each_pipe(pipe) {
3043 GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3044 }
3045
3046 GEN8_IRQ_FINI(DE_PORT);
3047 GEN8_IRQ_FINI(DE_MISC);
3048 GEN8_IRQ_FINI(PCU);
3049#undef GEN8_IRQ_FINI
3050#undef GEN8_IRQ_FINI_NDX
3051
3052 POSTING_READ(GEN8_PCU_IIR);
3053}
3054
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003055static void valleyview_irq_uninstall(struct drm_device *dev)
3056{
3057 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3058 int pipe;
3059
3060 if (!dev_priv)
3061 return;
3062
Egbert Eichac4c16c2013-04-16 13:36:58 +02003063 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3064
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003065 for_each_pipe(pipe)
3066 I915_WRITE(PIPESTAT(pipe), 0xffff);
3067
3068 I915_WRITE(HWSTAM, 0xffffffff);
3069 I915_WRITE(PORT_HOTPLUG_EN, 0);
3070 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3071 for_each_pipe(pipe)
3072 I915_WRITE(PIPESTAT(pipe), 0xffff);
3073 I915_WRITE(VLV_IIR, 0xffffffff);
3074 I915_WRITE(VLV_IMR, 0xffffffff);
3075 I915_WRITE(VLV_IER, 0x0);
3076 POSTING_READ(VLV_IER);
3077}
3078
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003079static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003080{
3081 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003082
3083 if (!dev_priv)
3084 return;
3085
Egbert Eichac4c16c2013-04-16 13:36:58 +02003086 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3087
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003088 I915_WRITE(HWSTAM, 0xffffffff);
3089
3090 I915_WRITE(DEIMR, 0xffffffff);
3091 I915_WRITE(DEIER, 0x0);
3092 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003093 if (IS_GEN7(dev))
3094 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003095
3096 I915_WRITE(GTIMR, 0xffffffff);
3097 I915_WRITE(GTIER, 0x0);
3098 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07003099
Ben Widawskyab5c6082013-04-05 13:12:41 -07003100 if (HAS_PCH_NOP(dev))
3101 return;
3102
Keith Packard192aac1f2011-09-20 10:12:44 -07003103 I915_WRITE(SDEIMR, 0xffffffff);
3104 I915_WRITE(SDEIER, 0x0);
3105 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003106 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3107 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003108}
3109
Chris Wilsonc2798b12012-04-22 21:13:57 +01003110static void i8xx_irq_preinstall(struct drm_device * dev)
3111{
3112 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3113 int pipe;
3114
3115 atomic_set(&dev_priv->irq_received, 0);
3116
3117 for_each_pipe(pipe)
3118 I915_WRITE(PIPESTAT(pipe), 0);
3119 I915_WRITE16(IMR, 0xffff);
3120 I915_WRITE16(IER, 0x0);
3121 POSTING_READ16(IER);
3122}
3123
3124static int i8xx_irq_postinstall(struct drm_device *dev)
3125{
3126 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003127 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003128
Chris Wilsonc2798b12012-04-22 21:13:57 +01003129 I915_WRITE16(EMR,
3130 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3131
3132 /* Unmask the interrupts that we always want on. */
3133 dev_priv->irq_mask =
3134 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3135 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3136 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3137 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3138 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3139 I915_WRITE16(IMR, dev_priv->irq_mask);
3140
3141 I915_WRITE16(IER,
3142 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3143 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3144 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3145 I915_USER_INTERRUPT);
3146 POSTING_READ16(IER);
3147
Daniel Vetter379ef822013-10-16 22:55:56 +02003148 /* Interrupt setup is already guaranteed to be single-threaded, this is
3149 * just to make the assert_spin_locked check happy. */
3150 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02003151 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3152 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
Daniel Vetter379ef822013-10-16 22:55:56 +02003153 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3154
Chris Wilsonc2798b12012-04-22 21:13:57 +01003155 return 0;
3156}
3157
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003158/*
3159 * Returns true when a page flip has completed.
3160 */
3161static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003162 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003163{
3164 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003165 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003166
3167 if (!drm_handle_vblank(dev, pipe))
3168 return false;
3169
3170 if ((iir & flip_pending) == 0)
3171 return false;
3172
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003173 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003174
3175 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3176 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3177 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3178 * the flip is completed (no longer pending). Since this doesn't raise
3179 * an interrupt per se, we watch for the change at vblank.
3180 */
3181 if (I915_READ16(ISR) & flip_pending)
3182 return false;
3183
3184 intel_finish_page_flip(dev, pipe);
3185
3186 return true;
3187}
3188
Daniel Vetterff1f5252012-10-02 15:10:55 +02003189static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003190{
3191 struct drm_device *dev = (struct drm_device *) arg;
3192 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003193 u16 iir, new_iir;
3194 u32 pipe_stats[2];
3195 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003196 int pipe;
3197 u16 flip_mask =
3198 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3199 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3200
3201 atomic_inc(&dev_priv->irq_received);
3202
3203 iir = I915_READ16(IIR);
3204 if (iir == 0)
3205 return IRQ_NONE;
3206
3207 while (iir & ~flip_mask) {
3208 /* Can't rely on pipestat interrupt bit in iir as it might
3209 * have been cleared after the pipestat interrupt was received.
3210 * It doesn't set the bit in iir again, but it still produces
3211 * interrupts (for non-MSI).
3212 */
3213 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3214 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3215 i915_handle_error(dev, false);
3216
3217 for_each_pipe(pipe) {
3218 int reg = PIPESTAT(pipe);
3219 pipe_stats[pipe] = I915_READ(reg);
3220
3221 /*
3222 * Clear the PIPE*STAT regs before the IIR
3223 */
3224 if (pipe_stats[pipe] & 0x8000ffff) {
3225 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3226 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3227 pipe_name(pipe));
3228 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003229 }
3230 }
3231 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3232
3233 I915_WRITE16(IIR, iir & ~flip_mask);
3234 new_iir = I915_READ16(IIR); /* Flush posted writes */
3235
Daniel Vetterd05c6172012-04-26 23:28:09 +02003236 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003237
3238 if (iir & I915_USER_INTERRUPT)
3239 notify_ring(dev, &dev_priv->ring[RCS]);
3240
Daniel Vetter4356d582013-10-16 22:55:55 +02003241 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003242 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003243 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003244 plane = !plane;
3245
Daniel Vetter4356d582013-10-16 22:55:55 +02003246 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003247 i8xx_handle_vblank(dev, plane, pipe, iir))
3248 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003249
Daniel Vetter4356d582013-10-16 22:55:55 +02003250 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003251 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003252 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003253
3254 iir = new_iir;
3255 }
3256
3257 return IRQ_HANDLED;
3258}
3259
3260static void i8xx_irq_uninstall(struct drm_device * dev)
3261{
3262 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3263 int pipe;
3264
Chris Wilsonc2798b12012-04-22 21:13:57 +01003265 for_each_pipe(pipe) {
3266 /* Clear enable bits; then clear status bits */
3267 I915_WRITE(PIPESTAT(pipe), 0);
3268 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3269 }
3270 I915_WRITE16(IMR, 0xffff);
3271 I915_WRITE16(IER, 0x0);
3272 I915_WRITE16(IIR, I915_READ16(IIR));
3273}
3274
Chris Wilsona266c7d2012-04-24 22:59:44 +01003275static void i915_irq_preinstall(struct drm_device * dev)
3276{
3277 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3278 int pipe;
3279
3280 atomic_set(&dev_priv->irq_received, 0);
3281
3282 if (I915_HAS_HOTPLUG(dev)) {
3283 I915_WRITE(PORT_HOTPLUG_EN, 0);
3284 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3285 }
3286
Chris Wilson00d98eb2012-04-24 22:59:48 +01003287 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003288 for_each_pipe(pipe)
3289 I915_WRITE(PIPESTAT(pipe), 0);
3290 I915_WRITE(IMR, 0xffffffff);
3291 I915_WRITE(IER, 0x0);
3292 POSTING_READ(IER);
3293}
3294
3295static int i915_irq_postinstall(struct drm_device *dev)
3296{
3297 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003298 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003299 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003300
Chris Wilson38bde182012-04-24 22:59:50 +01003301 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3302
3303 /* Unmask the interrupts that we always want on. */
3304 dev_priv->irq_mask =
3305 ~(I915_ASLE_INTERRUPT |
3306 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3307 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3308 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3309 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3310 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3311
3312 enable_mask =
3313 I915_ASLE_INTERRUPT |
3314 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3315 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3316 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3317 I915_USER_INTERRUPT;
3318
Chris Wilsona266c7d2012-04-24 22:59:44 +01003319 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003320 I915_WRITE(PORT_HOTPLUG_EN, 0);
3321 POSTING_READ(PORT_HOTPLUG_EN);
3322
Chris Wilsona266c7d2012-04-24 22:59:44 +01003323 /* Enable in IER... */
3324 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3325 /* and unmask in IMR */
3326 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3327 }
3328
Chris Wilsona266c7d2012-04-24 22:59:44 +01003329 I915_WRITE(IMR, dev_priv->irq_mask);
3330 I915_WRITE(IER, enable_mask);
3331 POSTING_READ(IER);
3332
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003333 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003334
Daniel Vetter379ef822013-10-16 22:55:56 +02003335 /* Interrupt setup is already guaranteed to be single-threaded, this is
3336 * just to make the assert_spin_locked check happy. */
3337 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02003338 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3339 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
Daniel Vetter379ef822013-10-16 22:55:56 +02003340 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3341
Daniel Vetter20afbda2012-12-11 14:05:07 +01003342 return 0;
3343}
3344
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003345/*
3346 * Returns true when a page flip has completed.
3347 */
3348static bool i915_handle_vblank(struct drm_device *dev,
3349 int plane, int pipe, u32 iir)
3350{
3351 drm_i915_private_t *dev_priv = dev->dev_private;
3352 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3353
3354 if (!drm_handle_vblank(dev, pipe))
3355 return false;
3356
3357 if ((iir & flip_pending) == 0)
3358 return false;
3359
3360 intel_prepare_page_flip(dev, plane);
3361
3362 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3363 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3364 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3365 * the flip is completed (no longer pending). Since this doesn't raise
3366 * an interrupt per se, we watch for the change at vblank.
3367 */
3368 if (I915_READ(ISR) & flip_pending)
3369 return false;
3370
3371 intel_finish_page_flip(dev, pipe);
3372
3373 return true;
3374}
3375
Daniel Vetterff1f5252012-10-02 15:10:55 +02003376static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003377{
3378 struct drm_device *dev = (struct drm_device *) arg;
3379 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003380 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003381 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003382 u32 flip_mask =
3383 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3384 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003385 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003386
3387 atomic_inc(&dev_priv->irq_received);
3388
3389 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003390 do {
3391 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003392 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003393
3394 /* Can't rely on pipestat interrupt bit in iir as it might
3395 * have been cleared after the pipestat interrupt was received.
3396 * It doesn't set the bit in iir again, but it still produces
3397 * interrupts (for non-MSI).
3398 */
3399 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3400 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3401 i915_handle_error(dev, false);
3402
3403 for_each_pipe(pipe) {
3404 int reg = PIPESTAT(pipe);
3405 pipe_stats[pipe] = I915_READ(reg);
3406
Chris Wilson38bde182012-04-24 22:59:50 +01003407 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003408 if (pipe_stats[pipe] & 0x8000ffff) {
3409 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3410 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3411 pipe_name(pipe));
3412 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003413 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003414 }
3415 }
3416 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3417
3418 if (!irq_received)
3419 break;
3420
Chris Wilsona266c7d2012-04-24 22:59:44 +01003421 /* Consume port. Then clear IIR or we'll miss events */
3422 if ((I915_HAS_HOTPLUG(dev)) &&
3423 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3424 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003425 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003426
3427 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3428 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003429
3430 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3431
Chris Wilsona266c7d2012-04-24 22:59:44 +01003432 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003433 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003434 }
3435
Chris Wilson38bde182012-04-24 22:59:50 +01003436 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003437 new_iir = I915_READ(IIR); /* Flush posted writes */
3438
Chris Wilsona266c7d2012-04-24 22:59:44 +01003439 if (iir & I915_USER_INTERRUPT)
3440 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003441
Chris Wilsona266c7d2012-04-24 22:59:44 +01003442 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003443 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003444 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003445 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003446
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003447 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3448 i915_handle_vblank(dev, plane, pipe, iir))
3449 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003450
3451 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3452 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003453
3454 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003455 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003456 }
3457
Chris Wilsona266c7d2012-04-24 22:59:44 +01003458 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3459 intel_opregion_asle_intr(dev);
3460
3461 /* With MSI, interrupts are only generated when iir
3462 * transitions from zero to nonzero. If another bit got
3463 * set while we were handling the existing iir bits, then
3464 * we would never get another interrupt.
3465 *
3466 * This is fine on non-MSI as well, as if we hit this path
3467 * we avoid exiting the interrupt handler only to generate
3468 * another one.
3469 *
3470 * Note that for MSI this could cause a stray interrupt report
3471 * if an interrupt landed in the time between writing IIR and
3472 * the posting read. This should be rare enough to never
3473 * trigger the 99% of 100,000 interrupts test for disabling
3474 * stray interrupts.
3475 */
Chris Wilson38bde182012-04-24 22:59:50 +01003476 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003477 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003478 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003479
Daniel Vetterd05c6172012-04-26 23:28:09 +02003480 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003481
Chris Wilsona266c7d2012-04-24 22:59:44 +01003482 return ret;
3483}
3484
3485static void i915_irq_uninstall(struct drm_device * dev)
3486{
3487 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3488 int pipe;
3489
Egbert Eichac4c16c2013-04-16 13:36:58 +02003490 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3491
Chris Wilsona266c7d2012-04-24 22:59:44 +01003492 if (I915_HAS_HOTPLUG(dev)) {
3493 I915_WRITE(PORT_HOTPLUG_EN, 0);
3494 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3495 }
3496
Chris Wilson00d98eb2012-04-24 22:59:48 +01003497 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003498 for_each_pipe(pipe) {
3499 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003500 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003501 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3502 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003503 I915_WRITE(IMR, 0xffffffff);
3504 I915_WRITE(IER, 0x0);
3505
Chris Wilsona266c7d2012-04-24 22:59:44 +01003506 I915_WRITE(IIR, I915_READ(IIR));
3507}
3508
3509static void i965_irq_preinstall(struct drm_device * dev)
3510{
3511 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3512 int pipe;
3513
3514 atomic_set(&dev_priv->irq_received, 0);
3515
Chris Wilsonadca4732012-05-11 18:01:31 +01003516 I915_WRITE(PORT_HOTPLUG_EN, 0);
3517 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003518
3519 I915_WRITE(HWSTAM, 0xeffe);
3520 for_each_pipe(pipe)
3521 I915_WRITE(PIPESTAT(pipe), 0);
3522 I915_WRITE(IMR, 0xffffffff);
3523 I915_WRITE(IER, 0x0);
3524 POSTING_READ(IER);
3525}
3526
3527static int i965_irq_postinstall(struct drm_device *dev)
3528{
3529 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003530 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003531 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003532 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003533
Chris Wilsona266c7d2012-04-24 22:59:44 +01003534 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003535 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003536 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003537 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3538 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3539 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3540 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3541 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3542
3543 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003544 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3545 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003546 enable_mask |= I915_USER_INTERRUPT;
3547
3548 if (IS_G4X(dev))
3549 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003550
Daniel Vetterb79480b2013-06-27 17:52:10 +02003551 /* Interrupt setup is already guaranteed to be single-threaded, this is
3552 * just to make the assert_spin_locked check happy. */
3553 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02003554 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
3555 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3556 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003557 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003558
Chris Wilsona266c7d2012-04-24 22:59:44 +01003559 /*
3560 * Enable some error detection, note the instruction error mask
3561 * bit is reserved, so we leave it masked.
3562 */
3563 if (IS_G4X(dev)) {
3564 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3565 GM45_ERROR_MEM_PRIV |
3566 GM45_ERROR_CP_PRIV |
3567 I915_ERROR_MEMORY_REFRESH);
3568 } else {
3569 error_mask = ~(I915_ERROR_PAGE_TABLE |
3570 I915_ERROR_MEMORY_REFRESH);
3571 }
3572 I915_WRITE(EMR, error_mask);
3573
3574 I915_WRITE(IMR, dev_priv->irq_mask);
3575 I915_WRITE(IER, enable_mask);
3576 POSTING_READ(IER);
3577
Daniel Vetter20afbda2012-12-11 14:05:07 +01003578 I915_WRITE(PORT_HOTPLUG_EN, 0);
3579 POSTING_READ(PORT_HOTPLUG_EN);
3580
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003581 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003582
3583 return 0;
3584}
3585
Egbert Eichbac56d52013-02-25 12:06:51 -05003586static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003587{
3588 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003589 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003590 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003591 u32 hotplug_en;
3592
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003593 assert_spin_locked(&dev_priv->irq_lock);
3594
Egbert Eichbac56d52013-02-25 12:06:51 -05003595 if (I915_HAS_HOTPLUG(dev)) {
3596 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3597 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3598 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003599 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003600 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3601 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3602 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003603 /* Programming the CRT detection parameters tends
3604 to generate a spurious hotplug event about three
3605 seconds later. So just do it once.
3606 */
3607 if (IS_G4X(dev))
3608 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003609 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003610 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003611
Egbert Eichbac56d52013-02-25 12:06:51 -05003612 /* Ignore TV since it's buggy */
3613 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3614 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003615}
3616
Daniel Vetterff1f5252012-10-02 15:10:55 +02003617static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003618{
3619 struct drm_device *dev = (struct drm_device *) arg;
3620 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003621 u32 iir, new_iir;
3622 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003623 unsigned long irqflags;
3624 int irq_received;
3625 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003626 u32 flip_mask =
3627 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3628 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003629
3630 atomic_inc(&dev_priv->irq_received);
3631
3632 iir = I915_READ(IIR);
3633
Chris Wilsona266c7d2012-04-24 22:59:44 +01003634 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003635 bool blc_event = false;
3636
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003637 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003638
3639 /* Can't rely on pipestat interrupt bit in iir as it might
3640 * have been cleared after the pipestat interrupt was received.
3641 * It doesn't set the bit in iir again, but it still produces
3642 * interrupts (for non-MSI).
3643 */
3644 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3645 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3646 i915_handle_error(dev, false);
3647
3648 for_each_pipe(pipe) {
3649 int reg = PIPESTAT(pipe);
3650 pipe_stats[pipe] = I915_READ(reg);
3651
3652 /*
3653 * Clear the PIPE*STAT regs before the IIR
3654 */
3655 if (pipe_stats[pipe] & 0x8000ffff) {
3656 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3657 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3658 pipe_name(pipe));
3659 I915_WRITE(reg, pipe_stats[pipe]);
3660 irq_received = 1;
3661 }
3662 }
3663 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3664
3665 if (!irq_received)
3666 break;
3667
3668 ret = IRQ_HANDLED;
3669
3670 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003671 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003672 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003673 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3674 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003675 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003676
3677 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3678 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003679
3680 intel_hpd_irq_handler(dev, hotplug_trigger,
Daniel Vetter704cfb82013-12-18 09:08:43 +01003681 IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003682
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003683 if (IS_G4X(dev) &&
3684 (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
3685 dp_aux_irq_handler(dev);
3686
Chris Wilsona266c7d2012-04-24 22:59:44 +01003687 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3688 I915_READ(PORT_HOTPLUG_STAT);
3689 }
3690
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003691 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003692 new_iir = I915_READ(IIR); /* Flush posted writes */
3693
Chris Wilsona266c7d2012-04-24 22:59:44 +01003694 if (iir & I915_USER_INTERRUPT)
3695 notify_ring(dev, &dev_priv->ring[RCS]);
3696 if (iir & I915_BSD_USER_INTERRUPT)
3697 notify_ring(dev, &dev_priv->ring[VCS]);
3698
Chris Wilsona266c7d2012-04-24 22:59:44 +01003699 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003700 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003701 i915_handle_vblank(dev, pipe, pipe, iir))
3702 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003703
3704 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3705 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003706
3707 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003708 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003709 }
3710
3711
3712 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3713 intel_opregion_asle_intr(dev);
3714
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003715 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3716 gmbus_irq_handler(dev);
3717
Chris Wilsona266c7d2012-04-24 22:59:44 +01003718 /* With MSI, interrupts are only generated when iir
3719 * transitions from zero to nonzero. If another bit got
3720 * set while we were handling the existing iir bits, then
3721 * we would never get another interrupt.
3722 *
3723 * This is fine on non-MSI as well, as if we hit this path
3724 * we avoid exiting the interrupt handler only to generate
3725 * another one.
3726 *
3727 * Note that for MSI this could cause a stray interrupt report
3728 * if an interrupt landed in the time between writing IIR and
3729 * the posting read. This should be rare enough to never
3730 * trigger the 99% of 100,000 interrupts test for disabling
3731 * stray interrupts.
3732 */
3733 iir = new_iir;
3734 }
3735
Daniel Vetterd05c6172012-04-26 23:28:09 +02003736 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003737
Chris Wilsona266c7d2012-04-24 22:59:44 +01003738 return ret;
3739}
3740
3741static void i965_irq_uninstall(struct drm_device * dev)
3742{
3743 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3744 int pipe;
3745
3746 if (!dev_priv)
3747 return;
3748
Egbert Eichac4c16c2013-04-16 13:36:58 +02003749 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3750
Chris Wilsonadca4732012-05-11 18:01:31 +01003751 I915_WRITE(PORT_HOTPLUG_EN, 0);
3752 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003753
3754 I915_WRITE(HWSTAM, 0xffffffff);
3755 for_each_pipe(pipe)
3756 I915_WRITE(PIPESTAT(pipe), 0);
3757 I915_WRITE(IMR, 0xffffffff);
3758 I915_WRITE(IER, 0x0);
3759
3760 for_each_pipe(pipe)
3761 I915_WRITE(PIPESTAT(pipe),
3762 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3763 I915_WRITE(IIR, I915_READ(IIR));
3764}
3765
Egbert Eichac4c16c2013-04-16 13:36:58 +02003766static void i915_reenable_hotplug_timer_func(unsigned long data)
3767{
3768 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3769 struct drm_device *dev = dev_priv->dev;
3770 struct drm_mode_config *mode_config = &dev->mode_config;
3771 unsigned long irqflags;
3772 int i;
3773
3774 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3775 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3776 struct drm_connector *connector;
3777
3778 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3779 continue;
3780
3781 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3782
3783 list_for_each_entry(connector, &mode_config->connector_list, head) {
3784 struct intel_connector *intel_connector = to_intel_connector(connector);
3785
3786 if (intel_connector->encoder->hpd_pin == i) {
3787 if (connector->polled != intel_connector->polled)
3788 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3789 drm_get_connector_name(connector));
3790 connector->polled = intel_connector->polled;
3791 if (!connector->polled)
3792 connector->polled = DRM_CONNECTOR_POLL_HPD;
3793 }
3794 }
3795 }
3796 if (dev_priv->display.hpd_irq_setup)
3797 dev_priv->display.hpd_irq_setup(dev);
3798 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3799}
3800
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003801void intel_irq_init(struct drm_device *dev)
3802{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003803 struct drm_i915_private *dev_priv = dev->dev_private;
3804
3805 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003806 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003807 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003808 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003809
Daniel Vetter99584db2012-11-14 17:14:04 +01003810 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3811 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003812 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003813 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3814 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003815
Tomas Janousek97a19a22012-12-08 13:48:13 +01003816 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003817
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03003818 if (IS_GEN2(dev)) {
3819 dev->max_vblank_count = 0;
3820 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
3821 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003822 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3823 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03003824 } else {
3825 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3826 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003827 }
3828
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03003829 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07003830 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03003831 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3832 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003833
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003834 if (IS_VALLEYVIEW(dev)) {
3835 dev->driver->irq_handler = valleyview_irq_handler;
3836 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3837 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3838 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3839 dev->driver->enable_vblank = valleyview_enable_vblank;
3840 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003841 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003842 } else if (IS_GEN8(dev)) {
3843 dev->driver->irq_handler = gen8_irq_handler;
3844 dev->driver->irq_preinstall = gen8_irq_preinstall;
3845 dev->driver->irq_postinstall = gen8_irq_postinstall;
3846 dev->driver->irq_uninstall = gen8_irq_uninstall;
3847 dev->driver->enable_vblank = gen8_enable_vblank;
3848 dev->driver->disable_vblank = gen8_disable_vblank;
3849 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003850 } else if (HAS_PCH_SPLIT(dev)) {
3851 dev->driver->irq_handler = ironlake_irq_handler;
3852 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3853 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3854 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3855 dev->driver->enable_vblank = ironlake_enable_vblank;
3856 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003857 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003858 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003859 if (INTEL_INFO(dev)->gen == 2) {
3860 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3861 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3862 dev->driver->irq_handler = i8xx_irq_handler;
3863 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 } else if (INTEL_INFO(dev)->gen == 3) {
3865 dev->driver->irq_preinstall = i915_irq_preinstall;
3866 dev->driver->irq_postinstall = i915_irq_postinstall;
3867 dev->driver->irq_uninstall = i915_irq_uninstall;
3868 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003869 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003870 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 dev->driver->irq_preinstall = i965_irq_preinstall;
3872 dev->driver->irq_postinstall = i965_irq_postinstall;
3873 dev->driver->irq_uninstall = i965_irq_uninstall;
3874 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003875 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003876 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003877 dev->driver->enable_vblank = i915_enable_vblank;
3878 dev->driver->disable_vblank = i915_disable_vblank;
3879 }
3880}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003881
3882void intel_hpd_init(struct drm_device *dev)
3883{
3884 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003885 struct drm_mode_config *mode_config = &dev->mode_config;
3886 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003887 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003888 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003889
Egbert Eich821450c2013-04-16 13:36:55 +02003890 for (i = 1; i < HPD_NUM_PINS; i++) {
3891 dev_priv->hpd_stats[i].hpd_cnt = 0;
3892 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3893 }
3894 list_for_each_entry(connector, &mode_config->connector_list, head) {
3895 struct intel_connector *intel_connector = to_intel_connector(connector);
3896 connector->polled = intel_connector->polled;
3897 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3898 connector->polled = DRM_CONNECTOR_POLL_HPD;
3899 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003900
3901 /* Interrupt setup is already guaranteed to be single-threaded, this is
3902 * just to make the assert_spin_locked checks happy. */
3903 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003904 if (dev_priv->display.hpd_irq_setup)
3905 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003906 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003907}
Paulo Zanonic67a4702013-08-19 13:18:09 -03003908
3909/* Disable interrupts so we can allow Package C8+. */
3910void hsw_pc8_disable_interrupts(struct drm_device *dev)
3911{
3912 struct drm_i915_private *dev_priv = dev->dev_private;
3913 unsigned long irqflags;
3914
3915 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3916
3917 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3918 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3919 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3920 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3921 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3922
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02003923 ironlake_disable_display_irq(dev_priv, 0xffffffff);
3924 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
Paulo Zanonic67a4702013-08-19 13:18:09 -03003925 ilk_disable_gt_irq(dev_priv, 0xffffffff);
3926 snb_disable_pm_irq(dev_priv, 0xffffffff);
3927
3928 dev_priv->pc8.irqs_disabled = true;
3929
3930 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3931}
3932
3933/* Restore interrupts so we can recover from Package C8+. */
3934void hsw_pc8_restore_interrupts(struct drm_device *dev)
3935{
3936 struct drm_i915_private *dev_priv = dev->dev_private;
3937 unsigned long irqflags;
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02003938 uint32_t val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03003939
3940 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3941
3942 val = I915_READ(DEIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02003943 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03003944
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02003945 val = I915_READ(SDEIMR);
3946 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03003947
3948 val = I915_READ(GTIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02003949 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03003950
3951 val = I915_READ(GEN6_PMIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02003952 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03003953
3954 dev_priv->pc8.irqs_disabled = false;
3955
3956 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02003957 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr);
Paulo Zanonic67a4702013-08-19 13:18:09 -03003958 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3959 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3960 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3961
3962 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3963}