blob: 144c44a296262ea5a40ed5fd8d4f99dfa624858a [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000574let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000575def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000576 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000577 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000578 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000580def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000581 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000583 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
585 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587
588//===----------------------------------------------------------------------===//
589// AVX-512 VECTOR EXTRACT
590//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger7f69a992015-09-10 12:54:54 +0000592multiclass vextract_for_size<int Opcode,
593 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000594 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000595
596 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
597 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
598 // vextract_extract), we interesting only in patterns without mask,
599 // intrinsics pattern match generated bellow.
600 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
601 (ins From.RC:$src1, i32u8imm:$idx),
602 "vextract" # To.EltTypeName # "x" # To.NumElts,
603 "$idx, $src1", "$src1, $idx",
604 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
605 (iPTR imm)))]>,
606 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000607 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
608 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
609 "vextract" # To.EltTypeName # "x" # To.NumElts #
610 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
611 [(store (To.VT (vextract_extract:$idx
612 (From.VT From.RC:$src1), (iPTR imm))),
613 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000614
Craig Toppere1cac152016-06-07 07:27:54 +0000615 let mayStore = 1, hasSideEffects = 0 in
616 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
617 (ins To.MemOp:$dst, To.KRCWM:$mask,
618 From.RC:$src1, i32u8imm:$idx),
619 "vextract" # To.EltTypeName # "x" # To.NumElts #
620 "\t{$idx, $src1, $dst {${mask}}|"
621 "$dst {${mask}}, $src1, $idx}",
622 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000623 }
Renato Golindb7ea862015-09-09 19:44:40 +0000624
625 // Intrinsic call with masking.
626 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000627 "x" # To.NumElts # "_" # From.Size)
628 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
629 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
630 From.ZSuffix # "rrk")
631 To.RC:$src0,
632 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
633 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000634
635 // Intrinsic call with zero-masking.
636 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000637 "x" # To.NumElts # "_" # From.Size)
638 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
639 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
640 From.ZSuffix # "rrkz")
641 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
642 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000643
644 // Intrinsic call without masking.
645 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000646 "x" # To.NumElts # "_" # From.Size)
647 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
648 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
649 From.ZSuffix # "rr")
650 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000651}
652
Igor Bregerdefab3c2015-10-08 12:55:01 +0000653// Codegen pattern for the alternative types
654multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
655 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000656 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000657 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000658 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
659 (To.VT (!cast<Instruction>(InstrStr#"rr")
660 From.RC:$src1,
661 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000662 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
663 (iPTR imm))), addr:$dst),
664 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
665 (EXTRACT_get_vextract_imm To.RC:$ext))>;
666 }
Igor Breger7f69a992015-09-10 12:54:54 +0000667}
668
669multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000670 ValueType EltVT64, int Opcode256> {
671 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000672 X86VectorVTInfo<16, EltVT32, VR512>,
673 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000675 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000676 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000677 X86VectorVTInfo< 8, EltVT64, VR512>,
678 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000680 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
681 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000682 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000683 X86VectorVTInfo< 8, EltVT32, VR256X>,
684 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000685 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000686 EVEX_V256, EVEX_CD8<32, CD8VT4>;
687 let Predicates = [HasVLX, HasDQI] in
688 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
689 X86VectorVTInfo< 4, EltVT64, VR256X>,
690 X86VectorVTInfo< 2, EltVT64, VR128X>,
691 vextract128_extract>,
692 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
693 let Predicates = [HasDQI] in {
694 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
695 X86VectorVTInfo< 8, EltVT64, VR512>,
696 X86VectorVTInfo< 2, EltVT64, VR128X>,
697 vextract128_extract>,
698 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
699 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
700 X86VectorVTInfo<16, EltVT32, VR512>,
701 X86VectorVTInfo< 8, EltVT32, VR256X>,
702 vextract256_extract>,
703 EVEX_V512, EVEX_CD8<32, CD8VT8>;
704 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000705}
706
Adam Nemet55536c62014-09-25 23:48:45 +0000707defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
708defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709
Igor Bregerdefab3c2015-10-08 12:55:01 +0000710// extract_subvector codegen patterns with the alternative types.
711// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
712defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
713 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
714defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
715 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
716
717defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000718 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000719defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
720 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
721
722defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
724defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
725 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
726
Craig Topper08a68572016-05-21 22:50:04 +0000727// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
730defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
731 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
732
733// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
735 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
736defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
738// Codegen pattern with the alternative types extract VEC256 from VEC512
739defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
740 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
741defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
742 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
743
Craig Topper5f3fef82016-05-22 07:40:58 +0000744// A 128-bit subvector extract from the first 256-bit vector position
745// is a subregister copy that needs no instruction.
746def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
747 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
748def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
749 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
750def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
751 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
752def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
753 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
754def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
755 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
756def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
757 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
758
759// A 256-bit subvector extract from the first 256-bit vector position
760// is a subregister copy that needs no instruction.
761def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
762 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
763def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
764 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
765def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
766 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
767def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
768 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
769def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
770 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
771def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
772 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
773
774let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775// A 128-bit subvector insert to the first 512-bit vector position
776// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000777def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
787def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
788 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789
Craig Topper5f3fef82016-05-22 07:40:58 +0000790// A 256-bit subvector insert to the first 512-bit vector position
791// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000803 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000804}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000805
806// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000807def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000808 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000809 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000810 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
811 EVEX;
812
Craig Topper03b849e2016-05-21 22:50:11 +0000813def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000814 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000815 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000817 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818
819//===---------------------------------------------------------------------===//
820// AVX-512 BROADCAST
821//---
Igor Breger131008f2016-05-01 08:40:00 +0000822// broadcast with a scalar argument.
823multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
824 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000825
Igor Breger131008f2016-05-01 08:40:00 +0000826 let isCodeGenOnly = 1 in {
827 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
828 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
829 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
830 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000831
Igor Breger131008f2016-05-01 08:40:00 +0000832 let Constraints = "$src0 = $dst" in
833 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
834 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
835 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000836 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000837 (vselect DestInfo.KRCWM:$mask,
838 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
839 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000840 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000841
842 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
843 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
844 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000845 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000846 (vselect DestInfo.KRCWM:$mask,
847 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
848 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000849 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000850 } // let isCodeGenOnly = 1 in
851}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000852
Igor Breger21296d22015-10-20 11:56:42 +0000853multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
854 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000855 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000856 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
857 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
858 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
859 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000860 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000861 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000862 (DestInfo.VT (X86VBroadcast
863 (SrcInfo.ScalarLdFrag addr:$src)))>,
864 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000865 }
Craig Toppere1cac152016-06-07 07:27:54 +0000866
Craig Topper80934372016-07-16 03:42:59 +0000867 def : Pat<(DestInfo.VT (X86VBroadcast
868 (SrcInfo.VT (scalar_to_vector
869 (SrcInfo.ScalarLdFrag addr:$src))))),
870 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
871 let AddedComplexity = 20 in
872 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
873 (X86VBroadcast
874 (SrcInfo.VT (scalar_to_vector
875 (SrcInfo.ScalarLdFrag addr:$src)))),
876 DestInfo.RC:$src0)),
877 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
878 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
879 let AddedComplexity = 30 in
880 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
881 (X86VBroadcast
882 (SrcInfo.VT (scalar_to_vector
883 (SrcInfo.ScalarLdFrag addr:$src)))),
884 DestInfo.ImmAllZerosV)),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
886 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000887}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000888
Craig Topper80934372016-07-16 03:42:59 +0000889multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000890 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000891 let Predicates = [HasAVX512] in
892 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
893 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
894 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000895
896 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000897 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000898 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000899 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 }
901}
902
Craig Topper80934372016-07-16 03:42:59 +0000903multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
904 AVX512VLVectorVTInfo _> {
905 let Predicates = [HasAVX512] in
906 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
907 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
908 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909
Craig Topper80934372016-07-16 03:42:59 +0000910 let Predicates = [HasVLX] in {
911 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
912 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
913 EVEX_V256;
914 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
915 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
916 EVEX_V128;
917 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000918}
Craig Topper80934372016-07-16 03:42:59 +0000919defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
920 avx512vl_f32_info>;
921defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
922 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000923
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000924def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000926def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000927 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000928
Robert Khasanovcbc57032014-12-09 16:38:41 +0000929multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
930 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000931 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000932 (ins SrcRC:$src),
933 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000934 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935}
936
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
938 RegisterClass SrcRC, Predicate prd> {
939 let Predicates = [prd] in
940 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
941 let Predicates = [prd, HasVLX] in {
942 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
943 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
944 }
945}
946
Igor Breger0aeda372016-02-07 08:30:50 +0000947let isCodeGenOnly = 1 in {
948defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000950defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000952}
953let isAsmParserOnly = 1 in {
954 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
955 GR32, HasBWI>;
956 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000957 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000958}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000959defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
960 HasAVX512>;
961defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
962 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000963
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000967 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000968
Igor Breger21296d22015-10-20 11:56:42 +0000969// Provide aliases for broadcast from the same register class that
970// automatically does the extract.
971multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
972 X86VectorVTInfo SrcInfo> {
973 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
974 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
975 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
976}
977
978multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
979 AVX512VLVectorVTInfo _, Predicate prd> {
980 let Predicates = [prd] in {
981 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
982 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
983 EVEX_V512;
984 // Defined separately to avoid redefinition.
985 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
986 }
987 let Predicates = [prd, HasVLX] in {
988 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
989 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
990 EVEX_V256;
991 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
992 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000993 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000994}
995
Igor Breger21296d22015-10-20 11:56:42 +0000996defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
997 avx512vl_i8_info, HasBWI>;
998defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
999 avx512vl_i16_info, HasBWI>;
1000defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1001 avx512vl_i32_info, HasAVX512>;
1002defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1003 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001004
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001005multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1006 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001007 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001008 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1009 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001010 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001011 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001012}
1013
Craig Topperbe351ee2016-10-01 06:01:23 +00001014let Predicates = [HasVLX, HasBWI] in {
1015 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1016 // This means we'll encounter truncated i32 loads; match that here.
1017 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1018 (VPBROADCASTWZ128m addr:$src)>;
1019 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1020 (VPBROADCASTWZ256m addr:$src)>;
1021 def : Pat<(v8i16 (X86VBroadcast
1022 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1023 (VPBROADCASTWZ128m addr:$src)>;
1024 def : Pat<(v16i16 (X86VBroadcast
1025 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1026 (VPBROADCASTWZ256m addr:$src)>;
1027}
1028
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001029//===----------------------------------------------------------------------===//
1030// AVX-512 BROADCAST SUBVECTORS
1031//
1032
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001033defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1034 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001035 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001036defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1037 v16f32_info, v4f32x_info>,
1038 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1039defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1040 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001041 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001042defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1043 v8f64_info, v4f64x_info>, VEX_W,
1044 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1045
Craig Topper715ad7f2016-10-16 23:29:51 +00001046let Predicates = [HasAVX512] in {
1047def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1048 (VBROADCASTI64X4rm addr:$src)>;
1049def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1050 (VBROADCASTI64X4rm addr:$src)>;
1051
1052// Provide fallback in case the load node that is used in the patterns above
1053// is used by additional users, which prevents the pattern selection.
1054def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1055 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1056 (v8f32 VR256X:$src), 1)>;
1057def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1058 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1059 (v8i32 VR256X:$src), 1)>;
1060def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1061 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1062 (v16i16 VR256X:$src), 1)>;
1063def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1064 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1065 (v32i8 VR256X:$src), 1)>;
1066}
1067
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001068let Predicates = [HasVLX] in {
1069defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1070 v8i32x_info, v4i32x_info>,
1071 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1072defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1073 v8f32x_info, v4f32x_info>,
1074 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001075
1076def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1077 (VBROADCASTI32X4Z256rm addr:$src)>;
1078def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1079 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001080
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001081// Provide fallback in case the load node that is used in the patterns above
1082// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001083def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001084 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001085 (v4f32 VR128X:$src), 1)>;
1086def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001087 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001088 (v4i32 VR128X:$src), 1)>;
1089def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001090 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001091 (v8i16 VR128X:$src), 1)>;
1092def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001093 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001094 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001095}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001096
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001097let Predicates = [HasVLX, HasDQI] in {
1098defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1099 v4i64x_info, v2i64x_info>, VEX_W,
1100 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1101defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1102 v4f64x_info, v2f64x_info>, VEX_W,
1103 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001104
1105// Provide fallback in case the load node that is used in the patterns above
1106// is used by additional users, which prevents the pattern selection.
1107def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1108 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1109 (v2f64 VR128X:$src), 1)>;
1110def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1111 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1112 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001113}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001114
1115let Predicates = [HasVLX, NoDQI] in {
1116def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1117 (VBROADCASTF32X4Z256rm addr:$src)>;
1118def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1119 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001120
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001121// Provide fallback in case the load node that is used in the patterns above
1122// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001123def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001124 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001125 (v2f64 VR128X:$src), 1)>;
1126def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001127 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1128 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001129}
1130
Craig Topper715ad7f2016-10-16 23:29:51 +00001131let Predicates = [HasAVX512, NoDQI] in {
1132def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1133 (VBROADCASTF64X4rm addr:$src)>;
1134def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1135 (VBROADCASTI64X4rm addr:$src)>;
1136
1137// Provide fallback in case the load node that is used in the patterns above
1138// is used by additional users, which prevents the pattern selection.
1139def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1140 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1141 (v8f32 VR256X:$src), 1)>;
1142def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1143 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1144 (v8i32 VR256X:$src), 1)>;
1145}
1146
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001147let Predicates = [HasDQI] in {
1148defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1149 v8i64_info, v2i64x_info>, VEX_W,
1150 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1151defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1152 v16i32_info, v8i32x_info>,
1153 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1154defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1155 v8f64_info, v2f64x_info>, VEX_W,
1156 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1157defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1158 v16f32_info, v8f32x_info>,
1159 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001160
1161// Provide fallback in case the load node that is used in the patterns above
1162// is used by additional users, which prevents the pattern selection.
1163def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1164 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1165 (v8f32 VR256X:$src), 1)>;
1166def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1167 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1168 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001169}
Adam Nemet73f72e12014-06-27 00:43:38 +00001170
Igor Bregerfa798a92015-11-02 07:39:36 +00001171multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001172 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001173 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001174 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001175 EVEX_V512;
1176 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001177 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001178 EVEX_V256;
1179}
1180
1181multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001182 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1183 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001184
1185 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001186 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1187 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001188}
1189
Craig Topper51e052f2016-10-15 16:26:02 +00001190defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1191 avx512vl_i32_info, avx512vl_i64_info>;
1192defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1193 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001194
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001195def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001196 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001197def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1198 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1199
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001200def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001201 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001202def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1203 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001204
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001205//===----------------------------------------------------------------------===//
1206// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1207//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001208multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1209 X86VectorVTInfo _, RegisterClass KRC> {
1210 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001211 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001212 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001213}
1214
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001215multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001216 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1217 let Predicates = [HasCDI] in
1218 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1219 let Predicates = [HasCDI, HasVLX] in {
1220 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1221 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1222 }
1223}
1224
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001225defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001226 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001227defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001228 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001229
1230//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001231// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001232multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001233let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001234 // The index operand in the pattern should really be an integer type. However,
1235 // if we do that and it happens to come from a bitcast, then it becomes
1236 // difficult to find the bitcast needed to convert the index to the
1237 // destination type for the passthru since it will be folded with the bitcast
1238 // of the index operand.
1239 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001240 (ins _.RC:$src2, _.RC:$src3),
1241 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001242 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001243 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001244
Craig Topper4fa3b502016-09-06 06:56:59 +00001245 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001246 (ins _.RC:$src2, _.MemOp:$src3),
1247 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001248 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001249 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1250 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251 }
1252}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001253multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001254 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001255 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001256 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001257 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1258 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1259 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001260 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001261 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001262 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001263}
1264
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001266 AVX512VLVectorVTInfo VTInfo> {
1267 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1268 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001269 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001270 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1271 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1272 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1273 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001274 }
1275}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001277multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001278 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001279 Predicate Prd> {
1280 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001281 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001282 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001283 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1284 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001285 }
1286}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001287
Craig Topperaad5f112015-11-30 00:13:24 +00001288defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001289 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001290defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001291 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001292defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001293 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001294 VEX_W, EVEX_CD8<16, CD8VF>;
1295defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001296 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001297 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001298defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001299 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001300defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001301 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001302
Craig Topperaad5f112015-11-30 00:13:24 +00001303// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001304multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001305 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001306let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001307 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1308 (ins IdxVT.RC:$src2, _.RC:$src3),
1309 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001310 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001311 AVX5128IBase;
1312
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001313 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1314 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1315 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001316 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001317 (bitconvert (_.LdFrag addr:$src3))))>,
1318 EVEX_4V, AVX5128IBase;
1319 }
1320}
1321multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001322 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001323 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001324 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1325 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1326 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1327 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001328 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001329 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1330 AVX5128IBase, EVEX_4V, EVEX_B;
1331}
1332
1333multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001334 AVX512VLVectorVTInfo VTInfo,
1335 AVX512VLVectorVTInfo ShuffleMask> {
1336 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001337 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001338 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001339 ShuffleMask.info512>, EVEX_V512;
1340 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001341 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001342 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001343 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001344 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001345 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001346 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001347 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1348 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001349 }
1350}
1351
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001352multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001353 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001354 AVX512VLVectorVTInfo Idx,
1355 Predicate Prd> {
1356 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001357 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1358 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001359 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001360 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1361 Idx.info128>, EVEX_V128;
1362 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1363 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001364 }
1365}
1366
Craig Toppera47576f2015-11-26 20:21:29 +00001367defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001368 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001369defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001370 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001371defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1372 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1373 VEX_W, EVEX_CD8<16, CD8VF>;
1374defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1375 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1376 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001377defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001379defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001380 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001381
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382//===----------------------------------------------------------------------===//
1383// AVX-512 - BLEND using mask
1384//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001385multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1386 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001387 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001388 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1389 (ins _.RC:$src1, _.RC:$src2),
1390 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001391 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001392 []>, EVEX_4V;
1393 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1394 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001395 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001396 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001397 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001398 (_.VT _.RC:$src2),
1399 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001400 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001401 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1402 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1403 !strconcat(OpcodeStr,
1404 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1405 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001406 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001407 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1408 (ins _.RC:$src1, _.MemOp:$src2),
1409 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001410 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001411 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1412 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1413 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001414 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001415 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001416 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1417 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1418 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001419 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001420 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001421 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1422 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1423 !strconcat(OpcodeStr,
1424 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1425 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1426 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001427}
1428multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1429
1430 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1431 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1432 !strconcat(OpcodeStr,
1433 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1434 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001435 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1436 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1437 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001438 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001439
Craig Toppere1cac152016-06-07 07:27:54 +00001440 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001441 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1442 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1443 !strconcat(OpcodeStr,
1444 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1445 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001446 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001447
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001448}
1449
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001450multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1451 AVX512VLVectorVTInfo VTInfo> {
1452 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1453 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001454
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001455 let Predicates = [HasVLX] in {
1456 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1457 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1458 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1459 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1460 }
1461}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001462
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001463multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1464 AVX512VLVectorVTInfo VTInfo> {
1465 let Predicates = [HasBWI] in
1466 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001467
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001468 let Predicates = [HasBWI, HasVLX] in {
1469 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1470 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1471 }
1472}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001473
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001475defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1476defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1477defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1478defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1479defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1480defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001481
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001482
Craig Topper0fcf9252016-06-07 07:27:51 +00001483let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1485 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001486 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001487 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001488 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1489 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490
1491def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1492 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001493 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001494 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001495 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1496 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001498//===----------------------------------------------------------------------===//
1499// Compare Instructions
1500//===----------------------------------------------------------------------===//
1501
1502// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001503
1504multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1505
1506 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1507 (outs _.KRC:$dst),
1508 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1509 "vcmp${cc}"#_.Suffix,
1510 "$src2, $src1", "$src1, $src2",
1511 (OpNode (_.VT _.RC:$src1),
1512 (_.VT _.RC:$src2),
1513 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001514 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1515 (outs _.KRC:$dst),
1516 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1517 "vcmp${cc}"#_.Suffix,
1518 "$src2, $src1", "$src1, $src2",
1519 (OpNode (_.VT _.RC:$src1),
1520 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1521 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001522
1523 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1524 (outs _.KRC:$dst),
1525 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1526 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001527 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001528 (OpNodeRnd (_.VT _.RC:$src1),
1529 (_.VT _.RC:$src2),
1530 imm:$cc,
1531 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1532 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001533 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001534 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1535 (outs VK1:$dst),
1536 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1537 "vcmp"#_.Suffix,
1538 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1539 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1540 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001541 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001542 "vcmp"#_.Suffix,
1543 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1544 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1545
1546 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1547 (outs _.KRC:$dst),
1548 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1549 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001550 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001551 EVEX_4V, EVEX_B;
1552 }// let isAsmParserOnly = 1, hasSideEffects = 0
1553
1554 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001555 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001556 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1557 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1558 !strconcat("vcmp${cc}", _.Suffix,
1559 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1560 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1561 _.FRC:$src2,
1562 imm:$cc))],
1563 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001564 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1565 (outs _.KRC:$dst),
1566 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1567 !strconcat("vcmp${cc}", _.Suffix,
1568 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1569 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1570 (_.ScalarLdFrag addr:$src2),
1571 imm:$cc))],
1572 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001573 }
1574}
1575
1576let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001577 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1578 AVX512XSIi8Base;
1579 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1580 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001581}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001583multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001584 X86VectorVTInfo _, bit IsCommutable> {
1585 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001587 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1588 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1589 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1591 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1593 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1594 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1595 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001596 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001597 def rrk : AVX512BI<opc, MRMSrcReg,
1598 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1599 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1600 "$dst {${mask}}, $src1, $src2}"),
1601 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1602 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1603 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001604 def rmk : AVX512BI<opc, MRMSrcMem,
1605 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1606 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1607 "$dst {${mask}}, $src1, $src2}"),
1608 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1609 (OpNode (_.VT _.RC:$src1),
1610 (_.VT (bitconvert
1611 (_.LdFrag addr:$src2))))))],
1612 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613}
1614
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001615multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001616 X86VectorVTInfo _, bit IsCommutable> :
1617 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001618 def rmb : AVX512BI<opc, MRMSrcMem,
1619 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1620 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1621 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1622 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1623 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1624 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1625 def rmbk : AVX512BI<opc, MRMSrcMem,
1626 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1627 _.ScalarMemOp:$src2),
1628 !strconcat(OpcodeStr,
1629 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1630 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1631 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1632 (OpNode (_.VT _.RC:$src1),
1633 (X86VBroadcast
1634 (_.ScalarLdFrag addr:$src2)))))],
1635 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001636}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001638multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001639 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1640 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001641 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001642 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1643 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001644
1645 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001646 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1647 IsCommutable>, EVEX_V256;
1648 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1649 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001650 }
1651}
1652
1653multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1654 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001655 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001656 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001657 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1658 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001659
1660 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001661 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1662 IsCommutable>, EVEX_V256;
1663 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1664 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001665 }
1666}
1667
1668defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001669 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001670 EVEX_CD8<8, CD8VF>;
1671
1672defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001673 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001674 EVEX_CD8<16, CD8VF>;
1675
Robert Khasanovf70f7982014-09-18 14:06:55 +00001676defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001677 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001678 EVEX_CD8<32, CD8VF>;
1679
Robert Khasanovf70f7982014-09-18 14:06:55 +00001680defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001681 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001682 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1683
1684defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1685 avx512vl_i8_info, HasBWI>,
1686 EVEX_CD8<8, CD8VF>;
1687
1688defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1689 avx512vl_i16_info, HasBWI>,
1690 EVEX_CD8<16, CD8VF>;
1691
Robert Khasanovf70f7982014-09-18 14:06:55 +00001692defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001693 avx512vl_i32_info, HasAVX512>,
1694 EVEX_CD8<32, CD8VF>;
1695
Robert Khasanovf70f7982014-09-18 14:06:55 +00001696defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001697 avx512vl_i64_info, HasAVX512>,
1698 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699
Craig Topper8b9e6712016-09-02 04:25:30 +00001700let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001701def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001702 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001703 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1704 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705
1706def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001708 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1709 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001710}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1713 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001714 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001716 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001717 !strconcat("vpcmp${cc}", Suffix,
1718 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1720 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001721 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1722 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001723 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001724 !strconcat("vpcmp${cc}", Suffix,
1725 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001726 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1727 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001728 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001729 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1730 def rrik : AVX512AIi8<opc, MRMSrcReg,
1731 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001732 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001733 !strconcat("vpcmp${cc}", Suffix,
1734 "\t{$src2, $src1, $dst {${mask}}|",
1735 "$dst {${mask}}, $src1, $src2}"),
1736 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1737 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001738 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001739 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001740 def rmik : AVX512AIi8<opc, MRMSrcMem,
1741 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001742 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001743 !strconcat("vpcmp${cc}", Suffix,
1744 "\t{$src2, $src1, $dst {${mask}}|",
1745 "$dst {${mask}}, $src1, $src2}"),
1746 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1747 (OpNode (_.VT _.RC:$src1),
1748 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001749 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001750 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1751
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001753 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001754 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001755 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001756 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1757 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001758 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001759 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001761 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1763 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001764 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001765 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1766 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001767 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001768 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1770 "$dst {${mask}}, $src1, $src2, $cc}"),
1771 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001772 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001773 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1774 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001775 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 !strconcat("vpcmp", Suffix,
1777 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1778 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001779 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 }
1781}
1782
Robert Khasanov29e3b962014-08-27 09:34:37 +00001783multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001784 X86VectorVTInfo _> :
1785 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001786 def rmib : AVX512AIi8<opc, MRMSrcMem,
1787 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001788 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001789 !strconcat("vpcmp${cc}", Suffix,
1790 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1791 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1792 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1793 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001794 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001795 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1796 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1797 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001798 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001799 !strconcat("vpcmp${cc}", Suffix,
1800 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1801 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1802 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1803 (OpNode (_.VT _.RC:$src1),
1804 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001805 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807
Robert Khasanov29e3b962014-08-27 09:34:37 +00001808 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001809 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001810 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1811 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001812 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001813 !strconcat("vpcmp", Suffix,
1814 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1815 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1816 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1817 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1818 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001819 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 !strconcat("vpcmp", Suffix,
1821 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1822 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1823 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1824 }
1825}
1826
1827multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1828 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1829 let Predicates = [prd] in
1830 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1831
1832 let Predicates = [prd, HasVLX] in {
1833 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1834 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1835 }
1836}
1837
1838multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1839 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1840 let Predicates = [prd] in
1841 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1842 EVEX_V512;
1843
1844 let Predicates = [prd, HasVLX] in {
1845 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1846 EVEX_V256;
1847 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1848 EVEX_V128;
1849 }
1850}
1851
1852defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1853 HasBWI>, EVEX_CD8<8, CD8VF>;
1854defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1855 HasBWI>, EVEX_CD8<8, CD8VF>;
1856
1857defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1858 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1859defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1860 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1861
Robert Khasanovf70f7982014-09-18 14:06:55 +00001862defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001863 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001864defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001865 HasAVX512>, EVEX_CD8<32, CD8VF>;
1866
Robert Khasanovf70f7982014-09-18 14:06:55 +00001867defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001868 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001869defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001870 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001871
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001872multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001874 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1875 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1876 "vcmp${cc}"#_.Suffix,
1877 "$src2, $src1", "$src1, $src2",
1878 (X86cmpm (_.VT _.RC:$src1),
1879 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001880 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001881
Craig Toppere1cac152016-06-07 07:27:54 +00001882 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1883 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1884 "vcmp${cc}"#_.Suffix,
1885 "$src2, $src1", "$src1, $src2",
1886 (X86cmpm (_.VT _.RC:$src1),
1887 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1888 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001889
Craig Toppere1cac152016-06-07 07:27:54 +00001890 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1891 (outs _.KRC:$dst),
1892 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1893 "vcmp${cc}"#_.Suffix,
1894 "${src2}"##_.BroadcastStr##", $src1",
1895 "$src1, ${src2}"##_.BroadcastStr,
1896 (X86cmpm (_.VT _.RC:$src1),
1897 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1898 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001900 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001901 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1902 (outs _.KRC:$dst),
1903 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1904 "vcmp"#_.Suffix,
1905 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1906
1907 let mayLoad = 1 in {
1908 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1909 (outs _.KRC:$dst),
1910 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1911 "vcmp"#_.Suffix,
1912 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1913
1914 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1915 (outs _.KRC:$dst),
1916 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1917 "vcmp"#_.Suffix,
1918 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1919 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1920 }
1921 }
1922}
1923
1924multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1925 // comparison code form (VCMP[EQ/LT/LE/...]
1926 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1927 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1928 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001929 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001930 (X86cmpmRnd (_.VT _.RC:$src1),
1931 (_.VT _.RC:$src2),
1932 imm:$cc,
1933 (i32 FROUND_NO_EXC))>, EVEX_B;
1934
1935 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1936 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1937 (outs _.KRC:$dst),
1938 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1939 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001940 "$cc, {sae}, $src2, $src1",
1941 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001942 }
1943}
1944
1945multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1946 let Predicates = [HasAVX512] in {
1947 defm Z : avx512_vcmp_common<_.info512>,
1948 avx512_vcmp_sae<_.info512>, EVEX_V512;
1949
1950 }
1951 let Predicates = [HasAVX512,HasVLX] in {
1952 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1953 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001954 }
1955}
1956
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001957defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1958 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1959defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1960 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961
1962def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1963 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001964 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1965 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966 imm:$cc), VK8)>;
1967def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1968 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001969 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1970 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001971 imm:$cc), VK8)>;
1972def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1973 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001974 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1975 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001976 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001977
Asaf Badouh572bbce2015-09-20 08:46:07 +00001978// ----------------------------------------------------------------
1979// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001980//handle fpclass instruction mask = op(reg_scalar,imm)
1981// op(mem_scalar,imm)
1982multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1983 X86VectorVTInfo _, Predicate prd> {
1984 let Predicates = [prd] in {
1985 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1986 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001987 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001988 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1989 (i32 imm:$src2)))], NoItinerary>;
1990 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1991 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1992 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001993 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001994 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001995 (OpNode (_.VT _.RC:$src1),
1996 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001997 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001998 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1999 (ins _.MemOp:$src1, i32u8imm:$src2),
2000 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002001 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002002 [(set _.KRC:$dst,
2003 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2004 (i32 imm:$src2)))], NoItinerary>;
2005 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2006 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2007 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002008 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002009 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002010 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2011 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2012 }
2013 }
2014}
2015
Asaf Badouh572bbce2015-09-20 08:46:07 +00002016//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2017// fpclass(reg_vec, mem_vec, imm)
2018// fpclass(reg_vec, broadcast(eltVt), imm)
2019multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2020 X86VectorVTInfo _, string mem, string broadcast>{
2021 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2022 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002023 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002024 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2025 (i32 imm:$src2)))], NoItinerary>;
2026 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2027 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2028 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002029 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002030 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002031 (OpNode (_.VT _.RC:$src1),
2032 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002033 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2034 (ins _.MemOp:$src1, i32u8imm:$src2),
2035 OpcodeStr##_.Suffix##mem#
2036 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002037 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002038 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2039 (i32 imm:$src2)))], NoItinerary>;
2040 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2041 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2042 OpcodeStr##_.Suffix##mem#
2043 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002044 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002045 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2046 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2047 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2048 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2049 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2050 _.BroadcastStr##", $dst|$dst, ${src1}"
2051 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002052 [(set _.KRC:$dst,(OpNode
2053 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002054 (_.ScalarLdFrag addr:$src1))),
2055 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2056 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2057 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2058 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2059 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2060 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002061 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2062 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002063 (_.ScalarLdFrag addr:$src1))),
2064 (i32 imm:$src2))))], NoItinerary>,
2065 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002066}
2067
Asaf Badouh572bbce2015-09-20 08:46:07 +00002068multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002069 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002070 string broadcast>{
2071 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002072 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002073 broadcast>, EVEX_V512;
2074 }
2075 let Predicates = [prd, HasVLX] in {
2076 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2077 broadcast>, EVEX_V128;
2078 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2079 broadcast>, EVEX_V256;
2080 }
2081}
2082
2083multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002084 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002085 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002086 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002087 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002088 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2089 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2090 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2091 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2092 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002093}
2094
Asaf Badouh696e8e02015-10-18 11:04:38 +00002095defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2096 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002097
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002098//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002099// Mask register copy, including
2100// - copy between mask registers
2101// - load/store mask registers
2102// - copy from GPR to mask register and vice versa
2103//
2104multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2105 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002106 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002107 let hasSideEffects = 0 in
2108 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2109 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2110 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2111 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2112 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2113 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2114 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2115 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116}
2117
2118multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2119 string OpcodeStr,
2120 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002121 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002122 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002123 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002124 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002125 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126 }
2127}
2128
Robert Khasanov74acbb72014-07-23 14:49:42 +00002129let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002130 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002131 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2132 VEX, PD;
2133
2134let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002135 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002136 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002137 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002138
2139let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2141 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002142 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2143 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002144 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2145 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002146 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2147 VEX, XD, VEX_W;
2148}
2149
2150// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002151def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2152 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2153def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2154 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2155
2156def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2157 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2158def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2159 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2160
2161def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002162 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002163def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002164 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002165 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2166
2167def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002168 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2169def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2170 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002171def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002172 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002173 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2174
2175def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2176 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2177def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2178 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2179def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2180 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2181def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2182 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002183
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184// Load/store kreg
2185let Predicates = [HasDQI] in {
2186 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2187 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002188 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2189 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002190
2191 def : Pat<(store VK4:$src, addr:$dst),
2192 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2193 def : Pat<(store VK2:$src, addr:$dst),
2194 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002195 def : Pat<(store VK1:$src, addr:$dst),
2196 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002197
2198 def : Pat<(v2i1 (load addr:$src)),
2199 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2200 def : Pat<(v4i1 (load addr:$src)),
2201 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002202}
2203let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002204 def : Pat<(store VK1:$src, addr:$dst),
2205 (MOV8mr addr:$dst,
2206 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2207 sub_8bit))>;
2208 def : Pat<(store VK2:$src, addr:$dst),
2209 (MOV8mr addr:$dst,
2210 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2211 sub_8bit))>;
2212 def : Pat<(store VK4:$src, addr:$dst),
2213 (MOV8mr addr:$dst,
2214 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002215 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002216 def : Pat<(store VK8:$src, addr:$dst),
2217 (MOV8mr addr:$dst,
2218 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2219 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002220
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002221 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002222 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002223 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002224 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002225 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002226 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002227}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002228
Robert Khasanov74acbb72014-07-23 14:49:42 +00002229let Predicates = [HasAVX512] in {
2230 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002231 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002232 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002233 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002234 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2235 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002236}
2237let Predicates = [HasBWI] in {
2238 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2239 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002240 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2241 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002242 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2243 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002244 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2245 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002246}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002247
Robert Khasanov74acbb72014-07-23 14:49:42 +00002248let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002249 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002250 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2251 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002252
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002253 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002254 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002255
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002256 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2257 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2258
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002259 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002260 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002261 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2262 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002263 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002264
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002265 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002266 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002267 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2268 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002269 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002270
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002271 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002272 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002273
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002274 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002275 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002276
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002277 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002278 (EXTRACT_SUBREG
2279 (AND32ri8 (KMOVWrk
2280 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002281
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002282 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002283 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002284
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002285 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002286 (AND64ri8 (SUBREG_TO_REG (i64 0),
2287 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002288
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002289 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002290 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002291 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002292
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002293 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002294 (EXTRACT_SUBREG
2295 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2296 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002297
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002298 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002299 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002301def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2302 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2303def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2304 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2305def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2306 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2307def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2308 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2309def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2310 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2311def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2312 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002313
Igor Bregerd6c187b2016-01-27 08:43:25 +00002314def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2315def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2316def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2317
Igor Bregera77b14d2016-08-11 12:13:46 +00002318def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2319def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2320def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2321def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2322def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2323def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324
2325// Mask unary operation
2326// - KNOT
2327multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002328 RegisterClass KRC, SDPatternOperator OpNode,
2329 Predicate prd> {
2330 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002332 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333 [(set KRC:$dst, (OpNode KRC:$src))]>;
2334}
2335
Robert Khasanov74acbb72014-07-23 14:49:42 +00002336multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2337 SDPatternOperator OpNode> {
2338 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2339 HasDQI>, VEX, PD;
2340 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2341 HasAVX512>, VEX, PS;
2342 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2343 HasBWI>, VEX, PD, VEX_W;
2344 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2345 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002346}
2347
Robert Khasanov74acbb72014-07-23 14:49:42 +00002348defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002349
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002350multiclass avx512_mask_unop_int<string IntName, string InstName> {
2351 let Predicates = [HasAVX512] in
2352 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2353 (i16 GR16:$src)),
2354 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2355 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2356}
2357defm : avx512_mask_unop_int<"knot", "KNOT">;
2358
Robert Khasanov74acbb72014-07-23 14:49:42 +00002359let Predicates = [HasDQI] in
2360def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2361let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002362def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002363let Predicates = [HasBWI] in
2364def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2365let Predicates = [HasBWI] in
2366def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2367
2368// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002369let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002370def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2371 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372def : Pat<(not VK8:$src),
2373 (COPY_TO_REGCLASS
2374 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002375}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002376def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2377 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2378def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2379 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380
2381// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002382// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002384 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002385 Predicate prd, bit IsCommutable> {
2386 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2388 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002389 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2391}
2392
Robert Khasanov595683d2014-07-28 13:46:45 +00002393multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002394 SDPatternOperator OpNode, bit IsCommutable,
2395 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002396 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002397 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002398 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002399 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002400 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002402 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002403 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404}
2405
2406def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2407def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2408
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002409defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2410defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2411defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2412defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2413defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002414defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416multiclass avx512_mask_binop_int<string IntName, string InstName> {
2417 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002418 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2419 (i16 GR16:$src1), (i16 GR16:$src2)),
2420 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2421 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2422 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423}
2424
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425defm : avx512_mask_binop_int<"kand", "KAND">;
2426defm : avx512_mask_binop_int<"kandn", "KANDN">;
2427defm : avx512_mask_binop_int<"kor", "KOR">;
2428defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2429defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002432 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2433 // for the DQI set, this type is legal and KxxxB instruction is used
2434 let Predicates = [NoDQI] in
2435 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2436 (COPY_TO_REGCLASS
2437 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2438 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2439
2440 // All types smaller than 8 bits require conversion anyway
2441 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2442 (COPY_TO_REGCLASS (Inst
2443 (COPY_TO_REGCLASS VK1:$src1, VK16),
2444 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2445 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2446 (COPY_TO_REGCLASS (Inst
2447 (COPY_TO_REGCLASS VK2:$src1, VK16),
2448 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2449 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2450 (COPY_TO_REGCLASS (Inst
2451 (COPY_TO_REGCLASS VK4:$src1, VK16),
2452 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453}
2454
2455defm : avx512_binop_pat<and, KANDWrr>;
2456defm : avx512_binop_pat<andn, KANDNWrr>;
2457defm : avx512_binop_pat<or, KORWrr>;
2458defm : avx512_binop_pat<xnor, KXNORWrr>;
2459defm : avx512_binop_pat<xor, KXORWrr>;
2460
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002461def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2462 (KXNORWrr VK16:$src1, VK16:$src2)>;
2463def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002464 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002465def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002466 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002467def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002468 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002469
2470let Predicates = [NoDQI] in
2471def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2472 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2473 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2474
2475def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2476 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2477 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2478
2479def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2480 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2481 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2482
2483def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2484 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2485 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002488multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2489 RegisterClass KRCSrc, Predicate prd> {
2490 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002491 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002492 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2493 (ins KRC:$src1, KRC:$src2),
2494 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2495 VEX_4V, VEX_L;
2496
2497 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2498 (!cast<Instruction>(NAME##rr)
2499 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2500 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2501 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502}
2503
Igor Bregera54a1a82015-09-08 13:10:00 +00002504defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2505defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2506defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508// Mask bit testing
2509multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002510 SDNode OpNode, Predicate prd> {
2511 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002513 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002514 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2515}
2516
Igor Breger5ea0a6812015-08-31 13:30:19 +00002517multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2518 Predicate prdW = HasAVX512> {
2519 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2520 VEX, PD;
2521 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2522 VEX, PS;
2523 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2524 VEX, PS, VEX_W;
2525 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2526 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527}
2528
2529defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002530defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002531
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002532// Mask shift
2533multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2534 SDNode OpNode> {
2535 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002536 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002537 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002538 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2540}
2541
2542multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2543 SDNode OpNode> {
2544 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002545 VEX, TAPD, VEX_W;
2546 let Predicates = [HasDQI] in
2547 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2548 VEX, TAPD;
2549 let Predicates = [HasBWI] in {
2550 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2551 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002552 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2553 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002554 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555}
2556
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002557defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2558defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559
2560// Mask setting all 0s or 1s
2561multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2562 let Predicates = [HasAVX512] in
2563 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2564 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2565 [(set KRC:$dst, (VT Val))]>;
2566}
2567
2568multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002569 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002570 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002571 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2572 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573}
2574
2575defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2576defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2577
2578// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2579let Predicates = [HasAVX512] in {
2580 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002581 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2582 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002583 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002584 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2585 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002586 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002587 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2588 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002590
2591// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2592multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2593 RegisterClass RC, ValueType VT> {
2594 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2595 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002596
Igor Bregerf1bd7612016-03-06 07:46:03 +00002597 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002598 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002599}
2600
2601defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2602defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2603defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2604defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2605defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2606
2607defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2608defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2609defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2610defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2611
2612defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2613defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2614defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2615
2616defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2617defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2618
2619defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620
Igor Breger999ac752016-03-08 15:21:25 +00002621def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002622 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002623 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2624 VK2))>;
2625def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002626 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002627 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2628 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2630 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002631def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2632 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002633def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2634 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2635
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002636
Igor Breger86724082016-08-14 05:25:07 +00002637// Patterns for kmask shift
2638multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2639 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002640 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002641 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002642 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002643 RC))>;
2644 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002645 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002646 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002647 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002648 RC))>;
2649}
2650
2651defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2652defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2653defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002654//===----------------------------------------------------------------------===//
2655// AVX-512 - Aligned and unaligned load and store
2656//
2657
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658
2659multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002660 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002661 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002662 let hasSideEffects = 0 in {
2663 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002664 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 _.ExeDomain>, EVEX;
2666 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2667 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002668 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002669 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002670 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2671 (_.VT _.RC:$src),
2672 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673 EVEX, EVEX_KZ;
2674
Craig Topper4e7b8882016-10-03 02:00:29 +00002675 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002676 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002678 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002679 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2680 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002681
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 let Constraints = "$src0 = $dst" in {
2683 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2684 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2685 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2686 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002687 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002688 (_.VT _.RC:$src1),
2689 (_.VT _.RC:$src0))))], _.ExeDomain>,
2690 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002691 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002692 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2693 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002694 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2695 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002696 [(set _.RC:$dst, (_.VT
2697 (vselect _.KRCWM:$mask,
2698 (_.VT (bitconvert (ld_frag addr:$src1))),
2699 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002700 }
Craig Toppere1cac152016-06-07 07:27:54 +00002701 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2703 (ins _.KRCWM:$mask, _.MemOp:$src),
2704 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2705 "${dst} {${mask}} {z}, $src}",
2706 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2707 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2708 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002709 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002710 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2711 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2712
2713 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2714 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2715
2716 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2717 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2718 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002719}
2720
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002721multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2722 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002723 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002724 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002725 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002726 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727
2728 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002729 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002730 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002731 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002732 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002733 }
2734}
2735
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2737 AVX512VLVectorVTInfo _,
2738 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002739 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 let Predicates = [prd] in
2741 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002742 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 let Predicates = [prd, HasVLX] in {
2745 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002746 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002748 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002749 }
2750}
2751
2752multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002753 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002754
Craig Topper99f6b622016-05-01 01:03:56 +00002755 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002756 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2757 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2758 [], _.ExeDomain>, EVEX;
2759 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2760 (ins _.KRCWM:$mask, _.RC:$src),
2761 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2762 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002763 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002764 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002765 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002766 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 "${dst} {${mask}} {z}, $src}",
2768 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002769 }
Igor Breger81b79de2015-11-19 07:43:43 +00002770
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002771 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002772 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002773 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002774 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2776 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2777 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002778
2779 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2780 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2781 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002782}
2783
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002784
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002785multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2786 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002787 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002788 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2789 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002790
2791 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002792 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2793 masked_store_unaligned>, EVEX_V256;
2794 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2795 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002796 }
2797}
2798
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002799multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2800 AVX512VLVectorVTInfo _, Predicate prd> {
2801 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002802 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2803 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804
2805 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002806 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2807 masked_store_aligned256>, EVEX_V256;
2808 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2809 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810 }
2811}
2812
2813defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2814 HasAVX512>,
2815 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2816 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2817
2818defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2819 HasAVX512>,
2820 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2821 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2822
Craig Topperc9293492016-02-26 06:50:29 +00002823defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002824 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002825 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002826 PS, EVEX_CD8<32, CD8VF>;
2827
Craig Topper4e7b8882016-10-03 02:00:29 +00002828defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002829 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002830 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2831 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002832
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002833defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2834 HasAVX512>,
2835 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2836 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002837
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002838defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2839 HasAVX512>,
2840 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2841 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002842
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002843defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2844 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002845 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2846
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002847defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2848 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002849 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2850
Craig Topperc9293492016-02-26 06:50:29 +00002851defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002852 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002853 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002854 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2855
Craig Topperc9293492016-02-26 06:50:29 +00002856defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002857 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002858 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002859 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002860
Craig Topperd875d6b2016-09-29 06:07:09 +00002861// Special instructions to help with spilling when we don't have VLX. We need
2862// to load or store from a ZMM register instead. These are converted in
2863// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002864let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002865 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2866def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2867 "", []>;
2868def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2869 "", []>;
2870def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2871 "", []>;
2872def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2873 "", []>;
2874}
2875
2876let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002877def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002878 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002879def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002880 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002881def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002882 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002883def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002884 "", []>;
2885}
2886
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002887def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002888 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002889 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002890 VK8), VR512:$src)>;
2891
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002892def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002893 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002894 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002895
Craig Topper33c550c2016-05-22 00:39:30 +00002896// These patterns exist to prevent the above patterns from introducing a second
2897// mask inversion when one already exists.
2898def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2899 (bc_v8i64 (v16i32 immAllZerosV)),
2900 (v8i64 VR512:$src))),
2901 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2902def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2903 (v16i32 immAllZerosV),
2904 (v16i32 VR512:$src))),
2905 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2906
Craig Topper14aa2662016-08-11 06:04:04 +00002907let Predicates = [HasVLX, NoBWI] in {
2908 // 128-bit load/store without BWI.
2909 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2910 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2911 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2912 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2913 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2914 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2915 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2916 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2917
2918 // 256-bit load/store without BWI.
2919 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2920 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2921 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2922 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2923 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2924 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2925 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2926 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2927}
2928
Craig Topper95bdabd2016-05-22 23:44:33 +00002929let Predicates = [HasVLX] in {
2930 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2931 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2932 def : Pat<(alignedstore (v2f64 (extract_subvector
2933 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2934 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2935 def : Pat<(alignedstore (v4f32 (extract_subvector
2936 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2937 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2938 def : Pat<(alignedstore (v2i64 (extract_subvector
2939 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2940 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2941 def : Pat<(alignedstore (v4i32 (extract_subvector
2942 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2943 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2944 def : Pat<(alignedstore (v8i16 (extract_subvector
2945 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2946 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2947 def : Pat<(alignedstore (v16i8 (extract_subvector
2948 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2949 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2950
2951 def : Pat<(store (v2f64 (extract_subvector
2952 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2953 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2954 def : Pat<(store (v4f32 (extract_subvector
2955 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2956 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2957 def : Pat<(store (v2i64 (extract_subvector
2958 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2959 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2960 def : Pat<(store (v4i32 (extract_subvector
2961 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2962 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2963 def : Pat<(store (v8i16 (extract_subvector
2964 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2965 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2966 def : Pat<(store (v16i8 (extract_subvector
2967 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2968 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2969
2970 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2971 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2972 def : Pat<(alignedstore (v2f64 (extract_subvector
2973 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2974 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2975 def : Pat<(alignedstore (v4f32 (extract_subvector
2976 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2977 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2978 def : Pat<(alignedstore (v2i64 (extract_subvector
2979 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2980 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2981 def : Pat<(alignedstore (v4i32 (extract_subvector
2982 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2983 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2984 def : Pat<(alignedstore (v8i16 (extract_subvector
2985 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2986 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2987 def : Pat<(alignedstore (v16i8 (extract_subvector
2988 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2989 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2990
2991 def : Pat<(store (v2f64 (extract_subvector
2992 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2993 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2994 def : Pat<(store (v4f32 (extract_subvector
2995 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2996 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2997 def : Pat<(store (v2i64 (extract_subvector
2998 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2999 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3000 def : Pat<(store (v4i32 (extract_subvector
3001 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3002 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3003 def : Pat<(store (v8i16 (extract_subvector
3004 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3005 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3006 def : Pat<(store (v16i8 (extract_subvector
3007 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3008 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3009
3010 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3011 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3012 def : Pat<(alignedstore (v4f64 (extract_subvector
3013 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3014 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3015 def : Pat<(alignedstore (v8f32 (extract_subvector
3016 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3017 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3018 def : Pat<(alignedstore (v4i64 (extract_subvector
3019 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3020 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3021 def : Pat<(alignedstore (v8i32 (extract_subvector
3022 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3023 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3024 def : Pat<(alignedstore (v16i16 (extract_subvector
3025 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3026 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3027 def : Pat<(alignedstore (v32i8 (extract_subvector
3028 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3029 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3030
3031 def : Pat<(store (v4f64 (extract_subvector
3032 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3033 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3034 def : Pat<(store (v8f32 (extract_subvector
3035 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3036 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3037 def : Pat<(store (v4i64 (extract_subvector
3038 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3039 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3040 def : Pat<(store (v8i32 (extract_subvector
3041 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3042 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3043 def : Pat<(store (v16i16 (extract_subvector
3044 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3045 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3046 def : Pat<(store (v32i8 (extract_subvector
3047 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3048 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3049}
3050
3051
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052// Move Int Doubleword to Packed Double Int
3053//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003054def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003055 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 [(set VR128X:$dst,
3057 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003058 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003059def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003060 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 [(set VR128X:$dst,
3062 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003063 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003064def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003065 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 [(set VR128X:$dst,
3067 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003068 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003069let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3070def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3071 (ins i64mem:$src),
3072 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003073 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003074let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003075def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003076 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003077 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003079def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003080 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003081 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003083def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003084 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003085 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3087 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003088}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089
3090// Move Int Doubleword to Single Scalar
3091//
Craig Topper88adf2a2013-10-12 05:41:08 +00003092let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003093def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003094 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003096 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003098def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003099 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003101 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003102}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003104// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003106def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003107 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003108 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003110 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003111def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003113 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003114 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003116 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003118// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119//
3120def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003121 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3123 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003124 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125 Requires<[HasAVX512, In64BitMode]>;
3126
Craig Topperc648c9b2015-12-28 06:11:42 +00003127let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3128def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3129 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003130 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003131 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132
Craig Topperc648c9b2015-12-28 06:11:42 +00003133def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3134 (ins i64mem:$dst, VR128X:$src),
3135 "vmovq\t{$src, $dst|$dst, $src}",
3136 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3137 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003138 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003139 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3140
3141let hasSideEffects = 0 in
3142def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3143 (ins VR128X:$src),
3144 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003145 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003146
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147// Move Scalar Single to Double Int
3148//
Craig Topper88adf2a2013-10-12 05:41:08 +00003149let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003150def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003152 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003154 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003155def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003156 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003157 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003159 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003160}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161
3162// Move Quadword Int to Packed Quadword Int
3163//
Craig Topperc648c9b2015-12-28 06:11:42 +00003164def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003166 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167 [(set VR128X:$dst,
3168 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003169 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003170
3171//===----------------------------------------------------------------------===//
3172// AVX-512 MOVSS, MOVSD
3173//===----------------------------------------------------------------------===//
3174
Craig Topperc7de3a12016-07-29 02:49:08 +00003175multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003176 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003177 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3178 (ins _.RC:$src1, _.FRC:$src2),
3179 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3180 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3181 (scalar_to_vector _.FRC:$src2))))],
3182 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3183 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3184 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3185 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3186 "$dst {${mask}} {z}, $src1, $src2}"),
3187 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3188 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3189 _.ImmAllZerosV)))],
3190 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3191 let Constraints = "$src0 = $dst" in
3192 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3193 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3194 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3195 "$dst {${mask}}, $src1, $src2}"),
3196 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3197 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3198 (_.VT _.RC:$src0))))],
3199 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003200 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003201 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3202 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3203 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3204 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3205 let mayLoad = 1, hasSideEffects = 0 in {
3206 let Constraints = "$src0 = $dst" in
3207 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3208 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3209 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3210 "$dst {${mask}}, $src}"),
3211 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3212 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3213 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3214 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3215 "$dst {${mask}} {z}, $src}"),
3216 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003217 }
Craig Toppere1cac152016-06-07 07:27:54 +00003218 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3219 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3220 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3221 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003222 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003223 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3224 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3225 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3226 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227}
3228
Asaf Badouh41ecf462015-12-06 13:26:56 +00003229defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3230 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231
Asaf Badouh41ecf462015-12-06 13:26:56 +00003232defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3233 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003234
Craig Topper74ed0872016-05-18 06:55:59 +00003235def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003236 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003237 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003238
Craig Topper74ed0872016-05-18 06:55:59 +00003239def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003240 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003241 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003243def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3244 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3245 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3246
Craig Topper99f6b622016-05-01 01:03:56 +00003247let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003248defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3249 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3250 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3251 XS, EVEX_4V, VEX_LIG;
3252
Craig Topper99f6b622016-05-01 01:03:56 +00003253let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003254defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3255 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3256 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3257 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003258
3259let Predicates = [HasAVX512] in {
3260 let AddedComplexity = 15 in {
3261 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3262 // MOVS{S,D} to the lower bits.
3263 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3264 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3265 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3266 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3267 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3268 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3269 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3270 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003271 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272
3273 // Move low f32 and clear high bits.
3274 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3275 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003276 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3278 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3279 (SUBREG_TO_REG (i32 0),
3280 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003281 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003282 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3283 (SUBREG_TO_REG (i32 0),
3284 (VMOVSSZrr (v4f32 (V_SET0)),
3285 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3286 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3287 (SUBREG_TO_REG (i32 0),
3288 (VMOVSSZrr (v4i32 (V_SET0)),
3289 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290
3291 let AddedComplexity = 20 in {
3292 // MOVSSrm zeros the high parts of the register; represent this
3293 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3294 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3295 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3296 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3297 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3298 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3299 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003300 def : Pat<(v4f32 (X86vzload addr:$src)),
3301 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003302
3303 // MOVSDrm zeros the high parts of the register; represent this
3304 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3305 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3306 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3307 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3308 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3309 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3310 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3311 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3312 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3313 def : Pat<(v2f64 (X86vzload addr:$src)),
3314 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3315
3316 // Represent the same patterns above but in the form they appear for
3317 // 256-bit types
3318 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3319 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003320 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3322 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3323 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003324 def : Pat<(v8f32 (X86vzload addr:$src)),
3325 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3327 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3328 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003329 def : Pat<(v4f64 (X86vzload addr:$src)),
3330 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003331
3332 // Represent the same patterns above but in the form they appear for
3333 // 512-bit types
3334 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3335 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3336 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3337 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3338 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3339 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003340 def : Pat<(v16f32 (X86vzload addr:$src)),
3341 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003342 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3343 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3344 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003345 def : Pat<(v8f64 (X86vzload addr:$src)),
3346 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003347 }
3348 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3349 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3350 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3351 FR32X:$src)), sub_xmm)>;
3352 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3353 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3354 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3355 FR64X:$src)), sub_xmm)>;
3356 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3357 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003358 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003359
3360 // Move low f64 and clear high bits.
3361 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3362 (SUBREG_TO_REG (i32 0),
3363 (VMOVSDZrr (v2f64 (V_SET0)),
3364 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003365 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3366 (SUBREG_TO_REG (i32 0),
3367 (VMOVSDZrr (v2f64 (V_SET0)),
3368 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003369
3370 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3371 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3372 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003373 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3374 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3375 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376
3377 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003378 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379 addr:$dst),
3380 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381
3382 // Shuffle with VMOVSS
3383 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3384 (VMOVSSZrr (v4i32 VR128X:$src1),
3385 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3386 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3387 (VMOVSSZrr (v4f32 VR128X:$src1),
3388 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3389
3390 // 256-bit variants
3391 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3392 (SUBREG_TO_REG (i32 0),
3393 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3394 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3395 sub_xmm)>;
3396 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3397 (SUBREG_TO_REG (i32 0),
3398 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3399 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3400 sub_xmm)>;
3401
3402 // Shuffle with VMOVSD
3403 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3404 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3405 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3406 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3407 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3408 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3409 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3410 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3411
3412 // 256-bit variants
3413 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3414 (SUBREG_TO_REG (i32 0),
3415 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3416 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3417 sub_xmm)>;
3418 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3419 (SUBREG_TO_REG (i32 0),
3420 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3421 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3422 sub_xmm)>;
3423
3424 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3425 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3426 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3427 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3428 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3429 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3430 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3431 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3432}
3433
3434let AddedComplexity = 15 in
3435def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3436 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003437 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003438 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003439 (v2i64 VR128X:$src))))],
3440 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3441
Igor Breger4ec5abf2015-11-03 07:30:17 +00003442let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3444 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003445 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 [(set VR128X:$dst, (v2i64 (X86vzmovl
3447 (loadv2i64 addr:$src))))],
3448 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3449 EVEX_CD8<8, CD8VT8>;
3450
3451let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003452 let AddedComplexity = 15 in {
3453 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3454 (VMOVDI2PDIZrr GR32:$src)>;
3455
3456 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3457 (VMOV64toPQIZrr GR64:$src)>;
3458
3459 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3460 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3461 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003462
3463 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3464 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3465 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003466 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3468 let AddedComplexity = 20 in {
3469 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3470 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3472 (VMOVDI2PDIZrm addr:$src)>;
3473 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3474 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003475 def : Pat<(v4i32 (X86vzload addr:$src)),
3476 (VMOVDI2PDIZrm addr:$src)>;
3477 def : Pat<(v8i32 (X86vzload addr:$src)),
3478 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003479 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003480 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003481 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003482 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003483 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003484 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003485 def : Pat<(v4i64 (X86vzload addr:$src)),
3486 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003487 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003488
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003489 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3490 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3491 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3492 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003493 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3494 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3495 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3496
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003497 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003498 def : Pat<(v16i32 (X86vzload addr:$src)),
3499 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003500 def : Pat<(v8i64 (X86vzload addr:$src)),
3501 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502}
3503
3504def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3505 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3506
3507def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3508 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3509
3510def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3511 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3512
3513def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3514 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3515
3516//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003517// AVX-512 - Non-temporals
3518//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003519let SchedRW = [WriteLoad] in {
3520 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3521 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3522 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3523 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3524 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003525
Craig Topper2f90c1f2016-06-07 07:27:57 +00003526 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003527 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003528 (ins i256mem:$src),
3529 "vmovntdqa\t{$src, $dst|$dst, $src}",
3530 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3531 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3532 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003533
Robert Khasanoved882972014-08-13 10:46:00 +00003534 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003535 (ins i128mem:$src),
3536 "vmovntdqa\t{$src, $dst|$dst, $src}",
3537 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3538 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3539 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003540 }
Adam Nemetefd07852014-06-18 16:51:10 +00003541}
3542
Igor Bregerd3341f52016-01-20 13:11:47 +00003543multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3544 PatFrag st_frag = alignednontemporalstore,
3545 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003546 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003547 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003548 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003549 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3550 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003551}
3552
Igor Bregerd3341f52016-01-20 13:11:47 +00003553multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3554 AVX512VLVectorVTInfo VTInfo> {
3555 let Predicates = [HasAVX512] in
3556 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003557
Igor Bregerd3341f52016-01-20 13:11:47 +00003558 let Predicates = [HasAVX512, HasVLX] in {
3559 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3560 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003561 }
3562}
3563
Igor Bregerd3341f52016-01-20 13:11:47 +00003564defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3565defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3566defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003567
Craig Topper707c89c2016-05-08 23:43:17 +00003568let Predicates = [HasAVX512], AddedComplexity = 400 in {
3569 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3570 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3571 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3572 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3573 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3574 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003575
3576 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3577 (VMOVNTDQAZrm addr:$src)>;
3578 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3579 (VMOVNTDQAZrm addr:$src)>;
3580 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3581 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003582 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003583 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003584 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003585 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003586 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003587 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003588}
3589
Craig Topperc41320d2016-05-08 23:08:45 +00003590let Predicates = [HasVLX], AddedComplexity = 400 in {
3591 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3592 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3593 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3594 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3595 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3596 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3597
Simon Pilgrim9a896232016-06-07 13:34:24 +00003598 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3599 (VMOVNTDQAZ256rm addr:$src)>;
3600 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3601 (VMOVNTDQAZ256rm addr:$src)>;
3602 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3603 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003604 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003605 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003606 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003607 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003608 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003609 (VMOVNTDQAZ256rm addr:$src)>;
3610
Craig Topperc41320d2016-05-08 23:08:45 +00003611 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3612 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3613 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3614 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3615 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3616 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003617
3618 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3619 (VMOVNTDQAZ128rm addr:$src)>;
3620 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3621 (VMOVNTDQAZ128rm addr:$src)>;
3622 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3623 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003624 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003625 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003626 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003627 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003628 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003629 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003630}
3631
Adam Nemet7f62b232014-06-10 16:39:53 +00003632//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003633// AVX-512 - Integer arithmetic
3634//
3635multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003636 X86VectorVTInfo _, OpndItins itins,
3637 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003638 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003639 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003640 "$src2, $src1", "$src1, $src2",
3641 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003642 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003643 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003644
Craig Toppere1cac152016-06-07 07:27:54 +00003645 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3646 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3647 "$src2, $src1", "$src1, $src2",
3648 (_.VT (OpNode _.RC:$src1,
3649 (bitconvert (_.LdFrag addr:$src2)))),
3650 itins.rm>,
3651 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003652}
3653
3654multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3655 X86VectorVTInfo _, OpndItins itins,
3656 bit IsCommutable = 0> :
3657 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003658 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3659 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3660 "${src2}"##_.BroadcastStr##", $src1",
3661 "$src1, ${src2}"##_.BroadcastStr,
3662 (_.VT (OpNode _.RC:$src1,
3663 (X86VBroadcast
3664 (_.ScalarLdFrag addr:$src2)))),
3665 itins.rm>,
3666 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003667}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003668
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003669multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3670 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3671 Predicate prd, bit IsCommutable = 0> {
3672 let Predicates = [prd] in
3673 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3674 IsCommutable>, EVEX_V512;
3675
3676 let Predicates = [prd, HasVLX] in {
3677 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3678 IsCommutable>, EVEX_V256;
3679 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3680 IsCommutable>, EVEX_V128;
3681 }
3682}
3683
Robert Khasanov545d1b72014-10-14 14:36:19 +00003684multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3685 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3686 Predicate prd, bit IsCommutable = 0> {
3687 let Predicates = [prd] in
3688 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3689 IsCommutable>, EVEX_V512;
3690
3691 let Predicates = [prd, HasVLX] in {
3692 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3693 IsCommutable>, EVEX_V256;
3694 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3695 IsCommutable>, EVEX_V128;
3696 }
3697}
3698
3699multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3700 OpndItins itins, Predicate prd,
3701 bit IsCommutable = 0> {
3702 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3703 itins, prd, IsCommutable>,
3704 VEX_W, EVEX_CD8<64, CD8VF>;
3705}
3706
3707multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3708 OpndItins itins, Predicate prd,
3709 bit IsCommutable = 0> {
3710 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3711 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3712}
3713
3714multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3715 OpndItins itins, Predicate prd,
3716 bit IsCommutable = 0> {
3717 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3718 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3719}
3720
3721multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3722 OpndItins itins, Predicate prd,
3723 bit IsCommutable = 0> {
3724 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3725 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3726}
3727
3728multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3729 SDNode OpNode, OpndItins itins, Predicate prd,
3730 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003731 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003732 IsCommutable>;
3733
Igor Bregerf2460112015-07-26 14:41:44 +00003734 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003735 IsCommutable>;
3736}
3737
3738multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3739 SDNode OpNode, OpndItins itins, Predicate prd,
3740 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003741 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003742 IsCommutable>;
3743
Igor Bregerf2460112015-07-26 14:41:44 +00003744 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003745 IsCommutable>;
3746}
3747
3748multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3749 bits<8> opc_d, bits<8> opc_q,
3750 string OpcodeStr, SDNode OpNode,
3751 OpndItins itins, bit IsCommutable = 0> {
3752 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3753 itins, HasAVX512, IsCommutable>,
3754 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3755 itins, HasBWI, IsCommutable>;
3756}
3757
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003758multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003759 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003760 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3761 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003762 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003763 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003764 "$src2, $src1","$src1, $src2",
3765 (_Dst.VT (OpNode
3766 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003767 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003768 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003769 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003770 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3771 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3772 "$src2, $src1", "$src1, $src2",
3773 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3774 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003775 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003776 AVX512BIBase, EVEX_4V;
3777
3778 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3779 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3780 OpcodeStr,
3781 "${src2}"##_Brdct.BroadcastStr##", $src1",
3782 "$src1, ${src2}"##_Dst.BroadcastStr,
3783 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3784 (_Brdct.VT (X86VBroadcast
3785 (_Brdct.ScalarLdFrag addr:$src2)))))),
3786 itins.rm>,
3787 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003788}
3789
Robert Khasanov545d1b72014-10-14 14:36:19 +00003790defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3791 SSE_INTALU_ITINS_P, 1>;
3792defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3793 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003794defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3795 SSE_INTALU_ITINS_P, HasBWI, 1>;
3796defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3797 SSE_INTALU_ITINS_P, HasBWI, 0>;
3798defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003799 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003800defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003801 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003802defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003803 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003804defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003805 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003806defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003807 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003808defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003809 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003810defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003811 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003812defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003813 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003814defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003815 SSE_INTALU_ITINS_P, HasBWI, 1>;
3816
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003817multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003818 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3819 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3820 let Predicates = [prd] in
3821 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3822 _SrcVTInfo.info512, _DstVTInfo.info512,
3823 v8i64_info, IsCommutable>,
3824 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3825 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003826 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003827 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003828 v4i64x_info, IsCommutable>,
3829 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003830 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003831 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003832 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003833 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3834 }
Michael Liao66233b72015-08-06 09:06:20 +00003835}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003836
3837defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003838 avx512vl_i32_info, avx512vl_i64_info,
3839 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003840defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003841 avx512vl_i32_info, avx512vl_i64_info,
3842 X86pmuludq, HasAVX512, 1>;
3843defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3844 avx512vl_i8_info, avx512vl_i8_info,
3845 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003846
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003847multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3848 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003849 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3850 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3851 OpcodeStr,
3852 "${src2}"##_Src.BroadcastStr##", $src1",
3853 "$src1, ${src2}"##_Src.BroadcastStr,
3854 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3855 (_Src.VT (X86VBroadcast
3856 (_Src.ScalarLdFrag addr:$src2))))))>,
3857 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003858}
3859
Michael Liao66233b72015-08-06 09:06:20 +00003860multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3861 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003862 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003863 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003864 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003865 "$src2, $src1","$src1, $src2",
3866 (_Dst.VT (OpNode
3867 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003868 (_Src.VT _Src.RC:$src2))),
3869 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003870 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003871 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3872 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3873 "$src2, $src1", "$src1, $src2",
3874 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3875 (bitconvert (_Src.LdFrag addr:$src2))))>,
3876 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003877}
3878
3879multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3880 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003881 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003882 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3883 v32i16_info>,
3884 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3885 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003886 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003887 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3888 v16i16x_info>,
3889 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3890 v16i16x_info>, EVEX_V256;
3891 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3892 v8i16x_info>,
3893 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3894 v8i16x_info>, EVEX_V128;
3895 }
3896}
3897multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3898 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003899 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003900 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3901 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003902 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003903 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3904 v32i8x_info>, EVEX_V256;
3905 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3906 v16i8x_info>, EVEX_V128;
3907 }
3908}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003909
3910multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3911 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003912 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003913 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003914 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003915 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003916 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003917 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003918 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003919 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003920 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003921 }
3922}
3923
Craig Topperb6da6542016-05-01 17:38:32 +00003924defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3925defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3926defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3927defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003928
Craig Topper5acb5a12016-05-01 06:24:57 +00003929defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3930 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3931defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003932 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003933
Igor Bregerf2460112015-07-26 14:41:44 +00003934defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003935 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003936defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003937 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003938defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003939 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003940
Igor Bregerf2460112015-07-26 14:41:44 +00003941defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003942 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003943defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003944 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003945defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003946 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003947
Igor Bregerf2460112015-07-26 14:41:44 +00003948defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003949 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003950defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003951 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003952defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003953 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003954
Igor Bregerf2460112015-07-26 14:41:44 +00003955defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003956 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003957defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003958 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003959defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003960 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003963// AVX-512 Logical Instructions
3964//===----------------------------------------------------------------------===//
3965
Craig Topperabe80cc2016-08-28 06:06:28 +00003966multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3967 X86VectorVTInfo _, OpndItins itins,
3968 bit IsCommutable = 0> {
3969 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3970 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3971 "$src2, $src1", "$src1, $src2",
3972 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3973 (bitconvert (_.VT _.RC:$src2)))),
3974 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3975 _.RC:$src2)))),
3976 itins.rr, IsCommutable>,
3977 AVX512BIBase, EVEX_4V;
3978
3979 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3980 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3981 "$src2, $src1", "$src1, $src2",
3982 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3983 (bitconvert (_.LdFrag addr:$src2)))),
3984 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3985 (bitconvert (_.LdFrag addr:$src2)))))),
3986 itins.rm>,
3987 AVX512BIBase, EVEX_4V;
3988}
3989
3990multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3991 X86VectorVTInfo _, OpndItins itins,
3992 bit IsCommutable = 0> :
3993 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3994 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3995 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3996 "${src2}"##_.BroadcastStr##", $src1",
3997 "$src1, ${src2}"##_.BroadcastStr,
3998 (_.i64VT (OpNode _.RC:$src1,
3999 (bitconvert
4000 (_.VT (X86VBroadcast
4001 (_.ScalarLdFrag addr:$src2)))))),
4002 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4003 (bitconvert
4004 (_.VT (X86VBroadcast
4005 (_.ScalarLdFrag addr:$src2)))))))),
4006 itins.rm>,
4007 AVX512BIBase, EVEX_4V, EVEX_B;
4008}
4009
4010multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4011 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4012 Predicate prd, bit IsCommutable = 0> {
4013 let Predicates = [prd] in
4014 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4015 IsCommutable>, EVEX_V512;
4016
4017 let Predicates = [prd, HasVLX] in {
4018 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4019 IsCommutable>, EVEX_V256;
4020 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4021 IsCommutable>, EVEX_V128;
4022 }
4023}
4024
4025multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4026 OpndItins itins, Predicate prd,
4027 bit IsCommutable = 0> {
4028 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4029 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4030}
4031
4032multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4033 OpndItins itins, Predicate prd,
4034 bit IsCommutable = 0> {
4035 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4036 itins, prd, IsCommutable>,
4037 VEX_W, EVEX_CD8<64, CD8VF>;
4038}
4039
4040multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4041 SDNode OpNode, OpndItins itins, Predicate prd,
4042 bit IsCommutable = 0> {
4043 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4044 IsCommutable>;
4045
4046 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4047 IsCommutable>;
4048}
4049
4050defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004051 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004052defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004053 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004054defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004055 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004056defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004057 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058
4059//===----------------------------------------------------------------------===//
4060// AVX-512 FP arithmetic
4061//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004062multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4063 SDNode OpNode, SDNode VecNode, OpndItins itins,
4064 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004065 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004066 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4067 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4068 "$src2, $src1", "$src1, $src2",
4069 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4070 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004071 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004072
4073 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004074 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004075 "$src2, $src1", "$src1, $src2",
4076 (VecNode (_.VT _.RC:$src1),
4077 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4078 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004079 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004080 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004081 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004082 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004083 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4084 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004085 itins.rr> {
4086 let isCommutable = IsCommutable;
4087 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004088 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004089 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004090 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4091 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004092 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004093 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004094 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004095}
4096
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004097multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004098 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004099 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004100 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4101 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4102 "$rc, $src2, $src1", "$src1, $src2, $rc",
4103 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004104 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004105 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004106}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004107multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4108 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004109 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004110 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4111 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004112 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004113 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004114 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004115}
4116
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004117multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4118 SDNode VecNode,
4119 SizeItins itins, bit IsCommutable> {
4120 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4121 itins.s, IsCommutable>,
4122 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4123 itins.s, IsCommutable>,
4124 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4125 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4126 itins.d, IsCommutable>,
4127 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4128 itins.d, IsCommutable>,
4129 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4130}
4131
4132multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4133 SDNode VecNode,
4134 SizeItins itins, bit IsCommutable> {
4135 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4136 itins.s, IsCommutable>,
4137 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4138 itins.s, IsCommutable>,
4139 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4140 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4141 itins.d, IsCommutable>,
4142 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4143 itins.d, IsCommutable>,
4144 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4145}
4146defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004147defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004148defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004149defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004150defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4151defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4152
4153// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4154// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4155multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4156 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004157 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004158 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4159 (ins _.FRC:$src1, _.FRC:$src2),
4160 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4161 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004162 itins.rr> {
4163 let isCommutable = 1;
4164 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004165 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4166 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4167 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4168 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4169 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4170 }
4171}
4172defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4173 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4174 EVEX_CD8<32, CD8VT1>;
4175
4176defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4177 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4178 EVEX_CD8<64, CD8VT1>;
4179
4180defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4181 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4182 EVEX_CD8<32, CD8VT1>;
4183
4184defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4185 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4186 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004187
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004189 X86VectorVTInfo _, OpndItins itins,
4190 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004191 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004192 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4193 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4194 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004195 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4196 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004197 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4198 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4199 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004200 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4201 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004202 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4203 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4204 "${src2}"##_.BroadcastStr##", $src1",
4205 "$src1, ${src2}"##_.BroadcastStr,
4206 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004207 (_.ScalarLdFrag addr:$src2)))),
4208 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004209 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004210}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004211
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004212multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004213 X86VectorVTInfo _> {
4214 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004215 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4216 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4217 "$rc, $src2, $src1", "$src1, $src2, $rc",
4218 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4219 EVEX_4V, EVEX_B, EVEX_RC;
4220}
4221
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004222
4223multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004224 X86VectorVTInfo _> {
4225 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004226 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4227 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4228 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4229 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4230 EVEX_4V, EVEX_B;
4231}
4232
Michael Liao66233b72015-08-06 09:06:20 +00004233multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004234 Predicate prd, SizeItins itins,
4235 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004236 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004237 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004238 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004239 EVEX_CD8<32, CD8VF>;
4240 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004241 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004242 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004243 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004244
Robert Khasanov595e5982014-10-29 15:43:02 +00004245 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004246 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004247 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004248 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004249 EVEX_CD8<32, CD8VF>;
4250 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004251 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004252 EVEX_CD8<32, CD8VF>;
4253 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004254 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004255 EVEX_CD8<64, CD8VF>;
4256 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004257 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004258 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004259 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004260}
4261
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004262multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004263 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004264 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004265 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004266 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4267}
4268
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004269multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004270 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004271 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004272 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004273 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4274}
4275
Craig Topper9433f972016-08-02 06:16:53 +00004276defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4277 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004278 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004279defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4280 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004281 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004282defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004283 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004284defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004285 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004286defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4287 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004288 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004289defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4290 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004291 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004292let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004293 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4294 SSE_ALU_ITINS_P, 1>;
4295 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4296 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004297}
Craig Topper9433f972016-08-02 06:16:53 +00004298defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4299 SSE_ALU_ITINS_P, 1>;
4300defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4301 SSE_ALU_ITINS_P, 0>;
4302defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4303 SSE_ALU_ITINS_P, 1>;
4304defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4305 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004306
Craig Topper8f6827c2016-08-31 05:37:52 +00004307// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004308multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4309 X86VectorVTInfo _, Predicate prd> {
4310let Predicates = [prd] in {
4311 // Masked register-register logical operations.
4312 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4313 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4314 _.RC:$src0)),
4315 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4316 _.RC:$src1, _.RC:$src2)>;
4317 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4318 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4319 _.ImmAllZerosV)),
4320 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4321 _.RC:$src2)>;
4322 // Masked register-memory logical operations.
4323 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4324 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4325 (load addr:$src2)))),
4326 _.RC:$src0)),
4327 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4328 _.RC:$src1, addr:$src2)>;
4329 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4330 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4331 _.ImmAllZerosV)),
4332 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4333 addr:$src2)>;
4334 // Register-broadcast logical operations.
4335 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4336 (bitconvert (_.VT (X86VBroadcast
4337 (_.ScalarLdFrag addr:$src2)))))),
4338 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4339 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4340 (bitconvert
4341 (_.i64VT (OpNode _.RC:$src1,
4342 (bitconvert (_.VT
4343 (X86VBroadcast
4344 (_.ScalarLdFrag addr:$src2))))))),
4345 _.RC:$src0)),
4346 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4347 _.RC:$src1, addr:$src2)>;
4348 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4349 (bitconvert
4350 (_.i64VT (OpNode _.RC:$src1,
4351 (bitconvert (_.VT
4352 (X86VBroadcast
4353 (_.ScalarLdFrag addr:$src2))))))),
4354 _.ImmAllZerosV)),
4355 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4356 _.RC:$src1, addr:$src2)>;
4357}
Craig Topper8f6827c2016-08-31 05:37:52 +00004358}
4359
Craig Topper45d65032016-09-02 05:29:13 +00004360multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4361 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4362 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4363 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4364 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4365 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4366 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004367}
4368
Craig Topper45d65032016-09-02 05:29:13 +00004369defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4370defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4371defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4372defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4373
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004374multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4375 X86VectorVTInfo _> {
4376 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4377 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4378 "$src2, $src1", "$src1, $src2",
4379 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004380 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4381 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4382 "$src2, $src1", "$src1, $src2",
4383 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4384 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4385 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4386 "${src2}"##_.BroadcastStr##", $src1",
4387 "$src1, ${src2}"##_.BroadcastStr,
4388 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4389 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4390 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004391}
4392
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004393multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4394 X86VectorVTInfo _> {
4395 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4396 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4397 "$src2, $src1", "$src1, $src2",
4398 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004399 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4400 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4401 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004402 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004403 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4404 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004405}
4406
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004407multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004408 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004409 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4410 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004411 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004412 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4413 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004414 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4415 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004416 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004417 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4418 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004419 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4420
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004421 // Define only if AVX512VL feature is present.
4422 let Predicates = [HasVLX] in {
4423 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4424 EVEX_V128, EVEX_CD8<32, CD8VF>;
4425 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4426 EVEX_V256, EVEX_CD8<32, CD8VF>;
4427 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4428 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4429 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4430 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4431 }
4432}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004433defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004434
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004435//===----------------------------------------------------------------------===//
4436// AVX-512 VPTESTM instructions
4437//===----------------------------------------------------------------------===//
4438
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004439multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4440 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004441 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004442 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4443 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4444 "$src2, $src1", "$src1, $src2",
4445 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4446 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004447 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4448 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4449 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004450 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004451 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4452 EVEX_4V,
4453 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004454}
4455
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004456multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4457 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004458 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4459 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4460 "${src2}"##_.BroadcastStr##", $src1",
4461 "$src1, ${src2}"##_.BroadcastStr,
4462 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4463 (_.ScalarLdFrag addr:$src2))))>,
4464 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004465}
Igor Bregerfca0a342016-01-28 13:19:25 +00004466
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004467// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004468multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4469 X86VectorVTInfo _, string Suffix> {
4470 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4471 (_.KVT (COPY_TO_REGCLASS
4472 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004473 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004474 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004475 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004476 _.RC:$src2, _.SubRegIdx)),
4477 _.KRC))>;
4478}
4479
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004480multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004481 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004482 let Predicates = [HasAVX512] in
4483 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4484 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4485
4486 let Predicates = [HasAVX512, HasVLX] in {
4487 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4488 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4489 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4490 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4491 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004492 let Predicates = [HasAVX512, NoVLX] in {
4493 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4494 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004495 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004496}
4497
4498multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4499 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004500 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004501 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004502 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004503}
4504
4505multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4506 SDNode OpNode> {
4507 let Predicates = [HasBWI] in {
4508 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4509 EVEX_V512, VEX_W;
4510 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4511 EVEX_V512;
4512 }
4513 let Predicates = [HasVLX, HasBWI] in {
4514
4515 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4516 EVEX_V256, VEX_W;
4517 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4518 EVEX_V128, VEX_W;
4519 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4520 EVEX_V256;
4521 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4522 EVEX_V128;
4523 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004524
Igor Bregerfca0a342016-01-28 13:19:25 +00004525 let Predicates = [HasAVX512, NoVLX] in {
4526 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4527 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4528 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4529 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004530 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004531
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004532}
4533
4534multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4535 SDNode OpNode> :
4536 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4537 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4538
4539defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4540defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004541
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004542
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004543//===----------------------------------------------------------------------===//
4544// AVX-512 Shift instructions
4545//===----------------------------------------------------------------------===//
4546multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004547 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004548 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004549 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004550 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004551 "$src2, $src1", "$src1, $src2",
4552 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004553 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004554 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004555 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004556 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004557 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4558 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004559 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004561}
4562
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004563multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4564 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004565 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004566 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4567 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4568 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4569 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004570 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004571}
4572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004573multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004574 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004575 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004576 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004577 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4578 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4579 "$src2, $src1", "$src1, $src2",
4580 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004581 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004582 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4583 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4584 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004585 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004586 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004587 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004588 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004589}
4590
Cameron McInally5fb084e2014-12-11 17:13:05 +00004591multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004592 ValueType SrcVT, PatFrag bc_frag,
4593 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4594 let Predicates = [prd] in
4595 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4596 VTInfo.info512>, EVEX_V512,
4597 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4598 let Predicates = [prd, HasVLX] in {
4599 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4600 VTInfo.info256>, EVEX_V256,
4601 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4602 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4603 VTInfo.info128>, EVEX_V128,
4604 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4605 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004606}
4607
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004608multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4609 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004610 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004611 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004612 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004613 avx512vl_i64_info, HasAVX512>, VEX_W;
4614 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4615 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004616}
4617
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004618multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4619 string OpcodeStr, SDNode OpNode,
4620 AVX512VLVectorVTInfo VTInfo> {
4621 let Predicates = [HasAVX512] in
4622 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4623 VTInfo.info512>,
4624 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4625 VTInfo.info512>, EVEX_V512;
4626 let Predicates = [HasAVX512, HasVLX] in {
4627 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4628 VTInfo.info256>,
4629 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4630 VTInfo.info256>, EVEX_V256;
4631 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4632 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004633 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004634 VTInfo.info128>, EVEX_V128;
4635 }
4636}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004637
Michael Liao66233b72015-08-06 09:06:20 +00004638multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004639 Format ImmFormR, Format ImmFormM,
4640 string OpcodeStr, SDNode OpNode> {
4641 let Predicates = [HasBWI] in
4642 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4643 v32i16_info>, EVEX_V512;
4644 let Predicates = [HasVLX, HasBWI] in {
4645 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4646 v16i16x_info>, EVEX_V256;
4647 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4648 v8i16x_info>, EVEX_V128;
4649 }
4650}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004651
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004652multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4653 Format ImmFormR, Format ImmFormM,
4654 string OpcodeStr, SDNode OpNode> {
4655 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4656 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4657 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4658 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4659}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004660
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004661defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004662 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004663
4664defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004665 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004666
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004667defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004668 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004669
Michael Zuckerman298a6802016-01-13 12:39:33 +00004670defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004671defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004672
4673defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4674defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4675defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004676
4677//===-------------------------------------------------------------------===//
4678// Variable Bit Shifts
4679//===-------------------------------------------------------------------===//
4680multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004681 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004682 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004683 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4684 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4685 "$src2, $src1", "$src1, $src2",
4686 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004687 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004688 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4689 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4690 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004691 (_.VT (OpNode _.RC:$src1,
4692 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004693 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004694 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004695 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004696}
4697
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004698multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4699 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004700 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004701 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4702 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4703 "${src2}"##_.BroadcastStr##", $src1",
4704 "$src1, ${src2}"##_.BroadcastStr,
4705 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4706 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004707 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004708 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4709}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004710multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4711 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004712 let Predicates = [HasAVX512] in
4713 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4714 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4715
4716 let Predicates = [HasAVX512, HasVLX] in {
4717 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4718 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4719 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4720 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4721 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004722}
4723
4724multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4725 SDNode OpNode> {
4726 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004727 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004728 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004729 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004730}
4731
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004732// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004733multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4734 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004735 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004736 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004737 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004738 (!cast<Instruction>(NAME#"WZrr")
4739 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4740 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4741 sub_ymm)>;
4742
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004743 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004744 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004745 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004746 (!cast<Instruction>(NAME#"WZrr")
4747 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4748 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4749 sub_xmm)>;
4750 }
4751}
4752
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004753multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4754 SDNode OpNode> {
4755 let Predicates = [HasBWI] in
4756 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4757 EVEX_V512, VEX_W;
4758 let Predicates = [HasVLX, HasBWI] in {
4759
4760 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4761 EVEX_V256, VEX_W;
4762 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4763 EVEX_V128, VEX_W;
4764 }
4765}
4766
4767defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004768 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4769 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004770
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004771defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004772 avx512_var_shift_w<0x11, "vpsravw", sra>,
4773 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004774
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004775defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004776 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4777 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004778defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4779defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004780
Craig Topper05629d02016-07-24 07:32:45 +00004781// Special handing for handling VPSRAV intrinsics.
4782multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4783 list<Predicate> p> {
4784 let Predicates = p in {
4785 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4786 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4787 _.RC:$src2)>;
4788 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4789 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4790 _.RC:$src1, addr:$src2)>;
4791 let AddedComplexity = 20 in {
4792 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4793 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4794 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4795 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4796 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4797 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4798 _.RC:$src0)),
4799 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4800 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4801 }
4802 let AddedComplexity = 30 in {
4803 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4804 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4805 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4806 _.RC:$src1, _.RC:$src2)>;
4807 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4808 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4809 _.ImmAllZerosV)),
4810 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4811 _.RC:$src1, addr:$src2)>;
4812 }
4813 }
4814}
4815
4816multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4817 list<Predicate> p> :
4818 avx512_var_shift_int_lowering<InstrStr, _, p> {
4819 let Predicates = p in {
4820 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4821 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4822 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4823 _.RC:$src1, addr:$src2)>;
4824 let AddedComplexity = 20 in
4825 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4826 (X86vsrav _.RC:$src1,
4827 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4828 _.RC:$src0)),
4829 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4830 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4831 let AddedComplexity = 30 in
4832 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4833 (X86vsrav _.RC:$src1,
4834 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4835 _.ImmAllZerosV)),
4836 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4837 _.RC:$src1, addr:$src2)>;
4838 }
4839}
4840
4841defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4842defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4843defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4844defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4845defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4846defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4847defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4848defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4849defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4850
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004851//===-------------------------------------------------------------------===//
4852// 1-src variable permutation VPERMW/D/Q
4853//===-------------------------------------------------------------------===//
4854multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4855 AVX512VLVectorVTInfo _> {
4856 let Predicates = [HasAVX512] in
4857 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4858 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4859
4860 let Predicates = [HasAVX512, HasVLX] in
4861 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4862 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4863}
4864
4865multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4866 string OpcodeStr, SDNode OpNode,
4867 AVX512VLVectorVTInfo VTInfo> {
4868 let Predicates = [HasAVX512] in
4869 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4870 VTInfo.info512>,
4871 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4872 VTInfo.info512>, EVEX_V512;
4873 let Predicates = [HasAVX512, HasVLX] in
4874 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4875 VTInfo.info256>,
4876 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4877 VTInfo.info256>, EVEX_V256;
4878}
4879
Michael Zuckermand9cac592016-01-19 17:07:43 +00004880multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4881 Predicate prd, SDNode OpNode,
4882 AVX512VLVectorVTInfo _> {
4883 let Predicates = [prd] in
4884 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4885 EVEX_V512 ;
4886 let Predicates = [HasVLX, prd] in {
4887 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4888 EVEX_V256 ;
4889 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4890 EVEX_V128 ;
4891 }
4892}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004893
Michael Zuckermand9cac592016-01-19 17:07:43 +00004894defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4895 avx512vl_i16_info>, VEX_W;
4896defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4897 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004898
4899defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4900 avx512vl_i32_info>;
4901defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4902 avx512vl_i64_info>, VEX_W;
4903defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4904 avx512vl_f32_info>;
4905defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4906 avx512vl_f64_info>, VEX_W;
4907
4908defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4909 X86VPermi, avx512vl_i64_info>,
4910 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4911defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4912 X86VPermi, avx512vl_f64_info>,
4913 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004914//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004915// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004916//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004917
Igor Breger78741a12015-10-04 07:20:41 +00004918multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4919 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4920 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4921 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4922 "$src2, $src1", "$src1, $src2",
4923 (_.VT (OpNode _.RC:$src1,
4924 (Ctrl.VT Ctrl.RC:$src2)))>,
4925 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004926 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4927 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4928 "$src2, $src1", "$src1, $src2",
4929 (_.VT (OpNode
4930 _.RC:$src1,
4931 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4932 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4933 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4934 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4935 "${src2}"##_.BroadcastStr##", $src1",
4936 "$src1, ${src2}"##_.BroadcastStr,
4937 (_.VT (OpNode
4938 _.RC:$src1,
4939 (Ctrl.VT (X86VBroadcast
4940 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4941 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004942}
4943
4944multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4945 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4946 let Predicates = [HasAVX512] in {
4947 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4948 Ctrl.info512>, EVEX_V512;
4949 }
4950 let Predicates = [HasAVX512, HasVLX] in {
4951 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4952 Ctrl.info128>, EVEX_V128;
4953 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4954 Ctrl.info256>, EVEX_V256;
4955 }
4956}
4957
4958multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4959 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4960
4961 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4962 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4963 X86VPermilpi, _>,
4964 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004965}
4966
Craig Topper05948fb2016-08-02 05:11:15 +00004967let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004968defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4969 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004970let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004971defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4972 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004973//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004974// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4975//===----------------------------------------------------------------------===//
4976
4977defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004978 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004979 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4980defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004981 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004982defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004983 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004984
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004985multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4986 let Predicates = [HasBWI] in
4987 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4988
4989 let Predicates = [HasVLX, HasBWI] in {
4990 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4991 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4992 }
4993}
4994
4995defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4996
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004997//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004998// Move Low to High and High to Low packed FP Instructions
4999//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005000def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5001 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005002 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005003 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5004 IIC_SSE_MOV_LH>, EVEX_4V;
5005def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5006 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005007 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005008 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5009 IIC_SSE_MOV_LH>, EVEX_4V;
5010
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005011let Predicates = [HasAVX512] in {
5012 // MOVLHPS patterns
5013 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5014 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5015 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5016 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005017
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005018 // MOVHLPS patterns
5019 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5020 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5021}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005022
5023//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005024// VMOVHPS/PD VMOVLPS Instructions
5025// All patterns was taken from SSS implementation.
5026//===----------------------------------------------------------------------===//
5027multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5028 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005029 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5030 (ins _.RC:$src1, f64mem:$src2),
5031 !strconcat(OpcodeStr,
5032 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5033 [(set _.RC:$dst,
5034 (OpNode _.RC:$src1,
5035 (_.VT (bitconvert
5036 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5037 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005038}
5039
5040defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5041 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5042defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5043 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5044defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5045 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5046defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5047 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5048
5049let Predicates = [HasAVX512] in {
5050 // VMOVHPS patterns
5051 def : Pat<(X86Movlhps VR128X:$src1,
5052 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5053 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5054 def : Pat<(X86Movlhps VR128X:$src1,
5055 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5056 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5057 // VMOVHPD patterns
5058 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5059 (scalar_to_vector (loadf64 addr:$src2)))),
5060 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5061 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5062 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5063 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5064 // VMOVLPS patterns
5065 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5066 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5067 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5068 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5069 // VMOVLPD patterns
5070 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5071 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5072 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5073 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5074 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5075 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5076 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5077}
5078
Igor Bregerb6b27af2015-11-10 07:09:07 +00005079def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5080 (ins f64mem:$dst, VR128X:$src),
5081 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005082 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005083 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5084 (bc_v2f64 (v4f32 VR128X:$src))),
5085 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5086 EVEX, EVEX_CD8<32, CD8VT2>;
5087def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5088 (ins f64mem:$dst, VR128X:$src),
5089 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005090 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005091 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5092 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5093 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5094def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5095 (ins f64mem:$dst, VR128X:$src),
5096 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005097 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005098 (iPTR 0))), addr:$dst)],
5099 IIC_SSE_MOV_LH>,
5100 EVEX, EVEX_CD8<32, CD8VT2>;
5101def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5102 (ins f64mem:$dst, VR128X:$src),
5103 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005104 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005105 (iPTR 0))), addr:$dst)],
5106 IIC_SSE_MOV_LH>,
5107 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005108
Igor Bregerb6b27af2015-11-10 07:09:07 +00005109let Predicates = [HasAVX512] in {
5110 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005111 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005112 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5113 (iPTR 0))), addr:$dst),
5114 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5115 // VMOVLPS patterns
5116 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5117 addr:$src1),
5118 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5119 def : Pat<(store (v4i32 (X86Movlps
5120 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5121 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5122 // VMOVLPD patterns
5123 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5124 addr:$src1),
5125 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5126 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5127 addr:$src1),
5128 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5129}
5130//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005131// FMA - Fused Multiply Operations
5132//
Adam Nemet26371ce2014-10-24 00:02:55 +00005133
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005134multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005135 X86VectorVTInfo _, string Suff> {
5136 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005137 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005138 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005139 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005140 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005141 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005142
Craig Toppere1cac152016-06-07 07:27:54 +00005143 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5144 (ins _.RC:$src2, _.MemOp:$src3),
5145 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005146 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005147 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005148
Craig Toppere1cac152016-06-07 07:27:54 +00005149 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5150 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5151 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5152 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005153 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005154 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005155 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005156 }
Craig Topper318e40b2016-07-25 07:20:31 +00005157
5158 // Additional pattern for folding broadcast nodes in other orders.
5159 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5160 (OpNode _.RC:$src1, _.RC:$src2,
5161 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5162 _.RC:$src1)),
5163 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5164 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005165}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005166
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005167multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005168 X86VectorVTInfo _, string Suff> {
5169 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005170 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005171 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5172 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005173 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005174 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005175}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005176
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005177multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005178 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5179 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005180 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005181 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5182 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5183 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005184 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005185 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005186 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005187 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005188 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005189 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005190 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005191}
5192
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005193multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005194 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005195 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005196 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005197 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005198 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005199}
5200
5201defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5202defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5203defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5204defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5205defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5206defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5207
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005208
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005209multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005210 X86VectorVTInfo _, string Suff> {
5211 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005212 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5213 (ins _.RC:$src2, _.RC:$src3),
5214 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005215 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005216 AVX512FMA3Base;
5217
Craig Toppere1cac152016-06-07 07:27:54 +00005218 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5219 (ins _.RC:$src2, _.MemOp:$src3),
5220 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005221 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005222 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005223
Craig Toppere1cac152016-06-07 07:27:54 +00005224 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5225 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5226 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5227 "$src2, ${src3}"##_.BroadcastStr,
5228 (_.VT (OpNode _.RC:$src2,
5229 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005230 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005231 }
Craig Topper318e40b2016-07-25 07:20:31 +00005232
5233 // Additional patterns for folding broadcast nodes in other orders.
5234 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5235 _.RC:$src2, _.RC:$src1)),
5236 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5237 _.RC:$src2, addr:$src3)>;
5238 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5239 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5240 _.RC:$src2, _.RC:$src1),
5241 _.RC:$src1)),
5242 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5243 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5244 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5245 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5246 _.RC:$src2, _.RC:$src1),
5247 _.ImmAllZerosV)),
5248 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5249 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005250}
5251
5252multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005253 X86VectorVTInfo _, string Suff> {
5254 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005255 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5256 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5257 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005258 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005259 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005260}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005261
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005262multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005263 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5264 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005265 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005266 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5267 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5268 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005269 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005270 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005271 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005272 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005273 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005274 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005275 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005276}
5277
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005278multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005279 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005280 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005281 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005282 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005283 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005284}
5285
5286defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5287defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5288defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5289defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5290defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5291defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5292
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005293multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005294 X86VectorVTInfo _, string Suff> {
5295 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005296 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005297 (ins _.RC:$src2, _.RC:$src3),
5298 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005299 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005300 AVX512FMA3Base;
5301
Craig Toppere1cac152016-06-07 07:27:54 +00005302 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005303 (ins _.RC:$src2, _.MemOp:$src3),
5304 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005305 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005306 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005307
Craig Toppere1cac152016-06-07 07:27:54 +00005308 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005309 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5310 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5311 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005312 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005313 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005314 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005315 }
Craig Topper318e40b2016-07-25 07:20:31 +00005316
5317 // Additional patterns for folding broadcast nodes in other orders.
5318 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5319 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5320 _.RC:$src1, _.RC:$src2),
5321 _.RC:$src1)),
5322 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5323 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005324}
5325
5326multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005327 X86VectorVTInfo _, string Suff> {
5328 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005329 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005330 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5331 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005332 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005333 AVX512FMA3Base, EVEX_B, EVEX_RC;
5334}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005335
5336multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005337 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5338 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005339 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005340 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5341 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5342 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005343 }
5344 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005345 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005346 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005347 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005348 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5349 }
5350}
5351
5352multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005353 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005354 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005355 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005356 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005357 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005358}
5359
5360defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5361defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5362defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5363defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5364defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5365defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005366
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005367// Scalar FMA
5368let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005369multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5370 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5371 dag RHS_r, dag RHS_m > {
5372 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5373 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005374 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005375
Craig Toppere1cac152016-06-07 07:27:54 +00005376 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5377 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005378 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005379
5380 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5381 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005382 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005383 AVX512FMA3Base, EVEX_B, EVEX_RC;
5384
Craig Toppereafdbec2016-08-13 06:48:41 +00005385 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005386 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5387 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5388 !strconcat(OpcodeStr,
5389 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5390 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005391 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5392 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5393 !strconcat(OpcodeStr,
5394 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5395 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005396 }// isCodeGenOnly = 1
5397}
5398}// Constraints = "$src1 = $dst"
5399
5400multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5401 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5402 string SUFF> {
5403
Craig Topper2dca3b22016-07-24 08:26:38 +00005404 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005405 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5406 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5407 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005408 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5409 (i32 imm:$rc))),
5410 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5411 _.FRC:$src3))),
5412 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5413 (_.ScalarLdFrag addr:$src3))))>;
5414
Craig Topper2dca3b22016-07-24 08:26:38 +00005415 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005416 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5417 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005418 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005419 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005420 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5421 (i32 imm:$rc))),
5422 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5423 _.FRC:$src1))),
5424 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5425 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5426
Craig Topper2dca3b22016-07-24 08:26:38 +00005427 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005428 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5429 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005430 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005431 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005432 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5433 (i32 imm:$rc))),
5434 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5435 _.FRC:$src2))),
5436 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5437 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5438}
5439
5440multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5441 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5442 let Predicates = [HasAVX512] in {
5443 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5444 OpNodeRnd, f32x_info, "SS">,
5445 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5446 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5447 OpNodeRnd, f64x_info, "SD">,
5448 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5449 }
5450}
5451
5452defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5453defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5454defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5455defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005456
5457//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005458// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5459//===----------------------------------------------------------------------===//
5460let Constraints = "$src1 = $dst" in {
5461multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5462 X86VectorVTInfo _> {
5463 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5464 (ins _.RC:$src2, _.RC:$src3),
5465 OpcodeStr, "$src3, $src2", "$src2, $src3",
5466 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5467 AVX512FMA3Base;
5468
Craig Toppere1cac152016-06-07 07:27:54 +00005469 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5470 (ins _.RC:$src2, _.MemOp:$src3),
5471 OpcodeStr, "$src3, $src2", "$src2, $src3",
5472 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5473 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005474
Craig Toppere1cac152016-06-07 07:27:54 +00005475 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5476 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5477 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5478 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5479 (OpNode _.RC:$src1,
5480 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5481 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005482}
5483} // Constraints = "$src1 = $dst"
5484
5485multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5486 AVX512VLVectorVTInfo _> {
5487 let Predicates = [HasIFMA] in {
5488 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5489 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5490 }
5491 let Predicates = [HasVLX, HasIFMA] in {
5492 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5493 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5494 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5495 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5496 }
5497}
5498
5499defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5500 avx512vl_i64_info>, VEX_W;
5501defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5502 avx512vl_i64_info>, VEX_W;
5503
5504//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505// AVX-512 Scalar convert from sign integer to float/double
5506//===----------------------------------------------------------------------===//
5507
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005508multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5509 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5510 PatFrag ld_frag, string asm> {
5511 let hasSideEffects = 0 in {
5512 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5513 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005514 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005515 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005516 let mayLoad = 1 in
5517 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5518 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005519 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005520 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005521 } // hasSideEffects = 0
5522 let isCodeGenOnly = 1 in {
5523 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5524 (ins DstVT.RC:$src1, SrcRC:$src2),
5525 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5526 [(set DstVT.RC:$dst,
5527 (OpNode (DstVT.VT DstVT.RC:$src1),
5528 SrcRC:$src2,
5529 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5530
5531 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5532 (ins DstVT.RC:$src1, x86memop:$src2),
5533 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5534 [(set DstVT.RC:$dst,
5535 (OpNode (DstVT.VT DstVT.RC:$src1),
5536 (ld_frag addr:$src2),
5537 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5538 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005539}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005540
Igor Bregerabe4a792015-06-14 12:44:55 +00005541multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005542 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005543 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5544 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005545 !strconcat(asm,
5546 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005547 [(set DstVT.RC:$dst,
5548 (OpNode (DstVT.VT DstVT.RC:$src1),
5549 SrcRC:$src2,
5550 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5551}
5552
5553multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005554 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5555 PatFrag ld_frag, string asm> {
5556 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5557 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5558 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005559}
5560
Andrew Trick15a47742013-10-09 05:11:10 +00005561let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005562defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005563 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5564 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005565defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005566 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5567 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005568defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005569 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5570 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005571defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005572 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5573 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005574
5575def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5576 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5577def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005578 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005579def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5580 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5581def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005582 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005583
5584def : Pat<(f32 (sint_to_fp GR32:$src)),
5585 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5586def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005587 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005588def : Pat<(f64 (sint_to_fp GR32:$src)),
5589 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5590def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005591 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5592
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005593defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005594 v4f32x_info, i32mem, loadi32,
5595 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005596defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005597 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5598 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005599defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005600 i32mem, loadi32, "cvtusi2sd{l}">,
5601 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005602defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005603 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5604 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005605
5606def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5607 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5608def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5609 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5610def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5611 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5612def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5613 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5614
5615def : Pat<(f32 (uint_to_fp GR32:$src)),
5616 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5617def : Pat<(f32 (uint_to_fp GR64:$src)),
5618 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5619def : Pat<(f64 (uint_to_fp GR32:$src)),
5620 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5621def : Pat<(f64 (uint_to_fp GR64:$src)),
5622 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005623}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005624
5625//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005626// AVX-512 Scalar convert from float/double to integer
5627//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005628multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5629 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005630 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005631 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005632 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005633 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5634 EVEX, VEX_LIG;
5635 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5636 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005637 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005638 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005639 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5640 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005641 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005642 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005643 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005644 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005645 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005646}
Asaf Badouh2744d212015-09-20 14:31:19 +00005647
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005648// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005649defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005650 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005651 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005652defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005653 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005654 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005655defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005656 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005657 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005658defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005659 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005660 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005661defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005662 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005663 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005664defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005665 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005666 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005667defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005668 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005669 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005670defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005671 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005672 EVEX_CD8<64, CD8VT1>;
5673
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005674// The SSE version of these instructions are disabled for AVX512.
5675// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5676let Predicates = [HasAVX512] in {
5677 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005678 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005679 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5680 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005681 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005682 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005683 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5684 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005685 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005686 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005687 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5688 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005689 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005690 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005691 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5692 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005693} // HasAVX512
5694
Craig Topperac941b92016-09-25 16:33:53 +00005695let Predicates = [HasAVX512] in {
5696 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5697 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5698 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5699 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5700 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5701 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5702 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5703 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5704 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5705 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5706 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5707 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5708 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5709 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5710 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5711 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5712 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5713 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5714 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5715 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5716} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005717
5718// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005719multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5720 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005721 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005722let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005723 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005724 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5725 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005726 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005727 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005728 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5729 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005730 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005731 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005732 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005733 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005734
Igor Bregerc59b3a22016-08-03 10:58:05 +00005735 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5736 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5737 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5738 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5739 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005740 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5741 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005742
Craig Toppere1cac152016-06-07 07:27:54 +00005743 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005744 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5745 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5746 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5747 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5748 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5749 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5750 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5751 (i32 FROUND_NO_EXC)))]>,
5752 EVEX,VEX_LIG , EVEX_B;
5753 let mayLoad = 1, hasSideEffects = 0 in
5754 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5755 (ins _SrcRC.MemOp:$src),
5756 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5757 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005758
Craig Toppere1cac152016-06-07 07:27:54 +00005759 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005760} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005761}
5762
Asaf Badouh2744d212015-09-20 14:31:19 +00005763
Igor Bregerc59b3a22016-08-03 10:58:05 +00005764defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5765 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005766 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005767defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5768 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005769 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005770defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5771 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005772 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005773defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5774 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005775 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5776
Igor Bregerc59b3a22016-08-03 10:58:05 +00005777defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5778 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005779 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005780defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5781 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005782 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005783defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5784 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005785 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005786defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5787 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005788 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5789let Predicates = [HasAVX512] in {
5790 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005791 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005792 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5793 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005794 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005795 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005796 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5797 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005798 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005799 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005800 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5801 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005802 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005803 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005804 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5805 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005806} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005807//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005808// AVX-512 Convert form float to double and back
5809//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005810multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5811 X86VectorVTInfo _Src, SDNode OpNode> {
5812 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005813 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005814 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005815 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005816 (_Src.VT _Src.RC:$src2),
5817 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005818 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5819 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005820 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005821 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005822 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005823 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005824 (_Src.ScalarLdFrag addr:$src2))),
5825 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005826 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005827}
5828
Asaf Badouh2744d212015-09-20 14:31:19 +00005829// Scalar Coversion with SAE - suppress all exceptions
5830multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5831 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5832 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005833 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005834 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005835 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005836 (_Src.VT _Src.RC:$src2),
5837 (i32 FROUND_NO_EXC)))>,
5838 EVEX_4V, VEX_LIG, EVEX_B;
5839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005840
Asaf Badouh2744d212015-09-20 14:31:19 +00005841// Scalar Conversion with rounding control (RC)
5842multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5843 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5844 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005845 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005846 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005847 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005848 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5849 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5850 EVEX_B, EVEX_RC;
5851}
Craig Toppera02e3942016-09-23 06:24:43 +00005852multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005853 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005854 X86VectorVTInfo _dst> {
5855 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005856 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005857 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5858 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5859 EVEX_V512, XD;
5860 }
5861}
5862
Craig Toppera02e3942016-09-23 06:24:43 +00005863multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005864 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005865 X86VectorVTInfo _dst> {
5866 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005867 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005868 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005869 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5870 }
5871}
Craig Toppera02e3942016-09-23 06:24:43 +00005872defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00005873 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00005874defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00005875 X86fpextRnd,f32x_info, f64x_info >;
5876
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005877def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005878 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005879 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5880 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005881def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005882 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5883 Requires<[HasAVX512]>;
5884
5885def : Pat<(f64 (extloadf32 addr:$src)),
5886 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005887 Requires<[HasAVX512, OptForSize]>;
5888
Asaf Badouh2744d212015-09-20 14:31:19 +00005889def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005890 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005891 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5892 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005893
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005894def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005895 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005896 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005897 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005898//===----------------------------------------------------------------------===//
5899// AVX-512 Vector convert from signed/unsigned integer to float/double
5900// and from float/double to signed/unsigned integer
5901//===----------------------------------------------------------------------===//
5902
5903multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5904 X86VectorVTInfo _Src, SDNode OpNode,
5905 string Broadcast = _.BroadcastStr,
5906 string Alias = ""> {
5907
5908 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5909 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5910 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5911
5912 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5913 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5914 (_.VT (OpNode (_Src.VT
5915 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5916
5917 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005918 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005919 "${src}"##Broadcast, "${src}"##Broadcast,
5920 (_.VT (OpNode (_Src.VT
5921 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5922 ))>, EVEX, EVEX_B;
5923}
5924// Coversion with SAE - suppress all exceptions
5925multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5926 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5927 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5928 (ins _Src.RC:$src), OpcodeStr,
5929 "{sae}, $src", "$src, {sae}",
5930 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5931 (i32 FROUND_NO_EXC)))>,
5932 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005933}
5934
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005935// Conversion with rounding control (RC)
5936multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5937 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5938 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5939 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5940 "$rc, $src", "$src, $rc",
5941 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5942 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005943}
5944
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005945// Extend Float to Double
5946multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5947 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005948 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005949 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5950 X86vfpextRnd>, EVEX_V512;
5951 }
5952 let Predicates = [HasVLX] in {
5953 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5954 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005955 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005956 EVEX_V256;
5957 }
5958}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005959
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005960// Truncate Double to Float
5961multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5962 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005963 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005964 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5965 X86vfproundRnd>, EVEX_V512;
5966 }
5967 let Predicates = [HasVLX] in {
5968 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5969 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005970 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005971 "{1to4}", "{y}">, EVEX_V256;
5972 }
5973}
5974
5975defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5976 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5977defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5978 PS, EVEX_CD8<32, CD8VH>;
5979
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005980def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5981 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005982
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005983let Predicates = [HasVLX] in {
5984 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5985 (VCVTPS2PDZ256rm addr:$src)>;
5986}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005987
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005988// Convert Signed/Unsigned Doubleword to Double
5989multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5990 SDNode OpNode128> {
5991 // No rounding in this op
5992 let Predicates = [HasAVX512] in
5993 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5994 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005995
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005996 let Predicates = [HasVLX] in {
5997 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5998 OpNode128, "{1to2}">, EVEX_V128;
5999 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6000 EVEX_V256;
6001 }
6002}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006003
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006004// Convert Signed/Unsigned Doubleword to Float
6005multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6006 SDNode OpNodeRnd> {
6007 let Predicates = [HasAVX512] in
6008 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6009 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6010 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006011
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006012 let Predicates = [HasVLX] in {
6013 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6014 EVEX_V128;
6015 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6016 EVEX_V256;
6017 }
6018}
6019
6020// Convert Float to Signed/Unsigned Doubleword with truncation
6021multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6022 SDNode OpNode, SDNode OpNodeRnd> {
6023 let Predicates = [HasAVX512] in {
6024 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6025 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6026 OpNodeRnd>, EVEX_V512;
6027 }
6028 let Predicates = [HasVLX] in {
6029 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6030 EVEX_V128;
6031 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6032 EVEX_V256;
6033 }
6034}
6035
6036// Convert Float to Signed/Unsigned Doubleword
6037multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6038 SDNode OpNode, SDNode OpNodeRnd> {
6039 let Predicates = [HasAVX512] in {
6040 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6041 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6042 OpNodeRnd>, EVEX_V512;
6043 }
6044 let Predicates = [HasVLX] in {
6045 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6046 EVEX_V128;
6047 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6048 EVEX_V256;
6049 }
6050}
6051
6052// Convert Double to Signed/Unsigned Doubleword with truncation
6053multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
6054 SDNode OpNode, SDNode OpNodeRnd> {
6055 let Predicates = [HasAVX512] in {
6056 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6057 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6058 OpNodeRnd>, EVEX_V512;
6059 }
6060 let Predicates = [HasVLX] in {
6061 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6062 // memory forms of these instructions in Asm Parcer. They have the same
6063 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6064 // due to the same reason.
6065 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6066 "{1to2}", "{x}">, EVEX_V128;
6067 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6068 "{1to4}", "{y}">, EVEX_V256;
6069 }
6070}
6071
6072// Convert Double to Signed/Unsigned Doubleword
6073multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6074 SDNode OpNode, SDNode OpNodeRnd> {
6075 let Predicates = [HasAVX512] in {
6076 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6077 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6078 OpNodeRnd>, EVEX_V512;
6079 }
6080 let Predicates = [HasVLX] in {
6081 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6082 // memory forms of these instructions in Asm Parcer. They have the same
6083 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6084 // due to the same reason.
6085 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6086 "{1to2}", "{x}">, EVEX_V128;
6087 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6088 "{1to4}", "{y}">, EVEX_V256;
6089 }
6090}
6091
6092// Convert Double to Signed/Unsigned Quardword
6093multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6094 SDNode OpNode, SDNode OpNodeRnd> {
6095 let Predicates = [HasDQI] in {
6096 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6097 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6098 OpNodeRnd>, EVEX_V512;
6099 }
6100 let Predicates = [HasDQI, HasVLX] in {
6101 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6102 EVEX_V128;
6103 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6104 EVEX_V256;
6105 }
6106}
6107
6108// Convert Double to Signed/Unsigned Quardword with truncation
6109multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6110 SDNode OpNode, SDNode OpNodeRnd> {
6111 let Predicates = [HasDQI] in {
6112 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6113 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6114 OpNodeRnd>, EVEX_V512;
6115 }
6116 let Predicates = [HasDQI, HasVLX] in {
6117 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6118 EVEX_V128;
6119 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6120 EVEX_V256;
6121 }
6122}
6123
6124// Convert Signed/Unsigned Quardword to Double
6125multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6126 SDNode OpNode, SDNode OpNodeRnd> {
6127 let Predicates = [HasDQI] in {
6128 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6129 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6130 OpNodeRnd>, EVEX_V512;
6131 }
6132 let Predicates = [HasDQI, HasVLX] in {
6133 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6134 EVEX_V128;
6135 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6136 EVEX_V256;
6137 }
6138}
6139
6140// Convert Float to Signed/Unsigned Quardword
6141multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6142 SDNode OpNode, SDNode OpNodeRnd> {
6143 let Predicates = [HasDQI] in {
6144 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6145 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6146 OpNodeRnd>, EVEX_V512;
6147 }
6148 let Predicates = [HasDQI, HasVLX] in {
6149 // Explicitly specified broadcast string, since we take only 2 elements
6150 // from v4f32x_info source
6151 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6152 "{1to2}">, EVEX_V128;
6153 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6154 EVEX_V256;
6155 }
6156}
6157
6158// Convert Float to Signed/Unsigned Quardword with truncation
6159multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6160 SDNode OpNode, SDNode OpNodeRnd> {
6161 let Predicates = [HasDQI] in {
6162 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6163 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6164 OpNodeRnd>, EVEX_V512;
6165 }
6166 let Predicates = [HasDQI, HasVLX] in {
6167 // Explicitly specified broadcast string, since we take only 2 elements
6168 // from v4f32x_info source
6169 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6170 "{1to2}">, EVEX_V128;
6171 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6172 EVEX_V256;
6173 }
6174}
6175
6176// Convert Signed/Unsigned Quardword to Float
6177multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6178 SDNode OpNode, SDNode OpNodeRnd> {
6179 let Predicates = [HasDQI] in {
6180 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6181 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6182 OpNodeRnd>, EVEX_V512;
6183 }
6184 let Predicates = [HasDQI, HasVLX] in {
6185 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6186 // memory forms of these instructions in Asm Parcer. They have the same
6187 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6188 // due to the same reason.
6189 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6190 "{1to2}", "{x}">, EVEX_V128;
6191 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6192 "{1to4}", "{y}">, EVEX_V256;
6193 }
6194}
6195
6196defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006197 EVEX_CD8<32, CD8VH>;
6198
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006199defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6200 X86VSintToFpRnd>,
6201 PS, EVEX_CD8<32, CD8VF>;
6202
6203defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006204 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006205 XS, EVEX_CD8<32, CD8VF>;
6206
6207defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006208 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006209 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6210
6211defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006212 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006213 EVEX_CD8<32, CD8VF>;
6214
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006216 X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006217 EVEX_CD8<64, CD8VF>;
6218
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006219defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6220 XS, EVEX_CD8<32, CD8VH>;
6221
6222defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6223 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006224 EVEX_CD8<32, CD8VF>;
6225
Craig Topper19e04b62016-05-19 06:13:58 +00006226defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6227 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006228
Craig Topper19e04b62016-05-19 06:13:58 +00006229defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6230 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006231 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006232
Craig Topper19e04b62016-05-19 06:13:58 +00006233defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6234 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006235 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006236defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6237 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006238 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006239
Craig Topper19e04b62016-05-19 06:13:58 +00006240defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6241 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006242 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006243
Craig Topper19e04b62016-05-19 06:13:58 +00006244defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6245 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006246
Craig Topper19e04b62016-05-19 06:13:58 +00006247defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6248 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006249 PD, EVEX_CD8<64, CD8VF>;
6250
Craig Topper19e04b62016-05-19 06:13:58 +00006251defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6252 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006253
6254defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006255 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006256 PD, EVEX_CD8<64, CD8VF>;
6257
6258defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006259 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006260
6261defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006262 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006263 PD, EVEX_CD8<64, CD8VF>;
6264
6265defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006266 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006267
6268defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006269 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006270
6271defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006272 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006273
6274defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006275 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006276
6277defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006278 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006279
Craig Toppere38c57a2015-11-27 05:44:02 +00006280let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006281def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006282 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006283 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6284 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006285
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006286def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6287 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006288 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6289 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006290
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006291def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6292 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006293 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6294 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006295
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006296def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6297 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006298 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6299 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006300
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006301def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6302 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006303 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6304 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006305
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006306def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6307 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006308 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6309 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006310}
6311
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006312let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006313 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006314 (VCVTPD2PSZrm addr:$src)>;
6315 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6316 (VCVTPS2PDZrm addr:$src)>;
6317}
6318
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006319//===----------------------------------------------------------------------===//
6320// Half precision conversion instructions
6321//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006322multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006323 X86MemOperand x86memop, PatFrag ld_frag> {
6324 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6325 "vcvtph2ps", "$src", "$src",
6326 (X86cvtph2ps (_src.VT _src.RC:$src),
6327 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006328 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6329 "vcvtph2ps", "$src", "$src",
6330 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6331 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006332}
6333
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006334multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006335 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6336 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6337 (X86cvtph2ps (_src.VT _src.RC:$src),
6338 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6339
6340}
6341
6342let Predicates = [HasAVX512] in {
6343 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006344 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006345 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6346 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006347 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006348 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6349 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6350 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6351 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006352}
6353
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006354multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006355 X86MemOperand x86memop> {
6356 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006357 (ins _src.RC:$src1, i32u8imm:$src2),
6358 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006359 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006360 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006361 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006362 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6363 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6364 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6365 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006366 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006367 addr:$dst)]>;
6368 let hasSideEffects = 0, mayStore = 1 in
6369 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6370 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6371 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6372 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006373}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006374multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006375 let hasSideEffects = 0 in
6376 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6377 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006378 (ins _src.RC:$src1, i32u8imm:$src2),
6379 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006380 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006381}
6382let Predicates = [HasAVX512] in {
6383 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6384 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6385 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6386 let Predicates = [HasVLX] in {
6387 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6388 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6389 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6390 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6391 }
6392}
Asaf Badouh2489f352015-12-02 08:17:51 +00006393
Craig Topper9820e342016-09-20 05:44:47 +00006394// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006395let Predicates = [HasVLX] in {
6396 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6397 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6398 // configurations we support (the default). However, falling back to MXCSR is
6399 // more consistent with other instructions, which are always controlled by it.
6400 // It's encoded as 0b100.
6401 def : Pat<(fp_to_f16 FR32X:$src),
6402 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6403 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6404
6405 def : Pat<(f16_to_fp GR16:$src),
6406 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6407 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6408
6409 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6410 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6411 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6412}
6413
Craig Topper9820e342016-09-20 05:44:47 +00006414// Patterns for matching float to half-float conversion when AVX512 is supported
6415// but F16C isn't. In that case we have to use 512-bit vectors.
6416let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6417 def : Pat<(fp_to_f16 FR32X:$src),
6418 (i16 (EXTRACT_SUBREG
6419 (VMOVPDI2DIZrr
6420 (v8i16 (EXTRACT_SUBREG
6421 (VCVTPS2PHZrr
6422 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6423 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6424 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6425
6426 def : Pat<(f16_to_fp GR16:$src),
6427 (f32 (COPY_TO_REGCLASS
6428 (v4f32 (EXTRACT_SUBREG
6429 (VCVTPH2PSZrr
6430 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6431 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6432 sub_xmm)), sub_xmm)), FR32X))>;
6433
6434 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6435 (f32 (COPY_TO_REGCLASS
6436 (v4f32 (EXTRACT_SUBREG
6437 (VCVTPH2PSZrr
6438 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6439 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6440 sub_xmm), 4)), sub_xmm)), FR32X))>;
6441}
6442
Asaf Badouh2489f352015-12-02 08:17:51 +00006443// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006444multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006445 string OpcodeStr> {
6446 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6447 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006448 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006449 Sched<[WriteFAdd]>;
6450}
6451
6452let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006453 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006454 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006455 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006456 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006457 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006458 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006459 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006460 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6461}
6462
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006463let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6464 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006465 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006466 EVEX_CD8<32, CD8VT1>;
6467 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006468 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006469 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6470 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006471 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006472 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006473 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006474 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006475 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006476 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6477 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006478 let isCodeGenOnly = 1 in {
6479 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006480 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006481 EVEX_CD8<32, CD8VT1>;
6482 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006483 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006484 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006485
Craig Topper9dd48c82014-01-02 17:28:14 +00006486 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006487 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006488 EVEX_CD8<32, CD8VT1>;
6489 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006490 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006491 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6492 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006493}
Michael Liao5bf95782014-12-04 05:20:33 +00006494
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006495/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006496multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6497 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006498 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006499 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6500 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6501 "$src2, $src1", "$src1, $src2",
6502 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006503 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006504 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006505 "$src2, $src1", "$src1, $src2",
6506 (OpNode (_.VT _.RC:$src1),
6507 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006508}
6509}
6510
Asaf Badouheaf2da12015-09-21 10:23:53 +00006511defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6512 EVEX_CD8<32, CD8VT1>, T8PD;
6513defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6514 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6515defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6516 EVEX_CD8<32, CD8VT1>, T8PD;
6517defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6518 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006519
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006520/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6521multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006522 X86VectorVTInfo _> {
6523 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6524 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6525 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006526 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6527 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6528 (OpNode (_.FloatVT
6529 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6530 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6531 (ins _.ScalarMemOp:$src), OpcodeStr,
6532 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6533 (OpNode (_.FloatVT
6534 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6535 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006536}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006537
6538multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6539 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6540 EVEX_V512, EVEX_CD8<32, CD8VF>;
6541 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6542 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6543
6544 // Define only if AVX512VL feature is present.
6545 let Predicates = [HasVLX] in {
6546 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6547 OpNode, v4f32x_info>,
6548 EVEX_V128, EVEX_CD8<32, CD8VF>;
6549 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6550 OpNode, v8f32x_info>,
6551 EVEX_V256, EVEX_CD8<32, CD8VF>;
6552 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6553 OpNode, v2f64x_info>,
6554 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6555 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6556 OpNode, v4f64x_info>,
6557 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6558 }
6559}
6560
6561defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6562defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006563
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006564/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006565multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6566 SDNode OpNode> {
6567
6568 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6569 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6570 "$src2, $src1", "$src1, $src2",
6571 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6572 (i32 FROUND_CURRENT))>;
6573
6574 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6575 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006576 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006577 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006578 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006579
6580 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006581 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006582 "$src2, $src1", "$src1, $src2",
6583 (OpNode (_.VT _.RC:$src1),
6584 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6585 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006586}
6587
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006588multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6589 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6590 EVEX_CD8<32, CD8VT1>;
6591 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6592 EVEX_CD8<64, CD8VT1>, VEX_W;
6593}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006594
Craig Toppere1cac152016-06-07 07:27:54 +00006595let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006596 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6597 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6598}
Igor Breger8352a0d2015-07-28 06:53:28 +00006599
6600defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006601/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006602
6603multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6604 SDNode OpNode> {
6605
6606 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6607 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6608 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6609
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006610 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6611 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6612 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006613 (bitconvert (_.LdFrag addr:$src))),
6614 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006615
6616 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006617 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006618 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006619 (OpNode (_.FloatVT
6620 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6621 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006622}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006623multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6624 SDNode OpNode> {
6625 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6626 (ins _.RC:$src), OpcodeStr,
6627 "{sae}, $src", "$src, {sae}",
6628 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6629}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006630
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006631multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6632 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006633 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6634 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006635 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006636 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6637 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006638}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006639
Asaf Badouh402ebb32015-06-03 13:41:48 +00006640multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6641 SDNode OpNode> {
6642 // Define only if AVX512VL feature is present.
6643 let Predicates = [HasVLX] in {
6644 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6645 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6646 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6647 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6648 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6649 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6650 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6651 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6652 }
6653}
Craig Toppere1cac152016-06-07 07:27:54 +00006654let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006655
Asaf Badouh402ebb32015-06-03 13:41:48 +00006656 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6657 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6658 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6659}
6660defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6661 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6662
6663multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6664 SDNode OpNodeRnd, X86VectorVTInfo _>{
6665 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6666 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6667 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6668 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006669}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006670
Robert Khasanoveb126392014-10-28 18:15:20 +00006671multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6672 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006673 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006674 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6675 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006676 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6677 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6678 (OpNode (_.FloatVT
6679 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006680
Craig Toppere1cac152016-06-07 07:27:54 +00006681 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6682 (ins _.ScalarMemOp:$src), OpcodeStr,
6683 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6684 (OpNode (_.FloatVT
6685 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6686 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006687}
6688
Robert Khasanoveb126392014-10-28 18:15:20 +00006689multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6690 SDNode OpNode> {
6691 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6692 v16f32_info>,
6693 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6694 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6695 v8f64_info>,
6696 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6697 // Define only if AVX512VL feature is present.
6698 let Predicates = [HasVLX] in {
6699 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6700 OpNode, v4f32x_info>,
6701 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6702 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6703 OpNode, v8f32x_info>,
6704 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6705 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6706 OpNode, v2f64x_info>,
6707 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6708 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6709 OpNode, v4f64x_info>,
6710 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6711 }
6712}
6713
Asaf Badouh402ebb32015-06-03 13:41:48 +00006714multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6715 SDNode OpNodeRnd> {
6716 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6717 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6718 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6719 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6720}
6721
Igor Breger4c4cd782015-09-20 09:13:41 +00006722multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6723 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6724
6725 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6726 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6727 "$src2, $src1", "$src1, $src2",
6728 (OpNodeRnd (_.VT _.RC:$src1),
6729 (_.VT _.RC:$src2),
6730 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006731 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6732 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6733 "$src2, $src1", "$src1, $src2",
6734 (OpNodeRnd (_.VT _.RC:$src1),
6735 (_.VT (scalar_to_vector
6736 (_.ScalarLdFrag addr:$src2))),
6737 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006738
6739 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6740 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6741 "$rc, $src2, $src1", "$src1, $src2, $rc",
6742 (OpNodeRnd (_.VT _.RC:$src1),
6743 (_.VT _.RC:$src2),
6744 (i32 imm:$rc))>,
6745 EVEX_B, EVEX_RC;
6746
Craig Toppere1cac152016-06-07 07:27:54 +00006747 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006748 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006749 (ins _.FRC:$src1, _.FRC:$src2),
6750 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6751
6752 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006753 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006754 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6755 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6756 }
6757
6758 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6759 (!cast<Instruction>(NAME#SUFF#Zr)
6760 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6761
6762 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6763 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006764 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006765}
6766
6767multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6768 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6769 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6770 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6771 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6772}
6773
Asaf Badouh402ebb32015-06-03 13:41:48 +00006774defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6775 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006776
Igor Breger4c4cd782015-09-20 09:13:41 +00006777defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006778
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006779let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006780 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006781 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006782 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006783 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006784 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006785 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006786 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006787 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006788 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006789 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006790}
6791
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006792multiclass
6793avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006794
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006795 let ExeDomain = _.ExeDomain in {
6796 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6797 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6798 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006799 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006800 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6801
6802 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6803 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006804 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6805 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006806 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006807
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006808 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006809 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6810 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006811 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006812 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006813 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6814 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6815 }
6816 let Predicates = [HasAVX512] in {
6817 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6818 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6819 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6820 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6821 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6822 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6823 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6824 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6825 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6826 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6827 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6828 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6829 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6830 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6831 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6832
6833 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6834 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6835 addr:$src, (i32 0x1))), _.FRC)>;
6836 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6837 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6838 addr:$src, (i32 0x2))), _.FRC)>;
6839 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6840 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6841 addr:$src, (i32 0x3))), _.FRC)>;
6842 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6843 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6844 addr:$src, (i32 0x4))), _.FRC)>;
6845 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6846 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6847 addr:$src, (i32 0xc))), _.FRC)>;
6848 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006849}
6850
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006851defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6852 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006853
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006854defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6855 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006856
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006857//-------------------------------------------------
6858// Integer truncate and extend operations
6859//-------------------------------------------------
6860
Igor Breger074a64e2015-07-24 17:24:15 +00006861multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6862 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6863 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006864 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006865 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6866 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6867 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6868 EVEX, T8XS;
6869
6870 // for intrinsic patter match
6871 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6872 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6873 undef)),
6874 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6875 SrcInfo.RC:$src1)>;
6876
6877 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6878 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6879 DestInfo.ImmAllZerosV)),
6880 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6881 SrcInfo.RC:$src1)>;
6882
6883 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6884 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6885 DestInfo.RC:$src0)),
6886 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6887 DestInfo.KRCWM:$mask ,
6888 SrcInfo.RC:$src1)>;
6889
Craig Topper52e2e832016-07-22 05:46:44 +00006890 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6891 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006892 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6893 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006894 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006895 []>, EVEX;
6896
Igor Breger074a64e2015-07-24 17:24:15 +00006897 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6898 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006899 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006900 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006901 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006902}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006903
Igor Breger074a64e2015-07-24 17:24:15 +00006904multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6905 X86VectorVTInfo DestInfo,
6906 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006907
Igor Breger074a64e2015-07-24 17:24:15 +00006908 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6909 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6910 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006911
Igor Breger074a64e2015-07-24 17:24:15 +00006912 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6913 (SrcInfo.VT SrcInfo.RC:$src)),
6914 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6915 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6916}
6917
6918multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6919 X86VectorVTInfo DestInfo, string sat > {
6920
6921 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6922 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6923 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6924 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6925 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6926 (SrcInfo.VT SrcInfo.RC:$src))>;
6927
6928 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6929 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6930 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6931 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6932 (SrcInfo.VT SrcInfo.RC:$src))>;
6933}
6934
6935multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6936 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6937 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6938 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6939 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6940 Predicate prd = HasAVX512>{
6941
6942 let Predicates = [HasVLX, prd] in {
6943 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6944 DestInfoZ128, x86memopZ128>,
6945 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6946 truncFrag, mtruncFrag>, EVEX_V128;
6947
6948 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6949 DestInfoZ256, x86memopZ256>,
6950 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6951 truncFrag, mtruncFrag>, EVEX_V256;
6952 }
6953 let Predicates = [prd] in
6954 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6955 DestInfoZ, x86memopZ>,
6956 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6957 truncFrag, mtruncFrag>, EVEX_V512;
6958}
6959
6960multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6961 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6962 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6963 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6964 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6965
6966 let Predicates = [HasVLX, prd] in {
6967 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6968 DestInfoZ128, x86memopZ128>,
6969 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6970 sat>, EVEX_V128;
6971
6972 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6973 DestInfoZ256, x86memopZ256>,
6974 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6975 sat>, EVEX_V256;
6976 }
6977 let Predicates = [prd] in
6978 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6979 DestInfoZ, x86memopZ>,
6980 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6981 sat>, EVEX_V512;
6982}
6983
6984multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6985 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6986 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6987 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6988}
6989multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6990 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6991 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6992 sat>, EVEX_CD8<8, CD8VO>;
6993}
6994
6995multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6996 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6997 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6998 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6999}
7000multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
7001 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
7002 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7003 sat>, EVEX_CD8<16, CD8VQ>;
7004}
7005
7006multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7007 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7008 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7009 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
7010}
7011multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
7012 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
7013 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7014 sat>, EVEX_CD8<32, CD8VH>;
7015}
7016
7017multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7018 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7019 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7020 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
7021}
7022multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
7023 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
7024 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7025 sat>, EVEX_CD8<8, CD8VQ>;
7026}
7027
7028multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7029 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7030 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7031 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
7032}
7033multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
7034 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
7035 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7036 sat>, EVEX_CD8<16, CD8VH>;
7037}
7038
7039multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7040 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7041 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7042 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
7043}
7044multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
7045 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
7046 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7047 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7048}
7049
7050defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7051defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7052defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7053
7054defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7055defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7056defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7057
7058defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7059defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7060defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7061
7062defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7063defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7064defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7065
7066defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7067defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7068defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7069
7070defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7071defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7072defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007073
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007074let Predicates = [HasAVX512, NoVLX] in {
7075def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7076 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007077 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007078 VR256X:$src, sub_ymm)))), sub_xmm))>;
7079def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7080 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007081 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007082 VR256X:$src, sub_ymm)))), sub_xmm))>;
7083}
7084
7085let Predicates = [HasBWI, NoVLX] in {
7086def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007087 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007088 VR256X:$src, sub_ymm))), sub_xmm))>;
7089}
7090
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007091multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007092 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007093 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007094 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007095 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7096 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7097 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7098 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007099
Craig Toppere1cac152016-06-07 07:27:54 +00007100 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7101 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7102 (DestInfo.VT (LdFrag addr:$src))>,
7103 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007104 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007105}
7106
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007107multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007108 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007109 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7110 let Predicates = [HasVLX, HasBWI] in {
7111 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007112 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007113 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007114
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007115 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007116 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007117 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7118 }
7119 let Predicates = [HasBWI] in {
7120 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007121 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007122 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7123 }
7124}
7125
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007126multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007127 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007128 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7129 let Predicates = [HasVLX, HasAVX512] in {
7130 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007131 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007132 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7133
7134 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007135 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007136 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7137 }
7138 let Predicates = [HasAVX512] in {
7139 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007140 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007141 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7142 }
7143}
7144
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007145multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007146 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007147 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7148 let Predicates = [HasVLX, HasAVX512] in {
7149 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007150 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007151 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7152
7153 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007154 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007155 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7156 }
7157 let Predicates = [HasAVX512] in {
7158 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007159 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007160 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7161 }
7162}
7163
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007164multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007165 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007166 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7167 let Predicates = [HasVLX, HasAVX512] in {
7168 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007169 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007170 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7171
7172 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007173 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007174 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7175 }
7176 let Predicates = [HasAVX512] in {
7177 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007178 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007179 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7180 }
7181}
7182
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007183multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007184 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007185 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7186 let Predicates = [HasVLX, HasAVX512] in {
7187 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007188 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007189 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7190
7191 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007192 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007193 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7194 }
7195 let Predicates = [HasAVX512] in {
7196 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007197 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007198 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7199 }
7200}
7201
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007202multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007203 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007204 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7205
7206 let Predicates = [HasVLX, HasAVX512] in {
7207 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007208 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007209 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7210
7211 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007212 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007213 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7214 }
7215 let Predicates = [HasAVX512] in {
7216 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007217 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007218 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7219 }
7220}
7221
Craig Topper6840f112016-07-14 06:41:34 +00007222defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7223defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7224defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7225defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7226defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7227defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007228
Craig Topper6840f112016-07-14 06:41:34 +00007229defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7230defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7231defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7232defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7233defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7234defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007235
Igor Breger2ba64ab2016-05-22 10:21:04 +00007236// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007237multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7238 X86VectorVTInfo From, PatFrag LdFrag> {
7239 def : Pat<(To.VT (LdFrag addr:$src)),
7240 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7241 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7242 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7243 To.KRC:$mask, addr:$src)>;
7244 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7245 To.ImmAllZerosV)),
7246 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7247 addr:$src)>;
7248}
7249
7250let Predicates = [HasVLX, HasBWI] in {
7251 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7252 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7253}
7254let Predicates = [HasBWI] in {
7255 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7256}
7257let Predicates = [HasVLX, HasAVX512] in {
7258 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7259 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7260 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7261 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7262 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7263 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7264 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7265 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7266 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7267 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7268}
7269let Predicates = [HasAVX512] in {
7270 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7271 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7272 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7273 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7274 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7275}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007276
Craig Topper64378f42016-10-09 23:08:39 +00007277multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7278 SDNode ExtOp, PatFrag ExtLoad16> {
7279 // 128-bit patterns
7280 let Predicates = [HasVLX, HasBWI] in {
7281 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7282 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7283 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7284 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7285 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7286 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7287 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7288 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7289 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7290 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7291 }
7292 let Predicates = [HasVLX] in {
7293 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7294 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7295 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7296 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7297 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7298 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7299 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7300 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7301
7302 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7303 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7304 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7305 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7306 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7307 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7308 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7309 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7310
7311 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7312 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7313 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7314 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7315 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7316 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7317 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7318 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7319 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7320 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7321
7322 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7323 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7324 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7325 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7326 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7327 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7328 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7329 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7330
7331 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7332 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7333 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7334 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7335 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7336 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7337 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7338 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7339 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7340 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7341 }
7342 // 256-bit patterns
7343 let Predicates = [HasVLX, HasBWI] in {
7344 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7345 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7346 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7347 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7348 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7349 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7350 }
7351 let Predicates = [HasVLX] in {
7352 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7353 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7354 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7355 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7356 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7357 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7358 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7359 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7360
7361 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7362 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7363 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7364 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7365 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7366 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7367 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7368 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7369
7370 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7371 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7372 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7373 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7374 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7375 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7376
7377 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7378 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7379 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7380 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7381 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7382 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7383 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7384 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7385
7386 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7387 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7388 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7389 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7390 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7391 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7392 }
7393 // 512-bit patterns
7394 let Predicates = [HasBWI] in {
7395 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7396 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7397 }
7398 let Predicates = [HasAVX512] in {
7399 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7400 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7401
7402 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7403 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007404 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7405 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007406
7407 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7408 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7409
7410 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7411 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7412
7413 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7414 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7415 }
7416}
7417
7418defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7419defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7420
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007421//===----------------------------------------------------------------------===//
7422// GATHER - SCATTER Operations
7423
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007424multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7425 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007426 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7427 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007428 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7429 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007430 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007431 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007432 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7433 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7434 vectoraddr:$src2))]>, EVEX, EVEX_K,
7435 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007436}
Cameron McInally45325962014-03-26 13:50:50 +00007437
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007438multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7439 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7440 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007441 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007442 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007443 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007444let Predicates = [HasVLX] in {
7445 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007446 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007447 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007448 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007449 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007450 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007451 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007452 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007453}
Cameron McInally45325962014-03-26 13:50:50 +00007454}
7455
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007456multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7457 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007458 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007459 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007460 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007461 mgatherv8i64>, EVEX_V512;
7462let Predicates = [HasVLX] in {
7463 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007464 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007465 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007466 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007467 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007468 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007469 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7470 vx64xmem, mgatherv2i64>, EVEX_V128;
7471}
Cameron McInally45325962014-03-26 13:50:50 +00007472}
Michael Liao5bf95782014-12-04 05:20:33 +00007473
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007474
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007475defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7476 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7477
7478defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7479 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007480
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007481multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7482 X86MemOperand memop, PatFrag ScatterNode> {
7483
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007484let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007485
7486 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7487 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007488 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007489 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7490 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7491 _.KRCWM:$mask, vectoraddr:$dst))]>,
7492 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007493}
7494
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007495multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7496 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7497 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007498 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007499 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007500 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007501let Predicates = [HasVLX] in {
7502 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007503 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007504 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007505 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007506 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007507 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007508 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007509 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007510}
Cameron McInally45325962014-03-26 13:50:50 +00007511}
7512
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007513multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7514 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007515 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007516 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007517 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007518 mscatterv8i64>, EVEX_V512;
7519let Predicates = [HasVLX] in {
7520 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007521 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007522 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007523 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007524 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007525 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007526 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7527 vx64xmem, mscatterv2i64>, EVEX_V128;
7528}
Cameron McInally45325962014-03-26 13:50:50 +00007529}
7530
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007531defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7532 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007533
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007534defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7535 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007536
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007537// prefetch
7538multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7539 RegisterClass KRC, X86MemOperand memop> {
7540 let Predicates = [HasPFI], hasSideEffects = 1 in
7541 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007542 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007543 []>, EVEX, EVEX_K;
7544}
7545
7546defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007547 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007548
7549defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007550 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007551
7552defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007553 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007554
7555defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007556 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007557
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007558defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007559 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007560
7561defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007562 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007563
7564defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007565 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007566
7567defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007568 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007569
7570defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007571 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007572
7573defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007574 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007575
7576defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007577 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007578
7579defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007580 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007581
7582defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007583 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007584
7585defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007586 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007587
7588defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007589 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007590
7591defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007592 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007593
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007594// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007595def v64i1sextv64i8 : PatLeaf<(v64i8
7596 (X86vsext
7597 (v64i1 (X86pcmpgtm
7598 (bc_v64i8 (v16i32 immAllZerosV)),
7599 VR512:$src))))>;
7600def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7601def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7602def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007603
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007604multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007605def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007606 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007607 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7608}
Michael Liao5bf95782014-12-04 05:20:33 +00007609
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007610multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7611 string OpcodeStr, Predicate prd> {
7612let Predicates = [prd] in
7613 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7614
7615 let Predicates = [prd, HasVLX] in {
7616 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7617 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7618 }
7619}
7620
7621multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7622 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7623 HasBWI>;
7624 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7625 HasBWI>, VEX_W;
7626 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7627 HasDQI>;
7628 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7629 HasDQI>, VEX_W;
7630}
Michael Liao5bf95782014-12-04 05:20:33 +00007631
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007632defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007633
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007634multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007635 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7636 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7637 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7638}
7639
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007640// Use 512bit version to implement 128/256 bit in case NoVLX.
7641multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007642 X86VectorVTInfo _> {
7643
7644 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7645 (_.KVT (COPY_TO_REGCLASS
7646 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007647 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007648 _.RC:$src, _.SubRegIdx)),
7649 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007650}
7651
7652multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007653 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7654 let Predicates = [prd] in
7655 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7656 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007657
7658 let Predicates = [prd, HasVLX] in {
7659 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007660 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007661 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007662 EVEX_V128;
7663 }
7664 let Predicates = [prd, NoVLX] in {
7665 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7666 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007667 }
7668}
7669
7670defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7671 avx512vl_i8_info, HasBWI>;
7672defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7673 avx512vl_i16_info, HasBWI>, VEX_W;
7674defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7675 avx512vl_i32_info, HasDQI>;
7676defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7677 avx512vl_i64_info, HasDQI>, VEX_W;
7678
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007679//===----------------------------------------------------------------------===//
7680// AVX-512 - COMPRESS and EXPAND
7681//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007682
Ayman Musad7a5ed42016-09-26 06:22:08 +00007683multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007684 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007685 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007686 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007687 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007688
Craig Toppere1cac152016-06-07 07:27:54 +00007689 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007690 def mr : AVX5128I<opc, MRMDestMem, (outs),
7691 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007692 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007693 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7694
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007695 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7696 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007697 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007698 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007699 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007700}
7701
Ayman Musad7a5ed42016-09-26 06:22:08 +00007702multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7703
7704 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7705 (_.VT _.RC:$src)),
7706 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7707 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7708}
7709
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007710multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7711 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007712 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7713 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007714
7715 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007716 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7717 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7718 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7719 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007720 }
7721}
7722
7723defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7724 EVEX;
7725defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7726 EVEX, VEX_W;
7727defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7728 EVEX;
7729defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7730 EVEX, VEX_W;
7731
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007732// expand
7733multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7734 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007735 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007736 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007737 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007738
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007739 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7740 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7741 (_.VT (X86expand (_.VT (bitconvert
7742 (_.LdFrag addr:$src1)))))>,
7743 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007744}
7745
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007746multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
7747
7748 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
7749 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
7750 _.KRCWM:$mask, addr:$src)>;
7751
7752 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
7753 (_.VT _.RC:$src0))),
7754 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
7755 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
7756}
7757
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007758multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7759 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007760 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
7761 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007762
7763 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007764 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
7765 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7766 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
7767 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007768 }
7769}
7770
7771defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7772 EVEX;
7773defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7774 EVEX, VEX_W;
7775defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7776 EVEX;
7777defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7778 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007779
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007780//handle instruction reg_vec1 = op(reg_vec,imm)
7781// op(mem_vec,imm)
7782// op(broadcast(eltVt),imm)
7783//all instruction created with FROUND_CURRENT
7784multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007785 X86VectorVTInfo _>{
7786 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007787 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7788 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007789 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007790 (OpNode (_.VT _.RC:$src1),
7791 (i32 imm:$src2),
7792 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007793 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7794 (ins _.MemOp:$src1, i32u8imm:$src2),
7795 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7796 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7797 (i32 imm:$src2),
7798 (i32 FROUND_CURRENT))>;
7799 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7800 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7801 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7802 "${src1}"##_.BroadcastStr##", $src2",
7803 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7804 (i32 imm:$src2),
7805 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007806 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007807}
7808
7809//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7810multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7811 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007812 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007813 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7814 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007815 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007816 "$src1, {sae}, $src2",
7817 (OpNode (_.VT _.RC:$src1),
7818 (i32 imm:$src2),
7819 (i32 FROUND_NO_EXC))>, EVEX_B;
7820}
7821
7822multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7823 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7824 let Predicates = [prd] in {
7825 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7826 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7827 EVEX_V512;
7828 }
7829 let Predicates = [prd, HasVLX] in {
7830 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7831 EVEX_V128;
7832 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7833 EVEX_V256;
7834 }
7835}
7836
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007837//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7838// op(reg_vec2,mem_vec,imm)
7839// op(reg_vec2,broadcast(eltVt),imm)
7840//all instruction created with FROUND_CURRENT
7841multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007842 X86VectorVTInfo _>{
7843 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007844 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007845 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007846 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7847 (OpNode (_.VT _.RC:$src1),
7848 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007849 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007850 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007851 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7852 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7853 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7854 (OpNode (_.VT _.RC:$src1),
7855 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7856 (i32 imm:$src3),
7857 (i32 FROUND_CURRENT))>;
7858 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7859 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7860 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7861 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7862 (OpNode (_.VT _.RC:$src1),
7863 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7864 (i32 imm:$src3),
7865 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007866 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007867}
7868
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007869//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7870// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007871multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7872 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007873 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007874 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7875 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7876 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7877 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7878 (SrcInfo.VT SrcInfo.RC:$src2),
7879 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007880 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7881 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7882 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7883 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7884 (SrcInfo.VT (bitconvert
7885 (SrcInfo.LdFrag addr:$src2))),
7886 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007887 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007888}
7889
7890//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7891// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007892// op(reg_vec2,broadcast(eltVt),imm)
7893multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007894 X86VectorVTInfo _>:
7895 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7896
Craig Topper05948fb2016-08-02 05:11:15 +00007897 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007898 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7899 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7900 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7901 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7902 (OpNode (_.VT _.RC:$src1),
7903 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7904 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007905}
7906
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007907//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7908// op(reg_vec2,mem_scalar,imm)
7909//all instruction created with FROUND_CURRENT
7910multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007911 X86VectorVTInfo _> {
7912 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007913 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007914 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007915 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7916 (OpNode (_.VT _.RC:$src1),
7917 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007918 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007919 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007920 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00007921 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00007922 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7923 (OpNode (_.VT _.RC:$src1),
7924 (_.VT (scalar_to_vector
7925 (_.ScalarLdFrag addr:$src2))),
7926 (i32 imm:$src3),
7927 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007928 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007929}
7930
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007931//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7932multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7933 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007934 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007935 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007936 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007937 OpcodeStr, "$src3, {sae}, $src2, $src1",
7938 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007939 (OpNode (_.VT _.RC:$src1),
7940 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007941 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007942 (i32 FROUND_NO_EXC))>, EVEX_B;
7943}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007944//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7945multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7946 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007947 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7948 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007949 OpcodeStr, "$src3, {sae}, $src2, $src1",
7950 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007951 (OpNode (_.VT _.RC:$src1),
7952 (_.VT _.RC:$src2),
7953 (i32 imm:$src3),
7954 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007955}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007956
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007957multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7958 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007959 let Predicates = [prd] in {
7960 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007961 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007962 EVEX_V512;
7963
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007964 }
7965 let Predicates = [prd, HasVLX] in {
7966 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007967 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007968 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007969 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007970 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007971}
7972
Igor Breger2ae0fe32015-08-31 11:14:02 +00007973multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7974 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7975 let Predicates = [HasBWI] in {
7976 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7977 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7978 }
7979 let Predicates = [HasBWI, HasVLX] in {
7980 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7981 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7982 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7983 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7984 }
7985}
7986
Igor Breger00d9f842015-06-08 14:03:17 +00007987multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7988 bits<8> opc, SDNode OpNode>{
7989 let Predicates = [HasAVX512] in {
7990 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7991 }
7992 let Predicates = [HasAVX512, HasVLX] in {
7993 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7994 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7995 }
7996}
7997
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007998multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7999 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8000 let Predicates = [prd] in {
8001 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8002 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008003 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008004}
8005
Igor Breger1e58e8a2015-09-02 11:18:55 +00008006multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8007 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8008 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8009 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8010 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8011 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008012}
8013
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008014
Igor Breger1e58e8a2015-09-02 11:18:55 +00008015defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8016 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8017defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8018 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8019defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8020 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8021
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008022
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008023defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8024 0x50, X86VRange, HasDQI>,
8025 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8026defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8027 0x50, X86VRange, HasDQI>,
8028 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8029
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008030defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8031 0x51, X86VRange, HasDQI>,
8032 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8033defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8034 0x51, X86VRange, HasDQI>,
8035 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8036
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008037defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8038 0x57, X86Reduces, HasDQI>,
8039 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8040defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8041 0x57, X86Reduces, HasDQI>,
8042 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008043
Igor Breger1e58e8a2015-09-02 11:18:55 +00008044defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8045 0x27, X86GetMants, HasAVX512>,
8046 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8047defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8048 0x27, X86GetMants, HasAVX512>,
8049 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8050
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008051multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8052 bits<8> opc, SDNode OpNode = X86Shuf128>{
8053 let Predicates = [HasAVX512] in {
8054 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8055
8056 }
8057 let Predicates = [HasAVX512, HasVLX] in {
8058 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8059 }
8060}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008061let Predicates = [HasAVX512] in {
8062def : Pat<(v16f32 (ffloor VR512:$src)),
8063 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8064def : Pat<(v16f32 (fnearbyint VR512:$src)),
8065 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8066def : Pat<(v16f32 (fceil VR512:$src)),
8067 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8068def : Pat<(v16f32 (frint VR512:$src)),
8069 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8070def : Pat<(v16f32 (ftrunc VR512:$src)),
8071 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8072
8073def : Pat<(v8f64 (ffloor VR512:$src)),
8074 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8075def : Pat<(v8f64 (fnearbyint VR512:$src)),
8076 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8077def : Pat<(v8f64 (fceil VR512:$src)),
8078 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8079def : Pat<(v8f64 (frint VR512:$src)),
8080 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8081def : Pat<(v8f64 (ftrunc VR512:$src)),
8082 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8083}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008084
8085defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8086 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8087defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8088 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8089defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8090 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8091defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8092 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008093
Craig Topperc48fa892015-12-27 19:45:21 +00008094multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008095 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8096 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008097}
8098
Craig Topperc48fa892015-12-27 19:45:21 +00008099defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008100 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008101defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008102 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008103
Craig Topper7a299302016-06-09 07:06:38 +00008104multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008105 let Predicates = p in
8106 def NAME#_.VTName#rri:
8107 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8108 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8109 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8110}
8111
Craig Topper7a299302016-06-09 07:06:38 +00008112multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8113 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8114 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8115 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008116
Craig Topper7a299302016-06-09 07:06:38 +00008117defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008118 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008119 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8120 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8121 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8122 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8123 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008124 EVEX_CD8<8, CD8VF>;
8125
Igor Bregerf3ded812015-08-31 13:09:30 +00008126defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8127 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8128
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008129multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8130 X86VectorVTInfo _> {
8131 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008132 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008133 "$src1", "$src1",
8134 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8135
Craig Toppere1cac152016-06-07 07:27:54 +00008136 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8137 (ins _.MemOp:$src1), OpcodeStr,
8138 "$src1", "$src1",
8139 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8140 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008141}
8142
8143multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8144 X86VectorVTInfo _> :
8145 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008146 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8147 (ins _.ScalarMemOp:$src1), OpcodeStr,
8148 "${src1}"##_.BroadcastStr,
8149 "${src1}"##_.BroadcastStr,
8150 (_.VT (OpNode (X86VBroadcast
8151 (_.ScalarLdFrag addr:$src1))))>,
8152 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008153}
8154
8155multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8156 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8157 let Predicates = [prd] in
8158 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8159
8160 let Predicates = [prd, HasVLX] in {
8161 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8162 EVEX_V256;
8163 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8164 EVEX_V128;
8165 }
8166}
8167
8168multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8169 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8170 let Predicates = [prd] in
8171 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8172 EVEX_V512;
8173
8174 let Predicates = [prd, HasVLX] in {
8175 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8176 EVEX_V256;
8177 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8178 EVEX_V128;
8179 }
8180}
8181
8182multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8183 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008184 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008185 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008186 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8187 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008188}
8189
8190multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8191 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008192 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8193 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008194}
8195
8196multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8197 bits<8> opc_d, bits<8> opc_q,
8198 string OpcodeStr, SDNode OpNode> {
8199 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8200 HasAVX512>,
8201 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8202 HasBWI>;
8203}
8204
8205defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8206
Craig Topper056c9062016-08-28 22:20:48 +00008207let Predicates = [HasBWI, HasVLX] in {
8208 def : Pat<(xor
8209 (bc_v2i64 (v16i1sextv16i8)),
8210 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8211 (VPABSBZ128rr VR128:$src)>;
8212 def : Pat<(xor
8213 (bc_v2i64 (v8i1sextv8i16)),
8214 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8215 (VPABSWZ128rr VR128:$src)>;
8216 def : Pat<(xor
8217 (bc_v4i64 (v32i1sextv32i8)),
8218 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8219 (VPABSBZ256rr VR256:$src)>;
8220 def : Pat<(xor
8221 (bc_v4i64 (v16i1sextv16i16)),
8222 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8223 (VPABSWZ256rr VR256:$src)>;
8224}
8225let Predicates = [HasAVX512, HasVLX] in {
8226 def : Pat<(xor
8227 (bc_v2i64 (v4i1sextv4i32)),
8228 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8229 (VPABSDZ128rr VR128:$src)>;
8230 def : Pat<(xor
8231 (bc_v4i64 (v8i1sextv8i32)),
8232 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8233 (VPABSDZ256rr VR256:$src)>;
8234}
8235
8236let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008237def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008238 (bc_v8i64 (v16i1sextv16i32)),
8239 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008240 (VPABSDZrr VR512:$src)>;
8241def : Pat<(xor
8242 (bc_v8i64 (v8i1sextv8i64)),
8243 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8244 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008245}
Craig Topper850feaf2016-08-28 22:20:51 +00008246let Predicates = [HasBWI] in {
8247def : Pat<(xor
8248 (bc_v8i64 (v64i1sextv64i8)),
8249 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8250 (VPABSBZrr VR512:$src)>;
8251def : Pat<(xor
8252 (bc_v8i64 (v32i1sextv32i16)),
8253 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8254 (VPABSWZrr VR512:$src)>;
8255}
Igor Bregerf2460112015-07-26 14:41:44 +00008256
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008257multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8258
8259 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008260}
8261
8262defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8263defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8264
Igor Breger24cab0f2015-11-16 07:22:00 +00008265//===---------------------------------------------------------------------===//
8266// Replicate Single FP - MOVSHDUP and MOVSLDUP
8267//===---------------------------------------------------------------------===//
8268multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8269 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8270 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008271}
8272
8273defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8274defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008275
8276//===----------------------------------------------------------------------===//
8277// AVX-512 - MOVDDUP
8278//===----------------------------------------------------------------------===//
8279
8280multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8281 X86VectorVTInfo _> {
8282 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8283 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8284 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008285 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8286 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8287 (_.VT (OpNode (_.VT (scalar_to_vector
8288 (_.ScalarLdFrag addr:$src)))))>,
8289 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008290}
8291
8292multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8293 AVX512VLVectorVTInfo VTInfo> {
8294
8295 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8296
8297 let Predicates = [HasAVX512, HasVLX] in {
8298 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8299 EVEX_V256;
8300 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8301 EVEX_V128;
8302 }
8303}
8304
8305multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8306 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8307 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008308}
8309
8310defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8311
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008312let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008313def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008314 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008315def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008316 (VMOVDDUPZ128rm addr:$src)>;
8317def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8318 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8319}
Igor Breger1f782962015-11-19 08:26:56 +00008320
Igor Bregerf2460112015-07-26 14:41:44 +00008321//===----------------------------------------------------------------------===//
8322// AVX-512 - Unpack Instructions
8323//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008324defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8325 SSE_ALU_ITINS_S>;
8326defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8327 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008328
8329defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8330 SSE_INTALU_ITINS_P, HasBWI>;
8331defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8332 SSE_INTALU_ITINS_P, HasBWI>;
8333defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8334 SSE_INTALU_ITINS_P, HasBWI>;
8335defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8336 SSE_INTALU_ITINS_P, HasBWI>;
8337
8338defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8339 SSE_INTALU_ITINS_P, HasAVX512>;
8340defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8341 SSE_INTALU_ITINS_P, HasAVX512>;
8342defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8343 SSE_INTALU_ITINS_P, HasAVX512>;
8344defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8345 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008346
8347//===----------------------------------------------------------------------===//
8348// AVX-512 - Extract & Insert Integer Instructions
8349//===----------------------------------------------------------------------===//
8350
8351multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8352 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008353 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8354 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8355 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8356 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8357 imm:$src2)))),
8358 addr:$dst)]>,
8359 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008360}
8361
8362multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8363 let Predicates = [HasBWI] in {
8364 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8365 (ins _.RC:$src1, u8imm:$src2),
8366 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8367 [(set GR32orGR64:$dst,
8368 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8369 EVEX, TAPD;
8370
8371 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8372 }
8373}
8374
8375multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8376 let Predicates = [HasBWI] in {
8377 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8378 (ins _.RC:$src1, u8imm:$src2),
8379 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8380 [(set GR32orGR64:$dst,
8381 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8382 EVEX, PD;
8383
Craig Topper99f6b622016-05-01 01:03:56 +00008384 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008385 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8386 (ins _.RC:$src1, u8imm:$src2),
8387 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8388 EVEX, TAPD;
8389
Igor Bregerdefab3c2015-10-08 12:55:01 +00008390 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8391 }
8392}
8393
8394multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8395 RegisterClass GRC> {
8396 let Predicates = [HasDQI] in {
8397 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8398 (ins _.RC:$src1, u8imm:$src2),
8399 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8400 [(set GRC:$dst,
8401 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8402 EVEX, TAPD;
8403
Craig Toppere1cac152016-06-07 07:27:54 +00008404 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8405 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8406 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8407 [(store (extractelt (_.VT _.RC:$src1),
8408 imm:$src2),addr:$dst)]>,
8409 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008410 }
8411}
8412
8413defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8414defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8415defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8416defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8417
8418multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8419 X86VectorVTInfo _, PatFrag LdFrag> {
8420 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8421 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8422 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8423 [(set _.RC:$dst,
8424 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8425 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8426}
8427
8428multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8429 X86VectorVTInfo _, PatFrag LdFrag> {
8430 let Predicates = [HasBWI] in {
8431 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8432 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8433 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8434 [(set _.RC:$dst,
8435 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8436
8437 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8438 }
8439}
8440
8441multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8442 X86VectorVTInfo _, RegisterClass GRC> {
8443 let Predicates = [HasDQI] in {
8444 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8445 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8446 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8447 [(set _.RC:$dst,
8448 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8449 EVEX_4V, TAPD;
8450
8451 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8452 _.ScalarLdFrag>, TAPD;
8453 }
8454}
8455
8456defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8457 extloadi8>, TAPD;
8458defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8459 extloadi16>, PD;
8460defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8461defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008462//===----------------------------------------------------------------------===//
8463// VSHUFPS - VSHUFPD Operations
8464//===----------------------------------------------------------------------===//
8465multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8466 AVX512VLVectorVTInfo VTInfo_FP>{
8467 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8468 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8469 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008470}
8471
8472defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8473defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008474//===----------------------------------------------------------------------===//
8475// AVX-512 - Byte shift Left/Right
8476//===----------------------------------------------------------------------===//
8477
8478multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8479 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8480 def rr : AVX512<opc, MRMr,
8481 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8482 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8483 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008484 def rm : AVX512<opc, MRMm,
8485 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8486 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8487 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008488 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8489 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008490}
8491
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008492multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008493 Format MRMm, string OpcodeStr, Predicate prd>{
8494 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008495 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008496 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008497 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008498 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008499 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008500 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008501 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008502 }
8503}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008504defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008505 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008506defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008507 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8508
8509
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008510multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008511 string OpcodeStr, X86VectorVTInfo _dst,
8512 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008513 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008514 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008515 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008516 [(set _dst.RC:$dst,(_dst.VT
8517 (OpNode (_src.VT _src.RC:$src1),
8518 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008519 def rm : AVX512BI<opc, MRMSrcMem,
8520 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8521 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8522 [(set _dst.RC:$dst,(_dst.VT
8523 (OpNode (_src.VT _src.RC:$src1),
8524 (_src.VT (bitconvert
8525 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008526}
8527
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008528multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008529 string OpcodeStr, Predicate prd> {
8530 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008531 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8532 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008533 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008534 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8535 v32i8x_info>, EVEX_V256;
8536 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8537 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008538 }
8539}
8540
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008541defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008542 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008543
8544multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008545 X86VectorVTInfo _>{
8546 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008547 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8548 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008549 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008550 (OpNode (_.VT _.RC:$src1),
8551 (_.VT _.RC:$src2),
8552 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008553 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008554 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8555 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8556 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8557 (OpNode (_.VT _.RC:$src1),
8558 (_.VT _.RC:$src2),
8559 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008560 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008561 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8562 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8563 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8564 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8565 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8566 (OpNode (_.VT _.RC:$src1),
8567 (_.VT _.RC:$src2),
8568 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008569 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008570 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008571 }// Constraints = "$src1 = $dst"
8572}
8573
8574multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8575 let Predicates = [HasAVX512] in
8576 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8577 let Predicates = [HasAVX512, HasVLX] in {
8578 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8579 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8580 }
8581}
8582
8583defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8584defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8585
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008586//===----------------------------------------------------------------------===//
8587// AVX-512 - FixupImm
8588//===----------------------------------------------------------------------===//
8589
8590multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008591 X86VectorVTInfo _>{
8592 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008593 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8594 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8595 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8596 (OpNode (_.VT _.RC:$src1),
8597 (_.VT _.RC:$src2),
8598 (_.IntVT _.RC:$src3),
8599 (i32 imm:$src4),
8600 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008601 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8602 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8603 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8604 (OpNode (_.VT _.RC:$src1),
8605 (_.VT _.RC:$src2),
8606 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8607 (i32 imm:$src4),
8608 (i32 FROUND_CURRENT))>;
8609 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8610 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8611 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8612 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8613 (OpNode (_.VT _.RC:$src1),
8614 (_.VT _.RC:$src2),
8615 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8616 (i32 imm:$src4),
8617 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008618 } // Constraints = "$src1 = $dst"
8619}
8620
8621multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008622 SDNode OpNode, X86VectorVTInfo _>{
8623let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008624 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8625 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008626 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008627 "$src2, $src3, {sae}, $src4",
8628 (OpNode (_.VT _.RC:$src1),
8629 (_.VT _.RC:$src2),
8630 (_.IntVT _.RC:$src3),
8631 (i32 imm:$src4),
8632 (i32 FROUND_NO_EXC))>, EVEX_B;
8633 }
8634}
8635
8636multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8637 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008638 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8639 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008640 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8641 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8642 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8643 (OpNode (_.VT _.RC:$src1),
8644 (_.VT _.RC:$src2),
8645 (_src3VT.VT _src3VT.RC:$src3),
8646 (i32 imm:$src4),
8647 (i32 FROUND_CURRENT))>;
8648
8649 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8650 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8651 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8652 "$src2, $src3, {sae}, $src4",
8653 (OpNode (_.VT _.RC:$src1),
8654 (_.VT _.RC:$src2),
8655 (_src3VT.VT _src3VT.RC:$src3),
8656 (i32 imm:$src4),
8657 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008658 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8659 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8660 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8661 (OpNode (_.VT _.RC:$src1),
8662 (_.VT _.RC:$src2),
8663 (_src3VT.VT (scalar_to_vector
8664 (_src3VT.ScalarLdFrag addr:$src3))),
8665 (i32 imm:$src4),
8666 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008667 }
8668}
8669
8670multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8671 let Predicates = [HasAVX512] in
8672 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8673 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8674 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8675 let Predicates = [HasAVX512, HasVLX] in {
8676 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8677 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8678 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8679 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8680 }
8681}
8682
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008683defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8684 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008685 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008686defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8687 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008688 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008689defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008690 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008691defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008692 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008693
8694
8695
8696// Patterns used to select SSE scalar fp arithmetic instructions from
8697// either:
8698//
8699// (1) a scalar fp operation followed by a blend
8700//
8701// The effect is that the backend no longer emits unnecessary vector
8702// insert instructions immediately after SSE scalar fp instructions
8703// like addss or mulss.
8704//
8705// For example, given the following code:
8706// __m128 foo(__m128 A, __m128 B) {
8707// A[0] += B[0];
8708// return A;
8709// }
8710//
8711// Previously we generated:
8712// addss %xmm0, %xmm1
8713// movss %xmm1, %xmm0
8714//
8715// We now generate:
8716// addss %xmm1, %xmm0
8717//
8718// (2) a vector packed single/double fp operation followed by a vector insert
8719//
8720// The effect is that the backend converts the packed fp instruction
8721// followed by a vector insert into a single SSE scalar fp instruction.
8722//
8723// For example, given the following code:
8724// __m128 foo(__m128 A, __m128 B) {
8725// __m128 C = A + B;
8726// return (__m128) {c[0], a[1], a[2], a[3]};
8727// }
8728//
8729// Previously we generated:
8730// addps %xmm0, %xmm1
8731// movss %xmm1, %xmm0
8732//
8733// We now generate:
8734// addss %xmm1, %xmm0
8735
8736// TODO: Some canonicalization in lowering would simplify the number of
8737// patterns we have to try to match.
8738multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8739 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00008740 // extracted scalar math op with insert via movss
8741 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8742 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8743 FR32:$src))))),
8744 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8745 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8746
Craig Topper5625d242016-07-29 06:06:00 +00008747 // extracted scalar math op with insert via blend
8748 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8749 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8750 FR32:$src))), (i8 1))),
8751 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8752 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8753
8754 // vector math op with insert via movss
8755 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8756 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8757 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8758
8759 // vector math op with insert via blend
8760 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8761 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8762 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8763 }
8764}
8765
8766defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8767defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8768defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8769defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8770
8771multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8772 let Predicates = [HasAVX512] in {
8773 // extracted scalar math op with insert via movsd
8774 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8775 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8776 FR64:$src))))),
8777 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8778 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8779
8780 // extracted scalar math op with insert via blend
8781 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8782 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8783 FR64:$src))), (i8 1))),
8784 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8785 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8786
8787 // vector math op with insert via movsd
8788 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8789 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8790 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8791
8792 // vector math op with insert via blend
8793 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8794 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8795 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8796 }
8797}
8798
8799defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8800defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8801defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8802defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;