blob: ce7064d1ab30fc504bb99dc01b6d1b54e98d87b1 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Dave Chinner7dc19d52013-08-28 10:18:11 +100057static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
58 struct shrink_control *sc);
59static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
60 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010061static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
62static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010063static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
163i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700165{
Ben Widawsky93d18792013-01-17 12:45:17 -0800166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700167 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000168
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200169 if (drm_core_check_feature(dev, DRIVER_MODESET))
170 return -ENODEV;
171
Chris Wilson20217462010-11-23 15:26:33 +0000172 if (args->gtt_start >= args->gtt_end ||
173 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
174 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700175
Daniel Vetterf534bc02012-03-26 22:37:04 +0200176 /* GEM with user mode setting was never supported on ilk and later. */
177 if (INTEL_INFO(dev)->gen >= 5)
178 return -ENODEV;
179
Eric Anholt673a3942008-07-30 12:06:12 -0700180 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800181 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
182 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800183 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700184 mutex_unlock(&dev->struct_mutex);
185
Chris Wilson20217462010-11-23 15:26:33 +0000186 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700187}
188
Eric Anholt5a125c32008-10-22 21:40:13 -0700189int
190i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700192{
Chris Wilson73aa8082010-09-30 11:46:12 +0100193 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700194 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000195 struct drm_i915_gem_object *obj;
196 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700197
Chris Wilson6299f992010-11-24 12:23:44 +0000198 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700200 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800201 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700202 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100203 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700204
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700205 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208 return 0;
209}
210
Chris Wilson42dcedd2012-11-15 11:32:30 +0000211void *i915_gem_object_alloc(struct drm_device *dev)
212{
213 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700214 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000215}
216
217void i915_gem_object_free(struct drm_i915_gem_object *obj)
218{
219 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
220 kmem_cache_free(dev_priv->slab, obj);
221}
222
Dave Airlieff72145b2011-02-07 12:16:14 +1000223static int
224i915_gem_create(struct drm_file *file,
225 struct drm_device *dev,
226 uint64_t size,
227 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700228{
Chris Wilson05394f32010-11-08 19:18:58 +0000229 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300230 int ret;
231 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200234 if (size == 0)
235 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700236
237 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700239 if (obj == NULL)
240 return -ENOMEM;
241
Chris Wilson05394f32010-11-08 19:18:58 +0000242 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100243 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200244 drm_gem_object_unreference_unlocked(&obj->base);
245 if (ret)
246 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100247
Dave Airlieff72145b2011-02-07 12:16:14 +1000248 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700249 return 0;
250}
251
Dave Airlieff72145b2011-02-07 12:16:14 +1000252int
253i915_gem_dumb_create(struct drm_file *file,
254 struct drm_device *dev,
255 struct drm_mode_create_dumb *args)
256{
257 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300258 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 args->size = args->pitch * args->height;
260 return i915_gem_create(file, dev,
261 args->size, &args->handle);
262}
263
Dave Airlieff72145b2011-02-07 12:16:14 +1000264/**
265 * Creates a new mm object and returns a handle to it.
266 */
267int
268i915_gem_create_ioctl(struct drm_device *dev, void *data,
269 struct drm_file *file)
270{
271 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200272
Dave Airlieff72145b2011-02-07 12:16:14 +1000273 return i915_gem_create(file, dev,
274 args->size, &args->handle);
275}
276
Daniel Vetter8c599672011-12-14 13:57:31 +0100277static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100278__copy_to_user_swizzled(char __user *cpu_vaddr,
279 const char *gpu_vaddr, int gpu_offset,
280 int length)
281{
282 int ret, cpu_offset = 0;
283
284 while (length > 0) {
285 int cacheline_end = ALIGN(gpu_offset + 1, 64);
286 int this_length = min(cacheline_end - gpu_offset, length);
287 int swizzled_gpu_offset = gpu_offset ^ 64;
288
289 ret = __copy_to_user(cpu_vaddr + cpu_offset,
290 gpu_vaddr + swizzled_gpu_offset,
291 this_length);
292 if (ret)
293 return ret + length;
294
295 cpu_offset += this_length;
296 gpu_offset += this_length;
297 length -= this_length;
298 }
299
300 return 0;
301}
302
303static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700304__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
305 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100306 int length)
307{
308 int ret, cpu_offset = 0;
309
310 while (length > 0) {
311 int cacheline_end = ALIGN(gpu_offset + 1, 64);
312 int this_length = min(cacheline_end - gpu_offset, length);
313 int swizzled_gpu_offset = gpu_offset ^ 64;
314
315 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
316 cpu_vaddr + cpu_offset,
317 this_length);
318 if (ret)
319 return ret + length;
320
321 cpu_offset += this_length;
322 gpu_offset += this_length;
323 length -= this_length;
324 }
325
326 return 0;
327}
328
Daniel Vetterd174bd62012-03-25 19:47:40 +0200329/* Per-page copy function for the shmem pread fastpath.
330 * Flushes invalid cachelines before reading the target if
331 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700332static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
334 char __user *user_data,
335 bool page_do_bit17_swizzling, bool needs_clflush)
336{
337 char *vaddr;
338 int ret;
339
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200340 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200341 return -EINVAL;
342
343 vaddr = kmap_atomic(page);
344 if (needs_clflush)
345 drm_clflush_virt_range(vaddr + shmem_page_offset,
346 page_length);
347 ret = __copy_to_user_inatomic(user_data,
348 vaddr + shmem_page_offset,
349 page_length);
350 kunmap_atomic(vaddr);
351
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100352 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200353}
354
Daniel Vetter23c18c72012-03-25 19:47:42 +0200355static void
356shmem_clflush_swizzled_range(char *addr, unsigned long length,
357 bool swizzled)
358{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200359 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200360 unsigned long start = (unsigned long) addr;
361 unsigned long end = (unsigned long) addr + length;
362
363 /* For swizzling simply ensure that we always flush both
364 * channels. Lame, but simple and it works. Swizzled
365 * pwrite/pread is far from a hotpath - current userspace
366 * doesn't use it at all. */
367 start = round_down(start, 128);
368 end = round_up(end, 128);
369
370 drm_clflush_virt_range((void *)start, end - start);
371 } else {
372 drm_clflush_virt_range(addr, length);
373 }
374
375}
376
Daniel Vetterd174bd62012-03-25 19:47:40 +0200377/* Only difference to the fast-path function is that this can handle bit17
378 * and uses non-atomic copy and kmap functions. */
379static int
380shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
381 char __user *user_data,
382 bool page_do_bit17_swizzling, bool needs_clflush)
383{
384 char *vaddr;
385 int ret;
386
387 vaddr = kmap(page);
388 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200389 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
390 page_length,
391 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200392
393 if (page_do_bit17_swizzling)
394 ret = __copy_to_user_swizzled(user_data,
395 vaddr, shmem_page_offset,
396 page_length);
397 else
398 ret = __copy_to_user(user_data,
399 vaddr + shmem_page_offset,
400 page_length);
401 kunmap(page);
402
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100403 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200404}
405
Eric Anholteb014592009-03-10 11:44:52 -0700406static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200407i915_gem_shmem_pread(struct drm_device *dev,
408 struct drm_i915_gem_object *obj,
409 struct drm_i915_gem_pread *args,
410 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700411{
Daniel Vetter8461d222011-12-14 13:57:32 +0100412 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700413 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100414 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100415 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200417 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200418 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200419 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700420
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200421 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700422 remain = args->size;
423
Daniel Vetter8461d222011-12-14 13:57:32 +0100424 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700425
Daniel Vetter84897312012-03-25 19:47:31 +0200426 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
427 /* If we're not in the cpu read domain, set ourself into the gtt
428 * read domain and manually flush cachelines (if required). This
429 * optimizes for the case when the gpu will dirty the data
430 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100431 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700432 ret = i915_gem_object_wait_rendering(obj, true);
433 if (ret)
434 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200435 }
Eric Anholteb014592009-03-10 11:44:52 -0700436
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100437 ret = i915_gem_object_get_pages(obj);
438 if (ret)
439 return ret;
440
441 i915_gem_object_pin_pages(obj);
442
Eric Anholteb014592009-03-10 11:44:52 -0700443 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100444
Imre Deak67d5a502013-02-18 19:28:02 +0200445 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
446 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200447 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100448
449 if (remain <= 0)
450 break;
451
Eric Anholteb014592009-03-10 11:44:52 -0700452 /* Operation in this page
453 *
Eric Anholteb014592009-03-10 11:44:52 -0700454 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700455 * page_length = bytes to copy for this page
456 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100457 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700458 page_length = remain;
459 if ((shmem_page_offset + page_length) > PAGE_SIZE)
460 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700461
Daniel Vetter8461d222011-12-14 13:57:32 +0100462 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
463 (page_to_phys(page) & (1 << 17)) != 0;
464
Daniel Vetterd174bd62012-03-25 19:47:40 +0200465 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
466 user_data, page_do_bit17_swizzling,
467 needs_clflush);
468 if (ret == 0)
469 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700470
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200471 mutex_unlock(&dev->struct_mutex);
472
Jani Nikulad330a952014-01-21 11:24:25 +0200473 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200474 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 /* Userspace is tricking us, but we've already clobbered
476 * its pages with the prefault and promised to write the
477 * data up to the first fault. Hence ignore any errors
478 * and just continue. */
479 (void)ret;
480 prefaulted = 1;
481 }
482
Daniel Vetterd174bd62012-03-25 19:47:40 +0200483 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
484 user_data, page_do_bit17_swizzling,
485 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700486
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200487 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100490 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100491
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100492 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100493 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100494
Eric Anholteb014592009-03-10 11:44:52 -0700495 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700497 offset += page_length;
498 }
499
Chris Wilson4f27b752010-10-14 15:26:45 +0100500out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100501 i915_gem_object_unpin_pages(obj);
502
Eric Anholteb014592009-03-10 11:44:52 -0700503 return ret;
504}
505
Eric Anholt673a3942008-07-30 12:06:12 -0700506/**
507 * Reads data from the object referenced by handle.
508 *
509 * On error, the contents of *data are undefined.
510 */
511int
512i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000513 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700514{
515 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000516 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100517 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700518
Chris Wilson51311d02010-11-17 09:10:42 +0000519 if (args->size == 0)
520 return 0;
521
522 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200523 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000524 args->size))
525 return -EFAULT;
526
Chris Wilson4f27b752010-10-14 15:26:45 +0100527 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100529 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700530
Chris Wilson05394f32010-11-08 19:18:58 +0000531 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000532 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100533 ret = -ENOENT;
534 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 }
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson7dcd2492010-09-26 20:21:44 +0100537 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000538 if (args->offset > obj->base.size ||
539 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100540 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100541 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100542 }
543
Daniel Vetter1286ff72012-05-10 15:25:09 +0200544 /* prime objects have no backing filp to GEM pread/pwrite
545 * pages from.
546 */
547 if (!obj->base.filp) {
548 ret = -EINVAL;
549 goto out;
550 }
551
Chris Wilsondb53a302011-02-03 11:57:46 +0000552 trace_i915_gem_object_pread(obj, args->offset, args->size);
553
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200554 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700555
Chris Wilson35b62a82010-09-26 20:23:38 +0100556out:
Chris Wilson05394f32010-11-08 19:18:58 +0000557 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100558unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100559 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700560 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700561}
562
Keith Packard0839ccb2008-10-30 19:38:48 -0700563/* This is the fast write path which cannot handle
564 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700565 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700566
Keith Packard0839ccb2008-10-30 19:38:48 -0700567static inline int
568fast_user_write(struct io_mapping *mapping,
569 loff_t page_base, int page_offset,
570 char __user *user_data,
571 int length)
572{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 void __iomem *vaddr_atomic;
574 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700575 unsigned long unwritten;
576
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700578 /* We can use the cpu mem copy function because this is X86. */
579 vaddr = (void __force*)vaddr_atomic + page_offset;
580 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700582 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100583 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700584}
585
Eric Anholt3de09aa2009-03-09 09:42:23 -0700586/**
587 * This is the fast pwrite path, where we copy the data directly from the
588 * user into the GTT, uncached.
589 */
Eric Anholt673a3942008-07-30 12:06:12 -0700590static int
Chris Wilson05394f32010-11-08 19:18:58 +0000591i915_gem_gtt_pwrite_fast(struct drm_device *dev,
592 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700593 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000594 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700595{
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700597 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700598 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700599 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200600 int page_offset, page_length, ret;
601
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100602 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200603 if (ret)
604 goto out;
605
606 ret = i915_gem_object_set_to_gtt_domain(obj, true);
607 if (ret)
608 goto out_unpin;
609
610 ret = i915_gem_object_put_fence(obj);
611 if (ret)
612 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200614 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700615 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700616
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700617 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700618
619 while (remain > 0) {
620 /* Operation in this page
621 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 * page_base = page offset within aperture
623 * page_offset = offset within page
624 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700625 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100626 page_base = offset & PAGE_MASK;
627 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 page_length = remain;
629 if ((page_offset + remain) > PAGE_SIZE)
630 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700631
Keith Packard0839ccb2008-10-30 19:38:48 -0700632 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700633 * source page isn't available. Return the error and we'll
634 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700635 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800636 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200637 page_offset, user_data, page_length)) {
638 ret = -EFAULT;
639 goto out_unpin;
640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Keith Packard0839ccb2008-10-30 19:38:48 -0700642 remain -= page_length;
643 user_data += page_length;
644 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700645 }
Eric Anholt673a3942008-07-30 12:06:12 -0700646
Daniel Vetter935aaa62012-03-25 19:47:35 +0200647out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800648 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200649out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700650 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700651}
652
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653/* Per-page copy function for the shmem pwrite fastpath.
654 * Flushes invalid cachelines before writing to the target if
655 * needs_clflush_before is set and flushes out any written cachelines after
656 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700657static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200658shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
659 char __user *user_data,
660 bool page_do_bit17_swizzling,
661 bool needs_clflush_before,
662 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700663{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700665 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700666
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200667 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200668 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700669
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 vaddr = kmap_atomic(page);
671 if (needs_clflush_before)
672 drm_clflush_virt_range(vaddr + shmem_page_offset,
673 page_length);
674 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
675 user_data,
676 page_length);
677 if (needs_clflush_after)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700681
Chris Wilson755d2212012-09-04 21:02:55 +0100682 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700683}
684
Daniel Vetterd174bd62012-03-25 19:47:40 +0200685/* Only difference to the fast-path function is that this can handle bit17
686 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700687static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200688shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
689 char __user *user_data,
690 bool page_do_bit17_swizzling,
691 bool needs_clflush_before,
692 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700693{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694 char *vaddr;
695 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700696
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200698 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200699 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
700 page_length,
701 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200702 if (page_do_bit17_swizzling)
703 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100704 user_data,
705 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 else
707 ret = __copy_from_user(vaddr + shmem_page_offset,
708 user_data,
709 page_length);
710 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200711 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
712 page_length,
713 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200714 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100715
Chris Wilson755d2212012-09-04 21:02:55 +0100716 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700717}
718
Eric Anholt40123c12009-03-09 13:42:30 -0700719static int
Daniel Vettere244a442012-03-25 19:47:28 +0200720i915_gem_shmem_pwrite(struct drm_device *dev,
721 struct drm_i915_gem_object *obj,
722 struct drm_i915_gem_pwrite *args,
723 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700724{
Eric Anholt40123c12009-03-09 13:42:30 -0700725 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100726 loff_t offset;
727 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100728 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100729 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200730 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200731 int needs_clflush_after = 0;
732 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200733 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200735 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700736 remain = args->size;
737
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700739
Daniel Vetter58642882012-03-25 19:47:37 +0200740 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
741 /* If we're not in the cpu write domain, set ourself into the gtt
742 * write domain and manually flush cachelines (if required). This
743 * optimizes for the case when the gpu will use the data
744 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100745 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700746 ret = i915_gem_object_wait_rendering(obj, false);
747 if (ret)
748 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200749 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100750 /* Same trick applies to invalidate partially written cachelines read
751 * before writing. */
752 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
753 needs_clflush_before =
754 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200755
Chris Wilson755d2212012-09-04 21:02:55 +0100756 ret = i915_gem_object_get_pages(obj);
757 if (ret)
758 return ret;
759
760 i915_gem_object_pin_pages(obj);
761
Eric Anholt40123c12009-03-09 13:42:30 -0700762 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000763 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700764
Imre Deak67d5a502013-02-18 19:28:02 +0200765 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
766 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200767 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200768 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100769
Chris Wilson9da3da62012-06-01 15:20:22 +0100770 if (remain <= 0)
771 break;
772
Eric Anholt40123c12009-03-09 13:42:30 -0700773 /* Operation in this page
774 *
Eric Anholt40123c12009-03-09 13:42:30 -0700775 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700776 * page_length = bytes to copy for this page
777 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100778 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700779
780 page_length = remain;
781 if ((shmem_page_offset + page_length) > PAGE_SIZE)
782 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700783
Daniel Vetter58642882012-03-25 19:47:37 +0200784 /* If we don't overwrite a cacheline completely we need to be
785 * careful to have up-to-date data by first clflushing. Don't
786 * overcomplicate things and flush the entire patch. */
787 partial_cacheline_write = needs_clflush_before &&
788 ((shmem_page_offset | page_length)
789 & (boot_cpu_data.x86_clflush_size - 1));
790
Daniel Vetter8c599672011-12-14 13:57:31 +0100791 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
792 (page_to_phys(page) & (1 << 17)) != 0;
793
Daniel Vetterd174bd62012-03-25 19:47:40 +0200794 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
795 user_data, page_do_bit17_swizzling,
796 partial_cacheline_write,
797 needs_clflush_after);
798 if (ret == 0)
799 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700800
Daniel Vettere244a442012-03-25 19:47:28 +0200801 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200802 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200803 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
804 user_data, page_do_bit17_swizzling,
805 partial_cacheline_write,
806 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700807
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100809
Daniel Vettere244a442012-03-25 19:47:28 +0200810next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811 set_page_dirty(page);
812 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100813
Chris Wilson755d2212012-09-04 21:02:55 +0100814 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100815 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816
Eric Anholt40123c12009-03-09 13:42:30 -0700817 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100818 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700819 offset += page_length;
820 }
821
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100822out:
Chris Wilson755d2212012-09-04 21:02:55 +0100823 i915_gem_object_unpin_pages(obj);
824
Daniel Vettere244a442012-03-25 19:47:28 +0200825 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100826 /*
827 * Fixup: Flush cpu caches in case we didn't flush the dirty
828 * cachelines in-line while writing and the object moved
829 * out of the cpu write domain while we've dropped the lock.
830 */
831 if (!needs_clflush_after &&
832 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100833 if (i915_gem_clflush_object(obj, obj->pin_display))
834 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200835 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100836 }
Eric Anholt40123c12009-03-09 13:42:30 -0700837
Daniel Vetter58642882012-03-25 19:47:37 +0200838 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800839 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200840
Eric Anholt40123c12009-03-09 13:42:30 -0700841 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700842}
843
844/**
845 * Writes data to the object referenced by handle.
846 *
847 * On error, the contents of the buffer that were to be modified are undefined.
848 */
849int
850i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100851 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700852{
853 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000854 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000855 int ret;
856
857 if (args->size == 0)
858 return 0;
859
860 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200861 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000862 args->size))
863 return -EFAULT;
864
Jani Nikulad330a952014-01-21 11:24:25 +0200865 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800866 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
867 args->size);
868 if (ret)
869 return -EFAULT;
870 }
Eric Anholt673a3942008-07-30 12:06:12 -0700871
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100872 ret = i915_mutex_lock_interruptible(dev);
873 if (ret)
874 return ret;
875
Chris Wilson05394f32010-11-08 19:18:58 +0000876 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000877 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = -ENOENT;
879 goto unlock;
880 }
Eric Anholt673a3942008-07-30 12:06:12 -0700881
Chris Wilson7dcd2492010-09-26 20:21:44 +0100882 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000883 if (args->offset > obj->base.size ||
884 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100885 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100886 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100887 }
888
Daniel Vetter1286ff72012-05-10 15:25:09 +0200889 /* prime objects have no backing filp to GEM pread/pwrite
890 * pages from.
891 */
892 if (!obj->base.filp) {
893 ret = -EINVAL;
894 goto out;
895 }
896
Chris Wilsondb53a302011-02-03 11:57:46 +0000897 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
898
Daniel Vetter935aaa62012-03-25 19:47:35 +0200899 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700900 /* We can only do the GTT pwrite on untiled buffers, as otherwise
901 * it would end up going through the fenced access, and we'll get
902 * different detiling behavior between reading and writing.
903 * pread/pwrite currently are reading and writing from the CPU
904 * perspective, requiring manual detiling by the client.
905 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100906 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100907 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100908 goto out;
909 }
910
Chris Wilson2c225692013-08-09 12:26:45 +0100911 if (obj->tiling_mode == I915_TILING_NONE &&
912 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
913 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100914 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200915 /* Note that the gtt paths might fail with non-page-backed user
916 * pointers (e.g. gtt mappings when moving data between
917 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700918 }
Eric Anholt673a3942008-07-30 12:06:12 -0700919
Chris Wilson86a1ee22012-08-11 15:41:04 +0100920 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100922
Chris Wilson35b62a82010-09-26 20:23:38 +0100923out:
Chris Wilson05394f32010-11-08 19:18:58 +0000924 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100925unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700927 return ret;
928}
929
Chris Wilsonb3612372012-08-24 09:35:08 +0100930int
Daniel Vetter33196de2012-11-14 17:14:05 +0100931i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100932 bool interruptible)
933{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100934 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100935 /* Non-interruptible callers can't handle -EAGAIN, hence return
936 * -EIO unconditionally for these. */
937 if (!interruptible)
938 return -EIO;
939
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 /* Recovery complete, but the reset failed ... */
941 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100942 return -EIO;
943
944 return -EAGAIN;
945 }
946
947 return 0;
948}
949
950/*
951 * Compare seqno against outstanding lazy request. Emit a request if they are
952 * equal.
953 */
954static int
955i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
956{
957 int ret;
958
959 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
960
961 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100962 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300963 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100964
965 return ret;
966}
967
Chris Wilson094f9a52013-09-25 17:34:55 +0100968static void fake_irq(unsigned long data)
969{
970 wake_up_process((struct task_struct *)data);
971}
972
973static bool missed_irq(struct drm_i915_private *dev_priv,
974 struct intel_ring_buffer *ring)
975{
976 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
977}
978
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100979static bool can_wait_boost(struct drm_i915_file_private *file_priv)
980{
981 if (file_priv == NULL)
982 return true;
983
984 return !atomic_xchg(&file_priv->rps_wait_boost, true);
985}
986
Chris Wilsonb3612372012-08-24 09:35:08 +0100987/**
988 * __wait_seqno - wait until execution of seqno has finished
989 * @ring: the ring expected to report seqno
990 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100991 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100992 * @interruptible: do an interruptible wait (normally yes)
993 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
994 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100995 * Note: It is of utmost importance that the passed in seqno and reset_counter
996 * values have been read by the caller in an smp safe manner. Where read-side
997 * locks are involved, it is sufficient to read the reset_counter before
998 * unlocking the lock that protects the seqno. For lockless tricks, the
999 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1000 * inserted.
1001 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001002 * Returns 0 if the seqno was found within the alloted time. Else returns the
1003 * errno with remaining time filled in timeout argument.
1004 */
1005static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001006 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001007 bool interruptible,
1008 struct timespec *timeout,
1009 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001010{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001011 struct drm_device *dev = ring->dev;
1012 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001013 const bool irq_test_in_progress =
1014 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001015 struct timespec before, now;
1016 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001017 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001018 int ret;
1019
Paulo Zanonic67a4702013-08-19 13:18:09 -03001020 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1021
Chris Wilsonb3612372012-08-24 09:35:08 +01001022 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1023 return 0;
1024
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001025 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001026
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001027 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001028 gen6_rps_boost(dev_priv);
1029 if (file_priv)
1030 mod_delayed_work(dev_priv->wq,
1031 &file_priv->mm.idle_work,
1032 msecs_to_jiffies(100));
1033 }
1034
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001035 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001036 return -ENODEV;
1037
Chris Wilson094f9a52013-09-25 17:34:55 +01001038 /* Record current time in case interrupted by signal, or wedged */
1039 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001040 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001041 for (;;) {
1042 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001043
Chris Wilson094f9a52013-09-25 17:34:55 +01001044 prepare_to_wait(&ring->irq_queue, &wait,
1045 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001046
Daniel Vetterf69061b2012-12-06 09:01:42 +01001047 /* We need to check whether any gpu reset happened in between
1048 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001049 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1050 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1051 * is truely gone. */
1052 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1053 if (ret == 0)
1054 ret = -EAGAIN;
1055 break;
1056 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001057
Chris Wilson094f9a52013-09-25 17:34:55 +01001058 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1059 ret = 0;
1060 break;
1061 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001062
Chris Wilson094f9a52013-09-25 17:34:55 +01001063 if (interruptible && signal_pending(current)) {
1064 ret = -ERESTARTSYS;
1065 break;
1066 }
1067
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001068 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001069 ret = -ETIME;
1070 break;
1071 }
1072
1073 timer.function = NULL;
1074 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001075 unsigned long expire;
1076
Chris Wilson094f9a52013-09-25 17:34:55 +01001077 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001078 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001079 mod_timer(&timer, expire);
1080 }
1081
Chris Wilson5035c272013-10-04 09:58:46 +01001082 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001083
Chris Wilson094f9a52013-09-25 17:34:55 +01001084 if (timer.function) {
1085 del_singleshot_timer_sync(&timer);
1086 destroy_timer_on_stack(&timer);
1087 }
1088 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001089 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001090 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001091
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001092 if (!irq_test_in_progress)
1093 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001094
1095 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001096
1097 if (timeout) {
1098 struct timespec sleep_time = timespec_sub(now, before);
1099 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001100 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1101 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001102 }
1103
Chris Wilson094f9a52013-09-25 17:34:55 +01001104 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001105}
1106
1107/**
1108 * Waits for a sequence number to be signaled, and cleans up the
1109 * request and object lists appropriately for that event.
1110 */
1111int
1112i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1113{
1114 struct drm_device *dev = ring->dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116 bool interruptible = dev_priv->mm.interruptible;
1117 int ret;
1118
1119 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1120 BUG_ON(seqno == 0);
1121
Daniel Vetter33196de2012-11-14 17:14:05 +01001122 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001123 if (ret)
1124 return ret;
1125
1126 ret = i915_gem_check_olr(ring, seqno);
1127 if (ret)
1128 return ret;
1129
Daniel Vetterf69061b2012-12-06 09:01:42 +01001130 return __wait_seqno(ring, seqno,
1131 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001132 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001133}
1134
Chris Wilsond26e3af2013-06-29 22:05:26 +01001135static int
1136i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1137 struct intel_ring_buffer *ring)
1138{
1139 i915_gem_retire_requests_ring(ring);
1140
1141 /* Manually manage the write flush as we may have not yet
1142 * retired the buffer.
1143 *
1144 * Note that the last_write_seqno is always the earlier of
1145 * the two (read/write) seqno, so if we haved successfully waited,
1146 * we know we have passed the last write.
1147 */
1148 obj->last_write_seqno = 0;
1149 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1150
1151 return 0;
1152}
1153
Chris Wilsonb3612372012-08-24 09:35:08 +01001154/**
1155 * Ensures that all rendering to the object has completed and the object is
1156 * safe to unbind from the GTT or access from the CPU.
1157 */
1158static __must_check int
1159i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1160 bool readonly)
1161{
1162 struct intel_ring_buffer *ring = obj->ring;
1163 u32 seqno;
1164 int ret;
1165
1166 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1167 if (seqno == 0)
1168 return 0;
1169
1170 ret = i915_wait_seqno(ring, seqno);
1171 if (ret)
1172 return ret;
1173
Chris Wilsond26e3af2013-06-29 22:05:26 +01001174 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001175}
1176
Chris Wilson3236f572012-08-24 09:35:09 +01001177/* A nonblocking variant of the above wait. This is a highly dangerous routine
1178 * as the object state may change during this call.
1179 */
1180static __must_check int
1181i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001182 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001183 bool readonly)
1184{
1185 struct drm_device *dev = obj->base.dev;
1186 struct drm_i915_private *dev_priv = dev->dev_private;
1187 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001188 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001189 u32 seqno;
1190 int ret;
1191
1192 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1193 BUG_ON(!dev_priv->mm.interruptible);
1194
1195 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1196 if (seqno == 0)
1197 return 0;
1198
Daniel Vetter33196de2012-11-14 17:14:05 +01001199 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001200 if (ret)
1201 return ret;
1202
1203 ret = i915_gem_check_olr(ring, seqno);
1204 if (ret)
1205 return ret;
1206
Daniel Vetterf69061b2012-12-06 09:01:42 +01001207 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001208 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001209 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001210 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001211 if (ret)
1212 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001213
Chris Wilsond26e3af2013-06-29 22:05:26 +01001214 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001215}
1216
Eric Anholt673a3942008-07-30 12:06:12 -07001217/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 * Called when user space prepares to use an object with the CPU, either
1219 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001220 */
1221int
1222i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001223 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001224{
1225 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001226 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 uint32_t read_domains = args->read_domains;
1228 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001229 int ret;
1230
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001231 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001232 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001233 return -EINVAL;
1234
Chris Wilson21d509e2009-06-06 09:46:02 +01001235 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 return -EINVAL;
1237
1238 /* Having something in the write domain implies it's in the read
1239 * domain, and only that read domain. Enforce that in the request.
1240 */
1241 if (write_domain != 0 && read_domains != write_domain)
1242 return -EINVAL;
1243
Chris Wilson76c1dec2010-09-25 11:22:51 +01001244 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001245 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001246 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001247
Chris Wilson05394f32010-11-08 19:18:58 +00001248 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001249 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 ret = -ENOENT;
1251 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001252 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001253
Chris Wilson3236f572012-08-24 09:35:09 +01001254 /* Try to flush the object off the GPU without holding the lock.
1255 * We will repeat the flush holding the lock in the normal manner
1256 * to catch cases where we are gazumped.
1257 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001258 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1259 file->driver_priv,
1260 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001261 if (ret)
1262 goto unref;
1263
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001264 if (read_domains & I915_GEM_DOMAIN_GTT) {
1265 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001266
1267 /* Silently promote "you're not bound, there was nothing to do"
1268 * to success, since the client was just asking us to
1269 * make sure everything was done.
1270 */
1271 if (ret == -EINVAL)
1272 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001273 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001274 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001275 }
1276
Chris Wilson3236f572012-08-24 09:35:09 +01001277unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001278 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001279unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001280 mutex_unlock(&dev->struct_mutex);
1281 return ret;
1282}
1283
1284/**
1285 * Called when user space has done writes to this buffer
1286 */
1287int
1288i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001289 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001290{
1291 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001292 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001293 int ret = 0;
1294
Chris Wilson76c1dec2010-09-25 11:22:51 +01001295 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001296 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001297 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001298
Chris Wilson05394f32010-11-08 19:18:58 +00001299 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001300 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301 ret = -ENOENT;
1302 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001303 }
1304
Eric Anholt673a3942008-07-30 12:06:12 -07001305 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001306 if (obj->pin_display)
1307 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001308
Chris Wilson05394f32010-11-08 19:18:58 +00001309 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001310unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001311 mutex_unlock(&dev->struct_mutex);
1312 return ret;
1313}
1314
1315/**
1316 * Maps the contents of an object, returning the address it is mapped
1317 * into.
1318 *
1319 * While the mapping holds a reference on the contents of the object, it doesn't
1320 * imply a ref on the object itself.
1321 */
1322int
1323i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001324 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001325{
1326 struct drm_i915_gem_mmap *args = data;
1327 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001328 unsigned long addr;
1329
Chris Wilson05394f32010-11-08 19:18:58 +00001330 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001331 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001332 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001333
Daniel Vetter1286ff72012-05-10 15:25:09 +02001334 /* prime objects have no backing filp to GEM mmap
1335 * pages from.
1336 */
1337 if (!obj->filp) {
1338 drm_gem_object_unreference_unlocked(obj);
1339 return -EINVAL;
1340 }
1341
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001342 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001343 PROT_READ | PROT_WRITE, MAP_SHARED,
1344 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001345 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001346 if (IS_ERR((void *)addr))
1347 return addr;
1348
1349 args->addr_ptr = (uint64_t) addr;
1350
1351 return 0;
1352}
1353
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354/**
1355 * i915_gem_fault - fault a page into the GTT
1356 * vma: VMA in question
1357 * vmf: fault info
1358 *
1359 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1360 * from userspace. The fault handler takes care of binding the object to
1361 * the GTT (if needed), allocating and programming a fence register (again,
1362 * only if needed based on whether the old reg is still valid or the object
1363 * is tiled) and inserting a new PTE into the faulting process.
1364 *
1365 * Note that the faulting process may involve evicting existing objects
1366 * from the GTT and/or fence registers to make room. So performance may
1367 * suffer if the GTT working set is large or there are few fence registers
1368 * left.
1369 */
1370int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1371{
Chris Wilson05394f32010-11-08 19:18:58 +00001372 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1373 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001374 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375 pgoff_t page_offset;
1376 unsigned long pfn;
1377 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001378 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001379
Paulo Zanonif65c9162013-11-27 18:20:34 -02001380 intel_runtime_pm_get(dev_priv);
1381
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 /* We don't use vmf->pgoff since that has the fake offset */
1383 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1384 PAGE_SHIFT;
1385
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001386 ret = i915_mutex_lock_interruptible(dev);
1387 if (ret)
1388 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001389
Chris Wilsondb53a302011-02-03 11:57:46 +00001390 trace_i915_gem_object_fault(obj, page_offset, true, write);
1391
Chris Wilson6e4930f2014-02-07 18:37:06 -02001392 /* Try to flush the object off the GPU first without holding the lock.
1393 * Upon reacquiring the lock, we will perform our sanity checks and then
1394 * repeat the flush holding the lock in the normal manner to catch cases
1395 * where we are gazumped.
1396 */
1397 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1398 if (ret)
1399 goto unlock;
1400
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001401 /* Access to snoopable pages through the GTT is incoherent. */
1402 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1403 ret = -EINVAL;
1404 goto unlock;
1405 }
1406
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001407 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001408 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001409 if (ret)
1410 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001411
Chris Wilsonc9839302012-11-20 10:45:17 +00001412 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1413 if (ret)
1414 goto unpin;
1415
1416 ret = i915_gem_object_get_fence(obj);
1417 if (ret)
1418 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001419
Chris Wilson6299f992010-11-24 12:23:44 +00001420 obj->fault_mappable = true;
1421
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001422 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1423 pfn >>= PAGE_SHIFT;
1424 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001425
1426 /* Finally, remap it using the new GTT offset */
1427 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001428unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001429 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001430unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001431 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001432out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001433 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001434 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001435 /* If this -EIO is due to a gpu hang, give the reset code a
1436 * chance to clean up the mess. Otherwise return the proper
1437 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001438 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1439 ret = VM_FAULT_SIGBUS;
1440 break;
1441 }
Chris Wilson045e7692010-11-07 09:18:22 +00001442 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001443 /*
1444 * EAGAIN means the gpu is hung and we'll wait for the error
1445 * handler to reset everything when re-faulting in
1446 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001447 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001448 case 0:
1449 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001450 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001451 case -EBUSY:
1452 /*
1453 * EBUSY is ok: this just means that another thread
1454 * already did the job.
1455 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001456 ret = VM_FAULT_NOPAGE;
1457 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001459 ret = VM_FAULT_OOM;
1460 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001461 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001462 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001463 ret = VM_FAULT_SIGBUS;
1464 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001466 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001467 ret = VM_FAULT_SIGBUS;
1468 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001470
1471 intel_runtime_pm_put(dev_priv);
1472 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001473}
1474
Paulo Zanoni48018a52013-12-13 15:22:31 -02001475void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1476{
1477 struct i915_vma *vma;
1478
1479 /*
1480 * Only the global gtt is relevant for gtt memory mappings, so restrict
1481 * list traversal to objects bound into the global address space. Note
1482 * that the active list should be empty, but better safe than sorry.
1483 */
1484 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1485 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1486 i915_gem_release_mmap(vma->obj);
1487 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1488 i915_gem_release_mmap(vma->obj);
1489}
1490
Jesse Barnesde151cf2008-11-12 10:03:55 -08001491/**
Chris Wilson901782b2009-07-10 08:18:50 +01001492 * i915_gem_release_mmap - remove physical page mappings
1493 * @obj: obj in question
1494 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001495 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001496 * relinquish ownership of the pages back to the system.
1497 *
1498 * It is vital that we remove the page mapping if we have mapped a tiled
1499 * object through the GTT and then lose the fence register due to
1500 * resource pressure. Similarly if the object has been moved out of the
1501 * aperture, than pages mapped into userspace must be revoked. Removing the
1502 * mapping will then trigger a page fault on the next user access, allowing
1503 * fixup by i915_gem_fault().
1504 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001505void
Chris Wilson05394f32010-11-08 19:18:58 +00001506i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001507{
Chris Wilson6299f992010-11-24 12:23:44 +00001508 if (!obj->fault_mappable)
1509 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001510
David Herrmann51335df2013-07-24 21:10:03 +02001511 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001512 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001513}
1514
Imre Deak0fa87792013-01-07 21:47:35 +02001515uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001516i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001517{
Chris Wilsone28f8712011-07-18 13:11:49 -07001518 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001519
1520 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001521 tiling_mode == I915_TILING_NONE)
1522 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001523
1524 /* Previous chips need a power-of-two fence region when tiling */
1525 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001526 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001527 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001528 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001529
Chris Wilsone28f8712011-07-18 13:11:49 -07001530 while (gtt_size < size)
1531 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001532
Chris Wilsone28f8712011-07-18 13:11:49 -07001533 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001534}
1535
Jesse Barnesde151cf2008-11-12 10:03:55 -08001536/**
1537 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1538 * @obj: object to check
1539 *
1540 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001541 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001542 */
Imre Deakd8651102013-01-07 21:47:33 +02001543uint32_t
1544i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1545 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001546{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547 /*
1548 * Minimum alignment is 4k (GTT page size), but might be greater
1549 * if a fence register is needed for the object.
1550 */
Imre Deakd8651102013-01-07 21:47:33 +02001551 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001552 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001553 return 4096;
1554
1555 /*
1556 * Previous chips need to be aligned to the size of the smallest
1557 * fence register that can contain the object.
1558 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001559 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001560}
1561
Chris Wilsond8cb5082012-08-11 15:41:03 +01001562static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1563{
1564 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1565 int ret;
1566
David Herrmann0de23972013-07-24 21:07:52 +02001567 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001568 return 0;
1569
Daniel Vetterda494d72012-12-20 15:11:16 +01001570 dev_priv->mm.shrinker_no_lock_stealing = true;
1571
Chris Wilsond8cb5082012-08-11 15:41:03 +01001572 ret = drm_gem_create_mmap_offset(&obj->base);
1573 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001574 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001575
1576 /* Badly fragmented mmap space? The only way we can recover
1577 * space is by destroying unwanted objects. We can't randomly release
1578 * mmap_offsets as userspace expects them to be persistent for the
1579 * lifetime of the objects. The closest we can is to release the
1580 * offsets on purgeable objects by truncating it and marking it purged,
1581 * which prevents userspace from ever using that object again.
1582 */
1583 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1584 ret = drm_gem_create_mmap_offset(&obj->base);
1585 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001586 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001587
1588 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001589 ret = drm_gem_create_mmap_offset(&obj->base);
1590out:
1591 dev_priv->mm.shrinker_no_lock_stealing = false;
1592
1593 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001594}
1595
1596static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1597{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001598 drm_gem_free_mmap_offset(&obj->base);
1599}
1600
Jesse Barnesde151cf2008-11-12 10:03:55 -08001601int
Dave Airlieff72145b2011-02-07 12:16:14 +10001602i915_gem_mmap_gtt(struct drm_file *file,
1603 struct drm_device *dev,
1604 uint32_t handle,
1605 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001606{
Chris Wilsonda761a62010-10-27 17:37:08 +01001607 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001608 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001609 int ret;
1610
Chris Wilson76c1dec2010-09-25 11:22:51 +01001611 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001612 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001613 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001614
Dave Airlieff72145b2011-02-07 12:16:14 +10001615 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001616 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001617 ret = -ENOENT;
1618 goto unlock;
1619 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001620
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001621 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001622 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001623 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001624 }
1625
Chris Wilson05394f32010-11-08 19:18:58 +00001626 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001627 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001628 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001629 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001630 }
1631
Chris Wilsond8cb5082012-08-11 15:41:03 +01001632 ret = i915_gem_object_create_mmap_offset(obj);
1633 if (ret)
1634 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001635
David Herrmann0de23972013-07-24 21:07:52 +02001636 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001637
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001638out:
Chris Wilson05394f32010-11-08 19:18:58 +00001639 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001640unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001641 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001642 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001643}
1644
Dave Airlieff72145b2011-02-07 12:16:14 +10001645/**
1646 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1647 * @dev: DRM device
1648 * @data: GTT mapping ioctl data
1649 * @file: GEM object info
1650 *
1651 * Simply returns the fake offset to userspace so it can mmap it.
1652 * The mmap call will end up in drm_gem_mmap(), which will set things
1653 * up so we can get faults in the handler above.
1654 *
1655 * The fault handler will take care of binding the object into the GTT
1656 * (since it may have been evicted to make room for something), allocating
1657 * a fence register, and mapping the appropriate aperture address into
1658 * userspace.
1659 */
1660int
1661i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1662 struct drm_file *file)
1663{
1664 struct drm_i915_gem_mmap_gtt *args = data;
1665
Dave Airlieff72145b2011-02-07 12:16:14 +10001666 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1667}
1668
Daniel Vetter225067e2012-08-20 10:23:20 +02001669/* Immediately discard the backing storage */
1670static void
1671i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001672{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001673 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001674
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001675 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001676
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001677 if (obj->base.filp == NULL)
1678 return;
1679
Daniel Vetter225067e2012-08-20 10:23:20 +02001680 /* Our goal here is to return as much of the memory as
1681 * is possible back to the system as we are called from OOM.
1682 * To do this we must instruct the shmfs to drop all of its
1683 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001684 */
Al Viro496ad9a2013-01-23 17:07:38 -05001685 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001686 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001687
Daniel Vetter225067e2012-08-20 10:23:20 +02001688 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001689}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001690
Daniel Vetter225067e2012-08-20 10:23:20 +02001691static inline int
1692i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1693{
1694 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001695}
1696
Chris Wilson5cdf5882010-09-27 15:51:07 +01001697static void
Chris Wilson05394f32010-11-08 19:18:58 +00001698i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001699{
Imre Deak90797e62013-02-18 19:28:03 +02001700 struct sg_page_iter sg_iter;
1701 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001702
Chris Wilson05394f32010-11-08 19:18:58 +00001703 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001704
Chris Wilson6c085a72012-08-20 11:40:46 +02001705 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1706 if (ret) {
1707 /* In the event of a disaster, abandon all caches and
1708 * hope for the best.
1709 */
1710 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001711 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001712 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1713 }
1714
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001715 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001716 i915_gem_object_save_bit_17_swizzle(obj);
1717
Chris Wilson05394f32010-11-08 19:18:58 +00001718 if (obj->madv == I915_MADV_DONTNEED)
1719 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001720
Imre Deak90797e62013-02-18 19:28:03 +02001721 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001722 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001723
Chris Wilson05394f32010-11-08 19:18:58 +00001724 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001725 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001726
Chris Wilson05394f32010-11-08 19:18:58 +00001727 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001728 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001729
Chris Wilson9da3da62012-06-01 15:20:22 +01001730 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001731 }
Chris Wilson05394f32010-11-08 19:18:58 +00001732 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001733
Chris Wilson9da3da62012-06-01 15:20:22 +01001734 sg_free_table(obj->pages);
1735 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001736}
1737
Chris Wilsondd624af2013-01-15 12:39:35 +00001738int
Chris Wilson37e680a2012-06-07 15:38:42 +01001739i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1740{
1741 const struct drm_i915_gem_object_ops *ops = obj->ops;
1742
Chris Wilson2f745ad2012-09-04 21:02:58 +01001743 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001744 return 0;
1745
Chris Wilsona5570172012-09-04 21:02:54 +01001746 if (obj->pages_pin_count)
1747 return -EBUSY;
1748
Ben Widawsky98438772013-07-31 17:00:12 -07001749 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001750
Chris Wilsona2165e32012-12-03 11:49:00 +00001751 /* ->put_pages might need to allocate memory for the bit17 swizzle
1752 * array, hence protect them from being reaped by removing them from gtt
1753 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001754 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001755
Chris Wilson37e680a2012-06-07 15:38:42 +01001756 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001757 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001758
Chris Wilson6c085a72012-08-20 11:40:46 +02001759 if (i915_gem_object_is_purgeable(obj))
1760 i915_gem_object_truncate(obj);
1761
1762 return 0;
1763}
1764
Chris Wilsond9973b42013-10-04 10:33:00 +01001765static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001766__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1767 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001768{
Chris Wilson57094f82013-09-04 10:45:50 +01001769 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001770 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001771 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001772
1773 list_for_each_entry_safe(obj, next,
1774 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001775 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001776 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001777 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001778 count += obj->base.size >> PAGE_SHIFT;
1779 if (count >= target)
1780 return count;
1781 }
1782 }
1783
Chris Wilson57094f82013-09-04 10:45:50 +01001784 /*
1785 * As we may completely rewrite the bound list whilst unbinding
1786 * (due to retiring requests) we have to strictly process only
1787 * one element of the list at the time, and recheck the list
1788 * on every iteration.
1789 */
1790 INIT_LIST_HEAD(&still_bound_list);
1791 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001792 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001793
Chris Wilson57094f82013-09-04 10:45:50 +01001794 obj = list_first_entry(&dev_priv->mm.bound_list,
1795 typeof(*obj), global_list);
1796 list_move_tail(&obj->global_list, &still_bound_list);
1797
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001798 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1799 continue;
1800
Chris Wilson57094f82013-09-04 10:45:50 +01001801 /*
1802 * Hold a reference whilst we unbind this object, as we may
1803 * end up waiting for and retiring requests. This might
1804 * release the final reference (held by the active list)
1805 * and result in the object being freed from under us.
1806 * in this object being freed.
1807 *
1808 * Note 1: Shrinking the bound list is special since only active
1809 * (and hence bound objects) can contain such limbo objects, so
1810 * we don't need special tricks for shrinking the unbound list.
1811 * The only other place where we have to be careful with active
1812 * objects suddenly disappearing due to retiring requests is the
1813 * eviction code.
1814 *
1815 * Note 2: Even though the bound list doesn't hold a reference
1816 * to the object we can safely grab one here: The final object
1817 * unreferencing and the bound_list are both protected by the
1818 * dev->struct_mutex and so we won't ever be able to observe an
1819 * object on the bound_list with a reference count equals 0.
1820 */
1821 drm_gem_object_reference(&obj->base);
1822
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001823 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1824 if (i915_vma_unbind(vma))
1825 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001826
Chris Wilson57094f82013-09-04 10:45:50 +01001827 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001828 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001829
1830 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001831 }
Chris Wilson57094f82013-09-04 10:45:50 +01001832 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001833
1834 return count;
1835}
1836
Chris Wilsond9973b42013-10-04 10:33:00 +01001837static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001838i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1839{
1840 return __i915_gem_shrink(dev_priv, target, true);
1841}
1842
Chris Wilsond9973b42013-10-04 10:33:00 +01001843static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001844i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1845{
1846 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001847 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001848
1849 i915_gem_evict_everything(dev_priv->dev);
1850
Ben Widawsky35c20a62013-05-31 11:28:48 -07001851 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001852 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001853 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001854 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001855 }
1856 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001857}
1858
Chris Wilson37e680a2012-06-07 15:38:42 +01001859static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001860i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001861{
Chris Wilson6c085a72012-08-20 11:40:46 +02001862 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001863 int page_count, i;
1864 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001865 struct sg_table *st;
1866 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001867 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001868 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001869 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001870 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001871
Chris Wilson6c085a72012-08-20 11:40:46 +02001872 /* Assert that the object is not currently in any GPU domain. As it
1873 * wasn't in the GTT, there shouldn't be any way it could have been in
1874 * a GPU cache
1875 */
1876 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1877 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1878
Chris Wilson9da3da62012-06-01 15:20:22 +01001879 st = kmalloc(sizeof(*st), GFP_KERNEL);
1880 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001881 return -ENOMEM;
1882
Chris Wilson9da3da62012-06-01 15:20:22 +01001883 page_count = obj->base.size / PAGE_SIZE;
1884 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001885 kfree(st);
1886 return -ENOMEM;
1887 }
1888
1889 /* Get the list of pages out of our struct file. They'll be pinned
1890 * at this point until we release them.
1891 *
1892 * Fail silently without starting the shrinker
1893 */
Al Viro496ad9a2013-01-23 17:07:38 -05001894 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001895 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001896 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001897 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001898 sg = st->sgl;
1899 st->nents = 0;
1900 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001901 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1902 if (IS_ERR(page)) {
1903 i915_gem_purge(dev_priv, page_count);
1904 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1905 }
1906 if (IS_ERR(page)) {
1907 /* We've tried hard to allocate the memory by reaping
1908 * our own buffer, now let the real VM do its job and
1909 * go down in flames if truly OOM.
1910 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001911 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001912 gfp |= __GFP_IO | __GFP_WAIT;
1913
1914 i915_gem_shrink_all(dev_priv);
1915 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1916 if (IS_ERR(page))
1917 goto err_pages;
1918
Linus Torvaldscaf49192012-12-10 10:51:16 -08001919 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001920 gfp &= ~(__GFP_IO | __GFP_WAIT);
1921 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001922#ifdef CONFIG_SWIOTLB
1923 if (swiotlb_nr_tbl()) {
1924 st->nents++;
1925 sg_set_page(sg, page, PAGE_SIZE, 0);
1926 sg = sg_next(sg);
1927 continue;
1928 }
1929#endif
Imre Deak90797e62013-02-18 19:28:03 +02001930 if (!i || page_to_pfn(page) != last_pfn + 1) {
1931 if (i)
1932 sg = sg_next(sg);
1933 st->nents++;
1934 sg_set_page(sg, page, PAGE_SIZE, 0);
1935 } else {
1936 sg->length += PAGE_SIZE;
1937 }
1938 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001939
1940 /* Check that the i965g/gm workaround works. */
1941 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001942 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001943#ifdef CONFIG_SWIOTLB
1944 if (!swiotlb_nr_tbl())
1945#endif
1946 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001947 obj->pages = st;
1948
Eric Anholt673a3942008-07-30 12:06:12 -07001949 if (i915_gem_object_needs_bit17_swizzle(obj))
1950 i915_gem_object_do_bit_17_swizzle(obj);
1951
1952 return 0;
1953
1954err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001955 sg_mark_end(sg);
1956 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001957 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001958 sg_free_table(st);
1959 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001960 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001961}
1962
Chris Wilson37e680a2012-06-07 15:38:42 +01001963/* Ensure that the associated pages are gathered from the backing storage
1964 * and pinned into our object. i915_gem_object_get_pages() may be called
1965 * multiple times before they are released by a single call to
1966 * i915_gem_object_put_pages() - once the pages are no longer referenced
1967 * either as a result of memory pressure (reaping pages under the shrinker)
1968 * or as the object is itself released.
1969 */
1970int
1971i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1972{
1973 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1974 const struct drm_i915_gem_object_ops *ops = obj->ops;
1975 int ret;
1976
Chris Wilson2f745ad2012-09-04 21:02:58 +01001977 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001978 return 0;
1979
Chris Wilson43e28f02013-01-08 10:53:09 +00001980 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001981 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001982 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00001983 }
1984
Chris Wilsona5570172012-09-04 21:02:54 +01001985 BUG_ON(obj->pages_pin_count);
1986
Chris Wilson37e680a2012-06-07 15:38:42 +01001987 ret = ops->get_pages(obj);
1988 if (ret)
1989 return ret;
1990
Ben Widawsky35c20a62013-05-31 11:28:48 -07001991 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001992 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001993}
1994
Ben Widawskye2d05a82013-09-24 09:57:58 -07001995static void
Chris Wilson05394f32010-11-08 19:18:58 +00001996i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001997 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001998{
Chris Wilson05394f32010-11-08 19:18:58 +00001999 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002000 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002001 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002002
Zou Nan hai852835f2010-05-21 09:08:56 +08002003 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002004 if (obj->ring != ring && obj->last_write_seqno) {
2005 /* Keep the seqno relative to the current ring */
2006 obj->last_write_seqno = seqno;
2007 }
Chris Wilson05394f32010-11-08 19:18:58 +00002008 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002009
2010 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002011 if (!obj->active) {
2012 drm_gem_object_reference(&obj->base);
2013 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002014 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002015
Chris Wilson05394f32010-11-08 19:18:58 +00002016 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002017
Chris Wilson0201f1e2012-07-20 12:41:01 +01002018 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002019
Chris Wilsoncaea7472010-11-12 13:53:37 +00002020 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002021 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002022
Chris Wilson7dd49062012-03-21 10:48:18 +00002023 /* Bump MRU to take account of the delayed flush */
2024 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2025 struct drm_i915_fence_reg *reg;
2026
2027 reg = &dev_priv->fence_regs[obj->fence_reg];
2028 list_move_tail(&reg->lru_list,
2029 &dev_priv->mm.fence_list);
2030 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002031 }
2032}
2033
Ben Widawskye2d05a82013-09-24 09:57:58 -07002034void i915_vma_move_to_active(struct i915_vma *vma,
2035 struct intel_ring_buffer *ring)
2036{
2037 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2038 return i915_gem_object_move_to_active(vma->obj, ring);
2039}
2040
Chris Wilsoncaea7472010-11-12 13:53:37 +00002041static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002042i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2043{
Ben Widawskyca191b12013-07-31 17:00:14 -07002044 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002045 struct i915_address_space *vm;
2046 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002047
Chris Wilson65ce3022012-07-20 12:41:02 +01002048 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002049 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002050
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002051 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2052 vma = i915_gem_obj_to_vma(obj, vm);
2053 if (vma && !list_empty(&vma->mm_list))
2054 list_move_tail(&vma->mm_list, &vm->inactive_list);
2055 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002056
Chris Wilson65ce3022012-07-20 12:41:02 +01002057 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002058 obj->ring = NULL;
2059
Chris Wilson65ce3022012-07-20 12:41:02 +01002060 obj->last_read_seqno = 0;
2061 obj->last_write_seqno = 0;
2062 obj->base.write_domain = 0;
2063
2064 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002065 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002066
2067 obj->active = 0;
2068 drm_gem_object_unreference(&obj->base);
2069
2070 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002071}
Eric Anholt673a3942008-07-30 12:06:12 -07002072
Chris Wilson9d7730912012-11-27 16:22:52 +00002073static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002074i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002075{
Chris Wilson9d7730912012-11-27 16:22:52 +00002076 struct drm_i915_private *dev_priv = dev->dev_private;
2077 struct intel_ring_buffer *ring;
2078 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002079
Chris Wilson107f27a52012-12-10 13:56:17 +02002080 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002081 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002082 ret = intel_ring_idle(ring);
2083 if (ret)
2084 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002085 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002086 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002087
2088 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002089 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002090 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002091
Chris Wilson9d7730912012-11-27 16:22:52 +00002092 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2093 ring->sync_seqno[j] = 0;
2094 }
2095
2096 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002097}
2098
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002099int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2100{
2101 struct drm_i915_private *dev_priv = dev->dev_private;
2102 int ret;
2103
2104 if (seqno == 0)
2105 return -EINVAL;
2106
2107 /* HWS page needs to be set less than what we
2108 * will inject to ring
2109 */
2110 ret = i915_gem_init_seqno(dev, seqno - 1);
2111 if (ret)
2112 return ret;
2113
2114 /* Carefully set the last_seqno value so that wrap
2115 * detection still works
2116 */
2117 dev_priv->next_seqno = seqno;
2118 dev_priv->last_seqno = seqno - 1;
2119 if (dev_priv->last_seqno == 0)
2120 dev_priv->last_seqno--;
2121
2122 return 0;
2123}
2124
Chris Wilson9d7730912012-11-27 16:22:52 +00002125int
2126i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002127{
Chris Wilson9d7730912012-11-27 16:22:52 +00002128 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002129
Chris Wilson9d7730912012-11-27 16:22:52 +00002130 /* reserve 0 for non-seqno */
2131 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002132 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002133 if (ret)
2134 return ret;
2135
2136 dev_priv->next_seqno = 1;
2137 }
2138
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002139 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002140 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002141}
2142
Mika Kuoppala0025c072013-06-12 12:35:30 +03002143int __i915_add_request(struct intel_ring_buffer *ring,
2144 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002145 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002146 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002147{
Chris Wilsondb53a302011-02-03 11:57:46 +00002148 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002149 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002150 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002151 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002152 int ret;
2153
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002154 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002155 /*
2156 * Emit any outstanding flushes - execbuf can fail to emit the flush
2157 * after having emitted the batchbuffer command. Hence we need to fix
2158 * things up similar to emitting the lazy request. The difference here
2159 * is that the flush _must_ happen before the next request, no matter
2160 * what.
2161 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002162 ret = intel_ring_flush_all_caches(ring);
2163 if (ret)
2164 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002165
Chris Wilson3c0e2342013-09-04 10:45:52 +01002166 request = ring->preallocated_lazy_request;
2167 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002168 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002169
Chris Wilsona71d8d92012-02-15 11:25:36 +00002170 /* Record the position of the start of the request so that
2171 * should we detect the updated seqno part-way through the
2172 * GPU processing the request, we never over-estimate the
2173 * position of the head.
2174 */
2175 request_ring_position = intel_ring_get_tail(ring);
2176
Chris Wilson9d7730912012-11-27 16:22:52 +00002177 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002178 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002179 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002180
Chris Wilson9d7730912012-11-27 16:22:52 +00002181 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002182 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002183 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002184 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002185
2186 /* Whilst this request exists, batch_obj will be on the
2187 * active_list, and so will hold the active reference. Only when this
2188 * request is retired will the the batch_obj be moved onto the
2189 * inactive_list and lose its active reference. Hence we do not need
2190 * to explicitly hold another reference here.
2191 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002192 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002193
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002194 /* Hold a reference to the current context so that we can inspect
2195 * it later in case a hangcheck error event fires.
2196 */
2197 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002198 if (request->ctx)
2199 i915_gem_context_reference(request->ctx);
2200
Eric Anholt673a3942008-07-30 12:06:12 -07002201 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002202 was_empty = list_empty(&ring->request_list);
2203 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002204 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002205
Chris Wilsondb53a302011-02-03 11:57:46 +00002206 if (file) {
2207 struct drm_i915_file_private *file_priv = file->driver_priv;
2208
Chris Wilson1c255952010-09-26 11:03:27 +01002209 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002210 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002211 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002212 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002213 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002214 }
Eric Anholt673a3942008-07-30 12:06:12 -07002215
Chris Wilson9d7730912012-11-27 16:22:52 +00002216 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002217 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002218 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002219
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002220 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002221 i915_queue_hangcheck(ring->dev);
2222
Chris Wilsonf047e392012-07-21 12:31:41 +01002223 if (was_empty) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002224 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002225 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002226 &dev_priv->mm.retire_work,
2227 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002228 intel_mark_busy(dev_priv->dev);
2229 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002230 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002231
Chris Wilsonacb868d2012-09-26 13:47:30 +01002232 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002233 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002234 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002235}
2236
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002237static inline void
2238i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002239{
Chris Wilson1c255952010-09-26 11:03:27 +01002240 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002241
Chris Wilson1c255952010-09-26 11:03:27 +01002242 if (!file_priv)
2243 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002244
Chris Wilson1c255952010-09-26 11:03:27 +01002245 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002246 list_del(&request->client_list);
2247 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002248 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002249}
2250
Mika Kuoppala939fd762014-01-30 19:04:44 +02002251static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002252 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002253{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002254 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002255
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002256 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2257
2258 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002259 return true;
2260
2261 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002262 if (dev_priv->gpu_error.stop_rings == 0 &&
2263 i915_gem_context_is_default(ctx)) {
2264 DRM_ERROR("gpu hanging too fast, banning!\n");
2265 } else {
2266 DRM_DEBUG("context hanging too fast, banning!\n");
2267 }
2268
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002269 return true;
2270 }
2271
2272 return false;
2273}
2274
Mika Kuoppala939fd762014-01-30 19:04:44 +02002275static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2276 struct i915_hw_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002277 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002278{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002279 struct i915_ctx_hang_stats *hs;
2280
2281 if (WARN_ON(!ctx))
2282 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002283
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002284 hs = &ctx->hang_stats;
2285
2286 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002287 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002288 hs->batch_active++;
2289 hs->guilty_ts = get_seconds();
2290 } else {
2291 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002292 }
2293}
2294
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002295static void i915_gem_free_request(struct drm_i915_gem_request *request)
2296{
2297 list_del(&request->list);
2298 i915_gem_request_remove_from_client(request);
2299
2300 if (request->ctx)
2301 i915_gem_context_unreference(request->ctx);
2302
2303 kfree(request);
2304}
2305
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002306static struct drm_i915_gem_request *
2307i915_gem_find_first_non_complete(struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002308{
Chris Wilson4db080f2013-12-04 11:37:09 +00002309 struct drm_i915_gem_request *request;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002310 const u32 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002311
Chris Wilson4db080f2013-12-04 11:37:09 +00002312 list_for_each_entry(request, &ring->request_list, list) {
2313 if (i915_seqno_passed(completed_seqno, request->seqno))
2314 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002315
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002316 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002317 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002318
2319 return NULL;
2320}
2321
2322static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2323 struct intel_ring_buffer *ring)
2324{
2325 struct drm_i915_gem_request *request;
2326 bool ring_hung;
2327
2328 request = i915_gem_find_first_non_complete(ring);
2329
2330 if (request == NULL)
2331 return;
2332
2333 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2334
Mika Kuoppala939fd762014-01-30 19:04:44 +02002335 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002336
2337 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002338 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002339}
2340
2341static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2342 struct intel_ring_buffer *ring)
2343{
Chris Wilsondfaae392010-09-22 10:31:52 +01002344 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002345 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002346
Chris Wilson05394f32010-11-08 19:18:58 +00002347 obj = list_first_entry(&ring->active_list,
2348 struct drm_i915_gem_object,
2349 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002350
Chris Wilson05394f32010-11-08 19:18:58 +00002351 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002352 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002353
2354 /*
2355 * We must free the requests after all the corresponding objects have
2356 * been moved off active lists. Which is the same order as the normal
2357 * retire_requests function does. This is important if object hold
2358 * implicit references on things like e.g. ppgtt address spaces through
2359 * the request.
2360 */
2361 while (!list_empty(&ring->request_list)) {
2362 struct drm_i915_gem_request *request;
2363
2364 request = list_first_entry(&ring->request_list,
2365 struct drm_i915_gem_request,
2366 list);
2367
2368 i915_gem_free_request(request);
2369 }
Eric Anholt673a3942008-07-30 12:06:12 -07002370}
2371
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002372void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002373{
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 int i;
2376
Daniel Vetter4b9de732011-10-09 21:52:02 +02002377 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002378 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002379
Daniel Vetter94a335d2013-07-17 14:51:28 +02002380 /*
2381 * Commit delayed tiling changes if we have an object still
2382 * attached to the fence, otherwise just clear the fence.
2383 */
2384 if (reg->obj) {
2385 i915_gem_object_update_fence(reg->obj, reg,
2386 reg->obj->tiling_mode);
2387 } else {
2388 i915_gem_write_fence(dev, i, NULL);
2389 }
Chris Wilson312817a2010-11-22 11:50:11 +00002390 }
2391}
2392
Chris Wilson069efc12010-09-30 16:53:18 +01002393void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002394{
Chris Wilsondfaae392010-09-22 10:31:52 +01002395 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002396 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002397 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002398
Chris Wilson4db080f2013-12-04 11:37:09 +00002399 /*
2400 * Before we free the objects from the requests, we need to inspect
2401 * them for finding the guilty party. As the requests only borrow
2402 * their reference to the objects, the inspection must be done first.
2403 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002404 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002405 i915_gem_reset_ring_status(dev_priv, ring);
2406
2407 for_each_ring(ring, dev_priv, i)
2408 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002409
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07002410 i915_gem_cleanup_ringbuffer(dev);
2411
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002412 i915_gem_context_reset(dev);
2413
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002414 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002415}
2416
2417/**
2418 * This function clears the request list as sequence numbers are passed.
2419 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002420void
Chris Wilsondb53a302011-02-03 11:57:46 +00002421i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002422{
Eric Anholt673a3942008-07-30 12:06:12 -07002423 uint32_t seqno;
2424
Chris Wilsondb53a302011-02-03 11:57:46 +00002425 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002426 return;
2427
Chris Wilsondb53a302011-02-03 11:57:46 +00002428 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002429
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002430 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002431
Chris Wilsone9103032014-01-07 11:45:14 +00002432 /* Move any buffers on the active list that are no longer referenced
2433 * by the ringbuffer to the flushing/inactive lists as appropriate,
2434 * before we free the context associated with the requests.
2435 */
2436 while (!list_empty(&ring->active_list)) {
2437 struct drm_i915_gem_object *obj;
2438
2439 obj = list_first_entry(&ring->active_list,
2440 struct drm_i915_gem_object,
2441 ring_list);
2442
2443 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2444 break;
2445
2446 i915_gem_object_move_to_inactive(obj);
2447 }
2448
2449
Zou Nan hai852835f2010-05-21 09:08:56 +08002450 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002451 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002452
Zou Nan hai852835f2010-05-21 09:08:56 +08002453 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002454 struct drm_i915_gem_request,
2455 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002456
Chris Wilsondfaae392010-09-22 10:31:52 +01002457 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002458 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002459
Chris Wilsondb53a302011-02-03 11:57:46 +00002460 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002461 /* We know the GPU must have read the request to have
2462 * sent us the seqno + interrupt, so use the position
2463 * of tail of the request to update the last known position
2464 * of the GPU head.
2465 */
2466 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002467
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002468 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002469 }
2470
Chris Wilsondb53a302011-02-03 11:57:46 +00002471 if (unlikely(ring->trace_irq_seqno &&
2472 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002473 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002474 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002475 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002476
Chris Wilsondb53a302011-02-03 11:57:46 +00002477 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002478}
2479
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002480bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002481i915_gem_retire_requests(struct drm_device *dev)
2482{
2483 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002484 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002485 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002486 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002487
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002488 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002489 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002490 idle &= list_empty(&ring->request_list);
2491 }
2492
2493 if (idle)
2494 mod_delayed_work(dev_priv->wq,
2495 &dev_priv->mm.idle_work,
2496 msecs_to_jiffies(100));
2497
2498 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002499}
2500
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002501static void
Eric Anholt673a3942008-07-30 12:06:12 -07002502i915_gem_retire_work_handler(struct work_struct *work)
2503{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002504 struct drm_i915_private *dev_priv =
2505 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2506 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002507 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002508
Chris Wilson891b48c2010-09-29 12:26:37 +01002509 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002510 idle = false;
2511 if (mutex_trylock(&dev->struct_mutex)) {
2512 idle = i915_gem_retire_requests(dev);
2513 mutex_unlock(&dev->struct_mutex);
2514 }
2515 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002516 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2517 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002518}
Chris Wilson891b48c2010-09-29 12:26:37 +01002519
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002520static void
2521i915_gem_idle_work_handler(struct work_struct *work)
2522{
2523 struct drm_i915_private *dev_priv =
2524 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002525
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002526 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002527}
2528
Ben Widawsky5816d642012-04-11 11:18:19 -07002529/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002530 * Ensures that an object will eventually get non-busy by flushing any required
2531 * write domains, emitting any outstanding lazy request and retiring and
2532 * completed requests.
2533 */
2534static int
2535i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2536{
2537 int ret;
2538
2539 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002540 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002541 if (ret)
2542 return ret;
2543
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002544 i915_gem_retire_requests_ring(obj->ring);
2545 }
2546
2547 return 0;
2548}
2549
2550/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002551 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2552 * @DRM_IOCTL_ARGS: standard ioctl arguments
2553 *
2554 * Returns 0 if successful, else an error is returned with the remaining time in
2555 * the timeout parameter.
2556 * -ETIME: object is still busy after timeout
2557 * -ERESTARTSYS: signal interrupted the wait
2558 * -ENONENT: object doesn't exist
2559 * Also possible, but rare:
2560 * -EAGAIN: GPU wedged
2561 * -ENOMEM: damn
2562 * -ENODEV: Internal IRQ fail
2563 * -E?: The add request failed
2564 *
2565 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2566 * non-zero timeout parameter the wait ioctl will wait for the given number of
2567 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2568 * without holding struct_mutex the object may become re-busied before this
2569 * function completes. A similar but shorter * race condition exists in the busy
2570 * ioctl
2571 */
2572int
2573i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2574{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002575 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002576 struct drm_i915_gem_wait *args = data;
2577 struct drm_i915_gem_object *obj;
2578 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002579 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002580 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002581 u32 seqno = 0;
2582 int ret = 0;
2583
Ben Widawskyeac1f142012-06-05 15:24:24 -07002584 if (args->timeout_ns >= 0) {
2585 timeout_stack = ns_to_timespec(args->timeout_ns);
2586 timeout = &timeout_stack;
2587 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002588
2589 ret = i915_mutex_lock_interruptible(dev);
2590 if (ret)
2591 return ret;
2592
2593 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2594 if (&obj->base == NULL) {
2595 mutex_unlock(&dev->struct_mutex);
2596 return -ENOENT;
2597 }
2598
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002599 /* Need to make sure the object gets inactive eventually. */
2600 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002601 if (ret)
2602 goto out;
2603
2604 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002605 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002606 ring = obj->ring;
2607 }
2608
2609 if (seqno == 0)
2610 goto out;
2611
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002612 /* Do this after OLR check to make sure we make forward progress polling
2613 * on this IOCTL with a 0 timeout (like busy ioctl)
2614 */
2615 if (!args->timeout_ns) {
2616 ret = -ETIME;
2617 goto out;
2618 }
2619
2620 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002621 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002622 mutex_unlock(&dev->struct_mutex);
2623
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002624 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002625 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002626 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002627 return ret;
2628
2629out:
2630 drm_gem_object_unreference(&obj->base);
2631 mutex_unlock(&dev->struct_mutex);
2632 return ret;
2633}
2634
2635/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002636 * i915_gem_object_sync - sync an object to a ring.
2637 *
2638 * @obj: object which may be in use on another ring.
2639 * @to: ring we wish to use the object on. May be NULL.
2640 *
2641 * This code is meant to abstract object synchronization with the GPU.
2642 * Calling with NULL implies synchronizing the object with the CPU
2643 * rather than a particular GPU ring.
2644 *
2645 * Returns 0 if successful, else propagates up the lower layer error.
2646 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002647int
2648i915_gem_object_sync(struct drm_i915_gem_object *obj,
2649 struct intel_ring_buffer *to)
2650{
2651 struct intel_ring_buffer *from = obj->ring;
2652 u32 seqno;
2653 int ret, idx;
2654
2655 if (from == NULL || to == from)
2656 return 0;
2657
Ben Widawsky5816d642012-04-11 11:18:19 -07002658 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002659 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002660
2661 idx = intel_ring_sync_index(from, to);
2662
Chris Wilson0201f1e2012-07-20 12:41:01 +01002663 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002664 if (seqno <= from->sync_seqno[idx])
2665 return 0;
2666
Ben Widawskyb4aca012012-04-25 20:50:12 -07002667 ret = i915_gem_check_olr(obj->ring, seqno);
2668 if (ret)
2669 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002670
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002671 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002672 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002673 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002674 /* We use last_read_seqno because sync_to()
2675 * might have just caused seqno wrap under
2676 * the radar.
2677 */
2678 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002679
Ben Widawskye3a5a222012-04-11 11:18:20 -07002680 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002681}
2682
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002683static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2684{
2685 u32 old_write_domain, old_read_domains;
2686
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002687 /* Force a pagefault for domain tracking on next user access */
2688 i915_gem_release_mmap(obj);
2689
Keith Packardb97c3d92011-06-24 21:02:59 -07002690 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2691 return;
2692
Chris Wilson97c809fd2012-10-09 19:24:38 +01002693 /* Wait for any direct GTT access to complete */
2694 mb();
2695
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002696 old_read_domains = obj->base.read_domains;
2697 old_write_domain = obj->base.write_domain;
2698
2699 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2700 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2701
2702 trace_i915_gem_object_change_domain(obj,
2703 old_read_domains,
2704 old_write_domain);
2705}
2706
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002707int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002708{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002709 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002710 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002711 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002712
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002713 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002714 return 0;
2715
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002716 if (!drm_mm_node_allocated(&vma->node)) {
2717 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002718 return 0;
2719 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002720
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002721 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002722 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002723
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002724 BUG_ON(obj->pages == NULL);
2725
Chris Wilsona8198ee2011-04-13 22:04:09 +01002726 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002727 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002728 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002729 /* Continue on if we fail due to EIO, the GPU is hung so we
2730 * should be safe and we need to cleanup or else we might
2731 * cause memory corruption through use-after-free.
2732 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002733
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002734 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002735
Daniel Vetter96b47b62009-12-15 17:50:00 +01002736 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002737 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002738 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002739 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002740
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002741 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002742
Ben Widawsky6f65e292013-12-06 14:10:56 -08002743 vma->unbind_vma(vma);
2744
Daniel Vetter74163902012-02-15 23:50:21 +01002745 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002746
Ben Widawskyca191b12013-07-31 17:00:14 -07002747 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002748 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002749 if (i915_is_ggtt(vma->vm))
2750 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002751
Ben Widawsky2f633152013-07-17 12:19:03 -07002752 drm_mm_remove_node(&vma->node);
2753 i915_gem_vma_destroy(vma);
2754
2755 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002756 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002757 if (list_empty(&obj->vma_list))
2758 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002759
Chris Wilson70903c32013-12-04 09:59:09 +00002760 /* And finally now the object is completely decoupled from this vma,
2761 * we can drop its hold on the backing storage and allow it to be
2762 * reaped by the shrinker.
2763 */
2764 i915_gem_object_unpin_pages(obj);
2765
Chris Wilson88241782011-01-07 17:09:48 +00002766 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002767}
2768
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002769int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002770{
2771 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002772 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002773 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002774
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002775 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002776 for_each_ring(ring, dev_priv, i) {
Ben Widawsky41bde552013-12-06 14:11:21 -08002777 ret = i915_switch_context(ring, NULL, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002778 if (ret)
2779 return ret;
2780
Chris Wilson3e960502012-11-27 16:22:54 +00002781 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002782 if (ret)
2783 return ret;
2784 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002785
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002786 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002787}
2788
Chris Wilson9ce079e2012-04-17 15:31:30 +01002789static void i965_write_fence_reg(struct drm_device *dev, int reg,
2790 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002791{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002792 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002793 int fence_reg;
2794 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002795
Imre Deak56c844e2013-01-07 21:47:34 +02002796 if (INTEL_INFO(dev)->gen >= 6) {
2797 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2798 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2799 } else {
2800 fence_reg = FENCE_REG_965_0;
2801 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2802 }
2803
Chris Wilsond18b9612013-07-10 13:36:23 +01002804 fence_reg += reg * 8;
2805
2806 /* To w/a incoherency with non-atomic 64-bit register updates,
2807 * we split the 64-bit update into two 32-bit writes. In order
2808 * for a partial fence not to be evaluated between writes, we
2809 * precede the update with write to turn off the fence register,
2810 * and only enable the fence as the last step.
2811 *
2812 * For extra levels of paranoia, we make sure each step lands
2813 * before applying the next step.
2814 */
2815 I915_WRITE(fence_reg, 0);
2816 POSTING_READ(fence_reg);
2817
Chris Wilson9ce079e2012-04-17 15:31:30 +01002818 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002819 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002820 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002821
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002822 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002823 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002824 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002825 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002826 if (obj->tiling_mode == I915_TILING_Y)
2827 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2828 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002829
Chris Wilsond18b9612013-07-10 13:36:23 +01002830 I915_WRITE(fence_reg + 4, val >> 32);
2831 POSTING_READ(fence_reg + 4);
2832
2833 I915_WRITE(fence_reg + 0, val);
2834 POSTING_READ(fence_reg);
2835 } else {
2836 I915_WRITE(fence_reg + 4, 0);
2837 POSTING_READ(fence_reg + 4);
2838 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002839}
2840
Chris Wilson9ce079e2012-04-17 15:31:30 +01002841static void i915_write_fence_reg(struct drm_device *dev, int reg,
2842 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002843{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002844 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002845 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002846
Chris Wilson9ce079e2012-04-17 15:31:30 +01002847 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002848 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002849 int pitch_val;
2850 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002851
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002852 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002853 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002854 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2855 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2856 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002857
2858 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2859 tile_width = 128;
2860 else
2861 tile_width = 512;
2862
2863 /* Note: pitch better be a power of two tile widths */
2864 pitch_val = obj->stride / tile_width;
2865 pitch_val = ffs(pitch_val) - 1;
2866
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002867 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002868 if (obj->tiling_mode == I915_TILING_Y)
2869 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2870 val |= I915_FENCE_SIZE_BITS(size);
2871 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2872 val |= I830_FENCE_REG_VALID;
2873 } else
2874 val = 0;
2875
2876 if (reg < 8)
2877 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002878 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002879 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002880
Chris Wilson9ce079e2012-04-17 15:31:30 +01002881 I915_WRITE(reg, val);
2882 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002883}
2884
Chris Wilson9ce079e2012-04-17 15:31:30 +01002885static void i830_write_fence_reg(struct drm_device *dev, int reg,
2886 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002887{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002888 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002889 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002890
Chris Wilson9ce079e2012-04-17 15:31:30 +01002891 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002892 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002893 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002894
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002895 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002896 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002897 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2898 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2899 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002900
Chris Wilson9ce079e2012-04-17 15:31:30 +01002901 pitch_val = obj->stride / 128;
2902 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002903
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002904 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002905 if (obj->tiling_mode == I915_TILING_Y)
2906 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2907 val |= I830_FENCE_SIZE_BITS(size);
2908 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2909 val |= I830_FENCE_REG_VALID;
2910 } else
2911 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002912
Chris Wilson9ce079e2012-04-17 15:31:30 +01002913 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2914 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2915}
2916
Chris Wilsond0a57782012-10-09 19:24:37 +01002917inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2918{
2919 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2920}
2921
Chris Wilson9ce079e2012-04-17 15:31:30 +01002922static void i915_gem_write_fence(struct drm_device *dev, int reg,
2923 struct drm_i915_gem_object *obj)
2924{
Chris Wilsond0a57782012-10-09 19:24:37 +01002925 struct drm_i915_private *dev_priv = dev->dev_private;
2926
2927 /* Ensure that all CPU reads are completed before installing a fence
2928 * and all writes before removing the fence.
2929 */
2930 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2931 mb();
2932
Daniel Vetter94a335d2013-07-17 14:51:28 +02002933 WARN(obj && (!obj->stride || !obj->tiling_mode),
2934 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2935 obj->stride, obj->tiling_mode);
2936
Chris Wilson9ce079e2012-04-17 15:31:30 +01002937 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002938 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002939 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002940 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002941 case 5:
2942 case 4: i965_write_fence_reg(dev, reg, obj); break;
2943 case 3: i915_write_fence_reg(dev, reg, obj); break;
2944 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002945 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002946 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002947
2948 /* And similarly be paranoid that no direct access to this region
2949 * is reordered to before the fence is installed.
2950 */
2951 if (i915_gem_object_needs_mb(obj))
2952 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002953}
2954
Chris Wilson61050802012-04-17 15:31:31 +01002955static inline int fence_number(struct drm_i915_private *dev_priv,
2956 struct drm_i915_fence_reg *fence)
2957{
2958 return fence - dev_priv->fence_regs;
2959}
2960
2961static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2962 struct drm_i915_fence_reg *fence,
2963 bool enable)
2964{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002965 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002966 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002967
Chris Wilson46a0b632013-07-10 13:36:24 +01002968 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002969
2970 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002971 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002972 fence->obj = obj;
2973 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2974 } else {
2975 obj->fence_reg = I915_FENCE_REG_NONE;
2976 fence->obj = NULL;
2977 list_del_init(&fence->lru_list);
2978 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002979 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002980}
2981
Chris Wilsond9e86c02010-11-10 16:40:20 +00002982static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002983i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002984{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002985 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002986 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002987 if (ret)
2988 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002989
2990 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002991 }
2992
Chris Wilson86d5bc32012-07-20 12:41:04 +01002993 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002994 return 0;
2995}
2996
2997int
2998i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2999{
Chris Wilson61050802012-04-17 15:31:31 +01003000 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003001 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003002 int ret;
3003
Chris Wilsond0a57782012-10-09 19:24:37 +01003004 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003005 if (ret)
3006 return ret;
3007
Chris Wilson61050802012-04-17 15:31:31 +01003008 if (obj->fence_reg == I915_FENCE_REG_NONE)
3009 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003010
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003011 fence = &dev_priv->fence_regs[obj->fence_reg];
3012
Chris Wilson61050802012-04-17 15:31:31 +01003013 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003014 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003015
3016 return 0;
3017}
3018
3019static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003020i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003021{
Daniel Vetterae3db242010-02-19 11:51:58 +01003022 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003023 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003024 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003025
3026 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003027 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003028 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3029 reg = &dev_priv->fence_regs[i];
3030 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003031 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003032
Chris Wilson1690e1e2011-12-14 13:57:08 +01003033 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003034 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003035 }
3036
Chris Wilsond9e86c02010-11-10 16:40:20 +00003037 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003038 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003039
3040 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003041 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003042 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003043 continue;
3044
Chris Wilson8fe301a2012-04-17 15:31:28 +01003045 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003046 }
3047
Chris Wilson5dce5b932014-01-20 10:17:36 +00003048deadlock:
3049 /* Wait for completion of pending flips which consume fences */
3050 if (intel_has_pending_fb_unpin(dev))
3051 return ERR_PTR(-EAGAIN);
3052
3053 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003054}
3055
Jesse Barnesde151cf2008-11-12 10:03:55 -08003056/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003057 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003058 * @obj: object to map through a fence reg
3059 *
3060 * When mapping objects through the GTT, userspace wants to be able to write
3061 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003062 * This function walks the fence regs looking for a free one for @obj,
3063 * stealing one if it can't find any.
3064 *
3065 * It then sets up the reg based on the object's properties: address, pitch
3066 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003067 *
3068 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003069 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003070int
Chris Wilson06d98132012-04-17 15:31:24 +01003071i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003072{
Chris Wilson05394f32010-11-08 19:18:58 +00003073 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003074 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003075 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003076 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003077 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003078
Chris Wilson14415742012-04-17 15:31:33 +01003079 /* Have we updated the tiling parameters upon the object and so
3080 * will need to serialise the write to the associated fence register?
3081 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003082 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003083 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003084 if (ret)
3085 return ret;
3086 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003087
Chris Wilsond9e86c02010-11-10 16:40:20 +00003088 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003089 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3090 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003091 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003092 list_move_tail(&reg->lru_list,
3093 &dev_priv->mm.fence_list);
3094 return 0;
3095 }
3096 } else if (enable) {
3097 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003098 if (IS_ERR(reg))
3099 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003100
Chris Wilson14415742012-04-17 15:31:33 +01003101 if (reg->obj) {
3102 struct drm_i915_gem_object *old = reg->obj;
3103
Chris Wilsond0a57782012-10-09 19:24:37 +01003104 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003105 if (ret)
3106 return ret;
3107
Chris Wilson14415742012-04-17 15:31:33 +01003108 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003109 }
Chris Wilson14415742012-04-17 15:31:33 +01003110 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003111 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003112
Chris Wilson14415742012-04-17 15:31:33 +01003113 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003114
Chris Wilson9ce079e2012-04-17 15:31:30 +01003115 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003116}
3117
Chris Wilson42d6ab42012-07-26 11:49:32 +01003118static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3119 struct drm_mm_node *gtt_space,
3120 unsigned long cache_level)
3121{
3122 struct drm_mm_node *other;
3123
3124 /* On non-LLC machines we have to be careful when putting differing
3125 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003126 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003127 */
3128 if (HAS_LLC(dev))
3129 return true;
3130
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003131 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003132 return true;
3133
3134 if (list_empty(&gtt_space->node_list))
3135 return true;
3136
3137 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3138 if (other->allocated && !other->hole_follows && other->color != cache_level)
3139 return false;
3140
3141 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3142 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3143 return false;
3144
3145 return true;
3146}
3147
3148static void i915_gem_verify_gtt(struct drm_device *dev)
3149{
3150#if WATCH_GTT
3151 struct drm_i915_private *dev_priv = dev->dev_private;
3152 struct drm_i915_gem_object *obj;
3153 int err = 0;
3154
Ben Widawsky35c20a62013-05-31 11:28:48 -07003155 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003156 if (obj->gtt_space == NULL) {
3157 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3158 err++;
3159 continue;
3160 }
3161
3162 if (obj->cache_level != obj->gtt_space->color) {
3163 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003164 i915_gem_obj_ggtt_offset(obj),
3165 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003166 obj->cache_level,
3167 obj->gtt_space->color);
3168 err++;
3169 continue;
3170 }
3171
3172 if (!i915_gem_valid_gtt_space(dev,
3173 obj->gtt_space,
3174 obj->cache_level)) {
3175 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003176 i915_gem_obj_ggtt_offset(obj),
3177 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003178 obj->cache_level);
3179 err++;
3180 continue;
3181 }
3182 }
3183
3184 WARN_ON(err);
3185#endif
3186}
3187
Jesse Barnesde151cf2008-11-12 10:03:55 -08003188/**
Eric Anholt673a3942008-07-30 12:06:12 -07003189 * Finds free space in the GTT aperture and binds the object there.
3190 */
Daniel Vetter262de142014-02-14 14:01:20 +01003191static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003192i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3193 struct i915_address_space *vm,
3194 unsigned alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003195 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003196{
Chris Wilson05394f32010-11-08 19:18:58 +00003197 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003198 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003199 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003200 size_t gtt_max =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003201 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003202 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003203 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003204
Chris Wilsone28f8712011-07-18 13:11:49 -07003205 fence_size = i915_gem_get_gtt_size(dev,
3206 obj->base.size,
3207 obj->tiling_mode);
3208 fence_alignment = i915_gem_get_gtt_alignment(dev,
3209 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003210 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003211 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003212 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003213 obj->base.size,
3214 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003215
Eric Anholt673a3942008-07-30 12:06:12 -07003216 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003217 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003218 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003219 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003220 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003221 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003222 }
3223
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003224 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003225
Chris Wilson654fc602010-05-27 13:18:21 +01003226 /* If the object is bigger than the entire aperture, reject it early
3227 * before evicting everything in a vain attempt to find space.
3228 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003229 if (obj->base.size > gtt_max) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003230 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003231 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003232 flags & PIN_MAPPABLE ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003233 gtt_max);
Daniel Vetter262de142014-02-14 14:01:20 +01003234 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003235 }
3236
Chris Wilson37e680a2012-06-07 15:38:42 +01003237 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003238 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003239 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003240
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003241 i915_gem_object_pin_pages(obj);
3242
Ben Widawskyaccfef22013-08-14 11:38:35 +02003243 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003244 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003245 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003246
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003247search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003248 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003249 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003250 obj->cache_level, 0, gtt_max,
3251 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003252 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003253 ret = i915_gem_evict_something(dev, vm, size, alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003254 obj->cache_level, flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003255 if (ret == 0)
3256 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003257
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003258 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003259 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003260 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003261 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003262 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003263 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003264 }
3265
Daniel Vetter74163902012-02-15 23:50:21 +01003266 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003267 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003268 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003269
Ben Widawsky35c20a62013-05-31 11:28:48 -07003270 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003271 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003272
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003273 if (i915_is_ggtt(vm)) {
3274 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003275
Daniel Vetter49987092013-08-14 10:21:23 +02003276 fenceable = (vma->node.size == fence_size &&
3277 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003278
Daniel Vetter49987092013-08-14 10:21:23 +02003279 mappable = (vma->node.start + obj->base.size <=
3280 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003281
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003282 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003283 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003284
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003285 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003286
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003287 trace_i915_vma_bind(vma, flags);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003288 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003289 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003290
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003291err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003292 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003293err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003294 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003295 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003296err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003297 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003298 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003299}
3300
Chris Wilson000433b2013-08-08 14:41:09 +01003301bool
Chris Wilson2c225692013-08-09 12:26:45 +01003302i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3303 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003304{
Eric Anholt673a3942008-07-30 12:06:12 -07003305 /* If we don't have a page list set up, then we're not pinned
3306 * to GPU, and we can ignore the cache flush because it'll happen
3307 * again at bind time.
3308 */
Chris Wilson05394f32010-11-08 19:18:58 +00003309 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003310 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003311
Imre Deak769ce462013-02-13 21:56:05 +02003312 /*
3313 * Stolen memory is always coherent with the GPU as it is explicitly
3314 * marked as wc by the system, or the system is cache-coherent.
3315 */
3316 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003317 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003318
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003319 /* If the GPU is snooping the contents of the CPU cache,
3320 * we do not need to manually clear the CPU cache lines. However,
3321 * the caches are only snooped when the render cache is
3322 * flushed/invalidated. As we always have to emit invalidations
3323 * and flushes when moving into and out of the RENDER domain, correct
3324 * snooping behaviour occurs naturally as the result of our domain
3325 * tracking.
3326 */
Chris Wilson2c225692013-08-09 12:26:45 +01003327 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003328 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003329
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003330 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003331 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003332
3333 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003334}
3335
3336/** Flushes the GTT write domain for the object if it's dirty. */
3337static void
Chris Wilson05394f32010-11-08 19:18:58 +00003338i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003339{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003340 uint32_t old_write_domain;
3341
Chris Wilson05394f32010-11-08 19:18:58 +00003342 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003343 return;
3344
Chris Wilson63256ec2011-01-04 18:42:07 +00003345 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003346 * to it immediately go to main memory as far as we know, so there's
3347 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003348 *
3349 * However, we do have to enforce the order so that all writes through
3350 * the GTT land before any writes to the device, such as updates to
3351 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003352 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003353 wmb();
3354
Chris Wilson05394f32010-11-08 19:18:58 +00003355 old_write_domain = obj->base.write_domain;
3356 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003357
3358 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003359 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003360 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003361}
3362
3363/** Flushes the CPU write domain for the object if it's dirty. */
3364static void
Chris Wilson2c225692013-08-09 12:26:45 +01003365i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3366 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003367{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003368 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003369
Chris Wilson05394f32010-11-08 19:18:58 +00003370 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003371 return;
3372
Chris Wilson000433b2013-08-08 14:41:09 +01003373 if (i915_gem_clflush_object(obj, force))
3374 i915_gem_chipset_flush(obj->base.dev);
3375
Chris Wilson05394f32010-11-08 19:18:58 +00003376 old_write_domain = obj->base.write_domain;
3377 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003378
3379 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003380 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003381 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003382}
3383
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003384/**
3385 * Moves a single object to the GTT read, and possibly write domain.
3386 *
3387 * This function returns when the move is complete, including waiting on
3388 * flushes to occur.
3389 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003390int
Chris Wilson20217462010-11-23 15:26:33 +00003391i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003392{
Chris Wilson8325a092012-04-24 15:52:35 +01003393 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003394 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003395 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003396
Eric Anholt02354392008-11-26 13:58:13 -08003397 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003398 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003399 return -EINVAL;
3400
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003401 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3402 return 0;
3403
Chris Wilson0201f1e2012-07-20 12:41:01 +01003404 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003405 if (ret)
3406 return ret;
3407
Chris Wilson2c225692013-08-09 12:26:45 +01003408 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003409
Chris Wilsond0a57782012-10-09 19:24:37 +01003410 /* Serialise direct access to this object with the barriers for
3411 * coherent writes from the GPU, by effectively invalidating the
3412 * GTT domain upon first access.
3413 */
3414 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3415 mb();
3416
Chris Wilson05394f32010-11-08 19:18:58 +00003417 old_write_domain = obj->base.write_domain;
3418 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003419
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003420 /* It should now be out of any other write domains, and we can update
3421 * the domain values for our changes.
3422 */
Chris Wilson05394f32010-11-08 19:18:58 +00003423 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3424 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003425 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003426 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3427 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3428 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003429 }
3430
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003431 trace_i915_gem_object_change_domain(obj,
3432 old_read_domains,
3433 old_write_domain);
3434
Chris Wilson8325a092012-04-24 15:52:35 +01003435 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003436 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003437 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003438 if (vma)
3439 list_move_tail(&vma->mm_list,
3440 &dev_priv->gtt.base.inactive_list);
3441
3442 }
Chris Wilson8325a092012-04-24 15:52:35 +01003443
Eric Anholte47c68e2008-11-14 13:35:19 -08003444 return 0;
3445}
3446
Chris Wilsone4ffd172011-04-04 09:44:39 +01003447int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3448 enum i915_cache_level cache_level)
3449{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003450 struct drm_device *dev = obj->base.dev;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003451 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003452 int ret;
3453
3454 if (obj->cache_level == cache_level)
3455 return 0;
3456
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003457 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003458 DRM_DEBUG("can not change the cache level of pinned objects\n");
3459 return -EBUSY;
3460 }
3461
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003462 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3463 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003464 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003465 if (ret)
3466 return ret;
3467
3468 break;
3469 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003470 }
3471
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003472 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003473 ret = i915_gem_object_finish_gpu(obj);
3474 if (ret)
3475 return ret;
3476
3477 i915_gem_object_finish_gtt(obj);
3478
3479 /* Before SandyBridge, you could not use tiling or fence
3480 * registers with snooped memory, so relinquish any fences
3481 * currently pointing to our region in the aperture.
3482 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003483 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003484 ret = i915_gem_object_put_fence(obj);
3485 if (ret)
3486 return ret;
3487 }
3488
Ben Widawsky6f65e292013-12-06 14:10:56 -08003489 list_for_each_entry(vma, &obj->vma_list, vma_link)
3490 vma->bind_vma(vma, cache_level, 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003491 }
3492
Chris Wilson2c225692013-08-09 12:26:45 +01003493 list_for_each_entry(vma, &obj->vma_list, vma_link)
3494 vma->node.color = cache_level;
3495 obj->cache_level = cache_level;
3496
3497 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003498 u32 old_read_domains, old_write_domain;
3499
3500 /* If we're coming from LLC cached, then we haven't
3501 * actually been tracking whether the data is in the
3502 * CPU cache or not, since we only allow one bit set
3503 * in obj->write_domain and have been skipping the clflushes.
3504 * Just set it to the CPU cache for now.
3505 */
3506 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003507
3508 old_read_domains = obj->base.read_domains;
3509 old_write_domain = obj->base.write_domain;
3510
3511 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3512 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3513
3514 trace_i915_gem_object_change_domain(obj,
3515 old_read_domains,
3516 old_write_domain);
3517 }
3518
Chris Wilson42d6ab42012-07-26 11:49:32 +01003519 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003520 return 0;
3521}
3522
Ben Widawsky199adf42012-09-21 17:01:20 -07003523int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3524 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003525{
Ben Widawsky199adf42012-09-21 17:01:20 -07003526 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003527 struct drm_i915_gem_object *obj;
3528 int ret;
3529
3530 ret = i915_mutex_lock_interruptible(dev);
3531 if (ret)
3532 return ret;
3533
3534 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3535 if (&obj->base == NULL) {
3536 ret = -ENOENT;
3537 goto unlock;
3538 }
3539
Chris Wilson651d7942013-08-08 14:41:10 +01003540 switch (obj->cache_level) {
3541 case I915_CACHE_LLC:
3542 case I915_CACHE_L3_LLC:
3543 args->caching = I915_CACHING_CACHED;
3544 break;
3545
Chris Wilson4257d3b2013-08-08 14:41:11 +01003546 case I915_CACHE_WT:
3547 args->caching = I915_CACHING_DISPLAY;
3548 break;
3549
Chris Wilson651d7942013-08-08 14:41:10 +01003550 default:
3551 args->caching = I915_CACHING_NONE;
3552 break;
3553 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003554
3555 drm_gem_object_unreference(&obj->base);
3556unlock:
3557 mutex_unlock(&dev->struct_mutex);
3558 return ret;
3559}
3560
Ben Widawsky199adf42012-09-21 17:01:20 -07003561int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3562 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003563{
Ben Widawsky199adf42012-09-21 17:01:20 -07003564 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003565 struct drm_i915_gem_object *obj;
3566 enum i915_cache_level level;
3567 int ret;
3568
Ben Widawsky199adf42012-09-21 17:01:20 -07003569 switch (args->caching) {
3570 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003571 level = I915_CACHE_NONE;
3572 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003573 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003574 level = I915_CACHE_LLC;
3575 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003576 case I915_CACHING_DISPLAY:
3577 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3578 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003579 default:
3580 return -EINVAL;
3581 }
3582
Ben Widawsky3bc29132012-09-26 16:15:20 -07003583 ret = i915_mutex_lock_interruptible(dev);
3584 if (ret)
3585 return ret;
3586
Chris Wilsone6994ae2012-07-10 10:27:08 +01003587 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3588 if (&obj->base == NULL) {
3589 ret = -ENOENT;
3590 goto unlock;
3591 }
3592
3593 ret = i915_gem_object_set_cache_level(obj, level);
3594
3595 drm_gem_object_unreference(&obj->base);
3596unlock:
3597 mutex_unlock(&dev->struct_mutex);
3598 return ret;
3599}
3600
Chris Wilsoncc98b412013-08-09 12:25:09 +01003601static bool is_pin_display(struct drm_i915_gem_object *obj)
3602{
3603 /* There are 3 sources that pin objects:
3604 * 1. The display engine (scanouts, sprites, cursors);
3605 * 2. Reservations for execbuffer;
3606 * 3. The user.
3607 *
3608 * We can ignore reservations as we hold the struct_mutex and
3609 * are only called outside of the reservation path. The user
3610 * can only increment pin_count once, and so if after
3611 * subtracting the potential reference by the user, any pin_count
3612 * remains, it must be due to another use by the display engine.
3613 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003614 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003615}
3616
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003617/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003618 * Prepare buffer for display plane (scanout, cursors, etc).
3619 * Can be called from an uninterruptible phase (modesetting) and allows
3620 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003621 */
3622int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003623i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3624 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003625 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003626{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003627 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003628 int ret;
3629
Chris Wilson0be73282010-12-06 14:36:27 +00003630 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003631 ret = i915_gem_object_sync(obj, pipelined);
3632 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003633 return ret;
3634 }
3635
Chris Wilsoncc98b412013-08-09 12:25:09 +01003636 /* Mark the pin_display early so that we account for the
3637 * display coherency whilst setting up the cache domains.
3638 */
3639 obj->pin_display = true;
3640
Eric Anholta7ef0642011-03-29 16:59:54 -07003641 /* The display engine is not coherent with the LLC cache on gen6. As
3642 * a result, we make sure that the pinning that is about to occur is
3643 * done with uncached PTEs. This is lowest common denominator for all
3644 * chipsets.
3645 *
3646 * However for gen6+, we could do better by using the GFDT bit instead
3647 * of uncaching, which would allow us to flush all the LLC-cached data
3648 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3649 */
Chris Wilson651d7942013-08-08 14:41:10 +01003650 ret = i915_gem_object_set_cache_level(obj,
3651 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003652 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003653 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003654
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003655 /* As the user may map the buffer once pinned in the display plane
3656 * (e.g. libkms for the bootup splash), we have to ensure that we
3657 * always use map_and_fenceable for all scanout buffers.
3658 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003659 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003660 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003661 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003662
Chris Wilson2c225692013-08-09 12:26:45 +01003663 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003664
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003665 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003666 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003667
3668 /* It should now be out of any other write domains, and we can update
3669 * the domain values for our changes.
3670 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003671 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003672 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003673
3674 trace_i915_gem_object_change_domain(obj,
3675 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003676 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003677
3678 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003679
3680err_unpin_display:
3681 obj->pin_display = is_pin_display(obj);
3682 return ret;
3683}
3684
3685void
3686i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3687{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003688 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003689 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003690}
3691
Chris Wilson85345512010-11-13 09:49:11 +00003692int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003693i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003694{
Chris Wilson88241782011-01-07 17:09:48 +00003695 int ret;
3696
Chris Wilsona8198ee2011-04-13 22:04:09 +01003697 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003698 return 0;
3699
Chris Wilson0201f1e2012-07-20 12:41:01 +01003700 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003701 if (ret)
3702 return ret;
3703
Chris Wilsona8198ee2011-04-13 22:04:09 +01003704 /* Ensure that we invalidate the GPU's caches and TLBs. */
3705 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003706 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003707}
3708
Eric Anholte47c68e2008-11-14 13:35:19 -08003709/**
3710 * Moves a single object to the CPU read, and possibly write domain.
3711 *
3712 * This function returns when the move is complete, including waiting on
3713 * flushes to occur.
3714 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003715int
Chris Wilson919926a2010-11-12 13:42:53 +00003716i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003717{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003718 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003719 int ret;
3720
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003721 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3722 return 0;
3723
Chris Wilson0201f1e2012-07-20 12:41:01 +01003724 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003725 if (ret)
3726 return ret;
3727
Eric Anholte47c68e2008-11-14 13:35:19 -08003728 i915_gem_object_flush_gtt_write_domain(obj);
3729
Chris Wilson05394f32010-11-08 19:18:58 +00003730 old_write_domain = obj->base.write_domain;
3731 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003732
Eric Anholte47c68e2008-11-14 13:35:19 -08003733 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003734 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003735 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003736
Chris Wilson05394f32010-11-08 19:18:58 +00003737 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003738 }
3739
3740 /* It should now be out of any other write domains, and we can update
3741 * the domain values for our changes.
3742 */
Chris Wilson05394f32010-11-08 19:18:58 +00003743 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003744
3745 /* If we're writing through the CPU, then the GPU read domains will
3746 * need to be invalidated at next use.
3747 */
3748 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003749 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3750 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003751 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003752
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003753 trace_i915_gem_object_change_domain(obj,
3754 old_read_domains,
3755 old_write_domain);
3756
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003757 return 0;
3758}
3759
Eric Anholt673a3942008-07-30 12:06:12 -07003760/* Throttle our rendering by waiting until the ring has completed our requests
3761 * emitted over 20 msec ago.
3762 *
Eric Anholtb9624422009-06-03 07:27:35 +00003763 * Note that if we were to use the current jiffies each time around the loop,
3764 * we wouldn't escape the function with any frames outstanding if the time to
3765 * render a frame was over 20ms.
3766 *
Eric Anholt673a3942008-07-30 12:06:12 -07003767 * This should get us reasonable parallelism between CPU and GPU but also
3768 * relatively low latency when blocking on a particular request to finish.
3769 */
3770static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003771i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003772{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003773 struct drm_i915_private *dev_priv = dev->dev_private;
3774 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003775 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003776 struct drm_i915_gem_request *request;
3777 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003778 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003779 u32 seqno = 0;
3780 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003781
Daniel Vetter308887a2012-11-14 17:14:06 +01003782 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3783 if (ret)
3784 return ret;
3785
3786 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3787 if (ret)
3788 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003789
Chris Wilson1c255952010-09-26 11:03:27 +01003790 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003791 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003792 if (time_after_eq(request->emitted_jiffies, recent_enough))
3793 break;
3794
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003795 ring = request->ring;
3796 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003797 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003798 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003799 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003800
3801 if (seqno == 0)
3802 return 0;
3803
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003804 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003805 if (ret == 0)
3806 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003807
Eric Anholt673a3942008-07-30 12:06:12 -07003808 return ret;
3809}
3810
Eric Anholt673a3942008-07-30 12:06:12 -07003811int
Chris Wilson05394f32010-11-08 19:18:58 +00003812i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003813 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003814 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003815 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003816{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003817 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003818 int ret;
3819
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003820 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003821 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003822
3823 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003824 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003825 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3826 return -EBUSY;
3827
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003828 if ((alignment &&
3829 vma->node.start & (alignment - 1)) ||
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003830 (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003831 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003832 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003833 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003834 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003835 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003836 flags & PIN_MAPPABLE,
Chris Wilson05394f32010-11-08 19:18:58 +00003837 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003838 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003839 if (ret)
3840 return ret;
3841 }
3842 }
3843
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003844 if (!i915_gem_obj_bound(obj, vm)) {
Chris Wilson87422672012-11-21 13:04:03 +00003845
Daniel Vetter262de142014-02-14 14:01:20 +01003846 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
3847 if (IS_ERR(vma))
3848 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00003849 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003850
Ben Widawsky6f65e292013-12-06 14:10:56 -08003851 vma = i915_gem_obj_to_vma(obj, vm);
Daniel Vetter74898d72012-02-15 23:50:22 +01003852
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003853 vma->bind_vma(vma, obj->cache_level,
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003854 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08003855
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003856 i915_gem_obj_to_vma(obj, vm)->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003857 if (flags & PIN_MAPPABLE)
3858 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07003859
3860 return 0;
3861}
3862
3863void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003864i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003865{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003866 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003867
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003868 BUG_ON(!vma);
3869 BUG_ON(vma->pin_count == 0);
3870 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3871
3872 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003873 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003874}
3875
3876int
3877i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003878 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003879{
3880 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003881 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003882 int ret;
3883
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003884 if (INTEL_INFO(dev)->gen >= 6)
3885 return -ENODEV;
3886
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003887 ret = i915_mutex_lock_interruptible(dev);
3888 if (ret)
3889 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003890
Chris Wilson05394f32010-11-08 19:18:58 +00003891 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003892 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003893 ret = -ENOENT;
3894 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003895 }
Eric Anholt673a3942008-07-30 12:06:12 -07003896
Chris Wilson05394f32010-11-08 19:18:58 +00003897 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003898 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00003899 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003900 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003901 }
3902
Chris Wilson05394f32010-11-08 19:18:58 +00003903 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003904 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003905 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003906 ret = -EINVAL;
3907 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003908 }
3909
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003910 if (obj->user_pin_count == ULONG_MAX) {
3911 ret = -EBUSY;
3912 goto out;
3913 }
3914
Chris Wilson93be8782013-01-02 10:31:22 +00003915 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003916 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003917 if (ret)
3918 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003919 }
3920
Chris Wilson93be8782013-01-02 10:31:22 +00003921 obj->user_pin_count++;
3922 obj->pin_filp = file;
3923
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003924 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003925out:
Chris Wilson05394f32010-11-08 19:18:58 +00003926 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003927unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003928 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003929 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003930}
3931
3932int
3933i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003934 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003935{
3936 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003937 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003938 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003939
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003940 ret = i915_mutex_lock_interruptible(dev);
3941 if (ret)
3942 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003943
Chris Wilson05394f32010-11-08 19:18:58 +00003944 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003945 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003946 ret = -ENOENT;
3947 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003948 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003949
Chris Wilson05394f32010-11-08 19:18:58 +00003950 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003951 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003952 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003953 ret = -EINVAL;
3954 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003955 }
Chris Wilson05394f32010-11-08 19:18:58 +00003956 obj->user_pin_count--;
3957 if (obj->user_pin_count == 0) {
3958 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003959 i915_gem_object_ggtt_unpin(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003960 }
3961
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003962out:
Chris Wilson05394f32010-11-08 19:18:58 +00003963 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003964unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003965 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003966 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003967}
3968
3969int
3970i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003971 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003972{
3973 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003974 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003975 int ret;
3976
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003977 ret = i915_mutex_lock_interruptible(dev);
3978 if (ret)
3979 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003980
Chris Wilson05394f32010-11-08 19:18:58 +00003981 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003982 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003983 ret = -ENOENT;
3984 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003985 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003986
Chris Wilson0be555b2010-08-04 15:36:30 +01003987 /* Count all active objects as busy, even if they are currently not used
3988 * by the gpu. Users of this interface expect objects to eventually
3989 * become non-busy without any further actions, therefore emit any
3990 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003991 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003992 ret = i915_gem_object_flush_active(obj);
3993
Chris Wilson05394f32010-11-08 19:18:58 +00003994 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003995 if (obj->ring) {
3996 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3997 args->busy |= intel_ring_flag(obj->ring) << 16;
3998 }
Eric Anholt673a3942008-07-30 12:06:12 -07003999
Chris Wilson05394f32010-11-08 19:18:58 +00004000 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004001unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004002 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004003 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004004}
4005
4006int
4007i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4008 struct drm_file *file_priv)
4009{
Akshay Joshi0206e352011-08-16 15:34:10 -04004010 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004011}
4012
Chris Wilson3ef94da2009-09-14 16:50:29 +01004013int
4014i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4015 struct drm_file *file_priv)
4016{
4017 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004018 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004019 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004020
4021 switch (args->madv) {
4022 case I915_MADV_DONTNEED:
4023 case I915_MADV_WILLNEED:
4024 break;
4025 default:
4026 return -EINVAL;
4027 }
4028
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004029 ret = i915_mutex_lock_interruptible(dev);
4030 if (ret)
4031 return ret;
4032
Chris Wilson05394f32010-11-08 19:18:58 +00004033 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004034 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004035 ret = -ENOENT;
4036 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004037 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004038
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004039 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004040 ret = -EINVAL;
4041 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004042 }
4043
Chris Wilson05394f32010-11-08 19:18:58 +00004044 if (obj->madv != __I915_MADV_PURGED)
4045 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004046
Chris Wilson6c085a72012-08-20 11:40:46 +02004047 /* if the object is no longer attached, discard its backing storage */
4048 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004049 i915_gem_object_truncate(obj);
4050
Chris Wilson05394f32010-11-08 19:18:58 +00004051 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004052
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004053out:
Chris Wilson05394f32010-11-08 19:18:58 +00004054 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004055unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004056 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004057 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004058}
4059
Chris Wilson37e680a2012-06-07 15:38:42 +01004060void i915_gem_object_init(struct drm_i915_gem_object *obj,
4061 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004062{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004063 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004064 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004065 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004066 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004067
Chris Wilson37e680a2012-06-07 15:38:42 +01004068 obj->ops = ops;
4069
Chris Wilson0327d6b2012-08-11 15:41:06 +01004070 obj->fence_reg = I915_FENCE_REG_NONE;
4071 obj->madv = I915_MADV_WILLNEED;
4072 /* Avoid an unnecessary call to unbind on the first bind. */
4073 obj->map_and_fenceable = true;
4074
4075 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4076}
4077
Chris Wilson37e680a2012-06-07 15:38:42 +01004078static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4079 .get_pages = i915_gem_object_get_pages_gtt,
4080 .put_pages = i915_gem_object_put_pages_gtt,
4081};
4082
Chris Wilson05394f32010-11-08 19:18:58 +00004083struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4084 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004085{
Daniel Vetterc397b902010-04-09 19:05:07 +00004086 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004087 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004088 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004089
Chris Wilson42dcedd2012-11-15 11:32:30 +00004090 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004091 if (obj == NULL)
4092 return NULL;
4093
4094 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004095 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004096 return NULL;
4097 }
4098
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004099 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4100 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4101 /* 965gm cannot relocate objects above 4GiB. */
4102 mask &= ~__GFP_HIGHMEM;
4103 mask |= __GFP_DMA32;
4104 }
4105
Al Viro496ad9a2013-01-23 17:07:38 -05004106 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004107 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004108
Chris Wilson37e680a2012-06-07 15:38:42 +01004109 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004110
Daniel Vetterc397b902010-04-09 19:05:07 +00004111 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4112 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4113
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004114 if (HAS_LLC(dev)) {
4115 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004116 * cache) for about a 10% performance improvement
4117 * compared to uncached. Graphics requests other than
4118 * display scanout are coherent with the CPU in
4119 * accessing this cache. This means in this mode we
4120 * don't need to clflush on the CPU side, and on the
4121 * GPU side we only need to flush internal caches to
4122 * get data visible to the CPU.
4123 *
4124 * However, we maintain the display planes as UC, and so
4125 * need to rebind when first used as such.
4126 */
4127 obj->cache_level = I915_CACHE_LLC;
4128 } else
4129 obj->cache_level = I915_CACHE_NONE;
4130
Daniel Vetterd861e332013-07-24 23:25:03 +02004131 trace_i915_gem_object_create(obj);
4132
Chris Wilson05394f32010-11-08 19:18:58 +00004133 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004134}
4135
Chris Wilson1488fc02012-04-24 15:47:31 +01004136void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004137{
Chris Wilson1488fc02012-04-24 15:47:31 +01004138 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004139 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004140 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004141 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004142
Paulo Zanonif65c9162013-11-27 18:20:34 -02004143 intel_runtime_pm_get(dev_priv);
4144
Chris Wilson26e12f892011-03-20 11:20:19 +00004145 trace_i915_gem_object_destroy(obj);
4146
Chris Wilson1488fc02012-04-24 15:47:31 +01004147 if (obj->phys_obj)
4148 i915_gem_detach_phys_object(dev, obj);
4149
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004150 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004151 int ret;
4152
4153 vma->pin_count = 0;
4154 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004155 if (WARN_ON(ret == -ERESTARTSYS)) {
4156 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004157
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004158 was_interruptible = dev_priv->mm.interruptible;
4159 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004160
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004161 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004162
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004163 dev_priv->mm.interruptible = was_interruptible;
4164 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004165 }
4166
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004167 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4168 * before progressing. */
4169 if (obj->stolen)
4170 i915_gem_object_unpin_pages(obj);
4171
Ben Widawsky401c29f2013-05-31 11:28:47 -07004172 if (WARN_ON(obj->pages_pin_count))
4173 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004174 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004175 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004176 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004177
Chris Wilson9da3da62012-06-01 15:20:22 +01004178 BUG_ON(obj->pages);
4179
Chris Wilson2f745ad2012-09-04 21:02:58 +01004180 if (obj->base.import_attach)
4181 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004182
Chris Wilson05394f32010-11-08 19:18:58 +00004183 drm_gem_object_release(&obj->base);
4184 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004185
Chris Wilson05394f32010-11-08 19:18:58 +00004186 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004187 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004188
4189 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004190}
4191
Daniel Vettere656a6c2013-08-14 14:14:04 +02004192struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004193 struct i915_address_space *vm)
4194{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004195 struct i915_vma *vma;
4196 list_for_each_entry(vma, &obj->vma_list, vma_link)
4197 if (vma->vm == vm)
4198 return vma;
4199
4200 return NULL;
4201}
4202
Ben Widawsky2f633152013-07-17 12:19:03 -07004203void i915_gem_vma_destroy(struct i915_vma *vma)
4204{
4205 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004206
4207 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4208 if (!list_empty(&vma->exec_list))
4209 return;
4210
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004211 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004212
Ben Widawsky2f633152013-07-17 12:19:03 -07004213 kfree(vma);
4214}
4215
Jesse Barnes5669fca2009-02-17 15:13:31 -08004216int
Chris Wilson45c5f202013-10-16 11:50:01 +01004217i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004218{
4219 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004220 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004221
Chris Wilson45c5f202013-10-16 11:50:01 +01004222 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004223 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004224 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004225
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004226 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004227 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004228 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004229
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004230 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004231
Chris Wilson29105cc2010-01-07 10:39:13 +00004232 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004233 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004234 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004235
Chris Wilson29105cc2010-01-07 10:39:13 +00004236 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004237 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004238
Chris Wilson45c5f202013-10-16 11:50:01 +01004239 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4240 * We need to replace this with a semaphore, or something.
4241 * And not confound ums.mm_suspended!
4242 */
4243 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4244 DRIVER_MODESET);
4245 mutex_unlock(&dev->struct_mutex);
4246
4247 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004248 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004249 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004250
Eric Anholt673a3942008-07-30 12:06:12 -07004251 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004252
4253err:
4254 mutex_unlock(&dev->struct_mutex);
4255 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004256}
4257
Ben Widawskyc3787e22013-09-17 21:12:44 -07004258int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004259{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004260 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004261 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004262 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4263 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004264 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004265
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004266 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004267 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004268
Ben Widawskyc3787e22013-09-17 21:12:44 -07004269 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4270 if (ret)
4271 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004272
Ben Widawskyc3787e22013-09-17 21:12:44 -07004273 /*
4274 * Note: We do not worry about the concurrent register cacheline hang
4275 * here because no other code should access these registers other than
4276 * at initialization time.
4277 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004278 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004279 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4280 intel_ring_emit(ring, reg_base + i);
4281 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004282 }
4283
Ben Widawskyc3787e22013-09-17 21:12:44 -07004284 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004285
Ben Widawskyc3787e22013-09-17 21:12:44 -07004286 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004287}
4288
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004289void i915_gem_init_swizzling(struct drm_device *dev)
4290{
4291 drm_i915_private_t *dev_priv = dev->dev_private;
4292
Daniel Vetter11782b02012-01-31 16:47:55 +01004293 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004294 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4295 return;
4296
4297 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4298 DISP_TILE_SURFACE_SWIZZLING);
4299
Daniel Vetter11782b02012-01-31 16:47:55 +01004300 if (IS_GEN5(dev))
4301 return;
4302
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004303 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4304 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004305 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004306 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004307 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004308 else if (IS_GEN8(dev))
4309 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004310 else
4311 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004312}
Daniel Vettere21af882012-02-09 20:53:27 +01004313
Chris Wilson67b1b572012-07-05 23:49:40 +01004314static bool
4315intel_enable_blt(struct drm_device *dev)
4316{
4317 if (!HAS_BLT(dev))
4318 return false;
4319
4320 /* The blitter was dysfunctional on early prototypes */
4321 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4322 DRM_INFO("BLT not supported on this pre-production hardware;"
4323 " graphics performance will be degraded.\n");
4324 return false;
4325 }
4326
4327 return true;
4328}
4329
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004330static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004331{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004332 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004333 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004334
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004335 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004336 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004337 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004338
4339 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004340 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004341 if (ret)
4342 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004343 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004344
Chris Wilson67b1b572012-07-05 23:49:40 +01004345 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004346 ret = intel_init_blt_ring_buffer(dev);
4347 if (ret)
4348 goto cleanup_bsd_ring;
4349 }
4350
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004351 if (HAS_VEBOX(dev)) {
4352 ret = intel_init_vebox_ring_buffer(dev);
4353 if (ret)
4354 goto cleanup_blt_ring;
4355 }
4356
4357
Mika Kuoppala99433932013-01-22 14:12:17 +02004358 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4359 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004360 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004361
4362 return 0;
4363
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004364cleanup_vebox_ring:
4365 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004366cleanup_blt_ring:
4367 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4368cleanup_bsd_ring:
4369 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4370cleanup_render_ring:
4371 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4372
4373 return ret;
4374}
4375
4376int
4377i915_gem_init_hw(struct drm_device *dev)
4378{
4379 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004380 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004381
4382 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4383 return -EIO;
4384
Ben Widawsky59124502013-07-04 11:02:05 -07004385 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004386 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004387
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004388 if (IS_HASWELL(dev))
4389 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4390 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004391
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004392 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004393 if (IS_IVYBRIDGE(dev)) {
4394 u32 temp = I915_READ(GEN7_MSG_CTL);
4395 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4396 I915_WRITE(GEN7_MSG_CTL, temp);
4397 } else if (INTEL_INFO(dev)->gen >= 7) {
4398 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4399 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4400 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4401 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004402 }
4403
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004404 i915_gem_init_swizzling(dev);
4405
4406 ret = i915_gem_init_rings(dev);
4407 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004408 return ret;
4409
Ben Widawskyc3787e22013-09-17 21:12:44 -07004410 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4411 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4412
Ben Widawsky254f9652012-06-04 14:42:42 -07004413 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004414 * XXX: Contexts should only be initialized once. Doing a switch to the
4415 * default context switch however is something we'd like to do after
4416 * reset or thaw (the latter may not actually be necessary for HW, but
4417 * goes with our code better). Context switching requires rings (for
4418 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004419 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004420 ret = i915_gem_context_enable(dev_priv);
Ben Widawsky8245be32013-11-06 13:56:29 -02004421 if (ret) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004422 DRM_ERROR("Context enable failed %d\n", ret);
4423 goto err_out;
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004424 }
Daniel Vettere21af882012-02-09 20:53:27 +01004425
Chris Wilson68f95ba2010-05-27 13:18:22 +01004426 return 0;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004427
4428err_out:
4429 i915_gem_cleanup_ringbuffer(dev);
4430 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004431}
4432
Chris Wilson1070a422012-04-24 15:47:41 +01004433int i915_gem_init(struct drm_device *dev)
4434{
4435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004436 int ret;
4437
Chris Wilson1070a422012-04-24 15:47:41 +01004438 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004439
4440 if (IS_VALLEYVIEW(dev)) {
4441 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4442 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4443 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4444 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4445 }
4446
Ben Widawskyd7e50082012-12-18 10:31:25 -08004447 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004448
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004449 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004450 if (ret) {
4451 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004452 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004453 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004454
Chris Wilson1070a422012-04-24 15:47:41 +01004455 ret = i915_gem_init_hw(dev);
4456 mutex_unlock(&dev->struct_mutex);
4457 if (ret) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -08004458 WARN_ON(dev_priv->mm.aliasing_ppgtt);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004459 i915_gem_context_fini(dev);
Ben Widawskyc39538a2013-12-06 14:10:50 -08004460 drm_mm_takedown(&dev_priv->gtt.base.mm);
Chris Wilson1070a422012-04-24 15:47:41 +01004461 return ret;
4462 }
4463
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004464 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4465 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4466 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004467 return 0;
4468}
4469
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004470void
4471i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4472{
4473 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004474 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004475 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004476
Chris Wilsonb4519512012-05-11 14:29:30 +01004477 for_each_ring(ring, dev_priv, i)
4478 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004479}
4480
4481int
Eric Anholt673a3942008-07-30 12:06:12 -07004482i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4483 struct drm_file *file_priv)
4484{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004486 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004487
Jesse Barnes79e53942008-11-07 14:24:08 -08004488 if (drm_core_check_feature(dev, DRIVER_MODESET))
4489 return 0;
4490
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004491 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004492 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004493 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004494 }
4495
Eric Anholt673a3942008-07-30 12:06:12 -07004496 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004497 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004498
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004499 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004500 if (ret != 0) {
4501 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004502 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004503 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004504
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004505 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004506 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004507
Chris Wilson5f353082010-06-07 14:03:03 +01004508 ret = drm_irq_install(dev);
4509 if (ret)
4510 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004511
Eric Anholt673a3942008-07-30 12:06:12 -07004512 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004513
4514cleanup_ringbuffer:
4515 mutex_lock(&dev->struct_mutex);
4516 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004517 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004518 mutex_unlock(&dev->struct_mutex);
4519
4520 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004521}
4522
4523int
4524i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4525 struct drm_file *file_priv)
4526{
Jesse Barnes79e53942008-11-07 14:24:08 -08004527 if (drm_core_check_feature(dev, DRIVER_MODESET))
4528 return 0;
4529
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004530 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004531
Chris Wilson45c5f202013-10-16 11:50:01 +01004532 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004533}
4534
4535void
4536i915_gem_lastclose(struct drm_device *dev)
4537{
4538 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004539
Eric Anholte806b492009-01-22 09:56:58 -08004540 if (drm_core_check_feature(dev, DRIVER_MODESET))
4541 return;
4542
Chris Wilson45c5f202013-10-16 11:50:01 +01004543 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004544 if (ret)
4545 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004546}
4547
Chris Wilson64193402010-10-24 12:38:05 +01004548static void
4549init_ring_lists(struct intel_ring_buffer *ring)
4550{
4551 INIT_LIST_HEAD(&ring->active_list);
4552 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004553}
4554
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004555void i915_init_vm(struct drm_i915_private *dev_priv,
4556 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004557{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004558 if (!i915_is_ggtt(vm))
4559 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004560 vm->dev = dev_priv->dev;
4561 INIT_LIST_HEAD(&vm->active_list);
4562 INIT_LIST_HEAD(&vm->inactive_list);
4563 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004564 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004565}
4566
Eric Anholt673a3942008-07-30 12:06:12 -07004567void
4568i915_gem_load(struct drm_device *dev)
4569{
4570 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004571 int i;
4572
4573 dev_priv->slab =
4574 kmem_cache_create("i915_gem_object",
4575 sizeof(struct drm_i915_gem_object), 0,
4576 SLAB_HWCACHE_ALIGN,
4577 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004578
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004579 INIT_LIST_HEAD(&dev_priv->vm_list);
4580 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4581
Ben Widawskya33afea2013-09-17 21:12:45 -07004582 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004583 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4584 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004585 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004586 for (i = 0; i < I915_NUM_RINGS; i++)
4587 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004588 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004589 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004590 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4591 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004592 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4593 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004594 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004595
Dave Airlie94400122010-07-20 13:15:31 +10004596 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4597 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004598 I915_WRITE(MI_ARB_STATE,
4599 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004600 }
4601
Chris Wilson72bfa192010-12-19 11:42:05 +00004602 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4603
Jesse Barnesde151cf2008-11-12 10:03:55 -08004604 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004605 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4606 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004607
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004608 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4609 dev_priv->num_fence_regs = 32;
4610 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004611 dev_priv->num_fence_regs = 16;
4612 else
4613 dev_priv->num_fence_regs = 8;
4614
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004615 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004616 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4617 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004618
Eric Anholt673a3942008-07-30 12:06:12 -07004619 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004620 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004621
Chris Wilsonce453d82011-02-21 14:43:56 +00004622 dev_priv->mm.interruptible = true;
4623
Dave Chinner7dc19d52013-08-28 10:18:11 +10004624 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4625 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004626 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4627 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004628}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004629
4630/*
4631 * Create a physically contiguous memory object for this object
4632 * e.g. for cursor + overlay regs
4633 */
Chris Wilson995b6762010-08-20 13:23:26 +01004634static int i915_gem_init_phys_object(struct drm_device *dev,
4635 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004636{
4637 drm_i915_private_t *dev_priv = dev->dev_private;
4638 struct drm_i915_gem_phys_object *phys_obj;
4639 int ret;
4640
4641 if (dev_priv->mm.phys_objs[id - 1] || !size)
4642 return 0;
4643
Daniel Vetterb14c5672013-09-19 12:18:32 +02004644 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004645 if (!phys_obj)
4646 return -ENOMEM;
4647
4648 phys_obj->id = id;
4649
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004650 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004651 if (!phys_obj->handle) {
4652 ret = -ENOMEM;
4653 goto kfree_obj;
4654 }
4655#ifdef CONFIG_X86
4656 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4657#endif
4658
4659 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4660
4661 return 0;
4662kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004663 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004664 return ret;
4665}
4666
Chris Wilson995b6762010-08-20 13:23:26 +01004667static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004668{
4669 drm_i915_private_t *dev_priv = dev->dev_private;
4670 struct drm_i915_gem_phys_object *phys_obj;
4671
4672 if (!dev_priv->mm.phys_objs[id - 1])
4673 return;
4674
4675 phys_obj = dev_priv->mm.phys_objs[id - 1];
4676 if (phys_obj->cur_obj) {
4677 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4678 }
4679
4680#ifdef CONFIG_X86
4681 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4682#endif
4683 drm_pci_free(dev, phys_obj->handle);
4684 kfree(phys_obj);
4685 dev_priv->mm.phys_objs[id - 1] = NULL;
4686}
4687
4688void i915_gem_free_all_phys_object(struct drm_device *dev)
4689{
4690 int i;
4691
Dave Airlie260883c2009-01-22 17:58:49 +10004692 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004693 i915_gem_free_phys_object(dev, i);
4694}
4695
4696void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004697 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004698{
Al Viro496ad9a2013-01-23 17:07:38 -05004699 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004700 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004701 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004702 int page_count;
4703
Chris Wilson05394f32010-11-08 19:18:58 +00004704 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004705 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004706 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004707
Chris Wilson05394f32010-11-08 19:18:58 +00004708 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004709 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004710 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004711 if (!IS_ERR(page)) {
4712 char *dst = kmap_atomic(page);
4713 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4714 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004715
Chris Wilsone5281cc2010-10-28 13:45:36 +01004716 drm_clflush_pages(&page, 1);
4717
4718 set_page_dirty(page);
4719 mark_page_accessed(page);
4720 page_cache_release(page);
4721 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004722 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004723 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004724
Chris Wilson05394f32010-11-08 19:18:58 +00004725 obj->phys_obj->cur_obj = NULL;
4726 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004727}
4728
4729int
4730i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004731 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004732 int id,
4733 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004734{
Al Viro496ad9a2013-01-23 17:07:38 -05004735 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004736 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004737 int ret = 0;
4738 int page_count;
4739 int i;
4740
4741 if (id > I915_MAX_PHYS_OBJECT)
4742 return -EINVAL;
4743
Chris Wilson05394f32010-11-08 19:18:58 +00004744 if (obj->phys_obj) {
4745 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004746 return 0;
4747 i915_gem_detach_phys_object(dev, obj);
4748 }
4749
Dave Airlie71acb5e2008-12-30 20:31:46 +10004750 /* create a new object */
4751 if (!dev_priv->mm.phys_objs[id - 1]) {
4752 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004753 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004754 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004755 DRM_ERROR("failed to init phys object %d size: %zu\n",
4756 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004757 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004758 }
4759 }
4760
4761 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004762 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4763 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004764
Chris Wilson05394f32010-11-08 19:18:58 +00004765 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004766
4767 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004768 struct page *page;
4769 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004770
Hugh Dickins5949eac2011-06-27 16:18:18 -07004771 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004772 if (IS_ERR(page))
4773 return PTR_ERR(page);
4774
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004775 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004776 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004777 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004778 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004779
4780 mark_page_accessed(page);
4781 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004782 }
4783
4784 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004785}
4786
4787static int
Chris Wilson05394f32010-11-08 19:18:58 +00004788i915_gem_phys_pwrite(struct drm_device *dev,
4789 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004790 struct drm_i915_gem_pwrite *args,
4791 struct drm_file *file_priv)
4792{
Chris Wilson05394f32010-11-08 19:18:58 +00004793 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004794 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004795
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004796 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4797 unsigned long unwritten;
4798
4799 /* The physical object once assigned is fixed for the lifetime
4800 * of the obj, so we can safely drop the lock and continue
4801 * to access vaddr.
4802 */
4803 mutex_unlock(&dev->struct_mutex);
4804 unwritten = copy_from_user(vaddr, user_data, args->size);
4805 mutex_lock(&dev->struct_mutex);
4806 if (unwritten)
4807 return -EFAULT;
4808 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004809
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004810 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004811 return 0;
4812}
Eric Anholtb9624422009-06-03 07:27:35 +00004813
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004814void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004815{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004816 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004817
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004818 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4819
Eric Anholtb9624422009-06-03 07:27:35 +00004820 /* Clean up our request list when the client is going away, so that
4821 * later retire_requests won't dereference our soon-to-be-gone
4822 * file_priv.
4823 */
Chris Wilson1c255952010-09-26 11:03:27 +01004824 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004825 while (!list_empty(&file_priv->mm.request_list)) {
4826 struct drm_i915_gem_request *request;
4827
4828 request = list_first_entry(&file_priv->mm.request_list,
4829 struct drm_i915_gem_request,
4830 client_list);
4831 list_del(&request->client_list);
4832 request->file_priv = NULL;
4833 }
Chris Wilson1c255952010-09-26 11:03:27 +01004834 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004835}
Chris Wilson31169712009-09-14 16:50:28 +01004836
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004837static void
4838i915_gem_file_idle_work_handler(struct work_struct *work)
4839{
4840 struct drm_i915_file_private *file_priv =
4841 container_of(work, typeof(*file_priv), mm.idle_work.work);
4842
4843 atomic_set(&file_priv->rps_wait_boost, false);
4844}
4845
4846int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4847{
4848 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004849 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004850
4851 DRM_DEBUG_DRIVER("\n");
4852
4853 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4854 if (!file_priv)
4855 return -ENOMEM;
4856
4857 file->driver_priv = file_priv;
4858 file_priv->dev_priv = dev->dev_private;
4859
4860 spin_lock_init(&file_priv->mm.lock);
4861 INIT_LIST_HEAD(&file_priv->mm.request_list);
4862 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4863 i915_gem_file_idle_work_handler);
4864
Ben Widawskye422b882013-12-06 14:10:58 -08004865 ret = i915_gem_context_open(dev, file);
4866 if (ret)
4867 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004868
Ben Widawskye422b882013-12-06 14:10:58 -08004869 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004870}
4871
Chris Wilson57745062012-11-21 13:04:04 +00004872static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4873{
4874 if (!mutex_is_locked(mutex))
4875 return false;
4876
4877#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4878 return mutex->owner == task;
4879#else
4880 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4881 return false;
4882#endif
4883}
4884
Dave Chinner7dc19d52013-08-28 10:18:11 +10004885static unsigned long
4886i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004887{
Chris Wilson17250b72010-10-28 12:51:39 +01004888 struct drm_i915_private *dev_priv =
4889 container_of(shrinker,
4890 struct drm_i915_private,
4891 mm.inactive_shrinker);
4892 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004893 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004894 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004895 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004896
Chris Wilson57745062012-11-21 13:04:04 +00004897 if (!mutex_trylock(&dev->struct_mutex)) {
4898 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004899 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004900
Daniel Vetter677feac2012-12-19 14:33:45 +01004901 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004902 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004903
Chris Wilson57745062012-11-21 13:04:04 +00004904 unlock = false;
4905 }
Chris Wilson31169712009-09-14 16:50:28 +01004906
Dave Chinner7dc19d52013-08-28 10:18:11 +10004907 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004908 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004909 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004910 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004911
4912 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4913 if (obj->active)
4914 continue;
4915
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004916 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004917 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004918 }
Chris Wilson31169712009-09-14 16:50:28 +01004919
Chris Wilson57745062012-11-21 13:04:04 +00004920 if (unlock)
4921 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004922
Dave Chinner7dc19d52013-08-28 10:18:11 +10004923 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004924}
Ben Widawskya70a3142013-07-31 16:59:56 -07004925
4926/* All the new VM stuff */
4927unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4928 struct i915_address_space *vm)
4929{
4930 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4931 struct i915_vma *vma;
4932
Ben Widawsky6f425322013-12-06 14:10:48 -08004933 if (!dev_priv->mm.aliasing_ppgtt ||
4934 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004935 vm = &dev_priv->gtt.base;
4936
4937 BUG_ON(list_empty(&o->vma_list));
4938 list_for_each_entry(vma, &o->vma_list, vma_link) {
4939 if (vma->vm == vm)
4940 return vma->node.start;
4941
4942 }
4943 return -1;
4944}
4945
4946bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4947 struct i915_address_space *vm)
4948{
4949 struct i915_vma *vma;
4950
4951 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004952 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004953 return true;
4954
4955 return false;
4956}
4957
4958bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4959{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004960 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004961
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004962 list_for_each_entry(vma, &o->vma_list, vma_link)
4963 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004964 return true;
4965
4966 return false;
4967}
4968
4969unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4970 struct i915_address_space *vm)
4971{
4972 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4973 struct i915_vma *vma;
4974
Ben Widawsky6f425322013-12-06 14:10:48 -08004975 if (!dev_priv->mm.aliasing_ppgtt ||
4976 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004977 vm = &dev_priv->gtt.base;
4978
4979 BUG_ON(list_empty(&o->vma_list));
4980
4981 list_for_each_entry(vma, &o->vma_list, vma_link)
4982 if (vma->vm == vm)
4983 return vma->node.size;
4984
4985 return 0;
4986}
4987
Dave Chinner7dc19d52013-08-28 10:18:11 +10004988static unsigned long
4989i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
4990{
4991 struct drm_i915_private *dev_priv =
4992 container_of(shrinker,
4993 struct drm_i915_private,
4994 mm.inactive_shrinker);
4995 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004996 unsigned long freed;
4997 bool unlock = true;
4998
4999 if (!mutex_trylock(&dev->struct_mutex)) {
5000 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005001 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005002
5003 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005004 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005005
5006 unlock = false;
5007 }
5008
Chris Wilsond9973b42013-10-04 10:33:00 +01005009 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5010 if (freed < sc->nr_to_scan)
5011 freed += __i915_gem_shrink(dev_priv,
5012 sc->nr_to_scan - freed,
5013 false);
5014 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005015 freed += i915_gem_shrink_all(dev_priv);
5016
5017 if (unlock)
5018 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005019
Dave Chinner7dc19d52013-08-28 10:18:11 +10005020 return freed;
5021}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005022
5023struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5024{
5025 struct i915_vma *vma;
5026
5027 if (WARN_ON(list_empty(&obj->vma_list)))
5028 return NULL;
5029
5030 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005031 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005032 return NULL;
5033
5034 return vma;
5035}