blob: 26f217d63a3c11fbeafe4b37f10f3ff9a28818ac [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Zhenyu Wang036a4a72009-06-08 14:40:19 +080083/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010084static void
Jani Nikula2d1013d2014-03-31 14:27:17 +030085ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080086{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020087 assert_spin_locked(&dev_priv->irq_lock);
88
Paulo Zanoni5d584b22014-03-07 20:08:15 -030089 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030090 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -030091 dev_priv->pm.regsave.deimr &= ~mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -030092 return;
93 }
94
Chris Wilson1ec14ad2010-12-04 11:30:53 +000095 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000098 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080099 }
100}
101
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300102static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300103ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200105 assert_spin_locked(&dev_priv->irq_lock);
106
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300107 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300108 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300109 dev_priv->pm.regsave.deimr |= mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300110 return;
111 }
112
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000116 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800117 }
118}
119
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300132 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300133 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300134 dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300136 interrupt_mask);
137 return;
138 }
139
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300166 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300167
168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300170 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300172 dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300174 interrupt_mask);
175 return;
176 }
177
Paulo Zanoni605cd252013-08-06 18:57:15 -0300178 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
Paulo Zanoni605cd252013-08-06 18:57:15 -0300182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300185 POSTING_READ(GEN6_PMIMR);
186 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
Paulo Zanoni86642812013-04-12 17:57:57 -0300199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200205 assert_spin_locked(&dev_priv->irq_lock);
206
Paulo Zanoni86642812013-04-12 17:57:57 -0300207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
Daniel Vetterfee884e2013-07-04 23:35:21 +0200223 assert_spin_locked(&dev_priv->irq_lock);
224
Paulo Zanoni86642812013-04-12 17:57:57 -0300225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200235static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
236{
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 u32 reg = PIPESTAT(pipe);
239 u32 pipestat = I915_READ(reg) & 0x7fff0000;
240
241 assert_spin_locked(&dev_priv->irq_lock);
242
243 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
244 POSTING_READ(reg);
245}
246
Paulo Zanoni86642812013-04-12 17:57:57 -0300247static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
248 enum pipe pipe, bool enable)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
252 DE_PIPEB_FIFO_UNDERRUN;
253
254 if (enable)
255 ironlake_enable_display_irq(dev_priv, bit);
256 else
257 ironlake_disable_display_irq(dev_priv, bit);
258}
259
260static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200261 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300264 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200265 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
266
Paulo Zanoni86642812013-04-12 17:57:57 -0300267 if (!ivb_can_enable_err_int(dev))
268 return;
269
Paulo Zanoni86642812013-04-12 17:57:57 -0300270 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
271 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200272 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
273
274 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300275 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200276
277 if (!was_enabled &&
278 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
279 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
280 pipe_name(pipe));
281 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300282 }
283}
284
Daniel Vetter38d83c962013-11-07 11:05:46 +0100285static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
286 enum pipe pipe, bool enable)
287{
288 struct drm_i915_private *dev_priv = dev->dev_private;
289
290 assert_spin_locked(&dev_priv->irq_lock);
291
292 if (enable)
293 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
294 else
295 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
296 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
297 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
298}
299
Daniel Vetterfee884e2013-07-04 23:35:21 +0200300/**
301 * ibx_display_interrupt_update - update SDEIMR
302 * @dev_priv: driver private
303 * @interrupt_mask: mask of interrupt bits to update
304 * @enabled_irq_mask: mask of interrupt bits to enable
305 */
306static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
307 uint32_t interrupt_mask,
308 uint32_t enabled_irq_mask)
309{
310 uint32_t sdeimr = I915_READ(SDEIMR);
311 sdeimr &= ~interrupt_mask;
312 sdeimr |= (~enabled_irq_mask & interrupt_mask);
313
314 assert_spin_locked(&dev_priv->irq_lock);
315
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300316 if (dev_priv->pm.irqs_disabled &&
Paulo Zanonic67a4702013-08-19 13:18:09 -0300317 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
318 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300319 dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
320 dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300321 interrupt_mask);
322 return;
323 }
324
Daniel Vetterfee884e2013-07-04 23:35:21 +0200325 I915_WRITE(SDEIMR, sdeimr);
326 POSTING_READ(SDEIMR);
327}
328#define ibx_enable_display_interrupt(dev_priv, bits) \
329 ibx_display_interrupt_update((dev_priv), (bits), (bits))
330#define ibx_disable_display_interrupt(dev_priv, bits) \
331 ibx_display_interrupt_update((dev_priv), (bits), 0)
332
Daniel Vetterde280752013-07-04 23:35:24 +0200333static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
334 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300335 bool enable)
336{
Paulo Zanoni86642812013-04-12 17:57:57 -0300337 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200338 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
339 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300340
341 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300343 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200344 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300345}
346
347static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
348 enum transcoder pch_transcoder,
349 bool enable)
350{
351 struct drm_i915_private *dev_priv = dev->dev_private;
352
353 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200354 I915_WRITE(SERR_INT,
355 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
356
Paulo Zanoni86642812013-04-12 17:57:57 -0300357 if (!cpt_can_enable_serr_int(dev))
358 return;
359
Daniel Vetterfee884e2013-07-04 23:35:21 +0200360 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300361 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200362 uint32_t tmp = I915_READ(SERR_INT);
363 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
364
365 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200366 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200367
368 if (!was_enabled &&
369 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
370 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
371 transcoder_name(pch_transcoder));
372 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300373 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300374}
375
376/**
377 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
378 * @dev: drm device
379 * @pipe: pipe
380 * @enable: true if we want to report FIFO underrun errors, false otherwise
381 *
382 * This function makes us disable or enable CPU fifo underruns for a specific
383 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
384 * reporting for one pipe may also disable all the other CPU error interruts for
385 * the other pipes, due to the fact that there's just one interrupt mask/enable
386 * bit for all the pipes.
387 *
388 * Returns the previous state of underrun reporting.
389 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200390bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
391 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300392{
393 struct drm_i915_private *dev_priv = dev->dev_private;
394 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300396 bool ret;
397
Imre Deak77961eb2014-03-05 16:20:56 +0200398 assert_spin_locked(&dev_priv->irq_lock);
399
Paulo Zanoni86642812013-04-12 17:57:57 -0300400 ret = !intel_crtc->cpu_fifo_underrun_disabled;
401
402 if (enable == ret)
403 goto done;
404
405 intel_crtc->cpu_fifo_underrun_disabled = !enable;
406
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200407 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
408 i9xx_clear_fifo_underrun(dev, pipe);
409 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300410 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
411 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200412 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100413 else if (IS_GEN8(dev))
414 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300415
416done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200417 return ret;
418}
419
420bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
421 enum pipe pipe, bool enable)
422{
423 struct drm_i915_private *dev_priv = dev->dev_private;
424 unsigned long flags;
425 bool ret;
426
427 spin_lock_irqsave(&dev_priv->irq_lock, flags);
428 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200430
Paulo Zanoni86642812013-04-12 17:57:57 -0300431 return ret;
432}
433
Imre Deak91d181d2014-02-10 18:42:49 +0200434static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
435 enum pipe pipe)
436{
437 struct drm_i915_private *dev_priv = dev->dev_private;
438 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
440
441 return !intel_crtc->cpu_fifo_underrun_disabled;
442}
443
Paulo Zanoni86642812013-04-12 17:57:57 -0300444/**
445 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
446 * @dev: drm device
447 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
448 * @enable: true if we want to report FIFO underrun errors, false otherwise
449 *
450 * This function makes us disable or enable PCH fifo underruns for a specific
451 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
452 * underrun reporting for one transcoder may also disable all the other PCH
453 * error interruts for the other transcoders, due to the fact that there's just
454 * one interrupt mask/enable bit for all the transcoders.
455 *
456 * Returns the previous state of underrun reporting.
457 */
458bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
459 enum transcoder pch_transcoder,
460 bool enable)
461{
462 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200463 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300465 unsigned long flags;
466 bool ret;
467
Daniel Vetterde280752013-07-04 23:35:24 +0200468 /*
469 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
470 * has only one pch transcoder A that all pipes can use. To avoid racy
471 * pch transcoder -> pipe lookups from interrupt code simply store the
472 * underrun statistics in crtc A. Since we never expose this anywhere
473 * nor use it outside of the fifo underrun code here using the "wrong"
474 * crtc on LPT won't cause issues.
475 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300476
477 spin_lock_irqsave(&dev_priv->irq_lock, flags);
478
479 ret = !intel_crtc->pch_fifo_underrun_disabled;
480
481 if (enable == ret)
482 goto done;
483
484 intel_crtc->pch_fifo_underrun_disabled = !enable;
485
486 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200487 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300488 else
489 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
490
491done:
492 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
493 return ret;
494}
495
496
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100497static void
Imre Deak755e9012014-02-10 18:42:47 +0200498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800500{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200501 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800503
Daniel Vetterb79480b2013-06-27 17:52:10 +0200504 assert_spin_locked(&dev_priv->irq_lock);
505
Imre Deak755e9012014-02-10 18:42:47 +0200506 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
507 status_mask & ~PIPESTAT_INT_STATUS_MASK))
508 return;
509
510 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200511 return;
512
Imre Deak91d181d2014-02-10 18:42:49 +0200513 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
514
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200515 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200516 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200517 I915_WRITE(reg, pipestat);
518 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800519}
520
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100521static void
Imre Deak755e9012014-02-10 18:42:47 +0200522__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
523 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800524{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200525 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200526 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800527
Daniel Vetterb79480b2013-06-27 17:52:10 +0200528 assert_spin_locked(&dev_priv->irq_lock);
529
Imre Deak755e9012014-02-10 18:42:47 +0200530 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
531 status_mask & ~PIPESTAT_INT_STATUS_MASK))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200532 return;
533
Imre Deak755e9012014-02-10 18:42:47 +0200534 if ((pipestat & enable_mask) == 0)
535 return;
536
Imre Deak91d181d2014-02-10 18:42:49 +0200537 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
538
Imre Deak755e9012014-02-10 18:42:47 +0200539 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200540 I915_WRITE(reg, pipestat);
541 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800542}
543
Imre Deak10c59c52014-02-10 18:42:48 +0200544static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
545{
546 u32 enable_mask = status_mask << 16;
547
548 /*
549 * On pipe A we don't support the PSR interrupt yet, on pipe B the
550 * same bit MBZ.
551 */
552 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
553 return 0;
554
555 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
556 SPRITE0_FLIP_DONE_INT_EN_VLV |
557 SPRITE1_FLIP_DONE_INT_EN_VLV);
558 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
559 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
560 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
561 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
562
563 return enable_mask;
564}
565
Imre Deak755e9012014-02-10 18:42:47 +0200566void
567i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
568 u32 status_mask)
569{
570 u32 enable_mask;
571
Imre Deak10c59c52014-02-10 18:42:48 +0200572 if (IS_VALLEYVIEW(dev_priv->dev))
573 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
574 status_mask);
575 else
576 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200577 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
578}
579
580void
581i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
582 u32 status_mask)
583{
584 u32 enable_mask;
585
Imre Deak10c59c52014-02-10 18:42:48 +0200586 if (IS_VALLEYVIEW(dev_priv->dev))
587 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
588 status_mask);
589 else
590 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200591 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
592}
593
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000594/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300595 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000596 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300597static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000598{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300599 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600 unsigned long irqflags;
601
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300602 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
603 return;
604
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000606
Imre Deak755e9012014-02-10 18:42:47 +0200607 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300608 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200609 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200610 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611
612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000613}
614
615/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700616 * i915_pipe_enabled - check if a pipe is enabled
617 * @dev: DRM device
618 * @pipe: pipe to check
619 *
620 * Reading certain registers when the pipe is disabled can hang the chip.
621 * Use this routine to make sure the PLL is running and the pipe is active
622 * before reading such registers if unsure.
623 */
624static int
625i915_pipe_enabled(struct drm_device *dev, int pipe)
626{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300627 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200628
Daniel Vettera01025a2013-05-22 00:50:23 +0200629 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
630 /* Locking is horribly broken here, but whatever. */
631 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300633
Daniel Vettera01025a2013-05-22 00:50:23 +0200634 return intel_crtc->active;
635 } else {
636 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
637 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700638}
639
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300640static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
641{
642 /* Gen2 doesn't have a hardware frame counter */
643 return 0;
644}
645
Keith Packard42f52ef2008-10-18 19:39:29 -0700646/* Called from drm generic code, passed a 'crtc', which
647 * we use as a pipe index
648 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700649static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700650{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300651 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700652 unsigned long high_frame;
653 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300654 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700655
656 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800657 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800658 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700659 return 0;
660 }
661
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300662 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
663 struct intel_crtc *intel_crtc =
664 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
665 const struct drm_display_mode *mode =
666 &intel_crtc->config.adjusted_mode;
667
668 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
669 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100670 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300671 u32 htotal;
672
673 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
674 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
675
676 vbl_start *= htotal;
677 }
678
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800679 high_frame = PIPEFRAME(pipe);
680 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100681
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700682 /*
683 * High & low register fields aren't synchronized, so make sure
684 * we get a low value that's stable across two reads of the high
685 * register.
686 */
687 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100688 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300689 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100690 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700691 } while (high1 != high2);
692
Chris Wilson5eddb702010-09-11 13:48:45 +0100693 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300694 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100695 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300696
697 /*
698 * The frame counter increments at beginning of active.
699 * Cook up a vblank counter by also checking the pixel
700 * counter against vblank start.
701 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200702 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700703}
704
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700705static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800706{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300707 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800708 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800709
710 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800711 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800712 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800713 return 0;
714 }
715
716 return I915_READ(reg);
717}
718
Mario Kleinerad3543e2013-10-30 05:13:08 +0100719/* raw reads, only for fast reads of display block, no need for forcewake etc. */
720#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100721
Ville Syrjälä095163b2013-10-29 00:04:43 +0200722static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300723{
724 struct drm_i915_private *dev_priv = dev->dev_private;
725 uint32_t status;
Ville Syrjälä24302622014-03-11 12:58:46 +0200726 int reg;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300727
Ville Syrjälä24302622014-03-11 12:58:46 +0200728 if (INTEL_INFO(dev)->gen >= 8) {
729 status = GEN8_PIPE_VBLANK;
730 reg = GEN8_DE_PIPE_ISR(pipe);
731 } else if (INTEL_INFO(dev)->gen >= 7) {
732 status = DE_PIPE_VBLANK_IVB(pipe);
733 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300734 } else {
Ville Syrjälä24302622014-03-11 12:58:46 +0200735 status = DE_PIPE_VBLANK(pipe);
736 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300737 }
Mario Kleinerad3543e2013-10-30 05:13:08 +0100738
Ville Syrjälä24302622014-03-11 12:58:46 +0200739 return __raw_i915_read32(dev_priv, reg) & status;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300740}
741
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700742static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200743 unsigned int flags, int *vpos, int *hpos,
744 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100745{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300746 struct drm_i915_private *dev_priv = dev->dev_private;
747 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
749 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300750 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100751 int vbl_start, vbl_end, htotal, vtotal;
752 bool in_vbl = true;
753 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100754 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100755
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300756 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100757 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800758 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100759 return 0;
760 }
761
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300762 htotal = mode->crtc_htotal;
763 vtotal = mode->crtc_vtotal;
764 vbl_start = mode->crtc_vblank_start;
765 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100766
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200767 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
768 vbl_start = DIV_ROUND_UP(vbl_start, 2);
769 vbl_end /= 2;
770 vtotal /= 2;
771 }
772
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300773 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
774
Mario Kleinerad3543e2013-10-30 05:13:08 +0100775 /*
776 * Lock uncore.lock, as we will do multiple timing critical raw
777 * register reads, potentially with preemption disabled, so the
778 * following code must not block on uncore.lock.
779 */
780 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
781
782 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
783
784 /* Get optional system timestamp before query. */
785 if (stime)
786 *stime = ktime_get();
787
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300788 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789 /* No obvious pixelcount register. Only query vertical
790 * scanout position from Display scan line register.
791 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300792 if (IS_GEN2(dev))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100793 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300794 else
Mario Kleinerad3543e2013-10-30 05:13:08 +0100795 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300796
Ville Syrjäläfcb81822014-03-11 12:58:45 +0200797 if (HAS_DDI(dev)) {
798 /*
799 * On HSW HDMI outputs there seems to be a 2 line
800 * difference, whereas eDP has the normal 1 line
801 * difference that earlier platforms have. External
802 * DP is unknown. For now just check for the 2 line
803 * difference case on all output types on HSW+.
804 *
805 * This might misinterpret the scanline counter being
806 * one line too far along on eDP, but that's less
807 * dangerous than the alternative since that would lead
808 * the vblank timestamp code astray when it sees a
809 * scanline count before vblank_start during a vblank
810 * interrupt.
811 */
812 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
813 if ((in_vbl && (position == vbl_start - 2 ||
814 position == vbl_start - 1)) ||
815 (!in_vbl && (position == vbl_end - 2 ||
816 position == vbl_end - 1)))
817 position = (position + 2) % vtotal;
818 } else if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä095163b2013-10-29 00:04:43 +0200819 /*
820 * The scanline counter increments at the leading edge
821 * of hsync, ie. it completely misses the active portion
822 * of the line. Fix up the counter at both edges of vblank
823 * to get a more accurate picture whether we're in vblank
824 * or not.
825 */
826 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
827 if ((in_vbl && position == vbl_start - 1) ||
828 (!in_vbl && position == vbl_end - 1))
829 position = (position + 1) % vtotal;
830 } else {
831 /*
832 * ISR vblank status bits don't work the way we'd want
833 * them to work on non-PCH platforms (for
834 * ilk_pipe_in_vblank_locked()), and there doesn't
835 * appear any other way to determine if we're currently
836 * in vblank.
837 *
838 * Instead let's assume that we're already in vblank if
839 * we got called from the vblank interrupt and the
840 * scanline counter value indicates that we're on the
841 * line just prior to vblank start. This should result
842 * in the correct answer, unless the vblank interrupt
843 * delivery really got delayed for almost exactly one
844 * full frame/field.
845 */
846 if (flags & DRM_CALLED_FROM_VBLIRQ &&
847 position == vbl_start - 1) {
848 position = (position + 1) % vtotal;
849
850 /* Signal this correction as "applied". */
851 ret |= 0x8;
852 }
853 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100854 } else {
855 /* Have access to pixelcount since start of frame.
856 * We can split this into vertical and horizontal
857 * scanout position.
858 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100859 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100860
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300861 /* convert to pixel counts */
862 vbl_start *= htotal;
863 vbl_end *= htotal;
864 vtotal *= htotal;
865 }
866
Mario Kleinerad3543e2013-10-30 05:13:08 +0100867 /* Get optional system timestamp after query. */
868 if (etime)
869 *etime = ktime_get();
870
871 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
872
873 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
874
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300875 in_vbl = position >= vbl_start && position < vbl_end;
876
877 /*
878 * While in vblank, position will be negative
879 * counting up towards 0 at vbl_end. And outside
880 * vblank, position will be positive counting
881 * up since vbl_end.
882 */
883 if (position >= vbl_start)
884 position -= vbl_end;
885 else
886 position += vtotal - vbl_end;
887
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300888 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300889 *vpos = position;
890 *hpos = 0;
891 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100892 *vpos = position / htotal;
893 *hpos = position - (*vpos * htotal);
894 }
895
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100896 /* In vblank? */
897 if (in_vbl)
898 ret |= DRM_SCANOUTPOS_INVBL;
899
900 return ret;
901}
902
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700903static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904 int *max_error,
905 struct timeval *vblank_time,
906 unsigned flags)
907{
Chris Wilson4041b852011-01-22 10:07:56 +0000908 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100909
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700910 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000911 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100912 return -EINVAL;
913 }
914
915 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000916 crtc = intel_get_crtc_for_pipe(dev, pipe);
917 if (crtc == NULL) {
918 DRM_ERROR("Invalid crtc %d\n", pipe);
919 return -EINVAL;
920 }
921
922 if (!crtc->enabled) {
923 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
924 return -EBUSY;
925 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100926
927 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000928 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
929 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300930 crtc,
931 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100932}
933
Jani Nikula67c347f2013-09-17 14:26:34 +0300934static bool intel_hpd_irq_event(struct drm_device *dev,
935 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200936{
937 enum drm_connector_status old_status;
938
939 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
940 old_status = connector->status;
941
942 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300943 if (old_status == connector->status)
944 return false;
945
946 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200947 connector->base.id,
948 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300949 drm_get_connector_status_name(old_status),
950 drm_get_connector_status_name(connector->status));
951
952 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200953}
954
Jesse Barnes5ca58282009-03-31 14:11:15 -0700955/*
956 * Handle hotplug events outside the interrupt handler proper.
957 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200958#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
959
Jesse Barnes5ca58282009-03-31 14:11:15 -0700960static void i915_hotplug_work_func(struct work_struct *work)
961{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300962 struct drm_i915_private *dev_priv =
963 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700964 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700965 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200966 struct intel_connector *intel_connector;
967 struct intel_encoder *intel_encoder;
968 struct drm_connector *connector;
969 unsigned long irqflags;
970 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200971 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200972 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700973
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100974 /* HPD irq before everything is fully set up. */
975 if (!dev_priv->enable_hotplug_processing)
976 return;
977
Keith Packarda65e34c2011-07-25 10:04:56 -0700978 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800979 DRM_DEBUG_KMS("running encoder hotplug functions\n");
980
Egbert Eichcd569ae2013-04-16 13:36:57 +0200981 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200982
983 hpd_event_bits = dev_priv->hpd_event_bits;
984 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200985 list_for_each_entry(connector, &mode_config->connector_list, head) {
986 intel_connector = to_intel_connector(connector);
987 intel_encoder = intel_connector->encoder;
988 if (intel_encoder->hpd_pin > HPD_NONE &&
989 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
990 connector->polled == DRM_CONNECTOR_POLL_HPD) {
991 DRM_INFO("HPD interrupt storm detected on connector %s: "
992 "switching from hotplug detection to polling\n",
993 drm_get_connector_name(connector));
994 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
995 connector->polled = DRM_CONNECTOR_POLL_CONNECT
996 | DRM_CONNECTOR_POLL_DISCONNECT;
997 hpd_disabled = true;
998 }
Egbert Eich142e2392013-04-11 15:57:57 +0200999 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1000 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1001 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1002 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001003 }
1004 /* if there were no outputs to poll, poll was disabled,
1005 * therefore make sure it's enabled when disabling HPD on
1006 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001007 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001008 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001009 mod_timer(&dev_priv->hotplug_reenable_timer,
1010 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1011 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001012
1013 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1014
Egbert Eich321a1b32013-04-11 16:00:26 +02001015 list_for_each_entry(connector, &mode_config->connector_list, head) {
1016 intel_connector = to_intel_connector(connector);
1017 intel_encoder = intel_connector->encoder;
1018 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1019 if (intel_encoder->hot_plug)
1020 intel_encoder->hot_plug(intel_encoder);
1021 if (intel_hpd_irq_event(dev, connector))
1022 changed = true;
1023 }
1024 }
Keith Packard40ee3382011-07-28 15:31:19 -07001025 mutex_unlock(&mode_config->mutex);
1026
Egbert Eich321a1b32013-04-11 16:00:26 +02001027 if (changed)
1028 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001029}
1030
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001031static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1032{
1033 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1034}
1035
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001036static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001037{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001038 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001039 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001040 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001041
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001042 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001043
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001044 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1045
Daniel Vetter20e4d402012-08-08 23:35:39 +02001046 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001047
Jesse Barnes7648fa92010-05-20 14:28:11 -07001048 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001049 busy_up = I915_READ(RCPREVBSYTUPAVG);
1050 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001051 max_avg = I915_READ(RCBMAXAVG);
1052 min_avg = I915_READ(RCBMINAVG);
1053
1054 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001055 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001056 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1057 new_delay = dev_priv->ips.cur_delay - 1;
1058 if (new_delay < dev_priv->ips.max_delay)
1059 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001060 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001061 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1062 new_delay = dev_priv->ips.cur_delay + 1;
1063 if (new_delay > dev_priv->ips.min_delay)
1064 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001065 }
1066
Jesse Barnes7648fa92010-05-20 14:28:11 -07001067 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001068 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001069
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001070 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001071
Jesse Barnesf97108d2010-01-29 11:27:07 -08001072 return;
1073}
1074
Chris Wilson549f7362010-10-19 11:19:32 +01001075static void notify_ring(struct drm_device *dev,
1076 struct intel_ring_buffer *ring)
1077{
Chris Wilson475553d2011-01-20 09:52:56 +00001078 if (ring->obj == NULL)
1079 return;
1080
Chris Wilson814e9b52013-09-23 17:33:19 -03001081 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001082
Chris Wilson549f7362010-10-19 11:19:32 +01001083 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001084 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001085}
1086
Ben Widawsky4912d042011-04-25 11:25:20 -07001087static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001088{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001089 struct drm_i915_private *dev_priv =
1090 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001091 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001092 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093
Daniel Vetter59cdb632013-07-04 23:35:28 +02001094 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001095 pm_iir = dev_priv->rps.pm_iir;
1096 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -07001097 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Deepak Sa6706b42014-03-15 20:23:22 +05301098 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001099 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001100
Paulo Zanoni60611c12013-08-15 11:50:01 -03001101 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301102 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001103
Deepak Sa6706b42014-03-15 20:23:22 +05301104 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001105 return;
1106
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001107 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001108
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001109 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001110 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001111 if (adj > 0)
1112 adj *= 2;
1113 else
1114 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001115 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001116
1117 /*
1118 * For better performance, jump directly
1119 * to RPe if we're below it.
1120 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001121 if (new_delay < dev_priv->rps.efficient_freq)
1122 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001123 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001124 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1125 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001126 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001127 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001128 adj = 0;
1129 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1130 if (adj < 0)
1131 adj *= 2;
1132 else
1133 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001134 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001135 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001136 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001137 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138
Ben Widawsky79249632012-09-07 19:43:42 -07001139 /* sysfs frequency interfaces may have snuck in while servicing the
1140 * interrupt
1141 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001142 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001143 dev_priv->rps.min_freq_softlimit,
1144 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301145
Ben Widawskyb39fb292014-03-19 18:31:11 -07001146 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001147
1148 if (IS_VALLEYVIEW(dev_priv->dev))
1149 valleyview_set_rps(dev_priv->dev, new_delay);
1150 else
1151 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001152
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001153 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154}
1155
Ben Widawskye3689192012-05-25 16:56:22 -07001156
1157/**
1158 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1159 * occurred.
1160 * @work: workqueue struct
1161 *
1162 * Doesn't actually do anything except notify userspace. As a consequence of
1163 * this event, userspace should try to remap the bad rows since statistically
1164 * it is likely the same row is more likely to go bad again.
1165 */
1166static void ivybridge_parity_work(struct work_struct *work)
1167{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001168 struct drm_i915_private *dev_priv =
1169 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001170 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001171 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001172 uint32_t misccpctl;
1173 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001174 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001175
1176 /* We must turn off DOP level clock gating to access the L3 registers.
1177 * In order to prevent a get/put style interface, acquire struct mutex
1178 * any time we access those registers.
1179 */
1180 mutex_lock(&dev_priv->dev->struct_mutex);
1181
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001182 /* If we've screwed up tracking, just let the interrupt fire again */
1183 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1184 goto out;
1185
Ben Widawskye3689192012-05-25 16:56:22 -07001186 misccpctl = I915_READ(GEN7_MISCCPCTL);
1187 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1188 POSTING_READ(GEN7_MISCCPCTL);
1189
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001190 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1191 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001192
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 slice--;
1194 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1195 break;
1196
1197 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1198
1199 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1200
1201 error_status = I915_READ(reg);
1202 row = GEN7_PARITY_ERROR_ROW(error_status);
1203 bank = GEN7_PARITY_ERROR_BANK(error_status);
1204 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1205
1206 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1207 POSTING_READ(reg);
1208
1209 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1210 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1211 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1212 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1213 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1214 parity_event[5] = NULL;
1215
Dave Airlie5bdebb12013-10-11 14:07:25 +10001216 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001217 KOBJ_CHANGE, parity_event);
1218
1219 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1220 slice, row, bank, subbank);
1221
1222 kfree(parity_event[4]);
1223 kfree(parity_event[3]);
1224 kfree(parity_event[2]);
1225 kfree(parity_event[1]);
1226 }
Ben Widawskye3689192012-05-25 16:56:22 -07001227
1228 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1229
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230out:
1231 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001232 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001233 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001234 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1235
1236 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001237}
1238
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001239static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001240{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001241 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001242
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001243 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001244 return;
1245
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001246 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001247 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001248 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 iir &= GT_PARITY_ERROR(dev);
1251 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1252 dev_priv->l3_parity.which_slice |= 1 << 1;
1253
1254 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1255 dev_priv->l3_parity.which_slice |= 1 << 0;
1256
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001257 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001258}
1259
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001260static void ilk_gt_irq_handler(struct drm_device *dev,
1261 struct drm_i915_private *dev_priv,
1262 u32 gt_iir)
1263{
1264 if (gt_iir &
1265 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1266 notify_ring(dev, &dev_priv->ring[RCS]);
1267 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1268 notify_ring(dev, &dev_priv->ring[VCS]);
1269}
1270
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001271static void snb_gt_irq_handler(struct drm_device *dev,
1272 struct drm_i915_private *dev_priv,
1273 u32 gt_iir)
1274{
1275
Ben Widawskycc609d52013-05-28 19:22:29 -07001276 if (gt_iir &
1277 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001278 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001279 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001280 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001281 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001282 notify_ring(dev, &dev_priv->ring[BCS]);
1283
Ben Widawskycc609d52013-05-28 19:22:29 -07001284 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1285 GT_BSD_CS_ERROR_INTERRUPT |
1286 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001287 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1288 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001289 }
Ben Widawskye3689192012-05-25 16:56:22 -07001290
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001291 if (gt_iir & GT_PARITY_ERROR(dev))
1292 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001293}
1294
Ben Widawskyabd58f02013-11-02 21:07:09 -07001295static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1296 struct drm_i915_private *dev_priv,
1297 u32 master_ctl)
1298{
1299 u32 rcs, bcs, vcs;
1300 uint32_t tmp = 0;
1301 irqreturn_t ret = IRQ_NONE;
1302
1303 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1304 tmp = I915_READ(GEN8_GT_IIR(0));
1305 if (tmp) {
1306 ret = IRQ_HANDLED;
1307 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1308 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1309 if (rcs & GT_RENDER_USER_INTERRUPT)
1310 notify_ring(dev, &dev_priv->ring[RCS]);
1311 if (bcs & GT_RENDER_USER_INTERRUPT)
1312 notify_ring(dev, &dev_priv->ring[BCS]);
1313 I915_WRITE(GEN8_GT_IIR(0), tmp);
1314 } else
1315 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1316 }
1317
1318 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1319 tmp = I915_READ(GEN8_GT_IIR(1));
1320 if (tmp) {
1321 ret = IRQ_HANDLED;
1322 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1323 if (vcs & GT_RENDER_USER_INTERRUPT)
1324 notify_ring(dev, &dev_priv->ring[VCS]);
1325 I915_WRITE(GEN8_GT_IIR(1), tmp);
1326 } else
1327 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1328 }
1329
1330 if (master_ctl & GEN8_GT_VECS_IRQ) {
1331 tmp = I915_READ(GEN8_GT_IIR(3));
1332 if (tmp) {
1333 ret = IRQ_HANDLED;
1334 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1335 if (vcs & GT_RENDER_USER_INTERRUPT)
1336 notify_ring(dev, &dev_priv->ring[VECS]);
1337 I915_WRITE(GEN8_GT_IIR(3), tmp);
1338 } else
1339 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1340 }
1341
1342 return ret;
1343}
1344
Egbert Eichb543fb02013-04-16 13:36:54 +02001345#define HPD_STORM_DETECT_PERIOD 1000
1346#define HPD_STORM_THRESHOLD 5
1347
Daniel Vetter10a504d2013-06-27 17:52:12 +02001348static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001349 u32 hotplug_trigger,
1350 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001351{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001352 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001353 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001354 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001355
Daniel Vetter91d131d2013-06-27 17:52:14 +02001356 if (!hotplug_trigger)
1357 return;
1358
Imre Deakcc9bd492014-01-16 19:56:54 +02001359 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1360 hotplug_trigger);
1361
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001362 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001363 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001364
Chris Wilson34320872014-01-10 18:49:20 +00001365 WARN_ONCE(hpd[i] & hotplug_trigger &&
Chris Wilson8b5565b2014-01-10 18:49:21 +00001366 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
Chris Wilsoncba1c072014-01-10 20:17:07 +00001367 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1368 hotplug_trigger, i, hpd[i]);
Egbert Eichb8f102e2013-07-26 14:14:24 +02001369
Egbert Eichb543fb02013-04-16 13:36:54 +02001370 if (!(hpd[i] & hotplug_trigger) ||
1371 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1372 continue;
1373
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001374 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001375 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1376 dev_priv->hpd_stats[i].hpd_last_jiffies
1377 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1378 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1379 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001380 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001381 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1382 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001383 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001384 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001385 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001386 } else {
1387 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001388 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1389 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001390 }
1391 }
1392
Daniel Vetter10a504d2013-06-27 17:52:12 +02001393 if (storm_detected)
1394 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001395 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001396
Daniel Vetter645416f2013-09-02 16:22:25 +02001397 /*
1398 * Our hotplug handler can grab modeset locks (by calling down into the
1399 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1400 * queue for otherwise the flush_work in the pageflip code will
1401 * deadlock.
1402 */
1403 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001404}
1405
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001406static void gmbus_irq_handler(struct drm_device *dev)
1407{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001408 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001409
Daniel Vetter28c70f12012-12-01 13:53:45 +01001410 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001411}
1412
Daniel Vetterce99c252012-12-01 13:53:47 +01001413static void dp_aux_irq_handler(struct drm_device *dev)
1414{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001415 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001416
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001417 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001418}
1419
Shuang He8bf1e9f2013-10-15 18:55:27 +01001420#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001421static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1422 uint32_t crc0, uint32_t crc1,
1423 uint32_t crc2, uint32_t crc3,
1424 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001425{
1426 struct drm_i915_private *dev_priv = dev->dev_private;
1427 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1428 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001429 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001430
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001431 spin_lock(&pipe_crc->lock);
1432
Damien Lespiau0c912c72013-10-15 18:55:37 +01001433 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001434 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001435 DRM_ERROR("spurious interrupt\n");
1436 return;
1437 }
1438
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001439 head = pipe_crc->head;
1440 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001441
1442 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001443 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001444 DRM_ERROR("CRC buffer overflowing\n");
1445 return;
1446 }
1447
1448 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001449
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001450 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001451 entry->crc[0] = crc0;
1452 entry->crc[1] = crc1;
1453 entry->crc[2] = crc2;
1454 entry->crc[3] = crc3;
1455 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001456
1457 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001458 pipe_crc->head = head;
1459
1460 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001461
1462 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001463}
Daniel Vetter277de952013-10-18 16:37:07 +02001464#else
1465static inline void
1466display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1467 uint32_t crc0, uint32_t crc1,
1468 uint32_t crc2, uint32_t crc3,
1469 uint32_t crc4) {}
1470#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001471
Daniel Vetter277de952013-10-18 16:37:07 +02001472
1473static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001474{
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476
Daniel Vetter277de952013-10-18 16:37:07 +02001477 display_pipe_crc_irq_handler(dev, pipe,
1478 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1479 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001480}
1481
Daniel Vetter277de952013-10-18 16:37:07 +02001482static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001483{
1484 struct drm_i915_private *dev_priv = dev->dev_private;
1485
Daniel Vetter277de952013-10-18 16:37:07 +02001486 display_pipe_crc_irq_handler(dev, pipe,
1487 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1488 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1489 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1490 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1491 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001492}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001493
Daniel Vetter277de952013-10-18 16:37:07 +02001494static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001495{
1496 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001497 uint32_t res1, res2;
1498
1499 if (INTEL_INFO(dev)->gen >= 3)
1500 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1501 else
1502 res1 = 0;
1503
1504 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1505 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1506 else
1507 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001508
Daniel Vetter277de952013-10-18 16:37:07 +02001509 display_pipe_crc_irq_handler(dev, pipe,
1510 I915_READ(PIPE_CRC_RES_RED(pipe)),
1511 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1512 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1513 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001514}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001515
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001516/* The RPS events need forcewake, so we add them to a work queue and mask their
1517 * IMR bits until the work is done. Other interrupts can be processed without
1518 * the work queue. */
1519static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001520{
Deepak Sa6706b42014-03-15 20:23:22 +05301521 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001522 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301523 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1524 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001525 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001526
1527 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001528 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001529
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001530 if (HAS_VEBOX(dev_priv->dev)) {
1531 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1532 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001533
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001534 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001535 i915_handle_error(dev_priv->dev, false,
1536 "VEBOX CS error interrupt 0x%08x",
1537 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001538 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001539 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001540}
1541
Imre Deakc1874ed2014-02-04 21:35:46 +02001542static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1543{
1544 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001545 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001546 int pipe;
1547
Imre Deak58ead0d2014-02-04 21:35:47 +02001548 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001549 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001550 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001551 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001552
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001553 /*
1554 * PIPESTAT bits get signalled even when the interrupt is
1555 * disabled with the mask bits, and some of the status bits do
1556 * not generate interrupts at all (like the underrun bit). Hence
1557 * we need to be careful that we only handle what we want to
1558 * handle.
1559 */
1560 mask = 0;
1561 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1562 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1563
1564 switch (pipe) {
1565 case PIPE_A:
1566 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1567 break;
1568 case PIPE_B:
1569 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1570 break;
1571 }
1572 if (iir & iir_bit)
1573 mask |= dev_priv->pipestat_irq_mask[pipe];
1574
1575 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001576 continue;
1577
1578 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001579 mask |= PIPESTAT_INT_ENABLE_MASK;
1580 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001581
1582 /*
1583 * Clear the PIPE*STAT regs before the IIR
1584 */
Imre Deak91d181d2014-02-10 18:42:49 +02001585 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1586 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001587 I915_WRITE(reg, pipe_stats[pipe]);
1588 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001589 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001590
1591 for_each_pipe(pipe) {
1592 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1593 drm_handle_vblank(dev, pipe);
1594
Imre Deak579a9b02014-02-04 21:35:48 +02001595 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001596 intel_prepare_page_flip(dev, pipe);
1597 intel_finish_page_flip(dev, pipe);
1598 }
1599
1600 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1601 i9xx_pipe_crc_irq_handler(dev, pipe);
1602
1603 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1604 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1605 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1606 }
1607
1608 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1609 gmbus_irq_handler(dev);
1610}
1611
Daniel Vetterff1f5252012-10-02 15:10:55 +02001612static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001613{
1614 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001615 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001616 u32 iir, gt_iir, pm_iir;
1617 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001618
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001619 while (true) {
1620 iir = I915_READ(VLV_IIR);
1621 gt_iir = I915_READ(GTIIR);
1622 pm_iir = I915_READ(GEN6_PMIIR);
1623
1624 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1625 goto out;
1626
1627 ret = IRQ_HANDLED;
1628
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001629 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001630
Imre Deakc1874ed2014-02-04 21:35:46 +02001631 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001632
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001633 /* Consume port. Then clear IIR or we'll miss events */
1634 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1635 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001636 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001637
Daniel Vetter91d131d2013-06-27 17:52:14 +02001638 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1639
Daniel Vetter4aeebd72013-10-31 09:53:36 +01001640 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1641 dp_aux_irq_handler(dev);
1642
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001643 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1644 I915_READ(PORT_HOTPLUG_STAT);
1645 }
1646
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001647
Paulo Zanoni60611c12013-08-15 11:50:01 -03001648 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001649 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001650
1651 I915_WRITE(GTIIR, gt_iir);
1652 I915_WRITE(GEN6_PMIIR, pm_iir);
1653 I915_WRITE(VLV_IIR, iir);
1654 }
1655
1656out:
1657 return ret;
1658}
1659
Adam Jackson23e81d62012-06-06 15:45:44 -04001660static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001661{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001662 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001663 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001664 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001665
Daniel Vetter91d131d2013-06-27 17:52:14 +02001666 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1667
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001668 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1669 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1670 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001671 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001672 port_name(port));
1673 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001674
Daniel Vetterce99c252012-12-01 13:53:47 +01001675 if (pch_iir & SDE_AUX_MASK)
1676 dp_aux_irq_handler(dev);
1677
Jesse Barnes776ad802011-01-04 15:09:39 -08001678 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001679 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001680
1681 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1682 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1683
1684 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1685 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1686
1687 if (pch_iir & SDE_POISON)
1688 DRM_ERROR("PCH poison interrupt\n");
1689
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001690 if (pch_iir & SDE_FDI_MASK)
1691 for_each_pipe(pipe)
1692 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1693 pipe_name(pipe),
1694 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001695
1696 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1697 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1698
1699 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1700 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1701
Jesse Barnes776ad802011-01-04 15:09:39 -08001702 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001703 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1704 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001705 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001706
1707 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1708 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1709 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001710 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001711}
1712
1713static void ivb_err_int_handler(struct drm_device *dev)
1714{
1715 struct drm_i915_private *dev_priv = dev->dev_private;
1716 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001717 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001718
Paulo Zanonide032bf2013-04-12 17:57:58 -03001719 if (err_int & ERR_INT_POISON)
1720 DRM_ERROR("Poison interrupt\n");
1721
Daniel Vetter5a69b892013-10-16 22:55:52 +02001722 for_each_pipe(pipe) {
1723 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1724 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1725 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001726 DRM_ERROR("Pipe %c FIFO underrun\n",
1727 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001728 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001729
Daniel Vetter5a69b892013-10-16 22:55:52 +02001730 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1731 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001732 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001733 else
Daniel Vetter277de952013-10-18 16:37:07 +02001734 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001735 }
1736 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001737
Paulo Zanoni86642812013-04-12 17:57:57 -03001738 I915_WRITE(GEN7_ERR_INT, err_int);
1739}
1740
1741static void cpt_serr_int_handler(struct drm_device *dev)
1742{
1743 struct drm_i915_private *dev_priv = dev->dev_private;
1744 u32 serr_int = I915_READ(SERR_INT);
1745
Paulo Zanonide032bf2013-04-12 17:57:58 -03001746 if (serr_int & SERR_INT_POISON)
1747 DRM_ERROR("PCH poison interrupt\n");
1748
Paulo Zanoni86642812013-04-12 17:57:57 -03001749 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1750 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1751 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001752 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001753
1754 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1755 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1756 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001757 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001758
1759 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1760 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1761 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001762 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001763
1764 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001765}
1766
Adam Jackson23e81d62012-06-06 15:45:44 -04001767static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1768{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001769 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001770 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001771 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001772
Daniel Vetter91d131d2013-06-27 17:52:14 +02001773 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1774
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001775 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1776 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1777 SDE_AUDIO_POWER_SHIFT_CPT);
1778 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1779 port_name(port));
1780 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001781
1782 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001783 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001784
1785 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001786 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001787
1788 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1789 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1790
1791 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1792 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1793
1794 if (pch_iir & SDE_FDI_MASK_CPT)
1795 for_each_pipe(pipe)
1796 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1797 pipe_name(pipe),
1798 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001799
1800 if (pch_iir & SDE_ERROR_CPT)
1801 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001802}
1803
Paulo Zanonic008bc62013-07-12 16:35:10 -03001804static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1805{
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001807 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001808
1809 if (de_iir & DE_AUX_CHANNEL_A)
1810 dp_aux_irq_handler(dev);
1811
1812 if (de_iir & DE_GSE)
1813 intel_opregion_asle_intr(dev);
1814
Paulo Zanonic008bc62013-07-12 16:35:10 -03001815 if (de_iir & DE_POISON)
1816 DRM_ERROR("Poison interrupt\n");
1817
Daniel Vetter40da17c2013-10-21 18:04:36 +02001818 for_each_pipe(pipe) {
1819 if (de_iir & DE_PIPE_VBLANK(pipe))
1820 drm_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001821
Daniel Vetter40da17c2013-10-21 18:04:36 +02001822 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1823 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001824 DRM_ERROR("Pipe %c FIFO underrun\n",
1825 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001826
Daniel Vetter40da17c2013-10-21 18:04:36 +02001827 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1828 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001829
Daniel Vetter40da17c2013-10-21 18:04:36 +02001830 /* plane/pipes map 1:1 on ilk+ */
1831 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1832 intel_prepare_page_flip(dev, pipe);
1833 intel_finish_page_flip_plane(dev, pipe);
1834 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001835 }
1836
1837 /* check event from PCH */
1838 if (de_iir & DE_PCH_EVENT) {
1839 u32 pch_iir = I915_READ(SDEIIR);
1840
1841 if (HAS_PCH_CPT(dev))
1842 cpt_irq_handler(dev, pch_iir);
1843 else
1844 ibx_irq_handler(dev, pch_iir);
1845
1846 /* should clear PCH hotplug event before clear CPU irq */
1847 I915_WRITE(SDEIIR, pch_iir);
1848 }
1849
1850 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1851 ironlake_rps_change_irq_handler(dev);
1852}
1853
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001854static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1855{
1856 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001857 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001858
1859 if (de_iir & DE_ERR_INT_IVB)
1860 ivb_err_int_handler(dev);
1861
1862 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1863 dp_aux_irq_handler(dev);
1864
1865 if (de_iir & DE_GSE_IVB)
1866 intel_opregion_asle_intr(dev);
1867
Damien Lespiau07d27e22014-03-03 17:31:46 +00001868 for_each_pipe(pipe) {
1869 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1870 drm_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001871
1872 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001873 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1874 intel_prepare_page_flip(dev, pipe);
1875 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001876 }
1877 }
1878
1879 /* check event from PCH */
1880 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1881 u32 pch_iir = I915_READ(SDEIIR);
1882
1883 cpt_irq_handler(dev, pch_iir);
1884
1885 /* clear PCH hotplug event before clear CPU irq */
1886 I915_WRITE(SDEIIR, pch_iir);
1887 }
1888}
1889
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001890static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001891{
1892 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001893 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001894 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001895 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001896
Paulo Zanoni86642812013-04-12 17:57:57 -03001897 /* We get interrupts on unclaimed registers, so check for this before we
1898 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001899 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001900
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001901 /* disable master interrupt before clearing iir */
1902 de_ier = I915_READ(DEIER);
1903 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001904 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001905
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001906 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1907 * interrupts will will be stored on its back queue, and then we'll be
1908 * able to process them after we restore SDEIER (as soon as we restore
1909 * it, we'll get an interrupt if SDEIIR still has something to process
1910 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001911 if (!HAS_PCH_NOP(dev)) {
1912 sde_ier = I915_READ(SDEIER);
1913 I915_WRITE(SDEIER, 0);
1914 POSTING_READ(SDEIER);
1915 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001916
Chris Wilson0e434062012-05-09 21:45:44 +01001917 gt_iir = I915_READ(GTIIR);
1918 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001919 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001920 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001921 else
1922 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001923 I915_WRITE(GTIIR, gt_iir);
1924 ret = IRQ_HANDLED;
1925 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001926
1927 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001928 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001929 if (INTEL_INFO(dev)->gen >= 7)
1930 ivb_display_irq_handler(dev, de_iir);
1931 else
1932 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001933 I915_WRITE(DEIIR, de_iir);
1934 ret = IRQ_HANDLED;
1935 }
1936
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001937 if (INTEL_INFO(dev)->gen >= 6) {
1938 u32 pm_iir = I915_READ(GEN6_PMIIR);
1939 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001940 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001941 I915_WRITE(GEN6_PMIIR, pm_iir);
1942 ret = IRQ_HANDLED;
1943 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001944 }
1945
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001946 I915_WRITE(DEIER, de_ier);
1947 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001948 if (!HAS_PCH_NOP(dev)) {
1949 I915_WRITE(SDEIER, sde_ier);
1950 POSTING_READ(SDEIER);
1951 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001952
1953 return ret;
1954}
1955
Ben Widawskyabd58f02013-11-02 21:07:09 -07001956static irqreturn_t gen8_irq_handler(int irq, void *arg)
1957{
1958 struct drm_device *dev = arg;
1959 struct drm_i915_private *dev_priv = dev->dev_private;
1960 u32 master_ctl;
1961 irqreturn_t ret = IRQ_NONE;
1962 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01001963 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001964
Ben Widawskyabd58f02013-11-02 21:07:09 -07001965 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1966 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1967 if (!master_ctl)
1968 return IRQ_NONE;
1969
1970 I915_WRITE(GEN8_MASTER_IRQ, 0);
1971 POSTING_READ(GEN8_MASTER_IRQ);
1972
1973 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1974
1975 if (master_ctl & GEN8_DE_MISC_IRQ) {
1976 tmp = I915_READ(GEN8_DE_MISC_IIR);
1977 if (tmp & GEN8_DE_MISC_GSE)
1978 intel_opregion_asle_intr(dev);
1979 else if (tmp)
1980 DRM_ERROR("Unexpected DE Misc interrupt\n");
1981 else
1982 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1983
1984 if (tmp) {
1985 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1986 ret = IRQ_HANDLED;
1987 }
1988 }
1989
Daniel Vetter6d766f02013-11-07 14:49:55 +01001990 if (master_ctl & GEN8_DE_PORT_IRQ) {
1991 tmp = I915_READ(GEN8_DE_PORT_IIR);
1992 if (tmp & GEN8_AUX_CHANNEL_A)
1993 dp_aux_irq_handler(dev);
1994 else if (tmp)
1995 DRM_ERROR("Unexpected DE Port interrupt\n");
1996 else
1997 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
1998
1999 if (tmp) {
2000 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2001 ret = IRQ_HANDLED;
2002 }
2003 }
2004
Daniel Vetterc42664c2013-11-07 11:05:40 +01002005 for_each_pipe(pipe) {
2006 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002007
Daniel Vetterc42664c2013-11-07 11:05:40 +01002008 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2009 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002010
Daniel Vetterc42664c2013-11-07 11:05:40 +01002011 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2012 if (pipe_iir & GEN8_PIPE_VBLANK)
2013 drm_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002014
Daniel Vetterc42664c2013-11-07 11:05:40 +01002015 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2016 intel_prepare_page_flip(dev, pipe);
2017 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002018 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002019
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002020 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2021 hsw_pipe_crc_irq_handler(dev, pipe);
2022
Daniel Vetter38d83c962013-11-07 11:05:46 +01002023 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2024 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2025 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002026 DRM_ERROR("Pipe %c FIFO underrun\n",
2027 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002028 }
2029
Daniel Vetter30100f22013-11-07 14:49:24 +01002030 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2031 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2032 pipe_name(pipe),
2033 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2034 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002035
2036 if (pipe_iir) {
2037 ret = IRQ_HANDLED;
2038 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2039 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002040 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2041 }
2042
Daniel Vetter92d03a82013-11-07 11:05:43 +01002043 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2044 /*
2045 * FIXME(BDW): Assume for now that the new interrupt handling
2046 * scheme also closed the SDE interrupt handling race we've seen
2047 * on older pch-split platforms. But this needs testing.
2048 */
2049 u32 pch_iir = I915_READ(SDEIIR);
2050
2051 cpt_irq_handler(dev, pch_iir);
2052
2053 if (pch_iir) {
2054 I915_WRITE(SDEIIR, pch_iir);
2055 ret = IRQ_HANDLED;
2056 }
2057 }
2058
Ben Widawskyabd58f02013-11-02 21:07:09 -07002059 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2060 POSTING_READ(GEN8_MASTER_IRQ);
2061
2062 return ret;
2063}
2064
Daniel Vetter17e1df02013-09-08 21:57:13 +02002065static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2066 bool reset_completed)
2067{
2068 struct intel_ring_buffer *ring;
2069 int i;
2070
2071 /*
2072 * Notify all waiters for GPU completion events that reset state has
2073 * been changed, and that they need to restart their wait after
2074 * checking for potential errors (and bail out to drop locks if there is
2075 * a gpu reset pending so that i915_error_work_func can acquire them).
2076 */
2077
2078 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2079 for_each_ring(ring, dev_priv, i)
2080 wake_up_all(&ring->irq_queue);
2081
2082 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2083 wake_up_all(&dev_priv->pending_flip_queue);
2084
2085 /*
2086 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2087 * reset state is cleared.
2088 */
2089 if (reset_completed)
2090 wake_up_all(&dev_priv->gpu_error.reset_queue);
2091}
2092
Jesse Barnes8a905232009-07-11 16:48:03 -04002093/**
2094 * i915_error_work_func - do process context error handling work
2095 * @work: work struct
2096 *
2097 * Fire an error uevent so userspace can see that a hang or error
2098 * was detected.
2099 */
2100static void i915_error_work_func(struct work_struct *work)
2101{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002102 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2103 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002104 struct drm_i915_private *dev_priv =
2105 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002106 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002107 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2108 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2109 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002110 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002111
Dave Airlie5bdebb12013-10-11 14:07:25 +10002112 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002113
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002114 /*
2115 * Note that there's only one work item which does gpu resets, so we
2116 * need not worry about concurrent gpu resets potentially incrementing
2117 * error->reset_counter twice. We only need to take care of another
2118 * racing irq/hangcheck declaring the gpu dead for a second time. A
2119 * quick check for that is good enough: schedule_work ensures the
2120 * correct ordering between hang detection and this work item, and since
2121 * the reset in-progress bit is only ever set by code outside of this
2122 * work we don't need to worry about any other races.
2123 */
2124 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002125 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002126 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002127 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002128
Daniel Vetter17e1df02013-09-08 21:57:13 +02002129 /*
2130 * All state reset _must_ be completed before we update the
2131 * reset counter, for otherwise waiters might miss the reset
2132 * pending state and not properly drop locks, resulting in
2133 * deadlocks with the reset work.
2134 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002135 ret = i915_reset(dev);
2136
Daniel Vetter17e1df02013-09-08 21:57:13 +02002137 intel_display_handle_reset(dev);
2138
Daniel Vetterf69061b2012-12-06 09:01:42 +01002139 if (ret == 0) {
2140 /*
2141 * After all the gem state is reset, increment the reset
2142 * counter and wake up everyone waiting for the reset to
2143 * complete.
2144 *
2145 * Since unlock operations are a one-sided barrier only,
2146 * we need to insert a barrier here to order any seqno
2147 * updates before
2148 * the counter increment.
2149 */
2150 smp_mb__before_atomic_inc();
2151 atomic_inc(&dev_priv->gpu_error.reset_counter);
2152
Dave Airlie5bdebb12013-10-11 14:07:25 +10002153 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002154 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002155 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002156 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002157 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002158
Daniel Vetter17e1df02013-09-08 21:57:13 +02002159 /*
2160 * Note: The wake_up also serves as a memory barrier so that
2161 * waiters see the update value of the reset counter atomic_t.
2162 */
2163 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002164 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002165}
2166
Chris Wilson35aed2e2010-05-27 13:18:12 +01002167static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002168{
2169 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002170 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002171 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002172 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002173
Chris Wilson35aed2e2010-05-27 13:18:12 +01002174 if (!eir)
2175 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002176
Joe Perchesa70491c2012-03-18 13:00:11 -07002177 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002178
Ben Widawskybd9854f2012-08-23 15:18:09 -07002179 i915_get_extra_instdone(dev, instdone);
2180
Jesse Barnes8a905232009-07-11 16:48:03 -04002181 if (IS_G4X(dev)) {
2182 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2183 u32 ipeir = I915_READ(IPEIR_I965);
2184
Joe Perchesa70491c2012-03-18 13:00:11 -07002185 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2186 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002187 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2188 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002189 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002190 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002191 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002192 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002193 }
2194 if (eir & GM45_ERROR_PAGE_TABLE) {
2195 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002196 pr_err("page table error\n");
2197 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002198 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002199 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002200 }
2201 }
2202
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002203 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002204 if (eir & I915_ERROR_PAGE_TABLE) {
2205 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002206 pr_err("page table error\n");
2207 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002208 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002209 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002210 }
2211 }
2212
2213 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002214 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002215 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002216 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002217 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002218 /* pipestat has already been acked */
2219 }
2220 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002221 pr_err("instruction error\n");
2222 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002223 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2224 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002225 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002226 u32 ipeir = I915_READ(IPEIR);
2227
Joe Perchesa70491c2012-03-18 13:00:11 -07002228 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2229 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002230 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002231 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002232 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002233 } else {
2234 u32 ipeir = I915_READ(IPEIR_I965);
2235
Joe Perchesa70491c2012-03-18 13:00:11 -07002236 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2237 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002238 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002239 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002240 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002241 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002242 }
2243 }
2244
2245 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002246 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002247 eir = I915_READ(EIR);
2248 if (eir) {
2249 /*
2250 * some errors might have become stuck,
2251 * mask them.
2252 */
2253 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2254 I915_WRITE(EMR, I915_READ(EMR) | eir);
2255 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2256 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002257}
2258
2259/**
2260 * i915_handle_error - handle an error interrupt
2261 * @dev: drm device
2262 *
2263 * Do some basic checking of regsiter state at error interrupt time and
2264 * dump it to the syslog. Also call i915_capture_error_state() to make
2265 * sure we get a record and make it available in debugfs. Fire a uevent
2266 * so userspace knows something bad happened (should trigger collection
2267 * of a ring dump etc.).
2268 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002269void i915_handle_error(struct drm_device *dev, bool wedged,
2270 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002271{
2272 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002273 va_list args;
2274 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002275
Mika Kuoppala58174462014-02-25 17:11:26 +02002276 va_start(args, fmt);
2277 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2278 va_end(args);
2279
2280 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002281 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002282
Ben Gamariba1234d2009-09-14 17:48:47 -04002283 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002284 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2285 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002286
Ben Gamari11ed50e2009-09-14 17:48:45 -04002287 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002288 * Wakeup waiting processes so that the reset work function
2289 * i915_error_work_func doesn't deadlock trying to grab various
2290 * locks. By bumping the reset counter first, the woken
2291 * processes will see a reset in progress and back off,
2292 * releasing their locks and then wait for the reset completion.
2293 * We must do this for _all_ gpu waiters that might hold locks
2294 * that the reset work needs to acquire.
2295 *
2296 * Note: The wake_up serves as the required memory barrier to
2297 * ensure that the waiters see the updated value of the reset
2298 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002299 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002300 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002301 }
2302
Daniel Vetter122f46b2013-09-04 17:36:14 +02002303 /*
2304 * Our reset work can grab modeset locks (since it needs to reset the
2305 * state of outstanding pagelips). Hence it must not be run on our own
2306 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2307 * code will deadlock.
2308 */
2309 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002310}
2311
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002312static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002313{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002314 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002315 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002317 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002318 struct intel_unpin_work *work;
2319 unsigned long flags;
2320 bool stall_detected;
2321
2322 /* Ignore early vblank irqs */
2323 if (intel_crtc == NULL)
2324 return;
2325
2326 spin_lock_irqsave(&dev->event_lock, flags);
2327 work = intel_crtc->unpin_work;
2328
Chris Wilsone7d841c2012-12-03 11:36:30 +00002329 if (work == NULL ||
2330 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2331 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002332 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2333 spin_unlock_irqrestore(&dev->event_lock, flags);
2334 return;
2335 }
2336
2337 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002338 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002339 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002340 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002341 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002342 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002343 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002344 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002345 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002346 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002347 crtc->x * crtc->fb->bits_per_pixel/8);
2348 }
2349
2350 spin_unlock_irqrestore(&dev->event_lock, flags);
2351
2352 if (stall_detected) {
2353 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2354 intel_prepare_page_flip(dev, intel_crtc->plane);
2355 }
2356}
2357
Keith Packard42f52ef2008-10-18 19:39:29 -07002358/* Called from drm generic code, passed 'crtc' which
2359 * we use as a pipe index
2360 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002361static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002362{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002363 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002364 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002365
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002367 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002368
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002369 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002370 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002371 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002372 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002373 else
Keith Packard7c463582008-11-04 02:03:27 -08002374 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002375 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002376
2377 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002378 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002379 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002380 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002381
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002382 return 0;
2383}
2384
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002385static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002386{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002388 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002389 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002390 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002391
2392 if (!i915_pipe_enabled(dev, pipe))
2393 return -EINVAL;
2394
2395 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002396 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002397 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2398
2399 return 0;
2400}
2401
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002402static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2403{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002404 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002405 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002406
2407 if (!i915_pipe_enabled(dev, pipe))
2408 return -EINVAL;
2409
2410 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002411 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002412 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002413 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2414
2415 return 0;
2416}
2417
Ben Widawskyabd58f02013-11-02 21:07:09 -07002418static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2419{
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002422
2423 if (!i915_pipe_enabled(dev, pipe))
2424 return -EINVAL;
2425
2426 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002427 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2428 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2429 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002430 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2431 return 0;
2432}
2433
Keith Packard42f52ef2008-10-18 19:39:29 -07002434/* Called from drm generic code, passed 'crtc' which
2435 * we use as a pipe index
2436 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002437static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002438{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002439 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002440 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002441
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002442 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002443 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002444 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002445
Jesse Barnesf796cf82011-04-07 13:58:17 -07002446 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002447 PIPE_VBLANK_INTERRUPT_STATUS |
2448 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002449 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2450}
2451
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002452static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002453{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002454 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002455 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002456 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002457 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002458
2459 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002460 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002461 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2462}
2463
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002464static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2465{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002466 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002467 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002468
2469 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002470 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002471 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002472 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2473}
2474
Ben Widawskyabd58f02013-11-02 21:07:09 -07002475static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2476{
2477 struct drm_i915_private *dev_priv = dev->dev_private;
2478 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002479
2480 if (!i915_pipe_enabled(dev, pipe))
2481 return;
2482
2483 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002484 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2485 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2486 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002487 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2488}
2489
Chris Wilson893eead2010-10-27 14:44:35 +01002490static u32
2491ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002492{
Chris Wilson893eead2010-10-27 14:44:35 +01002493 return list_entry(ring->request_list.prev,
2494 struct drm_i915_gem_request, list)->seqno;
2495}
2496
Chris Wilson9107e9d2013-06-10 11:20:20 +01002497static bool
2498ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002499{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002500 return (list_empty(&ring->request_list) ||
2501 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002502}
2503
Chris Wilson6274f212013-06-10 11:20:21 +01002504static struct intel_ring_buffer *
2505semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002506{
2507 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002508 u32 cmd, ipehr, head;
2509 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002510
2511 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2512 if ((ipehr & ~(0x3 << 16)) !=
2513 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01002514 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002515
Daniel Vetter88fe4292014-03-15 00:08:55 +01002516 /*
2517 * HEAD is likely pointing to the dword after the actual command,
2518 * so scan backwards until we find the MBOX. But limit it to just 3
2519 * dwords. Note that we don't care about ACTHD here since that might
2520 * point at at batch, and semaphores are always emitted into the
2521 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002522 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002523 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2524
2525 for (i = 4; i; --i) {
2526 /*
2527 * Be paranoid and presume the hw has gone off into the wild -
2528 * our ring is smaller than what the hardware (and hence
2529 * HEAD_ADDR) allows. Also handles wrap-around.
2530 */
2531 head &= ring->size - 1;
2532
2533 /* This here seems to blow up */
2534 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002535 if (cmd == ipehr)
2536 break;
2537
Daniel Vetter88fe4292014-03-15 00:08:55 +01002538 head -= 4;
2539 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002540
Daniel Vetter88fe4292014-03-15 00:08:55 +01002541 if (!i)
2542 return NULL;
2543
2544 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Chris Wilson6274f212013-06-10 11:20:21 +01002545 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02002546}
2547
Chris Wilson6274f212013-06-10 11:20:21 +01002548static int semaphore_passed(struct intel_ring_buffer *ring)
2549{
2550 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2551 struct intel_ring_buffer *signaller;
2552 u32 seqno, ctl;
2553
2554 ring->hangcheck.deadlock = true;
2555
2556 signaller = semaphore_waits_for(ring, &seqno);
2557 if (signaller == NULL || signaller->hangcheck.deadlock)
2558 return -1;
2559
2560 /* cursory check for an unkickable deadlock */
2561 ctl = I915_READ_CTL(signaller);
2562 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2563 return -1;
2564
2565 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2566}
2567
2568static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2569{
2570 struct intel_ring_buffer *ring;
2571 int i;
2572
2573 for_each_ring(ring, dev_priv, i)
2574 ring->hangcheck.deadlock = false;
2575}
2576
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002577static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002578ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002579{
2580 struct drm_device *dev = ring->dev;
2581 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002582 u32 tmp;
2583
Chris Wilson6274f212013-06-10 11:20:21 +01002584 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002585 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002586
Chris Wilson9107e9d2013-06-10 11:20:20 +01002587 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002588 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002589
2590 /* Is the chip hanging on a WAIT_FOR_EVENT?
2591 * If so we can simply poke the RB_WAIT bit
2592 * and break the hang. This should work on
2593 * all but the second generation chipsets.
2594 */
2595 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002596 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002597 i915_handle_error(dev, false,
2598 "Kicking stuck wait on %s",
2599 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002600 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002601 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002602 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002603
Chris Wilson6274f212013-06-10 11:20:21 +01002604 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2605 switch (semaphore_passed(ring)) {
2606 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002607 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002608 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002609 i915_handle_error(dev, false,
2610 "Kicking stuck semaphore on %s",
2611 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002612 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002613 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002614 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002615 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002616 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002617 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002618
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002619 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002620}
2621
Ben Gamarif65d9422009-09-14 17:48:44 -04002622/**
2623 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002624 * batchbuffers in a long time. We keep track per ring seqno progress and
2625 * if there are no progress, hangcheck score for that ring is increased.
2626 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2627 * we kick the ring. If we see no progress on three subsequent calls
2628 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002629 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002630static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002631{
2632 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002633 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002634 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002635 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002636 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002637 bool stuck[I915_NUM_RINGS] = { 0 };
2638#define BUSY 1
2639#define KICK 5
2640#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002641
Jani Nikulad330a952014-01-21 11:24:25 +02002642 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002643 return;
2644
Chris Wilsonb4519512012-05-11 14:29:30 +01002645 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002646 u64 acthd;
2647 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002648 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002649
Chris Wilson6274f212013-06-10 11:20:21 +01002650 semaphore_clear_deadlocks(dev_priv);
2651
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002652 seqno = ring->get_seqno(ring, false);
2653 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002654
Chris Wilson9107e9d2013-06-10 11:20:20 +01002655 if (ring->hangcheck.seqno == seqno) {
2656 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002657 ring->hangcheck.action = HANGCHECK_IDLE;
2658
Chris Wilson9107e9d2013-06-10 11:20:20 +01002659 if (waitqueue_active(&ring->irq_queue)) {
2660 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002661 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002662 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2663 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2664 ring->name);
2665 else
2666 DRM_INFO("Fake missed irq on %s\n",
2667 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002668 wake_up_all(&ring->irq_queue);
2669 }
2670 /* Safeguard against driver failure */
2671 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002672 } else
2673 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002674 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002675 /* We always increment the hangcheck score
2676 * if the ring is busy and still processing
2677 * the same request, so that no single request
2678 * can run indefinitely (such as a chain of
2679 * batches). The only time we do not increment
2680 * the hangcheck score on this ring, if this
2681 * ring is in a legitimate wait for another
2682 * ring. In that case the waiting ring is a
2683 * victim and we want to be sure we catch the
2684 * right culprit. Then every time we do kick
2685 * the ring, add a small increment to the
2686 * score so that we can catch a batch that is
2687 * being repeatedly kicked and so responsible
2688 * for stalling the machine.
2689 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002690 ring->hangcheck.action = ring_stuck(ring,
2691 acthd);
2692
2693 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002694 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002695 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002696 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002697 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002698 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002699 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002700 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002701 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002702 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002703 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002704 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002705 stuck[i] = true;
2706 break;
2707 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002708 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002709 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002710 ring->hangcheck.action = HANGCHECK_ACTIVE;
2711
Chris Wilson9107e9d2013-06-10 11:20:20 +01002712 /* Gradually reduce the count so that we catch DoS
2713 * attempts across multiple batches.
2714 */
2715 if (ring->hangcheck.score > 0)
2716 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002717 }
2718
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002719 ring->hangcheck.seqno = seqno;
2720 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002721 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002722 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002723
Mika Kuoppala92cab732013-05-24 17:16:07 +03002724 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002725 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002726 DRM_INFO("%s on %s\n",
2727 stuck[i] ? "stuck" : "no progress",
2728 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002729 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002730 }
2731 }
2732
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002733 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002734 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002735
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002736 if (busy_count)
2737 /* Reset timer case chip hangs without another request
2738 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002739 i915_queue_hangcheck(dev);
2740}
2741
2742void i915_queue_hangcheck(struct drm_device *dev)
2743{
2744 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002745 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002746 return;
2747
2748 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2749 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002750}
2751
Paulo Zanoni91738a92013-06-05 14:21:51 -03002752static void ibx_irq_preinstall(struct drm_device *dev)
2753{
2754 struct drm_i915_private *dev_priv = dev->dev_private;
2755
2756 if (HAS_PCH_NOP(dev))
2757 return;
2758
2759 /* south display irq */
2760 I915_WRITE(SDEIMR, 0xffffffff);
2761 /*
2762 * SDEIER is also touched by the interrupt handler to work around missed
2763 * PCH interrupts. Hence we can't update it after the interrupt handler
2764 * is enabled - instead we unconditionally enable all PCH interrupt
2765 * sources here, but then only unmask them as needed with SDEIMR.
2766 */
2767 I915_WRITE(SDEIER, 0xffffffff);
2768 POSTING_READ(SDEIER);
2769}
2770
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002771static void gen5_gt_irq_preinstall(struct drm_device *dev)
2772{
2773 struct drm_i915_private *dev_priv = dev->dev_private;
2774
2775 /* and GT */
2776 I915_WRITE(GTIMR, 0xffffffff);
2777 I915_WRITE(GTIER, 0x0);
2778 POSTING_READ(GTIER);
2779
2780 if (INTEL_INFO(dev)->gen >= 6) {
2781 /* and PM */
2782 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2783 I915_WRITE(GEN6_PMIER, 0x0);
2784 POSTING_READ(GEN6_PMIER);
2785 }
2786}
2787
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788/* drm_dma.h hooks
2789*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002790static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002791{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002792 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002793
2794 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002795
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002796 I915_WRITE(DEIMR, 0xffffffff);
2797 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002798 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002799
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002800 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002801
Paulo Zanoni91738a92013-06-05 14:21:51 -03002802 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002803}
2804
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002805static void valleyview_irq_preinstall(struct drm_device *dev)
2806{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002807 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002808 int pipe;
2809
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002810 /* VLV magic */
2811 I915_WRITE(VLV_IMR, 0);
2812 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2813 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2814 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2815
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002816 /* and GT */
2817 I915_WRITE(GTIIR, I915_READ(GTIIR));
2818 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002819
2820 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002821
2822 I915_WRITE(DPINVGTT, 0xff);
2823
2824 I915_WRITE(PORT_HOTPLUG_EN, 0);
2825 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2826 for_each_pipe(pipe)
2827 I915_WRITE(PIPESTAT(pipe), 0xffff);
2828 I915_WRITE(VLV_IIR, 0xffffffff);
2829 I915_WRITE(VLV_IMR, 0xffffffff);
2830 I915_WRITE(VLV_IER, 0x0);
2831 POSTING_READ(VLV_IER);
2832}
2833
Ben Widawskyabd58f02013-11-02 21:07:09 -07002834static void gen8_irq_preinstall(struct drm_device *dev)
2835{
2836 struct drm_i915_private *dev_priv = dev->dev_private;
2837 int pipe;
2838
Ben Widawskyabd58f02013-11-02 21:07:09 -07002839 I915_WRITE(GEN8_MASTER_IRQ, 0);
2840 POSTING_READ(GEN8_MASTER_IRQ);
2841
2842 /* IIR can theoretically queue up two events. Be paranoid */
2843#define GEN8_IRQ_INIT_NDX(type, which) do { \
2844 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2845 POSTING_READ(GEN8_##type##_IMR(which)); \
2846 I915_WRITE(GEN8_##type##_IER(which), 0); \
2847 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2848 POSTING_READ(GEN8_##type##_IIR(which)); \
2849 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2850 } while (0)
2851
2852#define GEN8_IRQ_INIT(type) do { \
2853 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2854 POSTING_READ(GEN8_##type##_IMR); \
2855 I915_WRITE(GEN8_##type##_IER, 0); \
2856 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2857 POSTING_READ(GEN8_##type##_IIR); \
2858 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2859 } while (0)
2860
2861 GEN8_IRQ_INIT_NDX(GT, 0);
2862 GEN8_IRQ_INIT_NDX(GT, 1);
2863 GEN8_IRQ_INIT_NDX(GT, 2);
2864 GEN8_IRQ_INIT_NDX(GT, 3);
2865
2866 for_each_pipe(pipe) {
2867 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2868 }
2869
2870 GEN8_IRQ_INIT(DE_PORT);
2871 GEN8_IRQ_INIT(DE_MISC);
2872 GEN8_IRQ_INIT(PCU);
2873#undef GEN8_IRQ_INIT
2874#undef GEN8_IRQ_INIT_NDX
2875
2876 POSTING_READ(GEN8_PCU_IIR);
Jesse Barnes09f23442014-01-10 13:13:09 -08002877
2878 ibx_irq_preinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002879}
2880
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002881static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002882{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002883 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002884 struct drm_mode_config *mode_config = &dev->mode_config;
2885 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002886 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002887
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002888 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002889 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002890 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002891 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002892 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002893 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002894 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002895 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002896 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002897 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002898 }
2899
Daniel Vetterfee884e2013-07-04 23:35:21 +02002900 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002901
2902 /*
2903 * Enable digital hotplug on the PCH, and configure the DP short pulse
2904 * duration to 2ms (which is the minimum in the Display Port spec)
2905 *
2906 * This register is the same on all known PCH chips.
2907 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002908 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2909 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2910 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2911 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2912 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2913 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2914}
2915
Paulo Zanonid46da432013-02-08 17:35:15 -02002916static void ibx_irq_postinstall(struct drm_device *dev)
2917{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002918 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002919 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002920
Daniel Vetter692a04c2013-05-29 21:43:05 +02002921 if (HAS_PCH_NOP(dev))
2922 return;
2923
Paulo Zanoni86642812013-04-12 17:57:57 -03002924 if (HAS_PCH_IBX(dev)) {
Daniel Vetter5c673b62014-03-07 20:34:46 +01002925 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002926 } else {
Daniel Vetter5c673b62014-03-07 20:34:46 +01002927 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03002928
2929 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2930 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002931
Paulo Zanonid46da432013-02-08 17:35:15 -02002932 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2933 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002934}
2935
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002936static void gen5_gt_irq_postinstall(struct drm_device *dev)
2937{
2938 struct drm_i915_private *dev_priv = dev->dev_private;
2939 u32 pm_irqs, gt_irqs;
2940
2941 pm_irqs = gt_irqs = 0;
2942
2943 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002944 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002945 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002946 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2947 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002948 }
2949
2950 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2951 if (IS_GEN5(dev)) {
2952 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2953 ILK_BSD_USER_INTERRUPT;
2954 } else {
2955 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2956 }
2957
2958 I915_WRITE(GTIIR, I915_READ(GTIIR));
2959 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2960 I915_WRITE(GTIER, gt_irqs);
2961 POSTING_READ(GTIER);
2962
2963 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05302964 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002965
2966 if (HAS_VEBOX(dev))
2967 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2968
Paulo Zanoni605cd252013-08-06 18:57:15 -03002969 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002970 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni605cd252013-08-06 18:57:15 -03002971 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002972 I915_WRITE(GEN6_PMIER, pm_irqs);
2973 POSTING_READ(GEN6_PMIER);
2974 }
2975}
2976
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002977static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002978{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002979 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002980 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002981 u32 display_mask, extra_mask;
2982
2983 if (INTEL_INFO(dev)->gen >= 7) {
2984 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2985 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2986 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01002987 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002988 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01002989 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002990
2991 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2992 } else {
2993 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2994 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002995 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002996 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
2997 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01002998 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
2999 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003000 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003001
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003002 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003003
3004 /* should always can generate irq */
3005 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003006 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003007 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00003008 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003009
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003010 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003011
Paulo Zanonid46da432013-02-08 17:35:15 -02003012 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003013
Jesse Barnesf97108d2010-01-29 11:27:07 -08003014 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003015 /* Enable PCU event interrupts
3016 *
3017 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003018 * setup is guaranteed to run in single-threaded context. But we
3019 * need it to make the assert_spin_locked happy. */
3020 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003021 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003022 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003023 }
3024
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003025 return 0;
3026}
3027
Imre Deakf8b79e52014-03-04 19:23:07 +02003028static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3029{
3030 u32 pipestat_mask;
3031 u32 iir_mask;
3032
3033 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3034 PIPE_FIFO_UNDERRUN_STATUS;
3035
3036 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3037 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3038 POSTING_READ(PIPESTAT(PIPE_A));
3039
3040 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3041 PIPE_CRC_DONE_INTERRUPT_STATUS;
3042
3043 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3044 PIPE_GMBUS_INTERRUPT_STATUS);
3045 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3046
3047 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3048 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3049 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3050 dev_priv->irq_mask &= ~iir_mask;
3051
3052 I915_WRITE(VLV_IIR, iir_mask);
3053 I915_WRITE(VLV_IIR, iir_mask);
3054 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3055 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3056 POSTING_READ(VLV_IER);
3057}
3058
3059static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3060{
3061 u32 pipestat_mask;
3062 u32 iir_mask;
3063
3064 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3065 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003066 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003067
3068 dev_priv->irq_mask |= iir_mask;
3069 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3070 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3071 I915_WRITE(VLV_IIR, iir_mask);
3072 I915_WRITE(VLV_IIR, iir_mask);
3073 POSTING_READ(VLV_IIR);
3074
3075 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3076 PIPE_CRC_DONE_INTERRUPT_STATUS;
3077
3078 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3079 PIPE_GMBUS_INTERRUPT_STATUS);
3080 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3081
3082 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3083 PIPE_FIFO_UNDERRUN_STATUS;
3084 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3085 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3086 POSTING_READ(PIPESTAT(PIPE_A));
3087}
3088
3089void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3090{
3091 assert_spin_locked(&dev_priv->irq_lock);
3092
3093 if (dev_priv->display_irqs_enabled)
3094 return;
3095
3096 dev_priv->display_irqs_enabled = true;
3097
3098 if (dev_priv->dev->irq_enabled)
3099 valleyview_display_irqs_install(dev_priv);
3100}
3101
3102void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3103{
3104 assert_spin_locked(&dev_priv->irq_lock);
3105
3106 if (!dev_priv->display_irqs_enabled)
3107 return;
3108
3109 dev_priv->display_irqs_enabled = false;
3110
3111 if (dev_priv->dev->irq_enabled)
3112 valleyview_display_irqs_uninstall(dev_priv);
3113}
3114
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003115static int valleyview_irq_postinstall(struct drm_device *dev)
3116{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003118 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003119
Imre Deakf8b79e52014-03-04 19:23:07 +02003120 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003121
Daniel Vetter20afbda2012-12-11 14:05:07 +01003122 I915_WRITE(PORT_HOTPLUG_EN, 0);
3123 POSTING_READ(PORT_HOTPLUG_EN);
3124
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003125 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003126 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003127 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003128 POSTING_READ(VLV_IER);
3129
Daniel Vetterb79480b2013-06-27 17:52:10 +02003130 /* Interrupt setup is already guaranteed to be single-threaded, this is
3131 * just to make the assert_spin_locked check happy. */
3132 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003133 if (dev_priv->display_irqs_enabled)
3134 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003136
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003137 I915_WRITE(VLV_IIR, 0xffffffff);
3138 I915_WRITE(VLV_IIR, 0xffffffff);
3139
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003140 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003141
3142 /* ack & enable invalid PTE error interrupts */
3143#if 0 /* FIXME: add support to irq handler for checking these bits */
3144 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3145 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3146#endif
3147
3148 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003149
3150 return 0;
3151}
3152
Ben Widawskyabd58f02013-11-02 21:07:09 -07003153static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3154{
3155 int i;
3156
3157 /* These are interrupts we'll toggle with the ring mask register */
3158 uint32_t gt_interrupts[] = {
3159 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3160 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3161 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3162 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3163 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3164 0,
3165 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3166 };
3167
3168 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3169 u32 tmp = I915_READ(GEN8_GT_IIR(i));
3170 if (tmp)
3171 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3172 i, tmp);
3173 I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3174 I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3175 }
3176 POSTING_READ(GEN8_GT_IER(0));
3177}
3178
3179static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3180{
3181 struct drm_device *dev = dev_priv->dev;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003182 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3183 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003184 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003185 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3186 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003187 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003188 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3189 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3190 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003191
3192 for_each_pipe(pipe) {
3193 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3194 if (tmp)
3195 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3196 pipe, tmp);
3197 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3198 I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3199 }
3200 POSTING_READ(GEN8_DE_PIPE_ISR(0));
3201
Daniel Vetter6d766f02013-11-07 14:49:55 +01003202 I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
3203 I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003204 POSTING_READ(GEN8_DE_PORT_IER);
3205}
3206
3207static int gen8_irq_postinstall(struct drm_device *dev)
3208{
3209 struct drm_i915_private *dev_priv = dev->dev_private;
3210
3211 gen8_gt_irq_postinstall(dev_priv);
3212 gen8_de_irq_postinstall(dev_priv);
3213
3214 ibx_irq_postinstall(dev);
3215
3216 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3217 POSTING_READ(GEN8_MASTER_IRQ);
3218
3219 return 0;
3220}
3221
3222static void gen8_irq_uninstall(struct drm_device *dev)
3223{
3224 struct drm_i915_private *dev_priv = dev->dev_private;
3225 int pipe;
3226
3227 if (!dev_priv)
3228 return;
3229
Ben Widawskyabd58f02013-11-02 21:07:09 -07003230 I915_WRITE(GEN8_MASTER_IRQ, 0);
3231
3232#define GEN8_IRQ_FINI_NDX(type, which) do { \
3233 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3234 I915_WRITE(GEN8_##type##_IER(which), 0); \
3235 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3236 } while (0)
3237
3238#define GEN8_IRQ_FINI(type) do { \
3239 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3240 I915_WRITE(GEN8_##type##_IER, 0); \
3241 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3242 } while (0)
3243
3244 GEN8_IRQ_FINI_NDX(GT, 0);
3245 GEN8_IRQ_FINI_NDX(GT, 1);
3246 GEN8_IRQ_FINI_NDX(GT, 2);
3247 GEN8_IRQ_FINI_NDX(GT, 3);
3248
3249 for_each_pipe(pipe) {
3250 GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3251 }
3252
3253 GEN8_IRQ_FINI(DE_PORT);
3254 GEN8_IRQ_FINI(DE_MISC);
3255 GEN8_IRQ_FINI(PCU);
3256#undef GEN8_IRQ_FINI
3257#undef GEN8_IRQ_FINI_NDX
3258
3259 POSTING_READ(GEN8_PCU_IIR);
3260}
3261
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003262static void valleyview_irq_uninstall(struct drm_device *dev)
3263{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003264 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003265 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003266 int pipe;
3267
3268 if (!dev_priv)
3269 return;
3270
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003271 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003272
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003273 for_each_pipe(pipe)
3274 I915_WRITE(PIPESTAT(pipe), 0xffff);
3275
3276 I915_WRITE(HWSTAM, 0xffffffff);
3277 I915_WRITE(PORT_HOTPLUG_EN, 0);
3278 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003279
3280 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3281 if (dev_priv->display_irqs_enabled)
3282 valleyview_display_irqs_uninstall(dev_priv);
3283 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3284
3285 dev_priv->irq_mask = 0;
3286
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003287 I915_WRITE(VLV_IIR, 0xffffffff);
3288 I915_WRITE(VLV_IMR, 0xffffffff);
3289 I915_WRITE(VLV_IER, 0x0);
3290 POSTING_READ(VLV_IER);
3291}
3292
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003293static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003294{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003295 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003296
3297 if (!dev_priv)
3298 return;
3299
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003300 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003301
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003302 I915_WRITE(HWSTAM, 0xffffffff);
3303
3304 I915_WRITE(DEIMR, 0xffffffff);
3305 I915_WRITE(DEIER, 0x0);
3306 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003307 if (IS_GEN7(dev))
3308 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003309
3310 I915_WRITE(GTIMR, 0xffffffff);
3311 I915_WRITE(GTIER, 0x0);
3312 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07003313
Ben Widawskyab5c6082013-04-05 13:12:41 -07003314 if (HAS_PCH_NOP(dev))
3315 return;
3316
Keith Packard192aac1f2011-09-20 10:12:44 -07003317 I915_WRITE(SDEIMR, 0xffffffff);
3318 I915_WRITE(SDEIER, 0x0);
3319 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003320 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3321 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003322}
3323
Chris Wilsonc2798b12012-04-22 21:13:57 +01003324static void i8xx_irq_preinstall(struct drm_device * dev)
3325{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003327 int pipe;
3328
Chris Wilsonc2798b12012-04-22 21:13:57 +01003329 for_each_pipe(pipe)
3330 I915_WRITE(PIPESTAT(pipe), 0);
3331 I915_WRITE16(IMR, 0xffff);
3332 I915_WRITE16(IER, 0x0);
3333 POSTING_READ16(IER);
3334}
3335
3336static int i8xx_irq_postinstall(struct drm_device *dev)
3337{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003338 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003339 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003340
Chris Wilsonc2798b12012-04-22 21:13:57 +01003341 I915_WRITE16(EMR,
3342 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3343
3344 /* Unmask the interrupts that we always want on. */
3345 dev_priv->irq_mask =
3346 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3347 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3348 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3349 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3350 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3351 I915_WRITE16(IMR, dev_priv->irq_mask);
3352
3353 I915_WRITE16(IER,
3354 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3355 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3356 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3357 I915_USER_INTERRUPT);
3358 POSTING_READ16(IER);
3359
Daniel Vetter379ef822013-10-16 22:55:56 +02003360 /* Interrupt setup is already guaranteed to be single-threaded, this is
3361 * just to make the assert_spin_locked check happy. */
3362 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003363 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3364 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003365 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3366
Chris Wilsonc2798b12012-04-22 21:13:57 +01003367 return 0;
3368}
3369
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003370/*
3371 * Returns true when a page flip has completed.
3372 */
3373static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003374 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003375{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003376 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003377 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003378
3379 if (!drm_handle_vblank(dev, pipe))
3380 return false;
3381
3382 if ((iir & flip_pending) == 0)
3383 return false;
3384
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003385 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003386
3387 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3388 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3389 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3390 * the flip is completed (no longer pending). Since this doesn't raise
3391 * an interrupt per se, we watch for the change at vblank.
3392 */
3393 if (I915_READ16(ISR) & flip_pending)
3394 return false;
3395
3396 intel_finish_page_flip(dev, pipe);
3397
3398 return true;
3399}
3400
Daniel Vetterff1f5252012-10-02 15:10:55 +02003401static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003402{
3403 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003404 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003405 u16 iir, new_iir;
3406 u32 pipe_stats[2];
3407 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003408 int pipe;
3409 u16 flip_mask =
3410 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3411 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3412
Chris Wilsonc2798b12012-04-22 21:13:57 +01003413 iir = I915_READ16(IIR);
3414 if (iir == 0)
3415 return IRQ_NONE;
3416
3417 while (iir & ~flip_mask) {
3418 /* Can't rely on pipestat interrupt bit in iir as it might
3419 * have been cleared after the pipestat interrupt was received.
3420 * It doesn't set the bit in iir again, but it still produces
3421 * interrupts (for non-MSI).
3422 */
3423 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3424 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003425 i915_handle_error(dev, false,
3426 "Command parser error, iir 0x%08x",
3427 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003428
3429 for_each_pipe(pipe) {
3430 int reg = PIPESTAT(pipe);
3431 pipe_stats[pipe] = I915_READ(reg);
3432
3433 /*
3434 * Clear the PIPE*STAT regs before the IIR
3435 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003436 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003437 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003438 }
3439 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3440
3441 I915_WRITE16(IIR, iir & ~flip_mask);
3442 new_iir = I915_READ16(IIR); /* Flush posted writes */
3443
Daniel Vetterd05c6172012-04-26 23:28:09 +02003444 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003445
3446 if (iir & I915_USER_INTERRUPT)
3447 notify_ring(dev, &dev_priv->ring[RCS]);
3448
Daniel Vetter4356d582013-10-16 22:55:55 +02003449 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003450 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003451 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003452 plane = !plane;
3453
Daniel Vetter4356d582013-10-16 22:55:55 +02003454 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003455 i8xx_handle_vblank(dev, plane, pipe, iir))
3456 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003457
Daniel Vetter4356d582013-10-16 22:55:55 +02003458 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003459 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003460
3461 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3462 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003463 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003464 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003465
3466 iir = new_iir;
3467 }
3468
3469 return IRQ_HANDLED;
3470}
3471
3472static void i8xx_irq_uninstall(struct drm_device * dev)
3473{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003474 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003475 int pipe;
3476
Chris Wilsonc2798b12012-04-22 21:13:57 +01003477 for_each_pipe(pipe) {
3478 /* Clear enable bits; then clear status bits */
3479 I915_WRITE(PIPESTAT(pipe), 0);
3480 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3481 }
3482 I915_WRITE16(IMR, 0xffff);
3483 I915_WRITE16(IER, 0x0);
3484 I915_WRITE16(IIR, I915_READ16(IIR));
3485}
3486
Chris Wilsona266c7d2012-04-24 22:59:44 +01003487static void i915_irq_preinstall(struct drm_device * dev)
3488{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003489 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003490 int pipe;
3491
Chris Wilsona266c7d2012-04-24 22:59:44 +01003492 if (I915_HAS_HOTPLUG(dev)) {
3493 I915_WRITE(PORT_HOTPLUG_EN, 0);
3494 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3495 }
3496
Chris Wilson00d98eb2012-04-24 22:59:48 +01003497 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003498 for_each_pipe(pipe)
3499 I915_WRITE(PIPESTAT(pipe), 0);
3500 I915_WRITE(IMR, 0xffffffff);
3501 I915_WRITE(IER, 0x0);
3502 POSTING_READ(IER);
3503}
3504
3505static int i915_irq_postinstall(struct drm_device *dev)
3506{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003507 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003508 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003509 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003510
Chris Wilson38bde182012-04-24 22:59:50 +01003511 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3512
3513 /* Unmask the interrupts that we always want on. */
3514 dev_priv->irq_mask =
3515 ~(I915_ASLE_INTERRUPT |
3516 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3517 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3518 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3519 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3520 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3521
3522 enable_mask =
3523 I915_ASLE_INTERRUPT |
3524 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3525 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3526 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3527 I915_USER_INTERRUPT;
3528
Chris Wilsona266c7d2012-04-24 22:59:44 +01003529 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003530 I915_WRITE(PORT_HOTPLUG_EN, 0);
3531 POSTING_READ(PORT_HOTPLUG_EN);
3532
Chris Wilsona266c7d2012-04-24 22:59:44 +01003533 /* Enable in IER... */
3534 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3535 /* and unmask in IMR */
3536 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3537 }
3538
Chris Wilsona266c7d2012-04-24 22:59:44 +01003539 I915_WRITE(IMR, dev_priv->irq_mask);
3540 I915_WRITE(IER, enable_mask);
3541 POSTING_READ(IER);
3542
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003543 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003544
Daniel Vetter379ef822013-10-16 22:55:56 +02003545 /* Interrupt setup is already guaranteed to be single-threaded, this is
3546 * just to make the assert_spin_locked check happy. */
3547 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003548 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3549 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003550 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3551
Daniel Vetter20afbda2012-12-11 14:05:07 +01003552 return 0;
3553}
3554
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003555/*
3556 * Returns true when a page flip has completed.
3557 */
3558static bool i915_handle_vblank(struct drm_device *dev,
3559 int plane, int pipe, u32 iir)
3560{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003561 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003562 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3563
3564 if (!drm_handle_vblank(dev, pipe))
3565 return false;
3566
3567 if ((iir & flip_pending) == 0)
3568 return false;
3569
3570 intel_prepare_page_flip(dev, plane);
3571
3572 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3573 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3574 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3575 * the flip is completed (no longer pending). Since this doesn't raise
3576 * an interrupt per se, we watch for the change at vblank.
3577 */
3578 if (I915_READ(ISR) & flip_pending)
3579 return false;
3580
3581 intel_finish_page_flip(dev, pipe);
3582
3583 return true;
3584}
3585
Daniel Vetterff1f5252012-10-02 15:10:55 +02003586static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003587{
3588 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003589 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003590 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003591 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003592 u32 flip_mask =
3593 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3594 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003595 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003596
Chris Wilsona266c7d2012-04-24 22:59:44 +01003597 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003598 do {
3599 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003600 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003601
3602 /* Can't rely on pipestat interrupt bit in iir as it might
3603 * have been cleared after the pipestat interrupt was received.
3604 * It doesn't set the bit in iir again, but it still produces
3605 * interrupts (for non-MSI).
3606 */
3607 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3608 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003609 i915_handle_error(dev, false,
3610 "Command parser error, iir 0x%08x",
3611 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003612
3613 for_each_pipe(pipe) {
3614 int reg = PIPESTAT(pipe);
3615 pipe_stats[pipe] = I915_READ(reg);
3616
Chris Wilson38bde182012-04-24 22:59:50 +01003617 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003618 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003619 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003620 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003621 }
3622 }
3623 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3624
3625 if (!irq_received)
3626 break;
3627
Chris Wilsona266c7d2012-04-24 22:59:44 +01003628 /* Consume port. Then clear IIR or we'll miss events */
3629 if ((I915_HAS_HOTPLUG(dev)) &&
3630 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3631 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003632 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003633
Daniel Vetter91d131d2013-06-27 17:52:14 +02003634 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3635
Chris Wilsona266c7d2012-04-24 22:59:44 +01003636 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003637 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003638 }
3639
Chris Wilson38bde182012-04-24 22:59:50 +01003640 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003641 new_iir = I915_READ(IIR); /* Flush posted writes */
3642
Chris Wilsona266c7d2012-04-24 22:59:44 +01003643 if (iir & I915_USER_INTERRUPT)
3644 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003645
Chris Wilsona266c7d2012-04-24 22:59:44 +01003646 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003647 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003648 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003649 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003650
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003651 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3652 i915_handle_vblank(dev, plane, pipe, iir))
3653 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003654
3655 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3656 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003657
3658 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003659 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003660
3661 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3662 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003663 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003664 }
3665
Chris Wilsona266c7d2012-04-24 22:59:44 +01003666 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3667 intel_opregion_asle_intr(dev);
3668
3669 /* With MSI, interrupts are only generated when iir
3670 * transitions from zero to nonzero. If another bit got
3671 * set while we were handling the existing iir bits, then
3672 * we would never get another interrupt.
3673 *
3674 * This is fine on non-MSI as well, as if we hit this path
3675 * we avoid exiting the interrupt handler only to generate
3676 * another one.
3677 *
3678 * Note that for MSI this could cause a stray interrupt report
3679 * if an interrupt landed in the time between writing IIR and
3680 * the posting read. This should be rare enough to never
3681 * trigger the 99% of 100,000 interrupts test for disabling
3682 * stray interrupts.
3683 */
Chris Wilson38bde182012-04-24 22:59:50 +01003684 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003685 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003686 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003687
Daniel Vetterd05c6172012-04-26 23:28:09 +02003688 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003689
Chris Wilsona266c7d2012-04-24 22:59:44 +01003690 return ret;
3691}
3692
3693static void i915_irq_uninstall(struct drm_device * dev)
3694{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003695 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003696 int pipe;
3697
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003698 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003699
Chris Wilsona266c7d2012-04-24 22:59:44 +01003700 if (I915_HAS_HOTPLUG(dev)) {
3701 I915_WRITE(PORT_HOTPLUG_EN, 0);
3702 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3703 }
3704
Chris Wilson00d98eb2012-04-24 22:59:48 +01003705 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003706 for_each_pipe(pipe) {
3707 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003708 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003709 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3710 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003711 I915_WRITE(IMR, 0xffffffff);
3712 I915_WRITE(IER, 0x0);
3713
Chris Wilsona266c7d2012-04-24 22:59:44 +01003714 I915_WRITE(IIR, I915_READ(IIR));
3715}
3716
3717static void i965_irq_preinstall(struct drm_device * dev)
3718{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003719 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003720 int pipe;
3721
Chris Wilsonadca4732012-05-11 18:01:31 +01003722 I915_WRITE(PORT_HOTPLUG_EN, 0);
3723 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003724
3725 I915_WRITE(HWSTAM, 0xeffe);
3726 for_each_pipe(pipe)
3727 I915_WRITE(PIPESTAT(pipe), 0);
3728 I915_WRITE(IMR, 0xffffffff);
3729 I915_WRITE(IER, 0x0);
3730 POSTING_READ(IER);
3731}
3732
3733static int i965_irq_postinstall(struct drm_device *dev)
3734{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003735 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003736 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003737 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003738 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739
Chris Wilsona266c7d2012-04-24 22:59:44 +01003740 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003741 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003742 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003743 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3744 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3745 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3746 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3747 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3748
3749 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003750 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3751 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003752 enable_mask |= I915_USER_INTERRUPT;
3753
3754 if (IS_G4X(dev))
3755 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003756
Daniel Vetterb79480b2013-06-27 17:52:10 +02003757 /* Interrupt setup is already guaranteed to be single-threaded, this is
3758 * just to make the assert_spin_locked check happy. */
3759 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003760 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3761 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3762 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003763 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003764
Chris Wilsona266c7d2012-04-24 22:59:44 +01003765 /*
3766 * Enable some error detection, note the instruction error mask
3767 * bit is reserved, so we leave it masked.
3768 */
3769 if (IS_G4X(dev)) {
3770 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3771 GM45_ERROR_MEM_PRIV |
3772 GM45_ERROR_CP_PRIV |
3773 I915_ERROR_MEMORY_REFRESH);
3774 } else {
3775 error_mask = ~(I915_ERROR_PAGE_TABLE |
3776 I915_ERROR_MEMORY_REFRESH);
3777 }
3778 I915_WRITE(EMR, error_mask);
3779
3780 I915_WRITE(IMR, dev_priv->irq_mask);
3781 I915_WRITE(IER, enable_mask);
3782 POSTING_READ(IER);
3783
Daniel Vetter20afbda2012-12-11 14:05:07 +01003784 I915_WRITE(PORT_HOTPLUG_EN, 0);
3785 POSTING_READ(PORT_HOTPLUG_EN);
3786
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003787 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003788
3789 return 0;
3790}
3791
Egbert Eichbac56d52013-02-25 12:06:51 -05003792static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003793{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003794 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003795 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003796 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003797 u32 hotplug_en;
3798
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003799 assert_spin_locked(&dev_priv->irq_lock);
3800
Egbert Eichbac56d52013-02-25 12:06:51 -05003801 if (I915_HAS_HOTPLUG(dev)) {
3802 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3803 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3804 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003805 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003806 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3807 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3808 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003809 /* Programming the CRT detection parameters tends
3810 to generate a spurious hotplug event about three
3811 seconds later. So just do it once.
3812 */
3813 if (IS_G4X(dev))
3814 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003815 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003816 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003817
Egbert Eichbac56d52013-02-25 12:06:51 -05003818 /* Ignore TV since it's buggy */
3819 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3820 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003821}
3822
Daniel Vetterff1f5252012-10-02 15:10:55 +02003823static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003824{
3825 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003826 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003827 u32 iir, new_iir;
3828 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003830 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003831 u32 flip_mask =
3832 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3833 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003834
Chris Wilsona266c7d2012-04-24 22:59:44 +01003835 iir = I915_READ(IIR);
3836
Chris Wilsona266c7d2012-04-24 22:59:44 +01003837 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003838 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003839 bool blc_event = false;
3840
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841 /* Can't rely on pipestat interrupt bit in iir as it might
3842 * have been cleared after the pipestat interrupt was received.
3843 * It doesn't set the bit in iir again, but it still produces
3844 * interrupts (for non-MSI).
3845 */
3846 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3847 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003848 i915_handle_error(dev, false,
3849 "Command parser error, iir 0x%08x",
3850 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003851
3852 for_each_pipe(pipe) {
3853 int reg = PIPESTAT(pipe);
3854 pipe_stats[pipe] = I915_READ(reg);
3855
3856 /*
3857 * Clear the PIPE*STAT regs before the IIR
3858 */
3859 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003861 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862 }
3863 }
3864 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3865
3866 if (!irq_received)
3867 break;
3868
3869 ret = IRQ_HANDLED;
3870
3871 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003872 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003874 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3875 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003876 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877
Daniel Vetter91d131d2013-06-27 17:52:14 +02003878 intel_hpd_irq_handler(dev, hotplug_trigger,
Daniel Vetter704cfb82013-12-18 09:08:43 +01003879 IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003880
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003881 if (IS_G4X(dev) &&
3882 (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
3883 dp_aux_irq_handler(dev);
3884
Chris Wilsona266c7d2012-04-24 22:59:44 +01003885 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3886 I915_READ(PORT_HOTPLUG_STAT);
3887 }
3888
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003889 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003890 new_iir = I915_READ(IIR); /* Flush posted writes */
3891
Chris Wilsona266c7d2012-04-24 22:59:44 +01003892 if (iir & I915_USER_INTERRUPT)
3893 notify_ring(dev, &dev_priv->ring[RCS]);
3894 if (iir & I915_BSD_USER_INTERRUPT)
3895 notify_ring(dev, &dev_priv->ring[VCS]);
3896
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003898 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003899 i915_handle_vblank(dev, pipe, pipe, iir))
3900 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003901
3902 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3903 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003904
3905 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003906 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003908 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3909 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003910 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003911 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912
3913 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3914 intel_opregion_asle_intr(dev);
3915
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003916 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3917 gmbus_irq_handler(dev);
3918
Chris Wilsona266c7d2012-04-24 22:59:44 +01003919 /* With MSI, interrupts are only generated when iir
3920 * transitions from zero to nonzero. If another bit got
3921 * set while we were handling the existing iir bits, then
3922 * we would never get another interrupt.
3923 *
3924 * This is fine on non-MSI as well, as if we hit this path
3925 * we avoid exiting the interrupt handler only to generate
3926 * another one.
3927 *
3928 * Note that for MSI this could cause a stray interrupt report
3929 * if an interrupt landed in the time between writing IIR and
3930 * the posting read. This should be rare enough to never
3931 * trigger the 99% of 100,000 interrupts test for disabling
3932 * stray interrupts.
3933 */
3934 iir = new_iir;
3935 }
3936
Daniel Vetterd05c6172012-04-26 23:28:09 +02003937 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003938
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939 return ret;
3940}
3941
3942static void i965_irq_uninstall(struct drm_device * dev)
3943{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945 int pipe;
3946
3947 if (!dev_priv)
3948 return;
3949
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003950 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003951
Chris Wilsonadca4732012-05-11 18:01:31 +01003952 I915_WRITE(PORT_HOTPLUG_EN, 0);
3953 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954
3955 I915_WRITE(HWSTAM, 0xffffffff);
3956 for_each_pipe(pipe)
3957 I915_WRITE(PIPESTAT(pipe), 0);
3958 I915_WRITE(IMR, 0xffffffff);
3959 I915_WRITE(IER, 0x0);
3960
3961 for_each_pipe(pipe)
3962 I915_WRITE(PIPESTAT(pipe),
3963 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3964 I915_WRITE(IIR, I915_READ(IIR));
3965}
3966
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003967static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02003968{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003969 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02003970 struct drm_device *dev = dev_priv->dev;
3971 struct drm_mode_config *mode_config = &dev->mode_config;
3972 unsigned long irqflags;
3973 int i;
3974
3975 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3976 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3977 struct drm_connector *connector;
3978
3979 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3980 continue;
3981
3982 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3983
3984 list_for_each_entry(connector, &mode_config->connector_list, head) {
3985 struct intel_connector *intel_connector = to_intel_connector(connector);
3986
3987 if (intel_connector->encoder->hpd_pin == i) {
3988 if (connector->polled != intel_connector->polled)
3989 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3990 drm_get_connector_name(connector));
3991 connector->polled = intel_connector->polled;
3992 if (!connector->polled)
3993 connector->polled = DRM_CONNECTOR_POLL_HPD;
3994 }
3995 }
3996 }
3997 if (dev_priv->display.hpd_irq_setup)
3998 dev_priv->display.hpd_irq_setup(dev);
3999 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4000}
4001
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004002void intel_irq_init(struct drm_device *dev)
4003{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004004 struct drm_i915_private *dev_priv = dev->dev_private;
4005
4006 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004007 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004008 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004009 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004010
Deepak Sa6706b42014-03-15 20:23:22 +05304011 /* Let's track the enabled rps events */
4012 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4013
Daniel Vetter99584db2012-11-14 17:14:04 +01004014 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4015 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004016 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004017 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004018 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004019
Tomas Janousek97a19a22012-12-08 13:48:13 +01004020 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004021
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004022 if (IS_GEN2(dev)) {
4023 dev->max_vblank_count = 0;
4024 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4025 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004026 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4027 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004028 } else {
4029 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4030 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004031 }
4032
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004033 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004034 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004035 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4036 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004037
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004038 if (IS_VALLEYVIEW(dev)) {
4039 dev->driver->irq_handler = valleyview_irq_handler;
4040 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4041 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4042 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4043 dev->driver->enable_vblank = valleyview_enable_vblank;
4044 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004045 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004046 } else if (IS_GEN8(dev)) {
4047 dev->driver->irq_handler = gen8_irq_handler;
4048 dev->driver->irq_preinstall = gen8_irq_preinstall;
4049 dev->driver->irq_postinstall = gen8_irq_postinstall;
4050 dev->driver->irq_uninstall = gen8_irq_uninstall;
4051 dev->driver->enable_vblank = gen8_enable_vblank;
4052 dev->driver->disable_vblank = gen8_disable_vblank;
4053 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004054 } else if (HAS_PCH_SPLIT(dev)) {
4055 dev->driver->irq_handler = ironlake_irq_handler;
4056 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4057 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4058 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4059 dev->driver->enable_vblank = ironlake_enable_vblank;
4060 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004061 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004062 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004063 if (INTEL_INFO(dev)->gen == 2) {
4064 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4065 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4066 dev->driver->irq_handler = i8xx_irq_handler;
4067 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068 } else if (INTEL_INFO(dev)->gen == 3) {
4069 dev->driver->irq_preinstall = i915_irq_preinstall;
4070 dev->driver->irq_postinstall = i915_irq_postinstall;
4071 dev->driver->irq_uninstall = i915_irq_uninstall;
4072 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004073 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004074 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004075 dev->driver->irq_preinstall = i965_irq_preinstall;
4076 dev->driver->irq_postinstall = i965_irq_postinstall;
4077 dev->driver->irq_uninstall = i965_irq_uninstall;
4078 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004079 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004080 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004081 dev->driver->enable_vblank = i915_enable_vblank;
4082 dev->driver->disable_vblank = i915_disable_vblank;
4083 }
4084}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004085
4086void intel_hpd_init(struct drm_device *dev)
4087{
4088 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004089 struct drm_mode_config *mode_config = &dev->mode_config;
4090 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004091 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004092 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004093
Egbert Eich821450c2013-04-16 13:36:55 +02004094 for (i = 1; i < HPD_NUM_PINS; i++) {
4095 dev_priv->hpd_stats[i].hpd_cnt = 0;
4096 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4097 }
4098 list_for_each_entry(connector, &mode_config->connector_list, head) {
4099 struct intel_connector *intel_connector = to_intel_connector(connector);
4100 connector->polled = intel_connector->polled;
4101 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4102 connector->polled = DRM_CONNECTOR_POLL_HPD;
4103 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004104
4105 /* Interrupt setup is already guaranteed to be single-threaded, this is
4106 * just to make the assert_spin_locked checks happy. */
4107 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004108 if (dev_priv->display.hpd_irq_setup)
4109 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004111}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004112
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004113/* Disable interrupts so we can allow runtime PM. */
4114void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004115{
4116 struct drm_i915_private *dev_priv = dev->dev_private;
4117 unsigned long irqflags;
4118
4119 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4120
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004121 dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
4122 dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
4123 dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
4124 dev_priv->pm.regsave.gtier = I915_READ(GTIER);
4125 dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004126
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004127 ironlake_disable_display_irq(dev_priv, 0xffffffff);
4128 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004129 ilk_disable_gt_irq(dev_priv, 0xffffffff);
4130 snb_disable_pm_irq(dev_priv, 0xffffffff);
4131
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004132 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004133
4134 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4135}
4136
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004137/* Restore interrupts so we can recover from runtime PM. */
4138void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004139{
4140 struct drm_i915_private *dev_priv = dev->dev_private;
4141 unsigned long irqflags;
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004142 uint32_t val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004143
4144 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4145
4146 val = I915_READ(DEIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004147 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004148
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004149 val = I915_READ(SDEIMR);
4150 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004151
4152 val = I915_READ(GTIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004153 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004154
4155 val = I915_READ(GEN6_PMIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004156 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004157
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004158 dev_priv->pm.irqs_disabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004159
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004160 ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
4161 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
4162 ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
4163 snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
4164 I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004165
4166 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4167}