blob: d72e072cce836181f006a1ca4a568bf76c27a6e4 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000720 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100783#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100787 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100803static int gen8_init_workarounds(struct intel_engine_cs *ring)
804{
Arun Siluvery68c61982015-09-25 17:40:38 +0100805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100809
Arun Siluvery717d84d2015-09-25 17:40:39 +0100810 /* WaDisableAsyncFlipPerfMode:bdw,chv */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluveryd0581192015-09-25 17:40:40 +0100813 /* WaDisablePartialInstShootdown:bdw,chv */
814 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
815 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
816
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100817 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
818 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
819 * polygons in the same 8x4 pixel/sample area to be processed without
820 * stalling waiting for the earlier ones to write to Hierarchical Z
821 * buffer."
822 *
823 * This optimization is off by default for BDW and CHV; turn it on.
824 */
825 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
826
Arun Siluvery48404632015-09-25 17:40:43 +0100827 /* Wa4x4STCOptimizationDisable:bdw,chv */
828 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
829
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100830 return 0;
831}
832
Mika Kuoppala72253422014-10-07 17:21:26 +0300833static int bdw_init_workarounds(struct intel_engine_cs *ring)
834{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100835 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300836 struct drm_device *dev = ring->dev;
837 struct drm_i915_private *dev_priv = dev->dev_private;
838
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100839 ret = gen8_init_workarounds(ring);
840 if (ret)
841 return ret;
842
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700843 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100844 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100845
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700846 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300847 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
848 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100849
Mika Kuoppala72253422014-10-07 17:21:26 +0300850 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
851 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100852
853 /* Use Force Non-Coherent whenever executing a 3D context. This is a
854 * workaround for for a possible hang in the unlikely event a TLB
855 * invalidation occurs during a PSD flush.
856 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300857 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000858 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300859 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000860 /* WaForceContextSaveRestoreNonCoherent:bdw */
861 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
862 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000863 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000864 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300865 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100866
Arun Siluvery86d7f232014-08-26 14:44:50 +0100867 /*
868 * BSpec recommends 8x4 when MSAA is used,
869 * however in practice 16x4 seems fastest.
870 *
871 * Note that PS/WM thread counts depend on the WIZ hashing
872 * disable bit, which we don't touch here, but it's good
873 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
874 */
Damien Lespiau98533252014-12-08 17:33:51 +0000875 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
876 GEN6_WIZ_HASHING_MASK,
877 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100878
Arun Siluvery86d7f232014-08-26 14:44:50 +0100879 return 0;
880}
881
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300882static int chv_init_workarounds(struct intel_engine_cs *ring)
883{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100884 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300885 struct drm_device *dev = ring->dev;
886 struct drm_i915_private *dev_priv = dev->dev_private;
887
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100888 ret = gen8_init_workarounds(ring);
889 if (ret)
890 return ret;
891
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300892 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100893 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894
Arun Siluvery952890092014-10-28 18:33:14 +0000895 /* Use Force Non-Coherent whenever executing a 3D context. This is a
896 * workaround for a possible hang in the unlikely event a TLB
897 * invalidation occurs during a PSD flush.
898 */
899 /* WaForceEnableNonCoherent:chv */
900 /* WaHdcDisableFetchWhenMasked:chv */
901 WA_SET_BIT_MASKED(HDC_CHICKEN0,
902 HDC_FORCE_NON_COHERENT |
903 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
904
Kenneth Graunked60de812015-01-10 18:02:22 -0800905 /* Improve HiZ throughput on CHV. */
906 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
907
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200908 /*
909 * BSpec recommends 8x4 when MSAA is used,
910 * however in practice 16x4 seems fastest.
911 *
912 * Note that PS/WM thread counts depend on the WIZ hashing
913 * disable bit, which we don't touch here, but it's good
914 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
915 */
916 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
917 GEN6_WIZ_HASHING_MASK,
918 GEN6_WIZ_HASHING_16x4);
919
Mika Kuoppala72253422014-10-07 17:21:26 +0300920 return 0;
921}
922
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000923static int gen9_init_workarounds(struct intel_engine_cs *ring)
924{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000925 struct drm_device *dev = ring->dev;
926 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300927 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000928
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100929 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000930 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
931 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
932
Nick Hoatha119a6e2015-05-07 14:15:30 +0100933 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000934 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
935 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
936
Nick Hoathd2a31db2015-05-07 14:15:31 +0100937 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
938 INTEL_REVID(dev) == SKL_REVID_B0)) ||
939 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
940 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000941 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
942 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000943 }
944
Nick Hoatha13d2152015-05-07 14:15:32 +0100945 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
946 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
947 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000948 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
949 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100950 /*
951 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
952 * but we do that in per ctx batchbuffer as there is an issue
953 * with this register not getting restored on ctx restore
954 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000955 }
956
Nick Hoath27a1b682015-05-07 14:15:33 +0100957 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
958 IS_BROXTON(dev)) {
959 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000960 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
961 GEN9_ENABLE_YV12_BUGFIX);
962 }
963
Nick Hoath50683682015-05-07 14:15:35 +0100964 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100965 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100966 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
967 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000968
Nick Hoath16be17a2015-05-07 14:15:37 +0100969 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000970 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
971 GEN9_CCS_TLB_PREFETCH_ENABLE);
972
Imre Deak5a2ae952015-05-19 15:04:59 +0300973 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
974 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
975 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200976 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
977 PIXEL_MASK_CAMMING_DISABLE);
978
Imre Deak8ea6f892015-05-19 17:05:42 +0300979 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
980 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
981 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
982 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
983 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
984 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
985
Arun Siluvery8c761602015-09-08 10:31:48 +0100986 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
987 if (IS_SKYLAKE(dev) ||
988 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
989 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
990 GEN8_SAMPLER_POWER_BYPASS_DIS);
991 }
992
Robert Beckett6b6d5622015-09-08 10:31:52 +0100993 /* WaDisableSTUnitPowerOptimization:skl,bxt */
994 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
995
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000996 return 0;
997}
998
Damien Lespiaub7668792015-02-14 18:30:29 +0000999static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +00001000{
Damien Lespiaub7668792015-02-14 18:30:29 +00001001 struct drm_device *dev = ring->dev;
1002 struct drm_i915_private *dev_priv = dev->dev_private;
1003 u8 vals[3] = { 0, 0, 0 };
1004 unsigned int i;
1005
1006 for (i = 0; i < 3; i++) {
1007 u8 ss;
1008
1009 /*
1010 * Only consider slices where one, and only one, subslice has 7
1011 * EUs
1012 */
1013 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1014 continue;
1015
1016 /*
1017 * subslice_7eu[i] != 0 (because of the check above) and
1018 * ss_max == 4 (maximum number of subslices possible per slice)
1019 *
1020 * -> 0 <= ss <= 3;
1021 */
1022 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1023 vals[i] = 3 - ss;
1024 }
1025
1026 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1027 return 0;
1028
1029 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1030 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1031 GEN9_IZ_HASHING_MASK(2) |
1032 GEN9_IZ_HASHING_MASK(1) |
1033 GEN9_IZ_HASHING_MASK(0),
1034 GEN9_IZ_HASHING(2, vals[2]) |
1035 GEN9_IZ_HASHING(1, vals[1]) |
1036 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001037
Mika Kuoppala72253422014-10-07 17:21:26 +03001038 return 0;
1039}
1040
Damien Lespiaub7668792015-02-14 18:30:29 +00001041
Damien Lespiau8d205492015-02-09 19:33:15 +00001042static int skl_init_workarounds(struct intel_engine_cs *ring)
1043{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001044 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001045 struct drm_device *dev = ring->dev;
1046 struct drm_i915_private *dev_priv = dev->dev_private;
1047
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001048 ret = gen9_init_workarounds(ring);
1049 if (ret)
1050 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001051
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001052 /* WaDisablePowerCompilerClockGating:skl */
1053 if (INTEL_REVID(dev) == SKL_REVID_B0)
1054 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1055 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1056
Nick Hoathb62adbd2015-05-07 14:15:34 +01001057 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1058 /*
1059 *Use Force Non-Coherent whenever executing a 3D context. This
1060 * is a workaround for a possible hang in the unlikely event
1061 * a TLB invalidation occurs during a PSD flush.
1062 */
1063 /* WaForceEnableNonCoherent:skl */
1064 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1065 HDC_FORCE_NON_COHERENT);
1066 }
1067
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001068 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1069 INTEL_REVID(dev) == SKL_REVID_D0)
1070 /* WaBarrierPerformanceFixDisable:skl */
1071 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1072 HDC_FENCE_DEST_SLM_DISABLE |
1073 HDC_BARRIER_PERFORMANCE_DISABLE);
1074
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001075 /* WaDisableSbeCacheDispatchPortSharing:skl */
1076 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1077 WA_SET_BIT_MASKED(
1078 GEN7_HALF_SLICE_CHICKEN1,
1079 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1080 }
1081
Damien Lespiaub7668792015-02-14 18:30:29 +00001082 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001083}
1084
Nick Hoathcae04372015-03-17 11:39:38 +02001085static int bxt_init_workarounds(struct intel_engine_cs *ring)
1086{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001087 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001088 struct drm_device *dev = ring->dev;
1089 struct drm_i915_private *dev_priv = dev->dev_private;
1090
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001091 ret = gen9_init_workarounds(ring);
1092 if (ret)
1093 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001094
Nick Hoathdfb601e2015-04-10 13:12:24 +01001095 /* WaDisableThreadStallDopClockGating:bxt */
1096 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1097 STALL_DOP_GATING_DISABLE);
1098
Nick Hoath983b4b92015-04-10 13:12:25 +01001099 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1100 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1101 WA_SET_BIT_MASKED(
1102 GEN7_HALF_SLICE_CHICKEN1,
1103 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1104 }
1105
Nick Hoathcae04372015-03-17 11:39:38 +02001106 return 0;
1107}
1108
Michel Thierry771b9a52014-11-11 16:47:33 +00001109int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001110{
1111 struct drm_device *dev = ring->dev;
1112 struct drm_i915_private *dev_priv = dev->dev_private;
1113
1114 WARN_ON(ring->id != RCS);
1115
1116 dev_priv->workarounds.count = 0;
1117
1118 if (IS_BROADWELL(dev))
1119 return bdw_init_workarounds(ring);
1120
1121 if (IS_CHERRYVIEW(dev))
1122 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001123
Damien Lespiau8d205492015-02-09 19:33:15 +00001124 if (IS_SKYLAKE(dev))
1125 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001126
1127 if (IS_BROXTON(dev))
1128 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001129
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001130 return 0;
1131}
1132
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001133static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001134{
Chris Wilson78501ea2010-10-27 12:18:21 +01001135 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001136 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001137 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001138 if (ret)
1139 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001140
Akash Goel61a563a2014-03-25 18:01:50 +05301141 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1142 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001143 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001144
1145 /* We need to disable the AsyncFlip performance optimisations in order
1146 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1147 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001148 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001149 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001150 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001151 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001152 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1153
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001154 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301155 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001156 if (INTEL_INFO(dev)->gen == 6)
1157 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001158 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001159
Akash Goel01fa0302014-03-24 23:00:04 +05301160 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001161 if (IS_GEN7(dev))
1162 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301163 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001164 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001165
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001166 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001167 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1168 * "If this bit is set, STCunit will have LRA as replacement
1169 * policy. [...] This bit must be reset. LRA replacement
1170 * policy is not supported."
1171 */
1172 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001173 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001174 }
1175
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001176 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001177 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001178
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001179 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001180 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001181
Mika Kuoppala72253422014-10-07 17:21:26 +03001182 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001183}
1184
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001185static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001186{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001187 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001188 struct drm_i915_private *dev_priv = dev->dev_private;
1189
1190 if (dev_priv->semaphore_obj) {
1191 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1192 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1193 dev_priv->semaphore_obj = NULL;
1194 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001195
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001196 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001197}
1198
John Harrisonf7169682015-05-29 17:44:05 +01001199static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001200 unsigned int num_dwords)
1201{
1202#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001203 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001204 struct drm_device *dev = signaller->dev;
1205 struct drm_i915_private *dev_priv = dev->dev_private;
1206 struct intel_engine_cs *waiter;
1207 int i, ret, num_rings;
1208
1209 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1210 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1211#undef MBOX_UPDATE_DWORDS
1212
John Harrison5fb9de12015-05-29 17:44:07 +01001213 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001214 if (ret)
1215 return ret;
1216
1217 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001218 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001219 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1220 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1221 continue;
1222
John Harrisonf7169682015-05-29 17:44:05 +01001223 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001224 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1225 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1226 PIPE_CONTROL_QW_WRITE |
1227 PIPE_CONTROL_FLUSH_ENABLE);
1228 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1229 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001230 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001231 intel_ring_emit(signaller, 0);
1232 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1233 MI_SEMAPHORE_TARGET(waiter->id));
1234 intel_ring_emit(signaller, 0);
1235 }
1236
1237 return 0;
1238}
1239
John Harrisonf7169682015-05-29 17:44:05 +01001240static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001241 unsigned int num_dwords)
1242{
1243#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001244 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001245 struct drm_device *dev = signaller->dev;
1246 struct drm_i915_private *dev_priv = dev->dev_private;
1247 struct intel_engine_cs *waiter;
1248 int i, ret, num_rings;
1249
1250 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1251 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1252#undef MBOX_UPDATE_DWORDS
1253
John Harrison5fb9de12015-05-29 17:44:07 +01001254 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001255 if (ret)
1256 return ret;
1257
1258 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001259 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001260 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1261 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1262 continue;
1263
John Harrisonf7169682015-05-29 17:44:05 +01001264 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001265 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1266 MI_FLUSH_DW_OP_STOREDW);
1267 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1268 MI_FLUSH_DW_USE_GTT);
1269 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001270 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001271 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1272 MI_SEMAPHORE_TARGET(waiter->id));
1273 intel_ring_emit(signaller, 0);
1274 }
1275
1276 return 0;
1277}
1278
John Harrisonf7169682015-05-29 17:44:05 +01001279static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001280 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001281{
John Harrisonf7169682015-05-29 17:44:05 +01001282 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001283 struct drm_device *dev = signaller->dev;
1284 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001285 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001286 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001287
Ben Widawskya1444b72014-06-30 09:53:35 -07001288#define MBOX_UPDATE_DWORDS 3
1289 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1290 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1291#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001292
John Harrison5fb9de12015-05-29 17:44:07 +01001293 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001294 if (ret)
1295 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001296
Ben Widawsky78325f22014-04-29 14:52:29 -07001297 for_each_ring(useless, dev_priv, i) {
1298 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1299 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001300 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001301 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1302 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001303 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001304 }
1305 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001306
Ben Widawskya1444b72014-06-30 09:53:35 -07001307 /* If num_dwords was rounded, make sure the tail pointer is correct */
1308 if (num_rings % 2 == 0)
1309 intel_ring_emit(signaller, MI_NOOP);
1310
Ben Widawsky024a43e2014-04-29 14:52:30 -07001311 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001312}
1313
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001314/**
1315 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001316 *
1317 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001318 *
1319 * Update the mailbox registers in the *other* rings with the current seqno.
1320 * This acts like a signal in the canonical semaphore.
1321 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001322static int
John Harrisonee044a82015-05-29 17:44:00 +01001323gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001324{
John Harrisonee044a82015-05-29 17:44:00 +01001325 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001326 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001327
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001328 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001329 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001330 else
John Harrison5fb9de12015-05-29 17:44:07 +01001331 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001332
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001333 if (ret)
1334 return ret;
1335
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001336 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1337 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001338 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001339 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001340 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001341
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001342 return 0;
1343}
1344
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001345static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1346 u32 seqno)
1347{
1348 struct drm_i915_private *dev_priv = dev->dev_private;
1349 return dev_priv->last_seqno < seqno;
1350}
1351
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001352/**
1353 * intel_ring_sync - sync the waiter to the signaller on seqno
1354 *
1355 * @waiter - ring that is waiting
1356 * @signaller - ring which has, or will signal
1357 * @seqno - seqno which the waiter will block on
1358 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001359
1360static int
John Harrison599d9242015-05-29 17:44:04 +01001361gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001362 struct intel_engine_cs *signaller,
1363 u32 seqno)
1364{
John Harrison599d9242015-05-29 17:44:04 +01001365 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001366 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1367 int ret;
1368
John Harrison5fb9de12015-05-29 17:44:07 +01001369 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001370 if (ret)
1371 return ret;
1372
1373 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1374 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001375 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001376 MI_SEMAPHORE_SAD_GTE_SDD);
1377 intel_ring_emit(waiter, seqno);
1378 intel_ring_emit(waiter,
1379 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1380 intel_ring_emit(waiter,
1381 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1382 intel_ring_advance(waiter);
1383 return 0;
1384}
1385
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001386static int
John Harrison599d9242015-05-29 17:44:04 +01001387gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001388 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001389 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001390{
John Harrison599d9242015-05-29 17:44:04 +01001391 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001392 u32 dw1 = MI_SEMAPHORE_MBOX |
1393 MI_SEMAPHORE_COMPARE |
1394 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001395 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1396 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001397
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001398 /* Throughout all of the GEM code, seqno passed implies our current
1399 * seqno is >= the last seqno executed. However for hardware the
1400 * comparison is strictly greater than.
1401 */
1402 seqno -= 1;
1403
Ben Widawskyebc348b2014-04-29 14:52:28 -07001404 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001405
John Harrison5fb9de12015-05-29 17:44:07 +01001406 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001407 if (ret)
1408 return ret;
1409
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001410 /* If seqno wrap happened, omit the wait with no-ops */
1411 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001412 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001413 intel_ring_emit(waiter, seqno);
1414 intel_ring_emit(waiter, 0);
1415 intel_ring_emit(waiter, MI_NOOP);
1416 } else {
1417 intel_ring_emit(waiter, MI_NOOP);
1418 intel_ring_emit(waiter, MI_NOOP);
1419 intel_ring_emit(waiter, MI_NOOP);
1420 intel_ring_emit(waiter, MI_NOOP);
1421 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001422 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001423
1424 return 0;
1425}
1426
Chris Wilsonc6df5412010-12-15 09:56:50 +00001427#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1428do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001429 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1430 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001431 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1432 intel_ring_emit(ring__, 0); \
1433 intel_ring_emit(ring__, 0); \
1434} while (0)
1435
1436static int
John Harrisonee044a82015-05-29 17:44:00 +01001437pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001438{
John Harrisonee044a82015-05-29 17:44:00 +01001439 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001440 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441 int ret;
1442
1443 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1444 * incoherent with writes to memory, i.e. completely fubar,
1445 * so we need to use PIPE_NOTIFY instead.
1446 *
1447 * However, we also need to workaround the qword write
1448 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1449 * memory before requesting an interrupt.
1450 */
John Harrison5fb9de12015-05-29 17:44:07 +01001451 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001452 if (ret)
1453 return ret;
1454
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001455 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001456 PIPE_CONTROL_WRITE_FLUSH |
1457 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001458 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001459 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001460 intel_ring_emit(ring, 0);
1461 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001462 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001463 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001464 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001465 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001466 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001467 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001468 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001469 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001470 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001471 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001472
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001473 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001474 PIPE_CONTROL_WRITE_FLUSH |
1475 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001476 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001477 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001478 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001479 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001480 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001481
Chris Wilsonc6df5412010-12-15 09:56:50 +00001482 return 0;
1483}
1484
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001485static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001486gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001487{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001488 /* Workaround to force correct ordering between irq and seqno writes on
1489 * ivb (and maybe also on snb) by reading from a CS register (like
1490 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001491 if (!lazy_coherency) {
1492 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1493 POSTING_READ(RING_ACTHD(ring->mmio_base));
1494 }
1495
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001496 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1497}
1498
1499static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001500ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001501{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001502 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1503}
1504
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001505static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001506ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001507{
1508 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1509}
1510
Chris Wilsonc6df5412010-12-15 09:56:50 +00001511static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001512pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001513{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001514 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001515}
1516
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001517static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001518pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001519{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001520 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001521}
1522
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001523static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001524gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001525{
1526 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001527 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001528 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001529
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001530 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001531 return false;
1532
Chris Wilson7338aef2012-04-24 21:48:47 +01001533 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001534 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001535 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001536 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001537
1538 return true;
1539}
1540
1541static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001542gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001543{
1544 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001545 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001546 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001547
Chris Wilson7338aef2012-04-24 21:48:47 +01001548 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001549 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001550 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001551 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001552}
1553
1554static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001555i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001556{
Chris Wilson78501ea2010-10-27 12:18:21 +01001557 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001558 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001559 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001560
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001561 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001562 return false;
1563
Chris Wilson7338aef2012-04-24 21:48:47 +01001564 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001565 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001566 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1567 I915_WRITE(IMR, dev_priv->irq_mask);
1568 POSTING_READ(IMR);
1569 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001570 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001571
1572 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001573}
1574
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001575static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001576i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001577{
Chris Wilson78501ea2010-10-27 12:18:21 +01001578 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001579 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001580 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001581
Chris Wilson7338aef2012-04-24 21:48:47 +01001582 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001583 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001584 dev_priv->irq_mask |= ring->irq_enable_mask;
1585 I915_WRITE(IMR, dev_priv->irq_mask);
1586 POSTING_READ(IMR);
1587 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001588 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001589}
1590
Chris Wilsonc2798b12012-04-22 21:13:57 +01001591static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001592i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001593{
1594 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001595 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001596 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001597
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001598 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001599 return false;
1600
Chris Wilson7338aef2012-04-24 21:48:47 +01001601 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001602 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001603 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1604 I915_WRITE16(IMR, dev_priv->irq_mask);
1605 POSTING_READ16(IMR);
1606 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001607 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001608
1609 return true;
1610}
1611
1612static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001613i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001614{
1615 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001616 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001617 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001618
Chris Wilson7338aef2012-04-24 21:48:47 +01001619 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001620 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001621 dev_priv->irq_mask |= ring->irq_enable_mask;
1622 I915_WRITE16(IMR, dev_priv->irq_mask);
1623 POSTING_READ16(IMR);
1624 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001625 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001626}
1627
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001628static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001629bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001630 u32 invalidate_domains,
1631 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001632{
John Harrisona84c3ae2015-05-29 17:43:57 +01001633 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001634 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001635
John Harrison5fb9de12015-05-29 17:44:07 +01001636 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001637 if (ret)
1638 return ret;
1639
1640 intel_ring_emit(ring, MI_FLUSH);
1641 intel_ring_emit(ring, MI_NOOP);
1642 intel_ring_advance(ring);
1643 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001644}
1645
Chris Wilson3cce4692010-10-27 16:11:02 +01001646static int
John Harrisonee044a82015-05-29 17:44:00 +01001647i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001648{
John Harrisonee044a82015-05-29 17:44:00 +01001649 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001650 int ret;
1651
John Harrison5fb9de12015-05-29 17:44:07 +01001652 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001653 if (ret)
1654 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001655
Chris Wilson3cce4692010-10-27 16:11:02 +01001656 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1657 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001658 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001659 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001660 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001661
Chris Wilson3cce4692010-10-27 16:11:02 +01001662 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001663}
1664
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001665static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001666gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001667{
1668 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001669 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001670 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001671
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001672 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1673 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001674
Chris Wilson7338aef2012-04-24 21:48:47 +01001675 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001676 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001677 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001678 I915_WRITE_IMR(ring,
1679 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001680 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001681 else
1682 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001683 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001684 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001685 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001686
1687 return true;
1688}
1689
1690static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001691gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001692{
1693 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001694 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001695 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001696
Chris Wilson7338aef2012-04-24 21:48:47 +01001697 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001698 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001699 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001700 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001701 else
1702 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001703 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001704 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001705 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001706}
1707
Ben Widawskya19d2932013-05-28 19:22:30 -07001708static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001709hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001710{
1711 struct drm_device *dev = ring->dev;
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713 unsigned long flags;
1714
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001715 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001716 return false;
1717
Daniel Vetter59cdb632013-07-04 23:35:28 +02001718 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001719 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001720 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001721 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001722 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001723 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001724
1725 return true;
1726}
1727
1728static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001729hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001730{
1731 struct drm_device *dev = ring->dev;
1732 struct drm_i915_private *dev_priv = dev->dev_private;
1733 unsigned long flags;
1734
Daniel Vetter59cdb632013-07-04 23:35:28 +02001735 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001736 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001737 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001738 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001739 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001740 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001741}
1742
Ben Widawskyabd58f02013-11-02 21:07:09 -07001743static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001744gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001745{
1746 struct drm_device *dev = ring->dev;
1747 struct drm_i915_private *dev_priv = dev->dev_private;
1748 unsigned long flags;
1749
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001750 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001751 return false;
1752
1753 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1754 if (ring->irq_refcount++ == 0) {
1755 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1756 I915_WRITE_IMR(ring,
1757 ~(ring->irq_enable_mask |
1758 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1759 } else {
1760 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1761 }
1762 POSTING_READ(RING_IMR(ring->mmio_base));
1763 }
1764 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1765
1766 return true;
1767}
1768
1769static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001770gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001771{
1772 struct drm_device *dev = ring->dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
1774 unsigned long flags;
1775
1776 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1777 if (--ring->irq_refcount == 0) {
1778 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1779 I915_WRITE_IMR(ring,
1780 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1781 } else {
1782 I915_WRITE_IMR(ring, ~0);
1783 }
1784 POSTING_READ(RING_IMR(ring->mmio_base));
1785 }
1786 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1787}
1788
Zou Nan haid1b851f2010-05-21 09:08:57 +08001789static int
John Harrison53fddaf2015-05-29 17:44:02 +01001790i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001791 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001792 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001793{
John Harrison53fddaf2015-05-29 17:44:02 +01001794 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001795 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001796
John Harrison5fb9de12015-05-29 17:44:07 +01001797 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001798 if (ret)
1799 return ret;
1800
Chris Wilson78501ea2010-10-27 12:18:21 +01001801 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001802 MI_BATCH_BUFFER_START |
1803 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001804 (dispatch_flags & I915_DISPATCH_SECURE ?
1805 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001806 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001807 intel_ring_advance(ring);
1808
Zou Nan haid1b851f2010-05-21 09:08:57 +08001809 return 0;
1810}
1811
Daniel Vetterb45305f2012-12-17 16:21:27 +01001812/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1813#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001814#define I830_TLB_ENTRIES (2)
1815#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001816static int
John Harrison53fddaf2015-05-29 17:44:02 +01001817i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001818 u64 offset, u32 len,
1819 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001820{
John Harrison53fddaf2015-05-29 17:44:02 +01001821 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001822 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001823 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001824
John Harrison5fb9de12015-05-29 17:44:07 +01001825 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001826 if (ret)
1827 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001828
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001829 /* Evict the invalid PTE TLBs */
1830 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1831 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1832 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1833 intel_ring_emit(ring, cs_offset);
1834 intel_ring_emit(ring, 0xdeadbeef);
1835 intel_ring_emit(ring, MI_NOOP);
1836 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001837
John Harrison8e004ef2015-02-13 11:48:10 +00001838 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001839 if (len > I830_BATCH_LIMIT)
1840 return -ENOSPC;
1841
John Harrison5fb9de12015-05-29 17:44:07 +01001842 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001843 if (ret)
1844 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001845
1846 /* Blit the batch (which has now all relocs applied) to the
1847 * stable batch scratch bo area (so that the CS never
1848 * stumbles over its tlb invalidation bug) ...
1849 */
1850 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1851 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001852 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001853 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001854 intel_ring_emit(ring, 4096);
1855 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001856
Daniel Vetterb45305f2012-12-17 16:21:27 +01001857 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001858 intel_ring_emit(ring, MI_NOOP);
1859 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001860
1861 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001862 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001863 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001864
John Harrison5fb9de12015-05-29 17:44:07 +01001865 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001866 if (ret)
1867 return ret;
1868
1869 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001870 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1871 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001872 intel_ring_emit(ring, offset + len - 8);
1873 intel_ring_emit(ring, MI_NOOP);
1874 intel_ring_advance(ring);
1875
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001876 return 0;
1877}
1878
1879static int
John Harrison53fddaf2015-05-29 17:44:02 +01001880i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001881 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001882 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001883{
John Harrison53fddaf2015-05-29 17:44:02 +01001884 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001885 int ret;
1886
John Harrison5fb9de12015-05-29 17:44:07 +01001887 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001888 if (ret)
1889 return ret;
1890
Chris Wilson65f56872012-04-17 16:38:12 +01001891 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001892 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1893 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001894 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001895
Eric Anholt62fdfea2010-05-21 13:26:39 -07001896 return 0;
1897}
1898
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001899static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001900{
Chris Wilson05394f32010-11-08 19:18:58 +00001901 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001902
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001903 obj = ring->status_page.obj;
1904 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001905 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001906
Chris Wilson9da3da62012-06-01 15:20:22 +01001907 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001908 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001909 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001910 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001911}
1912
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001913static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001914{
Chris Wilson05394f32010-11-08 19:18:58 +00001915 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001916
Chris Wilsone3efda42014-04-09 09:19:41 +01001917 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001918 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001919 int ret;
1920
1921 obj = i915_gem_alloc_object(ring->dev, 4096);
1922 if (obj == NULL) {
1923 DRM_ERROR("Failed to allocate status page\n");
1924 return -ENOMEM;
1925 }
1926
1927 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1928 if (ret)
1929 goto err_unref;
1930
Chris Wilson1f767e02014-07-03 17:33:03 -04001931 flags = 0;
1932 if (!HAS_LLC(ring->dev))
1933 /* On g33, we cannot place HWS above 256MiB, so
1934 * restrict its pinning to the low mappable arena.
1935 * Though this restriction is not documented for
1936 * gen4, gen5, or byt, they also behave similarly
1937 * and hang if the HWS is placed at the top of the
1938 * GTT. To generalise, it appears that all !llc
1939 * platforms have issues with us placing the HWS
1940 * above the mappable region (even though we never
1941 * actualy map it).
1942 */
1943 flags |= PIN_MAPPABLE;
1944 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001945 if (ret) {
1946err_unref:
1947 drm_gem_object_unreference(&obj->base);
1948 return ret;
1949 }
1950
1951 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001952 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001953
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001954 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001955 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001956 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001957
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001958 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1959 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001960
1961 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001962}
1963
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001964static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001965{
1966 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001967
1968 if (!dev_priv->status_page_dmah) {
1969 dev_priv->status_page_dmah =
1970 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1971 if (!dev_priv->status_page_dmah)
1972 return -ENOMEM;
1973 }
1974
Chris Wilson6b8294a2012-11-16 11:43:20 +00001975 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1976 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1977
1978 return 0;
1979}
1980
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001981void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1982{
1983 iounmap(ringbuf->virtual_start);
1984 ringbuf->virtual_start = NULL;
1985 i915_gem_object_ggtt_unpin(ringbuf->obj);
1986}
1987
1988int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1989 struct intel_ringbuffer *ringbuf)
1990{
1991 struct drm_i915_private *dev_priv = to_i915(dev);
1992 struct drm_i915_gem_object *obj = ringbuf->obj;
1993 int ret;
1994
1995 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1996 if (ret)
1997 return ret;
1998
1999 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2000 if (ret) {
2001 i915_gem_object_ggtt_unpin(obj);
2002 return ret;
2003 }
2004
2005 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2006 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2007 if (ringbuf->virtual_start == NULL) {
2008 i915_gem_object_ggtt_unpin(obj);
2009 return -EINVAL;
2010 }
2011
2012 return 0;
2013}
2014
Chris Wilson01101fa2015-09-03 13:01:39 +01002015static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002016{
Oscar Mateo2919d292014-07-03 16:28:02 +01002017 drm_gem_object_unreference(&ringbuf->obj->base);
2018 ringbuf->obj = NULL;
2019}
2020
Chris Wilson01101fa2015-09-03 13:01:39 +01002021static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2022 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002023{
Chris Wilsone3efda42014-04-09 09:19:41 +01002024 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002025
2026 obj = NULL;
2027 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002028 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002029 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002030 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002031 if (obj == NULL)
2032 return -ENOMEM;
2033
Akash Goel24f3a8c2014-06-17 10:59:42 +05302034 /* mark ring buffers as read-only from GPU side by default */
2035 obj->gt_ro = 1;
2036
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002037 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002038
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002039 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002040}
2041
Chris Wilson01101fa2015-09-03 13:01:39 +01002042struct intel_ringbuffer *
2043intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2044{
2045 struct intel_ringbuffer *ring;
2046 int ret;
2047
2048 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2049 if (ring == NULL)
2050 return ERR_PTR(-ENOMEM);
2051
2052 ring->ring = engine;
2053
2054 ring->size = size;
2055 /* Workaround an erratum on the i830 which causes a hang if
2056 * the TAIL pointer points to within the last 2 cachelines
2057 * of the buffer.
2058 */
2059 ring->effective_size = size;
2060 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2061 ring->effective_size -= 2 * CACHELINE_BYTES;
2062
2063 ring->last_retired_head = -1;
2064 intel_ring_update_space(ring);
2065
2066 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2067 if (ret) {
2068 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2069 engine->name, ret);
2070 kfree(ring);
2071 return ERR_PTR(ret);
2072 }
2073
2074 return ring;
2075}
2076
2077void
2078intel_ringbuffer_free(struct intel_ringbuffer *ring)
2079{
2080 intel_destroy_ringbuffer_obj(ring);
2081 kfree(ring);
2082}
2083
Ben Widawskyc43b5632012-04-16 14:07:40 -07002084static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002085 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002086{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002087 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002088 int ret;
2089
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002090 WARN_ON(ring->buffer);
2091
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002092 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002093 INIT_LIST_HEAD(&ring->active_list);
2094 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002095 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002096 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002097 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002098
Chris Wilsonb259f672011-03-29 13:19:09 +01002099 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002100
Chris Wilson01101fa2015-09-03 13:01:39 +01002101 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2102 if (IS_ERR(ringbuf))
2103 return PTR_ERR(ringbuf);
2104 ring->buffer = ringbuf;
2105
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002106 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002107 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002108 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002109 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002110 } else {
2111 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002112 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002113 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002114 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002115 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002116
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002117 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2118 if (ret) {
2119 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2120 ring->name, ret);
2121 intel_destroy_ringbuffer_obj(ringbuf);
2122 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002123 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002124
Brad Volkin44e895a2014-05-10 14:10:43 -07002125 ret = i915_cmd_parser_init_ring(ring);
2126 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002127 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002128
Oscar Mateo8ee14972014-05-22 14:13:34 +01002129 return 0;
2130
2131error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002132 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002133 ring->buffer = NULL;
2134 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002135}
2136
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002137void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002138{
John Harrison6402c332014-10-31 12:00:26 +00002139 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002140
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002141 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002142 return;
2143
John Harrison6402c332014-10-31 12:00:26 +00002144 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002145
Chris Wilsone3efda42014-04-09 09:19:41 +01002146 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002147 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002148
Chris Wilson01101fa2015-09-03 13:01:39 +01002149 intel_unpin_ringbuffer_obj(ring->buffer);
2150 intel_ringbuffer_free(ring->buffer);
2151 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002152
Zou Nan hai8d192152010-11-02 16:31:01 +08002153 if (ring->cleanup)
2154 ring->cleanup(ring);
2155
Chris Wilson78501ea2010-10-27 12:18:21 +01002156 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002157
2158 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002159 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002160}
2161
Chris Wilson595e1ee2015-04-07 16:20:51 +01002162static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002163{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002164 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002165 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002166 unsigned space;
2167 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002168
Dave Gordonebd0fd42014-11-27 11:22:49 +00002169 if (intel_ring_space(ringbuf) >= n)
2170 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002171
John Harrison79bbcc22015-06-30 12:40:55 +01002172 /* The whole point of reserving space is to not wait! */
2173 WARN_ON(ringbuf->reserved_in_use);
2174
Chris Wilsona71d8d92012-02-15 11:25:36 +00002175 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002176 space = __intel_ring_space(request->postfix, ringbuf->tail,
2177 ringbuf->size);
2178 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002179 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002180 }
2181
Chris Wilson595e1ee2015-04-07 16:20:51 +01002182 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002183 return -ENOSPC;
2184
Daniel Vettera4b3a572014-11-26 14:17:05 +01002185 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002186 if (ret)
2187 return ret;
2188
Chris Wilsonb4716182015-04-27 13:41:17 +01002189 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002190 return 0;
2191}
2192
John Harrison79bbcc22015-06-30 12:40:55 +01002193static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002194{
2195 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002196 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002197
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002198 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002199 rem /= 4;
2200 while (rem--)
2201 iowrite32(MI_NOOP, virt++);
2202
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002203 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002204 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002205}
2206
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002207int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002208{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002209 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002210
Chris Wilson3e960502012-11-27 16:22:54 +00002211 /* Wait upon the last request to be completed */
2212 if (list_empty(&ring->request_list))
2213 return 0;
2214
Daniel Vettera4b3a572014-11-26 14:17:05 +01002215 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002216 struct drm_i915_gem_request,
2217 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002218
Chris Wilsonb4716182015-04-27 13:41:17 +01002219 /* Make sure we do not trigger any retires */
2220 return __i915_wait_request(req,
2221 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2222 to_i915(ring->dev)->mm.interruptible,
2223 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002224}
2225
John Harrison6689cb22015-03-19 12:30:08 +00002226int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002227{
John Harrison6689cb22015-03-19 12:30:08 +00002228 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002229 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002230}
2231
John Harrisonccd98fe2015-05-29 17:44:09 +01002232int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2233{
2234 /*
2235 * The first call merely notes the reserve request and is common for
2236 * all back ends. The subsequent localised _begin() call actually
2237 * ensures that the reservation is available. Without the begin, if
2238 * the request creator immediately submitted the request without
2239 * adding any commands to it then there might not actually be
2240 * sufficient room for the submission commands.
2241 */
2242 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2243
2244 return intel_ring_begin(request, 0);
2245}
2246
John Harrison29b1b412015-06-18 13:10:09 +01002247void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2248{
John Harrisonccd98fe2015-05-29 17:44:09 +01002249 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002250 WARN_ON(ringbuf->reserved_in_use);
2251
2252 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002253}
2254
2255void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2256{
2257 WARN_ON(ringbuf->reserved_in_use);
2258
2259 ringbuf->reserved_size = 0;
2260 ringbuf->reserved_in_use = false;
2261}
2262
2263void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2264{
2265 WARN_ON(ringbuf->reserved_in_use);
2266
2267 ringbuf->reserved_in_use = true;
2268 ringbuf->reserved_tail = ringbuf->tail;
2269}
2270
2271void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2272{
2273 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002274 if (ringbuf->tail > ringbuf->reserved_tail) {
2275 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2276 "request reserved size too small: %d vs %d!\n",
2277 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2278 } else {
2279 /*
2280 * The ring was wrapped while the reserved space was in use.
2281 * That means that some unknown amount of the ring tail was
2282 * no-op filled and skipped. Thus simply adding the ring size
2283 * to the tail and doing the above space check will not work.
2284 * Rather than attempt to track how much tail was skipped,
2285 * it is much simpler to say that also skipping the sanity
2286 * check every once in a while is not a big issue.
2287 */
2288 }
John Harrison29b1b412015-06-18 13:10:09 +01002289
2290 ringbuf->reserved_size = 0;
2291 ringbuf->reserved_in_use = false;
2292}
2293
2294static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002295{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002296 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002297 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2298 int remain_actual = ringbuf->size - ringbuf->tail;
2299 int ret, total_bytes, wait_bytes = 0;
2300 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002301
John Harrison79bbcc22015-06-30 12:40:55 +01002302 if (ringbuf->reserved_in_use)
2303 total_bytes = bytes;
2304 else
2305 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002306
John Harrison79bbcc22015-06-30 12:40:55 +01002307 if (unlikely(bytes > remain_usable)) {
2308 /*
2309 * Not enough space for the basic request. So need to flush
2310 * out the remainder and then wait for base + reserved.
2311 */
2312 wait_bytes = remain_actual + total_bytes;
2313 need_wrap = true;
2314 } else {
2315 if (unlikely(total_bytes > remain_usable)) {
2316 /*
2317 * The base request will fit but the reserved space
2318 * falls off the end. So only need to to wait for the
2319 * reserved size after flushing out the remainder.
2320 */
2321 wait_bytes = remain_actual + ringbuf->reserved_size;
2322 need_wrap = true;
2323 } else if (total_bytes > ringbuf->space) {
2324 /* No wrapping required, just waiting. */
2325 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002326 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002327 }
2328
John Harrison79bbcc22015-06-30 12:40:55 +01002329 if (wait_bytes) {
2330 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002331 if (unlikely(ret))
2332 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002333
2334 if (need_wrap)
2335 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002336 }
2337
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002338 return 0;
2339}
2340
John Harrison5fb9de12015-05-29 17:44:07 +01002341int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002342 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002343{
John Harrison5fb9de12015-05-29 17:44:07 +01002344 struct intel_engine_cs *ring;
2345 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002346 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002347
John Harrison5fb9de12015-05-29 17:44:07 +01002348 WARN_ON(req == NULL);
2349 ring = req->ring;
2350 dev_priv = ring->dev->dev_private;
2351
Daniel Vetter33196de2012-11-14 17:14:05 +01002352 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2353 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002354 if (ret)
2355 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002356
Chris Wilson304d6952014-01-02 14:32:35 +00002357 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2358 if (ret)
2359 return ret;
2360
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002361 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002362 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002363}
2364
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002365/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002366int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002367{
John Harrisonbba09b12015-05-29 17:44:06 +01002368 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002369 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002370 int ret;
2371
2372 if (num_dwords == 0)
2373 return 0;
2374
Chris Wilson18393f62014-04-09 09:19:40 +01002375 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002376 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002377 if (ret)
2378 return ret;
2379
2380 while (num_dwords--)
2381 intel_ring_emit(ring, MI_NOOP);
2382
2383 intel_ring_advance(ring);
2384
2385 return 0;
2386}
2387
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002388void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002389{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002390 struct drm_device *dev = ring->dev;
2391 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002392
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002393 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002394 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2395 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002396 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002397 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002398 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002399
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002400 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002401 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002402}
2403
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002404static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002405 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002406{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002407 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002408
2409 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002410
Chris Wilson12f55812012-07-05 17:14:01 +01002411 /* Disable notification that the ring is IDLE. The GT
2412 * will then assume that it is busy and bring it out of rc6.
2413 */
2414 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2415 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2416
2417 /* Clear the context id. Here be magic! */
2418 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2419
2420 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002421 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002422 GEN6_BSD_SLEEP_INDICATOR) == 0,
2423 50))
2424 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002425
Chris Wilson12f55812012-07-05 17:14:01 +01002426 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002427 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002428 POSTING_READ(RING_TAIL(ring->mmio_base));
2429
2430 /* Let the ring send IDLE messages to the GT again,
2431 * and so let it sleep to conserve power when idle.
2432 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002433 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002434 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002435}
2436
John Harrisona84c3ae2015-05-29 17:43:57 +01002437static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002438 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002439{
John Harrisona84c3ae2015-05-29 17:43:57 +01002440 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002441 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002442 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002443
John Harrison5fb9de12015-05-29 17:44:07 +01002444 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002445 if (ret)
2446 return ret;
2447
Chris Wilson71a77e02011-02-02 12:13:49 +00002448 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002449 if (INTEL_INFO(ring->dev)->gen >= 8)
2450 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002451
2452 /* We always require a command barrier so that subsequent
2453 * commands, such as breadcrumb interrupts, are strictly ordered
2454 * wrt the contents of the write cache being flushed to memory
2455 * (and thus being coherent from the CPU).
2456 */
2457 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2458
Jesse Barnes9a289772012-10-26 09:42:42 -07002459 /*
2460 * Bspec vol 1c.5 - video engine command streamer:
2461 * "If ENABLED, all TLBs will be invalidated once the flush
2462 * operation is complete. This bit is only valid when the
2463 * Post-Sync Operation field is a value of 1h or 3h."
2464 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002465 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002466 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2467
Chris Wilson71a77e02011-02-02 12:13:49 +00002468 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002469 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002470 if (INTEL_INFO(ring->dev)->gen >= 8) {
2471 intel_ring_emit(ring, 0); /* upper addr */
2472 intel_ring_emit(ring, 0); /* value */
2473 } else {
2474 intel_ring_emit(ring, 0);
2475 intel_ring_emit(ring, MI_NOOP);
2476 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002477 intel_ring_advance(ring);
2478 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002479}
2480
2481static int
John Harrison53fddaf2015-05-29 17:44:02 +01002482gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002483 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002484 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002485{
John Harrison53fddaf2015-05-29 17:44:02 +01002486 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002487 bool ppgtt = USES_PPGTT(ring->dev) &&
2488 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002489 int ret;
2490
John Harrison5fb9de12015-05-29 17:44:07 +01002491 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002492 if (ret)
2493 return ret;
2494
2495 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002496 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2497 (dispatch_flags & I915_DISPATCH_RS ?
2498 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002499 intel_ring_emit(ring, lower_32_bits(offset));
2500 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002501 intel_ring_emit(ring, MI_NOOP);
2502 intel_ring_advance(ring);
2503
2504 return 0;
2505}
2506
2507static int
John Harrison53fddaf2015-05-29 17:44:02 +01002508hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002509 u64 offset, u32 len,
2510 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002511{
John Harrison53fddaf2015-05-29 17:44:02 +01002512 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002513 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002514
John Harrison5fb9de12015-05-29 17:44:07 +01002515 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002516 if (ret)
2517 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002518
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002519 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002520 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002521 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002522 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2523 (dispatch_flags & I915_DISPATCH_RS ?
2524 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002525 /* bit0-7 is the length on GEN6+ */
2526 intel_ring_emit(ring, offset);
2527 intel_ring_advance(ring);
2528
2529 return 0;
2530}
2531
2532static int
John Harrison53fddaf2015-05-29 17:44:02 +01002533gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002534 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002535 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002536{
John Harrison53fddaf2015-05-29 17:44:02 +01002537 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002538 int ret;
2539
John Harrison5fb9de12015-05-29 17:44:07 +01002540 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002541 if (ret)
2542 return ret;
2543
2544 intel_ring_emit(ring,
2545 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002546 (dispatch_flags & I915_DISPATCH_SECURE ?
2547 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002548 /* bit0-7 is the length on GEN6+ */
2549 intel_ring_emit(ring, offset);
2550 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002551
Akshay Joshi0206e352011-08-16 15:34:10 -04002552 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002553}
2554
Chris Wilson549f7362010-10-19 11:19:32 +01002555/* Blitter support (SandyBridge+) */
2556
John Harrisona84c3ae2015-05-29 17:43:57 +01002557static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002558 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002559{
John Harrisona84c3ae2015-05-29 17:43:57 +01002560 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002561 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002562 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002563 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002564
John Harrison5fb9de12015-05-29 17:44:07 +01002565 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002566 if (ret)
2567 return ret;
2568
Chris Wilson71a77e02011-02-02 12:13:49 +00002569 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002570 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002571 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002572
2573 /* We always require a command barrier so that subsequent
2574 * commands, such as breadcrumb interrupts, are strictly ordered
2575 * wrt the contents of the write cache being flushed to memory
2576 * (and thus being coherent from the CPU).
2577 */
2578 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2579
Jesse Barnes9a289772012-10-26 09:42:42 -07002580 /*
2581 * Bspec vol 1c.3 - blitter engine command streamer:
2582 * "If ENABLED, all TLBs will be invalidated once the flush
2583 * operation is complete. This bit is only valid when the
2584 * Post-Sync Operation field is a value of 1h or 3h."
2585 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002586 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002587 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002588 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002589 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002590 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002591 intel_ring_emit(ring, 0); /* upper addr */
2592 intel_ring_emit(ring, 0); /* value */
2593 } else {
2594 intel_ring_emit(ring, 0);
2595 intel_ring_emit(ring, MI_NOOP);
2596 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002597 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002598
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002599 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002600}
2601
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002602int intel_init_render_ring_buffer(struct drm_device *dev)
2603{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002604 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002605 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002606 struct drm_i915_gem_object *obj;
2607 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002608
Daniel Vetter59465b52012-04-11 22:12:48 +02002609 ring->name = "render ring";
2610 ring->id = RCS;
2611 ring->mmio_base = RENDER_RING_BASE;
2612
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002613 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002614 if (i915_semaphore_is_enabled(dev)) {
2615 obj = i915_gem_alloc_object(dev, 4096);
2616 if (obj == NULL) {
2617 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2618 i915.semaphores = 0;
2619 } else {
2620 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2621 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2622 if (ret != 0) {
2623 drm_gem_object_unreference(&obj->base);
2624 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2625 i915.semaphores = 0;
2626 } else
2627 dev_priv->semaphore_obj = obj;
2628 }
2629 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002630
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002631 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002632 ring->add_request = gen6_add_request;
2633 ring->flush = gen8_render_ring_flush;
2634 ring->irq_get = gen8_ring_get_irq;
2635 ring->irq_put = gen8_ring_put_irq;
2636 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2637 ring->get_seqno = gen6_ring_get_seqno;
2638 ring->set_seqno = ring_set_seqno;
2639 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002640 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002641 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002642 ring->semaphore.signal = gen8_rcs_signal;
2643 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002644 }
2645 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002646 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002647 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002648 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002649 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002650 ring->irq_get = gen6_ring_get_irq;
2651 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002652 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002653 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002654 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002655 if (i915_semaphore_is_enabled(dev)) {
2656 ring->semaphore.sync_to = gen6_ring_sync;
2657 ring->semaphore.signal = gen6_signal;
2658 /*
2659 * The current semaphore is only applied on pre-gen8
2660 * platform. And there is no VCS2 ring on the pre-gen8
2661 * platform. So the semaphore between RCS and VCS2 is
2662 * initialized as INVALID. Gen8 will initialize the
2663 * sema between VCS2 and RCS later.
2664 */
2665 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2666 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2667 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2668 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2669 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2670 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2671 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2672 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2673 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2674 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2675 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002676 } else if (IS_GEN5(dev)) {
2677 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002678 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002679 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002680 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002681 ring->irq_get = gen5_ring_get_irq;
2682 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002683 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2684 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002685 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002686 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002687 if (INTEL_INFO(dev)->gen < 4)
2688 ring->flush = gen2_render_ring_flush;
2689 else
2690 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002691 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002692 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002693 if (IS_GEN2(dev)) {
2694 ring->irq_get = i8xx_ring_get_irq;
2695 ring->irq_put = i8xx_ring_put_irq;
2696 } else {
2697 ring->irq_get = i9xx_ring_get_irq;
2698 ring->irq_put = i9xx_ring_put_irq;
2699 }
Daniel Vettere3670312012-04-11 22:12:53 +02002700 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002701 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002702 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002703
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002704 if (IS_HASWELL(dev))
2705 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002706 else if (IS_GEN8(dev))
2707 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002708 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002709 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2710 else if (INTEL_INFO(dev)->gen >= 4)
2711 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2712 else if (IS_I830(dev) || IS_845G(dev))
2713 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2714 else
2715 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002716 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002717 ring->cleanup = render_ring_cleanup;
2718
Daniel Vetterb45305f2012-12-17 16:21:27 +01002719 /* Workaround batchbuffer to combat CS tlb bug. */
2720 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002721 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002722 if (obj == NULL) {
2723 DRM_ERROR("Failed to allocate batch bo\n");
2724 return -ENOMEM;
2725 }
2726
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002727 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002728 if (ret != 0) {
2729 drm_gem_object_unreference(&obj->base);
2730 DRM_ERROR("Failed to ping batch bo\n");
2731 return ret;
2732 }
2733
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002734 ring->scratch.obj = obj;
2735 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002736 }
2737
Daniel Vetter99be1df2014-11-20 00:33:06 +01002738 ret = intel_init_ring_buffer(dev, ring);
2739 if (ret)
2740 return ret;
2741
2742 if (INTEL_INFO(dev)->gen >= 5) {
2743 ret = intel_init_pipe_control(ring);
2744 if (ret)
2745 return ret;
2746 }
2747
2748 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002749}
2750
2751int intel_init_bsd_ring_buffer(struct drm_device *dev)
2752{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002753 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002754 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002755
Daniel Vetter58fa3832012-04-11 22:12:49 +02002756 ring->name = "bsd ring";
2757 ring->id = VCS;
2758
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002759 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002760 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002761 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002762 /* gen6 bsd needs a special wa for tail updates */
2763 if (IS_GEN6(dev))
2764 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002765 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002766 ring->add_request = gen6_add_request;
2767 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002768 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002769 if (INTEL_INFO(dev)->gen >= 8) {
2770 ring->irq_enable_mask =
2771 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2772 ring->irq_get = gen8_ring_get_irq;
2773 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002774 ring->dispatch_execbuffer =
2775 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002776 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002777 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002778 ring->semaphore.signal = gen8_xcs_signal;
2779 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002780 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002781 } else {
2782 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2783 ring->irq_get = gen6_ring_get_irq;
2784 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002785 ring->dispatch_execbuffer =
2786 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002787 if (i915_semaphore_is_enabled(dev)) {
2788 ring->semaphore.sync_to = gen6_ring_sync;
2789 ring->semaphore.signal = gen6_signal;
2790 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2791 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2792 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2793 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2794 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2795 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2796 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2797 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2798 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2799 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2800 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002801 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002802 } else {
2803 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002804 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002805 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002806 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002807 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002808 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002809 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002810 ring->irq_get = gen5_ring_get_irq;
2811 ring->irq_put = gen5_ring_put_irq;
2812 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002813 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002814 ring->irq_get = i9xx_ring_get_irq;
2815 ring->irq_put = i9xx_ring_put_irq;
2816 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002817 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002818 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002819 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002820
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002821 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002822}
Chris Wilson549f7362010-10-19 11:19:32 +01002823
Zhao Yakui845f74a2014-04-17 10:37:37 +08002824/**
Damien Lespiau62659922015-01-29 14:13:40 +00002825 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002826 */
2827int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2828{
2829 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002830 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002831
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002832 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002833 ring->id = VCS2;
2834
2835 ring->write_tail = ring_write_tail;
2836 ring->mmio_base = GEN8_BSD2_RING_BASE;
2837 ring->flush = gen6_bsd_ring_flush;
2838 ring->add_request = gen6_add_request;
2839 ring->get_seqno = gen6_ring_get_seqno;
2840 ring->set_seqno = ring_set_seqno;
2841 ring->irq_enable_mask =
2842 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2843 ring->irq_get = gen8_ring_get_irq;
2844 ring->irq_put = gen8_ring_put_irq;
2845 ring->dispatch_execbuffer =
2846 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002847 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002848 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002849 ring->semaphore.signal = gen8_xcs_signal;
2850 GEN8_RING_SEMAPHORE_INIT;
2851 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002852 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002853
2854 return intel_init_ring_buffer(dev, ring);
2855}
2856
Chris Wilson549f7362010-10-19 11:19:32 +01002857int intel_init_blt_ring_buffer(struct drm_device *dev)
2858{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002859 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002860 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002861
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002862 ring->name = "blitter ring";
2863 ring->id = BCS;
2864
2865 ring->mmio_base = BLT_RING_BASE;
2866 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002867 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002868 ring->add_request = gen6_add_request;
2869 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002870 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002871 if (INTEL_INFO(dev)->gen >= 8) {
2872 ring->irq_enable_mask =
2873 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2874 ring->irq_get = gen8_ring_get_irq;
2875 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002876 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002877 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002878 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002879 ring->semaphore.signal = gen8_xcs_signal;
2880 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002881 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002882 } else {
2883 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2884 ring->irq_get = gen6_ring_get_irq;
2885 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002886 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002887 if (i915_semaphore_is_enabled(dev)) {
2888 ring->semaphore.signal = gen6_signal;
2889 ring->semaphore.sync_to = gen6_ring_sync;
2890 /*
2891 * The current semaphore is only applied on pre-gen8
2892 * platform. And there is no VCS2 ring on the pre-gen8
2893 * platform. So the semaphore between BCS and VCS2 is
2894 * initialized as INVALID. Gen8 will initialize the
2895 * sema between BCS and VCS2 later.
2896 */
2897 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2898 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2899 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2900 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2901 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2902 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2903 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2904 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2905 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2906 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2907 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002908 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002909 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002910
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002911 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002912}
Chris Wilsona7b97612012-07-20 12:41:08 +01002913
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002914int intel_init_vebox_ring_buffer(struct drm_device *dev)
2915{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002916 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002917 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002918
2919 ring->name = "video enhancement ring";
2920 ring->id = VECS;
2921
2922 ring->mmio_base = VEBOX_RING_BASE;
2923 ring->write_tail = ring_write_tail;
2924 ring->flush = gen6_ring_flush;
2925 ring->add_request = gen6_add_request;
2926 ring->get_seqno = gen6_ring_get_seqno;
2927 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002928
2929 if (INTEL_INFO(dev)->gen >= 8) {
2930 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002931 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002932 ring->irq_get = gen8_ring_get_irq;
2933 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002934 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002935 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002936 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002937 ring->semaphore.signal = gen8_xcs_signal;
2938 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002939 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002940 } else {
2941 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2942 ring->irq_get = hsw_vebox_get_irq;
2943 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002944 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002945 if (i915_semaphore_is_enabled(dev)) {
2946 ring->semaphore.sync_to = gen6_ring_sync;
2947 ring->semaphore.signal = gen6_signal;
2948 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2949 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2950 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2951 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2952 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2953 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2954 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2955 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2956 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2957 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2958 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002959 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002960 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002961
2962 return intel_init_ring_buffer(dev, ring);
2963}
2964
Chris Wilsona7b97612012-07-20 12:41:08 +01002965int
John Harrison4866d722015-05-29 17:43:55 +01002966intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002967{
John Harrison4866d722015-05-29 17:43:55 +01002968 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002969 int ret;
2970
2971 if (!ring->gpu_caches_dirty)
2972 return 0;
2973
John Harrisona84c3ae2015-05-29 17:43:57 +01002974 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002975 if (ret)
2976 return ret;
2977
John Harrisona84c3ae2015-05-29 17:43:57 +01002978 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002979
2980 ring->gpu_caches_dirty = false;
2981 return 0;
2982}
2983
2984int
John Harrison2f200552015-05-29 17:43:53 +01002985intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002986{
John Harrison2f200552015-05-29 17:43:53 +01002987 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002988 uint32_t flush_domains;
2989 int ret;
2990
2991 flush_domains = 0;
2992 if (ring->gpu_caches_dirty)
2993 flush_domains = I915_GEM_GPU_DOMAINS;
2994
John Harrisona84c3ae2015-05-29 17:43:57 +01002995 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002996 if (ret)
2997 return ret;
2998
John Harrisona84c3ae2015-05-29 17:43:57 +01002999 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003000
3001 ring->gpu_caches_dirty = false;
3002 return 0;
3003}
Chris Wilsone3efda42014-04-09 09:19:41 +01003004
3005void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003006intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003007{
3008 int ret;
3009
3010 if (!intel_ring_initialized(ring))
3011 return;
3012
3013 ret = intel_ring_idle(ring);
3014 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3015 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3016 ring->name, ret);
3017
3018 stop_ring(ring);
3019}