blob: 3a5fb1072a5c13b51e316c1ae2f5a16510d8d4e9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001875 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001882static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001908 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001915static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes46f297f2014-03-07 08:57:48 -08002050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
Jesse Barnes484b41d2014-03-07 08:57:55 -08002071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
Chris Wilsonff2652e2014-03-10 08:07:02 +00002079 if (plane_config->size == 0)
2080 return false;
2081
Jesse Barnes46f297f2014-03-07 08:57:48 -08002082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002085 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002089 obj->stride = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002090 }
2091
Jesse Barnes484b41d2014-03-07 08:57:55 -08002092 mode_cmd.pixel_format = crtc->base.fb->pixel_format;
2093 mode_cmd.width = crtc->base.fb->width;
2094 mode_cmd.height = crtc->base.fb->height;
2095 mode_cmd.pitches[0] = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002096
2097 mutex_lock(&dev->struct_mutex);
2098
Jesse Barnes484b41d2014-03-07 08:57:55 -08002099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.fb),
2100 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
2124 if (!intel_crtc->base.fb)
2125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
2130 kfree(intel_crtc->base.fb);
Chris Wilsond1a59862014-03-10 08:07:01 +00002131 intel_crtc->base.fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
2143 if (!i->active || !c->fb)
2144 continue;
2145
2146 fb = to_intel_framebuffer(c->fb);
2147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
2148 drm_framebuffer_reference(c->fb);
2149 intel_crtc->base.fb = c->fb;
2150 break;
2151 }
2152 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002153}
2154
Matt Roper262ca2b2014-03-18 17:22:55 -07002155static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2156 struct drm_framebuffer *fb,
2157 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002163 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002164 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002165 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002166 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002167 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002168
2169 switch (plane) {
2170 case 0:
2171 case 1:
2172 break;
2173 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002174 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002175 return -EINVAL;
2176 }
2177
2178 intel_fb = to_intel_framebuffer(fb);
2179 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson5eddb702010-09-11 13:48:45 +01002181 reg = DSPCNTR(plane);
2182 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002183 /* Mask out pixel format bits in case we change it */
2184 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002185 switch (fb->pixel_format) {
2186 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002187 dspcntr |= DISPPLANE_8BPP;
2188 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002189 case DRM_FORMAT_XRGB1555:
2190 case DRM_FORMAT_ARGB1555:
2191 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002192 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002193 case DRM_FORMAT_RGB565:
2194 dspcntr |= DISPPLANE_BGRX565;
2195 break;
2196 case DRM_FORMAT_XRGB8888:
2197 case DRM_FORMAT_ARGB8888:
2198 dspcntr |= DISPPLANE_BGRX888;
2199 break;
2200 case DRM_FORMAT_XBGR8888:
2201 case DRM_FORMAT_ABGR8888:
2202 dspcntr |= DISPPLANE_RGBX888;
2203 break;
2204 case DRM_FORMAT_XRGB2101010:
2205 case DRM_FORMAT_ARGB2101010:
2206 dspcntr |= DISPPLANE_BGRX101010;
2207 break;
2208 case DRM_FORMAT_XBGR2101010:
2209 case DRM_FORMAT_ABGR2101010:
2210 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002211 break;
2212 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002213 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002214 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002215
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002216 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002217 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002218 dspcntr |= DISPPLANE_TILED;
2219 else
2220 dspcntr &= ~DISPPLANE_TILED;
2221 }
2222
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002223 if (IS_G4X(dev))
2224 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2225
Chris Wilson5eddb702010-09-11 13:48:45 +01002226 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002227
Daniel Vettere506a0c2012-07-05 12:17:29 +02002228 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002229
Daniel Vetterc2c75132012-07-05 12:17:30 +02002230 if (INTEL_INFO(dev)->gen >= 4) {
2231 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002232 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2233 fb->bits_per_pixel / 8,
2234 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002235 linear_offset -= intel_crtc->dspaddr_offset;
2236 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002237 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002238 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002239
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002240 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2241 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2242 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002243 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002244 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002245 I915_WRITE(DSPSURF(plane),
2246 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002247 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002248 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002249 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002250 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002251 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002252
Jesse Barnes17638cd2011-06-24 12:19:23 -07002253 return 0;
2254}
2255
Matt Roper262ca2b2014-03-18 17:22:55 -07002256static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2257 struct drm_framebuffer *fb,
2258 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002259{
2260 struct drm_device *dev = crtc->dev;
2261 struct drm_i915_private *dev_priv = dev->dev_private;
2262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2263 struct intel_framebuffer *intel_fb;
2264 struct drm_i915_gem_object *obj;
2265 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002266 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002267 u32 dspcntr;
2268 u32 reg;
2269
2270 switch (plane) {
2271 case 0:
2272 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002273 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002274 break;
2275 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002276 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002277 return -EINVAL;
2278 }
2279
2280 intel_fb = to_intel_framebuffer(fb);
2281 obj = intel_fb->obj;
2282
2283 reg = DSPCNTR(plane);
2284 dspcntr = I915_READ(reg);
2285 /* Mask out pixel format bits in case we change it */
2286 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002287 switch (fb->pixel_format) {
2288 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002289 dspcntr |= DISPPLANE_8BPP;
2290 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002291 case DRM_FORMAT_RGB565:
2292 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002293 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002294 case DRM_FORMAT_XRGB8888:
2295 case DRM_FORMAT_ARGB8888:
2296 dspcntr |= DISPPLANE_BGRX888;
2297 break;
2298 case DRM_FORMAT_XBGR8888:
2299 case DRM_FORMAT_ABGR8888:
2300 dspcntr |= DISPPLANE_RGBX888;
2301 break;
2302 case DRM_FORMAT_XRGB2101010:
2303 case DRM_FORMAT_ARGB2101010:
2304 dspcntr |= DISPPLANE_BGRX101010;
2305 break;
2306 case DRM_FORMAT_XBGR2101010:
2307 case DRM_FORMAT_ABGR2101010:
2308 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002309 break;
2310 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002311 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002312 }
2313
2314 if (obj->tiling_mode != I915_TILING_NONE)
2315 dspcntr |= DISPPLANE_TILED;
2316 else
2317 dspcntr &= ~DISPPLANE_TILED;
2318
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002319 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002320 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2321 else
2322 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002323
2324 I915_WRITE(reg, dspcntr);
2325
Daniel Vettere506a0c2012-07-05 12:17:29 +02002326 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002327 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002328 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2329 fb->bits_per_pixel / 8,
2330 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002331 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002332
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002333 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2334 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2335 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002336 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002337 I915_WRITE(DSPSURF(plane),
2338 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002339 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002340 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2341 } else {
2342 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2343 I915_WRITE(DSPLINOFF(plane), linear_offset);
2344 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002345 POSTING_READ(reg);
2346
2347 return 0;
2348}
2349
2350/* Assume fb object is pinned & idle & fenced and just update base pointers */
2351static int
2352intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2353 int x, int y, enum mode_set_atomic state)
2354{
2355 struct drm_device *dev = crtc->dev;
2356 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002357
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002358 if (dev_priv->display.disable_fbc)
2359 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002360 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002361
Matt Roper262ca2b2014-03-18 17:22:55 -07002362 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002363}
2364
Ville Syrjälä96a02912013-02-18 19:08:49 +02002365void intel_display_handle_reset(struct drm_device *dev)
2366{
2367 struct drm_i915_private *dev_priv = dev->dev_private;
2368 struct drm_crtc *crtc;
2369
2370 /*
2371 * Flips in the rings have been nuked by the reset,
2372 * so complete all pending flips so that user space
2373 * will get its events and not get stuck.
2374 *
2375 * Also update the base address of all primary
2376 * planes to the the last fb to make sure we're
2377 * showing the correct fb after a reset.
2378 *
2379 * Need to make two loops over the crtcs so that we
2380 * don't try to grab a crtc mutex before the
2381 * pending_flip_queue really got woken up.
2382 */
2383
2384 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2386 enum plane plane = intel_crtc->plane;
2387
2388 intel_prepare_page_flip(dev, plane);
2389 intel_finish_page_flip_plane(dev, plane);
2390 }
2391
2392 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2394
2395 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002396 /*
2397 * FIXME: Once we have proper support for primary planes (and
2398 * disabling them without disabling the entire crtc) allow again
2399 * a NULL crtc->fb.
2400 */
2401 if (intel_crtc->active && crtc->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002402 dev_priv->display.update_primary_plane(crtc,
2403 crtc->fb,
2404 crtc->x,
2405 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002406 mutex_unlock(&crtc->mutex);
2407 }
2408}
2409
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410static int
Chris Wilson14667a42012-04-03 17:58:35 +01002411intel_finish_fb(struct drm_framebuffer *old_fb)
2412{
2413 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2414 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2415 bool was_interruptible = dev_priv->mm.interruptible;
2416 int ret;
2417
Chris Wilson14667a42012-04-03 17:58:35 +01002418 /* Big Hammer, we also need to ensure that any pending
2419 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2420 * current scanout is retired before unpinning the old
2421 * framebuffer.
2422 *
2423 * This should only fail upon a hung GPU, in which case we
2424 * can safely continue.
2425 */
2426 dev_priv->mm.interruptible = false;
2427 ret = i915_gem_object_finish_gpu(obj);
2428 dev_priv->mm.interruptible = was_interruptible;
2429
2430 return ret;
2431}
2432
Chris Wilson7d5e3792014-03-04 13:15:08 +00002433static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2434{
2435 struct drm_device *dev = crtc->dev;
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2438 unsigned long flags;
2439 bool pending;
2440
2441 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2442 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2443 return false;
2444
2445 spin_lock_irqsave(&dev->event_lock, flags);
2446 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2447 spin_unlock_irqrestore(&dev->event_lock, flags);
2448
2449 return pending;
2450}
2451
Chris Wilson14667a42012-04-03 17:58:35 +01002452static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002453intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002454 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002455{
2456 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002457 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002459 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002460 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002461
Chris Wilson7d5e3792014-03-04 13:15:08 +00002462 if (intel_crtc_has_pending_flip(crtc)) {
2463 DRM_ERROR("pipe is still busy with an old pageflip\n");
2464 return -EBUSY;
2465 }
2466
Jesse Barnes79e53942008-11-07 14:24:08 -08002467 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002468 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002469 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002470 return 0;
2471 }
2472
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002473 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002474 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2475 plane_name(intel_crtc->plane),
2476 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002477 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002478 }
2479
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002480 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002481 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002482 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002483 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002484 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002485 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002486 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002487 return ret;
2488 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002489
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002490 /*
2491 * Update pipe size and adjust fitter if needed: the reason for this is
2492 * that in compute_mode_changes we check the native mode (not the pfit
2493 * mode) to see if we can flip rather than do a full mode set. In the
2494 * fastboot case, we'll flip, but if we don't update the pipesrc and
2495 * pfit state, we'll end up with a big fb scanned out into the wrong
2496 * sized surface.
2497 *
2498 * To fix this properly, we need to hoist the checks up into
2499 * compute_mode_changes (or above), check the actual pfit state and
2500 * whether the platform allows pfit disable with pipe active, and only
2501 * then update the pipesrc and pfit state, even on the flip path.
2502 */
Jani Nikulad330a952014-01-21 11:24:25 +02002503 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002504 const struct drm_display_mode *adjusted_mode =
2505 &intel_crtc->config.adjusted_mode;
2506
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002507 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002508 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2509 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002510 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2513 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2514 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2515 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2516 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002517 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2518 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002519 }
2520
Matt Roper262ca2b2014-03-18 17:22:55 -07002521 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002522 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002523 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002524 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002525 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002526 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002527 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002528 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002529
Daniel Vetter94352cf2012-07-05 22:51:56 +02002530 old_fb = crtc->fb;
2531 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002532 crtc->x = x;
2533 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002534
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002535 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002536 if (intel_crtc->active && old_fb != fb)
2537 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002538 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002539 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002540 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002541 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002542
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002543 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002544 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002545 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002546 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002547
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002548 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002549}
2550
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002551static void intel_fdi_normal_train(struct drm_crtc *crtc)
2552{
2553 struct drm_device *dev = crtc->dev;
2554 struct drm_i915_private *dev_priv = dev->dev_private;
2555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2556 int pipe = intel_crtc->pipe;
2557 u32 reg, temp;
2558
2559 /* enable normal train */
2560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002562 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002563 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2564 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002565 } else {
2566 temp &= ~FDI_LINK_TRAIN_NONE;
2567 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002568 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002569 I915_WRITE(reg, temp);
2570
2571 reg = FDI_RX_CTL(pipe);
2572 temp = I915_READ(reg);
2573 if (HAS_PCH_CPT(dev)) {
2574 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2575 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2576 } else {
2577 temp &= ~FDI_LINK_TRAIN_NONE;
2578 temp |= FDI_LINK_TRAIN_NONE;
2579 }
2580 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2581
2582 /* wait one idle pattern time */
2583 POSTING_READ(reg);
2584 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002585
2586 /* IVB wants error correction enabled */
2587 if (IS_IVYBRIDGE(dev))
2588 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2589 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002590}
2591
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002592static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002593{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002594 return crtc->base.enabled && crtc->active &&
2595 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002596}
2597
Daniel Vetter01a415f2012-10-27 15:58:40 +02002598static void ivb_modeset_global_resources(struct drm_device *dev)
2599{
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *pipe_B_crtc =
2602 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2603 struct intel_crtc *pipe_C_crtc =
2604 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2605 uint32_t temp;
2606
Daniel Vetter1e833f42013-02-19 22:31:57 +01002607 /*
2608 * When everything is off disable fdi C so that we could enable fdi B
2609 * with all lanes. Note that we don't care about enabled pipes without
2610 * an enabled pch encoder.
2611 */
2612 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2613 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002614 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2615 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2616
2617 temp = I915_READ(SOUTH_CHICKEN1);
2618 temp &= ~FDI_BC_BIFURCATION_SELECT;
2619 DRM_DEBUG_KMS("disabling fdi C rx\n");
2620 I915_WRITE(SOUTH_CHICKEN1, temp);
2621 }
2622}
2623
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624/* The FDI link training functions for ILK/Ibexpeak. */
2625static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2626{
2627 struct drm_device *dev = crtc->dev;
2628 struct drm_i915_private *dev_priv = dev->dev_private;
2629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2630 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002631 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002634 /* FDI needs bits from pipe & plane first */
2635 assert_pipe_enabled(dev_priv, pipe);
2636 assert_plane_enabled(dev_priv, plane);
2637
Adam Jacksone1a44742010-06-25 15:32:14 -04002638 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2639 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 reg = FDI_RX_IMR(pipe);
2641 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002642 temp &= ~FDI_RX_SYMBOL_LOCK;
2643 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 I915_WRITE(reg, temp);
2645 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002646 udelay(150);
2647
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002649 reg = FDI_TX_CTL(pipe);
2650 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002651 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2652 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653 temp &= ~FDI_LINK_TRAIN_NONE;
2654 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002656
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 reg = FDI_RX_CTL(pipe);
2658 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002659 temp &= ~FDI_LINK_TRAIN_NONE;
2660 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2662
2663 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002664 udelay(150);
2665
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002666 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002667 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2668 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2669 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002670
Chris Wilson5eddb702010-09-11 13:48:45 +01002671 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002672 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002674 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2675
2676 if ((temp & FDI_RX_BIT_LOCK)) {
2677 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679 break;
2680 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002681 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002682 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002684
2685 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002686 reg = FDI_TX_CTL(pipe);
2687 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002688 temp &= ~FDI_LINK_TRAIN_NONE;
2689 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002691
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 reg = FDI_RX_CTL(pipe);
2693 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694 temp &= ~FDI_LINK_TRAIN_NONE;
2695 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 I915_WRITE(reg, temp);
2697
2698 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002699 udelay(150);
2700
Chris Wilson5eddb702010-09-11 13:48:45 +01002701 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002702 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002704 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2705
2706 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002708 DRM_DEBUG_KMS("FDI train 2 done.\n");
2709 break;
2710 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002711 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002712 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002713 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002714
2715 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002716
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002717}
2718
Akshay Joshi0206e352011-08-16 15:34:10 -04002719static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002720 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2721 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2722 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2723 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2724};
2725
2726/* The FDI link training functions for SNB/Cougarpoint. */
2727static void gen6_fdi_link_train(struct drm_crtc *crtc)
2728{
2729 struct drm_device *dev = crtc->dev;
2730 struct drm_i915_private *dev_priv = dev->dev_private;
2731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2732 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002733 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002734
Adam Jacksone1a44742010-06-25 15:32:14 -04002735 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2736 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 reg = FDI_RX_IMR(pipe);
2738 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002739 temp &= ~FDI_RX_SYMBOL_LOCK;
2740 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002741 I915_WRITE(reg, temp);
2742
2743 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002744 udelay(150);
2745
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002746 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002749 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2750 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002751 temp &= ~FDI_LINK_TRAIN_NONE;
2752 temp |= FDI_LINK_TRAIN_PATTERN_1;
2753 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2754 /* SNB-B */
2755 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002756 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002757
Daniel Vetterd74cf322012-10-26 10:58:13 +02002758 I915_WRITE(FDI_RX_MISC(pipe),
2759 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2760
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 reg = FDI_RX_CTL(pipe);
2762 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002763 if (HAS_PCH_CPT(dev)) {
2764 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2765 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2766 } else {
2767 temp &= ~FDI_LINK_TRAIN_NONE;
2768 temp |= FDI_LINK_TRAIN_PATTERN_1;
2769 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2771
2772 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002773 udelay(150);
2774
Akshay Joshi0206e352011-08-16 15:34:10 -04002775 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 reg = FDI_TX_CTL(pipe);
2777 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002778 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2779 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 I915_WRITE(reg, temp);
2781
2782 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002783 udelay(500);
2784
Sean Paulfa37d392012-03-02 12:53:39 -05002785 for (retry = 0; retry < 5; retry++) {
2786 reg = FDI_RX_IIR(pipe);
2787 temp = I915_READ(reg);
2788 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2789 if (temp & FDI_RX_BIT_LOCK) {
2790 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2791 DRM_DEBUG_KMS("FDI train 1 done.\n");
2792 break;
2793 }
2794 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002795 }
Sean Paulfa37d392012-03-02 12:53:39 -05002796 if (retry < 5)
2797 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002798 }
2799 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002801
2802 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002803 reg = FDI_TX_CTL(pipe);
2804 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 temp &= ~FDI_LINK_TRAIN_NONE;
2806 temp |= FDI_LINK_TRAIN_PATTERN_2;
2807 if (IS_GEN6(dev)) {
2808 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2809 /* SNB-B */
2810 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2811 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002813
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002816 if (HAS_PCH_CPT(dev)) {
2817 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2818 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2819 } else {
2820 temp &= ~FDI_LINK_TRAIN_NONE;
2821 temp |= FDI_LINK_TRAIN_PATTERN_2;
2822 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002823 I915_WRITE(reg, temp);
2824
2825 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002826 udelay(150);
2827
Akshay Joshi0206e352011-08-16 15:34:10 -04002828 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002831 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2832 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002833 I915_WRITE(reg, temp);
2834
2835 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002836 udelay(500);
2837
Sean Paulfa37d392012-03-02 12:53:39 -05002838 for (retry = 0; retry < 5; retry++) {
2839 reg = FDI_RX_IIR(pipe);
2840 temp = I915_READ(reg);
2841 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2842 if (temp & FDI_RX_SYMBOL_LOCK) {
2843 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2844 DRM_DEBUG_KMS("FDI train 2 done.\n");
2845 break;
2846 }
2847 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002848 }
Sean Paulfa37d392012-03-02 12:53:39 -05002849 if (retry < 5)
2850 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002851 }
2852 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002854
2855 DRM_DEBUG_KMS("FDI train done.\n");
2856}
2857
Jesse Barnes357555c2011-04-28 15:09:55 -07002858/* Manual link training for Ivy Bridge A0 parts */
2859static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2860{
2861 struct drm_device *dev = crtc->dev;
2862 struct drm_i915_private *dev_priv = dev->dev_private;
2863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2864 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002865 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002866
2867 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2868 for train result */
2869 reg = FDI_RX_IMR(pipe);
2870 temp = I915_READ(reg);
2871 temp &= ~FDI_RX_SYMBOL_LOCK;
2872 temp &= ~FDI_RX_BIT_LOCK;
2873 I915_WRITE(reg, temp);
2874
2875 POSTING_READ(reg);
2876 udelay(150);
2877
Daniel Vetter01a415f2012-10-27 15:58:40 +02002878 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2879 I915_READ(FDI_RX_IIR(pipe)));
2880
Jesse Barnes139ccd32013-08-19 11:04:55 -07002881 /* Try each vswing and preemphasis setting twice before moving on */
2882 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2883 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002884 reg = FDI_TX_CTL(pipe);
2885 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002886 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2887 temp &= ~FDI_TX_ENABLE;
2888 I915_WRITE(reg, temp);
2889
2890 reg = FDI_RX_CTL(pipe);
2891 temp = I915_READ(reg);
2892 temp &= ~FDI_LINK_TRAIN_AUTO;
2893 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2894 temp &= ~FDI_RX_ENABLE;
2895 I915_WRITE(reg, temp);
2896
2897 /* enable CPU FDI TX and PCH FDI RX */
2898 reg = FDI_TX_CTL(pipe);
2899 temp = I915_READ(reg);
2900 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2901 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2902 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002903 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002904 temp |= snb_b_fdi_train_param[j/2];
2905 temp |= FDI_COMPOSITE_SYNC;
2906 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2907
2908 I915_WRITE(FDI_RX_MISC(pipe),
2909 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2910
2911 reg = FDI_RX_CTL(pipe);
2912 temp = I915_READ(reg);
2913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2914 temp |= FDI_COMPOSITE_SYNC;
2915 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2916
2917 POSTING_READ(reg);
2918 udelay(1); /* should be 0.5us */
2919
2920 for (i = 0; i < 4; i++) {
2921 reg = FDI_RX_IIR(pipe);
2922 temp = I915_READ(reg);
2923 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2924
2925 if (temp & FDI_RX_BIT_LOCK ||
2926 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2927 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2928 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2929 i);
2930 break;
2931 }
2932 udelay(1); /* should be 0.5us */
2933 }
2934 if (i == 4) {
2935 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2936 continue;
2937 }
2938
2939 /* Train 2 */
2940 reg = FDI_TX_CTL(pipe);
2941 temp = I915_READ(reg);
2942 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2943 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2944 I915_WRITE(reg, temp);
2945
2946 reg = FDI_RX_CTL(pipe);
2947 temp = I915_READ(reg);
2948 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2949 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002950 I915_WRITE(reg, temp);
2951
2952 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002953 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002954
Jesse Barnes139ccd32013-08-19 11:04:55 -07002955 for (i = 0; i < 4; i++) {
2956 reg = FDI_RX_IIR(pipe);
2957 temp = I915_READ(reg);
2958 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002959
Jesse Barnes139ccd32013-08-19 11:04:55 -07002960 if (temp & FDI_RX_SYMBOL_LOCK ||
2961 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2962 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2963 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2964 i);
2965 goto train_done;
2966 }
2967 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002968 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002969 if (i == 4)
2970 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002971 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002972
Jesse Barnes139ccd32013-08-19 11:04:55 -07002973train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002974 DRM_DEBUG_KMS("FDI train done.\n");
2975}
2976
Daniel Vetter88cefb62012-08-12 19:27:14 +02002977static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002978{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002979 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002980 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002981 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002982 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002983
Jesse Barnesc64e3112010-09-10 11:27:03 -07002984
Jesse Barnes0e23b992010-09-10 11:10:00 -07002985 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 reg = FDI_RX_CTL(pipe);
2987 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002988 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2989 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002990 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2992
2993 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002994 udelay(200);
2995
2996 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002997 temp = I915_READ(reg);
2998 I915_WRITE(reg, temp | FDI_PCDCLK);
2999
3000 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003001 udelay(200);
3002
Paulo Zanoni20749732012-11-23 15:30:38 -02003003 /* Enable CPU FDI TX PLL, always on for Ironlake */
3004 reg = FDI_TX_CTL(pipe);
3005 temp = I915_READ(reg);
3006 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3007 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003008
Paulo Zanoni20749732012-11-23 15:30:38 -02003009 POSTING_READ(reg);
3010 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003011 }
3012}
3013
Daniel Vetter88cefb62012-08-12 19:27:14 +02003014static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3015{
3016 struct drm_device *dev = intel_crtc->base.dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 int pipe = intel_crtc->pipe;
3019 u32 reg, temp;
3020
3021 /* Switch from PCDclk to Rawclk */
3022 reg = FDI_RX_CTL(pipe);
3023 temp = I915_READ(reg);
3024 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3025
3026 /* Disable CPU FDI TX PLL */
3027 reg = FDI_TX_CTL(pipe);
3028 temp = I915_READ(reg);
3029 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3030
3031 POSTING_READ(reg);
3032 udelay(100);
3033
3034 reg = FDI_RX_CTL(pipe);
3035 temp = I915_READ(reg);
3036 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3037
3038 /* Wait for the clocks to turn off. */
3039 POSTING_READ(reg);
3040 udelay(100);
3041}
3042
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003043static void ironlake_fdi_disable(struct drm_crtc *crtc)
3044{
3045 struct drm_device *dev = crtc->dev;
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3048 int pipe = intel_crtc->pipe;
3049 u32 reg, temp;
3050
3051 /* disable CPU FDI tx and PCH FDI rx */
3052 reg = FDI_TX_CTL(pipe);
3053 temp = I915_READ(reg);
3054 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3055 POSTING_READ(reg);
3056
3057 reg = FDI_RX_CTL(pipe);
3058 temp = I915_READ(reg);
3059 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003060 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003061 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3062
3063 POSTING_READ(reg);
3064 udelay(100);
3065
3066 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003067 if (HAS_PCH_IBX(dev)) {
3068 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003069 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003070
3071 /* still set train pattern 1 */
3072 reg = FDI_TX_CTL(pipe);
3073 temp = I915_READ(reg);
3074 temp &= ~FDI_LINK_TRAIN_NONE;
3075 temp |= FDI_LINK_TRAIN_PATTERN_1;
3076 I915_WRITE(reg, temp);
3077
3078 reg = FDI_RX_CTL(pipe);
3079 temp = I915_READ(reg);
3080 if (HAS_PCH_CPT(dev)) {
3081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3082 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3083 } else {
3084 temp &= ~FDI_LINK_TRAIN_NONE;
3085 temp |= FDI_LINK_TRAIN_PATTERN_1;
3086 }
3087 /* BPC in FDI rx is consistent with that in PIPECONF */
3088 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003089 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003090 I915_WRITE(reg, temp);
3091
3092 POSTING_READ(reg);
3093 udelay(100);
3094}
3095
Chris Wilson5dce5b932014-01-20 10:17:36 +00003096bool intel_has_pending_fb_unpin(struct drm_device *dev)
3097{
3098 struct intel_crtc *crtc;
3099
3100 /* Note that we don't need to be called with mode_config.lock here
3101 * as our list of CRTC objects is static for the lifetime of the
3102 * device and so cannot disappear as we iterate. Similarly, we can
3103 * happily treat the predicates as racy, atomic checks as userspace
3104 * cannot claim and pin a new fb without at least acquring the
3105 * struct_mutex and so serialising with us.
3106 */
3107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3108 if (atomic_read(&crtc->unpin_work_count) == 0)
3109 continue;
3110
3111 if (crtc->unpin_work)
3112 intel_wait_for_vblank(dev, crtc->pipe);
3113
3114 return true;
3115 }
3116
3117 return false;
3118}
3119
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003120static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3121{
Chris Wilson0f911282012-04-17 10:05:38 +01003122 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003124
3125 if (crtc->fb == NULL)
3126 return;
3127
Daniel Vetter2c10d572012-12-20 21:24:07 +01003128 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3129
Chris Wilson5bb61642012-09-27 21:25:58 +01003130 wait_event(dev_priv->pending_flip_queue,
3131 !intel_crtc_has_pending_flip(crtc));
3132
Chris Wilson0f911282012-04-17 10:05:38 +01003133 mutex_lock(&dev->struct_mutex);
3134 intel_finish_fb(crtc->fb);
3135 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003136}
3137
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003138/* Program iCLKIP clock to the desired frequency */
3139static void lpt_program_iclkip(struct drm_crtc *crtc)
3140{
3141 struct drm_device *dev = crtc->dev;
3142 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003143 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003144 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3145 u32 temp;
3146
Daniel Vetter09153002012-12-12 14:06:44 +01003147 mutex_lock(&dev_priv->dpio_lock);
3148
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003149 /* It is necessary to ungate the pixclk gate prior to programming
3150 * the divisors, and gate it back when it is done.
3151 */
3152 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3153
3154 /* Disable SSCCTL */
3155 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003156 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3157 SBI_SSCCTL_DISABLE,
3158 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003159
3160 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003161 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003162 auxdiv = 1;
3163 divsel = 0x41;
3164 phaseinc = 0x20;
3165 } else {
3166 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003167 * but the adjusted_mode->crtc_clock in in KHz. To get the
3168 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003169 * convert the virtual clock precision to KHz here for higher
3170 * precision.
3171 */
3172 u32 iclk_virtual_root_freq = 172800 * 1000;
3173 u32 iclk_pi_range = 64;
3174 u32 desired_divisor, msb_divisor_value, pi_value;
3175
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003176 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003177 msb_divisor_value = desired_divisor / iclk_pi_range;
3178 pi_value = desired_divisor % iclk_pi_range;
3179
3180 auxdiv = 0;
3181 divsel = msb_divisor_value - 2;
3182 phaseinc = pi_value;
3183 }
3184
3185 /* This should not happen with any sane values */
3186 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3187 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3188 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3189 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3190
3191 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003192 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003193 auxdiv,
3194 divsel,
3195 phasedir,
3196 phaseinc);
3197
3198 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003199 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003200 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3201 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3202 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3203 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3204 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3205 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003206 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003207
3208 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003209 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003210 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3211 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003212 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003213
3214 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003215 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003216 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003217 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003218
3219 /* Wait for initialization time */
3220 udelay(24);
3221
3222 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003223
3224 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003225}
3226
Daniel Vetter275f01b22013-05-03 11:49:47 +02003227static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3228 enum pipe pch_transcoder)
3229{
3230 struct drm_device *dev = crtc->base.dev;
3231 struct drm_i915_private *dev_priv = dev->dev_private;
3232 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3233
3234 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3235 I915_READ(HTOTAL(cpu_transcoder)));
3236 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3237 I915_READ(HBLANK(cpu_transcoder)));
3238 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3239 I915_READ(HSYNC(cpu_transcoder)));
3240
3241 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3242 I915_READ(VTOTAL(cpu_transcoder)));
3243 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3244 I915_READ(VBLANK(cpu_transcoder)));
3245 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3246 I915_READ(VSYNC(cpu_transcoder)));
3247 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3248 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3249}
3250
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003251static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3252{
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254 uint32_t temp;
3255
3256 temp = I915_READ(SOUTH_CHICKEN1);
3257 if (temp & FDI_BC_BIFURCATION_SELECT)
3258 return;
3259
3260 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3261 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3262
3263 temp |= FDI_BC_BIFURCATION_SELECT;
3264 DRM_DEBUG_KMS("enabling fdi C rx\n");
3265 I915_WRITE(SOUTH_CHICKEN1, temp);
3266 POSTING_READ(SOUTH_CHICKEN1);
3267}
3268
3269static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3270{
3271 struct drm_device *dev = intel_crtc->base.dev;
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273
3274 switch (intel_crtc->pipe) {
3275 case PIPE_A:
3276 break;
3277 case PIPE_B:
3278 if (intel_crtc->config.fdi_lanes > 2)
3279 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3280 else
3281 cpt_enable_fdi_bc_bifurcation(dev);
3282
3283 break;
3284 case PIPE_C:
3285 cpt_enable_fdi_bc_bifurcation(dev);
3286
3287 break;
3288 default:
3289 BUG();
3290 }
3291}
3292
Jesse Barnesf67a5592011-01-05 10:31:48 -08003293/*
3294 * Enable PCH resources required for PCH ports:
3295 * - PCH PLLs
3296 * - FDI training & RX/TX
3297 * - update transcoder timings
3298 * - DP transcoding bits
3299 * - transcoder
3300 */
3301static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003302{
3303 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3306 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003307 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003308
Daniel Vetterab9412b2013-05-03 11:49:46 +02003309 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003310
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003311 if (IS_IVYBRIDGE(dev))
3312 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3313
Daniel Vettercd986ab2012-10-26 10:58:12 +02003314 /* Write the TU size bits before fdi link training, so that error
3315 * detection works. */
3316 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3317 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3318
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003319 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003320 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003321
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003322 /* We need to program the right clock selection before writing the pixel
3323 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003324 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003325 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003326
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003327 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003328 temp |= TRANS_DPLL_ENABLE(pipe);
3329 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003330 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003331 temp |= sel;
3332 else
3333 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003334 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003335 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003336
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003337 /* XXX: pch pll's can be enabled any time before we enable the PCH
3338 * transcoder, and we actually should do this to not upset any PCH
3339 * transcoder that already use the clock when we share it.
3340 *
3341 * Note that enable_shared_dpll tries to do the right thing, but
3342 * get_shared_dpll unconditionally resets the pll - we need that to have
3343 * the right LVDS enable sequence. */
3344 ironlake_enable_shared_dpll(intel_crtc);
3345
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003346 /* set transcoder timing, panel must allow it */
3347 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003348 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003349
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003350 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003351
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003352 /* For PCH DP, enable TRANS_DP_CTL */
3353 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003354 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3355 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003356 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 reg = TRANS_DP_CTL(pipe);
3358 temp = I915_READ(reg);
3359 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003360 TRANS_DP_SYNC_MASK |
3361 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 temp |= (TRANS_DP_OUTPUT_ENABLE |
3363 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003364 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003365
3366 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003367 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003368 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003370
3371 switch (intel_trans_dp_port_sel(crtc)) {
3372 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003374 break;
3375 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003376 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003377 break;
3378 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003380 break;
3381 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003382 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003383 }
3384
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003386 }
3387
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003388 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003389}
3390
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003391static void lpt_pch_enable(struct drm_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003396 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003397
Daniel Vetterab9412b2013-05-03 11:49:46 +02003398 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003399
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003400 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003401
Paulo Zanoni0540e482012-10-31 18:12:40 -02003402 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003403 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003404
Paulo Zanoni937bb612012-10-31 18:12:47 -02003405 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003406}
3407
Daniel Vettere2b78262013-06-07 23:10:03 +02003408static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003409{
Daniel Vettere2b78262013-06-07 23:10:03 +02003410 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003411
3412 if (pll == NULL)
3413 return;
3414
3415 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003416 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003417 return;
3418 }
3419
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003420 if (--pll->refcount == 0) {
3421 WARN_ON(pll->on);
3422 WARN_ON(pll->active);
3423 }
3424
Daniel Vettera43f6e02013-06-07 23:10:32 +02003425 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003426}
3427
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003428static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003429{
Daniel Vettere2b78262013-06-07 23:10:03 +02003430 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3431 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3432 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003433
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003434 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003435 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3436 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003437 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003438 }
3439
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003440 if (HAS_PCH_IBX(dev_priv->dev)) {
3441 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003442 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003443 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003444
Daniel Vetter46edb022013-06-05 13:34:12 +02003445 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3446 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003447
3448 goto found;
3449 }
3450
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003451 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3452 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003453
3454 /* Only want to check enabled timings first */
3455 if (pll->refcount == 0)
3456 continue;
3457
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003458 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3459 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003460 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003461 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003462 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003463
3464 goto found;
3465 }
3466 }
3467
3468 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003469 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3470 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003471 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003472 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3473 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003474 goto found;
3475 }
3476 }
3477
3478 return NULL;
3479
3480found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003481 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003482 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3483 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003484
Daniel Vettercdbd2312013-06-05 13:34:03 +02003485 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003486 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3487 sizeof(pll->hw_state));
3488
Daniel Vetter46edb022013-06-05 13:34:12 +02003489 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003490 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003491 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003492
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003493 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003494 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003495 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003496
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003497 return pll;
3498}
3499
Daniel Vettera1520312013-05-03 11:49:50 +02003500static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003501{
3502 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003503 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003504 u32 temp;
3505
3506 temp = I915_READ(dslreg);
3507 udelay(500);
3508 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003509 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003510 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003511 }
3512}
3513
Jesse Barnesb074cec2013-04-25 12:55:02 -07003514static void ironlake_pfit_enable(struct intel_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->base.dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 int pipe = crtc->pipe;
3519
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003520 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003521 /* Force use of hard-coded filter coefficients
3522 * as some pre-programmed values are broken,
3523 * e.g. x201.
3524 */
3525 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3526 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3527 PF_PIPE_SEL_IVB(pipe));
3528 else
3529 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3530 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3531 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003532 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003533}
3534
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003535static void intel_enable_planes(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3539 struct intel_plane *intel_plane;
3540
3541 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3542 if (intel_plane->pipe == pipe)
3543 intel_plane_restore(&intel_plane->base);
3544}
3545
3546static void intel_disable_planes(struct drm_crtc *crtc)
3547{
3548 struct drm_device *dev = crtc->dev;
3549 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3550 struct intel_plane *intel_plane;
3551
3552 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3553 if (intel_plane->pipe == pipe)
3554 intel_plane_disable(&intel_plane->base);
3555}
3556
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003557void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003558{
3559 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3560
3561 if (!crtc->config.ips_enabled)
3562 return;
3563
3564 /* We can only enable IPS after we enable a plane and wait for a vblank.
3565 * We guarantee that the plane is enabled by calling intel_enable_ips
3566 * only after intel_enable_plane. And intel_enable_plane already waits
3567 * for a vblank, so all we need to do here is to enable the IPS bit. */
3568 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003569 if (IS_BROADWELL(crtc->base.dev)) {
3570 mutex_lock(&dev_priv->rps.hw_lock);
3571 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3572 mutex_unlock(&dev_priv->rps.hw_lock);
3573 /* Quoting Art Runyan: "its not safe to expect any particular
3574 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003575 * mailbox." Moreover, the mailbox may return a bogus state,
3576 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003577 */
3578 } else {
3579 I915_WRITE(IPS_CTL, IPS_ENABLE);
3580 /* The bit only becomes 1 in the next vblank, so this wait here
3581 * is essentially intel_wait_for_vblank. If we don't have this
3582 * and don't wait for vblanks until the end of crtc_enable, then
3583 * the HW state readout code will complain that the expected
3584 * IPS_CTL value is not the one we read. */
3585 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3586 DRM_ERROR("Timed out waiting for IPS enable\n");
3587 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003588}
3589
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003590void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003591{
3592 struct drm_device *dev = crtc->base.dev;
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594
3595 if (!crtc->config.ips_enabled)
3596 return;
3597
3598 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003599 if (IS_BROADWELL(crtc->base.dev)) {
3600 mutex_lock(&dev_priv->rps.hw_lock);
3601 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3602 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003603 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003604 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003605 POSTING_READ(IPS_CTL);
3606 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003607
3608 /* We need to wait for a vblank before we can disable the plane. */
3609 intel_wait_for_vblank(dev, crtc->pipe);
3610}
3611
3612/** Loads the palette/gamma unit for the CRTC with the prepared values */
3613static void intel_crtc_load_lut(struct drm_crtc *crtc)
3614{
3615 struct drm_device *dev = crtc->dev;
3616 struct drm_i915_private *dev_priv = dev->dev_private;
3617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3618 enum pipe pipe = intel_crtc->pipe;
3619 int palreg = PALETTE(pipe);
3620 int i;
3621 bool reenable_ips = false;
3622
3623 /* The clocks have to be on to load the palette. */
3624 if (!crtc->enabled || !intel_crtc->active)
3625 return;
3626
3627 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3628 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3629 assert_dsi_pll_enabled(dev_priv);
3630 else
3631 assert_pll_enabled(dev_priv, pipe);
3632 }
3633
3634 /* use legacy palette for Ironlake */
3635 if (HAS_PCH_SPLIT(dev))
3636 palreg = LGC_PALETTE(pipe);
3637
3638 /* Workaround : Do not read or write the pipe palette/gamma data while
3639 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3640 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003641 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003642 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3643 GAMMA_MODE_MODE_SPLIT)) {
3644 hsw_disable_ips(intel_crtc);
3645 reenable_ips = true;
3646 }
3647
3648 for (i = 0; i < 256; i++) {
3649 I915_WRITE(palreg + 4 * i,
3650 (intel_crtc->lut_r[i] << 16) |
3651 (intel_crtc->lut_g[i] << 8) |
3652 intel_crtc->lut_b[i]);
3653 }
3654
3655 if (reenable_ips)
3656 hsw_enable_ips(intel_crtc);
3657}
3658
Jesse Barnesf67a5592011-01-05 10:31:48 -08003659static void ironlake_crtc_enable(struct drm_crtc *crtc)
3660{
3661 struct drm_device *dev = crtc->dev;
3662 struct drm_i915_private *dev_priv = dev->dev_private;
3663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003664 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003665 int pipe = intel_crtc->pipe;
3666 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003667
Daniel Vetter08a48462012-07-02 11:43:47 +02003668 WARN_ON(!crtc->enabled);
3669
Jesse Barnesf67a5592011-01-05 10:31:48 -08003670 if (intel_crtc->active)
3671 return;
3672
3673 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003674
3675 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3676 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3677
Daniel Vetterf6736a12013-06-05 13:34:30 +02003678 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003679 if (encoder->pre_enable)
3680 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003681
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003682 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003683 /* Note: FDI PLL enabling _must_ be done before we enable the
3684 * cpu pipes, hence this is separate from all the other fdi/pch
3685 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003686 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003687 } else {
3688 assert_fdi_tx_disabled(dev_priv, pipe);
3689 assert_fdi_rx_disabled(dev_priv, pipe);
3690 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003691
Jesse Barnesb074cec2013-04-25 12:55:02 -07003692 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003693
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003694 /*
3695 * On ILK+ LUT must be loaded before the pipe is running but with
3696 * clocks enabled
3697 */
3698 intel_crtc_load_lut(crtc);
3699
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003700 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003701 intel_enable_pipe(intel_crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003702 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003703 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003704 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003705
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003706 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003707 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003708
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003709 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003710 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003711 mutex_unlock(&dev->struct_mutex);
3712
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003713 for_each_encoder_on_crtc(dev, crtc, encoder)
3714 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003715
3716 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003717 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003718
3719 /*
3720 * There seems to be a race in PCH platform hw (at least on some
3721 * outputs) where an enabled pipe still completes any pageflip right
3722 * away (as if the pipe is off) instead of waiting for vblank. As soon
3723 * as the first vblank happend, everything works as expected. Hence just
3724 * wait for one vblank before returning to avoid strange things
3725 * happening.
3726 */
3727 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003728}
3729
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003730/* IPS only exists on ULT machines and is tied to pipe A. */
3731static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3732{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003733 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003734}
3735
Ville Syrjälädda9a662013-09-19 17:00:37 -03003736static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3737{
3738 struct drm_device *dev = crtc->dev;
3739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
3742 int plane = intel_crtc->plane;
3743
Matt Roper262ca2b2014-03-18 17:22:55 -07003744 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003745 intel_enable_planes(crtc);
3746 intel_crtc_update_cursor(crtc, true);
3747
3748 hsw_enable_ips(intel_crtc);
3749
3750 mutex_lock(&dev->struct_mutex);
3751 intel_update_fbc(dev);
3752 mutex_unlock(&dev->struct_mutex);
3753}
3754
3755static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3756{
3757 struct drm_device *dev = crtc->dev;
3758 struct drm_i915_private *dev_priv = dev->dev_private;
3759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3760 int pipe = intel_crtc->pipe;
3761 int plane = intel_crtc->plane;
3762
3763 intel_crtc_wait_for_pending_flips(crtc);
3764 drm_vblank_off(dev, pipe);
3765
3766 /* FBC must be disabled before disabling the plane on HSW. */
3767 if (dev_priv->fbc.plane == plane)
3768 intel_disable_fbc(dev);
3769
3770 hsw_disable_ips(intel_crtc);
3771
3772 intel_crtc_update_cursor(crtc, false);
3773 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003774 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003775}
3776
Paulo Zanonie4916942013-09-20 16:21:19 -03003777/*
3778 * This implements the workaround described in the "notes" section of the mode
3779 * set sequence documentation. When going from no pipes or single pipe to
3780 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3781 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3782 */
3783static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3784{
3785 struct drm_device *dev = crtc->base.dev;
3786 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3787
3788 /* We want to get the other_active_crtc only if there's only 1 other
3789 * active crtc. */
3790 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3791 if (!crtc_it->active || crtc_it == crtc)
3792 continue;
3793
3794 if (other_active_crtc)
3795 return;
3796
3797 other_active_crtc = crtc_it;
3798 }
3799 if (!other_active_crtc)
3800 return;
3801
3802 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3803 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3804}
3805
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003806static void haswell_crtc_enable(struct drm_crtc *crtc)
3807{
3808 struct drm_device *dev = crtc->dev;
3809 struct drm_i915_private *dev_priv = dev->dev_private;
3810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3811 struct intel_encoder *encoder;
3812 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003813
3814 WARN_ON(!crtc->enabled);
3815
3816 if (intel_crtc->active)
3817 return;
3818
3819 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003820
3821 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3822 if (intel_crtc->config.has_pch_encoder)
3823 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3824
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003825 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003826 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003827
3828 for_each_encoder_on_crtc(dev, crtc, encoder)
3829 if (encoder->pre_enable)
3830 encoder->pre_enable(encoder);
3831
Paulo Zanoni1f544382012-10-24 11:32:00 -02003832 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003833
Jesse Barnesb074cec2013-04-25 12:55:02 -07003834 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003835
3836 /*
3837 * On ILK+ LUT must be loaded before the pipe is running but with
3838 * clocks enabled
3839 */
3840 intel_crtc_load_lut(crtc);
3841
Paulo Zanoni1f544382012-10-24 11:32:00 -02003842 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003843 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003844
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003845 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003846 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003847
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003848 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003849 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003850
Jani Nikula8807e552013-08-30 19:40:32 +03003851 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003852 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003853 intel_opregion_notify_encoder(encoder, true);
3854 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003855
Paulo Zanonie4916942013-09-20 16:21:19 -03003856 /* If we change the relative order between pipe/planes enabling, we need
3857 * to change the workaround. */
3858 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003859 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003860}
3861
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003862static void ironlake_pfit_disable(struct intel_crtc *crtc)
3863{
3864 struct drm_device *dev = crtc->base.dev;
3865 struct drm_i915_private *dev_priv = dev->dev_private;
3866 int pipe = crtc->pipe;
3867
3868 /* To avoid upsetting the power well on haswell only disable the pfit if
3869 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003870 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003871 I915_WRITE(PF_CTL(pipe), 0);
3872 I915_WRITE(PF_WIN_POS(pipe), 0);
3873 I915_WRITE(PF_WIN_SZ(pipe), 0);
3874 }
3875}
3876
Jesse Barnes6be4a602010-09-10 10:26:01 -07003877static void ironlake_crtc_disable(struct drm_crtc *crtc)
3878{
3879 struct drm_device *dev = crtc->dev;
3880 struct drm_i915_private *dev_priv = dev->dev_private;
3881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003882 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003883 int pipe = intel_crtc->pipe;
3884 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003885 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003886
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003887
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003888 if (!intel_crtc->active)
3889 return;
3890
Daniel Vetterea9d7582012-07-10 10:42:52 +02003891 for_each_encoder_on_crtc(dev, crtc, encoder)
3892 encoder->disable(encoder);
3893
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003894 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003895 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003896
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003897 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003898 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003899
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003900 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003901 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003902 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003903
Daniel Vetterd925c592013-06-05 13:34:04 +02003904 if (intel_crtc->config.has_pch_encoder)
3905 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3906
Jesse Barnesb24e7172011-01-04 15:09:30 -08003907 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003908
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003909 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003910
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003911 for_each_encoder_on_crtc(dev, crtc, encoder)
3912 if (encoder->post_disable)
3913 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003914
Daniel Vetterd925c592013-06-05 13:34:04 +02003915 if (intel_crtc->config.has_pch_encoder) {
3916 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003917
Daniel Vetterd925c592013-06-05 13:34:04 +02003918 ironlake_disable_pch_transcoder(dev_priv, pipe);
3919 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003920
Daniel Vetterd925c592013-06-05 13:34:04 +02003921 if (HAS_PCH_CPT(dev)) {
3922 /* disable TRANS_DP_CTL */
3923 reg = TRANS_DP_CTL(pipe);
3924 temp = I915_READ(reg);
3925 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3926 TRANS_DP_PORT_SEL_MASK);
3927 temp |= TRANS_DP_PORT_SEL_NONE;
3928 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003929
Daniel Vetterd925c592013-06-05 13:34:04 +02003930 /* disable DPLL_SEL */
3931 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003932 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003933 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003934 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003935
3936 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003937 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003938
3939 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003940 }
3941
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003942 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003943 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003944
3945 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003946 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003947 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003948}
3949
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003950static void haswell_crtc_disable(struct drm_crtc *crtc)
3951{
3952 struct drm_device *dev = crtc->dev;
3953 struct drm_i915_private *dev_priv = dev->dev_private;
3954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3955 struct intel_encoder *encoder;
3956 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003957 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003958
3959 if (!intel_crtc->active)
3960 return;
3961
Ville Syrjälädda9a662013-09-19 17:00:37 -03003962 haswell_crtc_disable_planes(crtc);
3963
Jani Nikula8807e552013-08-30 19:40:32 +03003964 for_each_encoder_on_crtc(dev, crtc, encoder) {
3965 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003966 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003967 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003968
Paulo Zanoni86642812013-04-12 17:57:57 -03003969 if (intel_crtc->config.has_pch_encoder)
3970 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003971 intel_disable_pipe(dev_priv, pipe);
3972
Paulo Zanoniad80a812012-10-24 16:06:19 -02003973 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003974
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003975 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003976
Paulo Zanoni1f544382012-10-24 11:32:00 -02003977 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003978
3979 for_each_encoder_on_crtc(dev, crtc, encoder)
3980 if (encoder->post_disable)
3981 encoder->post_disable(encoder);
3982
Daniel Vetter88adfff2013-03-28 10:42:01 +01003983 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003984 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003985 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003986 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003987 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003988
3989 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003990 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003991
3992 mutex_lock(&dev->struct_mutex);
3993 intel_update_fbc(dev);
3994 mutex_unlock(&dev->struct_mutex);
3995}
3996
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003997static void ironlake_crtc_off(struct drm_crtc *crtc)
3998{
3999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004000 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004001}
4002
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004003static void haswell_crtc_off(struct drm_crtc *crtc)
4004{
4005 intel_ddi_put_crtc_pll(crtc);
4006}
4007
Daniel Vetter02e792f2009-09-15 22:57:34 +02004008static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4009{
Daniel Vetter02e792f2009-09-15 22:57:34 +02004010 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01004011 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00004012 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02004013
Chris Wilson23f09ce2010-08-12 13:53:37 +01004014 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00004015 dev_priv->mm.interruptible = false;
4016 (void) intel_overlay_switch_off(intel_crtc->overlay);
4017 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01004018 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02004019 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02004020
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01004021 /* Let userspace switch the overlay on again. In most cases userspace
4022 * has to recompute where to put it anyway.
4023 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02004024}
4025
Egbert Eich61bc95c2013-03-04 09:24:38 -05004026/**
4027 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
4028 * cursor plane briefly if not already running after enabling the display
4029 * plane.
4030 * This workaround avoids occasional blank screens when self refresh is
4031 * enabled.
4032 */
4033static void
4034g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4035{
4036 u32 cntl = I915_READ(CURCNTR(pipe));
4037
4038 if ((cntl & CURSOR_MODE) == 0) {
4039 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4040
4041 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4042 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4043 intel_wait_for_vblank(dev_priv->dev, pipe);
4044 I915_WRITE(CURCNTR(pipe), cntl);
4045 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4046 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4047 }
4048}
4049
Jesse Barnes2dd24552013-04-25 12:55:01 -07004050static void i9xx_pfit_enable(struct intel_crtc *crtc)
4051{
4052 struct drm_device *dev = crtc->base.dev;
4053 struct drm_i915_private *dev_priv = dev->dev_private;
4054 struct intel_crtc_config *pipe_config = &crtc->config;
4055
Daniel Vetter328d8e82013-05-08 10:36:31 +02004056 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004057 return;
4058
Daniel Vetterc0b03412013-05-28 12:05:54 +02004059 /*
4060 * The panel fitter should only be adjusted whilst the pipe is disabled,
4061 * according to register description and PRM.
4062 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004063 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4064 assert_pipe_disabled(dev_priv, crtc->pipe);
4065
Jesse Barnesb074cec2013-04-25 12:55:02 -07004066 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4067 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004068
4069 /* Border color in case we don't scale up to the full screen. Black by
4070 * default, change to something else for debugging. */
4071 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004072}
4073
Imre Deak77d22dc2014-03-05 16:20:52 +02004074#define for_each_power_domain(domain, mask) \
4075 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4076 if ((1 << (domain)) & (mask))
4077
Imre Deak319be8a2014-03-04 19:22:57 +02004078enum intel_display_power_domain
4079intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004080{
Imre Deak319be8a2014-03-04 19:22:57 +02004081 struct drm_device *dev = intel_encoder->base.dev;
4082 struct intel_digital_port *intel_dig_port;
4083
4084 switch (intel_encoder->type) {
4085 case INTEL_OUTPUT_UNKNOWN:
4086 /* Only DDI platforms should ever use this output type */
4087 WARN_ON_ONCE(!HAS_DDI(dev));
4088 case INTEL_OUTPUT_DISPLAYPORT:
4089 case INTEL_OUTPUT_HDMI:
4090 case INTEL_OUTPUT_EDP:
4091 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4092 switch (intel_dig_port->port) {
4093 case PORT_A:
4094 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4095 case PORT_B:
4096 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4097 case PORT_C:
4098 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4099 case PORT_D:
4100 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4101 default:
4102 WARN_ON_ONCE(1);
4103 return POWER_DOMAIN_PORT_OTHER;
4104 }
4105 case INTEL_OUTPUT_ANALOG:
4106 return POWER_DOMAIN_PORT_CRT;
4107 case INTEL_OUTPUT_DSI:
4108 return POWER_DOMAIN_PORT_DSI;
4109 default:
4110 return POWER_DOMAIN_PORT_OTHER;
4111 }
4112}
4113
4114static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4115{
4116 struct drm_device *dev = crtc->dev;
4117 struct intel_encoder *intel_encoder;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 enum pipe pipe = intel_crtc->pipe;
4120 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004121 unsigned long mask;
4122 enum transcoder transcoder;
4123
4124 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4125
4126 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4127 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4128 if (pfit_enabled)
4129 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4130
Imre Deak319be8a2014-03-04 19:22:57 +02004131 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4132 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4133
Imre Deak77d22dc2014-03-05 16:20:52 +02004134 return mask;
4135}
4136
4137void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4138 bool enable)
4139{
4140 if (dev_priv->power_domains.init_power_on == enable)
4141 return;
4142
4143 if (enable)
4144 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4145 else
4146 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4147
4148 dev_priv->power_domains.init_power_on = enable;
4149}
4150
4151static void modeset_update_crtc_power_domains(struct drm_device *dev)
4152{
4153 struct drm_i915_private *dev_priv = dev->dev_private;
4154 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4155 struct intel_crtc *crtc;
4156
4157 /*
4158 * First get all needed power domains, then put all unneeded, to avoid
4159 * any unnecessary toggling of the power wells.
4160 */
4161 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4162 enum intel_display_power_domain domain;
4163
4164 if (!crtc->base.enabled)
4165 continue;
4166
Imre Deak319be8a2014-03-04 19:22:57 +02004167 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004168
4169 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4170 intel_display_power_get(dev_priv, domain);
4171 }
4172
4173 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4174 enum intel_display_power_domain domain;
4175
4176 for_each_power_domain(domain, crtc->enabled_power_domains)
4177 intel_display_power_put(dev_priv, domain);
4178
4179 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4180 }
4181
4182 intel_display_set_init_power(dev_priv, false);
4183}
4184
Jesse Barnes586f49d2013-11-04 16:06:59 -08004185int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004186{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004187 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004188
Jesse Barnes586f49d2013-11-04 16:06:59 -08004189 /* Obtain SKU information */
4190 mutex_lock(&dev_priv->dpio_lock);
4191 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4192 CCK_FUSE_HPLL_FREQ_MASK;
4193 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004194
Jesse Barnes586f49d2013-11-04 16:06:59 -08004195 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004196}
4197
4198/* Adjust CDclk dividers to allow high res or save power if possible */
4199static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4200{
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 u32 val, cmd;
4203
4204 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4205 cmd = 2;
4206 else if (cdclk == 266)
4207 cmd = 1;
4208 else
4209 cmd = 0;
4210
4211 mutex_lock(&dev_priv->rps.hw_lock);
4212 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4213 val &= ~DSPFREQGUAR_MASK;
4214 val |= (cmd << DSPFREQGUAR_SHIFT);
4215 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4216 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4217 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4218 50)) {
4219 DRM_ERROR("timed out waiting for CDclk change\n");
4220 }
4221 mutex_unlock(&dev_priv->rps.hw_lock);
4222
4223 if (cdclk == 400) {
4224 u32 divider, vco;
4225
4226 vco = valleyview_get_vco(dev_priv);
4227 divider = ((vco << 1) / cdclk) - 1;
4228
4229 mutex_lock(&dev_priv->dpio_lock);
4230 /* adjust cdclk divider */
4231 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4232 val &= ~0xf;
4233 val |= divider;
4234 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4235 mutex_unlock(&dev_priv->dpio_lock);
4236 }
4237
4238 mutex_lock(&dev_priv->dpio_lock);
4239 /* adjust self-refresh exit latency value */
4240 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4241 val &= ~0x7f;
4242
4243 /*
4244 * For high bandwidth configs, we set a higher latency in the bunit
4245 * so that the core display fetch happens in time to avoid underruns.
4246 */
4247 if (cdclk == 400)
4248 val |= 4500 / 250; /* 4.5 usec */
4249 else
4250 val |= 3000 / 250; /* 3.0 usec */
4251 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4252 mutex_unlock(&dev_priv->dpio_lock);
4253
4254 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4255 intel_i2c_reset(dev);
4256}
4257
4258static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4259{
4260 int cur_cdclk, vco;
4261 int divider;
4262
4263 vco = valleyview_get_vco(dev_priv);
4264
4265 mutex_lock(&dev_priv->dpio_lock);
4266 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4267 mutex_unlock(&dev_priv->dpio_lock);
4268
4269 divider &= 0xf;
4270
4271 cur_cdclk = (vco << 1) / (divider + 1);
4272
4273 return cur_cdclk;
4274}
4275
4276static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4277 int max_pixclk)
4278{
4279 int cur_cdclk;
4280
4281 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4282
4283 /*
4284 * Really only a few cases to deal with, as only 4 CDclks are supported:
4285 * 200MHz
4286 * 267MHz
4287 * 320MHz
4288 * 400MHz
4289 * So we check to see whether we're above 90% of the lower bin and
4290 * adjust if needed.
4291 */
4292 if (max_pixclk > 288000) {
4293 return 400;
4294 } else if (max_pixclk > 240000) {
4295 return 320;
4296 } else
4297 return 266;
4298 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4299}
4300
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004301/* compute the max pixel clock for new configuration */
4302static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004303{
4304 struct drm_device *dev = dev_priv->dev;
4305 struct intel_crtc *intel_crtc;
4306 int max_pixclk = 0;
4307
4308 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4309 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004310 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004311 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004312 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004313 }
4314
4315 return max_pixclk;
4316}
4317
4318static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004319 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004320{
4321 struct drm_i915_private *dev_priv = dev->dev_private;
4322 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004323 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004324 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4325
4326 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4327 return;
4328
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004329 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004330 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4331 base.head)
4332 if (intel_crtc->base.enabled)
4333 *prepare_pipes |= (1 << intel_crtc->pipe);
4334}
4335
4336static void valleyview_modeset_global_resources(struct drm_device *dev)
4337{
4338 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004339 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004340 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4341 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4342
4343 if (req_cdclk != cur_cdclk)
4344 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004345 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004346}
4347
Jesse Barnes89b667f2013-04-18 14:51:36 -07004348static void valleyview_crtc_enable(struct drm_crtc *crtc)
4349{
4350 struct drm_device *dev = crtc->dev;
4351 struct drm_i915_private *dev_priv = dev->dev_private;
4352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4353 struct intel_encoder *encoder;
4354 int pipe = intel_crtc->pipe;
4355 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004356 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004357
4358 WARN_ON(!crtc->enabled);
4359
4360 if (intel_crtc->active)
4361 return;
4362
4363 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004364
Jesse Barnes89b667f2013-04-18 14:51:36 -07004365 for_each_encoder_on_crtc(dev, crtc, encoder)
4366 if (encoder->pre_pll_enable)
4367 encoder->pre_pll_enable(encoder);
4368
Jani Nikula23538ef2013-08-27 15:12:22 +03004369 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4370
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004371 if (!is_dsi)
4372 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004373
4374 for_each_encoder_on_crtc(dev, crtc, encoder)
4375 if (encoder->pre_enable)
4376 encoder->pre_enable(encoder);
4377
Jesse Barnes2dd24552013-04-25 12:55:01 -07004378 i9xx_pfit_enable(intel_crtc);
4379
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004380 intel_crtc_load_lut(crtc);
4381
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004382 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004383 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004384 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Matt Roper262ca2b2014-03-18 17:22:55 -07004385 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004386 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004387 intel_crtc_update_cursor(crtc, true);
4388
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004389 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004390
4391 for_each_encoder_on_crtc(dev, crtc, encoder)
4392 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004393}
4394
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004395static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004396{
4397 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004398 struct drm_i915_private *dev_priv = dev->dev_private;
4399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004400 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004401 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004402 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004403
Daniel Vetter08a48462012-07-02 11:43:47 +02004404 WARN_ON(!crtc->enabled);
4405
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004406 if (intel_crtc->active)
4407 return;
4408
4409 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004410
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004411 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004412 if (encoder->pre_enable)
4413 encoder->pre_enable(encoder);
4414
Daniel Vetterf6736a12013-06-05 13:34:30 +02004415 i9xx_enable_pll(intel_crtc);
4416
Jesse Barnes2dd24552013-04-25 12:55:01 -07004417 i9xx_pfit_enable(intel_crtc);
4418
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004419 intel_crtc_load_lut(crtc);
4420
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004421 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004422 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004423 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Matt Roper262ca2b2014-03-18 17:22:55 -07004424 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004425 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004426 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004427 if (IS_G4X(dev))
4428 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004429 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004430
4431 /* Give the overlay scaler a chance to enable if it's on this pipe */
4432 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004433
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004434 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004435
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004436 for_each_encoder_on_crtc(dev, crtc, encoder)
4437 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004438}
4439
Daniel Vetter87476d62013-04-11 16:29:06 +02004440static void i9xx_pfit_disable(struct intel_crtc *crtc)
4441{
4442 struct drm_device *dev = crtc->base.dev;
4443 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004444
4445 if (!crtc->config.gmch_pfit.control)
4446 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004447
4448 assert_pipe_disabled(dev_priv, crtc->pipe);
4449
Daniel Vetter328d8e82013-05-08 10:36:31 +02004450 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4451 I915_READ(PFIT_CONTROL));
4452 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004453}
4454
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004455static void i9xx_crtc_disable(struct drm_crtc *crtc)
4456{
4457 struct drm_device *dev = crtc->dev;
4458 struct drm_i915_private *dev_priv = dev->dev_private;
4459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004460 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004461 int pipe = intel_crtc->pipe;
4462 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004463
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004464 if (!intel_crtc->active)
4465 return;
4466
Daniel Vetterea9d7582012-07-10 10:42:52 +02004467 for_each_encoder_on_crtc(dev, crtc, encoder)
4468 encoder->disable(encoder);
4469
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004470 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004471 intel_crtc_wait_for_pending_flips(crtc);
4472 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004473
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004474 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004475 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004476
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004477 intel_crtc_dpms_overlay(intel_crtc, false);
4478 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004479 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07004480 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004481
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004482 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004483 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004484
Daniel Vetter87476d62013-04-11 16:29:06 +02004485 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004486
Jesse Barnes89b667f2013-04-18 14:51:36 -07004487 for_each_encoder_on_crtc(dev, crtc, encoder)
4488 if (encoder->post_disable)
4489 encoder->post_disable(encoder);
4490
Jesse Barnesf6071162013-10-01 10:41:38 -07004491 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4492 vlv_disable_pll(dev_priv, pipe);
4493 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004494 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004495
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004496 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004497 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004498
Chris Wilson6b383a72010-09-13 13:54:26 +01004499 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004500}
4501
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004502static void i9xx_crtc_off(struct drm_crtc *crtc)
4503{
4504}
4505
Daniel Vetter976f8a22012-07-08 22:34:21 +02004506static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4507 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004508{
4509 struct drm_device *dev = crtc->dev;
4510 struct drm_i915_master_private *master_priv;
4511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4512 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004513
4514 if (!dev->primary->master)
4515 return;
4516
4517 master_priv = dev->primary->master->driver_priv;
4518 if (!master_priv->sarea_priv)
4519 return;
4520
Jesse Barnes79e53942008-11-07 14:24:08 -08004521 switch (pipe) {
4522 case 0:
4523 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4524 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4525 break;
4526 case 1:
4527 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4528 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4529 break;
4530 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004531 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004532 break;
4533 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004534}
4535
Daniel Vetter976f8a22012-07-08 22:34:21 +02004536/**
4537 * Sets the power management mode of the pipe and plane.
4538 */
4539void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004540{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004541 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004542 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004543 struct intel_encoder *intel_encoder;
4544 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004545
Daniel Vetter976f8a22012-07-08 22:34:21 +02004546 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4547 enable |= intel_encoder->connectors_active;
4548
4549 if (enable)
4550 dev_priv->display.crtc_enable(crtc);
4551 else
4552 dev_priv->display.crtc_disable(crtc);
4553
4554 intel_crtc_update_sarea(crtc, enable);
4555}
4556
Daniel Vetter976f8a22012-07-08 22:34:21 +02004557static void intel_crtc_disable(struct drm_crtc *crtc)
4558{
4559 struct drm_device *dev = crtc->dev;
4560 struct drm_connector *connector;
4561 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004563
4564 /* crtc should still be enabled when we disable it. */
4565 WARN_ON(!crtc->enabled);
4566
4567 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004568 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004569 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004570 dev_priv->display.off(crtc);
4571
Chris Wilson931872f2012-01-16 23:01:13 +00004572 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004573 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004574 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004575
4576 if (crtc->fb) {
4577 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004578 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004579 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004580 crtc->fb = NULL;
4581 }
4582
4583 /* Update computed state. */
4584 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4585 if (!connector->encoder || !connector->encoder->crtc)
4586 continue;
4587
4588 if (connector->encoder->crtc != crtc)
4589 continue;
4590
4591 connector->dpms = DRM_MODE_DPMS_OFF;
4592 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004593 }
4594}
4595
Chris Wilsonea5b2132010-08-04 13:50:23 +01004596void intel_encoder_destroy(struct drm_encoder *encoder)
4597{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004598 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004599
Chris Wilsonea5b2132010-08-04 13:50:23 +01004600 drm_encoder_cleanup(encoder);
4601 kfree(intel_encoder);
4602}
4603
Damien Lespiau92373292013-08-08 22:28:57 +01004604/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004605 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4606 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004607static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004608{
4609 if (mode == DRM_MODE_DPMS_ON) {
4610 encoder->connectors_active = true;
4611
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004612 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004613 } else {
4614 encoder->connectors_active = false;
4615
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004616 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004617 }
4618}
4619
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004620/* Cross check the actual hw state with our own modeset state tracking (and it's
4621 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004622static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004623{
4624 if (connector->get_hw_state(connector)) {
4625 struct intel_encoder *encoder = connector->encoder;
4626 struct drm_crtc *crtc;
4627 bool encoder_enabled;
4628 enum pipe pipe;
4629
4630 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4631 connector->base.base.id,
4632 drm_get_connector_name(&connector->base));
4633
4634 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4635 "wrong connector dpms state\n");
4636 WARN(connector->base.encoder != &encoder->base,
4637 "active connector not linked to encoder\n");
4638 WARN(!encoder->connectors_active,
4639 "encoder->connectors_active not set\n");
4640
4641 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4642 WARN(!encoder_enabled, "encoder not enabled\n");
4643 if (WARN_ON(!encoder->base.crtc))
4644 return;
4645
4646 crtc = encoder->base.crtc;
4647
4648 WARN(!crtc->enabled, "crtc not enabled\n");
4649 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4650 WARN(pipe != to_intel_crtc(crtc)->pipe,
4651 "encoder active on the wrong pipe\n");
4652 }
4653}
4654
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004655/* Even simpler default implementation, if there's really no special case to
4656 * consider. */
4657void intel_connector_dpms(struct drm_connector *connector, int mode)
4658{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004659 /* All the simple cases only support two dpms states. */
4660 if (mode != DRM_MODE_DPMS_ON)
4661 mode = DRM_MODE_DPMS_OFF;
4662
4663 if (mode == connector->dpms)
4664 return;
4665
4666 connector->dpms = mode;
4667
4668 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004669 if (connector->encoder)
4670 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004671
Daniel Vetterb9805142012-08-31 17:37:33 +02004672 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004673}
4674
Daniel Vetterf0947c32012-07-02 13:10:34 +02004675/* Simple connector->get_hw_state implementation for encoders that support only
4676 * one connector and no cloning and hence the encoder state determines the state
4677 * of the connector. */
4678bool intel_connector_get_hw_state(struct intel_connector *connector)
4679{
Daniel Vetter24929352012-07-02 20:28:59 +02004680 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004681 struct intel_encoder *encoder = connector->encoder;
4682
4683 return encoder->get_hw_state(encoder, &pipe);
4684}
4685
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004686static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4687 struct intel_crtc_config *pipe_config)
4688{
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690 struct intel_crtc *pipe_B_crtc =
4691 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4692
4693 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4694 pipe_name(pipe), pipe_config->fdi_lanes);
4695 if (pipe_config->fdi_lanes > 4) {
4696 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4697 pipe_name(pipe), pipe_config->fdi_lanes);
4698 return false;
4699 }
4700
Paulo Zanonibafb6552013-11-02 21:07:44 -07004701 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004702 if (pipe_config->fdi_lanes > 2) {
4703 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4704 pipe_config->fdi_lanes);
4705 return false;
4706 } else {
4707 return true;
4708 }
4709 }
4710
4711 if (INTEL_INFO(dev)->num_pipes == 2)
4712 return true;
4713
4714 /* Ivybridge 3 pipe is really complicated */
4715 switch (pipe) {
4716 case PIPE_A:
4717 return true;
4718 case PIPE_B:
4719 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4720 pipe_config->fdi_lanes > 2) {
4721 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4722 pipe_name(pipe), pipe_config->fdi_lanes);
4723 return false;
4724 }
4725 return true;
4726 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004727 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004728 pipe_B_crtc->config.fdi_lanes <= 2) {
4729 if (pipe_config->fdi_lanes > 2) {
4730 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4731 pipe_name(pipe), pipe_config->fdi_lanes);
4732 return false;
4733 }
4734 } else {
4735 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4736 return false;
4737 }
4738 return true;
4739 default:
4740 BUG();
4741 }
4742}
4743
Daniel Vettere29c22c2013-02-21 00:00:16 +01004744#define RETRY 1
4745static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4746 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004747{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004748 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004749 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004750 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004751 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004752
Daniel Vettere29c22c2013-02-21 00:00:16 +01004753retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004754 /* FDI is a binary signal running at ~2.7GHz, encoding
4755 * each output octet as 10 bits. The actual frequency
4756 * is stored as a divider into a 100MHz clock, and the
4757 * mode pixel clock is stored in units of 1KHz.
4758 * Hence the bw of each lane in terms of the mode signal
4759 * is:
4760 */
4761 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4762
Damien Lespiau241bfc32013-09-25 16:45:37 +01004763 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004764
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004765 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004766 pipe_config->pipe_bpp);
4767
4768 pipe_config->fdi_lanes = lane;
4769
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004770 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004771 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004772
Daniel Vettere29c22c2013-02-21 00:00:16 +01004773 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4774 intel_crtc->pipe, pipe_config);
4775 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4776 pipe_config->pipe_bpp -= 2*3;
4777 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4778 pipe_config->pipe_bpp);
4779 needs_recompute = true;
4780 pipe_config->bw_constrained = true;
4781
4782 goto retry;
4783 }
4784
4785 if (needs_recompute)
4786 return RETRY;
4787
4788 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004789}
4790
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004791static void hsw_compute_ips_config(struct intel_crtc *crtc,
4792 struct intel_crtc_config *pipe_config)
4793{
Jani Nikulad330a952014-01-21 11:24:25 +02004794 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004795 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004796 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004797}
4798
Daniel Vettera43f6e02013-06-07 23:10:32 +02004799static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004800 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004801{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004802 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004803 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004804
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004805 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004806 if (INTEL_INFO(dev)->gen < 4) {
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 int clock_limit =
4809 dev_priv->display.get_display_clock_speed(dev);
4810
4811 /*
4812 * Enable pixel doubling when the dot clock
4813 * is > 90% of the (display) core speed.
4814 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004815 * GDG double wide on either pipe,
4816 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004817 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004818 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004819 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004820 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004821 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004822 }
4823
Damien Lespiau241bfc32013-09-25 16:45:37 +01004824 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004825 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004826 }
Chris Wilson89749352010-09-12 18:25:19 +01004827
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004828 /*
4829 * Pipe horizontal size must be even in:
4830 * - DVO ganged mode
4831 * - LVDS dual channel mode
4832 * - Double wide pipe
4833 */
4834 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4835 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4836 pipe_config->pipe_src_w &= ~1;
4837
Damien Lespiau8693a822013-05-03 18:48:11 +01004838 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4839 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004840 */
4841 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4842 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004843 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004844
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004845 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004846 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004847 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004848 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4849 * for lvds. */
4850 pipe_config->pipe_bpp = 8*3;
4851 }
4852
Damien Lespiauf5adf942013-06-24 18:29:34 +01004853 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004854 hsw_compute_ips_config(crtc, pipe_config);
4855
4856 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4857 * clock survives for now. */
4858 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4859 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004860
Daniel Vetter877d48d2013-04-19 11:24:43 +02004861 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004862 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004863
Daniel Vettere29c22c2013-02-21 00:00:16 +01004864 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004865}
4866
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004867static int valleyview_get_display_clock_speed(struct drm_device *dev)
4868{
4869 return 400000; /* FIXME */
4870}
4871
Jesse Barnese70236a2009-09-21 10:42:27 -07004872static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004873{
Jesse Barnese70236a2009-09-21 10:42:27 -07004874 return 400000;
4875}
Jesse Barnes79e53942008-11-07 14:24:08 -08004876
Jesse Barnese70236a2009-09-21 10:42:27 -07004877static int i915_get_display_clock_speed(struct drm_device *dev)
4878{
4879 return 333000;
4880}
Jesse Barnes79e53942008-11-07 14:24:08 -08004881
Jesse Barnese70236a2009-09-21 10:42:27 -07004882static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4883{
4884 return 200000;
4885}
Jesse Barnes79e53942008-11-07 14:24:08 -08004886
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004887static int pnv_get_display_clock_speed(struct drm_device *dev)
4888{
4889 u16 gcfgc = 0;
4890
4891 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4892
4893 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4894 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4895 return 267000;
4896 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4897 return 333000;
4898 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4899 return 444000;
4900 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4901 return 200000;
4902 default:
4903 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4904 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4905 return 133000;
4906 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4907 return 167000;
4908 }
4909}
4910
Jesse Barnese70236a2009-09-21 10:42:27 -07004911static int i915gm_get_display_clock_speed(struct drm_device *dev)
4912{
4913 u16 gcfgc = 0;
4914
4915 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4916
4917 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004918 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004919 else {
4920 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4921 case GC_DISPLAY_CLOCK_333_MHZ:
4922 return 333000;
4923 default:
4924 case GC_DISPLAY_CLOCK_190_200_MHZ:
4925 return 190000;
4926 }
4927 }
4928}
Jesse Barnes79e53942008-11-07 14:24:08 -08004929
Jesse Barnese70236a2009-09-21 10:42:27 -07004930static int i865_get_display_clock_speed(struct drm_device *dev)
4931{
4932 return 266000;
4933}
4934
4935static int i855_get_display_clock_speed(struct drm_device *dev)
4936{
4937 u16 hpllcc = 0;
4938 /* Assume that the hardware is in the high speed state. This
4939 * should be the default.
4940 */
4941 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4942 case GC_CLOCK_133_200:
4943 case GC_CLOCK_100_200:
4944 return 200000;
4945 case GC_CLOCK_166_250:
4946 return 250000;
4947 case GC_CLOCK_100_133:
4948 return 133000;
4949 }
4950
4951 /* Shouldn't happen */
4952 return 0;
4953}
4954
4955static int i830_get_display_clock_speed(struct drm_device *dev)
4956{
4957 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004958}
4959
Zhenyu Wang2c072452009-06-05 15:38:42 +08004960static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004961intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004962{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004963 while (*num > DATA_LINK_M_N_MASK ||
4964 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004965 *num >>= 1;
4966 *den >>= 1;
4967 }
4968}
4969
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004970static void compute_m_n(unsigned int m, unsigned int n,
4971 uint32_t *ret_m, uint32_t *ret_n)
4972{
4973 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4974 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4975 intel_reduce_m_n_ratio(ret_m, ret_n);
4976}
4977
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004978void
4979intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4980 int pixel_clock, int link_clock,
4981 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004982{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004983 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004984
4985 compute_m_n(bits_per_pixel * pixel_clock,
4986 link_clock * nlanes * 8,
4987 &m_n->gmch_m, &m_n->gmch_n);
4988
4989 compute_m_n(pixel_clock, link_clock,
4990 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004991}
4992
Chris Wilsona7615032011-01-12 17:04:08 +00004993static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4994{
Jani Nikulad330a952014-01-21 11:24:25 +02004995 if (i915.panel_use_ssc >= 0)
4996 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004997 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004998 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004999}
5000
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005001static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 int refclk;
5006
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005007 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005008 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005009 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005010 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005011 refclk = dev_priv->vbt.lvds_ssc_freq;
5012 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005013 } else if (!IS_GEN2(dev)) {
5014 refclk = 96000;
5015 } else {
5016 refclk = 48000;
5017 }
5018
5019 return refclk;
5020}
5021
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005022static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005023{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005024 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005025}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005026
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005027static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5028{
5029 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005030}
5031
Daniel Vetterf47709a2013-03-28 10:42:02 +01005032static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005033 intel_clock_t *reduced_clock)
5034{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005035 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005036 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005037 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005038 u32 fp, fp2 = 0;
5039
5040 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005041 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005042 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005043 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005044 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005045 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005046 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005047 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005048 }
5049
5050 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005051 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005052
Daniel Vetterf47709a2013-03-28 10:42:02 +01005053 crtc->lowfreq_avail = false;
5054 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005055 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005056 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005057 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005058 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005059 } else {
5060 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005061 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005062 }
5063}
5064
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005065static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5066 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067{
5068 u32 reg_val;
5069
5070 /*
5071 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5072 * and set it to a reasonable value instead.
5073 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005074 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005075 reg_val &= 0xffffff00;
5076 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005077 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005078
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005079 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005080 reg_val &= 0x8cffffff;
5081 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005082 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005083
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005084 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005085 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005086 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005087
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005088 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005089 reg_val &= 0x00ffffff;
5090 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005091 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005092}
5093
Daniel Vetterb5518422013-05-03 11:49:48 +02005094static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5095 struct intel_link_m_n *m_n)
5096{
5097 struct drm_device *dev = crtc->base.dev;
5098 struct drm_i915_private *dev_priv = dev->dev_private;
5099 int pipe = crtc->pipe;
5100
Daniel Vettere3b95f12013-05-03 11:49:49 +02005101 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5102 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5103 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5104 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005105}
5106
5107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5108 struct intel_link_m_n *m_n)
5109{
5110 struct drm_device *dev = crtc->base.dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
5112 int pipe = crtc->pipe;
5113 enum transcoder transcoder = crtc->config.cpu_transcoder;
5114
5115 if (INTEL_INFO(dev)->gen >= 5) {
5116 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5117 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5118 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5119 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5120 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005121 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5122 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5123 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5124 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005125 }
5126}
5127
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005128static void intel_dp_set_m_n(struct intel_crtc *crtc)
5129{
5130 if (crtc->config.has_pch_encoder)
5131 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5132 else
5133 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5134}
5135
Daniel Vetterf47709a2013-03-28 10:42:02 +01005136static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005137{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005138 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005139 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005140 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005141 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005142 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005143 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005144
Daniel Vetter09153002012-12-12 14:06:44 +01005145 mutex_lock(&dev_priv->dpio_lock);
5146
Daniel Vetterf47709a2013-03-28 10:42:02 +01005147 bestn = crtc->config.dpll.n;
5148 bestm1 = crtc->config.dpll.m1;
5149 bestm2 = crtc->config.dpll.m2;
5150 bestp1 = crtc->config.dpll.p1;
5151 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005152
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 /* See eDP HDMI DPIO driver vbios notes doc */
5154
5155 /* PLL B needs special handling */
5156 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005157 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005158
5159 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005161
5162 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005163 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005164 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005165 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005166
5167 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005168 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005169
5170 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005171 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5172 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5173 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005174 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005175
5176 /*
5177 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5178 * but we don't support that).
5179 * Note: don't use the DAC post divider as it seems unstable.
5180 */
5181 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005182 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005183
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005184 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005185 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005186
Jesse Barnes89b667f2013-04-18 14:51:36 -07005187 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005188 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005189 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005190 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005192 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005193 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005194 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005195 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005196
Jesse Barnes89b667f2013-04-18 14:51:36 -07005197 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5198 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5199 /* Use SSC source */
5200 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005201 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005202 0x0df40000);
5203 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005204 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005205 0x0df70000);
5206 } else { /* HDMI or VGA */
5207 /* Use bend source */
5208 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005209 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005210 0x0df70000);
5211 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005212 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005213 0x0df40000);
5214 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005215
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005216 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005217 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5218 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5219 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5220 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005221 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005222
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005224
Imre Deake5cbfbf2014-01-09 17:08:16 +02005225 /*
5226 * Enable DPIO clock input. We should never disable the reference
5227 * clock for pipe B, since VGA hotplug / manual detection depends
5228 * on it.
5229 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005230 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5231 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005232 /* We should never disable this, set it here for state tracking */
5233 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005234 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005235 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005236 crtc->config.dpll_hw_state.dpll = dpll;
5237
Daniel Vetteref1b4602013-06-01 17:17:04 +02005238 dpll_md = (crtc->config.pixel_multiplier - 1)
5239 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005240 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5241
Daniel Vetterf47709a2013-03-28 10:42:02 +01005242 if (crtc->config.has_dp_encoder)
5243 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305244
Daniel Vetter09153002012-12-12 14:06:44 +01005245 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005246}
5247
Daniel Vetterf47709a2013-03-28 10:42:02 +01005248static void i9xx_update_pll(struct intel_crtc *crtc,
5249 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005250 int num_connectors)
5251{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005252 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005253 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005254 u32 dpll;
5255 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005256 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005257
Daniel Vetterf47709a2013-03-28 10:42:02 +01005258 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305259
Daniel Vetterf47709a2013-03-28 10:42:02 +01005260 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5261 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005262
5263 dpll = DPLL_VGA_MODE_DIS;
5264
Daniel Vetterf47709a2013-03-28 10:42:02 +01005265 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005266 dpll |= DPLLB_MODE_LVDS;
5267 else
5268 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005269
Daniel Vetteref1b4602013-06-01 17:17:04 +02005270 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005271 dpll |= (crtc->config.pixel_multiplier - 1)
5272 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005273 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005274
5275 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005276 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005277
Daniel Vetterf47709a2013-03-28 10:42:02 +01005278 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005279 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005280
5281 /* compute bitmask from p1 value */
5282 if (IS_PINEVIEW(dev))
5283 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5284 else {
5285 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5286 if (IS_G4X(dev) && reduced_clock)
5287 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5288 }
5289 switch (clock->p2) {
5290 case 5:
5291 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5292 break;
5293 case 7:
5294 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5295 break;
5296 case 10:
5297 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5298 break;
5299 case 14:
5300 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5301 break;
5302 }
5303 if (INTEL_INFO(dev)->gen >= 4)
5304 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5305
Daniel Vetter09ede542013-04-30 14:01:45 +02005306 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005307 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005308 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005309 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5310 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5311 else
5312 dpll |= PLL_REF_INPUT_DREFCLK;
5313
5314 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005315 crtc->config.dpll_hw_state.dpll = dpll;
5316
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005317 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005318 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5319 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005320 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005321 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005322
5323 if (crtc->config.has_dp_encoder)
5324 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005325}
5326
Daniel Vetterf47709a2013-03-28 10:42:02 +01005327static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005328 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005329 int num_connectors)
5330{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005331 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005332 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005333 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005334 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005335
Daniel Vetterf47709a2013-03-28 10:42:02 +01005336 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305337
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005338 dpll = DPLL_VGA_MODE_DIS;
5339
Daniel Vetterf47709a2013-03-28 10:42:02 +01005340 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005341 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5342 } else {
5343 if (clock->p1 == 2)
5344 dpll |= PLL_P1_DIVIDE_BY_TWO;
5345 else
5346 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5347 if (clock->p2 == 4)
5348 dpll |= PLL_P2_DIVIDE_BY_4;
5349 }
5350
Daniel Vetter4a33e482013-07-06 12:52:05 +02005351 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5352 dpll |= DPLL_DVO_2X_MODE;
5353
Daniel Vetterf47709a2013-03-28 10:42:02 +01005354 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005355 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5356 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5357 else
5358 dpll |= PLL_REF_INPUT_DREFCLK;
5359
5360 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005361 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005362}
5363
Daniel Vetter8a654f32013-06-01 17:16:22 +02005364static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005365{
5366 struct drm_device *dev = intel_crtc->base.dev;
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005369 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005370 struct drm_display_mode *adjusted_mode =
5371 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005372 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5373
5374 /* We need to be careful not to changed the adjusted mode, for otherwise
5375 * the hw state checker will get angry at the mismatch. */
5376 crtc_vtotal = adjusted_mode->crtc_vtotal;
5377 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005378
5379 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5380 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005381 crtc_vtotal -= 1;
5382 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005383 vsyncshift = adjusted_mode->crtc_hsync_start
5384 - adjusted_mode->crtc_htotal / 2;
5385 } else {
5386 vsyncshift = 0;
5387 }
5388
5389 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005390 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005391
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005392 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005393 (adjusted_mode->crtc_hdisplay - 1) |
5394 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005395 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005396 (adjusted_mode->crtc_hblank_start - 1) |
5397 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005398 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005399 (adjusted_mode->crtc_hsync_start - 1) |
5400 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5401
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005402 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005403 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005404 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005405 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005406 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005407 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005408 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005409 (adjusted_mode->crtc_vsync_start - 1) |
5410 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5411
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005412 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5413 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5414 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5415 * bits. */
5416 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5417 (pipe == PIPE_B || pipe == PIPE_C))
5418 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5419
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005420 /* pipesrc controls the size that is scaled from, which should
5421 * always be the user's requested size.
5422 */
5423 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005424 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5425 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005426}
5427
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005428static void intel_get_pipe_timings(struct intel_crtc *crtc,
5429 struct intel_crtc_config *pipe_config)
5430{
5431 struct drm_device *dev = crtc->base.dev;
5432 struct drm_i915_private *dev_priv = dev->dev_private;
5433 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5434 uint32_t tmp;
5435
5436 tmp = I915_READ(HTOTAL(cpu_transcoder));
5437 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5438 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5439 tmp = I915_READ(HBLANK(cpu_transcoder));
5440 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5441 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5442 tmp = I915_READ(HSYNC(cpu_transcoder));
5443 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5444 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5445
5446 tmp = I915_READ(VTOTAL(cpu_transcoder));
5447 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5448 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5449 tmp = I915_READ(VBLANK(cpu_transcoder));
5450 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5451 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5452 tmp = I915_READ(VSYNC(cpu_transcoder));
5453 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5454 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5455
5456 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5457 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5458 pipe_config->adjusted_mode.crtc_vtotal += 1;
5459 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5460 }
5461
5462 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005463 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5464 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5465
5466 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5467 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005468}
5469
Daniel Vetterf6a83282014-02-11 15:28:57 -08005470void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5471 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005472{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005473 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5474 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5475 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5476 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005477
Daniel Vetterf6a83282014-02-11 15:28:57 -08005478 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5479 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5480 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5481 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005482
Daniel Vetterf6a83282014-02-11 15:28:57 -08005483 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005484
Daniel Vetterf6a83282014-02-11 15:28:57 -08005485 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5486 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005487}
5488
Daniel Vetter84b046f2013-02-19 18:48:54 +01005489static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5490{
5491 struct drm_device *dev = intel_crtc->base.dev;
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493 uint32_t pipeconf;
5494
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005495 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005496
Daniel Vetter67c72a12013-09-24 11:46:14 +02005497 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5498 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5499 pipeconf |= PIPECONF_ENABLE;
5500
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005501 if (intel_crtc->config.double_wide)
5502 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005503
Daniel Vetterff9ce462013-04-24 14:57:17 +02005504 /* only g4x and later have fancy bpc/dither controls */
5505 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005506 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5507 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5508 pipeconf |= PIPECONF_DITHER_EN |
5509 PIPECONF_DITHER_TYPE_SP;
5510
5511 switch (intel_crtc->config.pipe_bpp) {
5512 case 18:
5513 pipeconf |= PIPECONF_6BPC;
5514 break;
5515 case 24:
5516 pipeconf |= PIPECONF_8BPC;
5517 break;
5518 case 30:
5519 pipeconf |= PIPECONF_10BPC;
5520 break;
5521 default:
5522 /* Case prevented by intel_choose_pipe_bpp_dither. */
5523 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005524 }
5525 }
5526
5527 if (HAS_PIPE_CXSR(dev)) {
5528 if (intel_crtc->lowfreq_avail) {
5529 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5530 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5531 } else {
5532 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005533 }
5534 }
5535
Daniel Vetter84b046f2013-02-19 18:48:54 +01005536 if (!IS_GEN2(dev) &&
5537 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5538 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5539 else
5540 pipeconf |= PIPECONF_PROGRESSIVE;
5541
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005542 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5543 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005544
Daniel Vetter84b046f2013-02-19 18:48:54 +01005545 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5546 POSTING_READ(PIPECONF(intel_crtc->pipe));
5547}
5548
Eric Anholtf564048e2011-03-30 13:01:02 -07005549static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005550 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005551 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005552{
5553 struct drm_device *dev = crtc->dev;
5554 struct drm_i915_private *dev_priv = dev->dev_private;
5555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5556 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005557 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005558 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005559 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005560 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005561 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005562 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005563 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005564 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005565 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005566
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005567 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005568 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005569 case INTEL_OUTPUT_LVDS:
5570 is_lvds = true;
5571 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005572 case INTEL_OUTPUT_DSI:
5573 is_dsi = true;
5574 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005575 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005576
Eric Anholtc751ce42010-03-25 11:48:48 -07005577 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005578 }
5579
Jani Nikulaf2335332013-09-13 11:03:09 +03005580 if (is_dsi)
5581 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005582
Jani Nikulaf2335332013-09-13 11:03:09 +03005583 if (!intel_crtc->config.clock_set) {
5584 refclk = i9xx_get_refclk(crtc, num_connectors);
5585
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005586 /*
5587 * Returns a set of divisors for the desired target clock with
5588 * the given refclk, or FALSE. The returned values represent
5589 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5590 * 2) / p1 / p2.
5591 */
5592 limit = intel_limit(crtc, refclk);
5593 ok = dev_priv->display.find_dpll(limit, crtc,
5594 intel_crtc->config.port_clock,
5595 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005596 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005597 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5598 return -EINVAL;
5599 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005600
Jani Nikulaf2335332013-09-13 11:03:09 +03005601 if (is_lvds && dev_priv->lvds_downclock_avail) {
5602 /*
5603 * Ensure we match the reduced clock's P to the target
5604 * clock. If the clocks don't match, we can't switch
5605 * the display clock by using the FP0/FP1. In such case
5606 * we will disable the LVDS downclock feature.
5607 */
5608 has_reduced_clock =
5609 dev_priv->display.find_dpll(limit, crtc,
5610 dev_priv->lvds_downclock,
5611 refclk, &clock,
5612 &reduced_clock);
5613 }
5614 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005615 intel_crtc->config.dpll.n = clock.n;
5616 intel_crtc->config.dpll.m1 = clock.m1;
5617 intel_crtc->config.dpll.m2 = clock.m2;
5618 intel_crtc->config.dpll.p1 = clock.p1;
5619 intel_crtc->config.dpll.p2 = clock.p2;
5620 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005621
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005622 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005623 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305624 has_reduced_clock ? &reduced_clock : NULL,
5625 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005626 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005627 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005628 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005629 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005630 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005631 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005632 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005633
Jani Nikulaf2335332013-09-13 11:03:09 +03005634skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005635 /* Set up the display plane register */
5636 dspcntr = DISPPLANE_GAMMA_ENABLE;
5637
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005638 if (!IS_VALLEYVIEW(dev)) {
5639 if (pipe == 0)
5640 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5641 else
5642 dspcntr |= DISPPLANE_SEL_PIPE_B;
5643 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005644
Daniel Vetter8a654f32013-06-01 17:16:22 +02005645 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005646
5647 /* pipesrc and dspsize control the size that is scaled from,
5648 * which should always be the user's requested size.
5649 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005650 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005651 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5652 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005653 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005654
Daniel Vetter84b046f2013-02-19 18:48:54 +01005655 i9xx_set_pipeconf(intel_crtc);
5656
Eric Anholtf564048e2011-03-30 13:01:02 -07005657 I915_WRITE(DSPCNTR(plane), dspcntr);
5658 POSTING_READ(DSPCNTR(plane));
5659
Daniel Vetter94352cf2012-07-05 22:51:56 +02005660 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005661
Eric Anholtf564048e2011-03-30 13:01:02 -07005662 return ret;
5663}
5664
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005665static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5666 struct intel_crtc_config *pipe_config)
5667{
5668 struct drm_device *dev = crtc->base.dev;
5669 struct drm_i915_private *dev_priv = dev->dev_private;
5670 uint32_t tmp;
5671
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005672 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5673 return;
5674
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005675 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005676 if (!(tmp & PFIT_ENABLE))
5677 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005678
Daniel Vetter06922822013-07-11 13:35:40 +02005679 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005680 if (INTEL_INFO(dev)->gen < 4) {
5681 if (crtc->pipe != PIPE_B)
5682 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005683 } else {
5684 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5685 return;
5686 }
5687
Daniel Vetter06922822013-07-11 13:35:40 +02005688 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005689 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5690 if (INTEL_INFO(dev)->gen < 5)
5691 pipe_config->gmch_pfit.lvds_border_bits =
5692 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5693}
5694
Jesse Barnesacbec812013-09-20 11:29:32 -07005695static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5696 struct intel_crtc_config *pipe_config)
5697{
5698 struct drm_device *dev = crtc->base.dev;
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int pipe = pipe_config->cpu_transcoder;
5701 intel_clock_t clock;
5702 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005703 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005704
5705 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005706 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005707 mutex_unlock(&dev_priv->dpio_lock);
5708
5709 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5710 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5711 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5712 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5713 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5714
Ville Syrjäläf6466282013-10-14 14:50:31 +03005715 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005716
Ville Syrjäläf6466282013-10-14 14:50:31 +03005717 /* clock.dot is the fast clock */
5718 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005719}
5720
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005721static void i9xx_get_plane_config(struct intel_crtc *crtc,
5722 struct intel_plane_config *plane_config)
5723{
5724 struct drm_device *dev = crtc->base.dev;
5725 struct drm_i915_private *dev_priv = dev->dev_private;
5726 u32 val, base, offset;
5727 int pipe = crtc->pipe, plane = crtc->plane;
5728 int fourcc, pixel_format;
5729 int aligned_height;
5730
Jesse Barnes484b41d2014-03-07 08:57:55 -08005731 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5732 if (!crtc->base.fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005733 DRM_DEBUG_KMS("failed to alloc fb\n");
5734 return;
5735 }
5736
5737 val = I915_READ(DSPCNTR(plane));
5738
5739 if (INTEL_INFO(dev)->gen >= 4)
5740 if (val & DISPPLANE_TILED)
5741 plane_config->tiled = true;
5742
5743 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5744 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08005745 crtc->base.fb->pixel_format = fourcc;
5746 crtc->base.fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005747 drm_format_plane_cpp(fourcc, 0) * 8;
5748
5749 if (INTEL_INFO(dev)->gen >= 4) {
5750 if (plane_config->tiled)
5751 offset = I915_READ(DSPTILEOFF(plane));
5752 else
5753 offset = I915_READ(DSPLINOFF(plane));
5754 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5755 } else {
5756 base = I915_READ(DSPADDR(plane));
5757 }
5758 plane_config->base = base;
5759
5760 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005761 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
5762 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005763
5764 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005765 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005766
Jesse Barnes484b41d2014-03-07 08:57:55 -08005767 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005768 plane_config->tiled);
5769
Jesse Barnes484b41d2014-03-07 08:57:55 -08005770 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005771 aligned_height, PAGE_SIZE);
5772
5773 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08005774 pipe, plane, crtc->base.fb->width,
5775 crtc->base.fb->height,
5776 crtc->base.fb->bits_per_pixel, base,
5777 crtc->base.fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005778 plane_config->size);
5779
5780}
5781
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005782static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5783 struct intel_crtc_config *pipe_config)
5784{
5785 struct drm_device *dev = crtc->base.dev;
5786 struct drm_i915_private *dev_priv = dev->dev_private;
5787 uint32_t tmp;
5788
Imre Deakb5482bd2014-03-05 16:20:55 +02005789 if (!intel_display_power_enabled(dev_priv,
5790 POWER_DOMAIN_PIPE(crtc->pipe)))
5791 return false;
5792
Daniel Vettere143a212013-07-04 12:01:15 +02005793 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005794 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005795
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005796 tmp = I915_READ(PIPECONF(crtc->pipe));
5797 if (!(tmp & PIPECONF_ENABLE))
5798 return false;
5799
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005800 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5801 switch (tmp & PIPECONF_BPC_MASK) {
5802 case PIPECONF_6BPC:
5803 pipe_config->pipe_bpp = 18;
5804 break;
5805 case PIPECONF_8BPC:
5806 pipe_config->pipe_bpp = 24;
5807 break;
5808 case PIPECONF_10BPC:
5809 pipe_config->pipe_bpp = 30;
5810 break;
5811 default:
5812 break;
5813 }
5814 }
5815
Ville Syrjälä282740f2013-09-04 18:30:03 +03005816 if (INTEL_INFO(dev)->gen < 4)
5817 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5818
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005819 intel_get_pipe_timings(crtc, pipe_config);
5820
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005821 i9xx_get_pfit_config(crtc, pipe_config);
5822
Daniel Vetter6c49f242013-06-06 12:45:25 +02005823 if (INTEL_INFO(dev)->gen >= 4) {
5824 tmp = I915_READ(DPLL_MD(crtc->pipe));
5825 pipe_config->pixel_multiplier =
5826 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5827 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005828 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005829 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5830 tmp = I915_READ(DPLL(crtc->pipe));
5831 pipe_config->pixel_multiplier =
5832 ((tmp & SDVO_MULTIPLIER_MASK)
5833 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5834 } else {
5835 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5836 * port and will be fixed up in the encoder->get_config
5837 * function. */
5838 pipe_config->pixel_multiplier = 1;
5839 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005840 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5841 if (!IS_VALLEYVIEW(dev)) {
5842 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5843 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005844 } else {
5845 /* Mask out read-only status bits. */
5846 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5847 DPLL_PORTC_READY_MASK |
5848 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005849 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005850
Jesse Barnesacbec812013-09-20 11:29:32 -07005851 if (IS_VALLEYVIEW(dev))
5852 vlv_crtc_clock_get(crtc, pipe_config);
5853 else
5854 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005855
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005856 return true;
5857}
5858
Paulo Zanonidde86e22012-12-01 12:04:25 -02005859static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005860{
5861 struct drm_i915_private *dev_priv = dev->dev_private;
5862 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005863 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005864 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005865 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005866 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005867 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005868 bool has_ck505 = false;
5869 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005870
5871 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005872 list_for_each_entry(encoder, &mode_config->encoder_list,
5873 base.head) {
5874 switch (encoder->type) {
5875 case INTEL_OUTPUT_LVDS:
5876 has_panel = true;
5877 has_lvds = true;
5878 break;
5879 case INTEL_OUTPUT_EDP:
5880 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005881 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005882 has_cpu_edp = true;
5883 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005884 }
5885 }
5886
Keith Packard99eb6a02011-09-26 14:29:12 -07005887 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005888 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005889 can_ssc = has_ck505;
5890 } else {
5891 has_ck505 = false;
5892 can_ssc = true;
5893 }
5894
Imre Deak2de69052013-05-08 13:14:04 +03005895 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5896 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005897
5898 /* Ironlake: try to setup display ref clock before DPLL
5899 * enabling. This is only under driver's control after
5900 * PCH B stepping, previous chipset stepping should be
5901 * ignoring this setting.
5902 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005903 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005904
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005905 /* As we must carefully and slowly disable/enable each source in turn,
5906 * compute the final state we want first and check if we need to
5907 * make any changes at all.
5908 */
5909 final = val;
5910 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005911 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005912 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005913 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005914 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5915
5916 final &= ~DREF_SSC_SOURCE_MASK;
5917 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5918 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005919
Keith Packard199e5d72011-09-22 12:01:57 -07005920 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005921 final |= DREF_SSC_SOURCE_ENABLE;
5922
5923 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5924 final |= DREF_SSC1_ENABLE;
5925
5926 if (has_cpu_edp) {
5927 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5928 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5929 else
5930 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5931 } else
5932 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5933 } else {
5934 final |= DREF_SSC_SOURCE_DISABLE;
5935 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5936 }
5937
5938 if (final == val)
5939 return;
5940
5941 /* Always enable nonspread source */
5942 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5943
5944 if (has_ck505)
5945 val |= DREF_NONSPREAD_CK505_ENABLE;
5946 else
5947 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5948
5949 if (has_panel) {
5950 val &= ~DREF_SSC_SOURCE_MASK;
5951 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005952
Keith Packard199e5d72011-09-22 12:01:57 -07005953 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005954 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005955 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005956 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005957 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005958 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005959
5960 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005961 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005962 POSTING_READ(PCH_DREF_CONTROL);
5963 udelay(200);
5964
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005965 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005966
5967 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005968 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005969 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005970 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005971 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005972 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005973 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005974 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005975 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005976 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005977
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005978 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005979 POSTING_READ(PCH_DREF_CONTROL);
5980 udelay(200);
5981 } else {
5982 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5983
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005984 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005985
5986 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005987 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005988
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005989 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005990 POSTING_READ(PCH_DREF_CONTROL);
5991 udelay(200);
5992
5993 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005994 val &= ~DREF_SSC_SOURCE_MASK;
5995 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005996
5997 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005998 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005999
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006000 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006001 POSTING_READ(PCH_DREF_CONTROL);
6002 udelay(200);
6003 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006004
6005 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006006}
6007
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006008static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006009{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006010 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006011
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006012 tmp = I915_READ(SOUTH_CHICKEN2);
6013 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6014 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006015
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006016 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6017 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6018 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006019
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006020 tmp = I915_READ(SOUTH_CHICKEN2);
6021 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6022 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006023
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006024 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6025 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6026 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006027}
6028
6029/* WaMPhyProgramming:hsw */
6030static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6031{
6032 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006033
6034 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6035 tmp &= ~(0xFF << 24);
6036 tmp |= (0x12 << 24);
6037 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6038
Paulo Zanonidde86e22012-12-01 12:04:25 -02006039 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6040 tmp |= (1 << 11);
6041 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6042
6043 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6044 tmp |= (1 << 11);
6045 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6046
Paulo Zanonidde86e22012-12-01 12:04:25 -02006047 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6048 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6049 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6050
6051 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6052 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6053 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6054
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006055 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6056 tmp &= ~(7 << 13);
6057 tmp |= (5 << 13);
6058 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006059
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006060 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6061 tmp &= ~(7 << 13);
6062 tmp |= (5 << 13);
6063 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006064
6065 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6066 tmp &= ~0xFF;
6067 tmp |= 0x1C;
6068 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6069
6070 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6071 tmp &= ~0xFF;
6072 tmp |= 0x1C;
6073 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6074
6075 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6076 tmp &= ~(0xFF << 16);
6077 tmp |= (0x1C << 16);
6078 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6079
6080 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6081 tmp &= ~(0xFF << 16);
6082 tmp |= (0x1C << 16);
6083 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6084
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006085 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6086 tmp |= (1 << 27);
6087 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006088
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006089 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6090 tmp |= (1 << 27);
6091 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006092
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006093 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6094 tmp &= ~(0xF << 28);
6095 tmp |= (4 << 28);
6096 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006097
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006098 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6099 tmp &= ~(0xF << 28);
6100 tmp |= (4 << 28);
6101 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006102}
6103
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006104/* Implements 3 different sequences from BSpec chapter "Display iCLK
6105 * Programming" based on the parameters passed:
6106 * - Sequence to enable CLKOUT_DP
6107 * - Sequence to enable CLKOUT_DP without spread
6108 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6109 */
6110static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6111 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006112{
6113 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006114 uint32_t reg, tmp;
6115
6116 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6117 with_spread = true;
6118 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6119 with_fdi, "LP PCH doesn't have FDI\n"))
6120 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006121
6122 mutex_lock(&dev_priv->dpio_lock);
6123
6124 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6125 tmp &= ~SBI_SSCCTL_DISABLE;
6126 tmp |= SBI_SSCCTL_PATHALT;
6127 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6128
6129 udelay(24);
6130
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006131 if (with_spread) {
6132 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6133 tmp &= ~SBI_SSCCTL_PATHALT;
6134 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006135
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006136 if (with_fdi) {
6137 lpt_reset_fdi_mphy(dev_priv);
6138 lpt_program_fdi_mphy(dev_priv);
6139 }
6140 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006141
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006142 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6143 SBI_GEN0 : SBI_DBUFF0;
6144 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6145 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6146 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006147
6148 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006149}
6150
Paulo Zanoni47701c32013-07-23 11:19:25 -03006151/* Sequence to disable CLKOUT_DP */
6152static void lpt_disable_clkout_dp(struct drm_device *dev)
6153{
6154 struct drm_i915_private *dev_priv = dev->dev_private;
6155 uint32_t reg, tmp;
6156
6157 mutex_lock(&dev_priv->dpio_lock);
6158
6159 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6160 SBI_GEN0 : SBI_DBUFF0;
6161 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6162 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6163 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6164
6165 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6166 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6167 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6168 tmp |= SBI_SSCCTL_PATHALT;
6169 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6170 udelay(32);
6171 }
6172 tmp |= SBI_SSCCTL_DISABLE;
6173 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6174 }
6175
6176 mutex_unlock(&dev_priv->dpio_lock);
6177}
6178
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006179static void lpt_init_pch_refclk(struct drm_device *dev)
6180{
6181 struct drm_mode_config *mode_config = &dev->mode_config;
6182 struct intel_encoder *encoder;
6183 bool has_vga = false;
6184
6185 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6186 switch (encoder->type) {
6187 case INTEL_OUTPUT_ANALOG:
6188 has_vga = true;
6189 break;
6190 }
6191 }
6192
Paulo Zanoni47701c32013-07-23 11:19:25 -03006193 if (has_vga)
6194 lpt_enable_clkout_dp(dev, true, true);
6195 else
6196 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006197}
6198
Paulo Zanonidde86e22012-12-01 12:04:25 -02006199/*
6200 * Initialize reference clocks when the driver loads
6201 */
6202void intel_init_pch_refclk(struct drm_device *dev)
6203{
6204 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6205 ironlake_init_pch_refclk(dev);
6206 else if (HAS_PCH_LPT(dev))
6207 lpt_init_pch_refclk(dev);
6208}
6209
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006210static int ironlake_get_refclk(struct drm_crtc *crtc)
6211{
6212 struct drm_device *dev = crtc->dev;
6213 struct drm_i915_private *dev_priv = dev->dev_private;
6214 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006215 int num_connectors = 0;
6216 bool is_lvds = false;
6217
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006218 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006219 switch (encoder->type) {
6220 case INTEL_OUTPUT_LVDS:
6221 is_lvds = true;
6222 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006223 }
6224 num_connectors++;
6225 }
6226
6227 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006228 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006229 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006230 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006231 }
6232
6233 return 120000;
6234}
6235
Daniel Vetter6ff93602013-04-19 11:24:36 +02006236static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006237{
6238 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6240 int pipe = intel_crtc->pipe;
6241 uint32_t val;
6242
Daniel Vetter78114072013-06-13 00:54:57 +02006243 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006244
Daniel Vetter965e0c42013-03-27 00:44:57 +01006245 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006246 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006247 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006248 break;
6249 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006250 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006251 break;
6252 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006253 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006254 break;
6255 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006256 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006257 break;
6258 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006259 /* Case prevented by intel_choose_pipe_bpp_dither. */
6260 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006261 }
6262
Daniel Vetterd8b32242013-04-25 17:54:44 +02006263 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006264 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6265
Daniel Vetter6ff93602013-04-19 11:24:36 +02006266 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006267 val |= PIPECONF_INTERLACED_ILK;
6268 else
6269 val |= PIPECONF_PROGRESSIVE;
6270
Daniel Vetter50f3b012013-03-27 00:44:56 +01006271 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006272 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006273
Paulo Zanonic8203562012-09-12 10:06:29 -03006274 I915_WRITE(PIPECONF(pipe), val);
6275 POSTING_READ(PIPECONF(pipe));
6276}
6277
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006278/*
6279 * Set up the pipe CSC unit.
6280 *
6281 * Currently only full range RGB to limited range RGB conversion
6282 * is supported, but eventually this should handle various
6283 * RGB<->YCbCr scenarios as well.
6284 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006285static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006286{
6287 struct drm_device *dev = crtc->dev;
6288 struct drm_i915_private *dev_priv = dev->dev_private;
6289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6290 int pipe = intel_crtc->pipe;
6291 uint16_t coeff = 0x7800; /* 1.0 */
6292
6293 /*
6294 * TODO: Check what kind of values actually come out of the pipe
6295 * with these coeff/postoff values and adjust to get the best
6296 * accuracy. Perhaps we even need to take the bpc value into
6297 * consideration.
6298 */
6299
Daniel Vetter50f3b012013-03-27 00:44:56 +01006300 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006301 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6302
6303 /*
6304 * GY/GU and RY/RU should be the other way around according
6305 * to BSpec, but reality doesn't agree. Just set them up in
6306 * a way that results in the correct picture.
6307 */
6308 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6309 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6310
6311 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6312 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6313
6314 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6315 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6316
6317 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6318 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6319 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6320
6321 if (INTEL_INFO(dev)->gen > 6) {
6322 uint16_t postoff = 0;
6323
Daniel Vetter50f3b012013-03-27 00:44:56 +01006324 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006325 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006326
6327 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6328 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6329 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6330
6331 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6332 } else {
6333 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6334
Daniel Vetter50f3b012013-03-27 00:44:56 +01006335 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006336 mode |= CSC_BLACK_SCREEN_OFFSET;
6337
6338 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6339 }
6340}
6341
Daniel Vetter6ff93602013-04-19 11:24:36 +02006342static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006343{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006344 struct drm_device *dev = crtc->dev;
6345 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006347 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006348 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006349 uint32_t val;
6350
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006351 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006352
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006353 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006354 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6355
Daniel Vetter6ff93602013-04-19 11:24:36 +02006356 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006357 val |= PIPECONF_INTERLACED_ILK;
6358 else
6359 val |= PIPECONF_PROGRESSIVE;
6360
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006361 I915_WRITE(PIPECONF(cpu_transcoder), val);
6362 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006363
6364 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6365 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006366
6367 if (IS_BROADWELL(dev)) {
6368 val = 0;
6369
6370 switch (intel_crtc->config.pipe_bpp) {
6371 case 18:
6372 val |= PIPEMISC_DITHER_6_BPC;
6373 break;
6374 case 24:
6375 val |= PIPEMISC_DITHER_8_BPC;
6376 break;
6377 case 30:
6378 val |= PIPEMISC_DITHER_10_BPC;
6379 break;
6380 case 36:
6381 val |= PIPEMISC_DITHER_12_BPC;
6382 break;
6383 default:
6384 /* Case prevented by pipe_config_set_bpp. */
6385 BUG();
6386 }
6387
6388 if (intel_crtc->config.dither)
6389 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6390
6391 I915_WRITE(PIPEMISC(pipe), val);
6392 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006393}
6394
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006395static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006396 intel_clock_t *clock,
6397 bool *has_reduced_clock,
6398 intel_clock_t *reduced_clock)
6399{
6400 struct drm_device *dev = crtc->dev;
6401 struct drm_i915_private *dev_priv = dev->dev_private;
6402 struct intel_encoder *intel_encoder;
6403 int refclk;
6404 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006405 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006406
6407 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6408 switch (intel_encoder->type) {
6409 case INTEL_OUTPUT_LVDS:
6410 is_lvds = true;
6411 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006412 }
6413 }
6414
6415 refclk = ironlake_get_refclk(crtc);
6416
6417 /*
6418 * Returns a set of divisors for the desired target clock with the given
6419 * refclk, or FALSE. The returned values represent the clock equation:
6420 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6421 */
6422 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006423 ret = dev_priv->display.find_dpll(limit, crtc,
6424 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006425 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006426 if (!ret)
6427 return false;
6428
6429 if (is_lvds && dev_priv->lvds_downclock_avail) {
6430 /*
6431 * Ensure we match the reduced clock's P to the target clock.
6432 * If the clocks don't match, we can't switch the display clock
6433 * by using the FP0/FP1. In such case we will disable the LVDS
6434 * downclock feature.
6435 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006436 *has_reduced_clock =
6437 dev_priv->display.find_dpll(limit, crtc,
6438 dev_priv->lvds_downclock,
6439 refclk, clock,
6440 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006441 }
6442
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006443 return true;
6444}
6445
Paulo Zanonid4b19312012-11-29 11:29:32 -02006446int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6447{
6448 /*
6449 * Account for spread spectrum to avoid
6450 * oversubscribing the link. Max center spread
6451 * is 2.5%; use 5% for safety's sake.
6452 */
6453 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006454 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006455}
6456
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006457static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006458{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006459 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006460}
6461
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006462static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006463 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006464 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006465{
6466 struct drm_crtc *crtc = &intel_crtc->base;
6467 struct drm_device *dev = crtc->dev;
6468 struct drm_i915_private *dev_priv = dev->dev_private;
6469 struct intel_encoder *intel_encoder;
6470 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006471 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006472 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006473
6474 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6475 switch (intel_encoder->type) {
6476 case INTEL_OUTPUT_LVDS:
6477 is_lvds = true;
6478 break;
6479 case INTEL_OUTPUT_SDVO:
6480 case INTEL_OUTPUT_HDMI:
6481 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006482 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006483 }
6484
6485 num_connectors++;
6486 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006487
Chris Wilsonc1858122010-12-03 21:35:48 +00006488 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006489 factor = 21;
6490 if (is_lvds) {
6491 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006492 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006493 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006494 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006495 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006496 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006497
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006498 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006499 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006500
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006501 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6502 *fp2 |= FP_CB_TUNE;
6503
Chris Wilson5eddb702010-09-11 13:48:45 +01006504 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006505
Eric Anholta07d6782011-03-30 13:01:08 -07006506 if (is_lvds)
6507 dpll |= DPLLB_MODE_LVDS;
6508 else
6509 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006510
Daniel Vetteref1b4602013-06-01 17:17:04 +02006511 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6512 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006513
6514 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006515 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006516 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006517 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006518
Eric Anholta07d6782011-03-30 13:01:08 -07006519 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006520 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006521 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006522 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006523
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006524 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006525 case 5:
6526 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6527 break;
6528 case 7:
6529 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6530 break;
6531 case 10:
6532 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6533 break;
6534 case 14:
6535 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6536 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006537 }
6538
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006539 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006540 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006541 else
6542 dpll |= PLL_REF_INPUT_DREFCLK;
6543
Daniel Vetter959e16d2013-06-05 13:34:21 +02006544 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006545}
6546
Jesse Barnes79e53942008-11-07 14:24:08 -08006547static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006548 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006549 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006550{
6551 struct drm_device *dev = crtc->dev;
6552 struct drm_i915_private *dev_priv = dev->dev_private;
6553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6554 int pipe = intel_crtc->pipe;
6555 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006556 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006557 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006558 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006559 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006560 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006561 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006562 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006563 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006564
6565 for_each_encoder_on_crtc(dev, crtc, encoder) {
6566 switch (encoder->type) {
6567 case INTEL_OUTPUT_LVDS:
6568 is_lvds = true;
6569 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006570 }
6571
6572 num_connectors++;
6573 }
6574
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006575 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6576 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6577
Daniel Vetterff9a6752013-06-01 17:16:21 +02006578 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006579 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006580 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006581 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6582 return -EINVAL;
6583 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006584 /* Compat-code for transition, will disappear. */
6585 if (!intel_crtc->config.clock_set) {
6586 intel_crtc->config.dpll.n = clock.n;
6587 intel_crtc->config.dpll.m1 = clock.m1;
6588 intel_crtc->config.dpll.m2 = clock.m2;
6589 intel_crtc->config.dpll.p1 = clock.p1;
6590 intel_crtc->config.dpll.p2 = clock.p2;
6591 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006592
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006593 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006594 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006595 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006596 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006597 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006598
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006599 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006600 &fp, &reduced_clock,
6601 has_reduced_clock ? &fp2 : NULL);
6602
Daniel Vetter959e16d2013-06-05 13:34:21 +02006603 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006604 intel_crtc->config.dpll_hw_state.fp0 = fp;
6605 if (has_reduced_clock)
6606 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6607 else
6608 intel_crtc->config.dpll_hw_state.fp1 = fp;
6609
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006610 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006611 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006612 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6613 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006614 return -EINVAL;
6615 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006616 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006617 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006618
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006619 if (intel_crtc->config.has_dp_encoder)
6620 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006621
Jani Nikulad330a952014-01-21 11:24:25 +02006622 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006623 intel_crtc->lowfreq_avail = true;
6624 else
6625 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006626
Daniel Vetter8a654f32013-06-01 17:16:22 +02006627 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006628
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006629 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006630 intel_cpu_transcoder_set_m_n(intel_crtc,
6631 &intel_crtc->config.fdi_m_n);
6632 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006633
Daniel Vetter6ff93602013-04-19 11:24:36 +02006634 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006635
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006636 /* Set up the display plane register */
6637 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006638 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006639
Daniel Vetter94352cf2012-07-05 22:51:56 +02006640 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006641
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006642 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006643}
6644
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006645static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6646 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006647{
6648 struct drm_device *dev = crtc->base.dev;
6649 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006650 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006651
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006652 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6653 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6654 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6655 & ~TU_SIZE_MASK;
6656 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6657 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6658 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6659}
6660
6661static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6662 enum transcoder transcoder,
6663 struct intel_link_m_n *m_n)
6664{
6665 struct drm_device *dev = crtc->base.dev;
6666 struct drm_i915_private *dev_priv = dev->dev_private;
6667 enum pipe pipe = crtc->pipe;
6668
6669 if (INTEL_INFO(dev)->gen >= 5) {
6670 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6671 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6672 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6673 & ~TU_SIZE_MASK;
6674 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6675 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6676 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6677 } else {
6678 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6679 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6680 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6681 & ~TU_SIZE_MASK;
6682 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6683 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6684 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6685 }
6686}
6687
6688void intel_dp_get_m_n(struct intel_crtc *crtc,
6689 struct intel_crtc_config *pipe_config)
6690{
6691 if (crtc->config.has_pch_encoder)
6692 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6693 else
6694 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6695 &pipe_config->dp_m_n);
6696}
6697
Daniel Vetter72419202013-04-04 13:28:53 +02006698static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6699 struct intel_crtc_config *pipe_config)
6700{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006701 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6702 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006703}
6704
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006705static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6706 struct intel_crtc_config *pipe_config)
6707{
6708 struct drm_device *dev = crtc->base.dev;
6709 struct drm_i915_private *dev_priv = dev->dev_private;
6710 uint32_t tmp;
6711
6712 tmp = I915_READ(PF_CTL(crtc->pipe));
6713
6714 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006715 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006716 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6717 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006718
6719 /* We currently do not free assignements of panel fitters on
6720 * ivb/hsw (since we don't use the higher upscaling modes which
6721 * differentiates them) so just WARN about this case for now. */
6722 if (IS_GEN7(dev)) {
6723 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6724 PF_PIPE_SEL_IVB(crtc->pipe));
6725 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006726 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006727}
6728
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006729static void ironlake_get_plane_config(struct intel_crtc *crtc,
6730 struct intel_plane_config *plane_config)
6731{
6732 struct drm_device *dev = crtc->base.dev;
6733 struct drm_i915_private *dev_priv = dev->dev_private;
6734 u32 val, base, offset;
6735 int pipe = crtc->pipe, plane = crtc->plane;
6736 int fourcc, pixel_format;
6737 int aligned_height;
6738
Jesse Barnes484b41d2014-03-07 08:57:55 -08006739 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6740 if (!crtc->base.fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006741 DRM_DEBUG_KMS("failed to alloc fb\n");
6742 return;
6743 }
6744
6745 val = I915_READ(DSPCNTR(plane));
6746
6747 if (INTEL_INFO(dev)->gen >= 4)
6748 if (val & DISPPLANE_TILED)
6749 plane_config->tiled = true;
6750
6751 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6752 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08006753 crtc->base.fb->pixel_format = fourcc;
6754 crtc->base.fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006755 drm_format_plane_cpp(fourcc, 0) * 8;
6756
6757 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6758 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6759 offset = I915_READ(DSPOFFSET(plane));
6760 } else {
6761 if (plane_config->tiled)
6762 offset = I915_READ(DSPTILEOFF(plane));
6763 else
6764 offset = I915_READ(DSPLINOFF(plane));
6765 }
6766 plane_config->base = base;
6767
6768 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006769 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
6770 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006771
6772 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006773 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006774
Jesse Barnes484b41d2014-03-07 08:57:55 -08006775 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006776 plane_config->tiled);
6777
Jesse Barnes484b41d2014-03-07 08:57:55 -08006778 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006779 aligned_height, PAGE_SIZE);
6780
6781 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08006782 pipe, plane, crtc->base.fb->width,
6783 crtc->base.fb->height,
6784 crtc->base.fb->bits_per_pixel, base,
6785 crtc->base.fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006786 plane_config->size);
6787}
6788
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006789static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6790 struct intel_crtc_config *pipe_config)
6791{
6792 struct drm_device *dev = crtc->base.dev;
6793 struct drm_i915_private *dev_priv = dev->dev_private;
6794 uint32_t tmp;
6795
Daniel Vettere143a212013-07-04 12:01:15 +02006796 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006797 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006798
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006799 tmp = I915_READ(PIPECONF(crtc->pipe));
6800 if (!(tmp & PIPECONF_ENABLE))
6801 return false;
6802
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006803 switch (tmp & PIPECONF_BPC_MASK) {
6804 case PIPECONF_6BPC:
6805 pipe_config->pipe_bpp = 18;
6806 break;
6807 case PIPECONF_8BPC:
6808 pipe_config->pipe_bpp = 24;
6809 break;
6810 case PIPECONF_10BPC:
6811 pipe_config->pipe_bpp = 30;
6812 break;
6813 case PIPECONF_12BPC:
6814 pipe_config->pipe_bpp = 36;
6815 break;
6816 default:
6817 break;
6818 }
6819
Daniel Vetterab9412b2013-05-03 11:49:46 +02006820 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006821 struct intel_shared_dpll *pll;
6822
Daniel Vetter88adfff2013-03-28 10:42:01 +01006823 pipe_config->has_pch_encoder = true;
6824
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006825 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6826 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6827 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006828
6829 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006830
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006831 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006832 pipe_config->shared_dpll =
6833 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006834 } else {
6835 tmp = I915_READ(PCH_DPLL_SEL);
6836 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6837 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6838 else
6839 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6840 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006841
6842 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6843
6844 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6845 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006846
6847 tmp = pipe_config->dpll_hw_state.dpll;
6848 pipe_config->pixel_multiplier =
6849 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6850 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006851
6852 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006853 } else {
6854 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006855 }
6856
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006857 intel_get_pipe_timings(crtc, pipe_config);
6858
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006859 ironlake_get_pfit_config(crtc, pipe_config);
6860
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006861 return true;
6862}
6863
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006864static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6865{
6866 struct drm_device *dev = dev_priv->dev;
6867 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6868 struct intel_crtc *crtc;
6869 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006870 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006871
6872 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006873 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006874 pipe_name(crtc->pipe));
6875
6876 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6877 WARN(plls->spll_refcount, "SPLL enabled\n");
6878 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6879 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6880 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6881 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6882 "CPU PWM1 enabled\n");
6883 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6884 "CPU PWM2 enabled\n");
6885 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6886 "PCH PWM1 enabled\n");
6887 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6888 "Utility pin enabled\n");
6889 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6890
6891 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6892 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006893 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006894 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6895 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006896 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006897 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6898 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6899}
6900
6901/*
6902 * This function implements pieces of two sequences from BSpec:
6903 * - Sequence for display software to disable LCPLL
6904 * - Sequence for display software to allow package C8+
6905 * The steps implemented here are just the steps that actually touch the LCPLL
6906 * register. Callers should take care of disabling all the display engine
6907 * functions, doing the mode unset, fixing interrupts, etc.
6908 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006909static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6910 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006911{
6912 uint32_t val;
6913
6914 assert_can_disable_lcpll(dev_priv);
6915
6916 val = I915_READ(LCPLL_CTL);
6917
6918 if (switch_to_fclk) {
6919 val |= LCPLL_CD_SOURCE_FCLK;
6920 I915_WRITE(LCPLL_CTL, val);
6921
6922 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6923 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6924 DRM_ERROR("Switching to FCLK failed\n");
6925
6926 val = I915_READ(LCPLL_CTL);
6927 }
6928
6929 val |= LCPLL_PLL_DISABLE;
6930 I915_WRITE(LCPLL_CTL, val);
6931 POSTING_READ(LCPLL_CTL);
6932
6933 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6934 DRM_ERROR("LCPLL still locked\n");
6935
6936 val = I915_READ(D_COMP);
6937 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006938 mutex_lock(&dev_priv->rps.hw_lock);
6939 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6940 DRM_ERROR("Failed to disable D_COMP\n");
6941 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006942 POSTING_READ(D_COMP);
6943 ndelay(100);
6944
6945 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6946 DRM_ERROR("D_COMP RCOMP still in progress\n");
6947
6948 if (allow_power_down) {
6949 val = I915_READ(LCPLL_CTL);
6950 val |= LCPLL_POWER_DOWN_ALLOW;
6951 I915_WRITE(LCPLL_CTL, val);
6952 POSTING_READ(LCPLL_CTL);
6953 }
6954}
6955
6956/*
6957 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6958 * source.
6959 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006960static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006961{
6962 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006963 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006964
6965 val = I915_READ(LCPLL_CTL);
6966
6967 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6968 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6969 return;
6970
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006971 /*
6972 * Make sure we're not on PC8 state before disabling PC8, otherwise
6973 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6974 *
6975 * The other problem is that hsw_restore_lcpll() is called as part of
6976 * the runtime PM resume sequence, so we can't just call
6977 * gen6_gt_force_wake_get() because that function calls
6978 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6979 * while we are on the resume sequence. So to solve this problem we have
6980 * to call special forcewake code that doesn't touch runtime PM and
6981 * doesn't enable the forcewake delayed work.
6982 */
6983 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6984 if (dev_priv->uncore.forcewake_count++ == 0)
6985 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6986 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006987
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006988 if (val & LCPLL_POWER_DOWN_ALLOW) {
6989 val &= ~LCPLL_POWER_DOWN_ALLOW;
6990 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006991 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006992 }
6993
6994 val = I915_READ(D_COMP);
6995 val |= D_COMP_COMP_FORCE;
6996 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006997 mutex_lock(&dev_priv->rps.hw_lock);
6998 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6999 DRM_ERROR("Failed to enable D_COMP\n");
7000 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007001 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007002
7003 val = I915_READ(LCPLL_CTL);
7004 val &= ~LCPLL_PLL_DISABLE;
7005 I915_WRITE(LCPLL_CTL, val);
7006
7007 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7008 DRM_ERROR("LCPLL not locked yet\n");
7009
7010 if (val & LCPLL_CD_SOURCE_FCLK) {
7011 val = I915_READ(LCPLL_CTL);
7012 val &= ~LCPLL_CD_SOURCE_FCLK;
7013 I915_WRITE(LCPLL_CTL, val);
7014
7015 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7016 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7017 DRM_ERROR("Switching back to LCPLL failed\n");
7018 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007019
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007020 /* See the big comment above. */
7021 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7022 if (--dev_priv->uncore.forcewake_count == 0)
7023 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7024 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007025}
7026
Paulo Zanoni765dab62014-03-07 20:08:18 -03007027/*
7028 * Package states C8 and deeper are really deep PC states that can only be
7029 * reached when all the devices on the system allow it, so even if the graphics
7030 * device allows PC8+, it doesn't mean the system will actually get to these
7031 * states. Our driver only allows PC8+ when going into runtime PM.
7032 *
7033 * The requirements for PC8+ are that all the outputs are disabled, the power
7034 * well is disabled and most interrupts are disabled, and these are also
7035 * requirements for runtime PM. When these conditions are met, we manually do
7036 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7037 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7038 * hang the machine.
7039 *
7040 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7041 * the state of some registers, so when we come back from PC8+ we need to
7042 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7043 * need to take care of the registers kept by RC6. Notice that this happens even
7044 * if we don't put the device in PCI D3 state (which is what currently happens
7045 * because of the runtime PM support).
7046 *
7047 * For more, read "Display Sequences for Package C8" on the hardware
7048 * documentation.
7049 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007050void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007051{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007052 struct drm_device *dev = dev_priv->dev;
7053 uint32_t val;
7054
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007055 WARN_ON(!HAS_PC8(dev));
7056
Paulo Zanonic67a4702013-08-19 13:18:09 -03007057 DRM_DEBUG_KMS("Enabling package C8+\n");
7058
Paulo Zanonic67a4702013-08-19 13:18:09 -03007059 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7060 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7061 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7062 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7063 }
7064
7065 lpt_disable_clkout_dp(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007066 hsw_runtime_pm_disable_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007067 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanonib4d2a9a2014-03-07 20:08:04 -03007068}
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007069
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007070void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007071{
7072 struct drm_device *dev = dev_priv->dev;
7073 uint32_t val;
7074
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007075 WARN_ON(!HAS_PC8(dev));
7076
Paulo Zanonic67a4702013-08-19 13:18:09 -03007077 DRM_DEBUG_KMS("Disabling package C8+\n");
7078
7079 hsw_restore_lcpll(dev_priv);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007080 hsw_runtime_pm_restore_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007081 lpt_init_pch_refclk(dev);
7082
7083 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7084 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7085 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7086 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7087 }
7088
7089 intel_prepare_ddi(dev);
7090 i915_gem_init_swizzling(dev);
7091 mutex_lock(&dev_priv->rps.hw_lock);
7092 gen6_update_ring_freq(dev);
7093 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007094}
7095
Imre Deak4f074122013-10-16 17:25:51 +03007096static void haswell_modeset_global_resources(struct drm_device *dev)
7097{
Paulo Zanonida723562013-12-19 11:54:51 -02007098 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007099}
7100
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007101static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007102 int x, int y,
7103 struct drm_framebuffer *fb)
7104{
7105 struct drm_device *dev = crtc->dev;
7106 struct drm_i915_private *dev_priv = dev->dev_private;
7107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007108 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007109 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007110
Paulo Zanoni566b7342013-11-25 15:27:08 -02007111 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007112 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007113 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007114
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007115 if (intel_crtc->config.has_dp_encoder)
7116 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007117
7118 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007119
Daniel Vetter8a654f32013-06-01 17:16:22 +02007120 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007121
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007122 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007123 intel_cpu_transcoder_set_m_n(intel_crtc,
7124 &intel_crtc->config.fdi_m_n);
7125 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007126
Daniel Vetter6ff93602013-04-19 11:24:36 +02007127 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007128
Daniel Vetter50f3b012013-03-27 00:44:56 +01007129 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007130
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007131 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007132 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007133 POSTING_READ(DSPCNTR(plane));
7134
7135 ret = intel_pipe_set_base(crtc, x, y, fb);
7136
Jesse Barnes79e53942008-11-07 14:24:08 -08007137 return ret;
7138}
7139
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007140static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7141 struct intel_crtc_config *pipe_config)
7142{
7143 struct drm_device *dev = crtc->base.dev;
7144 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007145 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007146 uint32_t tmp;
7147
Imre Deakb5482bd2014-03-05 16:20:55 +02007148 if (!intel_display_power_enabled(dev_priv,
7149 POWER_DOMAIN_PIPE(crtc->pipe)))
7150 return false;
7151
Daniel Vettere143a212013-07-04 12:01:15 +02007152 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007153 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7154
Daniel Vettereccb1402013-05-22 00:50:22 +02007155 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7156 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7157 enum pipe trans_edp_pipe;
7158 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7159 default:
7160 WARN(1, "unknown pipe linked to edp transcoder\n");
7161 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7162 case TRANS_DDI_EDP_INPUT_A_ON:
7163 trans_edp_pipe = PIPE_A;
7164 break;
7165 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7166 trans_edp_pipe = PIPE_B;
7167 break;
7168 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7169 trans_edp_pipe = PIPE_C;
7170 break;
7171 }
7172
7173 if (trans_edp_pipe == crtc->pipe)
7174 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7175 }
7176
Imre Deakda7e29b2014-02-18 00:02:02 +02007177 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007178 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007179 return false;
7180
Daniel Vettereccb1402013-05-22 00:50:22 +02007181 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007182 if (!(tmp & PIPECONF_ENABLE))
7183 return false;
7184
Daniel Vetter88adfff2013-03-28 10:42:01 +01007185 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007186 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007187 * DDI E. So just check whether this pipe is wired to DDI E and whether
7188 * the PCH transcoder is on.
7189 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007190 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007191 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007192 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007193 pipe_config->has_pch_encoder = true;
7194
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007195 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7196 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7197 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007198
7199 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007200 }
7201
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007202 intel_get_pipe_timings(crtc, pipe_config);
7203
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007204 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007205 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007206 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007207
Jesse Barnese59150d2014-01-07 13:30:45 -08007208 if (IS_HASWELL(dev))
7209 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7210 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007211
Daniel Vetter6c49f242013-06-06 12:45:25 +02007212 pipe_config->pixel_multiplier = 1;
7213
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007214 return true;
7215}
7216
Eric Anholtf564048e2011-03-30 13:01:02 -07007217static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007218 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007219 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007220{
7221 struct drm_device *dev = crtc->dev;
7222 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007223 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007225 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007226 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007227 int ret;
7228
Eric Anholt0b701d22011-03-30 13:01:03 -07007229 drm_vblank_pre_modeset(dev, pipe);
7230
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007231 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7232
Jesse Barnes79e53942008-11-07 14:24:08 -08007233 drm_vblank_post_modeset(dev, pipe);
7234
Daniel Vetter9256aa12012-10-31 19:26:13 +01007235 if (ret != 0)
7236 return ret;
7237
7238 for_each_encoder_on_crtc(dev, crtc, encoder) {
7239 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7240 encoder->base.base.id,
7241 drm_get_encoder_name(&encoder->base),
7242 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007243 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007244 }
7245
7246 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007247}
7248
Jani Nikula1a915102013-10-16 12:34:48 +03007249static struct {
7250 int clock;
7251 u32 config;
7252} hdmi_audio_clock[] = {
7253 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7254 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7255 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7256 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7257 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7258 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7259 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7260 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7261 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7262 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7263};
7264
7265/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7266static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7267{
7268 int i;
7269
7270 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7271 if (mode->clock == hdmi_audio_clock[i].clock)
7272 break;
7273 }
7274
7275 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7276 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7277 i = 1;
7278 }
7279
7280 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7281 hdmi_audio_clock[i].clock,
7282 hdmi_audio_clock[i].config);
7283
7284 return hdmi_audio_clock[i].config;
7285}
7286
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007287static bool intel_eld_uptodate(struct drm_connector *connector,
7288 int reg_eldv, uint32_t bits_eldv,
7289 int reg_elda, uint32_t bits_elda,
7290 int reg_edid)
7291{
7292 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7293 uint8_t *eld = connector->eld;
7294 uint32_t i;
7295
7296 i = I915_READ(reg_eldv);
7297 i &= bits_eldv;
7298
7299 if (!eld[0])
7300 return !i;
7301
7302 if (!i)
7303 return false;
7304
7305 i = I915_READ(reg_elda);
7306 i &= ~bits_elda;
7307 I915_WRITE(reg_elda, i);
7308
7309 for (i = 0; i < eld[2]; i++)
7310 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7311 return false;
7312
7313 return true;
7314}
7315
Wu Fengguange0dac652011-09-05 14:25:34 +08007316static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007317 struct drm_crtc *crtc,
7318 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007319{
7320 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7321 uint8_t *eld = connector->eld;
7322 uint32_t eldv;
7323 uint32_t len;
7324 uint32_t i;
7325
7326 i = I915_READ(G4X_AUD_VID_DID);
7327
7328 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7329 eldv = G4X_ELDV_DEVCL_DEVBLC;
7330 else
7331 eldv = G4X_ELDV_DEVCTG;
7332
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007333 if (intel_eld_uptodate(connector,
7334 G4X_AUD_CNTL_ST, eldv,
7335 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7336 G4X_HDMIW_HDMIEDID))
7337 return;
7338
Wu Fengguange0dac652011-09-05 14:25:34 +08007339 i = I915_READ(G4X_AUD_CNTL_ST);
7340 i &= ~(eldv | G4X_ELD_ADDR);
7341 len = (i >> 9) & 0x1f; /* ELD buffer size */
7342 I915_WRITE(G4X_AUD_CNTL_ST, i);
7343
7344 if (!eld[0])
7345 return;
7346
7347 len = min_t(uint8_t, eld[2], len);
7348 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7349 for (i = 0; i < len; i++)
7350 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7351
7352 i = I915_READ(G4X_AUD_CNTL_ST);
7353 i |= eldv;
7354 I915_WRITE(G4X_AUD_CNTL_ST, i);
7355}
7356
Wang Xingchao83358c852012-08-16 22:43:37 +08007357static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007358 struct drm_crtc *crtc,
7359 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007360{
7361 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7362 uint8_t *eld = connector->eld;
7363 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007365 uint32_t eldv;
7366 uint32_t i;
7367 int len;
7368 int pipe = to_intel_crtc(crtc)->pipe;
7369 int tmp;
7370
7371 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7372 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7373 int aud_config = HSW_AUD_CFG(pipe);
7374 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7375
7376
7377 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7378
7379 /* Audio output enable */
7380 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7381 tmp = I915_READ(aud_cntrl_st2);
7382 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7383 I915_WRITE(aud_cntrl_st2, tmp);
7384
7385 /* Wait for 1 vertical blank */
7386 intel_wait_for_vblank(dev, pipe);
7387
7388 /* Set ELD valid state */
7389 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007390 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007391 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7392 I915_WRITE(aud_cntrl_st2, tmp);
7393 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007394 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007395
7396 /* Enable HDMI mode */
7397 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007398 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007399 /* clear N_programing_enable and N_value_index */
7400 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7401 I915_WRITE(aud_config, tmp);
7402
7403 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7404
7405 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007406 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007407
7408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7409 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7410 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7411 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007412 } else {
7413 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7414 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007415
7416 if (intel_eld_uptodate(connector,
7417 aud_cntrl_st2, eldv,
7418 aud_cntl_st, IBX_ELD_ADDRESS,
7419 hdmiw_hdmiedid))
7420 return;
7421
7422 i = I915_READ(aud_cntrl_st2);
7423 i &= ~eldv;
7424 I915_WRITE(aud_cntrl_st2, i);
7425
7426 if (!eld[0])
7427 return;
7428
7429 i = I915_READ(aud_cntl_st);
7430 i &= ~IBX_ELD_ADDRESS;
7431 I915_WRITE(aud_cntl_st, i);
7432 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7433 DRM_DEBUG_DRIVER("port num:%d\n", i);
7434
7435 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7436 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7437 for (i = 0; i < len; i++)
7438 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7439
7440 i = I915_READ(aud_cntrl_st2);
7441 i |= eldv;
7442 I915_WRITE(aud_cntrl_st2, i);
7443
7444}
7445
Wu Fengguange0dac652011-09-05 14:25:34 +08007446static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007447 struct drm_crtc *crtc,
7448 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007449{
7450 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7451 uint8_t *eld = connector->eld;
7452 uint32_t eldv;
7453 uint32_t i;
7454 int len;
7455 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007456 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007457 int aud_cntl_st;
7458 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007459 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007460
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007461 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007462 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7463 aud_config = IBX_AUD_CFG(pipe);
7464 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007465 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007466 } else if (IS_VALLEYVIEW(connector->dev)) {
7467 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7468 aud_config = VLV_AUD_CFG(pipe);
7469 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7470 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007471 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007472 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7473 aud_config = CPT_AUD_CFG(pipe);
7474 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007475 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007476 }
7477
Wang Xingchao9b138a82012-08-09 16:52:18 +08007478 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007479
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007480 if (IS_VALLEYVIEW(connector->dev)) {
7481 struct intel_encoder *intel_encoder;
7482 struct intel_digital_port *intel_dig_port;
7483
7484 intel_encoder = intel_attached_encoder(connector);
7485 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7486 i = intel_dig_port->port;
7487 } else {
7488 i = I915_READ(aud_cntl_st);
7489 i = (i >> 29) & DIP_PORT_SEL_MASK;
7490 /* DIP_Port_Select, 0x1 = PortB */
7491 }
7492
Wu Fengguange0dac652011-09-05 14:25:34 +08007493 if (!i) {
7494 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7495 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007496 eldv = IBX_ELD_VALIDB;
7497 eldv |= IBX_ELD_VALIDB << 4;
7498 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007499 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007500 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007501 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007502 }
7503
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007504 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7505 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7506 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007507 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007508 } else {
7509 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7510 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007511
7512 if (intel_eld_uptodate(connector,
7513 aud_cntrl_st2, eldv,
7514 aud_cntl_st, IBX_ELD_ADDRESS,
7515 hdmiw_hdmiedid))
7516 return;
7517
Wu Fengguange0dac652011-09-05 14:25:34 +08007518 i = I915_READ(aud_cntrl_st2);
7519 i &= ~eldv;
7520 I915_WRITE(aud_cntrl_st2, i);
7521
7522 if (!eld[0])
7523 return;
7524
Wu Fengguange0dac652011-09-05 14:25:34 +08007525 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007526 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007527 I915_WRITE(aud_cntl_st, i);
7528
7529 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7530 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7531 for (i = 0; i < len; i++)
7532 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7533
7534 i = I915_READ(aud_cntrl_st2);
7535 i |= eldv;
7536 I915_WRITE(aud_cntrl_st2, i);
7537}
7538
7539void intel_write_eld(struct drm_encoder *encoder,
7540 struct drm_display_mode *mode)
7541{
7542 struct drm_crtc *crtc = encoder->crtc;
7543 struct drm_connector *connector;
7544 struct drm_device *dev = encoder->dev;
7545 struct drm_i915_private *dev_priv = dev->dev_private;
7546
7547 connector = drm_select_eld(encoder, mode);
7548 if (!connector)
7549 return;
7550
7551 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7552 connector->base.id,
7553 drm_get_connector_name(connector),
7554 connector->encoder->base.id,
7555 drm_get_encoder_name(connector->encoder));
7556
7557 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7558
7559 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007560 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007561}
7562
Chris Wilson560b85b2010-08-07 11:01:38 +01007563static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7564{
7565 struct drm_device *dev = crtc->dev;
7566 struct drm_i915_private *dev_priv = dev->dev_private;
7567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7568 bool visible = base != 0;
7569 u32 cntl;
7570
7571 if (intel_crtc->cursor_visible == visible)
7572 return;
7573
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007574 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007575 if (visible) {
7576 /* On these chipsets we can only modify the base whilst
7577 * the cursor is disabled.
7578 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007579 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007580
7581 cntl &= ~(CURSOR_FORMAT_MASK);
7582 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7583 cntl |= CURSOR_ENABLE |
7584 CURSOR_GAMMA_ENABLE |
7585 CURSOR_FORMAT_ARGB;
7586 } else
7587 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007588 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007589
7590 intel_crtc->cursor_visible = visible;
7591}
7592
7593static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7594{
7595 struct drm_device *dev = crtc->dev;
7596 struct drm_i915_private *dev_priv = dev->dev_private;
7597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7598 int pipe = intel_crtc->pipe;
7599 bool visible = base != 0;
7600
7601 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307602 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007603 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007604 if (base) {
7605 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307606 cntl |= MCURSOR_GAMMA_ENABLE;
7607
7608 switch (width) {
7609 case 64:
7610 cntl |= CURSOR_MODE_64_ARGB_AX;
7611 break;
7612 case 128:
7613 cntl |= CURSOR_MODE_128_ARGB_AX;
7614 break;
7615 case 256:
7616 cntl |= CURSOR_MODE_256_ARGB_AX;
7617 break;
7618 default:
7619 WARN_ON(1);
7620 return;
7621 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007622 cntl |= pipe << 28; /* Connect to correct pipe */
7623 } else {
7624 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7625 cntl |= CURSOR_MODE_DISABLE;
7626 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007627 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007628
7629 intel_crtc->cursor_visible = visible;
7630 }
7631 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007632 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007633 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007634 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007635}
7636
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007637static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7638{
7639 struct drm_device *dev = crtc->dev;
7640 struct drm_i915_private *dev_priv = dev->dev_private;
7641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7642 int pipe = intel_crtc->pipe;
7643 bool visible = base != 0;
7644
7645 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307646 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007647 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7648 if (base) {
7649 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307650 cntl |= MCURSOR_GAMMA_ENABLE;
7651 switch (width) {
7652 case 64:
7653 cntl |= CURSOR_MODE_64_ARGB_AX;
7654 break;
7655 case 128:
7656 cntl |= CURSOR_MODE_128_ARGB_AX;
7657 break;
7658 case 256:
7659 cntl |= CURSOR_MODE_256_ARGB_AX;
7660 break;
7661 default:
7662 WARN_ON(1);
7663 return;
7664 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007665 } else {
7666 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7667 cntl |= CURSOR_MODE_DISABLE;
7668 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007669 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007670 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007671 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7672 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007673 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7674
7675 intel_crtc->cursor_visible = visible;
7676 }
7677 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007678 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007679 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007680 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007681}
7682
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007683/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007684static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7685 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007686{
7687 struct drm_device *dev = crtc->dev;
7688 struct drm_i915_private *dev_priv = dev->dev_private;
7689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7690 int pipe = intel_crtc->pipe;
7691 int x = intel_crtc->cursor_x;
7692 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007693 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007694 bool visible;
7695
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007696 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007697 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007698
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007699 if (x >= intel_crtc->config.pipe_src_w)
7700 base = 0;
7701
7702 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007703 base = 0;
7704
7705 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007706 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007707 base = 0;
7708
7709 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7710 x = -x;
7711 }
7712 pos |= x << CURSOR_X_SHIFT;
7713
7714 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007715 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007716 base = 0;
7717
7718 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7719 y = -y;
7720 }
7721 pos |= y << CURSOR_Y_SHIFT;
7722
7723 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007724 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007725 return;
7726
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007727 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007728 I915_WRITE(CURPOS_IVB(pipe), pos);
7729 ivb_update_cursor(crtc, base);
7730 } else {
7731 I915_WRITE(CURPOS(pipe), pos);
7732 if (IS_845G(dev) || IS_I865G(dev))
7733 i845_update_cursor(crtc, base);
7734 else
7735 i9xx_update_cursor(crtc, base);
7736 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007737}
7738
Jesse Barnes79e53942008-11-07 14:24:08 -08007739static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007740 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007741 uint32_t handle,
7742 uint32_t width, uint32_t height)
7743{
7744 struct drm_device *dev = crtc->dev;
7745 struct drm_i915_private *dev_priv = dev->dev_private;
7746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007747 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007748 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007749 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007750 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007751
Jesse Barnes79e53942008-11-07 14:24:08 -08007752 /* if we want to turn off the cursor ignore width and height */
7753 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007754 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007755 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007756 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007757 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007758 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007759 }
7760
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307761 /* Check for which cursor types we support */
7762 if (!((width == 64 && height == 64) ||
7763 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7764 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7765 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007766 return -EINVAL;
7767 }
7768
Chris Wilson05394f32010-11-08 19:18:58 +00007769 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007770 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007771 return -ENOENT;
7772
Chris Wilson05394f32010-11-08 19:18:58 +00007773 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007774 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007775 ret = -ENOMEM;
7776 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007777 }
7778
Dave Airlie71acb5e2008-12-30 20:31:46 +10007779 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007780 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007781 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007782 unsigned alignment;
7783
Chris Wilsond9e86c02010-11-10 16:40:20 +00007784 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007785 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007786 ret = -EINVAL;
7787 goto fail_locked;
7788 }
7789
Chris Wilson693db182013-03-05 14:52:39 +00007790 /* Note that the w/a also requires 2 PTE of padding following
7791 * the bo. We currently fill all unused PTE with the shadow
7792 * page and so we should always have valid PTE following the
7793 * cursor preventing the VT-d warning.
7794 */
7795 alignment = 0;
7796 if (need_vtd_wa(dev))
7797 alignment = 64*1024;
7798
7799 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007800 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007801 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007802 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007803 }
7804
Chris Wilsond9e86c02010-11-10 16:40:20 +00007805 ret = i915_gem_object_put_fence(obj);
7806 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007807 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007808 goto fail_unpin;
7809 }
7810
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007811 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007812 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007813 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007814 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007815 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7816 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007817 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007818 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007819 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007820 }
Chris Wilson05394f32010-11-08 19:18:58 +00007821 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007822 }
7823
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007824 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007825 I915_WRITE(CURSIZE, (height << 12) | width);
7826
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007827 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007828 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007829 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007830 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007831 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7832 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007833 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007834 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007835 }
Jesse Barnes80824002009-09-10 15:28:06 -07007836
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007837 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007838
Chris Wilson64f962e2014-03-26 12:38:15 +00007839 old_width = intel_crtc->cursor_width;
7840
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007841 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007842 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007843 intel_crtc->cursor_width = width;
7844 intel_crtc->cursor_height = height;
7845
Chris Wilson64f962e2014-03-26 12:38:15 +00007846 if (intel_crtc->active) {
7847 if (old_width != width)
7848 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007849 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007850 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007851
Jesse Barnes79e53942008-11-07 14:24:08 -08007852 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007853fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007854 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007855fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007856 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007857fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007858 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007859 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007860}
7861
7862static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7863{
Jesse Barnes79e53942008-11-07 14:24:08 -08007864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007865
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007866 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7867 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007868
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007869 if (intel_crtc->active)
7870 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007871
7872 return 0;
7873}
7874
Jesse Barnes79e53942008-11-07 14:24:08 -08007875static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007876 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007877{
James Simmons72034252010-08-03 01:33:19 +01007878 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007880
James Simmons72034252010-08-03 01:33:19 +01007881 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007882 intel_crtc->lut_r[i] = red[i] >> 8;
7883 intel_crtc->lut_g[i] = green[i] >> 8;
7884 intel_crtc->lut_b[i] = blue[i] >> 8;
7885 }
7886
7887 intel_crtc_load_lut(crtc);
7888}
7889
Jesse Barnes79e53942008-11-07 14:24:08 -08007890/* VESA 640x480x72Hz mode to set on the pipe */
7891static struct drm_display_mode load_detect_mode = {
7892 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7893 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7894};
7895
Daniel Vettera8bb6812014-02-10 18:00:39 +01007896struct drm_framebuffer *
7897__intel_framebuffer_create(struct drm_device *dev,
7898 struct drm_mode_fb_cmd2 *mode_cmd,
7899 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007900{
7901 struct intel_framebuffer *intel_fb;
7902 int ret;
7903
7904 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7905 if (!intel_fb) {
7906 drm_gem_object_unreference_unlocked(&obj->base);
7907 return ERR_PTR(-ENOMEM);
7908 }
7909
7910 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007911 if (ret)
7912 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007913
7914 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007915err:
7916 drm_gem_object_unreference_unlocked(&obj->base);
7917 kfree(intel_fb);
7918
7919 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007920}
7921
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007922static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007923intel_framebuffer_create(struct drm_device *dev,
7924 struct drm_mode_fb_cmd2 *mode_cmd,
7925 struct drm_i915_gem_object *obj)
7926{
7927 struct drm_framebuffer *fb;
7928 int ret;
7929
7930 ret = i915_mutex_lock_interruptible(dev);
7931 if (ret)
7932 return ERR_PTR(ret);
7933 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7934 mutex_unlock(&dev->struct_mutex);
7935
7936 return fb;
7937}
7938
Chris Wilsond2dff872011-04-19 08:36:26 +01007939static u32
7940intel_framebuffer_pitch_for_width(int width, int bpp)
7941{
7942 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7943 return ALIGN(pitch, 64);
7944}
7945
7946static u32
7947intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7948{
7949 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7950 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7951}
7952
7953static struct drm_framebuffer *
7954intel_framebuffer_create_for_mode(struct drm_device *dev,
7955 struct drm_display_mode *mode,
7956 int depth, int bpp)
7957{
7958 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007959 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007960
7961 obj = i915_gem_alloc_object(dev,
7962 intel_framebuffer_size_for_mode(mode, bpp));
7963 if (obj == NULL)
7964 return ERR_PTR(-ENOMEM);
7965
7966 mode_cmd.width = mode->hdisplay;
7967 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007968 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7969 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007970 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007971
7972 return intel_framebuffer_create(dev, &mode_cmd, obj);
7973}
7974
7975static struct drm_framebuffer *
7976mode_fits_in_fbdev(struct drm_device *dev,
7977 struct drm_display_mode *mode)
7978{
Daniel Vetter4520f532013-10-09 09:18:51 +02007979#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007980 struct drm_i915_private *dev_priv = dev->dev_private;
7981 struct drm_i915_gem_object *obj;
7982 struct drm_framebuffer *fb;
7983
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007984 if (!dev_priv->fbdev)
7985 return NULL;
7986
7987 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007988 return NULL;
7989
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007990 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007991 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007992
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007993 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007994 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7995 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007996 return NULL;
7997
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007998 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007999 return NULL;
8000
8001 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008002#else
8003 return NULL;
8004#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008005}
8006
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008007bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008008 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008009 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008010{
8011 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008012 struct intel_encoder *intel_encoder =
8013 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008014 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008015 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008016 struct drm_crtc *crtc = NULL;
8017 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008018 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008019 int i = -1;
8020
Chris Wilsond2dff872011-04-19 08:36:26 +01008021 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8022 connector->base.id, drm_get_connector_name(connector),
8023 encoder->base.id, drm_get_encoder_name(encoder));
8024
Jesse Barnes79e53942008-11-07 14:24:08 -08008025 /*
8026 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008027 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008028 * - if the connector already has an assigned crtc, use it (but make
8029 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008030 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008031 * - try to find the first unused crtc that can drive this connector,
8032 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008033 */
8034
8035 /* See if we already have a CRTC for this connector */
8036 if (encoder->crtc) {
8037 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008038
Daniel Vetter7b240562012-12-12 00:35:33 +01008039 mutex_lock(&crtc->mutex);
8040
Daniel Vetter24218aa2012-08-12 19:27:11 +02008041 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008042 old->load_detect_temp = false;
8043
8044 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008045 if (connector->dpms != DRM_MODE_DPMS_ON)
8046 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008047
Chris Wilson71731882011-04-19 23:10:58 +01008048 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008049 }
8050
8051 /* Find an unused one (if possible) */
8052 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8053 i++;
8054 if (!(encoder->possible_crtcs & (1 << i)))
8055 continue;
8056 if (!possible_crtc->enabled) {
8057 crtc = possible_crtc;
8058 break;
8059 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008060 }
8061
8062 /*
8063 * If we didn't find an unused CRTC, don't use any.
8064 */
8065 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008066 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8067 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008068 }
8069
Daniel Vetter7b240562012-12-12 00:35:33 +01008070 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008071 intel_encoder->new_crtc = to_intel_crtc(crtc);
8072 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008073
8074 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008075 intel_crtc->new_enabled = true;
8076 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008077 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008078 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008079 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008080
Chris Wilson64927112011-04-20 07:25:26 +01008081 if (!mode)
8082 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008083
Chris Wilsond2dff872011-04-19 08:36:26 +01008084 /* We need a framebuffer large enough to accommodate all accesses
8085 * that the plane may generate whilst we perform load detection.
8086 * We can not rely on the fbcon either being present (we get called
8087 * during its initialisation to detect all boot displays, or it may
8088 * not even exist) or that it is large enough to satisfy the
8089 * requested mode.
8090 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008091 fb = mode_fits_in_fbdev(dev, mode);
8092 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008093 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008094 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8095 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008096 } else
8097 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008098 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008099 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008100 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008101 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008102
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008103 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008104 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008105 if (old->release_fb)
8106 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008107 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008108 }
Chris Wilson71731882011-04-19 23:10:58 +01008109
Jesse Barnes79e53942008-11-07 14:24:08 -08008110 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008111 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008112 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008113
8114 fail:
8115 intel_crtc->new_enabled = crtc->enabled;
8116 if (intel_crtc->new_enabled)
8117 intel_crtc->new_config = &intel_crtc->config;
8118 else
8119 intel_crtc->new_config = NULL;
8120 mutex_unlock(&crtc->mutex);
8121 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008122}
8123
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008124void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008125 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008126{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008127 struct intel_encoder *intel_encoder =
8128 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008129 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008130 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008132
Chris Wilsond2dff872011-04-19 08:36:26 +01008133 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8134 connector->base.id, drm_get_connector_name(connector),
8135 encoder->base.id, drm_get_encoder_name(encoder));
8136
Chris Wilson8261b192011-04-19 23:18:09 +01008137 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008138 to_intel_connector(connector)->new_encoder = NULL;
8139 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008140 intel_crtc->new_enabled = false;
8141 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008142 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008143
Daniel Vetter36206362012-12-10 20:42:17 +01008144 if (old->release_fb) {
8145 drm_framebuffer_unregister_private(old->release_fb);
8146 drm_framebuffer_unreference(old->release_fb);
8147 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008148
Daniel Vetter67c96402013-01-23 16:25:09 +00008149 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008150 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008151 }
8152
Eric Anholtc751ce42010-03-25 11:48:48 -07008153 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008154 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8155 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008156
8157 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008158}
8159
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008160static int i9xx_pll_refclk(struct drm_device *dev,
8161 const struct intel_crtc_config *pipe_config)
8162{
8163 struct drm_i915_private *dev_priv = dev->dev_private;
8164 u32 dpll = pipe_config->dpll_hw_state.dpll;
8165
8166 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008167 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008168 else if (HAS_PCH_SPLIT(dev))
8169 return 120000;
8170 else if (!IS_GEN2(dev))
8171 return 96000;
8172 else
8173 return 48000;
8174}
8175
Jesse Barnes79e53942008-11-07 14:24:08 -08008176/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008177static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8178 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008179{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008180 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008181 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008182 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008183 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008184 u32 fp;
8185 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008186 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008187
8188 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008189 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008190 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008191 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008192
8193 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008194 if (IS_PINEVIEW(dev)) {
8195 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8196 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008197 } else {
8198 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8199 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8200 }
8201
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008202 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008203 if (IS_PINEVIEW(dev))
8204 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8205 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008206 else
8207 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008208 DPLL_FPA01_P1_POST_DIV_SHIFT);
8209
8210 switch (dpll & DPLL_MODE_MASK) {
8211 case DPLLB_MODE_DAC_SERIAL:
8212 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8213 5 : 10;
8214 break;
8215 case DPLLB_MODE_LVDS:
8216 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8217 7 : 14;
8218 break;
8219 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008220 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008221 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008222 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008223 }
8224
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008225 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008226 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008227 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008228 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008229 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008230 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008231 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008232
8233 if (is_lvds) {
8234 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8235 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008236
8237 if (lvds & LVDS_CLKB_POWER_UP)
8238 clock.p2 = 7;
8239 else
8240 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008241 } else {
8242 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8243 clock.p1 = 2;
8244 else {
8245 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8246 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8247 }
8248 if (dpll & PLL_P2_DIVIDE_BY_4)
8249 clock.p2 = 4;
8250 else
8251 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008252 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008253
8254 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008255 }
8256
Ville Syrjälä18442d02013-09-13 16:00:08 +03008257 /*
8258 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008259 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008260 * encoder's get_config() function.
8261 */
8262 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008263}
8264
Ville Syrjälä6878da02013-09-13 15:59:11 +03008265int intel_dotclock_calculate(int link_freq,
8266 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008267{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008268 /*
8269 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008270 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008271 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008272 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008273 *
8274 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008275 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008276 */
8277
Ville Syrjälä6878da02013-09-13 15:59:11 +03008278 if (!m_n->link_n)
8279 return 0;
8280
8281 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8282}
8283
Ville Syrjälä18442d02013-09-13 16:00:08 +03008284static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8285 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008286{
8287 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008288
8289 /* read out port_clock from the DPLL */
8290 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008291
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008292 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008293 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008294 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008295 * agree once we know their relationship in the encoder's
8296 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008297 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008298 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008299 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8300 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008301}
8302
8303/** Returns the currently programmed mode of the given pipe. */
8304struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8305 struct drm_crtc *crtc)
8306{
Jesse Barnes548f2452011-02-17 10:40:53 -08008307 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008309 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008310 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008311 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008312 int htot = I915_READ(HTOTAL(cpu_transcoder));
8313 int hsync = I915_READ(HSYNC(cpu_transcoder));
8314 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8315 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008316 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008317
8318 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8319 if (!mode)
8320 return NULL;
8321
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008322 /*
8323 * Construct a pipe_config sufficient for getting the clock info
8324 * back out of crtc_clock_get.
8325 *
8326 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8327 * to use a real value here instead.
8328 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008329 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008330 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008331 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8332 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8333 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008334 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8335
Ville Syrjälä773ae032013-09-23 17:48:20 +03008336 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008337 mode->hdisplay = (htot & 0xffff) + 1;
8338 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8339 mode->hsync_start = (hsync & 0xffff) + 1;
8340 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8341 mode->vdisplay = (vtot & 0xffff) + 1;
8342 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8343 mode->vsync_start = (vsync & 0xffff) + 1;
8344 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8345
8346 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008347
8348 return mode;
8349}
8350
Daniel Vetter3dec0092010-08-20 21:40:52 +02008351static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008352{
8353 struct drm_device *dev = crtc->dev;
8354 drm_i915_private_t *dev_priv = dev->dev_private;
8355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8356 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008357 int dpll_reg = DPLL(pipe);
8358 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008359
Eric Anholtbad720f2009-10-22 16:11:14 -07008360 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008361 return;
8362
8363 if (!dev_priv->lvds_downclock_avail)
8364 return;
8365
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008366 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008367 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008368 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008369
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008370 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008371
8372 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8373 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008374 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008375
Jesse Barnes652c3932009-08-17 13:31:43 -07008376 dpll = I915_READ(dpll_reg);
8377 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008378 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008379 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008380}
8381
8382static void intel_decrease_pllclock(struct drm_crtc *crtc)
8383{
8384 struct drm_device *dev = crtc->dev;
8385 drm_i915_private_t *dev_priv = dev->dev_private;
8386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008387
Eric Anholtbad720f2009-10-22 16:11:14 -07008388 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008389 return;
8390
8391 if (!dev_priv->lvds_downclock_avail)
8392 return;
8393
8394 /*
8395 * Since this is called by a timer, we should never get here in
8396 * the manual case.
8397 */
8398 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008399 int pipe = intel_crtc->pipe;
8400 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008401 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008402
Zhao Yakui44d98a62009-10-09 11:39:40 +08008403 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008404
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008405 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008406
Chris Wilson074b5e12012-05-02 12:07:06 +01008407 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008408 dpll |= DISPLAY_RATE_SELECT_FPA1;
8409 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008410 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008411 dpll = I915_READ(dpll_reg);
8412 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008413 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008414 }
8415
8416}
8417
Chris Wilsonf047e392012-07-21 12:31:41 +01008418void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008419{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008420 struct drm_i915_private *dev_priv = dev->dev_private;
8421
Chris Wilsonf62a0072014-02-21 17:55:39 +00008422 if (dev_priv->mm.busy)
8423 return;
8424
Paulo Zanoni43694d62014-03-07 20:08:08 -03008425 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008426 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008427 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008428}
8429
8430void intel_mark_idle(struct drm_device *dev)
8431{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008432 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008433 struct drm_crtc *crtc;
8434
Chris Wilsonf62a0072014-02-21 17:55:39 +00008435 if (!dev_priv->mm.busy)
8436 return;
8437
8438 dev_priv->mm.busy = false;
8439
Jani Nikulad330a952014-01-21 11:24:25 +02008440 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008441 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008442
8443 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8444 if (!crtc->fb)
8445 continue;
8446
8447 intel_decrease_pllclock(crtc);
8448 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008449
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008450 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008451 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008452
8453out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008454 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008455}
8456
Chris Wilsonc65355b2013-06-06 16:53:41 -03008457void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8458 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008459{
8460 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008461 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008462
Jani Nikulad330a952014-01-21 11:24:25 +02008463 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008464 return;
8465
Jesse Barnes652c3932009-08-17 13:31:43 -07008466 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008467 if (!crtc->fb)
8468 continue;
8469
Chris Wilsonc65355b2013-06-06 16:53:41 -03008470 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8471 continue;
8472
8473 intel_increase_pllclock(crtc);
8474 if (ring && intel_fbc_enabled(dev))
8475 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008476 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008477}
8478
Jesse Barnes79e53942008-11-07 14:24:08 -08008479static void intel_crtc_destroy(struct drm_crtc *crtc)
8480{
8481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008482 struct drm_device *dev = crtc->dev;
8483 struct intel_unpin_work *work;
8484 unsigned long flags;
8485
8486 spin_lock_irqsave(&dev->event_lock, flags);
8487 work = intel_crtc->unpin_work;
8488 intel_crtc->unpin_work = NULL;
8489 spin_unlock_irqrestore(&dev->event_lock, flags);
8490
8491 if (work) {
8492 cancel_work_sync(&work->work);
8493 kfree(work);
8494 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008495
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008496 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8497
Jesse Barnes79e53942008-11-07 14:24:08 -08008498 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008499
Jesse Barnes79e53942008-11-07 14:24:08 -08008500 kfree(intel_crtc);
8501}
8502
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008503static void intel_unpin_work_fn(struct work_struct *__work)
8504{
8505 struct intel_unpin_work *work =
8506 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008507 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008508
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008509 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008510 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008511 drm_gem_object_unreference(&work->pending_flip_obj->base);
8512 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008513
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008514 intel_update_fbc(dev);
8515 mutex_unlock(&dev->struct_mutex);
8516
8517 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8518 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8519
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008520 kfree(work);
8521}
8522
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008523static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008524 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008525{
8526 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8528 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008529 unsigned long flags;
8530
8531 /* Ignore early vblank irqs */
8532 if (intel_crtc == NULL)
8533 return;
8534
8535 spin_lock_irqsave(&dev->event_lock, flags);
8536 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008537
8538 /* Ensure we don't miss a work->pending update ... */
8539 smp_rmb();
8540
8541 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008542 spin_unlock_irqrestore(&dev->event_lock, flags);
8543 return;
8544 }
8545
Chris Wilsone7d841c2012-12-03 11:36:30 +00008546 /* and that the unpin work is consistent wrt ->pending. */
8547 smp_rmb();
8548
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008549 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008550
Rob Clark45a066e2012-10-08 14:50:40 -05008551 if (work->event)
8552 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008553
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008554 drm_vblank_put(dev, intel_crtc->pipe);
8555
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008556 spin_unlock_irqrestore(&dev->event_lock, flags);
8557
Daniel Vetter2c10d572012-12-20 21:24:07 +01008558 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008559
8560 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008561
8562 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008563}
8564
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008565void intel_finish_page_flip(struct drm_device *dev, int pipe)
8566{
8567 drm_i915_private_t *dev_priv = dev->dev_private;
8568 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8569
Mario Kleiner49b14a52010-12-09 07:00:07 +01008570 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008571}
8572
8573void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8574{
8575 drm_i915_private_t *dev_priv = dev->dev_private;
8576 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8577
Mario Kleiner49b14a52010-12-09 07:00:07 +01008578 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008579}
8580
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008581void intel_prepare_page_flip(struct drm_device *dev, int plane)
8582{
8583 drm_i915_private_t *dev_priv = dev->dev_private;
8584 struct intel_crtc *intel_crtc =
8585 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8586 unsigned long flags;
8587
Chris Wilsone7d841c2012-12-03 11:36:30 +00008588 /* NB: An MMIO update of the plane base pointer will also
8589 * generate a page-flip completion irq, i.e. every modeset
8590 * is also accompanied by a spurious intel_prepare_page_flip().
8591 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008592 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008593 if (intel_crtc->unpin_work)
8594 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008595 spin_unlock_irqrestore(&dev->event_lock, flags);
8596}
8597
Chris Wilsone7d841c2012-12-03 11:36:30 +00008598inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8599{
8600 /* Ensure that the work item is consistent when activating it ... */
8601 smp_wmb();
8602 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8603 /* and that it is marked active as soon as the irq could fire. */
8604 smp_wmb();
8605}
8606
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008607static int intel_gen2_queue_flip(struct drm_device *dev,
8608 struct drm_crtc *crtc,
8609 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008610 struct drm_i915_gem_object *obj,
8611 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008612{
8613 struct drm_i915_private *dev_priv = dev->dev_private;
8614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008615 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008616 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008617 int ret;
8618
Daniel Vetter6d90c952012-04-26 23:28:05 +02008619 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008620 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008621 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008622
Daniel Vetter6d90c952012-04-26 23:28:05 +02008623 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008624 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008625 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008626
8627 /* Can't queue multiple flips, so wait for the previous
8628 * one to finish before executing the next.
8629 */
8630 if (intel_crtc->plane)
8631 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8632 else
8633 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008634 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8635 intel_ring_emit(ring, MI_NOOP);
8636 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8637 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8638 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008639 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008640 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008641
8642 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008643 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008644 return 0;
8645
8646err_unpin:
8647 intel_unpin_fb_obj(obj);
8648err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008649 return ret;
8650}
8651
8652static int intel_gen3_queue_flip(struct drm_device *dev,
8653 struct drm_crtc *crtc,
8654 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008655 struct drm_i915_gem_object *obj,
8656 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008657{
8658 struct drm_i915_private *dev_priv = dev->dev_private;
8659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008660 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008661 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008662 int ret;
8663
Daniel Vetter6d90c952012-04-26 23:28:05 +02008664 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008665 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008666 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008667
Daniel Vetter6d90c952012-04-26 23:28:05 +02008668 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008669 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008670 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008671
8672 if (intel_crtc->plane)
8673 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8674 else
8675 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008676 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8677 intel_ring_emit(ring, MI_NOOP);
8678 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8679 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8680 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008681 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008682 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008683
Chris Wilsone7d841c2012-12-03 11:36:30 +00008684 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008685 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008686 return 0;
8687
8688err_unpin:
8689 intel_unpin_fb_obj(obj);
8690err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008691 return ret;
8692}
8693
8694static int intel_gen4_queue_flip(struct drm_device *dev,
8695 struct drm_crtc *crtc,
8696 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008697 struct drm_i915_gem_object *obj,
8698 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008699{
8700 struct drm_i915_private *dev_priv = dev->dev_private;
8701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8702 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008703 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008704 int ret;
8705
Daniel Vetter6d90c952012-04-26 23:28:05 +02008706 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008707 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008708 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008709
Daniel Vetter6d90c952012-04-26 23:28:05 +02008710 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008711 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008712 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008713
8714 /* i965+ uses the linear or tiled offsets from the
8715 * Display Registers (which do not change across a page-flip)
8716 * so we need only reprogram the base address.
8717 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008718 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8719 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8720 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008721 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008722 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008723 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008724
8725 /* XXX Enabling the panel-fitter across page-flip is so far
8726 * untested on non-native modes, so ignore it for now.
8727 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8728 */
8729 pf = 0;
8730 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008731 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008732
8733 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008734 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008735 return 0;
8736
8737err_unpin:
8738 intel_unpin_fb_obj(obj);
8739err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008740 return ret;
8741}
8742
8743static int intel_gen6_queue_flip(struct drm_device *dev,
8744 struct drm_crtc *crtc,
8745 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008746 struct drm_i915_gem_object *obj,
8747 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008748{
8749 struct drm_i915_private *dev_priv = dev->dev_private;
8750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008751 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008752 uint32_t pf, pipesrc;
8753 int ret;
8754
Daniel Vetter6d90c952012-04-26 23:28:05 +02008755 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008756 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008757 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008758
Daniel Vetter6d90c952012-04-26 23:28:05 +02008759 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008760 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008761 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008762
Daniel Vetter6d90c952012-04-26 23:28:05 +02008763 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8764 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8765 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008766 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008767
Chris Wilson99d9acd2012-04-17 20:37:00 +01008768 /* Contrary to the suggestions in the documentation,
8769 * "Enable Panel Fitter" does not seem to be required when page
8770 * flipping with a non-native mode, and worse causes a normal
8771 * modeset to fail.
8772 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8773 */
8774 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008775 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008776 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008777
8778 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008779 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008780 return 0;
8781
8782err_unpin:
8783 intel_unpin_fb_obj(obj);
8784err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008785 return ret;
8786}
8787
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008788static int intel_gen7_queue_flip(struct drm_device *dev,
8789 struct drm_crtc *crtc,
8790 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008791 struct drm_i915_gem_object *obj,
8792 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008793{
8794 struct drm_i915_private *dev_priv = dev->dev_private;
8795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008796 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008797 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008798 int len, ret;
8799
8800 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008801 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008802 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008803
8804 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8805 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008806 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008807
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008808 switch(intel_crtc->plane) {
8809 case PLANE_A:
8810 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8811 break;
8812 case PLANE_B:
8813 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8814 break;
8815 case PLANE_C:
8816 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8817 break;
8818 default:
8819 WARN_ONCE(1, "unknown plane in flip command\n");
8820 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008821 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008822 }
8823
Chris Wilsonffe74d72013-08-26 20:58:12 +01008824 len = 4;
8825 if (ring->id == RCS)
8826 len += 6;
8827
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008828 /*
8829 * BSpec MI_DISPLAY_FLIP for IVB:
8830 * "The full packet must be contained within the same cache line."
8831 *
8832 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8833 * cacheline, if we ever start emitting more commands before
8834 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8835 * then do the cacheline alignment, and finally emit the
8836 * MI_DISPLAY_FLIP.
8837 */
8838 ret = intel_ring_cacheline_align(ring);
8839 if (ret)
8840 goto err_unpin;
8841
Chris Wilsonffe74d72013-08-26 20:58:12 +01008842 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008843 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008844 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008845
Chris Wilsonffe74d72013-08-26 20:58:12 +01008846 /* Unmask the flip-done completion message. Note that the bspec says that
8847 * we should do this for both the BCS and RCS, and that we must not unmask
8848 * more than one flip event at any time (or ensure that one flip message
8849 * can be sent by waiting for flip-done prior to queueing new flips).
8850 * Experimentation says that BCS works despite DERRMR masking all
8851 * flip-done completion events and that unmasking all planes at once
8852 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8853 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8854 */
8855 if (ring->id == RCS) {
8856 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8857 intel_ring_emit(ring, DERRMR);
8858 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8859 DERRMR_PIPEB_PRI_FLIP_DONE |
8860 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008861 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8862 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008863 intel_ring_emit(ring, DERRMR);
8864 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8865 }
8866
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008867 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008868 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008869 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008870 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008871
8872 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008873 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008874 return 0;
8875
8876err_unpin:
8877 intel_unpin_fb_obj(obj);
8878err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008879 return ret;
8880}
8881
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008882static int intel_default_queue_flip(struct drm_device *dev,
8883 struct drm_crtc *crtc,
8884 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008885 struct drm_i915_gem_object *obj,
8886 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008887{
8888 return -ENODEV;
8889}
8890
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008891static int intel_crtc_page_flip(struct drm_crtc *crtc,
8892 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008893 struct drm_pending_vblank_event *event,
8894 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008895{
8896 struct drm_device *dev = crtc->dev;
8897 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008898 struct drm_framebuffer *old_fb = crtc->fb;
8899 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8901 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008902 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008903 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008904
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008905 /* Can't change pixel format via MI display flips. */
8906 if (fb->pixel_format != crtc->fb->pixel_format)
8907 return -EINVAL;
8908
8909 /*
8910 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8911 * Note that pitch changes could also affect these register.
8912 */
8913 if (INTEL_INFO(dev)->gen > 3 &&
8914 (fb->offsets[0] != crtc->fb->offsets[0] ||
8915 fb->pitches[0] != crtc->fb->pitches[0]))
8916 return -EINVAL;
8917
Chris Wilsonf900db42014-02-20 09:26:13 +00008918 if (i915_terminally_wedged(&dev_priv->gpu_error))
8919 goto out_hang;
8920
Daniel Vetterb14c5672013-09-19 12:18:32 +02008921 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008922 if (work == NULL)
8923 return -ENOMEM;
8924
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008925 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008926 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008927 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008928 INIT_WORK(&work->work, intel_unpin_work_fn);
8929
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008930 ret = drm_vblank_get(dev, intel_crtc->pipe);
8931 if (ret)
8932 goto free_work;
8933
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008934 /* We borrow the event spin lock for protecting unpin_work */
8935 spin_lock_irqsave(&dev->event_lock, flags);
8936 if (intel_crtc->unpin_work) {
8937 spin_unlock_irqrestore(&dev->event_lock, flags);
8938 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008939 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008940
8941 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008942 return -EBUSY;
8943 }
8944 intel_crtc->unpin_work = work;
8945 spin_unlock_irqrestore(&dev->event_lock, flags);
8946
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008947 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8948 flush_workqueue(dev_priv->wq);
8949
Chris Wilson79158102012-05-23 11:13:58 +01008950 ret = i915_mutex_lock_interruptible(dev);
8951 if (ret)
8952 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008953
Jesse Barnes75dfca82010-02-10 15:09:44 -08008954 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008955 drm_gem_object_reference(&work->old_fb_obj->base);
8956 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008957
8958 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008959
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008960 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008961
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008962 work->enable_stall_check = true;
8963
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008964 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008965 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008966
Keith Packarded8d1972013-07-22 18:49:58 -07008967 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008968 if (ret)
8969 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008970
Chris Wilson7782de32011-07-08 12:22:41 +01008971 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008972 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008973 mutex_unlock(&dev->struct_mutex);
8974
Jesse Barnese5510fa2010-07-01 16:48:37 -07008975 trace_i915_flip_request(intel_crtc->plane, obj);
8976
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008977 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008978
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008979cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008980 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008981 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008982 drm_gem_object_unreference(&work->old_fb_obj->base);
8983 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008984 mutex_unlock(&dev->struct_mutex);
8985
Chris Wilson79158102012-05-23 11:13:58 +01008986cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008987 spin_lock_irqsave(&dev->event_lock, flags);
8988 intel_crtc->unpin_work = NULL;
8989 spin_unlock_irqrestore(&dev->event_lock, flags);
8990
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008991 drm_vblank_put(dev, intel_crtc->pipe);
8992free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008993 kfree(work);
8994
Chris Wilsonf900db42014-02-20 09:26:13 +00008995 if (ret == -EIO) {
8996out_hang:
8997 intel_crtc_wait_for_pending_flips(crtc);
8998 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8999 if (ret == 0 && event)
9000 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9001 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009002 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009003}
9004
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009005static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009006 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9007 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009008};
9009
Daniel Vetter9a935852012-07-05 22:34:27 +02009010/**
9011 * intel_modeset_update_staged_output_state
9012 *
9013 * Updates the staged output configuration state, e.g. after we've read out the
9014 * current hw state.
9015 */
9016static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9017{
Ville Syrjälä76688512014-01-10 11:28:06 +02009018 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009019 struct intel_encoder *encoder;
9020 struct intel_connector *connector;
9021
9022 list_for_each_entry(connector, &dev->mode_config.connector_list,
9023 base.head) {
9024 connector->new_encoder =
9025 to_intel_encoder(connector->base.encoder);
9026 }
9027
9028 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9029 base.head) {
9030 encoder->new_crtc =
9031 to_intel_crtc(encoder->base.crtc);
9032 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009033
9034 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9035 base.head) {
9036 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009037
9038 if (crtc->new_enabled)
9039 crtc->new_config = &crtc->config;
9040 else
9041 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009042 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009043}
9044
9045/**
9046 * intel_modeset_commit_output_state
9047 *
9048 * This function copies the stage display pipe configuration to the real one.
9049 */
9050static void intel_modeset_commit_output_state(struct drm_device *dev)
9051{
Ville Syrjälä76688512014-01-10 11:28:06 +02009052 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009053 struct intel_encoder *encoder;
9054 struct intel_connector *connector;
9055
9056 list_for_each_entry(connector, &dev->mode_config.connector_list,
9057 base.head) {
9058 connector->base.encoder = &connector->new_encoder->base;
9059 }
9060
9061 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9062 base.head) {
9063 encoder->base.crtc = &encoder->new_crtc->base;
9064 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009065
9066 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9067 base.head) {
9068 crtc->base.enabled = crtc->new_enabled;
9069 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009070}
9071
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009072static void
9073connected_sink_compute_bpp(struct intel_connector * connector,
9074 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009075{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009076 int bpp = pipe_config->pipe_bpp;
9077
9078 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9079 connector->base.base.id,
9080 drm_get_connector_name(&connector->base));
9081
9082 /* Don't use an invalid EDID bpc value */
9083 if (connector->base.display_info.bpc &&
9084 connector->base.display_info.bpc * 3 < bpp) {
9085 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9086 bpp, connector->base.display_info.bpc*3);
9087 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9088 }
9089
9090 /* Clamp bpp to 8 on screens without EDID 1.4 */
9091 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9092 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9093 bpp);
9094 pipe_config->pipe_bpp = 24;
9095 }
9096}
9097
9098static int
9099compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9100 struct drm_framebuffer *fb,
9101 struct intel_crtc_config *pipe_config)
9102{
9103 struct drm_device *dev = crtc->base.dev;
9104 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009105 int bpp;
9106
Daniel Vetterd42264b2013-03-28 16:38:08 +01009107 switch (fb->pixel_format) {
9108 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009109 bpp = 8*3; /* since we go through a colormap */
9110 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009111 case DRM_FORMAT_XRGB1555:
9112 case DRM_FORMAT_ARGB1555:
9113 /* checked in intel_framebuffer_init already */
9114 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9115 return -EINVAL;
9116 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009117 bpp = 6*3; /* min is 18bpp */
9118 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009119 case DRM_FORMAT_XBGR8888:
9120 case DRM_FORMAT_ABGR8888:
9121 /* checked in intel_framebuffer_init already */
9122 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9123 return -EINVAL;
9124 case DRM_FORMAT_XRGB8888:
9125 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009126 bpp = 8*3;
9127 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009128 case DRM_FORMAT_XRGB2101010:
9129 case DRM_FORMAT_ARGB2101010:
9130 case DRM_FORMAT_XBGR2101010:
9131 case DRM_FORMAT_ABGR2101010:
9132 /* checked in intel_framebuffer_init already */
9133 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009134 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009135 bpp = 10*3;
9136 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009137 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009138 default:
9139 DRM_DEBUG_KMS("unsupported depth\n");
9140 return -EINVAL;
9141 }
9142
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009143 pipe_config->pipe_bpp = bpp;
9144
9145 /* Clamp display bpp to EDID value */
9146 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009147 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009148 if (!connector->new_encoder ||
9149 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009150 continue;
9151
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009152 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009153 }
9154
9155 return bpp;
9156}
9157
Daniel Vetter644db712013-09-19 14:53:58 +02009158static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9159{
9160 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9161 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009162 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009163 mode->crtc_hdisplay, mode->crtc_hsync_start,
9164 mode->crtc_hsync_end, mode->crtc_htotal,
9165 mode->crtc_vdisplay, mode->crtc_vsync_start,
9166 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9167}
9168
Daniel Vetterc0b03412013-05-28 12:05:54 +02009169static void intel_dump_pipe_config(struct intel_crtc *crtc,
9170 struct intel_crtc_config *pipe_config,
9171 const char *context)
9172{
9173 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9174 context, pipe_name(crtc->pipe));
9175
9176 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9177 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9178 pipe_config->pipe_bpp, pipe_config->dither);
9179 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9180 pipe_config->has_pch_encoder,
9181 pipe_config->fdi_lanes,
9182 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9183 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9184 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009185 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9186 pipe_config->has_dp_encoder,
9187 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9188 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9189 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009190 DRM_DEBUG_KMS("requested mode:\n");
9191 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9192 DRM_DEBUG_KMS("adjusted mode:\n");
9193 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009194 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009195 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009196 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9197 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009198 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9199 pipe_config->gmch_pfit.control,
9200 pipe_config->gmch_pfit.pgm_ratios,
9201 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009202 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009203 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009204 pipe_config->pch_pfit.size,
9205 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009206 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009207 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009208}
9209
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009210static bool encoders_cloneable(const struct intel_encoder *a,
9211 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009212{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009213 /* masks could be asymmetric, so check both ways */
9214 return a == b || (a->cloneable & (1 << b->type) &&
9215 b->cloneable & (1 << a->type));
9216}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009217
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009218static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9219 struct intel_encoder *encoder)
9220{
9221 struct drm_device *dev = crtc->base.dev;
9222 struct intel_encoder *source_encoder;
9223
9224 list_for_each_entry(source_encoder,
9225 &dev->mode_config.encoder_list, base.head) {
9226 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009227 continue;
9228
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009229 if (!encoders_cloneable(encoder, source_encoder))
9230 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009231 }
9232
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009233 return true;
9234}
9235
9236static bool check_encoder_cloning(struct intel_crtc *crtc)
9237{
9238 struct drm_device *dev = crtc->base.dev;
9239 struct intel_encoder *encoder;
9240
9241 list_for_each_entry(encoder,
9242 &dev->mode_config.encoder_list, base.head) {
9243 if (encoder->new_crtc != crtc)
9244 continue;
9245
9246 if (!check_single_encoder_cloning(crtc, encoder))
9247 return false;
9248 }
9249
9250 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009251}
9252
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009253static struct intel_crtc_config *
9254intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009255 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009256 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009257{
9258 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009259 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009260 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009261 int plane_bpp, ret = -EINVAL;
9262 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009263
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009264 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009265 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9266 return ERR_PTR(-EINVAL);
9267 }
9268
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009269 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9270 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009271 return ERR_PTR(-ENOMEM);
9272
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009273 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9274 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009275
Daniel Vettere143a212013-07-04 12:01:15 +02009276 pipe_config->cpu_transcoder =
9277 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009278 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009279
Imre Deak2960bc92013-07-30 13:36:32 +03009280 /*
9281 * Sanitize sync polarity flags based on requested ones. If neither
9282 * positive or negative polarity is requested, treat this as meaning
9283 * negative polarity.
9284 */
9285 if (!(pipe_config->adjusted_mode.flags &
9286 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9287 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9288
9289 if (!(pipe_config->adjusted_mode.flags &
9290 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9291 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9292
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009293 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9294 * plane pixel format and any sink constraints into account. Returns the
9295 * source plane bpp so that dithering can be selected on mismatches
9296 * after encoders and crtc also have had their say. */
9297 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9298 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009299 if (plane_bpp < 0)
9300 goto fail;
9301
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009302 /*
9303 * Determine the real pipe dimensions. Note that stereo modes can
9304 * increase the actual pipe size due to the frame doubling and
9305 * insertion of additional space for blanks between the frame. This
9306 * is stored in the crtc timings. We use the requested mode to do this
9307 * computation to clearly distinguish it from the adjusted mode, which
9308 * can be changed by the connectors in the below retry loop.
9309 */
9310 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9311 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9312 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9313
Daniel Vettere29c22c2013-02-21 00:00:16 +01009314encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009315 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009316 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009317 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009318
Daniel Vetter135c81b2013-07-21 21:37:09 +02009319 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009320 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009321
Daniel Vetter7758a112012-07-08 19:40:39 +02009322 /* Pass our mode to the connectors and the CRTC to give them a chance to
9323 * adjust it according to limitations or connector properties, and also
9324 * a chance to reject the mode entirely.
9325 */
9326 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9327 base.head) {
9328
9329 if (&encoder->new_crtc->base != crtc)
9330 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009331
Daniel Vetterefea6e82013-07-21 21:36:59 +02009332 if (!(encoder->compute_config(encoder, pipe_config))) {
9333 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009334 goto fail;
9335 }
9336 }
9337
Daniel Vetterff9a6752013-06-01 17:16:21 +02009338 /* Set default port clock if not overwritten by the encoder. Needs to be
9339 * done afterwards in case the encoder adjusts the mode. */
9340 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009341 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9342 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009343
Daniel Vettera43f6e02013-06-07 23:10:32 +02009344 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009345 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009346 DRM_DEBUG_KMS("CRTC fixup failed\n");
9347 goto fail;
9348 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009349
9350 if (ret == RETRY) {
9351 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9352 ret = -EINVAL;
9353 goto fail;
9354 }
9355
9356 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9357 retry = false;
9358 goto encoder_retry;
9359 }
9360
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009361 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9362 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9363 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9364
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009365 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009366fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009367 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009368 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009369}
9370
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009371/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9372 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9373static void
9374intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9375 unsigned *prepare_pipes, unsigned *disable_pipes)
9376{
9377 struct intel_crtc *intel_crtc;
9378 struct drm_device *dev = crtc->dev;
9379 struct intel_encoder *encoder;
9380 struct intel_connector *connector;
9381 struct drm_crtc *tmp_crtc;
9382
9383 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9384
9385 /* Check which crtcs have changed outputs connected to them, these need
9386 * to be part of the prepare_pipes mask. We don't (yet) support global
9387 * modeset across multiple crtcs, so modeset_pipes will only have one
9388 * bit set at most. */
9389 list_for_each_entry(connector, &dev->mode_config.connector_list,
9390 base.head) {
9391 if (connector->base.encoder == &connector->new_encoder->base)
9392 continue;
9393
9394 if (connector->base.encoder) {
9395 tmp_crtc = connector->base.encoder->crtc;
9396
9397 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9398 }
9399
9400 if (connector->new_encoder)
9401 *prepare_pipes |=
9402 1 << connector->new_encoder->new_crtc->pipe;
9403 }
9404
9405 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9406 base.head) {
9407 if (encoder->base.crtc == &encoder->new_crtc->base)
9408 continue;
9409
9410 if (encoder->base.crtc) {
9411 tmp_crtc = encoder->base.crtc;
9412
9413 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9414 }
9415
9416 if (encoder->new_crtc)
9417 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9418 }
9419
Ville Syrjälä76688512014-01-10 11:28:06 +02009420 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009421 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9422 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009423 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009424 continue;
9425
Ville Syrjälä76688512014-01-10 11:28:06 +02009426 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009427 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009428 else
9429 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009430 }
9431
9432
9433 /* set_mode is also used to update properties on life display pipes. */
9434 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009435 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009436 *prepare_pipes |= 1 << intel_crtc->pipe;
9437
Daniel Vetterb6c51642013-04-12 18:48:43 +02009438 /*
9439 * For simplicity do a full modeset on any pipe where the output routing
9440 * changed. We could be more clever, but that would require us to be
9441 * more careful with calling the relevant encoder->mode_set functions.
9442 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009443 if (*prepare_pipes)
9444 *modeset_pipes = *prepare_pipes;
9445
9446 /* ... and mask these out. */
9447 *modeset_pipes &= ~(*disable_pipes);
9448 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009449
9450 /*
9451 * HACK: We don't (yet) fully support global modesets. intel_set_config
9452 * obies this rule, but the modeset restore mode of
9453 * intel_modeset_setup_hw_state does not.
9454 */
9455 *modeset_pipes &= 1 << intel_crtc->pipe;
9456 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009457
9458 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9459 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009460}
9461
Daniel Vetterea9d7582012-07-10 10:42:52 +02009462static bool intel_crtc_in_use(struct drm_crtc *crtc)
9463{
9464 struct drm_encoder *encoder;
9465 struct drm_device *dev = crtc->dev;
9466
9467 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9468 if (encoder->crtc == crtc)
9469 return true;
9470
9471 return false;
9472}
9473
9474static void
9475intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9476{
9477 struct intel_encoder *intel_encoder;
9478 struct intel_crtc *intel_crtc;
9479 struct drm_connector *connector;
9480
9481 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9482 base.head) {
9483 if (!intel_encoder->base.crtc)
9484 continue;
9485
9486 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9487
9488 if (prepare_pipes & (1 << intel_crtc->pipe))
9489 intel_encoder->connectors_active = false;
9490 }
9491
9492 intel_modeset_commit_output_state(dev);
9493
Ville Syrjälä76688512014-01-10 11:28:06 +02009494 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009495 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9496 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009497 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009498 WARN_ON(intel_crtc->new_config &&
9499 intel_crtc->new_config != &intel_crtc->config);
9500 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009501 }
9502
9503 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9504 if (!connector->encoder || !connector->encoder->crtc)
9505 continue;
9506
9507 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9508
9509 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009510 struct drm_property *dpms_property =
9511 dev->mode_config.dpms_property;
9512
Daniel Vetterea9d7582012-07-10 10:42:52 +02009513 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009514 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009515 dpms_property,
9516 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009517
9518 intel_encoder = to_intel_encoder(connector->encoder);
9519 intel_encoder->connectors_active = true;
9520 }
9521 }
9522
9523}
9524
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009525static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009526{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009527 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009528
9529 if (clock1 == clock2)
9530 return true;
9531
9532 if (!clock1 || !clock2)
9533 return false;
9534
9535 diff = abs(clock1 - clock2);
9536
9537 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9538 return true;
9539
9540 return false;
9541}
9542
Daniel Vetter25c5b262012-07-08 22:08:04 +02009543#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9544 list_for_each_entry((intel_crtc), \
9545 &(dev)->mode_config.crtc_list, \
9546 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009547 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009548
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009549static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009550intel_pipe_config_compare(struct drm_device *dev,
9551 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009552 struct intel_crtc_config *pipe_config)
9553{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009554#define PIPE_CONF_CHECK_X(name) \
9555 if (current_config->name != pipe_config->name) { \
9556 DRM_ERROR("mismatch in " #name " " \
9557 "(expected 0x%08x, found 0x%08x)\n", \
9558 current_config->name, \
9559 pipe_config->name); \
9560 return false; \
9561 }
9562
Daniel Vetter08a24032013-04-19 11:25:34 +02009563#define PIPE_CONF_CHECK_I(name) \
9564 if (current_config->name != pipe_config->name) { \
9565 DRM_ERROR("mismatch in " #name " " \
9566 "(expected %i, found %i)\n", \
9567 current_config->name, \
9568 pipe_config->name); \
9569 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009570 }
9571
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009572#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9573 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009574 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009575 "(expected %i, found %i)\n", \
9576 current_config->name & (mask), \
9577 pipe_config->name & (mask)); \
9578 return false; \
9579 }
9580
Ville Syrjälä5e550652013-09-06 23:29:07 +03009581#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9582 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9583 DRM_ERROR("mismatch in " #name " " \
9584 "(expected %i, found %i)\n", \
9585 current_config->name, \
9586 pipe_config->name); \
9587 return false; \
9588 }
9589
Daniel Vetterbb760062013-06-06 14:55:52 +02009590#define PIPE_CONF_QUIRK(quirk) \
9591 ((current_config->quirks | pipe_config->quirks) & (quirk))
9592
Daniel Vettereccb1402013-05-22 00:50:22 +02009593 PIPE_CONF_CHECK_I(cpu_transcoder);
9594
Daniel Vetter08a24032013-04-19 11:25:34 +02009595 PIPE_CONF_CHECK_I(has_pch_encoder);
9596 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009597 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9598 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9599 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9600 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9601 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009602
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009603 PIPE_CONF_CHECK_I(has_dp_encoder);
9604 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9605 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9606 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9607 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9608 PIPE_CONF_CHECK_I(dp_m_n.tu);
9609
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009610 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9611 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9612 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9613 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9614 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9615 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9616
9617 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9618 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9619 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9620 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9621 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9622 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9623
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009624 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009625
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009626 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9627 DRM_MODE_FLAG_INTERLACE);
9628
Daniel Vetterbb760062013-06-06 14:55:52 +02009629 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9630 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9631 DRM_MODE_FLAG_PHSYNC);
9632 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9633 DRM_MODE_FLAG_NHSYNC);
9634 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9635 DRM_MODE_FLAG_PVSYNC);
9636 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9637 DRM_MODE_FLAG_NVSYNC);
9638 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009639
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009640 PIPE_CONF_CHECK_I(pipe_src_w);
9641 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009642
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009643 PIPE_CONF_CHECK_I(gmch_pfit.control);
9644 /* pfit ratios are autocomputed by the hw on gen4+ */
9645 if (INTEL_INFO(dev)->gen < 4)
9646 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9647 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009648 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9649 if (current_config->pch_pfit.enabled) {
9650 PIPE_CONF_CHECK_I(pch_pfit.pos);
9651 PIPE_CONF_CHECK_I(pch_pfit.size);
9652 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009653
Jesse Barnese59150d2014-01-07 13:30:45 -08009654 /* BDW+ don't expose a synchronous way to read the state */
9655 if (IS_HASWELL(dev))
9656 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009657
Ville Syrjälä282740f2013-09-04 18:30:03 +03009658 PIPE_CONF_CHECK_I(double_wide);
9659
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009660 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009661 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009662 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009663 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9664 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009665
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009666 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9667 PIPE_CONF_CHECK_I(pipe_bpp);
9668
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009669 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9670 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009671
Daniel Vetter66e985c2013-06-05 13:34:20 +02009672#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009673#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009674#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009675#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009676#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009677
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009678 return true;
9679}
9680
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009681static void
9682check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009683{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009684 struct intel_connector *connector;
9685
9686 list_for_each_entry(connector, &dev->mode_config.connector_list,
9687 base.head) {
9688 /* This also checks the encoder/connector hw state with the
9689 * ->get_hw_state callbacks. */
9690 intel_connector_check_state(connector);
9691
9692 WARN(&connector->new_encoder->base != connector->base.encoder,
9693 "connector's staged encoder doesn't match current encoder\n");
9694 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009695}
9696
9697static void
9698check_encoder_state(struct drm_device *dev)
9699{
9700 struct intel_encoder *encoder;
9701 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009702
9703 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9704 base.head) {
9705 bool enabled = false;
9706 bool active = false;
9707 enum pipe pipe, tracked_pipe;
9708
9709 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9710 encoder->base.base.id,
9711 drm_get_encoder_name(&encoder->base));
9712
9713 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9714 "encoder's stage crtc doesn't match current crtc\n");
9715 WARN(encoder->connectors_active && !encoder->base.crtc,
9716 "encoder's active_connectors set, but no crtc\n");
9717
9718 list_for_each_entry(connector, &dev->mode_config.connector_list,
9719 base.head) {
9720 if (connector->base.encoder != &encoder->base)
9721 continue;
9722 enabled = true;
9723 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9724 active = true;
9725 }
9726 WARN(!!encoder->base.crtc != enabled,
9727 "encoder's enabled state mismatch "
9728 "(expected %i, found %i)\n",
9729 !!encoder->base.crtc, enabled);
9730 WARN(active && !encoder->base.crtc,
9731 "active encoder with no crtc\n");
9732
9733 WARN(encoder->connectors_active != active,
9734 "encoder's computed active state doesn't match tracked active state "
9735 "(expected %i, found %i)\n", active, encoder->connectors_active);
9736
9737 active = encoder->get_hw_state(encoder, &pipe);
9738 WARN(active != encoder->connectors_active,
9739 "encoder's hw state doesn't match sw tracking "
9740 "(expected %i, found %i)\n",
9741 encoder->connectors_active, active);
9742
9743 if (!encoder->base.crtc)
9744 continue;
9745
9746 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9747 WARN(active && pipe != tracked_pipe,
9748 "active encoder's pipe doesn't match"
9749 "(expected %i, found %i)\n",
9750 tracked_pipe, pipe);
9751
9752 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009753}
9754
9755static void
9756check_crtc_state(struct drm_device *dev)
9757{
9758 drm_i915_private_t *dev_priv = dev->dev_private;
9759 struct intel_crtc *crtc;
9760 struct intel_encoder *encoder;
9761 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009762
9763 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9764 base.head) {
9765 bool enabled = false;
9766 bool active = false;
9767
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009768 memset(&pipe_config, 0, sizeof(pipe_config));
9769
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009770 DRM_DEBUG_KMS("[CRTC:%d]\n",
9771 crtc->base.base.id);
9772
9773 WARN(crtc->active && !crtc->base.enabled,
9774 "active crtc, but not enabled in sw tracking\n");
9775
9776 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9777 base.head) {
9778 if (encoder->base.crtc != &crtc->base)
9779 continue;
9780 enabled = true;
9781 if (encoder->connectors_active)
9782 active = true;
9783 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009784
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009785 WARN(active != crtc->active,
9786 "crtc's computed active state doesn't match tracked active state "
9787 "(expected %i, found %i)\n", active, crtc->active);
9788 WARN(enabled != crtc->base.enabled,
9789 "crtc's computed enabled state doesn't match tracked enabled state "
9790 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9791
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009792 active = dev_priv->display.get_pipe_config(crtc,
9793 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009794
9795 /* hw state is inconsistent with the pipe A quirk */
9796 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9797 active = crtc->active;
9798
Daniel Vetter6c49f242013-06-06 12:45:25 +02009799 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9800 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009801 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009802 if (encoder->base.crtc != &crtc->base)
9803 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009804 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009805 encoder->get_config(encoder, &pipe_config);
9806 }
9807
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009808 WARN(crtc->active != active,
9809 "crtc active state doesn't match with hw state "
9810 "(expected %i, found %i)\n", crtc->active, active);
9811
Daniel Vetterc0b03412013-05-28 12:05:54 +02009812 if (active &&
9813 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9814 WARN(1, "pipe state doesn't match!\n");
9815 intel_dump_pipe_config(crtc, &pipe_config,
9816 "[hw state]");
9817 intel_dump_pipe_config(crtc, &crtc->config,
9818 "[sw state]");
9819 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009820 }
9821}
9822
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009823static void
9824check_shared_dpll_state(struct drm_device *dev)
9825{
9826 drm_i915_private_t *dev_priv = dev->dev_private;
9827 struct intel_crtc *crtc;
9828 struct intel_dpll_hw_state dpll_hw_state;
9829 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009830
9831 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9832 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9833 int enabled_crtcs = 0, active_crtcs = 0;
9834 bool active;
9835
9836 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9837
9838 DRM_DEBUG_KMS("%s\n", pll->name);
9839
9840 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9841
9842 WARN(pll->active > pll->refcount,
9843 "more active pll users than references: %i vs %i\n",
9844 pll->active, pll->refcount);
9845 WARN(pll->active && !pll->on,
9846 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009847 WARN(pll->on && !pll->active,
9848 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009849 WARN(pll->on != active,
9850 "pll on state mismatch (expected %i, found %i)\n",
9851 pll->on, active);
9852
9853 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9854 base.head) {
9855 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9856 enabled_crtcs++;
9857 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9858 active_crtcs++;
9859 }
9860 WARN(pll->active != active_crtcs,
9861 "pll active crtcs mismatch (expected %i, found %i)\n",
9862 pll->active, active_crtcs);
9863 WARN(pll->refcount != enabled_crtcs,
9864 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9865 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009866
9867 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9868 sizeof(dpll_hw_state)),
9869 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009870 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009871}
9872
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009873void
9874intel_modeset_check_state(struct drm_device *dev)
9875{
9876 check_connector_state(dev);
9877 check_encoder_state(dev);
9878 check_crtc_state(dev);
9879 check_shared_dpll_state(dev);
9880}
9881
Ville Syrjälä18442d02013-09-13 16:00:08 +03009882void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9883 int dotclock)
9884{
9885 /*
9886 * FDI already provided one idea for the dotclock.
9887 * Yell if the encoder disagrees.
9888 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009889 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009890 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009891 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009892}
9893
Daniel Vetterf30da182013-04-11 20:22:50 +02009894static int __intel_set_mode(struct drm_crtc *crtc,
9895 struct drm_display_mode *mode,
9896 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009897{
9898 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009899 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009900 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009901 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009902 struct intel_crtc *intel_crtc;
9903 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009904 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009905
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009906 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009907 if (!saved_mode)
9908 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009909
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009910 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009911 &prepare_pipes, &disable_pipes);
9912
Tim Gardner3ac18232012-12-07 07:54:26 -07009913 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009914
Daniel Vetter25c5b262012-07-08 22:08:04 +02009915 /* Hack: Because we don't (yet) support global modeset on multiple
9916 * crtcs, we don't keep track of the new mode for more than one crtc.
9917 * Hence simply check whether any bit is set in modeset_pipes in all the
9918 * pieces of code that are not yet converted to deal with mutliple crtcs
9919 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009920 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009921 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009922 if (IS_ERR(pipe_config)) {
9923 ret = PTR_ERR(pipe_config);
9924 pipe_config = NULL;
9925
Tim Gardner3ac18232012-12-07 07:54:26 -07009926 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009927 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009928 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9929 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009930 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009931 }
9932
Jesse Barnes30a970c2013-11-04 13:48:12 -08009933 /*
9934 * See if the config requires any additional preparation, e.g.
9935 * to adjust global state with pipes off. We need to do this
9936 * here so we can get the modeset_pipe updated config for the new
9937 * mode set on this crtc. For other crtcs we need to use the
9938 * adjusted_mode bits in the crtc directly.
9939 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009940 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009941 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009942
Ville Syrjäläc164f832013-11-05 22:34:12 +02009943 /* may have added more to prepare_pipes than we should */
9944 prepare_pipes &= ~disable_pipes;
9945 }
9946
Daniel Vetter460da9162013-03-27 00:44:51 +01009947 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9948 intel_crtc_disable(&intel_crtc->base);
9949
Daniel Vetterea9d7582012-07-10 10:42:52 +02009950 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9951 if (intel_crtc->base.enabled)
9952 dev_priv->display.crtc_disable(&intel_crtc->base);
9953 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009954
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009955 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9956 * to set it here already despite that we pass it down the callchain.
9957 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009958 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009959 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009960 /* mode_set/enable/disable functions rely on a correct pipe
9961 * config. */
9962 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009963 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009964
9965 /*
9966 * Calculate and store various constants which
9967 * are later needed by vblank and swap-completion
9968 * timestamping. They are derived from true hwmode.
9969 */
9970 drm_calc_timestamping_constants(crtc,
9971 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009972 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009973
Daniel Vetterea9d7582012-07-10 10:42:52 +02009974 /* Only after disabling all output pipelines that will be changed can we
9975 * update the the output configuration. */
9976 intel_modeset_update_state(dev, prepare_pipes);
9977
Daniel Vetter47fab732012-10-26 10:58:18 +02009978 if (dev_priv->display.modeset_global_resources)
9979 dev_priv->display.modeset_global_resources(dev);
9980
Daniel Vettera6778b32012-07-02 09:56:42 +02009981 /* Set up the DPLL and any encoders state that needs to adjust or depend
9982 * on the DPLL.
9983 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009984 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009985 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009986 x, y, fb);
9987 if (ret)
9988 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009989 }
9990
9991 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009992 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9993 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009994
Daniel Vettera6778b32012-07-02 09:56:42 +02009995 /* FIXME: add subpixel order */
9996done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009997 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009998 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009999
Tim Gardner3ac18232012-12-07 07:54:26 -070010000out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010001 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010002 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010003 return ret;
10004}
10005
Damien Lespiaue7457a92013-08-08 22:28:59 +010010006static int intel_set_mode(struct drm_crtc *crtc,
10007 struct drm_display_mode *mode,
10008 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010009{
10010 int ret;
10011
10012 ret = __intel_set_mode(crtc, mode, x, y, fb);
10013
10014 if (ret == 0)
10015 intel_modeset_check_state(crtc->dev);
10016
10017 return ret;
10018}
10019
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010020void intel_crtc_restore_mode(struct drm_crtc *crtc)
10021{
10022 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
10023}
10024
Daniel Vetter25c5b262012-07-08 22:08:04 +020010025#undef for_each_intel_crtc_masked
10026
Daniel Vetterd9e55602012-07-04 22:16:09 +020010027static void intel_set_config_free(struct intel_set_config *config)
10028{
10029 if (!config)
10030 return;
10031
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010032 kfree(config->save_connector_encoders);
10033 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010034 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010035 kfree(config);
10036}
10037
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010038static int intel_set_config_save_state(struct drm_device *dev,
10039 struct intel_set_config *config)
10040{
Ville Syrjälä76688512014-01-10 11:28:06 +020010041 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010042 struct drm_encoder *encoder;
10043 struct drm_connector *connector;
10044 int count;
10045
Ville Syrjälä76688512014-01-10 11:28:06 +020010046 config->save_crtc_enabled =
10047 kcalloc(dev->mode_config.num_crtc,
10048 sizeof(bool), GFP_KERNEL);
10049 if (!config->save_crtc_enabled)
10050 return -ENOMEM;
10051
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010052 config->save_encoder_crtcs =
10053 kcalloc(dev->mode_config.num_encoder,
10054 sizeof(struct drm_crtc *), GFP_KERNEL);
10055 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010056 return -ENOMEM;
10057
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010058 config->save_connector_encoders =
10059 kcalloc(dev->mode_config.num_connector,
10060 sizeof(struct drm_encoder *), GFP_KERNEL);
10061 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010062 return -ENOMEM;
10063
10064 /* Copy data. Note that driver private data is not affected.
10065 * Should anything bad happen only the expected state is
10066 * restored, not the drivers personal bookkeeping.
10067 */
10068 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010069 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10070 config->save_crtc_enabled[count++] = crtc->enabled;
10071 }
10072
10073 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010074 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010075 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010076 }
10077
10078 count = 0;
10079 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010080 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010081 }
10082
10083 return 0;
10084}
10085
10086static void intel_set_config_restore_state(struct drm_device *dev,
10087 struct intel_set_config *config)
10088{
Ville Syrjälä76688512014-01-10 11:28:06 +020010089 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010090 struct intel_encoder *encoder;
10091 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010092 int count;
10093
10094 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010095 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10096 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010097
10098 if (crtc->new_enabled)
10099 crtc->new_config = &crtc->config;
10100 else
10101 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010102 }
10103
10104 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010105 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10106 encoder->new_crtc =
10107 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010108 }
10109
10110 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010111 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10112 connector->new_encoder =
10113 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010114 }
10115}
10116
Imre Deake3de42b2013-05-03 19:44:07 +020010117static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010118is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010119{
10120 int i;
10121
Chris Wilson2e57f472013-07-17 12:14:40 +010010122 if (set->num_connectors == 0)
10123 return false;
10124
10125 if (WARN_ON(set->connectors == NULL))
10126 return false;
10127
10128 for (i = 0; i < set->num_connectors; i++)
10129 if (set->connectors[i]->encoder &&
10130 set->connectors[i]->encoder->crtc == set->crtc &&
10131 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010132 return true;
10133
10134 return false;
10135}
10136
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010137static void
10138intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10139 struct intel_set_config *config)
10140{
10141
10142 /* We should be able to check here if the fb has the same properties
10143 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010144 if (is_crtc_connector_off(set)) {
10145 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010146 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010147 /* If we have no fb then treat it as a full mode set */
10148 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010149 struct intel_crtc *intel_crtc =
10150 to_intel_crtc(set->crtc);
10151
Jani Nikulad330a952014-01-21 11:24:25 +020010152 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010153 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10154 config->fb_changed = true;
10155 } else {
10156 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10157 config->mode_changed = true;
10158 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010159 } else if (set->fb == NULL) {
10160 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010161 } else if (set->fb->pixel_format !=
10162 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010163 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010164 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010165 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010166 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010167 }
10168
Daniel Vetter835c5872012-07-10 18:11:08 +020010169 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010170 config->fb_changed = true;
10171
10172 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10173 DRM_DEBUG_KMS("modes are different, full mode set\n");
10174 drm_mode_debug_printmodeline(&set->crtc->mode);
10175 drm_mode_debug_printmodeline(set->mode);
10176 config->mode_changed = true;
10177 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010178
10179 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10180 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010181}
10182
Daniel Vetter2e431052012-07-04 22:42:15 +020010183static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010184intel_modeset_stage_output_state(struct drm_device *dev,
10185 struct drm_mode_set *set,
10186 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010187{
Daniel Vetter9a935852012-07-05 22:34:27 +020010188 struct intel_connector *connector;
10189 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010190 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010191 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010192
Damien Lespiau9abdda72013-02-13 13:29:23 +000010193 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010194 * of connectors. For paranoia, double-check this. */
10195 WARN_ON(!set->fb && (set->num_connectors != 0));
10196 WARN_ON(set->fb && (set->num_connectors == 0));
10197
Daniel Vetter9a935852012-07-05 22:34:27 +020010198 list_for_each_entry(connector, &dev->mode_config.connector_list,
10199 base.head) {
10200 /* Otherwise traverse passed in connector list and get encoders
10201 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010202 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010203 if (set->connectors[ro] == &connector->base) {
10204 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010205 break;
10206 }
10207 }
10208
Daniel Vetter9a935852012-07-05 22:34:27 +020010209 /* If we disable the crtc, disable all its connectors. Also, if
10210 * the connector is on the changing crtc but not on the new
10211 * connector list, disable it. */
10212 if ((!set->fb || ro == set->num_connectors) &&
10213 connector->base.encoder &&
10214 connector->base.encoder->crtc == set->crtc) {
10215 connector->new_encoder = NULL;
10216
10217 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10218 connector->base.base.id,
10219 drm_get_connector_name(&connector->base));
10220 }
10221
10222
10223 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010224 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010225 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010226 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010227 }
10228 /* connector->new_encoder is now updated for all connectors. */
10229
10230 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010231 list_for_each_entry(connector, &dev->mode_config.connector_list,
10232 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010233 struct drm_crtc *new_crtc;
10234
Daniel Vetter9a935852012-07-05 22:34:27 +020010235 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010236 continue;
10237
Daniel Vetter9a935852012-07-05 22:34:27 +020010238 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010239
10240 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010241 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010242 new_crtc = set->crtc;
10243 }
10244
10245 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010246 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10247 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010248 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010249 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010250 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10251
10252 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10253 connector->base.base.id,
10254 drm_get_connector_name(&connector->base),
10255 new_crtc->base.id);
10256 }
10257
10258 /* Check for any encoders that needs to be disabled. */
10259 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10260 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010261 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010262 list_for_each_entry(connector,
10263 &dev->mode_config.connector_list,
10264 base.head) {
10265 if (connector->new_encoder == encoder) {
10266 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010267 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010268 }
10269 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010270
10271 if (num_connectors == 0)
10272 encoder->new_crtc = NULL;
10273 else if (num_connectors > 1)
10274 return -EINVAL;
10275
Daniel Vetter9a935852012-07-05 22:34:27 +020010276 /* Only now check for crtc changes so we don't miss encoders
10277 * that will be disabled. */
10278 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010279 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010280 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010281 }
10282 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010283 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010284
Ville Syrjälä76688512014-01-10 11:28:06 +020010285 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10286 base.head) {
10287 crtc->new_enabled = false;
10288
10289 list_for_each_entry(encoder,
10290 &dev->mode_config.encoder_list,
10291 base.head) {
10292 if (encoder->new_crtc == crtc) {
10293 crtc->new_enabled = true;
10294 break;
10295 }
10296 }
10297
10298 if (crtc->new_enabled != crtc->base.enabled) {
10299 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10300 crtc->new_enabled ? "en" : "dis");
10301 config->mode_changed = true;
10302 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010303
10304 if (crtc->new_enabled)
10305 crtc->new_config = &crtc->config;
10306 else
10307 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010308 }
10309
Daniel Vetter2e431052012-07-04 22:42:15 +020010310 return 0;
10311}
10312
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010313static void disable_crtc_nofb(struct intel_crtc *crtc)
10314{
10315 struct drm_device *dev = crtc->base.dev;
10316 struct intel_encoder *encoder;
10317 struct intel_connector *connector;
10318
10319 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10320 pipe_name(crtc->pipe));
10321
10322 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10323 if (connector->new_encoder &&
10324 connector->new_encoder->new_crtc == crtc)
10325 connector->new_encoder = NULL;
10326 }
10327
10328 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10329 if (encoder->new_crtc == crtc)
10330 encoder->new_crtc = NULL;
10331 }
10332
10333 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010334 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010335}
10336
Daniel Vetter2e431052012-07-04 22:42:15 +020010337static int intel_crtc_set_config(struct drm_mode_set *set)
10338{
10339 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010340 struct drm_mode_set save_set;
10341 struct intel_set_config *config;
10342 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010343
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010344 BUG_ON(!set);
10345 BUG_ON(!set->crtc);
10346 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010347
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010348 /* Enforce sane interface api - has been abused by the fb helper. */
10349 BUG_ON(!set->mode && set->fb);
10350 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010351
Daniel Vetter2e431052012-07-04 22:42:15 +020010352 if (set->fb) {
10353 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10354 set->crtc->base.id, set->fb->base.id,
10355 (int)set->num_connectors, set->x, set->y);
10356 } else {
10357 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010358 }
10359
10360 dev = set->crtc->dev;
10361
10362 ret = -ENOMEM;
10363 config = kzalloc(sizeof(*config), GFP_KERNEL);
10364 if (!config)
10365 goto out_config;
10366
10367 ret = intel_set_config_save_state(dev, config);
10368 if (ret)
10369 goto out_config;
10370
10371 save_set.crtc = set->crtc;
10372 save_set.mode = &set->crtc->mode;
10373 save_set.x = set->crtc->x;
10374 save_set.y = set->crtc->y;
10375 save_set.fb = set->crtc->fb;
10376
10377 /* Compute whether we need a full modeset, only an fb base update or no
10378 * change at all. In the future we might also check whether only the
10379 * mode changed, e.g. for LVDS where we only change the panel fitter in
10380 * such cases. */
10381 intel_set_config_compute_mode_changes(set, config);
10382
Daniel Vetter9a935852012-07-05 22:34:27 +020010383 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010384 if (ret)
10385 goto fail;
10386
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010387 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010388 ret = intel_set_mode(set->crtc, set->mode,
10389 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010390 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010391 intel_crtc_wait_for_pending_flips(set->crtc);
10392
Daniel Vetter4f660f42012-07-02 09:47:37 +020010393 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010394 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010395 /*
10396 * In the fastboot case this may be our only check of the
10397 * state after boot. It would be better to only do it on
10398 * the first update, but we don't have a nice way of doing that
10399 * (and really, set_config isn't used much for high freq page
10400 * flipping, so increasing its cost here shouldn't be a big
10401 * deal).
10402 */
Jani Nikulad330a952014-01-21 11:24:25 +020010403 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010404 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010405 }
10406
Chris Wilson2d05eae2013-05-03 17:36:25 +010010407 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010408 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10409 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010410fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010411 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010412
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010413 /*
10414 * HACK: if the pipe was on, but we didn't have a framebuffer,
10415 * force the pipe off to avoid oopsing in the modeset code
10416 * due to fb==NULL. This should only happen during boot since
10417 * we don't yet reconstruct the FB from the hardware state.
10418 */
10419 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10420 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10421
Chris Wilson2d05eae2013-05-03 17:36:25 +010010422 /* Try to restore the config */
10423 if (config->mode_changed &&
10424 intel_set_mode(save_set.crtc, save_set.mode,
10425 save_set.x, save_set.y, save_set.fb))
10426 DRM_ERROR("failed to restore config after modeset failure\n");
10427 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010428
Daniel Vetterd9e55602012-07-04 22:16:09 +020010429out_config:
10430 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010431 return ret;
10432}
10433
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010434static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010435 .cursor_set = intel_crtc_cursor_set,
10436 .cursor_move = intel_crtc_cursor_move,
10437 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010438 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010439 .destroy = intel_crtc_destroy,
10440 .page_flip = intel_crtc_page_flip,
10441};
10442
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010443static void intel_cpu_pll_init(struct drm_device *dev)
10444{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010445 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010446 intel_ddi_pll_init(dev);
10447}
10448
Daniel Vetter53589012013-06-05 13:34:16 +020010449static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10450 struct intel_shared_dpll *pll,
10451 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010452{
Daniel Vetter53589012013-06-05 13:34:16 +020010453 uint32_t val;
10454
10455 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010456 hw_state->dpll = val;
10457 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10458 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010459
10460 return val & DPLL_VCO_ENABLE;
10461}
10462
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010463static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10464 struct intel_shared_dpll *pll)
10465{
10466 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10467 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10468}
10469
Daniel Vettere7b903d2013-06-05 13:34:14 +020010470static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10471 struct intel_shared_dpll *pll)
10472{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010473 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010474 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010475
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010476 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10477
10478 /* Wait for the clocks to stabilize. */
10479 POSTING_READ(PCH_DPLL(pll->id));
10480 udelay(150);
10481
10482 /* The pixel multiplier can only be updated once the
10483 * DPLL is enabled and the clocks are stable.
10484 *
10485 * So write it again.
10486 */
10487 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10488 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010489 udelay(200);
10490}
10491
10492static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10493 struct intel_shared_dpll *pll)
10494{
10495 struct drm_device *dev = dev_priv->dev;
10496 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010497
10498 /* Make sure no transcoder isn't still depending on us. */
10499 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10500 if (intel_crtc_to_shared_dpll(crtc) == pll)
10501 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10502 }
10503
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010504 I915_WRITE(PCH_DPLL(pll->id), 0);
10505 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010506 udelay(200);
10507}
10508
Daniel Vetter46edb022013-06-05 13:34:12 +020010509static char *ibx_pch_dpll_names[] = {
10510 "PCH DPLL A",
10511 "PCH DPLL B",
10512};
10513
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010514static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010515{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010516 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010517 int i;
10518
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010519 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010520
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010521 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010522 dev_priv->shared_dplls[i].id = i;
10523 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010524 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010525 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10526 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010527 dev_priv->shared_dplls[i].get_hw_state =
10528 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010529 }
10530}
10531
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010532static void intel_shared_dpll_init(struct drm_device *dev)
10533{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010534 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010535
10536 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10537 ibx_pch_dpll_init(dev);
10538 else
10539 dev_priv->num_shared_dpll = 0;
10540
10541 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010542}
10543
Hannes Ederb358d0a2008-12-18 21:18:47 +010010544static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010545{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010546 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010547 struct intel_crtc *intel_crtc;
10548 int i;
10549
Daniel Vetter955382f2013-09-19 14:05:45 +020010550 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010551 if (intel_crtc == NULL)
10552 return;
10553
10554 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10555
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010556 if (IS_GEN2(dev)) {
10557 intel_crtc->max_cursor_width = GEN2_CURSOR_WIDTH;
10558 intel_crtc->max_cursor_height = GEN2_CURSOR_HEIGHT;
10559 } else {
10560 intel_crtc->max_cursor_width = CURSOR_WIDTH;
10561 intel_crtc->max_cursor_height = CURSOR_HEIGHT;
10562 }
10563 dev->mode_config.cursor_width = intel_crtc->max_cursor_width;
10564 dev->mode_config.cursor_height = intel_crtc->max_cursor_height;
10565
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010567 for (i = 0; i < 256; i++) {
10568 intel_crtc->lut_r[i] = i;
10569 intel_crtc->lut_g[i] = i;
10570 intel_crtc->lut_b[i] = i;
10571 }
10572
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010573 /*
10574 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10575 * is hooked to plane B. Hence we want plane A feeding pipe B.
10576 */
Jesse Barnes80824002009-09-10 15:28:06 -070010577 intel_crtc->pipe = pipe;
10578 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010579 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010580 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010581 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010582 }
10583
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010584 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10585 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10586 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10587 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10588
Jesse Barnes79e53942008-11-07 14:24:08 -080010589 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010590}
10591
Jesse Barnes752aa882013-10-31 18:55:49 +020010592enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10593{
10594 struct drm_encoder *encoder = connector->base.encoder;
10595
10596 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10597
10598 if (!encoder)
10599 return INVALID_PIPE;
10600
10601 return to_intel_crtc(encoder->crtc)->pipe;
10602}
10603
Carl Worth08d7b3d2009-04-29 14:43:54 -070010604int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010605 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010606{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010607 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010608 struct drm_mode_object *drmmode_obj;
10609 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010610
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010611 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10612 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010613
Daniel Vetterc05422d2009-08-11 16:05:30 +020010614 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10615 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010616
Daniel Vetterc05422d2009-08-11 16:05:30 +020010617 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010618 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010619 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010620 }
10621
Daniel Vetterc05422d2009-08-11 16:05:30 +020010622 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10623 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010624
Daniel Vetterc05422d2009-08-11 16:05:30 +020010625 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010626}
10627
Daniel Vetter66a92782012-07-12 20:08:18 +020010628static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010629{
Daniel Vetter66a92782012-07-12 20:08:18 +020010630 struct drm_device *dev = encoder->base.dev;
10631 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010632 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010633 int entry = 0;
10634
Daniel Vetter66a92782012-07-12 20:08:18 +020010635 list_for_each_entry(source_encoder,
10636 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010637 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010638 index_mask |= (1 << entry);
10639
Jesse Barnes79e53942008-11-07 14:24:08 -080010640 entry++;
10641 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010642
Jesse Barnes79e53942008-11-07 14:24:08 -080010643 return index_mask;
10644}
10645
Chris Wilson4d302442010-12-14 19:21:29 +000010646static bool has_edp_a(struct drm_device *dev)
10647{
10648 struct drm_i915_private *dev_priv = dev->dev_private;
10649
10650 if (!IS_MOBILE(dev))
10651 return false;
10652
10653 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10654 return false;
10655
Damien Lespiaue3589902014-02-07 19:12:50 +000010656 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010657 return false;
10658
10659 return true;
10660}
10661
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010662const char *intel_output_name(int output)
10663{
10664 static const char *names[] = {
10665 [INTEL_OUTPUT_UNUSED] = "Unused",
10666 [INTEL_OUTPUT_ANALOG] = "Analog",
10667 [INTEL_OUTPUT_DVO] = "DVO",
10668 [INTEL_OUTPUT_SDVO] = "SDVO",
10669 [INTEL_OUTPUT_LVDS] = "LVDS",
10670 [INTEL_OUTPUT_TVOUT] = "TV",
10671 [INTEL_OUTPUT_HDMI] = "HDMI",
10672 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10673 [INTEL_OUTPUT_EDP] = "eDP",
10674 [INTEL_OUTPUT_DSI] = "DSI",
10675 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10676 };
10677
10678 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10679 return "Invalid";
10680
10681 return names[output];
10682}
10683
Jesse Barnes79e53942008-11-07 14:24:08 -080010684static void intel_setup_outputs(struct drm_device *dev)
10685{
Eric Anholt725e30a2009-01-22 13:01:02 -080010686 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010687 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010688 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010689
Daniel Vetterc9093352013-06-06 22:22:47 +020010690 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010691
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010692 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010693 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010694
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010695 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010696 int found;
10697
10698 /* Haswell uses DDI functions to detect digital outputs */
10699 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10700 /* DDI A only supports eDP */
10701 if (found)
10702 intel_ddi_init(dev, PORT_A);
10703
10704 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10705 * register */
10706 found = I915_READ(SFUSE_STRAP);
10707
10708 if (found & SFUSE_STRAP_DDIB_DETECTED)
10709 intel_ddi_init(dev, PORT_B);
10710 if (found & SFUSE_STRAP_DDIC_DETECTED)
10711 intel_ddi_init(dev, PORT_C);
10712 if (found & SFUSE_STRAP_DDID_DETECTED)
10713 intel_ddi_init(dev, PORT_D);
10714 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010715 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010716 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010717
10718 if (has_edp_a(dev))
10719 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010720
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010721 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010722 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010723 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010724 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010725 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010726 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010727 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010728 }
10729
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010730 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010731 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010732
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010733 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010734 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010735
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010736 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010737 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010738
Daniel Vetter270b3042012-10-27 15:52:05 +020010739 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010740 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010741 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010742 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10743 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10744 PORT_B);
10745 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10746 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10747 }
10748
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010749 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10750 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10751 PORT_C);
10752 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010753 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010754 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010755
Jani Nikula3cfca972013-08-27 15:12:26 +030010756 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010757 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010758 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010759
Paulo Zanonie2debe92013-02-18 19:00:27 -030010760 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010761 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010762 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010763 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10764 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010765 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010766 }
Ma Ling27185ae2009-08-24 13:50:23 +080010767
Imre Deake7281ea2013-05-08 13:14:08 +030010768 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010769 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010770 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010771
10772 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010773
Paulo Zanonie2debe92013-02-18 19:00:27 -030010774 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010775 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010776 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010777 }
Ma Ling27185ae2009-08-24 13:50:23 +080010778
Paulo Zanonie2debe92013-02-18 19:00:27 -030010779 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010780
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010781 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10782 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010783 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010784 }
Imre Deake7281ea2013-05-08 13:14:08 +030010785 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010786 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010787 }
Ma Ling27185ae2009-08-24 13:50:23 +080010788
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010789 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010790 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010791 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010792 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010793 intel_dvo_init(dev);
10794
Zhenyu Wang103a1962009-11-27 11:44:36 +080010795 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010796 intel_tv_init(dev);
10797
Chris Wilson4ef69c72010-09-09 15:14:28 +010010798 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10799 encoder->base.possible_crtcs = encoder->crtc_mask;
10800 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010801 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010802 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010803
Paulo Zanonidde86e22012-12-01 12:04:25 -020010804 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010805
10806 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010807}
10808
10809static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10810{
10811 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010812
Daniel Vetteref2d6332014-02-10 18:00:38 +010010813 drm_framebuffer_cleanup(fb);
10814 WARN_ON(!intel_fb->obj->framebuffer_references--);
10815 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010816 kfree(intel_fb);
10817}
10818
10819static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010820 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 unsigned int *handle)
10822{
10823 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010824 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010825
Chris Wilson05394f32010-11-08 19:18:58 +000010826 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010827}
10828
10829static const struct drm_framebuffer_funcs intel_fb_funcs = {
10830 .destroy = intel_user_framebuffer_destroy,
10831 .create_handle = intel_user_framebuffer_create_handle,
10832};
10833
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010834static int intel_framebuffer_init(struct drm_device *dev,
10835 struct intel_framebuffer *intel_fb,
10836 struct drm_mode_fb_cmd2 *mode_cmd,
10837 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010838{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010839 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010840 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010841 int ret;
10842
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010843 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10844
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010845 if (obj->tiling_mode == I915_TILING_Y) {
10846 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010847 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010848 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010849
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010850 if (mode_cmd->pitches[0] & 63) {
10851 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10852 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010853 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010854 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010855
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010856 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10857 pitch_limit = 32*1024;
10858 } else if (INTEL_INFO(dev)->gen >= 4) {
10859 if (obj->tiling_mode)
10860 pitch_limit = 16*1024;
10861 else
10862 pitch_limit = 32*1024;
10863 } else if (INTEL_INFO(dev)->gen >= 3) {
10864 if (obj->tiling_mode)
10865 pitch_limit = 8*1024;
10866 else
10867 pitch_limit = 16*1024;
10868 } else
10869 /* XXX DSPC is limited to 4k tiled */
10870 pitch_limit = 8*1024;
10871
10872 if (mode_cmd->pitches[0] > pitch_limit) {
10873 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10874 obj->tiling_mode ? "tiled" : "linear",
10875 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010876 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010877 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010878
10879 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010880 mode_cmd->pitches[0] != obj->stride) {
10881 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10882 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010883 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010884 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010885
Ville Syrjälä57779d02012-10-31 17:50:14 +020010886 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010887 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010888 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010889 case DRM_FORMAT_RGB565:
10890 case DRM_FORMAT_XRGB8888:
10891 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010892 break;
10893 case DRM_FORMAT_XRGB1555:
10894 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010895 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010896 DRM_DEBUG("unsupported pixel format: %s\n",
10897 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010898 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010899 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010900 break;
10901 case DRM_FORMAT_XBGR8888:
10902 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010903 case DRM_FORMAT_XRGB2101010:
10904 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010905 case DRM_FORMAT_XBGR2101010:
10906 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010907 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010908 DRM_DEBUG("unsupported pixel format: %s\n",
10909 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010910 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010911 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010912 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010913 case DRM_FORMAT_YUYV:
10914 case DRM_FORMAT_UYVY:
10915 case DRM_FORMAT_YVYU:
10916 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010917 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010918 DRM_DEBUG("unsupported pixel format: %s\n",
10919 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010920 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010921 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010922 break;
10923 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010924 DRM_DEBUG("unsupported pixel format: %s\n",
10925 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010926 return -EINVAL;
10927 }
10928
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010929 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10930 if (mode_cmd->offsets[0] != 0)
10931 return -EINVAL;
10932
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010933 aligned_height = intel_align_height(dev, mode_cmd->height,
10934 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010935 /* FIXME drm helper for size checks (especially planar formats)? */
10936 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10937 return -EINVAL;
10938
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010939 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10940 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010941 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010942
Jesse Barnes79e53942008-11-07 14:24:08 -080010943 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10944 if (ret) {
10945 DRM_ERROR("framebuffer init failed %d\n", ret);
10946 return ret;
10947 }
10948
Jesse Barnes79e53942008-11-07 14:24:08 -080010949 return 0;
10950}
10951
Jesse Barnes79e53942008-11-07 14:24:08 -080010952static struct drm_framebuffer *
10953intel_user_framebuffer_create(struct drm_device *dev,
10954 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010955 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010956{
Chris Wilson05394f32010-11-08 19:18:58 +000010957 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010958
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010959 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10960 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010961 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010962 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010963
Chris Wilsond2dff872011-04-19 08:36:26 +010010964 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010965}
10966
Daniel Vetter4520f532013-10-09 09:18:51 +020010967#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010968static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010969{
10970}
10971#endif
10972
Jesse Barnes79e53942008-11-07 14:24:08 -080010973static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010974 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010975 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010976};
10977
Jesse Barnese70236a2009-09-21 10:42:27 -070010978/* Set up chip specific display functions */
10979static void intel_init_display(struct drm_device *dev)
10980{
10981 struct drm_i915_private *dev_priv = dev->dev_private;
10982
Daniel Vetteree9300b2013-06-03 22:40:22 +020010983 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10984 dev_priv->display.find_dpll = g4x_find_best_dpll;
10985 else if (IS_VALLEYVIEW(dev))
10986 dev_priv->display.find_dpll = vlv_find_best_dpll;
10987 else if (IS_PINEVIEW(dev))
10988 dev_priv->display.find_dpll = pnv_find_best_dpll;
10989 else
10990 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10991
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010992 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010993 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010994 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010995 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010996 dev_priv->display.crtc_enable = haswell_crtc_enable;
10997 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010998 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010999 dev_priv->display.update_primary_plane =
11000 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011001 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011002 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011003 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011004 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011005 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11006 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011007 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011008 dev_priv->display.update_primary_plane =
11009 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011010 } else if (IS_VALLEYVIEW(dev)) {
11011 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011012 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011013 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11014 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11015 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11016 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011017 dev_priv->display.update_primary_plane =
11018 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011019 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011020 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011021 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011022 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011023 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11024 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011025 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011026 dev_priv->display.update_primary_plane =
11027 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011028 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011029
Jesse Barnese70236a2009-09-21 10:42:27 -070011030 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011031 if (IS_VALLEYVIEW(dev))
11032 dev_priv->display.get_display_clock_speed =
11033 valleyview_get_display_clock_speed;
11034 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011035 dev_priv->display.get_display_clock_speed =
11036 i945_get_display_clock_speed;
11037 else if (IS_I915G(dev))
11038 dev_priv->display.get_display_clock_speed =
11039 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011040 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011041 dev_priv->display.get_display_clock_speed =
11042 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011043 else if (IS_PINEVIEW(dev))
11044 dev_priv->display.get_display_clock_speed =
11045 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011046 else if (IS_I915GM(dev))
11047 dev_priv->display.get_display_clock_speed =
11048 i915gm_get_display_clock_speed;
11049 else if (IS_I865G(dev))
11050 dev_priv->display.get_display_clock_speed =
11051 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011052 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011053 dev_priv->display.get_display_clock_speed =
11054 i855_get_display_clock_speed;
11055 else /* 852, 830 */
11056 dev_priv->display.get_display_clock_speed =
11057 i830_get_display_clock_speed;
11058
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011059 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011060 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011061 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011062 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011063 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011064 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011065 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070011066 } else if (IS_IVYBRIDGE(dev)) {
11067 /* FIXME: detect B0+ stepping and use auto training */
11068 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011069 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011070 dev_priv->display.modeset_global_resources =
11071 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011072 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011073 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011074 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011075 dev_priv->display.modeset_global_resources =
11076 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011077 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011078 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011079 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011080 } else if (IS_VALLEYVIEW(dev)) {
11081 dev_priv->display.modeset_global_resources =
11082 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011083 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011084 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011085
11086 /* Default just returns -ENODEV to indicate unsupported */
11087 dev_priv->display.queue_flip = intel_default_queue_flip;
11088
11089 switch (INTEL_INFO(dev)->gen) {
11090 case 2:
11091 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11092 break;
11093
11094 case 3:
11095 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11096 break;
11097
11098 case 4:
11099 case 5:
11100 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11101 break;
11102
11103 case 6:
11104 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11105 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011106 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011107 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011108 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11109 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011111
11112 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011113}
11114
Jesse Barnesb690e962010-07-19 13:53:12 -070011115/*
11116 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11117 * resume, or other times. This quirk makes sure that's the case for
11118 * affected systems.
11119 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011120static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011121{
11122 struct drm_i915_private *dev_priv = dev->dev_private;
11123
11124 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011125 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011126}
11127
Keith Packard435793d2011-07-12 14:56:22 -070011128/*
11129 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11130 */
11131static void quirk_ssc_force_disable(struct drm_device *dev)
11132{
11133 struct drm_i915_private *dev_priv = dev->dev_private;
11134 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011135 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011136}
11137
Carsten Emde4dca20e2012-03-15 15:56:26 +010011138/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011139 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11140 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011141 */
11142static void quirk_invert_brightness(struct drm_device *dev)
11143{
11144 struct drm_i915_private *dev_priv = dev->dev_private;
11145 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011146 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011147}
11148
11149struct intel_quirk {
11150 int device;
11151 int subsystem_vendor;
11152 int subsystem_device;
11153 void (*hook)(struct drm_device *dev);
11154};
11155
Egbert Eich5f85f1762012-10-14 15:46:38 +020011156/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11157struct intel_dmi_quirk {
11158 void (*hook)(struct drm_device *dev);
11159 const struct dmi_system_id (*dmi_id_list)[];
11160};
11161
11162static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11163{
11164 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11165 return 1;
11166}
11167
11168static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11169 {
11170 .dmi_id_list = &(const struct dmi_system_id[]) {
11171 {
11172 .callback = intel_dmi_reverse_brightness,
11173 .ident = "NCR Corporation",
11174 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11175 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11176 },
11177 },
11178 { } /* terminating entry */
11179 },
11180 .hook = quirk_invert_brightness,
11181 },
11182};
11183
Ben Widawskyc43b5632012-04-16 14:07:40 -070011184static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011185 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011186 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011187
Jesse Barnesb690e962010-07-19 13:53:12 -070011188 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11189 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11190
Jesse Barnesb690e962010-07-19 13:53:12 -070011191 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11192 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11193
Chris Wilsona4945f92013-10-08 11:16:59 +010011194 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011195 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011196
11197 /* Lenovo U160 cannot use SSC on LVDS */
11198 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011199
11200 /* Sony Vaio Y cannot use SSC on LVDS */
11201 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011202
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011203 /* Acer Aspire 5734Z must invert backlight brightness */
11204 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11205
11206 /* Acer/eMachines G725 */
11207 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11208
11209 /* Acer/eMachines e725 */
11210 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11211
11212 /* Acer/Packard Bell NCL20 */
11213 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11214
11215 /* Acer Aspire 4736Z */
11216 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011217
11218 /* Acer Aspire 5336 */
11219 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011220};
11221
11222static void intel_init_quirks(struct drm_device *dev)
11223{
11224 struct pci_dev *d = dev->pdev;
11225 int i;
11226
11227 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11228 struct intel_quirk *q = &intel_quirks[i];
11229
11230 if (d->device == q->device &&
11231 (d->subsystem_vendor == q->subsystem_vendor ||
11232 q->subsystem_vendor == PCI_ANY_ID) &&
11233 (d->subsystem_device == q->subsystem_device ||
11234 q->subsystem_device == PCI_ANY_ID))
11235 q->hook(dev);
11236 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011237 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11238 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11239 intel_dmi_quirks[i].hook(dev);
11240 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011241}
11242
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011243/* Disable the VGA plane that we never use */
11244static void i915_disable_vga(struct drm_device *dev)
11245{
11246 struct drm_i915_private *dev_priv = dev->dev_private;
11247 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011248 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011249
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011250 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011251 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011252 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011253 sr1 = inb(VGA_SR_DATA);
11254 outb(sr1 | 1<<5, VGA_SR_DATA);
11255 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11256 udelay(300);
11257
11258 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11259 POSTING_READ(vga_reg);
11260}
11261
Daniel Vetterf8175862012-04-10 15:50:11 +020011262void intel_modeset_init_hw(struct drm_device *dev)
11263{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011264 intel_prepare_ddi(dev);
11265
Daniel Vetterf8175862012-04-10 15:50:11 +020011266 intel_init_clock_gating(dev);
11267
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011268 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011269
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011270 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011271 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011272 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011273}
11274
Imre Deak7d708ee2013-04-17 14:04:50 +030011275void intel_modeset_suspend_hw(struct drm_device *dev)
11276{
11277 intel_suspend_hw(dev);
11278}
11279
Jesse Barnes79e53942008-11-07 14:24:08 -080011280void intel_modeset_init(struct drm_device *dev)
11281{
Jesse Barnes652c3932009-08-17 13:31:43 -070011282 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011283 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011284 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011285 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011286
11287 drm_mode_config_init(dev);
11288
11289 dev->mode_config.min_width = 0;
11290 dev->mode_config.min_height = 0;
11291
Dave Airlie019d96c2011-09-29 16:20:42 +010011292 dev->mode_config.preferred_depth = 24;
11293 dev->mode_config.prefer_shadow = 1;
11294
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011295 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011296
Jesse Barnesb690e962010-07-19 13:53:12 -070011297 intel_init_quirks(dev);
11298
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011299 intel_init_pm(dev);
11300
Ben Widawskye3c74752013-04-05 13:12:39 -070011301 if (INTEL_INFO(dev)->num_pipes == 0)
11302 return;
11303
Jesse Barnese70236a2009-09-21 10:42:27 -070011304 intel_init_display(dev);
11305
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011306 if (IS_GEN2(dev)) {
11307 dev->mode_config.max_width = 2048;
11308 dev->mode_config.max_height = 2048;
11309 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011310 dev->mode_config.max_width = 4096;
11311 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011312 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011313 dev->mode_config.max_width = 8192;
11314 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011315 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011316 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011317
Zhao Yakui28c97732009-10-09 11:39:41 +080011318 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011319 INTEL_INFO(dev)->num_pipes,
11320 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011321
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011322 for_each_pipe(pipe) {
11323 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011324 for_each_sprite(pipe, sprite) {
11325 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011326 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011327 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011328 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011329 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011330 }
11331
Jesse Barnesf42bb702013-12-16 16:34:23 -080011332 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011333 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011334
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011335 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011336 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011337
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011338 /* Just disable it once at startup */
11339 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011340 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011341
11342 /* Just in case the BIOS is doing something questionable. */
11343 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011344
Jesse Barnes8b687df2014-02-21 13:13:39 -080011345 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011346 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011347 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011348
11349 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11350 base.head) {
11351 if (!crtc->active)
11352 continue;
11353
Jesse Barnes46f297f2014-03-07 08:57:48 -080011354 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011355 * Note that reserving the BIOS fb up front prevents us
11356 * from stuffing other stolen allocations like the ring
11357 * on top. This prevents some ugliness at boot time, and
11358 * can even allow for smooth boot transitions if the BIOS
11359 * fb is large enough for the active pipe configuration.
11360 */
11361 if (dev_priv->display.get_plane_config) {
11362 dev_priv->display.get_plane_config(crtc,
11363 &crtc->plane_config);
11364 /*
11365 * If the fb is shared between multiple heads, we'll
11366 * just get the first one.
11367 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011368 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011369 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011370 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011371}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011372
Daniel Vetter24929352012-07-02 20:28:59 +020011373static void
11374intel_connector_break_all_links(struct intel_connector *connector)
11375{
11376 connector->base.dpms = DRM_MODE_DPMS_OFF;
11377 connector->base.encoder = NULL;
11378 connector->encoder->connectors_active = false;
11379 connector->encoder->base.crtc = NULL;
11380}
11381
Daniel Vetter7fad7982012-07-04 17:51:47 +020011382static void intel_enable_pipe_a(struct drm_device *dev)
11383{
11384 struct intel_connector *connector;
11385 struct drm_connector *crt = NULL;
11386 struct intel_load_detect_pipe load_detect_temp;
11387
11388 /* We can't just switch on the pipe A, we need to set things up with a
11389 * proper mode and output configuration. As a gross hack, enable pipe A
11390 * by enabling the load detect pipe once. */
11391 list_for_each_entry(connector,
11392 &dev->mode_config.connector_list,
11393 base.head) {
11394 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11395 crt = &connector->base;
11396 break;
11397 }
11398 }
11399
11400 if (!crt)
11401 return;
11402
11403 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11404 intel_release_load_detect_pipe(crt, &load_detect_temp);
11405
11406
11407}
11408
Daniel Vetterfa555832012-10-10 23:14:00 +020011409static bool
11410intel_check_plane_mapping(struct intel_crtc *crtc)
11411{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011412 struct drm_device *dev = crtc->base.dev;
11413 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011414 u32 reg, val;
11415
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011416 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011417 return true;
11418
11419 reg = DSPCNTR(!crtc->plane);
11420 val = I915_READ(reg);
11421
11422 if ((val & DISPLAY_PLANE_ENABLE) &&
11423 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11424 return false;
11425
11426 return true;
11427}
11428
Daniel Vetter24929352012-07-02 20:28:59 +020011429static void intel_sanitize_crtc(struct intel_crtc *crtc)
11430{
11431 struct drm_device *dev = crtc->base.dev;
11432 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011433 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011434
Daniel Vetter24929352012-07-02 20:28:59 +020011435 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011436 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011437 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11438
11439 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011440 * disable the crtc (and hence change the state) if it is wrong. Note
11441 * that gen4+ has a fixed plane -> pipe mapping. */
11442 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011443 struct intel_connector *connector;
11444 bool plane;
11445
Daniel Vetter24929352012-07-02 20:28:59 +020011446 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11447 crtc->base.base.id);
11448
11449 /* Pipe has the wrong plane attached and the plane is active.
11450 * Temporarily change the plane mapping and disable everything
11451 * ... */
11452 plane = crtc->plane;
11453 crtc->plane = !plane;
11454 dev_priv->display.crtc_disable(&crtc->base);
11455 crtc->plane = plane;
11456
11457 /* ... and break all links. */
11458 list_for_each_entry(connector, &dev->mode_config.connector_list,
11459 base.head) {
11460 if (connector->encoder->base.crtc != &crtc->base)
11461 continue;
11462
11463 intel_connector_break_all_links(connector);
11464 }
11465
11466 WARN_ON(crtc->active);
11467 crtc->base.enabled = false;
11468 }
Daniel Vetter24929352012-07-02 20:28:59 +020011469
Daniel Vetter7fad7982012-07-04 17:51:47 +020011470 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11471 crtc->pipe == PIPE_A && !crtc->active) {
11472 /* BIOS forgot to enable pipe A, this mostly happens after
11473 * resume. Force-enable the pipe to fix this, the update_dpms
11474 * call below we restore the pipe to the right state, but leave
11475 * the required bits on. */
11476 intel_enable_pipe_a(dev);
11477 }
11478
Daniel Vetter24929352012-07-02 20:28:59 +020011479 /* Adjust the state of the output pipe according to whether we
11480 * have active connectors/encoders. */
11481 intel_crtc_update_dpms(&crtc->base);
11482
11483 if (crtc->active != crtc->base.enabled) {
11484 struct intel_encoder *encoder;
11485
11486 /* This can happen either due to bugs in the get_hw_state
11487 * functions or because the pipe is force-enabled due to the
11488 * pipe A quirk. */
11489 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11490 crtc->base.base.id,
11491 crtc->base.enabled ? "enabled" : "disabled",
11492 crtc->active ? "enabled" : "disabled");
11493
11494 crtc->base.enabled = crtc->active;
11495
11496 /* Because we only establish the connector -> encoder ->
11497 * crtc links if something is active, this means the
11498 * crtc is now deactivated. Break the links. connector
11499 * -> encoder links are only establish when things are
11500 * actually up, hence no need to break them. */
11501 WARN_ON(crtc->active);
11502
11503 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11504 WARN_ON(encoder->connectors_active);
11505 encoder->base.crtc = NULL;
11506 }
11507 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011508 if (crtc->active) {
11509 /*
11510 * We start out with underrun reporting disabled to avoid races.
11511 * For correct bookkeeping mark this on active crtcs.
11512 *
11513 * No protection against concurrent access is required - at
11514 * worst a fifo underrun happens which also sets this to false.
11515 */
11516 crtc->cpu_fifo_underrun_disabled = true;
11517 crtc->pch_fifo_underrun_disabled = true;
11518 }
Daniel Vetter24929352012-07-02 20:28:59 +020011519}
11520
11521static void intel_sanitize_encoder(struct intel_encoder *encoder)
11522{
11523 struct intel_connector *connector;
11524 struct drm_device *dev = encoder->base.dev;
11525
11526 /* We need to check both for a crtc link (meaning that the
11527 * encoder is active and trying to read from a pipe) and the
11528 * pipe itself being active. */
11529 bool has_active_crtc = encoder->base.crtc &&
11530 to_intel_crtc(encoder->base.crtc)->active;
11531
11532 if (encoder->connectors_active && !has_active_crtc) {
11533 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11534 encoder->base.base.id,
11535 drm_get_encoder_name(&encoder->base));
11536
11537 /* Connector is active, but has no active pipe. This is
11538 * fallout from our resume register restoring. Disable
11539 * the encoder manually again. */
11540 if (encoder->base.crtc) {
11541 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11542 encoder->base.base.id,
11543 drm_get_encoder_name(&encoder->base));
11544 encoder->disable(encoder);
11545 }
11546
11547 /* Inconsistent output/port/pipe state happens presumably due to
11548 * a bug in one of the get_hw_state functions. Or someplace else
11549 * in our code, like the register restore mess on resume. Clamp
11550 * things to off as a safer default. */
11551 list_for_each_entry(connector,
11552 &dev->mode_config.connector_list,
11553 base.head) {
11554 if (connector->encoder != encoder)
11555 continue;
11556
11557 intel_connector_break_all_links(connector);
11558 }
11559 }
11560 /* Enabled encoders without active connectors will be fixed in
11561 * the crtc fixup. */
11562}
11563
Imre Deak04098752014-02-18 00:02:16 +020011564void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011565{
11566 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011567 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011568
Imre Deak04098752014-02-18 00:02:16 +020011569 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11570 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11571 i915_disable_vga(dev);
11572 }
11573}
11574
11575void i915_redisable_vga(struct drm_device *dev)
11576{
11577 struct drm_i915_private *dev_priv = dev->dev_private;
11578
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011579 /* This function can be called both from intel_modeset_setup_hw_state or
11580 * at a very early point in our resume sequence, where the power well
11581 * structures are not yet restored. Since this function is at a very
11582 * paranoid "someone might have enabled VGA while we were not looking"
11583 * level, just check if the power well is enabled instead of trying to
11584 * follow the "don't touch the power well if we don't need it" policy
11585 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011586 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011587 return;
11588
Imre Deak04098752014-02-18 00:02:16 +020011589 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011590}
11591
Daniel Vetter30e984d2013-06-05 13:34:17 +020011592static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011593{
11594 struct drm_i915_private *dev_priv = dev->dev_private;
11595 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011596 struct intel_crtc *crtc;
11597 struct intel_encoder *encoder;
11598 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011599 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011600
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011601 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11602 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011603 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011604
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011605 crtc->active = dev_priv->display.get_pipe_config(crtc,
11606 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011607
11608 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011609 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011610
11611 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11612 crtc->base.base.id,
11613 crtc->active ? "enabled" : "disabled");
11614 }
11615
Daniel Vetter53589012013-06-05 13:34:16 +020011616 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011617 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011618 intel_ddi_setup_hw_pll_state(dev);
11619
Daniel Vetter53589012013-06-05 13:34:16 +020011620 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11621 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11622
11623 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11624 pll->active = 0;
11625 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11626 base.head) {
11627 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11628 pll->active++;
11629 }
11630 pll->refcount = pll->active;
11631
Daniel Vetter35c95372013-07-17 06:55:04 +020011632 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11633 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011634 }
11635
Daniel Vetter24929352012-07-02 20:28:59 +020011636 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11637 base.head) {
11638 pipe = 0;
11639
11640 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011641 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11642 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011643 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011644 } else {
11645 encoder->base.crtc = NULL;
11646 }
11647
11648 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011649 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011650 encoder->base.base.id,
11651 drm_get_encoder_name(&encoder->base),
11652 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011653 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011654 }
11655
11656 list_for_each_entry(connector, &dev->mode_config.connector_list,
11657 base.head) {
11658 if (connector->get_hw_state(connector)) {
11659 connector->base.dpms = DRM_MODE_DPMS_ON;
11660 connector->encoder->connectors_active = true;
11661 connector->base.encoder = &connector->encoder->base;
11662 } else {
11663 connector->base.dpms = DRM_MODE_DPMS_OFF;
11664 connector->base.encoder = NULL;
11665 }
11666 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11667 connector->base.base.id,
11668 drm_get_connector_name(&connector->base),
11669 connector->base.encoder ? "enabled" : "disabled");
11670 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011671}
11672
11673/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11674 * and i915 state tracking structures. */
11675void intel_modeset_setup_hw_state(struct drm_device *dev,
11676 bool force_restore)
11677{
11678 struct drm_i915_private *dev_priv = dev->dev_private;
11679 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011680 struct intel_crtc *crtc;
11681 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011682 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011683
11684 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011685
Jesse Barnesbabea612013-06-26 18:57:38 +030011686 /*
11687 * Now that we have the config, copy it to each CRTC struct
11688 * Note that this could go away if we move to using crtc_config
11689 * checking everywhere.
11690 */
11691 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11692 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011693 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011694 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011695 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11696 crtc->base.base.id);
11697 drm_mode_debug_printmodeline(&crtc->base.mode);
11698 }
11699 }
11700
Daniel Vetter24929352012-07-02 20:28:59 +020011701 /* HW state is read out, now we need to sanitize this mess. */
11702 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11703 base.head) {
11704 intel_sanitize_encoder(encoder);
11705 }
11706
11707 for_each_pipe(pipe) {
11708 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11709 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011710 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011711 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011712
Daniel Vetter35c95372013-07-17 06:55:04 +020011713 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11714 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11715
11716 if (!pll->on || pll->active)
11717 continue;
11718
11719 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11720
11721 pll->disable(dev_priv, pll);
11722 pll->on = false;
11723 }
11724
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011725 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011726 ilk_wm_get_hw_state(dev);
11727
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011728 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011729 i915_redisable_vga(dev);
11730
Daniel Vetterf30da182013-04-11 20:22:50 +020011731 /*
11732 * We need to use raw interfaces for restoring state to avoid
11733 * checking (bogus) intermediate states.
11734 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011735 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011736 struct drm_crtc *crtc =
11737 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011738
11739 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11740 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011741 }
11742 } else {
11743 intel_modeset_update_staged_output_state(dev);
11744 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011745
11746 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011747}
11748
11749void intel_modeset_gem_init(struct drm_device *dev)
11750{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011751 struct drm_crtc *c;
11752 struct intel_framebuffer *fb;
11753
Chris Wilson1833b132012-05-09 11:56:28 +010011754 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011755
11756 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011757
11758 /*
11759 * Make sure any fbs we allocated at startup are properly
11760 * pinned & fenced. When we do the allocation it's too early
11761 * for this.
11762 */
11763 mutex_lock(&dev->struct_mutex);
11764 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
11765 if (!c->fb)
11766 continue;
11767
11768 fb = to_intel_framebuffer(c->fb);
11769 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11770 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11771 to_intel_crtc(c)->pipe);
11772 drm_framebuffer_unreference(c->fb);
11773 c->fb = NULL;
11774 }
11775 }
11776 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011777}
11778
Imre Deak4932e2c2014-02-11 17:12:48 +020011779void intel_connector_unregister(struct intel_connector *intel_connector)
11780{
11781 struct drm_connector *connector = &intel_connector->base;
11782
11783 intel_panel_destroy_backlight(connector);
11784 drm_sysfs_connector_remove(connector);
11785}
11786
Jesse Barnes79e53942008-11-07 14:24:08 -080011787void intel_modeset_cleanup(struct drm_device *dev)
11788{
Jesse Barnes652c3932009-08-17 13:31:43 -070011789 struct drm_i915_private *dev_priv = dev->dev_private;
11790 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011791 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011792
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011793 /*
11794 * Interrupts and polling as the first thing to avoid creating havoc.
11795 * Too much stuff here (turning of rps, connectors, ...) would
11796 * experience fancy races otherwise.
11797 */
11798 drm_irq_uninstall(dev);
11799 cancel_work_sync(&dev_priv->hotplug_work);
11800 /*
11801 * Due to the hpd irq storm handling the hotplug work can re-arm the
11802 * poll handlers. Hence disable polling after hpd handling is shut down.
11803 */
Keith Packardf87ea762010-10-03 19:36:26 -070011804 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011805
Jesse Barnes652c3932009-08-17 13:31:43 -070011806 mutex_lock(&dev->struct_mutex);
11807
Jesse Barnes723bfd72010-10-07 16:01:13 -070011808 intel_unregister_dsm_handler();
11809
Jesse Barnes652c3932009-08-17 13:31:43 -070011810 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11811 /* Skip inactive CRTCs */
11812 if (!crtc->fb)
11813 continue;
11814
Daniel Vetter3dec0092010-08-20 21:40:52 +020011815 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011816 }
11817
Chris Wilson973d04f2011-07-08 12:22:37 +010011818 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011819
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011820 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011821
Daniel Vetter930ebb42012-06-29 23:32:16 +020011822 ironlake_teardown_rc6(dev);
11823
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011824 mutex_unlock(&dev->struct_mutex);
11825
Chris Wilson1630fe72011-07-08 12:22:42 +010011826 /* flush any delayed tasks or pending work */
11827 flush_scheduled_work();
11828
Jani Nikuladb31af12013-11-08 16:48:53 +020011829 /* destroy the backlight and sysfs files before encoders/connectors */
11830 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011831 struct intel_connector *intel_connector;
11832
11833 intel_connector = to_intel_connector(connector);
11834 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011835 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011836
Jesse Barnes79e53942008-11-07 14:24:08 -080011837 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011838
11839 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011840}
11841
Dave Airlie28d52042009-09-21 14:33:58 +100011842/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011843 * Return which encoder is currently attached for connector.
11844 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011845struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011846{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011847 return &intel_attached_encoder(connector)->base;
11848}
Jesse Barnes79e53942008-11-07 14:24:08 -080011849
Chris Wilsondf0e9242010-09-09 16:20:55 +010011850void intel_connector_attach_encoder(struct intel_connector *connector,
11851 struct intel_encoder *encoder)
11852{
11853 connector->encoder = encoder;
11854 drm_mode_connector_attach_encoder(&connector->base,
11855 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011856}
Dave Airlie28d52042009-09-21 14:33:58 +100011857
11858/*
11859 * set vga decode state - true == enable VGA decode
11860 */
11861int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11862{
11863 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011864 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011865 u16 gmch_ctrl;
11866
Chris Wilson75fa0412014-02-07 18:37:02 -020011867 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11868 DRM_ERROR("failed to read control word\n");
11869 return -EIO;
11870 }
11871
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011872 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11873 return 0;
11874
Dave Airlie28d52042009-09-21 14:33:58 +100011875 if (state)
11876 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11877 else
11878 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011879
11880 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11881 DRM_ERROR("failed to write control word\n");
11882 return -EIO;
11883 }
11884
Dave Airlie28d52042009-09-21 14:33:58 +100011885 return 0;
11886}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011887
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011888struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011889
11890 u32 power_well_driver;
11891
Chris Wilson63b66e52013-08-08 15:12:06 +020011892 int num_transcoders;
11893
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011894 struct intel_cursor_error_state {
11895 u32 control;
11896 u32 position;
11897 u32 base;
11898 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011899 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011900
11901 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011902 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011903 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011904 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011905
11906 struct intel_plane_error_state {
11907 u32 control;
11908 u32 stride;
11909 u32 size;
11910 u32 pos;
11911 u32 addr;
11912 u32 surface;
11913 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011914 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011915
11916 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011917 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011918 enum transcoder cpu_transcoder;
11919
11920 u32 conf;
11921
11922 u32 htotal;
11923 u32 hblank;
11924 u32 hsync;
11925 u32 vtotal;
11926 u32 vblank;
11927 u32 vsync;
11928 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011929};
11930
11931struct intel_display_error_state *
11932intel_display_capture_error_state(struct drm_device *dev)
11933{
Akshay Joshi0206e352011-08-16 15:34:10 -040011934 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011935 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011936 int transcoders[] = {
11937 TRANSCODER_A,
11938 TRANSCODER_B,
11939 TRANSCODER_C,
11940 TRANSCODER_EDP,
11941 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011942 int i;
11943
Chris Wilson63b66e52013-08-08 15:12:06 +020011944 if (INTEL_INFO(dev)->num_pipes == 0)
11945 return NULL;
11946
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011947 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011948 if (error == NULL)
11949 return NULL;
11950
Imre Deak190be112013-11-25 17:15:31 +020011951 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011952 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11953
Damien Lespiau52331302012-08-15 19:23:25 +010011954 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011955 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011956 intel_display_power_enabled_sw(dev_priv,
11957 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011958 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011959 continue;
11960
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011961 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11962 error->cursor[i].control = I915_READ(CURCNTR(i));
11963 error->cursor[i].position = I915_READ(CURPOS(i));
11964 error->cursor[i].base = I915_READ(CURBASE(i));
11965 } else {
11966 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11967 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11968 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11969 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011970
11971 error->plane[i].control = I915_READ(DSPCNTR(i));
11972 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011973 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011974 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011975 error->plane[i].pos = I915_READ(DSPPOS(i));
11976 }
Paulo Zanonica291362013-03-06 20:03:14 -030011977 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11978 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011979 if (INTEL_INFO(dev)->gen >= 4) {
11980 error->plane[i].surface = I915_READ(DSPSURF(i));
11981 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11982 }
11983
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011984 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011985 }
11986
11987 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11988 if (HAS_DDI(dev_priv->dev))
11989 error->num_transcoders++; /* Account for eDP. */
11990
11991 for (i = 0; i < error->num_transcoders; i++) {
11992 enum transcoder cpu_transcoder = transcoders[i];
11993
Imre Deakddf9c532013-11-27 22:02:02 +020011994 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011995 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011996 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011997 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011998 continue;
11999
Chris Wilson63b66e52013-08-08 15:12:06 +020012000 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12001
12002 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12003 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12004 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12005 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12006 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12007 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12008 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012009 }
12010
12011 return error;
12012}
12013
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012014#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12015
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012016void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012017intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012018 struct drm_device *dev,
12019 struct intel_display_error_state *error)
12020{
12021 int i;
12022
Chris Wilson63b66e52013-08-08 15:12:06 +020012023 if (!error)
12024 return;
12025
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012026 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012027 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012028 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012029 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012030 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012031 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012032 err_printf(m, " Power: %s\n",
12033 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012034 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012035
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012036 err_printf(m, "Plane [%d]:\n", i);
12037 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12038 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012039 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012040 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12041 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012042 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012043 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012044 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012045 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012046 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12047 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012048 }
12049
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012050 err_printf(m, "Cursor [%d]:\n", i);
12051 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12052 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12053 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012054 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012055
12056 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012057 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012058 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012059 err_printf(m, " Power: %s\n",
12060 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012061 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12062 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12063 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12064 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12065 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12066 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12067 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12068 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012069}