blob: 4b0bbf88d5c0f19b3d2cda822e2634c51d1268fa [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000101extern int radeon_runtime_pm;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500102extern int radeon_hard_reset;
Christian Königc1c44132014-06-05 23:47:32 -0400103extern int radeon_vm_size;
Christian König4510fb92014-06-05 23:56:50 -0400104extern int radeon_vm_block_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
106/*
107 * Copy from radeon_drv.h so we don't have to include both and have conflicting
108 * symbol;
109 */
Jerome Glissebb635562012-05-09 15:34:46 +0200110#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
111#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100112/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200113#define RADEON_IB_POOL_SIZE 16
114#define RADEON_DEBUGFS_MAX_COMPONENTS 32
115#define RADEONFB_CONN_LIMIT 4
116#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200117
Jerome Glissebb635562012-05-09 15:34:46 +0200118/* fence seq are set to this number when signaled */
119#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* internal ring indices */
122/* r1xx+ has gfx CP ring */
Christian Königd93f7932013-05-23 12:10:04 +0200123#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500124
125/* cayman has 2 compute CP rings */
Christian Königd93f7932013-05-23 12:10:04 +0200126#define CAYMAN_RING_TYPE_CP1_INDEX 1
127#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500128
Alex Deucher4d756582012-09-27 15:08:35 -0400129/* R600+ has an async dma ring */
130#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500131/* cayman add a second async dma ring */
132#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400133
Christian Königf2ba57b2013-04-08 12:41:29 +0200134/* R600+ */
Christian Königd93f7932013-05-23 12:10:04 +0200135#define R600_RING_TYPE_UVD_INDEX 5
136
137/* TN+ */
138#define TN_RING_TYPE_VCE1_INDEX 6
139#define TN_RING_TYPE_VCE2_INDEX 7
140
141/* max number of rings */
142#define RADEON_NUM_RINGS 8
Christian Königf2ba57b2013-04-08 12:41:29 +0200143
Christian König1c61eae2014-02-18 01:50:22 -0700144/* number of hw syncs before falling back on blocking */
145#define RADEON_NUM_SYNCS 4
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146
Christian König8f534922014-02-18 11:37:20 +0100147/* number of hw syncs before falling back on blocking */
148#define RADEON_NUM_SYNCS 4
149
Jerome Glisse721604a2012-01-05 22:11:05 -0500150/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200151#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200152#define RADEON_VA_RESERVED_SIZE (8 << 20)
153#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500154
Alex Deucher1a0041b2013-10-02 13:01:36 -0400155/* hard reset data */
156#define RADEON_ASIC_RESET_DATA 0x39d5e86b
157
Alex Deucherec46c762013-01-03 12:07:30 -0500158/* reset flags */
159#define RADEON_RESET_GFX (1 << 0)
160#define RADEON_RESET_COMPUTE (1 << 1)
161#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500162#define RADEON_RESET_CP (1 << 3)
163#define RADEON_RESET_GRBM (1 << 4)
164#define RADEON_RESET_DMA1 (1 << 5)
165#define RADEON_RESET_RLC (1 << 6)
166#define RADEON_RESET_SEM (1 << 7)
167#define RADEON_RESET_IH (1 << 8)
168#define RADEON_RESET_VMC (1 << 9)
169#define RADEON_RESET_MC (1 << 10)
170#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500171
Alex Deucher22c775c2013-07-23 09:41:05 -0400172/* CG block flags */
173#define RADEON_CG_BLOCK_GFX (1 << 0)
174#define RADEON_CG_BLOCK_MC (1 << 1)
175#define RADEON_CG_BLOCK_SDMA (1 << 2)
176#define RADEON_CG_BLOCK_UVD (1 << 3)
177#define RADEON_CG_BLOCK_VCE (1 << 4)
178#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400179#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400180
Alex Deucher64d8a722013-08-08 16:31:25 -0400181/* CG flags */
182#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
183#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
184#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
185#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
186#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
187#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
188#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
189#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
190#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
191#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
192#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
193#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
194#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
195#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
196#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
197#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
198#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
199
200/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400201#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400202#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
203#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
204#define RADEON_PG_SUPPORT_UVD (1 << 3)
205#define RADEON_PG_SUPPORT_VCE (1 << 4)
206#define RADEON_PG_SUPPORT_CP (1 << 5)
207#define RADEON_PG_SUPPORT_GDS (1 << 6)
208#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
209#define RADEON_PG_SUPPORT_SDMA (1 << 8)
210#define RADEON_PG_SUPPORT_ACP (1 << 9)
211#define RADEON_PG_SUPPORT_SAMU (1 << 10)
212
Alex Deucher9e05fa12013-01-24 10:06:33 -0500213/* max cursor sizes (in pixels) */
214#define CURSOR_WIDTH 64
215#define CURSOR_HEIGHT 64
216
217#define CIK_CURSOR_WIDTH 128
218#define CIK_CURSOR_HEIGHT 128
219
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200220/*
221 * Errata workarounds.
222 */
223enum radeon_pll_errata {
224 CHIP_ERRATA_R300_CG = 0x00000001,
225 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
226 CHIP_ERRATA_PLL_DELAY = 0x00000004
227};
228
229
230struct radeon_device;
231
232
233/*
234 * BIOS.
235 */
236bool radeon_get_bios(struct radeon_device *rdev);
237
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500238/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000239 * Dummy page
240 */
241struct radeon_dummy_page {
242 struct page *page;
243 dma_addr_t addr;
244};
245int radeon_dummy_page_init(struct radeon_device *rdev);
246void radeon_dummy_page_fini(struct radeon_device *rdev);
247
248
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249/*
250 * Clocks
251 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252struct radeon_clock {
253 struct radeon_pll p1pll;
254 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500255 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 struct radeon_pll spll;
257 struct radeon_pll mpll;
258 /* 10 Khz units */
259 uint32_t default_mclk;
260 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500261 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400262 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500263 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400264 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265};
266
Rafał Miłecki74338742009-11-03 00:53:02 +0100267/*
268 * Power management
269 */
270int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500271int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500272void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100273void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400274void radeon_pm_suspend(struct radeon_device *rdev);
275void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500276void radeon_combios_get_power_modes(struct radeon_device *rdev);
277void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200278int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
279 u8 clock_type,
280 u32 clock,
281 bool strobe_mode,
282 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500283int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
284 u32 clock,
285 bool strobe_mode,
286 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400287void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400288int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
289 u16 voltage_level, u8 voltage_type,
290 u32 *gpio_value, u32 *gpio_mask);
291void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
292 u32 eng_clock, u32 mem_clock);
293int radeon_atom_get_voltage_step(struct radeon_device *rdev,
294 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400295int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
296 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500297int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
298 u16 *voltage,
299 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400300int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
301 u16 *leakage_id);
302int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
303 u16 *vddc, u16 *vddci,
304 u16 virtual_voltage_id,
305 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400306int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
307 u8 voltage_type,
308 u16 nominal_voltage,
309 u16 *true_voltage);
310int radeon_atom_get_min_voltage(struct radeon_device *rdev,
311 u8 voltage_type, u16 *min_voltage);
312int radeon_atom_get_max_voltage(struct radeon_device *rdev,
313 u8 voltage_type, u16 *max_voltage);
314int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500315 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400316 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500317bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
318 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400319void radeon_atom_update_memory_dll(struct radeon_device *rdev,
320 u32 mem_clock);
321void radeon_atom_set_ac_timing(struct radeon_device *rdev,
322 u32 mem_clock);
323int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
324 u8 module_index,
325 struct atom_mc_reg_table *reg_table);
326int radeon_atom_get_memory_info(struct radeon_device *rdev,
327 u8 module_index, struct atom_memory_info *mem_info);
328int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
329 bool gddr5, u8 module_index,
330 struct atom_memory_clock_range_table *mclk_range_table);
331int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
332 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400333void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500334extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
335 unsigned *bankh, unsigned *mtaspect,
336 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000337
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200338/*
339 * Fences.
340 */
341struct radeon_fence_driver {
342 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000343 uint64_t gpu_addr;
344 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200345 /* sync_seq is protected by ring emission lock */
346 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200347 atomic64_t last_seq;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100348 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349};
350
351struct radeon_fence {
352 struct radeon_device *rdev;
353 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200355 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400356 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200357 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358};
359
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000360int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
361int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500363void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200364int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400365void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366bool radeon_fence_signaled(struct radeon_fence *fence);
367int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König37615522014-02-18 15:58:31 +0100368int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
369int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200370int radeon_fence_wait_any(struct radeon_device *rdev,
371 struct radeon_fence **fences,
372 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200373struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
374void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200375unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200376bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
377void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
378static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
379 struct radeon_fence *b)
380{
381 if (!a) {
382 return b;
383 }
384
385 if (!b) {
386 return a;
387 }
388
389 BUG_ON(a->ring != b->ring);
390
391 if (a->seq > b->seq) {
392 return a;
393 } else {
394 return b;
395 }
396}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200397
Christian Königee60e292012-08-09 16:21:08 +0200398static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
399 struct radeon_fence *b)
400{
401 if (!a) {
402 return false;
403 }
404
405 if (!b) {
406 return true;
407 }
408
409 BUG_ON(a->ring != b->ring);
410
411 return a->seq < b->seq;
412}
413
Dave Airliee024e112009-06-24 09:48:08 +1000414/*
415 * Tiling registers
416 */
417struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100418 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000419};
420
421#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422
423/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200425 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100426struct radeon_mman {
427 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000428 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100429 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100430 bool mem_global_referenced;
431 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100432
433#if defined(CONFIG_DEBUG_FS)
434 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100435 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100436#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100437};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200438
Jerome Glisse721604a2012-01-05 22:11:05 -0500439/* bo virtual address in a specific vm */
440struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200441 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500442 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500443 uint64_t soffset;
444 uint64_t eoffset;
445 uint32_t flags;
446 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200447 unsigned ref_count;
448
449 /* protected by vm mutex */
450 struct list_head vm_list;
451
452 /* constant after initialization */
453 struct radeon_vm *vm;
454 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500455};
456
Jerome Glisse4c788672009-11-20 14:29:23 +0100457struct radeon_bo {
458 /* Protected by gem.mutex */
459 struct list_head list;
460 /* Protected by tbo.reserved */
Marek Olšákbda72d52014-03-02 00:56:17 +0100461 u32 initial_domain;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100462 u32 placements[3];
463 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 struct ttm_buffer_object tbo;
465 struct ttm_bo_kmap_obj kmap;
466 unsigned pin_count;
467 void *kptr;
468 u32 tiling_flags;
469 u32 pitch;
470 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500471 /* list of all virtual address to which this bo
472 * is associated to
473 */
474 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100475 /* Constant after initialization */
476 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100477 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100478
Jerome Glisse409851f2013-04-25 22:29:27 -0400479 struct ttm_bo_kmap_obj dma_buf_vmap;
480 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100481};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100482#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100483
Jerome Glisse409851f2013-04-25 22:29:27 -0400484int radeon_gem_debugfs_init(struct radeon_device *rdev);
485
Jerome Glisseb15ba512011-11-15 11:48:34 -0500486/* sub-allocation manager, it has to be protected by another lock.
487 * By conception this is an helper for other part of the driver
488 * like the indirect buffer or semaphore, which both have their
489 * locking.
490 *
491 * Principe is simple, we keep a list of sub allocation in offset
492 * order (first entry has offset == 0, last entry has the highest
493 * offset).
494 *
495 * When allocating new object we first check if there is room at
496 * the end total_size - (last_object_offset + last_object_size) >=
497 * alloc_size. If so we allocate new object there.
498 *
499 * When there is not enough room at the end, we start waiting for
500 * each sub object until we reach object_offset+object_size >=
501 * alloc_size, this object then become the sub object we return.
502 *
503 * Alignment can't be bigger than page size.
504 *
505 * Hole are not considered for allocation to keep things simple.
506 * Assumption is that there won't be hole (all object on same
507 * alignment).
508 */
509struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200510 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500511 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200512 struct list_head *hole;
513 struct list_head flist[RADEON_NUM_RINGS];
514 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500515 unsigned size;
516 uint64_t gpu_addr;
517 void *cpu_ptr;
518 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400519 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500520};
521
522struct radeon_sa_bo;
523
524/* sub-allocation buffer */
525struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200526 struct list_head olist;
527 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500528 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200529 unsigned soffset;
530 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200531 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500532};
533
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534/*
535 * GEM objects.
536 */
537struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100538 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539 struct list_head objects;
540};
541
542int radeon_gem_init(struct radeon_device *rdev);
543void radeon_gem_fini(struct radeon_device *rdev);
544int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100545 int alignment, int initial_domain,
546 bool discardable, bool kernel,
547 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548
Dave Airlieff72145b2011-02-07 12:16:14 +1000549int radeon_mode_dumb_create(struct drm_file *file_priv,
550 struct drm_device *dev,
551 struct drm_mode_create_dumb *args);
552int radeon_mode_dumb_mmap(struct drm_file *filp,
553 struct drm_device *dev,
554 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555
556/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500557 * Semaphores.
558 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500559struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200560 struct radeon_sa_bo *sa_bo;
561 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500562 uint64_t gpu_addr;
Christian König1654b812013-11-12 12:58:05 +0100563 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glissec1341e52011-12-21 12:13:47 -0500564};
565
Jerome Glissec1341e52011-12-21 12:13:47 -0500566int radeon_semaphore_create(struct radeon_device *rdev,
567 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100568bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500569 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100570bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500571 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100572void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
573 struct radeon_fence *fence);
Christian König8f676c42012-05-02 15:11:18 +0200574int radeon_semaphore_sync_rings(struct radeon_device *rdev,
575 struct radeon_semaphore *semaphore,
Christian König1654b812013-11-12 12:58:05 +0100576 int waiting_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500577void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200578 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200579 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500580
581/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582 * GART structures, functions & helpers
583 */
584struct radeon_mc;
585
Matt Turnera77f1712009-10-14 00:34:41 -0400586#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000587#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400588#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500589#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400590
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200591struct radeon_gart {
592 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400593 struct radeon_bo *robj;
594 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200595 unsigned num_gpu_pages;
596 unsigned num_cpu_pages;
597 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598 struct page **pages;
599 dma_addr_t *pages_addr;
600 bool ready;
601};
602
603int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
604void radeon_gart_table_ram_free(struct radeon_device *rdev);
605int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
606void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400607int radeon_gart_table_vram_pin(struct radeon_device *rdev);
608void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200609int radeon_gart_init(struct radeon_device *rdev);
610void radeon_gart_fini(struct radeon_device *rdev);
611void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
612 int pages);
613int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500614 int pages, struct page **pagelist,
615 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400616void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617
618
619/*
620 * GPU MC structures, functions & helpers
621 */
622struct radeon_mc {
623 resource_size_t aper_size;
624 resource_size_t aper_base;
625 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000626 /* for some chips with <= 32MB we need to lie
627 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000628 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000629 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000630 u64 gtt_size;
631 u64 gtt_start;
632 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000633 u64 vram_start;
634 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000636 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637 int vram_mtrr;
638 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000639 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400640 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400641 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200642};
643
Alex Deucher06b64762010-01-05 11:27:29 -0500644bool radeon_combios_sideport_present(struct radeon_device *rdev);
645bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200646
647/*
648 * GPU scratch registers structures, functions & helpers
649 */
650struct radeon_scratch {
651 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400652 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653 bool free[32];
654 uint32_t reg[32];
655};
656
657int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
658void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
659
Alex Deucher75efdee2013-03-04 12:47:46 -0500660/*
661 * GPU doorbell structures, functions & helpers
662 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500663#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
664
Alex Deucher75efdee2013-03-04 12:47:46 -0500665struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500666 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500667 resource_size_t base;
668 resource_size_t size;
669 u32 __iomem *ptr;
670 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
671 unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
Alex Deucher75efdee2013-03-04 12:47:46 -0500672};
673
674int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
675void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200676
677/*
678 * IRQS.
679 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500680
Christian Königfa7f5172014-06-03 18:13:21 -0400681struct radeon_flip_work {
682 struct work_struct flip_work;
683 struct work_struct unpin_work;
684 struct radeon_device *rdev;
685 int crtc_id;
686 struct drm_framebuffer *fb;
Alex Deucher6f34be52010-11-21 10:59:01 -0500687 struct drm_pending_vblank_event *event;
Christian Königfa7f5172014-06-03 18:13:21 -0400688 struct radeon_bo *old_rbo;
689 struct radeon_bo *new_rbo;
690 struct radeon_fence *fence;
Alex Deucher6f34be52010-11-21 10:59:01 -0500691};
692
693struct r500_irq_stat_regs {
694 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400695 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500696};
697
698struct r600_irq_stat_regs {
699 u32 disp_int;
700 u32 disp_int_cont;
701 u32 disp_int_cont2;
702 u32 d1grph_int;
703 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400704 u32 hdmi0_status;
705 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500706};
707
708struct evergreen_irq_stat_regs {
709 u32 disp_int;
710 u32 disp_int_cont;
711 u32 disp_int_cont2;
712 u32 disp_int_cont3;
713 u32 disp_int_cont4;
714 u32 disp_int_cont5;
715 u32 d1grph_int;
716 u32 d2grph_int;
717 u32 d3grph_int;
718 u32 d4grph_int;
719 u32 d5grph_int;
720 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400721 u32 afmt_status1;
722 u32 afmt_status2;
723 u32 afmt_status3;
724 u32 afmt_status4;
725 u32 afmt_status5;
726 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500727};
728
Alex Deuchera59781b2012-11-09 10:45:57 -0500729struct cik_irq_stat_regs {
730 u32 disp_int;
731 u32 disp_int_cont;
732 u32 disp_int_cont2;
733 u32 disp_int_cont3;
734 u32 disp_int_cont4;
735 u32 disp_int_cont5;
736 u32 disp_int_cont6;
Christian Königf5d636d2014-04-23 20:46:06 +0200737 u32 d1grph_int;
738 u32 d2grph_int;
739 u32 d3grph_int;
740 u32 d4grph_int;
741 u32 d5grph_int;
742 u32 d6grph_int;
Alex Deuchera59781b2012-11-09 10:45:57 -0500743};
744
Alex Deucher6f34be52010-11-21 10:59:01 -0500745union radeon_irq_stat_regs {
746 struct r500_irq_stat_regs r500;
747 struct r600_irq_stat_regs r600;
748 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500749 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500750};
751
Alex Deucherbe0949f2014-04-08 11:28:54 -0400752#define RADEON_MAX_HPD_PINS 7
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400753#define RADEON_MAX_CRTCS 6
Alex Deucherb5306022013-07-31 16:51:33 -0400754#define RADEON_MAX_AFMT_BLOCKS 7
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400755
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200757 bool installed;
758 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200759 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200760 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200761 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200762 wait_queue_head_t vblank_queue;
763 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200764 bool afmt[RADEON_MAX_AFMT_BLOCKS];
765 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400766 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200767};
768
769int radeon_irq_kms_init(struct radeon_device *rdev);
770void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500771void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
772void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500773void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
774void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200775void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
776void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
777void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
778void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779
780/*
Christian Könige32eb502011-10-23 12:56:27 +0200781 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200782 */
Alex Deucher74652802011-08-25 13:39:48 -0400783
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200785 struct radeon_sa_bo *sa_bo;
786 uint32_t length_dw;
787 uint64_t gpu_addr;
788 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200789 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200790 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200791 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200792 bool is_const_ib;
793 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794};
795
Christian Könige32eb502011-10-23 12:56:27 +0200796struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100797 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798 volatile uint32_t *ring;
Christian König5596a9d2011-10-13 12:48:45 +0200799 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200800 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400801 u64 next_rptr_gpu_addr;
802 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803 unsigned wptr;
804 unsigned wptr_old;
805 unsigned ring_size;
806 unsigned ring_free_dw;
807 int count_dw;
Christian Königaee4aa72014-02-18 15:24:06 +0100808 atomic_t last_rptr;
809 atomic64_t last_activity;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200810 uint64_t gpu_addr;
811 uint32_t align_mask;
812 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500814 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400815 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500816 u64 last_semaphore_signal_addr;
817 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400818 /* for CIK queues */
819 u32 me;
820 u32 pipe;
821 u32 queue;
822 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500823 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400824 unsigned wptr_offs;
825};
826
827struct radeon_mec {
828 struct radeon_bo *hpd_eop_obj;
829 u64 hpd_eop_gpu_addr;
830 u32 num_pipe;
831 u32 num_mec;
832 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833};
834
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500835/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500836 * VM
837 */
Christian Königee60e292012-08-09 16:21:08 +0200838
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200839/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200840#define RADEON_NUM_VM 16
841
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200842/* number of entries in page table */
Christian König4510fb92014-06-05 23:56:50 -0400843#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200844
Alex Deucher1c011032013-07-12 15:56:02 -0400845/* PTBs (Page Table Blocks) need to be aligned to 32K */
846#define RADEON_VM_PTB_ALIGN_SIZE 32768
847#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
848#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
849
Christian König24c16432013-10-30 11:51:09 -0400850#define R600_PTE_VALID (1 << 0)
851#define R600_PTE_SYSTEM (1 << 1)
852#define R600_PTE_SNOOPED (1 << 2)
853#define R600_PTE_READABLE (1 << 5)
854#define R600_PTE_WRITEABLE (1 << 6)
855
Christian Königec3dbbc2014-05-10 12:17:55 +0200856/* PTE (Page Table Entry) fragment field for different page sizes */
857#define R600_PTE_FRAG_4KB (0 << 7)
858#define R600_PTE_FRAG_64KB (4 << 7)
859#define R600_PTE_FRAG_256KB (6 << 7)
860
Christian König0e977032014-05-27 16:47:37 +0200861/* flags used for GART page table entries on R600+ */
862#define R600_PTE_GART ( R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED \
863 | R600_PTE_READABLE | R600_PTE_WRITEABLE)
864
Christian König6d2f2942014-02-20 13:42:17 +0100865struct radeon_vm_pt {
866 struct radeon_bo *bo;
867 uint64_t addr;
868};
869
Jerome Glisse721604a2012-01-05 22:11:05 -0500870struct radeon_vm {
Jerome Glisse721604a2012-01-05 22:11:05 -0500871 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200872 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200873
874 /* contains the page directory */
Christian König6d2f2942014-02-20 13:42:17 +0100875 struct radeon_bo *page_directory;
Christian König90a51a32012-10-09 13:31:17 +0200876 uint64_t pd_gpu_addr;
Christian König6d2f2942014-02-20 13:42:17 +0100877 unsigned max_pde_used;
Christian König90a51a32012-10-09 13:31:17 +0200878
879 /* array of page tables, one for each page directory entry */
Christian König6d2f2942014-02-20 13:42:17 +0100880 struct radeon_vm_pt *page_tables;
Christian König90a51a32012-10-09 13:31:17 +0200881
Jerome Glisse721604a2012-01-05 22:11:05 -0500882 struct mutex mutex;
883 /* last fence for cs using this vm */
884 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200885 /* last flush or NULL if we still need to flush */
886 struct radeon_fence *last_flush;
Christian König593b2632014-01-23 14:24:15 +0100887 /* last use of vmid */
888 struct radeon_fence *last_id_use;
Jerome Glisse721604a2012-01-05 22:11:05 -0500889};
890
Jerome Glisse721604a2012-01-05 22:11:05 -0500891struct radeon_vm_manager {
Christian Königee60e292012-08-09 16:21:08 +0200892 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500893 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500894 /* number of VMIDs */
895 unsigned nvm;
896 /* vram base address for page table entry */
897 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500898 /* is vm enabled? */
899 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500900};
901
902/*
903 * file private structure
904 */
905struct radeon_fpriv {
906 struct radeon_vm vm;
907};
908
909/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500910 * R6xx+ IH ring
911 */
912struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100913 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500914 volatile uint32_t *ring;
915 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500916 unsigned ring_size;
917 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500918 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200919 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500920 bool enabled;
921};
922
Alex Deucher347e7592012-03-20 17:18:21 -0400923/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400924 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400925 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400926#include "clearstate_defs.h"
927
928struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400929 /* for power gating */
930 struct radeon_bo *save_restore_obj;
931 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400932 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400933 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400934 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400935 /* for clear state */
936 struct radeon_bo *clear_state_obj;
937 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400938 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400939 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400940 u32 clear_state_size;
941 /* for cp tables */
942 struct radeon_bo *cp_table_obj;
943 uint64_t cp_table_gpu_addr;
944 volatile uint32_t *cp_table_ptr;
945 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400946};
947
Jerome Glisse69e130a2011-12-21 12:13:46 -0500948int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200949 struct radeon_ib *ib, struct radeon_vm *vm,
950 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200951void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200952int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
953 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200954int radeon_ib_pool_init(struct radeon_device *rdev);
955void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200956int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400958bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
959 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200960void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
961int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
962int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
963void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
964void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200965void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200966void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
967int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königff212f22014-02-18 14:52:33 +0100968void radeon_ring_lockup_update(struct radeon_device *rdev,
969 struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200970bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200971unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
972 uint32_t **data);
973int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
974 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200975int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -0500976 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200977void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978
979
Alex Deucher4d756582012-09-27 15:08:35 -0400980/* r600 async dma */
981void r600_dma_stop(struct radeon_device *rdev);
982int r600_dma_resume(struct radeon_device *rdev);
983void r600_dma_fini(struct radeon_device *rdev);
984
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500985void cayman_dma_stop(struct radeon_device *rdev);
986int cayman_dma_resume(struct radeon_device *rdev);
987void cayman_dma_fini(struct radeon_device *rdev);
988
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200989/*
990 * CS.
991 */
992struct radeon_cs_reloc {
993 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100994 struct radeon_bo *robj;
Christian Königdf0af442014-03-03 12:38:08 +0100995 struct ttm_validate_buffer tv;
996 uint64_t gpu_offset;
Christian Königce6758c2014-06-02 17:33:07 +0200997 unsigned prefered_domains;
998 unsigned allowed_domains;
Christian Königdf0af442014-03-03 12:38:08 +0100999 uint32_t tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000 uint32_t handle;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001};
1002
1003struct radeon_cs_chunk {
1004 uint32_t chunk_id;
1005 uint32_t length_dw;
1006 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -05001007 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008};
1009
1010struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001011 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001012 struct radeon_device *rdev;
1013 struct drm_file *filp;
1014 /* chunks */
1015 unsigned nchunks;
1016 struct radeon_cs_chunk *chunks;
1017 uint64_t *chunks_array;
1018 /* IB */
1019 unsigned idx;
1020 /* relocations */
1021 unsigned nrelocs;
1022 struct radeon_cs_reloc *relocs;
1023 struct radeon_cs_reloc **relocs_ptr;
Christian Königdf0af442014-03-03 12:38:08 +01001024 struct radeon_cs_reloc *vm_bos;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001026 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001027 /* indices of various chunks */
1028 int chunk_ib_idx;
1029 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001030 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001031 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001032 struct radeon_ib ib;
1033 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001035 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001036 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001037 u32 cs_flags;
1038 u32 ring;
1039 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001040 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001041};
1042
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001043static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1044{
1045 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
1046
1047 if (ibc->kdata)
1048 return ibc->kdata[idx];
1049 return p->ib.ptr[idx];
1050}
1051
Dave Airlie513bcb42009-09-23 16:56:27 +10001052
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053struct radeon_cs_packet {
1054 unsigned idx;
1055 unsigned type;
1056 unsigned reg;
1057 unsigned opcode;
1058 int count;
1059 unsigned one_reg_wr;
1060};
1061
1062typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1063 struct radeon_cs_packet *pkt,
1064 unsigned idx, unsigned reg);
1065typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1066 struct radeon_cs_packet *pkt);
1067
1068
1069/*
1070 * AGP
1071 */
1072int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001073void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001074void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001075void radeon_agp_fini(struct radeon_device *rdev);
1076
1077
1078/*
1079 * Writeback
1080 */
1081struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001082 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001083 volatile uint32_t *wb;
1084 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001085 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001086 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087};
1088
Alex Deucher724c80e2010-08-27 18:25:25 -04001089#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001090#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001091#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001092#define RADEON_WB_CP1_RPTR_OFFSET 1280
1093#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001094#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001095#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001096#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001097#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001098#define CIK_WB_CP1_WPTR_OFFSET 3328
1099#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001100
Jerome Glissec93bb852009-07-13 21:04:08 +02001101/**
1102 * struct radeon_pm - power management datas
1103 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1104 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1105 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1106 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1107 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1108 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1109 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1110 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1111 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001112 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001113 * @needed_bandwidth: current bandwidth needs
1114 *
1115 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001116 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001117 * Equation between gpu/memory clock and available bandwidth is hw dependent
1118 * (type of memory, bus size, efficiency, ...)
1119 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001120
1121enum radeon_pm_method {
1122 PM_METHOD_PROFILE,
1123 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001124 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001125};
Alex Deucherce8f5372010-05-07 15:10:16 -04001126
1127enum radeon_dynpm_state {
1128 DYNPM_STATE_DISABLED,
1129 DYNPM_STATE_MINIMUM,
1130 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001131 DYNPM_STATE_ACTIVE,
1132 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001133};
1134enum radeon_dynpm_action {
1135 DYNPM_ACTION_NONE,
1136 DYNPM_ACTION_MINIMUM,
1137 DYNPM_ACTION_DOWNCLOCK,
1138 DYNPM_ACTION_UPCLOCK,
1139 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001140};
Alex Deucher56278a82009-12-28 13:58:44 -05001141
1142enum radeon_voltage_type {
1143 VOLTAGE_NONE = 0,
1144 VOLTAGE_GPIO,
1145 VOLTAGE_VDDC,
1146 VOLTAGE_SW
1147};
1148
Alex Deucher0ec0e742009-12-23 13:21:58 -05001149enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001150 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001151 POWER_STATE_TYPE_DEFAULT,
1152 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001153 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001154 POWER_STATE_TYPE_BATTERY,
1155 POWER_STATE_TYPE_BALANCED,
1156 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001157 /* internal states */
1158 POWER_STATE_TYPE_INTERNAL_UVD,
1159 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1160 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1161 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1162 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1163 POWER_STATE_TYPE_INTERNAL_BOOT,
1164 POWER_STATE_TYPE_INTERNAL_THERMAL,
1165 POWER_STATE_TYPE_INTERNAL_ACPI,
1166 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001167 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001168};
1169
Alex Deucherce8f5372010-05-07 15:10:16 -04001170enum radeon_pm_profile_type {
1171 PM_PROFILE_DEFAULT,
1172 PM_PROFILE_AUTO,
1173 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001174 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001175 PM_PROFILE_HIGH,
1176};
1177
1178#define PM_PROFILE_DEFAULT_IDX 0
1179#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001180#define PM_PROFILE_MID_SH_IDX 2
1181#define PM_PROFILE_HIGH_SH_IDX 3
1182#define PM_PROFILE_LOW_MH_IDX 4
1183#define PM_PROFILE_MID_MH_IDX 5
1184#define PM_PROFILE_HIGH_MH_IDX 6
1185#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001186
1187struct radeon_pm_profile {
1188 int dpms_off_ps_idx;
1189 int dpms_on_ps_idx;
1190 int dpms_off_cm_idx;
1191 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001192};
1193
Alex Deucher21a81222010-07-02 12:58:16 -04001194enum radeon_int_thermal_type {
1195 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001196 THERMAL_TYPE_EXTERNAL,
1197 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001198 THERMAL_TYPE_RV6XX,
1199 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001200 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001201 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001202 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001203 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001204 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001205 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001206 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001207 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001208};
1209
Alex Deucher56278a82009-12-28 13:58:44 -05001210struct radeon_voltage {
1211 enum radeon_voltage_type type;
1212 /* gpio voltage */
1213 struct radeon_gpio_rec gpio;
1214 u32 delay; /* delay in usec from voltage drop to sclk change */
1215 bool active_high; /* voltage drop is active when bit is high */
1216 /* VDDC voltage */
1217 u8 vddc_id; /* index into vddc voltage table */
1218 u8 vddci_id; /* index into vddci voltage table */
1219 bool vddci_enabled;
1220 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001221 u16 voltage;
1222 /* evergreen+ vddci */
1223 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001224};
1225
Alex Deucherd7311172010-05-03 01:13:14 -04001226/* clock mode flags */
1227#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1228
Alex Deucher56278a82009-12-28 13:58:44 -05001229struct radeon_pm_clock_info {
1230 /* memory clock */
1231 u32 mclk;
1232 /* engine clock */
1233 u32 sclk;
1234 /* voltage info */
1235 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001236 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001237 u32 flags;
1238};
1239
Alex Deuchera48b9b42010-04-22 14:03:55 -04001240/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001241#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001242
Alex Deucher56278a82009-12-28 13:58:44 -05001243struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001244 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001245 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001246 /* number of valid clock modes in this power state */
1247 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001248 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001249 /* standardized state flags */
1250 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001251 u32 misc; /* vbios specific flags */
1252 u32 misc2; /* vbios specific flags */
1253 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001254};
1255
Rafał Miłecki27459322010-02-11 22:16:36 +00001256/*
1257 * Some modes are overclocked by very low value, accept them
1258 */
1259#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1260
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001261enum radeon_dpm_auto_throttle_src {
1262 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1263 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1264};
1265
1266enum radeon_dpm_event_src {
1267 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1268 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1269 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1270 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1271 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1272};
1273
Alex Deucher58bd2a82013-09-04 16:13:56 -04001274#define RADEON_MAX_VCE_LEVELS 6
1275
Alex Deucherb62d6282013-08-20 20:29:05 -04001276enum radeon_vce_level {
1277 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1278 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1279 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1280 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1281 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1282 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1283};
1284
Alex Deucherda321c82013-04-12 13:55:22 -04001285struct radeon_ps {
1286 u32 caps; /* vbios flags */
1287 u32 class; /* vbios flags */
1288 u32 class2; /* vbios flags */
1289 /* UVD clocks */
1290 u32 vclk;
1291 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001292 /* VCE clocks */
1293 u32 evclk;
1294 u32 ecclk;
Alex Deucherb62d6282013-08-20 20:29:05 -04001295 bool vce_active;
1296 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001297 /* asic priv */
1298 void *ps_priv;
1299};
1300
1301struct radeon_dpm_thermal {
1302 /* thermal interrupt work */
1303 struct work_struct work;
1304 /* low temperature threshold */
1305 int min_temp;
1306 /* high temperature threshold */
1307 int max_temp;
1308 /* was interrupt low to high or high to low */
1309 bool high_to_low;
1310};
1311
Alex Deucherd22b7e42012-11-29 19:27:56 -05001312enum radeon_clk_action
1313{
1314 RADEON_SCLK_UP = 1,
1315 RADEON_SCLK_DOWN
1316};
1317
1318struct radeon_blacklist_clocks
1319{
1320 u32 sclk;
1321 u32 mclk;
1322 enum radeon_clk_action action;
1323};
1324
Alex Deucher61b7d602012-11-14 19:57:42 -05001325struct radeon_clock_and_voltage_limits {
1326 u32 sclk;
1327 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001328 u16 vddc;
1329 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001330};
1331
1332struct radeon_clock_array {
1333 u32 count;
1334 u32 *values;
1335};
1336
1337struct radeon_clock_voltage_dependency_entry {
1338 u32 clk;
1339 u16 v;
1340};
1341
1342struct radeon_clock_voltage_dependency_table {
1343 u32 count;
1344 struct radeon_clock_voltage_dependency_entry *entries;
1345};
1346
Alex Deucheref976ec2013-05-06 11:31:04 -04001347union radeon_cac_leakage_entry {
1348 struct {
1349 u16 vddc;
1350 u32 leakage;
1351 };
1352 struct {
1353 u16 vddc1;
1354 u16 vddc2;
1355 u16 vddc3;
1356 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001357};
1358
1359struct radeon_cac_leakage_table {
1360 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001361 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001362};
1363
Alex Deucher929ee7a2013-03-20 12:30:25 -04001364struct radeon_phase_shedding_limits_entry {
1365 u16 voltage;
1366 u32 sclk;
1367 u32 mclk;
1368};
1369
1370struct radeon_phase_shedding_limits_table {
1371 u32 count;
1372 struct radeon_phase_shedding_limits_entry *entries;
1373};
1374
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001375struct radeon_uvd_clock_voltage_dependency_entry {
1376 u32 vclk;
1377 u32 dclk;
1378 u16 v;
1379};
1380
1381struct radeon_uvd_clock_voltage_dependency_table {
1382 u8 count;
1383 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1384};
1385
Alex Deucherd29f0132013-05-09 16:37:28 -04001386struct radeon_vce_clock_voltage_dependency_entry {
1387 u32 ecclk;
1388 u32 evclk;
1389 u16 v;
1390};
1391
1392struct radeon_vce_clock_voltage_dependency_table {
1393 u8 count;
1394 struct radeon_vce_clock_voltage_dependency_entry *entries;
1395};
1396
Alex Deuchera5cb3182013-03-20 13:00:18 -04001397struct radeon_ppm_table {
1398 u8 ppm_design;
1399 u16 cpu_core_number;
1400 u32 platform_tdp;
1401 u32 small_ac_platform_tdp;
1402 u32 platform_tdc;
1403 u32 small_ac_platform_tdc;
1404 u32 apu_tdp;
1405 u32 dgpu_tdp;
1406 u32 dgpu_ulv_power;
1407 u32 tj_max;
1408};
1409
Alex Deucher58cb7632013-05-06 12:15:33 -04001410struct radeon_cac_tdp_table {
1411 u16 tdp;
1412 u16 configurable_tdp;
1413 u16 tdc;
1414 u16 battery_power_limit;
1415 u16 small_power_limit;
1416 u16 low_cac_leakage;
1417 u16 high_cac_leakage;
1418 u16 maximum_power_delivery_limit;
1419};
1420
Alex Deucher61b7d602012-11-14 19:57:42 -05001421struct radeon_dpm_dynamic_state {
1422 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1423 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1424 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001425 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001426 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001427 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001428 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001429 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1430 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001431 struct radeon_clock_array valid_sclk_values;
1432 struct radeon_clock_array valid_mclk_values;
1433 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1434 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1435 u32 mclk_sclk_ratio;
1436 u32 sclk_mclk_delta;
1437 u16 vddc_vddci_delta;
1438 u16 min_vddc_for_pcie_gen2;
1439 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001440 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001441 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001442 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001443};
1444
1445struct radeon_dpm_fan {
1446 u16 t_min;
1447 u16 t_med;
1448 u16 t_high;
1449 u16 pwm_min;
1450 u16 pwm_med;
1451 u16 pwm_high;
1452 u8 t_hyst;
1453 u32 cycle_delay;
1454 u16 t_max;
1455 bool ucode_fan_control;
1456};
1457
Alex Deucher32ce4652013-03-18 17:03:01 -04001458enum radeon_pcie_gen {
1459 RADEON_PCIE_GEN1 = 0,
1460 RADEON_PCIE_GEN2 = 1,
1461 RADEON_PCIE_GEN3 = 2,
1462 RADEON_PCIE_GEN_INVALID = 0xffff
1463};
1464
Alex Deucher70d01a52013-07-02 18:38:02 -04001465enum radeon_dpm_forced_level {
1466 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1467 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1468 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1469};
1470
Alex Deucher58bd2a82013-09-04 16:13:56 -04001471struct radeon_vce_state {
1472 /* vce clocks */
1473 u32 evclk;
1474 u32 ecclk;
1475 /* gpu clocks */
1476 u32 sclk;
1477 u32 mclk;
1478 u8 clk_idx;
1479 u8 pstate;
1480};
1481
Alex Deucherda321c82013-04-12 13:55:22 -04001482struct radeon_dpm {
1483 struct radeon_ps *ps;
1484 /* number of valid power states */
1485 int num_ps;
1486 /* current power state that is active */
1487 struct radeon_ps *current_ps;
1488 /* requested power state */
1489 struct radeon_ps *requested_ps;
1490 /* boot up power state */
1491 struct radeon_ps *boot_ps;
1492 /* default uvd power state */
1493 struct radeon_ps *uvd_ps;
Alex Deucher58bd2a82013-09-04 16:13:56 -04001494 /* vce requirements */
1495 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1496 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001497 enum radeon_pm_state_type state;
1498 enum radeon_pm_state_type user_state;
1499 u32 platform_caps;
1500 u32 voltage_response_time;
1501 u32 backbias_response_time;
1502 void *priv;
1503 u32 new_active_crtcs;
1504 int new_active_crtc_count;
1505 u32 current_active_crtcs;
1506 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001507 struct radeon_dpm_dynamic_state dyn_state;
1508 struct radeon_dpm_fan fan;
1509 u32 tdp_limit;
1510 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001511 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001512 u32 sq_ramping_threshold;
1513 u32 cac_leakage;
1514 u16 tdp_od_limit;
1515 u32 tdp_adjustment;
1516 u16 load_line_slope;
1517 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001518 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001519 /* special states active */
1520 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001521 bool uvd_active;
Alex Deucherb62d6282013-08-20 20:29:05 -04001522 bool vce_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001523 /* thermal handling */
1524 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001525 /* forced levels */
1526 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001527 /* track UVD streams */
1528 unsigned sd;
1529 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001530};
1531
Alex Deucherce3537d2013-07-24 12:12:49 -04001532void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001533void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001534
Jerome Glissec93bb852009-07-13 21:04:08 +02001535struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001536 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001537 /* write locked while reprogramming mclk */
1538 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001539 u32 active_crtcs;
1540 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001541 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001542 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001543 fixed20_12 max_bandwidth;
1544 fixed20_12 igp_sideport_mclk;
1545 fixed20_12 igp_system_mclk;
1546 fixed20_12 igp_ht_link_clk;
1547 fixed20_12 igp_ht_link_width;
1548 fixed20_12 k8_bandwidth;
1549 fixed20_12 sideport_bandwidth;
1550 fixed20_12 ht_bandwidth;
1551 fixed20_12 core_bandwidth;
1552 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001553 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001554 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001555 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001556 /* number of valid power states */
1557 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001558 int current_power_state_index;
1559 int current_clock_mode_index;
1560 int requested_power_state_index;
1561 int requested_clock_mode_index;
1562 int default_power_state_index;
1563 u32 current_sclk;
1564 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001565 u16 current_vddc;
1566 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001567 u32 default_sclk;
1568 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001569 u16 default_vddc;
1570 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001571 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001572 /* selected pm method */
1573 enum radeon_pm_method pm_method;
1574 /* dynpm power management */
1575 struct delayed_work dynpm_idle_work;
1576 enum radeon_dynpm_state dynpm_state;
1577 enum radeon_dynpm_action dynpm_planned_action;
1578 unsigned long dynpm_action_timeout;
1579 bool dynpm_can_upclock;
1580 bool dynpm_can_downclock;
1581 /* profile-based power management */
1582 enum radeon_pm_profile_type profile;
1583 int profile_index;
1584 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001585 /* internal thermal controller on rv6xx+ */
1586 enum radeon_int_thermal_type int_thermal_type;
1587 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001588 /* dpm */
1589 bool dpm_enabled;
1590 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001591};
1592
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001593int radeon_pm_get_type_index(struct radeon_device *rdev,
1594 enum radeon_pm_state_type ps_type,
1595 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001596/*
1597 * UVD
1598 */
1599#define RADEON_MAX_UVD_HANDLES 10
1600#define RADEON_UVD_STACK_SIZE (1024*1024)
1601#define RADEON_UVD_HEAP_SIZE (1024*1024)
1602
1603struct radeon_uvd {
1604 struct radeon_bo *vcpu_bo;
1605 void *cpu_addr;
1606 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001607 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001608 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1609 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001610 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001611 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001612};
1613
1614int radeon_uvd_init(struct radeon_device *rdev);
1615void radeon_uvd_fini(struct radeon_device *rdev);
1616int radeon_uvd_suspend(struct radeon_device *rdev);
1617int radeon_uvd_resume(struct radeon_device *rdev);
1618int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1619 uint32_t handle, struct radeon_fence **fence);
1620int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1621 uint32_t handle, struct radeon_fence **fence);
1622void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1623void radeon_uvd_free_handles(struct radeon_device *rdev,
1624 struct drm_file *filp);
1625int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001626void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001627int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1628 unsigned vclk, unsigned dclk,
1629 unsigned vco_min, unsigned vco_max,
1630 unsigned fb_factor, unsigned fb_mask,
1631 unsigned pd_min, unsigned pd_max,
1632 unsigned pd_even,
1633 unsigned *optimal_fb_div,
1634 unsigned *optimal_vclk_div,
1635 unsigned *optimal_dclk_div);
1636int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1637 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001638
Christian Königd93f7932013-05-23 12:10:04 +02001639/*
1640 * VCE
1641 */
1642#define RADEON_MAX_VCE_HANDLES 16
1643#define RADEON_VCE_STACK_SIZE (1024*1024)
1644#define RADEON_VCE_HEAP_SIZE (4*1024*1024)
1645
1646struct radeon_vce {
1647 struct radeon_bo *vcpu_bo;
Christian Königd93f7932013-05-23 12:10:04 +02001648 uint64_t gpu_addr;
Christian König98ccc292014-01-23 09:50:49 -07001649 unsigned fw_version;
1650 unsigned fb_version;
Christian Königd93f7932013-05-23 12:10:04 +02001651 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1652 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
Leo Liu2fc57032014-05-05 15:42:18 -04001653 unsigned img_size[RADEON_MAX_VCE_HANDLES];
Alex Deucher03afe6f2013-08-23 11:56:26 -04001654 struct delayed_work idle_work;
Christian Königd93f7932013-05-23 12:10:04 +02001655};
1656
1657int radeon_vce_init(struct radeon_device *rdev);
1658void radeon_vce_fini(struct radeon_device *rdev);
1659int radeon_vce_suspend(struct radeon_device *rdev);
1660int radeon_vce_resume(struct radeon_device *rdev);
1661int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1662 uint32_t handle, struct radeon_fence **fence);
1663int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1664 uint32_t handle, struct radeon_fence **fence);
1665void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001666void radeon_vce_note_usage(struct radeon_device *rdev);
Leo Liu2fc57032014-05-05 15:42:18 -04001667int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
Christian Königd93f7932013-05-23 12:10:04 +02001668int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1669bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1670 struct radeon_ring *ring,
1671 struct radeon_semaphore *semaphore,
1672 bool emit_wait);
1673void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1674void radeon_vce_fence_emit(struct radeon_device *rdev,
1675 struct radeon_fence *fence);
1676int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1677int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1678
Alex Deucherb5306022013-07-31 16:51:33 -04001679struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001680 int channels;
1681 int rate;
1682 int bits_per_sample;
1683 u8 status_bits;
1684 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001685 u32 offset;
1686 bool connected;
1687 u32 id;
1688};
1689
1690struct r600_audio {
1691 bool enabled;
1692 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1693 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001694};
1695
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001696/*
1697 * Benchmarking
1698 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001699void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001700
1701
1702/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001703 * Testing
1704 */
1705void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001706void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001707 struct radeon_ring *cpA,
1708 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001709void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001710
1711
1712/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001713 * Debugfs
1714 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001715struct radeon_debugfs {
1716 struct drm_info_list *files;
1717 unsigned num_files;
1718};
1719
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001720int radeon_debugfs_add_files(struct radeon_device *rdev,
1721 struct drm_info_list *files,
1722 unsigned nfiles);
1723int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001724
Christian König76a0df82013-08-13 11:56:50 +02001725/*
1726 * ASIC ring specific functions.
1727 */
1728struct radeon_asic_ring {
1729 /* ring read/write ptr handling */
1730 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1731 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1732 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1733
1734 /* validating and patching of IBs */
1735 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1736 int (*cs_parse)(struct radeon_cs_parser *p);
1737
1738 /* command emmit functions */
1739 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1740 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +01001741 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001742 struct radeon_semaphore *semaphore, bool emit_wait);
1743 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1744
1745 /* testing functions */
1746 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1747 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1748 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1749
1750 /* deprecated */
1751 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1752};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001753
1754/*
1755 * ASIC specific functions.
1756 */
1757struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001758 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001759 void (*fini)(struct radeon_device *rdev);
1760 int (*resume)(struct radeon_device *rdev);
1761 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001762 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001763 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001764 /* ioctl hw specific callback. Some hw might want to perform special
1765 * operation on specific ioctl. For instance on wait idle some hw
1766 * might want to perform and HDP flush through MMIO as it seems that
1767 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1768 * through ring.
1769 */
1770 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1771 /* check if 3D engine is idle */
1772 bool (*gui_idle)(struct radeon_device *rdev);
1773 /* wait for mc_idle */
1774 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001775 /* get the reference clock */
1776 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001777 /* get the gpu clock counter */
1778 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001779 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001780 struct {
1781 void (*tlb_flush)(struct radeon_device *rdev);
Christian König7f90fc92014-06-04 15:29:57 +02001782 void (*set_page)(struct radeon_device *rdev, unsigned i,
1783 uint64_t addr);
Alex Deucherc5b3b852012-02-23 17:53:46 -05001784 } gart;
Christian König05b07142012-08-06 20:21:10 +02001785 struct {
1786 int (*init)(struct radeon_device *rdev);
1787 void (*fini)(struct radeon_device *rdev);
Alex Deucher43f12142013-02-01 17:32:42 +01001788 void (*set_page)(struct radeon_device *rdev,
1789 struct radeon_ib *ib,
1790 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001791 uint64_t addr, unsigned count,
1792 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001793 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001794 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001795 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001796 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001797 struct {
1798 int (*set)(struct radeon_device *rdev);
1799 int (*process)(struct radeon_device *rdev);
1800 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001801 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001802 struct {
1803 /* display watermarks */
1804 void (*bandwidth_update)(struct radeon_device *rdev);
1805 /* get frame count */
1806 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1807 /* wait for vblank */
1808 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001809 /* set backlight level */
1810 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001811 /* get backlight level */
1812 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001813 /* audio callbacks */
1814 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1815 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001816 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001817 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001818 struct {
1819 int (*blit)(struct radeon_device *rdev,
1820 uint64_t src_offset,
1821 uint64_t dst_offset,
1822 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001823 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001824 u32 blit_ring_index;
1825 int (*dma)(struct radeon_device *rdev,
1826 uint64_t src_offset,
1827 uint64_t dst_offset,
1828 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001829 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001830 u32 dma_ring_index;
1831 /* method used for bo copy */
1832 int (*copy)(struct radeon_device *rdev,
1833 uint64_t src_offset,
1834 uint64_t dst_offset,
1835 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001836 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001837 /* ring used for bo copies */
1838 u32 copy_ring_index;
1839 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001840 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001841 struct {
1842 int (*set_reg)(struct radeon_device *rdev, int reg,
1843 uint32_t tiling_flags, uint32_t pitch,
1844 uint32_t offset, uint32_t obj_size);
1845 void (*clear_reg)(struct radeon_device *rdev, int reg);
1846 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001847 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001848 struct {
1849 void (*init)(struct radeon_device *rdev);
1850 void (*fini)(struct radeon_device *rdev);
1851 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1852 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1853 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001854 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001855 struct {
1856 void (*misc)(struct radeon_device *rdev);
1857 void (*prepare)(struct radeon_device *rdev);
1858 void (*finish)(struct radeon_device *rdev);
1859 void (*init_profile)(struct radeon_device *rdev);
1860 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001861 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1862 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1863 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1864 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1865 int (*get_pcie_lanes)(struct radeon_device *rdev);
1866 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1867 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001868 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucherb59b7332013-08-20 20:01:18 -04001869 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001870 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001871 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001872 /* dynamic power management */
1873 struct {
1874 int (*init)(struct radeon_device *rdev);
1875 void (*setup_asic)(struct radeon_device *rdev);
1876 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001877 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001878 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001879 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001880 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001881 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001882 void (*display_configuration_changed)(struct radeon_device *rdev);
1883 void (*fini)(struct radeon_device *rdev);
1884 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1885 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1886 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001887 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001888 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001889 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001890 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001891 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001892 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001893 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001894 struct {
Christian König157fa142014-05-27 16:49:20 +02001895 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1896 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
Alex Deucher0f9e0062012-02-23 17:53:40 -05001897 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001898};
1899
Jerome Glisse21f9a432009-09-11 15:55:33 +02001900/*
1901 * Asic structures
1902 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001903struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001904 const unsigned *reg_safe_bm;
1905 unsigned reg_safe_bm_size;
1906 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001907};
1908
Jerome Glisse21f9a432009-09-11 15:55:33 +02001909struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001910 const unsigned *reg_safe_bm;
1911 unsigned reg_safe_bm_size;
1912 u32 resync_scratch;
1913 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001914};
1915
1916struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001917 unsigned max_pipes;
1918 unsigned max_tile_pipes;
1919 unsigned max_simds;
1920 unsigned max_backends;
1921 unsigned max_gprs;
1922 unsigned max_threads;
1923 unsigned max_stack_entries;
1924 unsigned max_hw_contexts;
1925 unsigned max_gs_threads;
1926 unsigned sx_max_export_size;
1927 unsigned sx_max_export_pos_size;
1928 unsigned sx_max_export_smx_size;
1929 unsigned sq_num_cf_insts;
1930 unsigned tiling_nbanks;
1931 unsigned tiling_npipes;
1932 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001933 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001934 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04001935 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001936};
1937
1938struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001939 unsigned max_pipes;
1940 unsigned max_tile_pipes;
1941 unsigned max_simds;
1942 unsigned max_backends;
1943 unsigned max_gprs;
1944 unsigned max_threads;
1945 unsigned max_stack_entries;
1946 unsigned max_hw_contexts;
1947 unsigned max_gs_threads;
1948 unsigned sx_max_export_size;
1949 unsigned sx_max_export_pos_size;
1950 unsigned sx_max_export_smx_size;
1951 unsigned sq_num_cf_insts;
1952 unsigned sx_num_of_sets;
1953 unsigned sc_prim_fifo_size;
1954 unsigned sc_hiz_tile_fifo_size;
1955 unsigned sc_earlyz_tile_fifo_fize;
1956 unsigned tiling_nbanks;
1957 unsigned tiling_npipes;
1958 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001959 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001960 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04001961 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001962};
1963
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001964struct evergreen_asic {
1965 unsigned num_ses;
1966 unsigned max_pipes;
1967 unsigned max_tile_pipes;
1968 unsigned max_simds;
1969 unsigned max_backends;
1970 unsigned max_gprs;
1971 unsigned max_threads;
1972 unsigned max_stack_entries;
1973 unsigned max_hw_contexts;
1974 unsigned max_gs_threads;
1975 unsigned sx_max_export_size;
1976 unsigned sx_max_export_pos_size;
1977 unsigned sx_max_export_smx_size;
1978 unsigned sq_num_cf_insts;
1979 unsigned sx_num_of_sets;
1980 unsigned sc_prim_fifo_size;
1981 unsigned sc_hiz_tile_fifo_size;
1982 unsigned sc_earlyz_tile_fifo_size;
1983 unsigned tiling_nbanks;
1984 unsigned tiling_npipes;
1985 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001986 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001987 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04001988 unsigned active_simds;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001989};
1990
Alex Deucherfecf1d02011-03-02 20:07:29 -05001991struct cayman_asic {
1992 unsigned max_shader_engines;
1993 unsigned max_pipes_per_simd;
1994 unsigned max_tile_pipes;
1995 unsigned max_simds_per_se;
1996 unsigned max_backends_per_se;
1997 unsigned max_texture_channel_caches;
1998 unsigned max_gprs;
1999 unsigned max_threads;
2000 unsigned max_gs_threads;
2001 unsigned max_stack_entries;
2002 unsigned sx_num_of_sets;
2003 unsigned sx_max_export_size;
2004 unsigned sx_max_export_pos_size;
2005 unsigned sx_max_export_smx_size;
2006 unsigned max_hw_contexts;
2007 unsigned sq_num_cf_insts;
2008 unsigned sc_prim_fifo_size;
2009 unsigned sc_hiz_tile_fifo_size;
2010 unsigned sc_earlyz_tile_fifo_size;
2011
2012 unsigned num_shader_engines;
2013 unsigned num_shader_pipes_per_simd;
2014 unsigned num_tile_pipes;
2015 unsigned num_simds_per_se;
2016 unsigned num_backends_per_se;
2017 unsigned backend_disable_mask_per_asic;
2018 unsigned backend_map;
2019 unsigned num_texture_channel_caches;
2020 unsigned mem_max_burst_length_bytes;
2021 unsigned mem_row_size_in_kb;
2022 unsigned shader_engine_tile_size;
2023 unsigned num_gpus;
2024 unsigned multi_gpu_tile_size;
2025
2026 unsigned tile_config;
Alex Deucher65fcf662014-06-02 16:13:21 -04002027 unsigned active_simds;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002028};
2029
Alex Deucher0a96d722012-03-20 17:18:11 -04002030struct si_asic {
2031 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04002032 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04002033 unsigned max_cu_per_sh;
2034 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04002035 unsigned max_backends_per_se;
2036 unsigned max_texture_channel_caches;
2037 unsigned max_gprs;
2038 unsigned max_gs_threads;
2039 unsigned max_hw_contexts;
2040 unsigned sc_prim_fifo_size_frontend;
2041 unsigned sc_prim_fifo_size_backend;
2042 unsigned sc_hiz_tile_fifo_size;
2043 unsigned sc_earlyz_tile_fifo_size;
2044
Alex Deucher0a96d722012-03-20 17:18:11 -04002045 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002046 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04002047 unsigned backend_disable_mask_per_asic;
2048 unsigned backend_map;
2049 unsigned num_texture_channel_caches;
2050 unsigned mem_max_burst_length_bytes;
2051 unsigned mem_row_size_in_kb;
2052 unsigned shader_engine_tile_size;
2053 unsigned num_gpus;
2054 unsigned multi_gpu_tile_size;
2055
2056 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04002057 uint32_t tile_mode_array[32];
Alex Deucher65fcf662014-06-02 16:13:21 -04002058 uint32_t active_cus;
Alex Deucher0a96d722012-03-20 17:18:11 -04002059};
2060
Alex Deucher8cc1a532013-04-09 12:41:24 -04002061struct cik_asic {
2062 unsigned max_shader_engines;
2063 unsigned max_tile_pipes;
2064 unsigned max_cu_per_sh;
2065 unsigned max_sh_per_se;
2066 unsigned max_backends_per_se;
2067 unsigned max_texture_channel_caches;
2068 unsigned max_gprs;
2069 unsigned max_gs_threads;
2070 unsigned max_hw_contexts;
2071 unsigned sc_prim_fifo_size_frontend;
2072 unsigned sc_prim_fifo_size_backend;
2073 unsigned sc_hiz_tile_fifo_size;
2074 unsigned sc_earlyz_tile_fifo_size;
2075
2076 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002077 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002078 unsigned backend_disable_mask_per_asic;
2079 unsigned backend_map;
2080 unsigned num_texture_channel_caches;
2081 unsigned mem_max_burst_length_bytes;
2082 unsigned mem_row_size_in_kb;
2083 unsigned shader_engine_tile_size;
2084 unsigned num_gpus;
2085 unsigned multi_gpu_tile_size;
2086
2087 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04002088 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09002089 uint32_t macrotile_mode_array[16];
Alex Deucher65fcf662014-06-02 16:13:21 -04002090 uint32_t active_cus;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002091};
2092
Jerome Glisse068a1172009-06-17 13:28:30 +02002093union radeon_asic_config {
2094 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10002095 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002096 struct r600_asic r600;
2097 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002098 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002099 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002100 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002101 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002102};
2103
Daniel Vetter0a10c852010-03-11 21:19:14 +00002104/*
2105 * asic initizalization from radeon_asic.c
2106 */
2107void radeon_agp_disable(struct radeon_device *rdev);
2108int radeon_asic_init(struct radeon_device *rdev);
2109
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002110
2111/*
2112 * IOCTL.
2113 */
2114int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2115 struct drm_file *filp);
2116int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2117 struct drm_file *filp);
2118int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2119 struct drm_file *file_priv);
2120int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2121 struct drm_file *file_priv);
2122int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2123 struct drm_file *file_priv);
2124int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2125 struct drm_file *file_priv);
2126int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2127 struct drm_file *filp);
2128int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2129 struct drm_file *filp);
2130int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2131 struct drm_file *filp);
2132int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2133 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002134int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2135 struct drm_file *filp);
Marek Olšákbda72d52014-03-02 00:56:17 +01002136int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2137 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002138int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002139int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2140 struct drm_file *filp);
2141int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2142 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002143
Alex Deucher16cdf042011-10-28 10:30:02 -04002144/* VRAM scratch page for HDP bug, default vram page */
2145struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002146 struct radeon_bo *robj;
2147 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002148 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002149};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002150
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002151/*
2152 * ACPI
2153 */
2154struct radeon_atif_notification_cfg {
2155 bool enabled;
2156 int command_code;
2157};
2158
2159struct radeon_atif_notifications {
2160 bool display_switch;
2161 bool expansion_mode_change;
2162 bool thermal_state;
2163 bool forced_power_state;
2164 bool system_power_state;
2165 bool display_conf_change;
2166 bool px_gfx_switch;
2167 bool brightness_change;
2168 bool dgpu_display_event;
2169};
2170
2171struct radeon_atif_functions {
2172 bool system_params;
2173 bool sbios_requests;
2174 bool select_active_disp;
2175 bool lid_state;
2176 bool get_tv_standard;
2177 bool set_tv_standard;
2178 bool get_panel_expansion_mode;
2179 bool set_panel_expansion_mode;
2180 bool temperature_change;
2181 bool graphics_device_types;
2182};
2183
2184struct radeon_atif {
2185 struct radeon_atif_notifications notifications;
2186 struct radeon_atif_functions functions;
2187 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002188 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002189};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002190
Alex Deuchere3a15922012-08-16 11:13:43 -04002191struct radeon_atcs_functions {
2192 bool get_ext_state;
2193 bool pcie_perf_req;
2194 bool pcie_dev_rdy;
2195 bool pcie_bus_width;
2196};
2197
2198struct radeon_atcs {
2199 struct radeon_atcs_functions functions;
2200};
2201
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002202/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002203 * Core structure, functions and helpers.
2204 */
2205typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2206typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2207
2208struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002209 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002210 struct drm_device *ddev;
2211 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002212 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002213 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002214 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002215 enum radeon_family family;
2216 unsigned long flags;
2217 int usec_timeout;
2218 enum radeon_pll_errata pll_errata;
2219 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002220 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002221 int disp_priority;
2222 /* BIOS */
2223 uint8_t *bios;
2224 bool is_atom_bios;
2225 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002226 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002227 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002228 resource_size_t rmmio_base;
2229 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002230 /* protects concurrent MM_INDEX/DATA based register access */
2231 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002232 /* protects concurrent SMC based register access */
2233 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002234 /* protects concurrent PLL register access */
2235 spinlock_t pll_idx_lock;
2236 /* protects concurrent MC register access */
2237 spinlock_t mc_idx_lock;
2238 /* protects concurrent PCIE register access */
2239 spinlock_t pcie_idx_lock;
2240 /* protects concurrent PCIE_PORT register access */
2241 spinlock_t pciep_idx_lock;
2242 /* protects concurrent PIF register access */
2243 spinlock_t pif_idx_lock;
2244 /* protects concurrent CG register access */
2245 spinlock_t cg_idx_lock;
2246 /* protects concurrent UVD register access */
2247 spinlock_t uvd_idx_lock;
2248 /* protects concurrent RCU register access */
2249 spinlock_t rcu_idx_lock;
2250 /* protects concurrent DIDT register access */
2251 spinlock_t didt_idx_lock;
2252 /* protects concurrent ENDPOINT (audio) register access */
2253 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002254 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002255 radeon_rreg_t mc_rreg;
2256 radeon_wreg_t mc_wreg;
2257 radeon_rreg_t pll_rreg;
2258 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002259 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002260 radeon_rreg_t pciep_rreg;
2261 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002262 /* io port */
2263 void __iomem *rio_mem;
2264 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002265 struct radeon_clock clock;
2266 struct radeon_mc mc;
2267 struct radeon_gart gart;
2268 struct radeon_mode_info mode_info;
2269 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002270 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002271 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002272 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002273 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002274 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002275 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002276 bool ib_pool_ready;
2277 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002278 struct radeon_irq irq;
2279 struct radeon_asic *asic;
2280 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002281 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002282 struct radeon_uvd uvd;
Christian Königd93f7932013-05-23 12:10:04 +02002283 struct radeon_vce vce;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002284 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002285 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002286 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002287 bool shutdown;
2288 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002289 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002290 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002291 bool fastfb_working; /* IGP feature*/
Christian Königf9eaf9a2013-10-29 20:14:47 +01002292 bool needs_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002293 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002294 const struct firmware *me_fw; /* all family ME firmware */
2295 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002296 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002297 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002298 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002299 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002300 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002301 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002302 const struct firmware *uvd_fw; /* UVD firmware */
Christian Königd93f7932013-05-23 12:10:04 +02002303 const struct firmware *vce_fw; /* VCE firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002304 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002305 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002306 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002307 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002308 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002309 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002310 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002311 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002312 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002313 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002314 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002315 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002316 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002317 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002318 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002319 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002320 /* i2c buses */
2321 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002322 /* debugfs */
2323 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2324 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002325 /* virtual memory */
2326 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002327 struct mutex gpu_clock_mutex;
Marek Olšák67e8e3f2014-03-02 00:56:18 +01002328 /* memory stats */
2329 atomic64_t vram_usage;
2330 atomic64_t gtt_usage;
2331 atomic64_t num_bytes_moved;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002332 /* ACPI interface */
2333 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002334 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002335 /* srbm instance registers */
2336 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002337 /* clock, powergating flags */
2338 u32 cg_flags;
2339 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002340
2341 struct dev_pm_domain vga_pm_domain;
2342 bool have_disp_power_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002343};
2344
Alex Deucher90c4cde2014-04-10 22:29:01 -04002345bool radeon_is_px(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002346int radeon_device_init(struct radeon_device *rdev,
2347 struct drm_device *ddev,
2348 struct pci_dev *pdev,
2349 uint32_t flags);
2350void radeon_device_fini(struct radeon_device *rdev);
2351int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2352
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002353uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2354 bool always_indirect);
2355void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2356 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002357u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2358void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002359
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002360u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2361void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002362
Jerome Glisse4c788672009-11-20 14:29:23 +01002363/*
2364 * Cast helper
2365 */
2366#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002367
2368/*
2369 * Registers read & write functions.
2370 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002371#define RREG8(reg) readb((rdev->rmmio) + (reg))
2372#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2373#define RREG16(reg) readw((rdev->rmmio) + (reg))
2374#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002375#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2376#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2377#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2378#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2379#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002380#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2381#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2382#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2383#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2384#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2385#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002386#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2387#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002388#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2389#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002390#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2391#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002392#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2393#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002394#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2395#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002396#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2397#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2398#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2399#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002400#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2401#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002402#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2403#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002404#define WREG32_P(reg, val, mask) \
2405 do { \
2406 uint32_t tmp_ = RREG32(reg); \
2407 tmp_ &= (mask); \
2408 tmp_ |= ((val) & ~(mask)); \
2409 WREG32(reg, tmp_); \
2410 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002411#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002412#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002413#define WREG32_PLL_P(reg, val, mask) \
2414 do { \
2415 uint32_t tmp_ = RREG32_PLL(reg); \
2416 tmp_ &= (mask); \
2417 tmp_ |= ((val) & ~(mask)); \
2418 WREG32_PLL(reg, tmp_); \
2419 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002420#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002421#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2422#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002423
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002424#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2425#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002426
Dave Airliede1b2892009-08-12 18:43:14 +10002427/*
2428 * Indirect registers accessor
2429 */
2430static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2431{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002432 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002433 uint32_t r;
2434
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002435 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002436 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2437 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002438 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002439 return r;
2440}
2441
2442static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2443{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002444 unsigned long flags;
2445
2446 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002447 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2448 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002449 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002450}
2451
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002452static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2453{
Alex Deucherfe781182013-09-03 18:19:42 -04002454 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002455 u32 r;
2456
Alex Deucherfe781182013-09-03 18:19:42 -04002457 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002458 WREG32(TN_SMC_IND_INDEX_0, (reg));
2459 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002460 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002461 return r;
2462}
2463
2464static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2465{
Alex Deucherfe781182013-09-03 18:19:42 -04002466 unsigned long flags;
2467
2468 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002469 WREG32(TN_SMC_IND_INDEX_0, (reg));
2470 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002471 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002472}
2473
Alex Deucherff82bbc2013-04-12 11:27:20 -04002474static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2475{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002476 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002477 u32 r;
2478
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002479 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002480 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2481 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002482 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002483 return r;
2484}
2485
2486static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2487{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002488 unsigned long flags;
2489
2490 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002491 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2492 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002493 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002494}
2495
Alex Deucher46f95642013-04-12 11:49:51 -04002496static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2497{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002498 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002499 u32 r;
2500
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002501 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002502 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2503 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002504 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002505 return r;
2506}
2507
2508static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2509{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002510 unsigned long flags;
2511
2512 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002513 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2514 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002515 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002516}
2517
Alex Deucher792edd62013-02-14 18:18:12 -05002518static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2519{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002520 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002521 u32 r;
2522
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002523 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002524 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2525 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002526 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002527 return r;
2528}
2529
2530static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2531{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002532 unsigned long flags;
2533
2534 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002535 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2536 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002537 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002538}
2539
2540static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2541{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002542 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002543 u32 r;
2544
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002545 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002546 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2547 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002548 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002549 return r;
2550}
2551
2552static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2553{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002554 unsigned long flags;
2555
2556 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002557 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2558 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002559 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002560}
2561
Alex Deucher93656cd2013-02-25 15:18:39 -05002562static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2563{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002564 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002565 u32 r;
2566
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002567 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002568 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2569 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002570 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002571 return r;
2572}
2573
2574static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2575{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002576 unsigned long flags;
2577
2578 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002579 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2580 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002581 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002582}
2583
Alex Deucher1d582342013-04-19 13:03:37 -04002584
2585static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2586{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002587 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002588 u32 r;
2589
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002590 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002591 WREG32(CIK_DIDT_IND_INDEX, (reg));
2592 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002593 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002594 return r;
2595}
2596
2597static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2598{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002599 unsigned long flags;
2600
2601 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002602 WREG32(CIK_DIDT_IND_INDEX, (reg));
2603 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002604 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002605}
2606
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002607void r100_pll_errata_after_index(struct radeon_device *rdev);
2608
2609
2610/*
2611 * ASICs helpers.
2612 */
Dave Airlieb995e432009-07-14 02:02:32 +10002613#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2614 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002615#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2616 (rdev->family == CHIP_RV200) || \
2617 (rdev->family == CHIP_RS100) || \
2618 (rdev->family == CHIP_RS200) || \
2619 (rdev->family == CHIP_RV250) || \
2620 (rdev->family == CHIP_RV280) || \
2621 (rdev->family == CHIP_RS300))
2622#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2623 (rdev->family == CHIP_RV350) || \
2624 (rdev->family == CHIP_R350) || \
2625 (rdev->family == CHIP_RV380) || \
2626 (rdev->family == CHIP_R420) || \
2627 (rdev->family == CHIP_R423) || \
2628 (rdev->family == CHIP_RV410) || \
2629 (rdev->family == CHIP_RS400) || \
2630 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002631#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2632 (rdev->ddev->pdev->device == 0x9443) || \
2633 (rdev->ddev->pdev->device == 0x944B) || \
2634 (rdev->ddev->pdev->device == 0x9506) || \
2635 (rdev->ddev->pdev->device == 0x9509) || \
2636 (rdev->ddev->pdev->device == 0x950F) || \
2637 (rdev->ddev->pdev->device == 0x689C) || \
2638 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002639#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002640#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2641 (rdev->family == CHIP_RS690) || \
2642 (rdev->family == CHIP_RS740) || \
2643 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002644#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2645#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002646#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002647#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2648 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002649#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002650#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2651#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2652 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002653#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002654#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002655#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Alex Deucherbe0949f2014-04-08 11:28:54 -04002656#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2657#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
Alex Deucher89d26182014-05-08 18:26:23 -04002658#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2659 (rdev->family == CHIP_MULLINS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002660
Alex Deucherdc50ba72013-06-26 00:33:35 -04002661#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2662 (rdev->ddev->pdev->device == 0x6850) || \
2663 (rdev->ddev->pdev->device == 0x6858) || \
2664 (rdev->ddev->pdev->device == 0x6859) || \
2665 (rdev->ddev->pdev->device == 0x6840) || \
2666 (rdev->ddev->pdev->device == 0x6841) || \
2667 (rdev->ddev->pdev->device == 0x6842) || \
2668 (rdev->ddev->pdev->device == 0x6843))
2669
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002670/*
2671 * BIOS helpers.
2672 */
2673#define RBIOS8(i) (rdev->bios[i])
2674#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2675#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2676
2677int radeon_combios_init(struct radeon_device *rdev);
2678void radeon_combios_fini(struct radeon_device *rdev);
2679int radeon_atombios_init(struct radeon_device *rdev);
2680void radeon_atombios_fini(struct radeon_device *rdev);
2681
2682
2683/*
2684 * RING helpers.
2685 */
Andi Kleence580fa2011-10-13 16:08:47 -07002686#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002687static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002688{
Christian Könige32eb502011-10-23 12:56:27 +02002689 ring->ring[ring->wptr++] = v;
2690 ring->wptr &= ring->ptr_mask;
2691 ring->count_dw--;
2692 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002693}
Andi Kleence580fa2011-10-13 16:08:47 -07002694#else
2695/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002696void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002697#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002698
2699/*
2700 * ASICs macro.
2701 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002702#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002703#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2704#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2705#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002706#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002707#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002708#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002709#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2710#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002711#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2712#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002713#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002714#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2715#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2716#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2717#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2718#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2719#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2720#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2721#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2722#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2723#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002724#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2725#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002726#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002727#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002728#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002729#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2730#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002731#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2732#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002733#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2734#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2735#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2736#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2737#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2738#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002739#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2740#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2741#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2742#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2743#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2744#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2745#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002746#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucherb59b7332013-08-20 20:01:18 -04002747#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002748#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002749#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2750#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002751#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002752#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2753#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2754#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2755#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002756#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002757#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2758#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2759#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2760#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2761#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002762#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
Christian König157fa142014-05-27 16:49:20 +02002763#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002764#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2765#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002766#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002767#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002768#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2769#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2770#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002771#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002772#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002773#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002774#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002775#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002776#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2777#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2778#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2779#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2780#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002781#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002782#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002783#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002784#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002785#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002786
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002787/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002788/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002789extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher1a0041b2013-10-02 13:01:36 -04002790extern void radeon_pci_config_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002791extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002792extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002793extern int radeon_modeset_init(struct radeon_device *rdev);
2794extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002795extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002796extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002797extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002798extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002799extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002800extern void radeon_wb_fini(struct radeon_device *rdev);
2801extern int radeon_wb_init(struct radeon_device *rdev);
2802extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002803extern void radeon_surface_init(struct radeon_device *rdev);
2804extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002805extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002806extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002807extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002808extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002809extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2810extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002811extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2812extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002813extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002814extern void radeon_program_register_sequence(struct radeon_device *rdev,
2815 const u32 *registers,
2816 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002817
Daniel Vetter3574dda2011-02-18 17:59:19 +01002818/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002819 * vm
2820 */
2821int radeon_vm_manager_init(struct radeon_device *rdev);
2822void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian König6d2f2942014-02-20 13:42:17 +01002823int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002824void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königdf0af442014-03-03 12:38:08 +01002825struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
2826 struct radeon_vm *vm,
2827 struct list_head *head);
Christian Königee60e292012-08-09 16:21:08 +02002828struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2829 struct radeon_vm *vm, int ring);
Christian Königfa688342014-02-20 10:47:05 +01002830void radeon_vm_flush(struct radeon_device *rdev,
2831 struct radeon_vm *vm,
2832 int ring);
Christian Königee60e292012-08-09 16:21:08 +02002833void radeon_vm_fence(struct radeon_device *rdev,
2834 struct radeon_vm *vm,
2835 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002836uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König6d2f2942014-02-20 13:42:17 +01002837int radeon_vm_update_page_directory(struct radeon_device *rdev,
2838 struct radeon_vm *vm);
Christian König9c57a6b2013-11-25 15:42:11 +01002839int radeon_vm_bo_update(struct radeon_device *rdev,
2840 struct radeon_vm *vm,
2841 struct radeon_bo *bo,
2842 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002843void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2844 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002845struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2846 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002847struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2848 struct radeon_vm *vm,
2849 struct radeon_bo *bo);
2850int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2851 struct radeon_bo_va *bo_va,
2852 uint64_t offset,
2853 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002854int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002855 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002856
Alex Deucherf122c612012-03-30 08:59:57 -04002857/* audio */
2858void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002859struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2860struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Alex Deucher832eafa2014-02-18 11:07:55 -05002861void r600_audio_enable(struct radeon_device *rdev,
2862 struct r600_audio_pin *pin,
2863 bool enable);
2864void dce6_audio_enable(struct radeon_device *rdev,
2865 struct r600_audio_pin *pin,
2866 bool enable);
Jerome Glisse721604a2012-01-05 22:11:05 -05002867
2868/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002869 * R600 vram scratch functions
2870 */
2871int r600_vram_scratch_init(struct radeon_device *rdev);
2872void r600_vram_scratch_fini(struct radeon_device *rdev);
2873
2874/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002875 * r600 cs checking helper
2876 */
2877unsigned r600_mip_minify(unsigned size, unsigned level);
2878bool r600_fmt_is_valid_color(u32 format);
2879bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2880int r600_fmt_get_blocksize(u32 format);
2881int r600_fmt_get_nblocksx(u32 format, u32 w);
2882int r600_fmt_get_nblocksy(u32 format, u32 h);
2883
2884/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002885 * r600 functions used by radeon_encoder.c
2886 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002887struct radeon_hdmi_acr {
2888 u32 clock;
2889
2890 int n_32khz;
2891 int cts_32khz;
2892
2893 int n_44_1khz;
2894 int cts_44_1khz;
2895
2896 int n_48khz;
2897 int cts_48khz;
2898
2899};
2900
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002901extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2902
Alex Deucher416a2bd2012-05-31 19:00:25 -04002903extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2904 u32 tiling_pipe_num,
2905 u32 max_rb_num,
2906 u32 total_max_rb_num,
2907 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002908
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002909/*
2910 * evergreen functions used by radeon_encoder.c
2911 */
2912
Alex Deucher0af62b02011-01-06 21:19:31 -05002913extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002914extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002915
Alex Deucherc4917072012-07-31 17:14:35 -04002916/* radeon_acpi.c */
2917#if defined(CONFIG_ACPI)
2918extern int radeon_acpi_init(struct radeon_device *rdev);
2919extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002920extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2921extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002922 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002923extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002924#else
2925static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2926static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2927#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002928
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002929int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2930 struct radeon_cs_packet *pkt,
2931 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002932bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002933void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2934 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002935int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2936 struct radeon_cs_reloc **cs_reloc,
2937 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002938int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2939 uint32_t *vline_start_end,
2940 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002941
Jerome Glisse4c788672009-11-20 14:29:23 +01002942#include "radeon_object.h"
2943
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002944#endif