blob: 5ae6db98aa4d1eae63990bbd5d8cff1b82dfc6e3 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
Alex Deucher0aea5e42014-07-30 11:49:56 -040067#include <linux/interval_tree.h>
Christian König341cb9e2014-08-07 09:36:03 +020068#include <linux/hashtable.h>
Maarten Lankhorst954605c2014-01-09 11:03:12 +010069#include <linux/fence.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
Jerome Glisse4c788672009-11-20 14:29:23 +010071#include <ttm/ttm_bo_api.h>
72#include <ttm/ttm_bo_driver.h>
73#include <ttm/ttm_placement.h>
74#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000075#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010076
Daniel Vetterd9fc9412014-09-23 15:46:53 +020077#include <drm/drm_gem.h>
78
Dave Airliec2142712009-09-22 08:50:10 +100079#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080#include "radeon_mode.h"
81#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082
83/*
84 * Modules parameters.
85 */
86extern int radeon_no_wb;
87extern int radeon_modeset;
88extern int radeon_dynclks;
89extern int radeon_r4xx_atom;
90extern int radeon_agpmode;
91extern int radeon_vram_limit;
92extern int radeon_gart_size;
93extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020094extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100096extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020097extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040098extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040099extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -0500100extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -0400101extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +0200102extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400103extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -0400104extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400105extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000106extern int radeon_runtime_pm;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500107extern int radeon_hard_reset;
Christian Königc1c44132014-06-05 23:47:32 -0400108extern int radeon_vm_size;
Christian König4510fb92014-06-05 23:56:50 -0400109extern int radeon_vm_block_size;
Alex Deuchera624f422014-07-01 11:23:03 -0400110extern int radeon_deep_color;
Mario Kleiner39dc5452014-07-29 06:21:44 +0200111extern int radeon_use_pflipirq;
Alex Deucher6e909f72014-08-07 09:28:31 -0400112extern int radeon_bapm;
Alex Deucherbc130182014-09-16 20:57:26 -0400113extern int radeon_backlight;
Dave Airlie875711f2015-02-20 09:21:36 +1000114extern int radeon_auxch;
Dave Airlie9843ead2015-02-24 09:24:04 +1000115extern int radeon_mst;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200116
117/*
118 * Copy from radeon_drv.h so we don't have to include both and have conflicting
119 * symbol;
120 */
Jerome Glissebb635562012-05-09 15:34:46 +0200121#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
122#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100123/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200124#define RADEON_IB_POOL_SIZE 16
125#define RADEON_DEBUGFS_MAX_COMPONENTS 32
126#define RADEONFB_CONN_LIMIT 4
127#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128
Alex Deucher1b370782011-11-17 20:13:28 -0500129/* internal ring indices */
130/* r1xx+ has gfx CP ring */
Christian Königd93f7932013-05-23 12:10:04 +0200131#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500132
133/* cayman has 2 compute CP rings */
Christian Königd93f7932013-05-23 12:10:04 +0200134#define CAYMAN_RING_TYPE_CP1_INDEX 1
135#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500136
Alex Deucher4d756582012-09-27 15:08:35 -0400137/* R600+ has an async dma ring */
138#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500139/* cayman add a second async dma ring */
140#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400141
Christian Königf2ba57b2013-04-08 12:41:29 +0200142/* R600+ */
Christian Königd93f7932013-05-23 12:10:04 +0200143#define R600_RING_TYPE_UVD_INDEX 5
144
145/* TN+ */
146#define TN_RING_TYPE_VCE1_INDEX 6
147#define TN_RING_TYPE_VCE2_INDEX 7
148
149/* max number of rings */
150#define RADEON_NUM_RINGS 8
Christian Königf2ba57b2013-04-08 12:41:29 +0200151
Christian König1c61eae2014-02-18 01:50:22 -0700152/* number of hw syncs before falling back on blocking */
153#define RADEON_NUM_SYNCS 4
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154
Jerome Glisse721604a2012-01-05 22:11:05 -0500155/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200156#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200157#define RADEON_VA_RESERVED_SIZE (8 << 20)
158#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500159
Alex Deucher1a0041b2013-10-02 13:01:36 -0400160/* hard reset data */
161#define RADEON_ASIC_RESET_DATA 0x39d5e86b
162
Alex Deucherec46c762013-01-03 12:07:30 -0500163/* reset flags */
164#define RADEON_RESET_GFX (1 << 0)
165#define RADEON_RESET_COMPUTE (1 << 1)
166#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500167#define RADEON_RESET_CP (1 << 3)
168#define RADEON_RESET_GRBM (1 << 4)
169#define RADEON_RESET_DMA1 (1 << 5)
170#define RADEON_RESET_RLC (1 << 6)
171#define RADEON_RESET_SEM (1 << 7)
172#define RADEON_RESET_IH (1 << 8)
173#define RADEON_RESET_VMC (1 << 9)
174#define RADEON_RESET_MC (1 << 10)
175#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500176
Alex Deucher22c775c2013-07-23 09:41:05 -0400177/* CG block flags */
178#define RADEON_CG_BLOCK_GFX (1 << 0)
179#define RADEON_CG_BLOCK_MC (1 << 1)
180#define RADEON_CG_BLOCK_SDMA (1 << 2)
181#define RADEON_CG_BLOCK_UVD (1 << 3)
182#define RADEON_CG_BLOCK_VCE (1 << 4)
183#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400184#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400185
Alex Deucher64d8a722013-08-08 16:31:25 -0400186/* CG flags */
187#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
188#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
189#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
190#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
191#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
192#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
193#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
194#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
195#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
196#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
197#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
198#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
199#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
200#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
201#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
202#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
203#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
204
205/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400206#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400207#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
208#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
209#define RADEON_PG_SUPPORT_UVD (1 << 3)
210#define RADEON_PG_SUPPORT_VCE (1 << 4)
211#define RADEON_PG_SUPPORT_CP (1 << 5)
212#define RADEON_PG_SUPPORT_GDS (1 << 6)
213#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
214#define RADEON_PG_SUPPORT_SDMA (1 << 8)
215#define RADEON_PG_SUPPORT_ACP (1 << 9)
216#define RADEON_PG_SUPPORT_SAMU (1 << 10)
217
Alex Deucher9e05fa12013-01-24 10:06:33 -0500218/* max cursor sizes (in pixels) */
219#define CURSOR_WIDTH 64
220#define CURSOR_HEIGHT 64
221
222#define CIK_CURSOR_WIDTH 128
223#define CIK_CURSOR_HEIGHT 128
224
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225/*
226 * Errata workarounds.
227 */
228enum radeon_pll_errata {
229 CHIP_ERRATA_R300_CG = 0x00000001,
230 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
231 CHIP_ERRATA_PLL_DELAY = 0x00000004
232};
233
234
235struct radeon_device;
236
237
238/*
239 * BIOS.
240 */
241bool radeon_get_bios(struct radeon_device *rdev);
242
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500243/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000244 * Dummy page
245 */
246struct radeon_dummy_page {
Michel Dänzercb658902015-01-21 17:36:35 +0900247 uint64_t entry;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000248 struct page *page;
249 dma_addr_t addr;
250};
251int radeon_dummy_page_init(struct radeon_device *rdev);
252void radeon_dummy_page_fini(struct radeon_device *rdev);
253
254
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255/*
256 * Clocks
257 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258struct radeon_clock {
259 struct radeon_pll p1pll;
260 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500261 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 struct radeon_pll spll;
263 struct radeon_pll mpll;
264 /* 10 Khz units */
265 uint32_t default_mclk;
266 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500267 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400268 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500269 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400270 uint32_t max_pixel_clock;
Slava Grigorevac4a9352015-12-17 11:09:58 -0500271 uint32_t gpupll_outputfreq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272};
273
Rafał Miłecki74338742009-11-03 00:53:02 +0100274/*
275 * Power management
276 */
277int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500278int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500279void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100280void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400281void radeon_pm_suspend(struct radeon_device *rdev);
282void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500283void radeon_combios_get_power_modes(struct radeon_device *rdev);
284void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200285int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
286 u8 clock_type,
287 u32 clock,
288 bool strobe_mode,
289 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500290int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
291 u32 clock,
292 bool strobe_mode,
293 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400294void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400295int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
296 u16 voltage_level, u8 voltage_type,
297 u32 *gpio_value, u32 *gpio_mask);
298void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
299 u32 eng_clock, u32 mem_clock);
300int radeon_atom_get_voltage_step(struct radeon_device *rdev,
301 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400302int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
303 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500304int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
305 u16 *voltage,
306 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400307int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
308 u16 *leakage_id);
309int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
310 u16 *vddc, u16 *vddci,
311 u16 virtual_voltage_id,
312 u16 vbios_voltage_id);
Alex Deuchere9f274b2014-07-31 17:57:42 -0400313int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
314 u16 virtual_voltage_id,
315 u16 *voltage);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400316int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
317 u8 voltage_type,
318 u16 nominal_voltage,
319 u16 *true_voltage);
320int radeon_atom_get_min_voltage(struct radeon_device *rdev,
321 u8 voltage_type, u16 *min_voltage);
322int radeon_atom_get_max_voltage(struct radeon_device *rdev,
323 u8 voltage_type, u16 *max_voltage);
324int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500325 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400326 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500327bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
328 u8 voltage_type, u8 voltage_mode);
Alex Deucher636e2582014-06-06 18:43:45 -0400329int radeon_atom_get_svi2_info(struct radeon_device *rdev,
330 u8 voltage_type,
331 u8 *svd_gpio_id, u8 *svc_gpio_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400332void radeon_atom_update_memory_dll(struct radeon_device *rdev,
333 u32 mem_clock);
334void radeon_atom_set_ac_timing(struct radeon_device *rdev,
335 u32 mem_clock);
336int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
337 u8 module_index,
338 struct atom_mc_reg_table *reg_table);
339int radeon_atom_get_memory_info(struct radeon_device *rdev,
340 u8 module_index, struct atom_memory_info *mem_info);
341int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
342 bool gddr5, u8 module_index,
343 struct atom_memory_clock_range_table *mclk_range_table);
344int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
345 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400346void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500347extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
348 unsigned *bankh, unsigned *mtaspect,
349 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000350
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351/*
352 * Fences.
353 */
354struct radeon_fence_driver {
Christian König0bfa4b42014-08-27 15:21:58 +0200355 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000357 uint64_t gpu_addr;
358 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200359 /* sync_seq is protected by ring emission lock */
360 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200361 atomic64_t last_seq;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100362 bool initialized, delayed_irq;
Christian König0bfa4b42014-08-27 15:21:58 +0200363 struct delayed_work lockup_work;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364};
365
366struct radeon_fence {
Christian Königad1a58a2014-11-19 14:01:24 +0100367 struct fence base;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100368
Christian Königad1a58a2014-11-19 14:01:24 +0100369 struct radeon_device *rdev;
370 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400371 /* RB, DMA, etc. */
Christian Königad1a58a2014-11-19 14:01:24 +0100372 unsigned ring;
373 bool is_vm_update;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100374
Christian Königad1a58a2014-11-19 14:01:24 +0100375 wait_queue_t fence_wake;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376};
377
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000378int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
379int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian Königeb98c702014-08-27 15:21:56 +0200381void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
Christian König876dc9f2012-05-08 14:24:01 +0200382int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400383void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384bool radeon_fence_signaled(struct radeon_fence *fence);
385int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König37615522014-02-18 15:58:31 +0100386int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
387int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200388int radeon_fence_wait_any(struct radeon_device *rdev,
389 struct radeon_fence **fences,
390 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
392void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200393unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200394bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
395void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
396static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
397 struct radeon_fence *b)
398{
399 if (!a) {
400 return b;
401 }
402
403 if (!b) {
404 return a;
405 }
406
407 BUG_ON(a->ring != b->ring);
408
409 if (a->seq > b->seq) {
410 return a;
411 } else {
412 return b;
413 }
414}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415
Christian Königee60e292012-08-09 16:21:08 +0200416static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
417 struct radeon_fence *b)
418{
419 if (!a) {
420 return false;
421 }
422
423 if (!b) {
424 return true;
425 }
426
427 BUG_ON(a->ring != b->ring);
428
429 return a->seq < b->seq;
430}
431
Dave Airliee024e112009-06-24 09:48:08 +1000432/*
433 * Tiling registers
434 */
435struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000437};
438
439#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200440
441/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100442 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200443 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100444struct radeon_mman {
445 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000446 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100447 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100448 bool mem_global_referenced;
449 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100450
451#if defined(CONFIG_DEBUG_FS)
452 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100453 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100454#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100455};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200456
Christian König1d0c0942014-11-27 14:48:42 +0100457struct radeon_bo_list {
458 struct radeon_bo *robj;
459 struct ttm_validate_buffer tv;
460 uint64_t gpu_offset;
461 unsigned prefered_domains;
462 unsigned allowed_domains;
463 uint32_t tiling_flags;
464};
465
Jerome Glisse721604a2012-01-05 22:11:05 -0500466/* bo virtual address in a specific vm */
467struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200468 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500469 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500470 uint32_t flags;
Christian König94214632014-11-19 14:01:26 +0100471 struct radeon_fence *last_pt_update;
Christian Könige971bd52012-09-11 16:10:04 +0200472 unsigned ref_count;
473
474 /* protected by vm mutex */
Alex Deucher0aea5e42014-07-30 11:49:56 -0400475 struct interval_tree_node it;
Christian König036bf462014-07-18 08:56:40 +0200476 struct list_head vm_status;
Christian Könige971bd52012-09-11 16:10:04 +0200477
478 /* constant after initialization */
479 struct radeon_vm *vm;
480 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500481};
482
Jerome Glisse4c788672009-11-20 14:29:23 +0100483struct radeon_bo {
484 /* Protected by gem.mutex */
485 struct list_head list;
486 /* Protected by tbo.reserved */
Marek Olšákbda72d52014-03-02 00:56:17 +0100487 u32 initial_domain;
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900488 struct ttm_place placements[4];
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100489 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100490 struct ttm_buffer_object tbo;
491 struct ttm_bo_kmap_obj kmap;
Michel Dänzer02376d82014-07-17 19:01:08 +0900492 u32 flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100493 unsigned pin_count;
494 void *kptr;
495 u32 tiling_flags;
496 u32 pitch;
497 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500498 /* list of all virtual address to which this bo
499 * is associated to
500 */
501 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100502 /* Constant after initialization */
503 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100504 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100505
Jerome Glisse409851f2013-04-25 22:29:27 -0400506 struct ttm_bo_kmap_obj dma_buf_vmap;
507 pid_t pid;
Christian König341cb9e2014-08-07 09:36:03 +0200508
509 struct radeon_mn *mn;
Christian König49ecb102015-03-31 17:37:00 +0200510 struct list_head mn_list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100511};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100512#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100513
Jerome Glisse409851f2013-04-25 22:29:27 -0400514int radeon_gem_debugfs_init(struct radeon_device *rdev);
515
Jerome Glisseb15ba512011-11-15 11:48:34 -0500516/* sub-allocation manager, it has to be protected by another lock.
517 * By conception this is an helper for other part of the driver
518 * like the indirect buffer or semaphore, which both have their
519 * locking.
520 *
521 * Principe is simple, we keep a list of sub allocation in offset
522 * order (first entry has offset == 0, last entry has the highest
523 * offset).
524 *
525 * When allocating new object we first check if there is room at
526 * the end total_size - (last_object_offset + last_object_size) >=
527 * alloc_size. If so we allocate new object there.
528 *
529 * When there is not enough room at the end, we start waiting for
530 * each sub object until we reach object_offset+object_size >=
531 * alloc_size, this object then become the sub object we return.
532 *
533 * Alignment can't be bigger than page size.
534 *
535 * Hole are not considered for allocation to keep things simple.
536 * Assumption is that there won't be hole (all object on same
537 * alignment).
538 */
539struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200540 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500541 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200542 struct list_head *hole;
543 struct list_head flist[RADEON_NUM_RINGS];
544 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500545 unsigned size;
546 uint64_t gpu_addr;
547 void *cpu_ptr;
548 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400549 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500550};
551
552struct radeon_sa_bo;
553
554/* sub-allocation buffer */
555struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200556 struct list_head olist;
557 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500558 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200559 unsigned soffset;
560 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200561 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500562};
563
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564/*
565 * GEM objects.
566 */
567struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100568 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569 struct list_head objects;
570};
571
572int radeon_gem_init(struct radeon_device *rdev);
573void radeon_gem_fini(struct radeon_device *rdev);
Alex Deucher391bfec2014-07-17 12:26:29 -0400574int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100575 int alignment, int initial_domain,
Christian Königed5cb432014-07-21 13:27:27 +0200576 u32 flags, bool kernel,
Jerome Glisse4c788672009-11-20 14:29:23 +0100577 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200578
Dave Airlieff72145b2011-02-07 12:16:14 +1000579int radeon_mode_dumb_create(struct drm_file *file_priv,
580 struct drm_device *dev,
581 struct drm_mode_create_dumb *args);
582int radeon_mode_dumb_mmap(struct drm_file *filp,
583 struct drm_device *dev,
584 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585
586/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500587 * Semaphores.
588 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500589struct radeon_semaphore {
Christian König975700d22014-11-19 14:01:22 +0100590 struct radeon_sa_bo *sa_bo;
591 signed waiters;
592 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500593};
594
Jerome Glissec1341e52011-12-21 12:13:47 -0500595int radeon_semaphore_create(struct radeon_device *rdev,
596 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100597bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500598 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100599bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500600 struct radeon_semaphore *semaphore);
601void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200602 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200603 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500604
605/*
Christian König975700d22014-11-19 14:01:22 +0100606 * Synchronization
607 */
608struct radeon_sync {
609 struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
610 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Christian Königad1a58a2014-11-19 14:01:24 +0100611 struct radeon_fence *last_vm_update;
Christian König975700d22014-11-19 14:01:22 +0100612};
613
614void radeon_sync_create(struct radeon_sync *sync);
615void radeon_sync_fence(struct radeon_sync *sync,
616 struct radeon_fence *fence);
617int radeon_sync_resv(struct radeon_device *rdev,
618 struct radeon_sync *sync,
619 struct reservation_object *resv,
620 bool shared);
621int radeon_sync_rings(struct radeon_device *rdev,
622 struct radeon_sync *sync,
623 int waiting_ring);
624void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
625 struct radeon_fence *fence);
626
627/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628 * GART structures, functions & helpers
629 */
630struct radeon_mc;
631
Matt Turnera77f1712009-10-14 00:34:41 -0400632#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000633#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400634#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500635#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400636
Michel Dänzer77497f22014-07-17 19:01:07 +0900637#define RADEON_GART_PAGE_DUMMY 0
638#define RADEON_GART_PAGE_VALID (1 << 0)
639#define RADEON_GART_PAGE_READ (1 << 1)
640#define RADEON_GART_PAGE_WRITE (1 << 2)
641#define RADEON_GART_PAGE_SNOOP (1 << 3)
642
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643struct radeon_gart {
644 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400645 struct radeon_bo *robj;
646 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647 unsigned num_gpu_pages;
648 unsigned num_cpu_pages;
649 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650 struct page **pages;
Michel Dänzercb658902015-01-21 17:36:35 +0900651 uint64_t *pages_entry;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 bool ready;
653};
654
655int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
656void radeon_gart_table_ram_free(struct radeon_device *rdev);
657int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
658void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400659int radeon_gart_table_vram_pin(struct radeon_device *rdev);
660void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661int radeon_gart_init(struct radeon_device *rdev);
662void radeon_gart_fini(struct radeon_device *rdev);
663void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
664 int pages);
665int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500666 int pages, struct page **pagelist,
Michel Dänzer77497f22014-07-17 19:01:07 +0900667 dma_addr_t *dma_addr, uint32_t flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668
669
670/*
671 * GPU MC structures, functions & helpers
672 */
673struct radeon_mc {
674 resource_size_t aper_size;
675 resource_size_t aper_base;
676 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000677 /* for some chips with <= 32MB we need to lie
678 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000679 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000680 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000681 u64 gtt_size;
682 u64 gtt_start;
683 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000684 u64 vram_start;
685 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200686 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000687 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200688 int vram_mtrr;
689 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000690 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400691 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400692 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200693};
694
Alex Deucher06b64762010-01-05 11:27:29 -0500695bool radeon_combios_sideport_present(struct radeon_device *rdev);
696bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697
698/*
699 * GPU scratch registers structures, functions & helpers
700 */
701struct radeon_scratch {
702 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400703 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200704 bool free[32];
705 uint32_t reg[32];
706};
707
708int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
709void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
710
Alex Deucher75efdee2013-03-04 12:47:46 -0500711/*
712 * GPU doorbell structures, functions & helpers
713 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500714#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
715
Alex Deucher75efdee2013-03-04 12:47:46 -0500716struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500717 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500718 resource_size_t base;
719 resource_size_t size;
720 u32 __iomem *ptr;
721 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
Joe Perchesa10e04f2015-05-19 18:37:52 -0700722 DECLARE_BITMAP(used, RADEON_MAX_DOORBELLS);
Alex Deucher75efdee2013-03-04 12:47:46 -0500723};
724
725int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
726void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Oded Gabbayebff8452014-01-28 14:43:19 +0200727void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
728 phys_addr_t *aperture_base,
729 size_t *aperture_size,
730 size_t *start_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200731
732/*
733 * IRQS.
734 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500735
Christian Königfa7f5172014-06-03 18:13:21 -0400736struct radeon_flip_work {
737 struct work_struct flip_work;
738 struct work_struct unpin_work;
739 struct radeon_device *rdev;
740 int crtc_id;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900741 uint64_t base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500742 struct drm_pending_vblank_event *event;
Christian Königfa7f5172014-06-03 18:13:21 -0400743 struct radeon_bo *old_rbo;
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200744 struct fence *fence;
Alex Deucher6f34be52010-11-21 10:59:01 -0500745};
746
747struct r500_irq_stat_regs {
748 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400749 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500750};
751
752struct r600_irq_stat_regs {
753 u32 disp_int;
754 u32 disp_int_cont;
755 u32 disp_int_cont2;
756 u32 d1grph_int;
757 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400758 u32 hdmi0_status;
759 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500760};
761
762struct evergreen_irq_stat_regs {
763 u32 disp_int;
764 u32 disp_int_cont;
765 u32 disp_int_cont2;
766 u32 disp_int_cont3;
767 u32 disp_int_cont4;
768 u32 disp_int_cont5;
769 u32 d1grph_int;
770 u32 d2grph_int;
771 u32 d3grph_int;
772 u32 d4grph_int;
773 u32 d5grph_int;
774 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400775 u32 afmt_status1;
776 u32 afmt_status2;
777 u32 afmt_status3;
778 u32 afmt_status4;
779 u32 afmt_status5;
780 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500781};
782
Alex Deuchera59781b2012-11-09 10:45:57 -0500783struct cik_irq_stat_regs {
784 u32 disp_int;
785 u32 disp_int_cont;
786 u32 disp_int_cont2;
787 u32 disp_int_cont3;
788 u32 disp_int_cont4;
789 u32 disp_int_cont5;
790 u32 disp_int_cont6;
Christian Königf5d636d2014-04-23 20:46:06 +0200791 u32 d1grph_int;
792 u32 d2grph_int;
793 u32 d3grph_int;
794 u32 d4grph_int;
795 u32 d5grph_int;
796 u32 d6grph_int;
Alex Deuchera59781b2012-11-09 10:45:57 -0500797};
798
Alex Deucher6f34be52010-11-21 10:59:01 -0500799union radeon_irq_stat_regs {
800 struct r500_irq_stat_regs r500;
801 struct r600_irq_stat_regs r600;
802 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500803 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500804};
805
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200806struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200807 bool installed;
808 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200809 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200810 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200811 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200812 wait_queue_head_t vblank_queue;
813 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200814 bool afmt[RADEON_MAX_AFMT_BLOCKS];
815 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400816 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200817};
818
819int radeon_irq_kms_init(struct radeon_device *rdev);
820void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500821void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100822bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
Alex Deucher1b370782011-11-17 20:13:28 -0500823void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500824void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
825void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200826void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
827void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
828void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
829void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830
831/*
Christian Könige32eb502011-10-23 12:56:27 +0200832 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833 */
Alex Deucher74652802011-08-25 13:39:48 -0400834
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200836 struct radeon_sa_bo *sa_bo;
837 uint32_t length_dw;
838 uint64_t gpu_addr;
839 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200840 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200841 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200842 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200843 bool is_const_ib;
Christian König975700d22014-11-19 14:01:22 +0100844 struct radeon_sync sync;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845};
846
Christian Könige32eb502011-10-23 12:56:27 +0200847struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100848 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849 volatile uint32_t *ring;
Christian König5596a9d2011-10-13 12:48:45 +0200850 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200851 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400852 u64 next_rptr_gpu_addr;
853 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200854 unsigned wptr;
855 unsigned wptr_old;
856 unsigned ring_size;
857 unsigned ring_free_dw;
858 int count_dw;
Christian Königaee4aa72014-02-18 15:24:06 +0100859 atomic_t last_rptr;
860 atomic64_t last_activity;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200861 uint64_t gpu_addr;
862 uint32_t align_mask;
863 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200864 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500865 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400866 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500867 u64 last_semaphore_signal_addr;
868 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400869 /* for CIK queues */
870 u32 me;
871 u32 pipe;
872 u32 queue;
873 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500874 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400875 unsigned wptr_offs;
876};
877
878struct radeon_mec {
879 struct radeon_bo *hpd_eop_obj;
880 u64 hpd_eop_gpu_addr;
881 u32 num_pipe;
882 u32 num_mec;
883 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884};
885
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500886/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500887 * VM
888 */
Christian Königee60e292012-08-09 16:21:08 +0200889
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200890/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200891#define RADEON_NUM_VM 16
892
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200893/* number of entries in page table */
Christian König4510fb92014-06-05 23:56:50 -0400894#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200895
Alex Deucher1c011032013-07-12 15:56:02 -0400896/* PTBs (Page Table Blocks) need to be aligned to 32K */
897#define RADEON_VM_PTB_ALIGN_SIZE 32768
898#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
899#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
900
Christian König24c16432013-10-30 11:51:09 -0400901#define R600_PTE_VALID (1 << 0)
902#define R600_PTE_SYSTEM (1 << 1)
903#define R600_PTE_SNOOPED (1 << 2)
904#define R600_PTE_READABLE (1 << 5)
905#define R600_PTE_WRITEABLE (1 << 6)
906
Christian Königec3dbbc2014-05-10 12:17:55 +0200907/* PTE (Page Table Entry) fragment field for different page sizes */
908#define R600_PTE_FRAG_4KB (0 << 7)
909#define R600_PTE_FRAG_64KB (4 << 7)
910#define R600_PTE_FRAG_256KB (6 << 7)
911
Christian König33fa9fe2014-07-22 17:42:20 +0200912/* flags needed to be set so we can copy directly from the GART table */
913#define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
914 R600_PTE_SYSTEM | R600_PTE_VALID )
Christian König0e977032014-05-27 16:47:37 +0200915
Christian König6d2f2942014-02-20 13:42:17 +0100916struct radeon_vm_pt {
917 struct radeon_bo *bo;
918 uint64_t addr;
919};
920
Christian König7c42bc12014-11-19 14:01:25 +0100921struct radeon_vm_id {
922 unsigned id;
923 uint64_t pd_gpu_addr;
924 /* last flushed PD/PT update */
925 struct radeon_fence *flushed_updates;
926 /* last use of vmid */
927 struct radeon_fence *last_id_use;
928};
929
Jerome Glisse721604a2012-01-05 22:11:05 -0500930struct radeon_vm {
Christian König94214632014-11-19 14:01:26 +0100931 struct mutex mutex;
932
Christian König7c42bc12014-11-19 14:01:25 +0100933 struct rb_root va;
Christian König90a51a32012-10-09 13:31:17 +0200934
Christian Königf7a3db72014-11-27 14:48:44 +0100935 /* protecting invalidated and freed */
936 spinlock_t status_lock;
937
Christian Könige31ad962014-07-18 09:24:53 +0200938 /* BOs moved, but not yet updated in the PT */
Christian König7c42bc12014-11-19 14:01:25 +0100939 struct list_head invalidated;
Christian Könige31ad962014-07-18 09:24:53 +0200940
Christian König036bf462014-07-18 08:56:40 +0200941 /* BOs freed, but not yet updated in the PT */
Christian König7c42bc12014-11-19 14:01:25 +0100942 struct list_head freed;
Christian König036bf462014-07-18 08:56:40 +0200943
Christian König161ab652015-05-26 12:24:15 +0200944 /* BOs cleared in the PT */
945 struct list_head cleared;
946
Christian König90a51a32012-10-09 13:31:17 +0200947 /* contains the page directory */
Christian König7c42bc12014-11-19 14:01:25 +0100948 struct radeon_bo *page_directory;
949 unsigned max_pde_used;
Christian König90a51a32012-10-09 13:31:17 +0200950
951 /* array of page tables, one for each page directory entry */
Christian König7c42bc12014-11-19 14:01:25 +0100952 struct radeon_vm_pt *page_tables;
Christian König90a51a32012-10-09 13:31:17 +0200953
Christian König7c42bc12014-11-19 14:01:25 +0100954 struct radeon_bo_va *ib_bo_va;
Christian Königcc9e67e2014-07-18 13:48:10 +0200955
Christian König7c42bc12014-11-19 14:01:25 +0100956 /* for id and flush management per ring */
957 struct radeon_vm_id ids[RADEON_NUM_RINGS];
Jerome Glisse721604a2012-01-05 22:11:05 -0500958};
959
Jerome Glisse721604a2012-01-05 22:11:05 -0500960struct radeon_vm_manager {
Christian Königee60e292012-08-09 16:21:08 +0200961 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500962 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500963 /* number of VMIDs */
964 unsigned nvm;
965 /* vram base address for page table entry */
966 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500967 /* is vm enabled? */
968 bool enabled;
Christian König054e01d2014-08-26 14:45:54 +0200969 /* for hw to save the PD addr on suspend/resume */
970 uint32_t saved_table_addr[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500971};
972
973/*
974 * file private structure
975 */
976struct radeon_fpriv {
977 struct radeon_vm vm;
978};
979
980/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500981 * R6xx+ IH ring
982 */
983struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100984 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500985 volatile uint32_t *ring;
986 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500987 unsigned ring_size;
988 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500989 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200990 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500991 bool enabled;
992};
993
Alex Deucher347e7592012-03-20 17:18:21 -0400994/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400995 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400996 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400997#include "clearstate_defs.h"
998
999struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -04001000 /* for power gating */
1001 struct radeon_bo *save_restore_obj;
1002 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -04001003 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -04001004 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -04001005 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -04001006 /* for clear state */
1007 struct radeon_bo *clear_state_obj;
1008 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -04001009 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -04001010 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -04001011 u32 clear_state_size;
1012 /* for cp tables */
1013 struct radeon_bo *cp_table_obj;
1014 uint64_t cp_table_gpu_addr;
1015 volatile uint32_t *cp_table_ptr;
1016 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -04001017};
1018
Jerome Glisse69e130a2011-12-21 12:13:46 -05001019int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +02001020 struct radeon_ib *ib, struct radeon_vm *vm,
1021 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +02001022void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +02001023int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
Michel Dänzer1538a9e2014-08-18 17:34:55 +09001024 struct radeon_ib *const_ib, bool hdp_flush);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025int radeon_ib_pool_init(struct radeon_device *rdev);
1026void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +02001027int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -04001029bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
1030 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +02001031void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
1032int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1033int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09001034void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1035 bool hdp_flush);
1036void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1037 bool hdp_flush);
Christian Königd6999bc2012-05-09 15:34:45 +02001038void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +02001039void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
1040int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königff212f22014-02-18 14:52:33 +01001041void radeon_ring_lockup_update(struct radeon_device *rdev,
1042 struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +02001043bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +02001044unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
1045 uint32_t **data);
1046int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
1047 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +02001048int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -05001049 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +02001050void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001051
1052
Alex Deucher4d756582012-09-27 15:08:35 -04001053/* r600 async dma */
1054void r600_dma_stop(struct radeon_device *rdev);
1055int r600_dma_resume(struct radeon_device *rdev);
1056void r600_dma_fini(struct radeon_device *rdev);
1057
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001058void cayman_dma_stop(struct radeon_device *rdev);
1059int cayman_dma_resume(struct radeon_device *rdev);
1060void cayman_dma_fini(struct radeon_device *rdev);
1061
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001062/*
1063 * CS.
1064 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065struct radeon_cs_chunk {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001066 uint32_t length_dw;
1067 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -05001068 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001069};
1070
1071struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001072 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001073 struct radeon_device *rdev;
1074 struct drm_file *filp;
1075 /* chunks */
1076 unsigned nchunks;
1077 struct radeon_cs_chunk *chunks;
1078 uint64_t *chunks_array;
1079 /* IB */
1080 unsigned idx;
1081 /* relocations */
1082 unsigned nrelocs;
Christian König1d0c0942014-11-27 14:48:42 +01001083 struct radeon_bo_list *relocs;
Christian König1d0c0942014-11-27 14:48:42 +01001084 struct radeon_bo_list *vm_bos;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001085 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001086 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087 /* indices of various chunks */
Christian König6d2d13d2014-12-03 15:53:24 +01001088 struct radeon_cs_chunk *chunk_ib;
1089 struct radeon_cs_chunk *chunk_relocs;
1090 struct radeon_cs_chunk *chunk_flags;
1091 struct radeon_cs_chunk *chunk_const_ib;
Jerome Glissef2e39222012-05-09 15:35:02 +02001092 struct radeon_ib ib;
1093 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001095 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001096 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001097 u32 cs_flags;
1098 u32 ring;
1099 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001100 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001101};
1102
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001103static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1104{
Christian König6d2d13d2014-12-03 15:53:24 +01001105 struct radeon_cs_chunk *ibc = p->chunk_ib;
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001106
1107 if (ibc->kdata)
1108 return ibc->kdata[idx];
1109 return p->ib.ptr[idx];
1110}
1111
Dave Airlie513bcb42009-09-23 16:56:27 +10001112
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001113struct radeon_cs_packet {
1114 unsigned idx;
1115 unsigned type;
1116 unsigned reg;
1117 unsigned opcode;
1118 int count;
1119 unsigned one_reg_wr;
1120};
1121
1122typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1123 struct radeon_cs_packet *pkt,
1124 unsigned idx, unsigned reg);
1125typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1126 struct radeon_cs_packet *pkt);
1127
1128
1129/*
1130 * AGP
1131 */
1132int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001133void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001134void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001135void radeon_agp_fini(struct radeon_device *rdev);
1136
1137
1138/*
1139 * Writeback
1140 */
1141struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001142 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143 volatile uint32_t *wb;
1144 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001145 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001146 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147};
1148
Alex Deucher724c80e2010-08-27 18:25:25 -04001149#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001150#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001151#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001152#define RADEON_WB_CP1_RPTR_OFFSET 1280
1153#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001154#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001155#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001156#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001157#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001158#define CIK_WB_CP1_WPTR_OFFSET 3328
1159#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucheradfed2b02014-10-13 13:20:02 -04001160#define R600_WB_DMA_RING_TEST_OFFSET 3588
1161#define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
Alex Deucher724c80e2010-08-27 18:25:25 -04001162
Jerome Glissec93bb852009-07-13 21:04:08 +02001163/**
1164 * struct radeon_pm - power management datas
1165 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1166 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1167 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1168 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1169 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1170 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1171 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1172 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1173 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001174 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001175 * @needed_bandwidth: current bandwidth needs
1176 *
1177 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001178 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001179 * Equation between gpu/memory clock and available bandwidth is hw dependent
1180 * (type of memory, bus size, efficiency, ...)
1181 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001182
1183enum radeon_pm_method {
1184 PM_METHOD_PROFILE,
1185 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001186 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001187};
Alex Deucherce8f5372010-05-07 15:10:16 -04001188
1189enum radeon_dynpm_state {
1190 DYNPM_STATE_DISABLED,
1191 DYNPM_STATE_MINIMUM,
1192 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001193 DYNPM_STATE_ACTIVE,
1194 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001195};
1196enum radeon_dynpm_action {
1197 DYNPM_ACTION_NONE,
1198 DYNPM_ACTION_MINIMUM,
1199 DYNPM_ACTION_DOWNCLOCK,
1200 DYNPM_ACTION_UPCLOCK,
1201 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001202};
Alex Deucher56278a82009-12-28 13:58:44 -05001203
1204enum radeon_voltage_type {
1205 VOLTAGE_NONE = 0,
1206 VOLTAGE_GPIO,
1207 VOLTAGE_VDDC,
1208 VOLTAGE_SW
1209};
1210
Alex Deucher0ec0e742009-12-23 13:21:58 -05001211enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001212 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001213 POWER_STATE_TYPE_DEFAULT,
1214 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001215 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001216 POWER_STATE_TYPE_BATTERY,
1217 POWER_STATE_TYPE_BALANCED,
1218 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001219 /* internal states */
1220 POWER_STATE_TYPE_INTERNAL_UVD,
1221 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1222 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1223 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1224 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1225 POWER_STATE_TYPE_INTERNAL_BOOT,
1226 POWER_STATE_TYPE_INTERNAL_THERMAL,
1227 POWER_STATE_TYPE_INTERNAL_ACPI,
1228 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001229 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001230};
1231
Alex Deucherce8f5372010-05-07 15:10:16 -04001232enum radeon_pm_profile_type {
1233 PM_PROFILE_DEFAULT,
1234 PM_PROFILE_AUTO,
1235 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001236 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001237 PM_PROFILE_HIGH,
1238};
1239
1240#define PM_PROFILE_DEFAULT_IDX 0
1241#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001242#define PM_PROFILE_MID_SH_IDX 2
1243#define PM_PROFILE_HIGH_SH_IDX 3
1244#define PM_PROFILE_LOW_MH_IDX 4
1245#define PM_PROFILE_MID_MH_IDX 5
1246#define PM_PROFILE_HIGH_MH_IDX 6
1247#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001248
1249struct radeon_pm_profile {
1250 int dpms_off_ps_idx;
1251 int dpms_on_ps_idx;
1252 int dpms_off_cm_idx;
1253 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001254};
1255
Alex Deucher21a81222010-07-02 12:58:16 -04001256enum radeon_int_thermal_type {
1257 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001258 THERMAL_TYPE_EXTERNAL,
1259 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001260 THERMAL_TYPE_RV6XX,
1261 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001262 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001263 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001264 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001265 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001266 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001267 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001268 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001269 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001270};
1271
Alex Deucher56278a82009-12-28 13:58:44 -05001272struct radeon_voltage {
1273 enum radeon_voltage_type type;
1274 /* gpio voltage */
1275 struct radeon_gpio_rec gpio;
1276 u32 delay; /* delay in usec from voltage drop to sclk change */
1277 bool active_high; /* voltage drop is active when bit is high */
1278 /* VDDC voltage */
1279 u8 vddc_id; /* index into vddc voltage table */
1280 u8 vddci_id; /* index into vddci voltage table */
1281 bool vddci_enabled;
1282 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001283 u16 voltage;
1284 /* evergreen+ vddci */
1285 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001286};
1287
Alex Deucherd7311172010-05-03 01:13:14 -04001288/* clock mode flags */
1289#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1290
Alex Deucher56278a82009-12-28 13:58:44 -05001291struct radeon_pm_clock_info {
1292 /* memory clock */
1293 u32 mclk;
1294 /* engine clock */
1295 u32 sclk;
1296 /* voltage info */
1297 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001298 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001299 u32 flags;
1300};
1301
Alex Deuchera48b9b42010-04-22 14:03:55 -04001302/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001303#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001304
Alex Deucher56278a82009-12-28 13:58:44 -05001305struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001306 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001307 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001308 /* number of valid clock modes in this power state */
1309 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001310 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001311 /* standardized state flags */
1312 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001313 u32 misc; /* vbios specific flags */
1314 u32 misc2; /* vbios specific flags */
1315 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001316};
1317
Rafał Miłecki27459322010-02-11 22:16:36 +00001318/*
1319 * Some modes are overclocked by very low value, accept them
1320 */
1321#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1322
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001323enum radeon_dpm_auto_throttle_src {
1324 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1325 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1326};
1327
1328enum radeon_dpm_event_src {
1329 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1330 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1331 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1332 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1333 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1334};
1335
Alex Deucher58bd2a82013-09-04 16:13:56 -04001336#define RADEON_MAX_VCE_LEVELS 6
1337
Alex Deucherb62d6282013-08-20 20:29:05 -04001338enum radeon_vce_level {
1339 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1340 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1341 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1342 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1343 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1344 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1345};
1346
Alex Deucherda321c82013-04-12 13:55:22 -04001347struct radeon_ps {
1348 u32 caps; /* vbios flags */
1349 u32 class; /* vbios flags */
1350 u32 class2; /* vbios flags */
1351 /* UVD clocks */
1352 u32 vclk;
1353 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001354 /* VCE clocks */
1355 u32 evclk;
1356 u32 ecclk;
Alex Deucherb62d6282013-08-20 20:29:05 -04001357 bool vce_active;
1358 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001359 /* asic priv */
1360 void *ps_priv;
1361};
1362
1363struct radeon_dpm_thermal {
1364 /* thermal interrupt work */
1365 struct work_struct work;
1366 /* low temperature threshold */
1367 int min_temp;
1368 /* high temperature threshold */
1369 int max_temp;
1370 /* was interrupt low to high or high to low */
1371 bool high_to_low;
1372};
1373
Alex Deucherd22b7e42012-11-29 19:27:56 -05001374enum radeon_clk_action
1375{
1376 RADEON_SCLK_UP = 1,
1377 RADEON_SCLK_DOWN
1378};
1379
1380struct radeon_blacklist_clocks
1381{
1382 u32 sclk;
1383 u32 mclk;
1384 enum radeon_clk_action action;
1385};
1386
Alex Deucher61b7d602012-11-14 19:57:42 -05001387struct radeon_clock_and_voltage_limits {
1388 u32 sclk;
1389 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001390 u16 vddc;
1391 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001392};
1393
1394struct radeon_clock_array {
1395 u32 count;
1396 u32 *values;
1397};
1398
1399struct radeon_clock_voltage_dependency_entry {
1400 u32 clk;
1401 u16 v;
1402};
1403
1404struct radeon_clock_voltage_dependency_table {
1405 u32 count;
1406 struct radeon_clock_voltage_dependency_entry *entries;
1407};
1408
Alex Deucheref976ec2013-05-06 11:31:04 -04001409union radeon_cac_leakage_entry {
1410 struct {
1411 u16 vddc;
1412 u32 leakage;
1413 };
1414 struct {
1415 u16 vddc1;
1416 u16 vddc2;
1417 u16 vddc3;
1418 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001419};
1420
1421struct radeon_cac_leakage_table {
1422 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001423 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001424};
1425
Alex Deucher929ee7a2013-03-20 12:30:25 -04001426struct radeon_phase_shedding_limits_entry {
1427 u16 voltage;
1428 u32 sclk;
1429 u32 mclk;
1430};
1431
1432struct radeon_phase_shedding_limits_table {
1433 u32 count;
1434 struct radeon_phase_shedding_limits_entry *entries;
1435};
1436
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001437struct radeon_uvd_clock_voltage_dependency_entry {
1438 u32 vclk;
1439 u32 dclk;
1440 u16 v;
1441};
1442
1443struct radeon_uvd_clock_voltage_dependency_table {
1444 u8 count;
1445 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1446};
1447
Alex Deucherd29f0132013-05-09 16:37:28 -04001448struct radeon_vce_clock_voltage_dependency_entry {
1449 u32 ecclk;
1450 u32 evclk;
1451 u16 v;
1452};
1453
1454struct radeon_vce_clock_voltage_dependency_table {
1455 u8 count;
1456 struct radeon_vce_clock_voltage_dependency_entry *entries;
1457};
1458
Alex Deuchera5cb3182013-03-20 13:00:18 -04001459struct radeon_ppm_table {
1460 u8 ppm_design;
1461 u16 cpu_core_number;
1462 u32 platform_tdp;
1463 u32 small_ac_platform_tdp;
1464 u32 platform_tdc;
1465 u32 small_ac_platform_tdc;
1466 u32 apu_tdp;
1467 u32 dgpu_tdp;
1468 u32 dgpu_ulv_power;
1469 u32 tj_max;
1470};
1471
Alex Deucher58cb7632013-05-06 12:15:33 -04001472struct radeon_cac_tdp_table {
1473 u16 tdp;
1474 u16 configurable_tdp;
1475 u16 tdc;
1476 u16 battery_power_limit;
1477 u16 small_power_limit;
1478 u16 low_cac_leakage;
1479 u16 high_cac_leakage;
1480 u16 maximum_power_delivery_limit;
1481};
1482
Alex Deucher61b7d602012-11-14 19:57:42 -05001483struct radeon_dpm_dynamic_state {
1484 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1485 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1486 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001487 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001488 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001489 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001490 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001491 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1492 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001493 struct radeon_clock_array valid_sclk_values;
1494 struct radeon_clock_array valid_mclk_values;
1495 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1496 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1497 u32 mclk_sclk_ratio;
1498 u32 sclk_mclk_delta;
1499 u16 vddc_vddci_delta;
1500 u16 min_vddc_for_pcie_gen2;
1501 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001502 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001503 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001504 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001505};
1506
1507struct radeon_dpm_fan {
1508 u16 t_min;
1509 u16 t_med;
1510 u16 t_high;
1511 u16 pwm_min;
1512 u16 pwm_med;
1513 u16 pwm_high;
1514 u8 t_hyst;
1515 u32 cycle_delay;
1516 u16 t_max;
Alex Deuchere03cea32014-09-15 00:15:22 -04001517 u8 control_mode;
1518 u16 default_max_fan_pwm;
1519 u16 default_fan_output_sensitivity;
1520 u16 fan_output_sensitivity;
Alex Deucher61b7d602012-11-14 19:57:42 -05001521 bool ucode_fan_control;
1522};
1523
Alex Deucher32ce4652013-03-18 17:03:01 -04001524enum radeon_pcie_gen {
1525 RADEON_PCIE_GEN1 = 0,
1526 RADEON_PCIE_GEN2 = 1,
1527 RADEON_PCIE_GEN3 = 2,
1528 RADEON_PCIE_GEN_INVALID = 0xffff
1529};
1530
Alex Deucher70d01a52013-07-02 18:38:02 -04001531enum radeon_dpm_forced_level {
1532 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1533 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1534 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1535};
1536
Alex Deucher58bd2a82013-09-04 16:13:56 -04001537struct radeon_vce_state {
1538 /* vce clocks */
1539 u32 evclk;
1540 u32 ecclk;
1541 /* gpu clocks */
1542 u32 sclk;
1543 u32 mclk;
1544 u8 clk_idx;
1545 u8 pstate;
1546};
1547
Alex Deucherda321c82013-04-12 13:55:22 -04001548struct radeon_dpm {
1549 struct radeon_ps *ps;
1550 /* number of valid power states */
1551 int num_ps;
1552 /* current power state that is active */
1553 struct radeon_ps *current_ps;
1554 /* requested power state */
1555 struct radeon_ps *requested_ps;
1556 /* boot up power state */
1557 struct radeon_ps *boot_ps;
1558 /* default uvd power state */
1559 struct radeon_ps *uvd_ps;
Alex Deucher58bd2a82013-09-04 16:13:56 -04001560 /* vce requirements */
1561 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1562 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001563 enum radeon_pm_state_type state;
1564 enum radeon_pm_state_type user_state;
1565 u32 platform_caps;
1566 u32 voltage_response_time;
1567 u32 backbias_response_time;
1568 void *priv;
1569 u32 new_active_crtcs;
1570 int new_active_crtc_count;
1571 u32 current_active_crtcs;
1572 int current_active_crtc_count;
Alex Deucher3899ca82015-03-18 17:05:10 -04001573 bool single_display;
Alex Deucher61b7d602012-11-14 19:57:42 -05001574 struct radeon_dpm_dynamic_state dyn_state;
1575 struct radeon_dpm_fan fan;
1576 u32 tdp_limit;
1577 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001578 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001579 u32 sq_ramping_threshold;
1580 u32 cac_leakage;
1581 u16 tdp_od_limit;
1582 u32 tdp_adjustment;
1583 u16 load_line_slope;
1584 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001585 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001586 /* special states active */
1587 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001588 bool uvd_active;
Alex Deucherb62d6282013-08-20 20:29:05 -04001589 bool vce_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001590 /* thermal handling */
1591 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001592 /* forced levels */
1593 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001594 /* track UVD streams */
1595 unsigned sd;
1596 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001597};
1598
Alex Deucherce3537d2013-07-24 12:12:49 -04001599void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001600void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001601
Jerome Glissec93bb852009-07-13 21:04:08 +02001602struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001603 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001604 /* write locked while reprogramming mclk */
1605 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001606 u32 active_crtcs;
1607 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001608 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001609 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001610 fixed20_12 max_bandwidth;
1611 fixed20_12 igp_sideport_mclk;
1612 fixed20_12 igp_system_mclk;
1613 fixed20_12 igp_ht_link_clk;
1614 fixed20_12 igp_ht_link_width;
1615 fixed20_12 k8_bandwidth;
1616 fixed20_12 sideport_bandwidth;
1617 fixed20_12 ht_bandwidth;
1618 fixed20_12 core_bandwidth;
1619 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001620 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001621 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001622 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001623 /* number of valid power states */
1624 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001625 int current_power_state_index;
1626 int current_clock_mode_index;
1627 int requested_power_state_index;
1628 int requested_clock_mode_index;
1629 int default_power_state_index;
1630 u32 current_sclk;
1631 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001632 u16 current_vddc;
1633 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001634 u32 default_sclk;
1635 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001636 u16 default_vddc;
1637 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001638 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001639 /* selected pm method */
1640 enum radeon_pm_method pm_method;
1641 /* dynpm power management */
1642 struct delayed_work dynpm_idle_work;
1643 enum radeon_dynpm_state dynpm_state;
1644 enum radeon_dynpm_action dynpm_planned_action;
1645 unsigned long dynpm_action_timeout;
1646 bool dynpm_can_upclock;
1647 bool dynpm_can_downclock;
1648 /* profile-based power management */
1649 enum radeon_pm_profile_type profile;
1650 int profile_index;
1651 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001652 /* internal thermal controller on rv6xx+ */
1653 enum radeon_int_thermal_type int_thermal_type;
1654 struct device *int_hwmon_dev;
Alex Deucher9b92d1e2014-09-08 02:51:49 -04001655 /* fan control parameters */
1656 bool no_fan;
1657 u8 fan_pulses_per_revolution;
1658 u8 fan_min_rpm;
1659 u8 fan_max_rpm;
Alex Deucherda321c82013-04-12 13:55:22 -04001660 /* dpm */
1661 bool dpm_enabled;
Alex Deucher49abb262015-10-23 10:38:52 -04001662 bool sysfs_initialized;
Alex Deucherda321c82013-04-12 13:55:22 -04001663 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001664};
1665
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001666int radeon_pm_get_type_index(struct radeon_device *rdev,
1667 enum radeon_pm_state_type ps_type,
1668 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001669/*
1670 * UVD
1671 */
1672#define RADEON_MAX_UVD_HANDLES 10
1673#define RADEON_UVD_STACK_SIZE (1024*1024)
1674#define RADEON_UVD_HEAP_SIZE (1024*1024)
1675
1676struct radeon_uvd {
1677 struct radeon_bo *vcpu_bo;
1678 void *cpu_addr;
1679 uint64_t gpu_addr;
1680 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1681 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001682 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001683 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001684};
1685
1686int radeon_uvd_init(struct radeon_device *rdev);
1687void radeon_uvd_fini(struct radeon_device *rdev);
1688int radeon_uvd_suspend(struct radeon_device *rdev);
1689int radeon_uvd_resume(struct radeon_device *rdev);
1690int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1691 uint32_t handle, struct radeon_fence **fence);
1692int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1693 uint32_t handle, struct radeon_fence **fence);
Christian König38527522014-08-21 12:18:12 +02001694void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
1695 uint32_t allowed_domains);
Christian Königf2ba57b2013-04-08 12:41:29 +02001696void radeon_uvd_free_handles(struct radeon_device *rdev,
1697 struct drm_file *filp);
1698int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001699void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001700int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1701 unsigned vclk, unsigned dclk,
1702 unsigned vco_min, unsigned vco_max,
1703 unsigned fb_factor, unsigned fb_mask,
1704 unsigned pd_min, unsigned pd_max,
1705 unsigned pd_even,
1706 unsigned *optimal_fb_div,
1707 unsigned *optimal_vclk_div,
1708 unsigned *optimal_dclk_div);
1709int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1710 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001711
Christian Königd93f7932013-05-23 12:10:04 +02001712/*
1713 * VCE
1714 */
1715#define RADEON_MAX_VCE_HANDLES 16
Christian Königd93f7932013-05-23 12:10:04 +02001716
1717struct radeon_vce {
1718 struct radeon_bo *vcpu_bo;
Christian Königd93f7932013-05-23 12:10:04 +02001719 uint64_t gpu_addr;
Christian König98ccc292014-01-23 09:50:49 -07001720 unsigned fw_version;
1721 unsigned fb_version;
Christian Königd93f7932013-05-23 12:10:04 +02001722 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1723 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
Leo Liu2fc57032014-05-05 15:42:18 -04001724 unsigned img_size[RADEON_MAX_VCE_HANDLES];
Alex Deucher03afe6f2013-08-23 11:56:26 -04001725 struct delayed_work idle_work;
Christian Königa918efa2015-05-11 22:01:53 +02001726 uint32_t keyselect;
Christian Königd93f7932013-05-23 12:10:04 +02001727};
1728
1729int radeon_vce_init(struct radeon_device *rdev);
1730void radeon_vce_fini(struct radeon_device *rdev);
1731int radeon_vce_suspend(struct radeon_device *rdev);
1732int radeon_vce_resume(struct radeon_device *rdev);
1733int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1734 uint32_t handle, struct radeon_fence **fence);
1735int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1736 uint32_t handle, struct radeon_fence **fence);
1737void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001738void radeon_vce_note_usage(struct radeon_device *rdev);
Leo Liu2fc57032014-05-05 15:42:18 -04001739int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
Christian Königd93f7932013-05-23 12:10:04 +02001740int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1741bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1742 struct radeon_ring *ring,
1743 struct radeon_semaphore *semaphore,
1744 bool emit_wait);
1745void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1746void radeon_vce_fence_emit(struct radeon_device *rdev,
1747 struct radeon_fence *fence);
1748int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1749int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1750
Alex Deucherb5306022013-07-31 16:51:33 -04001751struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001752 int channels;
1753 int rate;
1754 int bits_per_sample;
1755 u8 status_bits;
1756 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001757 u32 offset;
1758 bool connected;
1759 u32 id;
1760};
1761
1762struct r600_audio {
1763 bool enabled;
1764 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1765 int num_pins;
Slava Grigorev1a626b62014-12-01 13:49:39 -05001766 struct radeon_audio_funcs *hdmi_funcs;
1767 struct radeon_audio_funcs *dp_funcs;
1768 struct radeon_audio_basic_funcs *funcs;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001769};
1770
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001771/*
1772 * Benchmarking
1773 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001774void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001775
1776
1777/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001778 * Testing
1779 */
1780void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001781void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001782 struct radeon_ring *cpA,
1783 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001784void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001785
Christian König341cb9e2014-08-07 09:36:03 +02001786/*
1787 * MMU Notifier
1788 */
Rob Clark5a1aa4b2015-01-21 17:49:59 -05001789#if defined(CONFIG_MMU_NOTIFIER)
Christian König341cb9e2014-08-07 09:36:03 +02001790int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
1791void radeon_mn_unregister(struct radeon_bo *bo);
Rob Clark5a1aa4b2015-01-21 17:49:59 -05001792#else
1793static inline int radeon_mn_register(struct radeon_bo *bo, unsigned long addr)
1794{
1795 return -ENODEV;
1796}
1797static inline void radeon_mn_unregister(struct radeon_bo *bo) {}
1798#endif
Michel Dänzerecc0b322009-07-21 11:23:57 +02001799
1800/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001801 * Debugfs
1802 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001803struct radeon_debugfs {
1804 struct drm_info_list *files;
1805 unsigned num_files;
1806};
1807
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001808int radeon_debugfs_add_files(struct radeon_device *rdev,
1809 struct drm_info_list *files,
1810 unsigned nfiles);
1811int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001812
Christian König76a0df82013-08-13 11:56:50 +02001813/*
1814 * ASIC ring specific functions.
1815 */
1816struct radeon_asic_ring {
1817 /* ring read/write ptr handling */
1818 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1819 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1820 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1821
1822 /* validating and patching of IBs */
1823 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1824 int (*cs_parse)(struct radeon_cs_parser *p);
1825
1826 /* command emmit functions */
1827 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1828 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Michel Dänzer72a99872014-07-31 18:43:49 +09001829 void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König1654b812013-11-12 12:58:05 +01001830 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001831 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königfaffaf62014-11-19 14:01:19 +01001832 void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
1833 unsigned vm_id, uint64_t pd_addr);
Christian König76a0df82013-08-13 11:56:50 +02001834
1835 /* testing functions */
1836 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1837 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1838 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1839
1840 /* deprecated */
1841 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1842};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001843
1844/*
1845 * ASIC specific functions.
1846 */
1847struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001848 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001849 void (*fini)(struct radeon_device *rdev);
1850 int (*resume)(struct radeon_device *rdev);
1851 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001852 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001853 int (*asic_reset)(struct radeon_device *rdev);
Michel Dänzer124764f2014-07-31 18:43:48 +09001854 /* Flush the HDP cache via MMIO */
1855 void (*mmio_hdp_flush)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001856 /* check if 3D engine is idle */
1857 bool (*gui_idle)(struct radeon_device *rdev);
1858 /* wait for mc_idle */
1859 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001860 /* get the reference clock */
1861 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001862 /* get the gpu clock counter */
1863 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher4ce47282014-10-01 09:17:12 -04001864 /* get register for info ioctl */
1865 int (*get_allowed_info_register)(struct radeon_device *rdev, u32 reg, u32 *val);
Alex Deucher54e88e02012-02-23 18:10:29 -05001866 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001867 struct {
1868 void (*tlb_flush)(struct radeon_device *rdev);
Michel Dänzercb658902015-01-21 17:36:35 +09001869 uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
Christian König7f90fc92014-06-04 15:29:57 +02001870 void (*set_page)(struct radeon_device *rdev, unsigned i,
Michel Dänzercb658902015-01-21 17:36:35 +09001871 uint64_t entry);
Alex Deucherc5b3b852012-02-23 17:53:46 -05001872 } gart;
Christian König05b07142012-08-06 20:21:10 +02001873 struct {
1874 int (*init)(struct radeon_device *rdev);
1875 void (*fini)(struct radeon_device *rdev);
Christian König03f62ab2014-07-30 21:05:17 +02001876 void (*copy_pages)(struct radeon_device *rdev,
1877 struct radeon_ib *ib,
1878 uint64_t pe, uint64_t src,
1879 unsigned count);
1880 void (*write_pages)(struct radeon_device *rdev,
1881 struct radeon_ib *ib,
1882 uint64_t pe,
1883 uint64_t addr, unsigned count,
1884 uint32_t incr, uint32_t flags);
1885 void (*set_pages)(struct radeon_device *rdev,
1886 struct radeon_ib *ib,
1887 uint64_t pe,
1888 uint64_t addr, unsigned count,
1889 uint32_t incr, uint32_t flags);
1890 void (*pad_ib)(struct radeon_ib *ib);
Christian König05b07142012-08-06 20:21:10 +02001891 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001892 /* ring specific callbacks */
Julia Lawalld26678d2015-11-29 17:12:41 +01001893 const struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001894 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001895 struct {
1896 int (*set)(struct radeon_device *rdev);
1897 int (*process)(struct radeon_device *rdev);
1898 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001899 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001900 struct {
1901 /* display watermarks */
1902 void (*bandwidth_update)(struct radeon_device *rdev);
1903 /* get frame count */
1904 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1905 /* wait for vblank */
1906 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001907 /* set backlight level */
1908 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001909 /* get backlight level */
1910 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001911 /* audio callbacks */
1912 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1913 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001914 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001915 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001916 struct {
Christian König57d20a42014-09-04 20:01:53 +02001917 struct radeon_fence *(*blit)(struct radeon_device *rdev,
1918 uint64_t src_offset,
1919 uint64_t dst_offset,
1920 unsigned num_gpu_pages,
1921 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001922 u32 blit_ring_index;
Christian König57d20a42014-09-04 20:01:53 +02001923 struct radeon_fence *(*dma)(struct radeon_device *rdev,
1924 uint64_t src_offset,
1925 uint64_t dst_offset,
1926 unsigned num_gpu_pages,
1927 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001928 u32 dma_ring_index;
1929 /* method used for bo copy */
Christian König57d20a42014-09-04 20:01:53 +02001930 struct radeon_fence *(*copy)(struct radeon_device *rdev,
1931 uint64_t src_offset,
1932 uint64_t dst_offset,
1933 unsigned num_gpu_pages,
1934 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001935 /* ring used for bo copies */
1936 u32 copy_ring_index;
1937 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001938 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001939 struct {
1940 int (*set_reg)(struct radeon_device *rdev, int reg,
1941 uint32_t tiling_flags, uint32_t pitch,
1942 uint32_t offset, uint32_t obj_size);
1943 void (*clear_reg)(struct radeon_device *rdev, int reg);
1944 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001945 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001946 struct {
1947 void (*init)(struct radeon_device *rdev);
1948 void (*fini)(struct radeon_device *rdev);
1949 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1950 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1951 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001952 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001953 struct {
1954 void (*misc)(struct radeon_device *rdev);
1955 void (*prepare)(struct radeon_device *rdev);
1956 void (*finish)(struct radeon_device *rdev);
1957 void (*init_profile)(struct radeon_device *rdev);
1958 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001959 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1960 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1961 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1962 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1963 int (*get_pcie_lanes)(struct radeon_device *rdev);
1964 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1965 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001966 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucherb59b7332013-08-20 20:01:18 -04001967 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001968 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001969 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001970 /* dynamic power management */
1971 struct {
1972 int (*init)(struct radeon_device *rdev);
1973 void (*setup_asic)(struct radeon_device *rdev);
1974 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001975 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001976 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001977 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001978 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001979 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001980 void (*display_configuration_changed)(struct radeon_device *rdev);
1981 void (*fini)(struct radeon_device *rdev);
1982 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1983 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1984 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001985 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001986 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001987 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001988 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001989 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Oleg Chernovskiya35a4b22014-12-08 00:10:44 +03001990 void (*fan_ctrl_set_mode)(struct radeon_device *rdev, u32 mode);
1991 u32 (*fan_ctrl_get_mode)(struct radeon_device *rdev);
1992 int (*set_fan_speed_percent)(struct radeon_device *rdev, u32 speed);
1993 int (*get_fan_speed_percent)(struct radeon_device *rdev, u32 *speed);
Alex Deucherd7dbce02014-09-30 10:12:17 -04001994 u32 (*get_current_sclk)(struct radeon_device *rdev);
1995 u32 (*get_current_mclk)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001996 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001997 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001998 struct {
Christian König157fa142014-05-27 16:49:20 +02001999 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
2000 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
Alex Deucher0f9e0062012-02-23 17:53:40 -05002001 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002002};
2003
Jerome Glisse21f9a432009-09-11 15:55:33 +02002004/*
2005 * Asic structures
2006 */
Dave Airlie551ebd82009-09-01 15:25:57 +10002007struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002008 const unsigned *reg_safe_bm;
2009 unsigned reg_safe_bm_size;
2010 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10002011};
2012
Jerome Glisse21f9a432009-09-11 15:55:33 +02002013struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002014 const unsigned *reg_safe_bm;
2015 unsigned reg_safe_bm_size;
2016 u32 resync_scratch;
2017 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02002018};
2019
2020struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002021 unsigned max_pipes;
2022 unsigned max_tile_pipes;
2023 unsigned max_simds;
2024 unsigned max_backends;
2025 unsigned max_gprs;
2026 unsigned max_threads;
2027 unsigned max_stack_entries;
2028 unsigned max_hw_contexts;
2029 unsigned max_gs_threads;
2030 unsigned sx_max_export_size;
2031 unsigned sx_max_export_pos_size;
2032 unsigned sx_max_export_smx_size;
2033 unsigned sq_num_cf_insts;
2034 unsigned tiling_nbanks;
2035 unsigned tiling_npipes;
2036 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002037 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002038 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002039 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02002040};
2041
2042struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002043 unsigned max_pipes;
2044 unsigned max_tile_pipes;
2045 unsigned max_simds;
2046 unsigned max_backends;
2047 unsigned max_gprs;
2048 unsigned max_threads;
2049 unsigned max_stack_entries;
2050 unsigned max_hw_contexts;
2051 unsigned max_gs_threads;
2052 unsigned sx_max_export_size;
2053 unsigned sx_max_export_pos_size;
2054 unsigned sx_max_export_smx_size;
2055 unsigned sq_num_cf_insts;
2056 unsigned sx_num_of_sets;
2057 unsigned sc_prim_fifo_size;
2058 unsigned sc_hiz_tile_fifo_size;
2059 unsigned sc_earlyz_tile_fifo_fize;
2060 unsigned tiling_nbanks;
2061 unsigned tiling_npipes;
2062 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002063 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002064 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002065 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02002066};
2067
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002068struct evergreen_asic {
2069 unsigned num_ses;
2070 unsigned max_pipes;
2071 unsigned max_tile_pipes;
2072 unsigned max_simds;
2073 unsigned max_backends;
2074 unsigned max_gprs;
2075 unsigned max_threads;
2076 unsigned max_stack_entries;
2077 unsigned max_hw_contexts;
2078 unsigned max_gs_threads;
2079 unsigned sx_max_export_size;
2080 unsigned sx_max_export_pos_size;
2081 unsigned sx_max_export_smx_size;
2082 unsigned sq_num_cf_insts;
2083 unsigned sx_num_of_sets;
2084 unsigned sc_prim_fifo_size;
2085 unsigned sc_hiz_tile_fifo_size;
2086 unsigned sc_earlyz_tile_fifo_size;
2087 unsigned tiling_nbanks;
2088 unsigned tiling_npipes;
2089 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002090 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002091 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002092 unsigned active_simds;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002093};
2094
Alex Deucherfecf1d02011-03-02 20:07:29 -05002095struct cayman_asic {
2096 unsigned max_shader_engines;
2097 unsigned max_pipes_per_simd;
2098 unsigned max_tile_pipes;
2099 unsigned max_simds_per_se;
2100 unsigned max_backends_per_se;
2101 unsigned max_texture_channel_caches;
2102 unsigned max_gprs;
2103 unsigned max_threads;
2104 unsigned max_gs_threads;
2105 unsigned max_stack_entries;
2106 unsigned sx_num_of_sets;
2107 unsigned sx_max_export_size;
2108 unsigned sx_max_export_pos_size;
2109 unsigned sx_max_export_smx_size;
2110 unsigned max_hw_contexts;
2111 unsigned sq_num_cf_insts;
2112 unsigned sc_prim_fifo_size;
2113 unsigned sc_hiz_tile_fifo_size;
2114 unsigned sc_earlyz_tile_fifo_size;
2115
2116 unsigned num_shader_engines;
2117 unsigned num_shader_pipes_per_simd;
2118 unsigned num_tile_pipes;
2119 unsigned num_simds_per_se;
2120 unsigned num_backends_per_se;
2121 unsigned backend_disable_mask_per_asic;
2122 unsigned backend_map;
2123 unsigned num_texture_channel_caches;
2124 unsigned mem_max_burst_length_bytes;
2125 unsigned mem_row_size_in_kb;
2126 unsigned shader_engine_tile_size;
2127 unsigned num_gpus;
2128 unsigned multi_gpu_tile_size;
2129
2130 unsigned tile_config;
Alex Deucher65fcf662014-06-02 16:13:21 -04002131 unsigned active_simds;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002132};
2133
Alex Deucher0a96d722012-03-20 17:18:11 -04002134struct si_asic {
2135 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04002136 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04002137 unsigned max_cu_per_sh;
2138 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04002139 unsigned max_backends_per_se;
2140 unsigned max_texture_channel_caches;
2141 unsigned max_gprs;
2142 unsigned max_gs_threads;
2143 unsigned max_hw_contexts;
2144 unsigned sc_prim_fifo_size_frontend;
2145 unsigned sc_prim_fifo_size_backend;
2146 unsigned sc_hiz_tile_fifo_size;
2147 unsigned sc_earlyz_tile_fifo_size;
2148
Alex Deucher0a96d722012-03-20 17:18:11 -04002149 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002150 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04002151 unsigned backend_disable_mask_per_asic;
2152 unsigned backend_map;
2153 unsigned num_texture_channel_caches;
2154 unsigned mem_max_burst_length_bytes;
2155 unsigned mem_row_size_in_kb;
2156 unsigned shader_engine_tile_size;
2157 unsigned num_gpus;
2158 unsigned multi_gpu_tile_size;
2159
2160 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04002161 uint32_t tile_mode_array[32];
Alex Deucher65fcf662014-06-02 16:13:21 -04002162 uint32_t active_cus;
Alex Deucher0a96d722012-03-20 17:18:11 -04002163};
2164
Alex Deucher8cc1a532013-04-09 12:41:24 -04002165struct cik_asic {
2166 unsigned max_shader_engines;
2167 unsigned max_tile_pipes;
2168 unsigned max_cu_per_sh;
2169 unsigned max_sh_per_se;
2170 unsigned max_backends_per_se;
2171 unsigned max_texture_channel_caches;
2172 unsigned max_gprs;
2173 unsigned max_gs_threads;
2174 unsigned max_hw_contexts;
2175 unsigned sc_prim_fifo_size_frontend;
2176 unsigned sc_prim_fifo_size_backend;
2177 unsigned sc_hiz_tile_fifo_size;
2178 unsigned sc_earlyz_tile_fifo_size;
2179
2180 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002181 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002182 unsigned backend_disable_mask_per_asic;
2183 unsigned backend_map;
2184 unsigned num_texture_channel_caches;
2185 unsigned mem_max_burst_length_bytes;
2186 unsigned mem_row_size_in_kb;
2187 unsigned shader_engine_tile_size;
2188 unsigned num_gpus;
2189 unsigned multi_gpu_tile_size;
2190
2191 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04002192 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09002193 uint32_t macrotile_mode_array[16];
Alex Deucher65fcf662014-06-02 16:13:21 -04002194 uint32_t active_cus;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002195};
2196
Jerome Glisse068a1172009-06-17 13:28:30 +02002197union radeon_asic_config {
2198 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10002199 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002200 struct r600_asic r600;
2201 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002202 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002203 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002204 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002205 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002206};
2207
Daniel Vetter0a10c852010-03-11 21:19:14 +00002208/*
2209 * asic initizalization from radeon_asic.c
2210 */
2211void radeon_agp_disable(struct radeon_device *rdev);
2212int radeon_asic_init(struct radeon_device *rdev);
2213
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002214
2215/*
2216 * IOCTL.
2217 */
2218int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2219 struct drm_file *filp);
2220int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *filp);
Christian Königf72a113a2014-08-07 09:36:00 +02002222int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002224int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
2226int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file_priv);
2228int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
2230int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
2232int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *filp);
2234int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2235 struct drm_file *filp);
2236int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2237 struct drm_file *filp);
2238int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2239 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002240int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2241 struct drm_file *filp);
Marek Olšákbda72d52014-03-02 00:56:17 +01002242int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2243 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002244int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002245int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2246 struct drm_file *filp);
2247int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2248 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002249
Alex Deucher16cdf042011-10-28 10:30:02 -04002250/* VRAM scratch page for HDP bug, default vram page */
2251struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002252 struct radeon_bo *robj;
2253 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002254 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002255};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002256
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002257/*
2258 * ACPI
2259 */
2260struct radeon_atif_notification_cfg {
2261 bool enabled;
2262 int command_code;
2263};
2264
2265struct radeon_atif_notifications {
2266 bool display_switch;
2267 bool expansion_mode_change;
2268 bool thermal_state;
2269 bool forced_power_state;
2270 bool system_power_state;
2271 bool display_conf_change;
2272 bool px_gfx_switch;
2273 bool brightness_change;
2274 bool dgpu_display_event;
2275};
2276
2277struct radeon_atif_functions {
2278 bool system_params;
2279 bool sbios_requests;
2280 bool select_active_disp;
2281 bool lid_state;
2282 bool get_tv_standard;
2283 bool set_tv_standard;
2284 bool get_panel_expansion_mode;
2285 bool set_panel_expansion_mode;
2286 bool temperature_change;
2287 bool graphics_device_types;
2288};
2289
2290struct radeon_atif {
2291 struct radeon_atif_notifications notifications;
2292 struct radeon_atif_functions functions;
2293 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002294 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002295};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002296
Alex Deuchere3a15922012-08-16 11:13:43 -04002297struct radeon_atcs_functions {
2298 bool get_ext_state;
2299 bool pcie_perf_req;
2300 bool pcie_dev_rdy;
2301 bool pcie_bus_width;
2302};
2303
2304struct radeon_atcs {
2305 struct radeon_atcs_functions functions;
2306};
2307
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002308/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002309 * Core structure, functions and helpers.
2310 */
2311typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2312typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2313
2314struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002315 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002316 struct drm_device *ddev;
2317 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002318 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002319 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002320 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002321 enum radeon_family family;
2322 unsigned long flags;
2323 int usec_timeout;
2324 enum radeon_pll_errata pll_errata;
2325 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002326 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002327 int disp_priority;
2328 /* BIOS */
2329 uint8_t *bios;
2330 bool is_atom_bios;
2331 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002332 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002333 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002334 resource_size_t rmmio_base;
2335 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002336 /* protects concurrent MM_INDEX/DATA based register access */
2337 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002338 /* protects concurrent SMC based register access */
2339 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002340 /* protects concurrent PLL register access */
2341 spinlock_t pll_idx_lock;
2342 /* protects concurrent MC register access */
2343 spinlock_t mc_idx_lock;
2344 /* protects concurrent PCIE register access */
2345 spinlock_t pcie_idx_lock;
2346 /* protects concurrent PCIE_PORT register access */
2347 spinlock_t pciep_idx_lock;
2348 /* protects concurrent PIF register access */
2349 spinlock_t pif_idx_lock;
2350 /* protects concurrent CG register access */
2351 spinlock_t cg_idx_lock;
2352 /* protects concurrent UVD register access */
2353 spinlock_t uvd_idx_lock;
2354 /* protects concurrent RCU register access */
2355 spinlock_t rcu_idx_lock;
2356 /* protects concurrent DIDT register access */
2357 spinlock_t didt_idx_lock;
2358 /* protects concurrent ENDPOINT (audio) register access */
2359 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002360 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002361 radeon_rreg_t mc_rreg;
2362 radeon_wreg_t mc_wreg;
2363 radeon_rreg_t pll_rreg;
2364 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002365 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002366 radeon_rreg_t pciep_rreg;
2367 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002368 /* io port */
2369 void __iomem *rio_mem;
2370 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002371 struct radeon_clock clock;
2372 struct radeon_mc mc;
2373 struct radeon_gart gart;
2374 struct radeon_mode_info mode_info;
2375 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002376 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002377 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002378 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002379 wait_queue_head_t fence_queue;
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002380 unsigned fence_context;
Christian Königd6999bc2012-05-09 15:34:45 +02002381 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002382 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002383 bool ib_pool_ready;
2384 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002385 struct radeon_irq irq;
2386 struct radeon_asic *asic;
2387 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002388 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002389 struct radeon_uvd uvd;
Christian Königd93f7932013-05-23 12:10:04 +02002390 struct radeon_vce vce;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002391 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002392 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002393 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002394 bool shutdown;
2395 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002396 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002397 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002398 bool fastfb_working; /* IGP feature*/
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04002399 bool needs_reset, in_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002400 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002401 const struct firmware *me_fw; /* all family ME firmware */
2402 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002403 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002404 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002405 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002406 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucherf2c6b0f2014-06-25 19:32:36 -04002407 const struct firmware *mec2_fw; /* KV MEC2 firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002408 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002409 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002410 const struct firmware *uvd_fw; /* UVD firmware */
Christian Königd93f7932013-05-23 12:10:04 +02002411 const struct firmware *vce_fw; /* VCE firmware */
Alex Deucher629bd332014-06-25 18:41:34 -04002412 bool new_fw;
Alex Deucher16cdf042011-10-28 10:30:02 -04002413 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002414 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002415 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002416 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002417 struct radeon_mec mec;
Lyudecb5d4162015-12-03 18:26:07 -05002418 struct delayed_work hotplug_work;
Dave Airliede6284a2015-02-24 09:23:56 +10002419 struct work_struct dp_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002420 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002421 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002422 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002423 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002424 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002425 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002426 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002427 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002428 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002429 /* i2c buses */
2430 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002431 /* debugfs */
2432 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2433 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002434 /* virtual memory */
2435 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002436 struct mutex gpu_clock_mutex;
Marek Olšák67e8e3f2014-03-02 00:56:18 +01002437 /* memory stats */
2438 atomic64_t vram_usage;
2439 atomic64_t gtt_usage;
2440 atomic64_t num_bytes_moved;
Marek Olšák72b90762015-04-29 19:40:33 +02002441 atomic_t gpu_reset_counter;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002442 /* ACPI interface */
2443 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002444 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002445 /* srbm instance registers */
2446 struct mutex srbm_mutex;
Oded Gabbay1c0a4622014-07-14 15:36:08 +03002447 /* GRBM index mutex. Protects concurrents access to GRBM index */
2448 struct mutex grbm_idx_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002449 /* clock, powergating flags */
2450 u32 cg_flags;
2451 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002452
2453 struct dev_pm_domain vga_pm_domain;
2454 bool have_disp_power_ref;
Alex Deucher4807c5a2014-07-18 11:54:20 -04002455 u32 px_quirk_flags;
Alex Deucher71ecc972014-07-17 12:09:25 -04002456
2457 /* tracking pinned memory */
2458 u64 vram_pin_size;
2459 u64 gart_pin_size;
Christian König341cb9e2014-08-07 09:36:03 +02002460
Oded Gabbaye28740e2014-07-15 13:53:32 +03002461 /* amdkfd interface */
2462 struct kfd_dev *kfd;
Oded Gabbaye28740e2014-07-15 13:53:32 +03002463
Christian König341cb9e2014-08-07 09:36:03 +02002464 struct mutex mn_lock;
2465 DECLARE_HASHTABLE(mn_hash, 7);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002466};
2467
Alex Deucher90c4cde2014-04-10 22:29:01 -04002468bool radeon_is_px(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002469int radeon_device_init(struct radeon_device *rdev,
2470 struct drm_device *ddev,
2471 struct pci_dev *pdev,
2472 uint32_t flags);
2473void radeon_device_fini(struct radeon_device *rdev);
2474int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2475
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002476#define RADEON_MIN_MMIO_SIZE 0x10000
2477
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002478uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg);
2479void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002480static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2481 bool always_indirect)
2482{
2483 /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
2484 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2485 return readl(((void __iomem *)rdev->rmmio) + reg);
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002486 else
2487 return r100_mm_rreg_slow(rdev, reg);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002488}
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002489static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2490 bool always_indirect)
2491{
2492 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2493 writel(v, ((void __iomem *)rdev->rmmio) + reg);
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002494 else
2495 r100_mm_wreg_slow(rdev, reg, v);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002496}
2497
Andi Kleen6fcbef72011-10-13 16:08:42 -07002498u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2499void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002500
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002501u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2502void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002503
Jerome Glisse4c788672009-11-20 14:29:23 +01002504/*
2505 * Cast helper
2506 */
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002507extern const struct fence_ops radeon_fence_ops;
2508
2509static inline struct radeon_fence *to_radeon_fence(struct fence *f)
2510{
2511 struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
2512
2513 if (__f->base.ops == &radeon_fence_ops)
2514 return __f;
2515
2516 return NULL;
2517}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002518
2519/*
2520 * Registers read & write functions.
2521 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002522#define RREG8(reg) readb((rdev->rmmio) + (reg))
2523#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2524#define RREG16(reg) readw((rdev->rmmio) + (reg))
2525#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002526#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2527#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2528#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2529#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2530#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002531#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2532#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2533#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2534#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2535#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2536#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002537#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2538#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002539#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2540#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002541#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2542#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002543#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2544#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002545#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2546#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002547#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2548#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2549#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2550#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002551#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2552#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002553#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2554#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002555#define WREG32_P(reg, val, mask) \
2556 do { \
2557 uint32_t tmp_ = RREG32(reg); \
2558 tmp_ &= (mask); \
2559 tmp_ |= ((val) & ~(mask)); \
2560 WREG32(reg, tmp_); \
2561 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002562#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002563#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002564#define WREG32_PLL_P(reg, val, mask) \
2565 do { \
2566 uint32_t tmp_ = RREG32_PLL(reg); \
2567 tmp_ &= (mask); \
2568 tmp_ |= ((val) & ~(mask)); \
2569 WREG32_PLL(reg, tmp_); \
2570 } while (0)
Christian Königb7af6302015-05-11 22:01:49 +02002571#define WREG32_SMC_P(reg, val, mask) \
2572 do { \
2573 uint32_t tmp_ = RREG32_SMC(reg); \
2574 tmp_ &= (mask); \
2575 tmp_ |= ((val) & ~(mask)); \
2576 WREG32_SMC(reg, tmp_); \
2577 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002578#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002579#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2580#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002581
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002582#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2583#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002584
Dave Airliede1b2892009-08-12 18:43:14 +10002585/*
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002586 * Indirect registers accessors.
2587 * They used to be inlined, but this increases code size by ~65 kbytes.
2588 * Since each performs a pair of MMIO ops
2589 * within a spin_lock_irqsave/spin_unlock_irqrestore region,
2590 * the cost of call+ret is almost negligible. MMIO and locking
2591 * costs several dozens of cycles each at best, call+ret is ~5 cycles.
Dave Airliede1b2892009-08-12 18:43:14 +10002592 */
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002593uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
2594void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
2595u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg);
2596void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2597u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg);
2598void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2599u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg);
2600void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2601u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg);
2602void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2603u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg);
2604void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2605u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg);
2606void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2607u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg);
2608void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher1d582342013-04-19 13:03:37 -04002609
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002610void r100_pll_errata_after_index(struct radeon_device *rdev);
2611
2612
2613/*
2614 * ASICs helpers.
2615 */
Dave Airlieb995e432009-07-14 02:02:32 +10002616#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2617 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002618#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2619 (rdev->family == CHIP_RV200) || \
2620 (rdev->family == CHIP_RS100) || \
2621 (rdev->family == CHIP_RS200) || \
2622 (rdev->family == CHIP_RV250) || \
2623 (rdev->family == CHIP_RV280) || \
2624 (rdev->family == CHIP_RS300))
2625#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2626 (rdev->family == CHIP_RV350) || \
2627 (rdev->family == CHIP_R350) || \
2628 (rdev->family == CHIP_RV380) || \
2629 (rdev->family == CHIP_R420) || \
2630 (rdev->family == CHIP_R423) || \
2631 (rdev->family == CHIP_RV410) || \
2632 (rdev->family == CHIP_RS400) || \
2633 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002634#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2635 (rdev->ddev->pdev->device == 0x9443) || \
2636 (rdev->ddev->pdev->device == 0x944B) || \
2637 (rdev->ddev->pdev->device == 0x9506) || \
2638 (rdev->ddev->pdev->device == 0x9509) || \
2639 (rdev->ddev->pdev->device == 0x950F) || \
2640 (rdev->ddev->pdev->device == 0x689C) || \
2641 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002642#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002643#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2644 (rdev->family == CHIP_RS690) || \
2645 (rdev->family == CHIP_RS740) || \
2646 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002647#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2648#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002649#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002650#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2651 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002652#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002653#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2654#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2655 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002656#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002657#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002658#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Alex Deucherbe0949f2014-04-08 11:28:54 -04002659#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2660#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
Alex Deucher89d26182014-05-08 18:26:23 -04002661#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2662 (rdev->family == CHIP_MULLINS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002663
Alex Deucherdc50ba72013-06-26 00:33:35 -04002664#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2665 (rdev->ddev->pdev->device == 0x6850) || \
2666 (rdev->ddev->pdev->device == 0x6858) || \
2667 (rdev->ddev->pdev->device == 0x6859) || \
2668 (rdev->ddev->pdev->device == 0x6840) || \
2669 (rdev->ddev->pdev->device == 0x6841) || \
2670 (rdev->ddev->pdev->device == 0x6842) || \
2671 (rdev->ddev->pdev->device == 0x6843))
2672
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002673/*
2674 * BIOS helpers.
2675 */
2676#define RBIOS8(i) (rdev->bios[i])
2677#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2678#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2679
2680int radeon_combios_init(struct radeon_device *rdev);
2681void radeon_combios_fini(struct radeon_device *rdev);
2682int radeon_atombios_init(struct radeon_device *rdev);
2683void radeon_atombios_fini(struct radeon_device *rdev);
2684
2685
2686/*
2687 * RING helpers.
2688 */
David Herrmannedf0ac72014-08-29 12:12:38 +02002689
2690/**
2691 * radeon_ring_write - write a value to the ring
2692 *
2693 * @ring: radeon_ring structure holding ring information
2694 * @v: dword (dw) value to write
2695 *
2696 * Write a value to the requested ring buffer (all asics).
2697 */
Christian Könige32eb502011-10-23 12:56:27 +02002698static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002699{
David Herrmannedf0ac72014-08-29 12:12:38 +02002700 if (ring->count_dw <= 0)
2701 DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
2702
Christian Könige32eb502011-10-23 12:56:27 +02002703 ring->ring[ring->wptr++] = v;
2704 ring->wptr &= ring->ptr_mask;
2705 ring->count_dw--;
2706 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002707}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002708
2709/*
2710 * ASICs macro.
2711 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002712#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002713#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2714#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2715#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002716#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002717#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002718#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002719#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
Michel Dänzercb658902015-01-21 17:36:35 +09002720#define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
2721#define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
Christian König05b07142012-08-06 20:21:10 +02002722#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2723#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian König03f62ab2014-07-30 21:05:17 +02002724#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
2725#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2726#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2727#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
Christian König76a0df82013-08-13 11:56:50 +02002728#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2729#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2730#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2731#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2732#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2733#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
Christian Königfaffaf62014-11-19 14:01:19 +01002734#define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
Christian König76a0df82013-08-13 11:56:50 +02002735#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2736#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2737#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002738#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2739#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002740#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002741#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002742#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002743#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2744#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002745#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2746#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Christian König57d20a42014-09-04 20:01:53 +02002747#define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
2748#define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
2749#define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
Alex Deucher27cd7762012-02-23 17:53:42 -05002750#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2751#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2752#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002753#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2754#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2755#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2756#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2757#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2758#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2759#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002760#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucherb59b7332013-08-20 20:01:18 -04002761#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002762#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002763#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2764#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002765#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002766#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2767#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2768#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2769#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002770#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002771#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2772#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2773#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2774#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2775#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002776#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
Christian König157fa142014-05-27 16:49:20 +02002777#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002778#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2779#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002780#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002781#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucher4ce47282014-10-01 09:17:12 -04002782#define radeon_get_allowed_info_register(rdev, r, v) (rdev)->asic->get_allowed_info_register((rdev), (r), (v))
Alex Deucherda321c82013-04-12 13:55:22 -04002783#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2784#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2785#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002786#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002787#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002788#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002789#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002790#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002791#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2792#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2793#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2794#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2795#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002796#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002797#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002798#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002799#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002800#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Alex Deucherd7dbce02014-09-30 10:12:17 -04002801#define radeon_dpm_get_current_sclk(rdev) rdev->asic->dpm.get_current_sclk((rdev))
2802#define radeon_dpm_get_current_mclk(rdev) rdev->asic->dpm.get_current_mclk((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002803
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002804/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002805/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002806extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher1a0041b2013-10-02 13:01:36 -04002807extern void radeon_pci_config_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002808extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002809extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002810extern int radeon_modeset_init(struct radeon_device *rdev);
2811extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002812extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002813extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002814extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002815extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002816extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002817extern void radeon_wb_fini(struct radeon_device *rdev);
2818extern int radeon_wb_init(struct radeon_device *rdev);
2819extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002820extern void radeon_surface_init(struct radeon_device *rdev);
2821extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002822extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002823extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002824extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002825extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Christian Königf72a113a2014-08-07 09:36:00 +02002826extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2827 uint32_t flags);
2828extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
2829extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
Jerome Glissed594e462010-02-17 21:54:29 +00002830extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2831extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002832extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2833extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002834extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002835extern void radeon_program_register_sequence(struct radeon_device *rdev,
2836 const u32 *registers,
2837 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002838
Daniel Vetter3574dda2011-02-18 17:59:19 +01002839/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002840 * vm
2841 */
2842int radeon_vm_manager_init(struct radeon_device *rdev);
2843void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian König6d2f2942014-02-20 13:42:17 +01002844int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002845void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König1d0c0942014-11-27 14:48:42 +01002846struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
Christian Königdf0af442014-03-03 12:38:08 +01002847 struct radeon_vm *vm,
2848 struct list_head *head);
Christian Königee60e292012-08-09 16:21:08 +02002849struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2850 struct radeon_vm *vm, int ring);
Christian Königfa688342014-02-20 10:47:05 +01002851void radeon_vm_flush(struct radeon_device *rdev,
2852 struct radeon_vm *vm,
Christian Königad1a58a2014-11-19 14:01:24 +01002853 int ring, struct radeon_fence *fence);
Christian Königee60e292012-08-09 16:21:08 +02002854void radeon_vm_fence(struct radeon_device *rdev,
2855 struct radeon_vm *vm,
2856 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002857uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König6d2f2942014-02-20 13:42:17 +01002858int radeon_vm_update_page_directory(struct radeon_device *rdev,
2859 struct radeon_vm *vm);
Christian König036bf462014-07-18 08:56:40 +02002860int radeon_vm_clear_freed(struct radeon_device *rdev,
2861 struct radeon_vm *vm);
Christian Könige31ad962014-07-18 09:24:53 +02002862int radeon_vm_clear_invalids(struct radeon_device *rdev,
2863 struct radeon_vm *vm);
Christian König9c57a6b2013-11-25 15:42:11 +01002864int radeon_vm_bo_update(struct radeon_device *rdev,
Christian König036bf462014-07-18 08:56:40 +02002865 struct radeon_bo_va *bo_va,
Christian König9c57a6b2013-11-25 15:42:11 +01002866 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002867void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2868 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002869struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2870 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002871struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2872 struct radeon_vm *vm,
2873 struct radeon_bo *bo);
2874int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2875 struct radeon_bo_va *bo_va,
2876 uint64_t offset,
2877 uint32_t flags);
Christian König036bf462014-07-18 08:56:40 +02002878void radeon_vm_bo_rmv(struct radeon_device *rdev,
2879 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002880
Alex Deucherf122c612012-03-30 08:59:57 -04002881/* audio */
2882void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002883struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2884struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Alex Deucher832eafa2014-02-18 11:07:55 -05002885void r600_audio_enable(struct radeon_device *rdev,
2886 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -04002887 u8 enable_mask);
Alex Deucher832eafa2014-02-18 11:07:55 -05002888void dce6_audio_enable(struct radeon_device *rdev,
2889 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -04002890 u8 enable_mask);
Jerome Glisse721604a2012-01-05 22:11:05 -05002891
2892/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002893 * R600 vram scratch functions
2894 */
2895int r600_vram_scratch_init(struct radeon_device *rdev);
2896void r600_vram_scratch_fini(struct radeon_device *rdev);
2897
2898/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002899 * r600 cs checking helper
2900 */
2901unsigned r600_mip_minify(unsigned size, unsigned level);
2902bool r600_fmt_is_valid_color(u32 format);
2903bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2904int r600_fmt_get_blocksize(u32 format);
2905int r600_fmt_get_nblocksx(u32 format, u32 w);
2906int r600_fmt_get_nblocksy(u32 format, u32 h);
2907
2908/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002909 * r600 functions used by radeon_encoder.c
2910 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002911struct radeon_hdmi_acr {
2912 u32 clock;
2913
2914 int n_32khz;
2915 int cts_32khz;
2916
2917 int n_44_1khz;
2918 int cts_44_1khz;
2919
2920 int n_48khz;
2921 int cts_48khz;
2922
2923};
2924
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002925extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2926
Alex Deucher416a2bd2012-05-31 19:00:25 -04002927extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2928 u32 tiling_pipe_num,
2929 u32 max_rb_num,
2930 u32 total_max_rb_num,
2931 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002932
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002933/*
2934 * evergreen functions used by radeon_encoder.c
2935 */
2936
Alex Deucher0af62b02011-01-06 21:19:31 -05002937extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002938extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002939
Alex Deucherc4917072012-07-31 17:14:35 -04002940/* radeon_acpi.c */
2941#if defined(CONFIG_ACPI)
2942extern int radeon_acpi_init(struct radeon_device *rdev);
2943extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002944extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2945extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002946 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002947extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002948#else
2949static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2950static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2951#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002952
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002953int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2954 struct radeon_cs_packet *pkt,
2955 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002956bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002957void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2958 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002959int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
Christian König1d0c0942014-11-27 14:48:42 +01002960 struct radeon_bo_list **cs_reloc,
Ilija Hadzice9716992013-01-02 18:27:46 -05002961 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002962int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2963 uint32_t *vline_start_end,
2964 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002965
Jerome Glisse4c788672009-11-20 14:29:23 +01002966#include "radeon_object.h"
2967
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002968#endif