blob: cef834ba5064a892a7d823570c741dc9ab6b4718 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000574let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000575def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000576 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000577 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000578 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000580def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000581 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000583 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
585 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587
588//===----------------------------------------------------------------------===//
589// AVX-512 VECTOR EXTRACT
590//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger7f69a992015-09-10 12:54:54 +0000592multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000593 X86VectorVTInfo From, X86VectorVTInfo To,
594 PatFrag vextract_extract,
595 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000596
597 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
598 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
599 // vextract_extract), we interesting only in patterns without mask,
600 // intrinsics pattern match generated bellow.
601 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
602 (ins From.RC:$src1, i32u8imm:$idx),
603 "vextract" # To.EltTypeName # "x" # To.NumElts,
604 "$idx, $src1", "$src1, $idx",
605 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
606 (iPTR imm)))]>,
607 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000608 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
609 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
610 "vextract" # To.EltTypeName # "x" # To.NumElts #
611 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
612 [(store (To.VT (vextract_extract:$idx
613 (From.VT From.RC:$src1), (iPTR imm))),
614 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000615
Craig Toppere1cac152016-06-07 07:27:54 +0000616 let mayStore = 1, hasSideEffects = 0 in
617 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
618 (ins To.MemOp:$dst, To.KRCWM:$mask,
619 From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst {${mask}}|"
622 "$dst {${mask}}, $src1, $idx}",
623 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000624 }
Renato Golindb7ea862015-09-09 19:44:40 +0000625
Craig Topperd4e58072016-10-31 05:55:57 +0000626 def : Pat<(To.VT (vselect To.KRCWM:$mask,
627 (vextract_extract:$ext (From.VT From.RC:$src1),
628 (iPTR imm)),
629 To.RC:$src0)),
630 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
631 From.ZSuffix # "rrk")
632 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
633 (EXTRACT_get_vextract_imm To.RC:$ext))>;
634
635 def : Pat<(To.VT (vselect To.KRCWM:$mask,
636 (vextract_extract:$ext (From.VT From.RC:$src1),
637 (iPTR imm)),
638 To.ImmAllZerosV)),
639 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
640 From.ZSuffix # "rrkz")
641 To.KRCWM:$mask, From.RC:$src1,
642 (EXTRACT_get_vextract_imm To.RC:$ext))>;
643
Renato Golindb7ea862015-09-09 19:44:40 +0000644 // Intrinsic call with masking.
645 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000646 "x" # To.NumElts # "_" # From.Size)
647 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
648 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
649 From.ZSuffix # "rrk")
650 To.RC:$src0,
651 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
652 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000653
654 // Intrinsic call with zero-masking.
655 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000656 "x" # To.NumElts # "_" # From.Size)
657 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
658 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
659 From.ZSuffix # "rrkz")
660 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
661 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000662
663 // Intrinsic call without masking.
664 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000665 "x" # To.NumElts # "_" # From.Size)
666 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
667 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
668 From.ZSuffix # "rr")
669 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000670}
671
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672// Codegen pattern for the alternative types
673multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
674 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000675 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000676 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
678 (To.VT (!cast<Instruction>(InstrStr#"rr")
679 From.RC:$src1,
680 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000681 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
682 (iPTR imm))), addr:$dst),
683 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
684 (EXTRACT_get_vextract_imm To.RC:$ext))>;
685 }
Igor Breger7f69a992015-09-10 12:54:54 +0000686}
687
688multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000689 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000691 X86VectorVTInfo<16, EltVT32, VR512>,
692 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000693 vextract128_extract,
694 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000695 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000697 X86VectorVTInfo< 8, EltVT64, VR512>,
698 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000699 vextract256_extract,
700 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000701 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
702 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000703 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000704 X86VectorVTInfo< 8, EltVT32, VR256X>,
705 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000706 vextract128_extract,
707 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000708 EVEX_V256, EVEX_CD8<32, CD8VT4>;
709 let Predicates = [HasVLX, HasDQI] in
710 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
711 X86VectorVTInfo< 4, EltVT64, VR256X>,
712 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000713 vextract128_extract,
714 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000715 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
716 let Predicates = [HasDQI] in {
717 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
718 X86VectorVTInfo< 8, EltVT64, VR512>,
719 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000720 vextract128_extract,
721 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
723 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
724 X86VectorVTInfo<16, EltVT32, VR512>,
725 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000726 vextract256_extract,
727 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V512, EVEX_CD8<32, CD8VT8>;
729 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730}
731
Adam Nemet55536c62014-09-25 23:48:45 +0000732defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
733defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000734
Igor Bregerdefab3c2015-10-08 12:55:01 +0000735// extract_subvector codegen patterns with the alternative types.
736// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
737defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
738 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
739defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741
742defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000743 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000744defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
746
747defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
748 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
749defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751
Craig Topper08a68572016-05-21 22:50:04 +0000752// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000753defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
754 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757
758// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000759defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
760 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763// Codegen pattern with the alternative types extract VEC256 from VEC512
764defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
765 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768
Craig Topper5f3fef82016-05-22 07:40:58 +0000769// A 128-bit subvector extract from the first 256-bit vector position
770// is a subregister copy that needs no instruction.
771def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
772 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
773def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
774 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
775def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
776 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
777def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
778 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
779def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
780 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
781def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
782 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
783
784// A 256-bit subvector extract from the first 256-bit vector position
785// is a subregister copy that needs no instruction.
786def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
787 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
788def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
789 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
790def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
791 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
792def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
793 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
794def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
795 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
796def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
797 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
798
799let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800// A 128-bit subvector insert to the first 512-bit vector position
801// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
803 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
804def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Craig Topper5f3fef82016-05-22 07:40:58 +0000815// A 256-bit subvector insert to the first 512-bit vector position
816// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000817def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000826 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830
831// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000832def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000833 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000834 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
836 EVEX;
837
Craig Topper03b849e2016-05-21 22:50:11 +0000838def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000839 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000840 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000842 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843
844//===---------------------------------------------------------------------===//
845// AVX-512 BROADCAST
846//---
Igor Breger131008f2016-05-01 08:40:00 +0000847// broadcast with a scalar argument.
848multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
849 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000850
Igor Breger131008f2016-05-01 08:40:00 +0000851 let isCodeGenOnly = 1 in {
852 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
853 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
854 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
855 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000856
Igor Breger131008f2016-05-01 08:40:00 +0000857 let Constraints = "$src0 = $dst" in
858 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
859 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
860 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000861 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000862 (vselect DestInfo.KRCWM:$mask,
863 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
864 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000865 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000866
867 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
868 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
869 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000870 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000871 (vselect DestInfo.KRCWM:$mask,
872 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
873 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000874 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000875 } // let isCodeGenOnly = 1 in
876}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000877
Igor Breger21296d22015-10-20 11:56:42 +0000878multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
879 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000880 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000881 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
882 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
883 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
884 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000885 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000886 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000887 (DestInfo.VT (X86VBroadcast
888 (SrcInfo.ScalarLdFrag addr:$src)))>,
889 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000890 }
Craig Toppere1cac152016-06-07 07:27:54 +0000891
Craig Topper80934372016-07-16 03:42:59 +0000892 def : Pat<(DestInfo.VT (X86VBroadcast
893 (SrcInfo.VT (scalar_to_vector
894 (SrcInfo.ScalarLdFrag addr:$src))))),
895 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
896 let AddedComplexity = 20 in
897 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
898 (X86VBroadcast
899 (SrcInfo.VT (scalar_to_vector
900 (SrcInfo.ScalarLdFrag addr:$src)))),
901 DestInfo.RC:$src0)),
902 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
903 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
904 let AddedComplexity = 30 in
905 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
906 (X86VBroadcast
907 (SrcInfo.VT (scalar_to_vector
908 (SrcInfo.ScalarLdFrag addr:$src)))),
909 DestInfo.ImmAllZerosV)),
910 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
911 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913
Craig Topper80934372016-07-16 03:42:59 +0000914multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000915 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000916 let Predicates = [HasAVX512] in
917 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
918 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
919 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000920
921 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000922 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000923 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000924 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 }
926}
927
Craig Topper80934372016-07-16 03:42:59 +0000928multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
929 AVX512VLVectorVTInfo _> {
930 let Predicates = [HasAVX512] in
931 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
932 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
933 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934
Craig Topper80934372016-07-16 03:42:59 +0000935 let Predicates = [HasVLX] in {
936 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
937 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
938 EVEX_V256;
939 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
940 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
941 EVEX_V128;
942 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943}
Craig Topper80934372016-07-16 03:42:59 +0000944defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
945 avx512vl_f32_info>;
946defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
947 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000949def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000950 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000951def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000952 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000953
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
955 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000956 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000957 (ins SrcRC:$src),
958 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000959 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960}
961
Robert Khasanovcbc57032014-12-09 16:38:41 +0000962multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
963 RegisterClass SrcRC, Predicate prd> {
964 let Predicates = [prd] in
965 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
966 let Predicates = [prd, HasVLX] in {
967 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
968 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
969 }
970}
971
Igor Breger0aeda372016-02-07 08:30:50 +0000972let isCodeGenOnly = 1 in {
973defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000974 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000975defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000976 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000977}
978let isAsmParserOnly = 1 in {
979 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
980 GR32, HasBWI>;
981 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000982 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000983}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000984defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
985 HasAVX512>;
986defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
987 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000988
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000990 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000992 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000993
Igor Breger21296d22015-10-20 11:56:42 +0000994// Provide aliases for broadcast from the same register class that
995// automatically does the extract.
996multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
997 X86VectorVTInfo SrcInfo> {
998 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
999 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1000 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1001}
1002
1003multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1004 AVX512VLVectorVTInfo _, Predicate prd> {
1005 let Predicates = [prd] in {
1006 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1007 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1008 EVEX_V512;
1009 // Defined separately to avoid redefinition.
1010 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1011 }
1012 let Predicates = [prd, HasVLX] in {
1013 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1014 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1015 EVEX_V256;
1016 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1017 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001018 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019}
1020
Igor Breger21296d22015-10-20 11:56:42 +00001021defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1022 avx512vl_i8_info, HasBWI>;
1023defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1024 avx512vl_i16_info, HasBWI>;
1025defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1026 avx512vl_i32_info, HasAVX512>;
1027defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1028 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001030multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1031 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001032 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001033 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1034 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001035 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001036 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001037}
1038
Craig Topperbe351ee2016-10-01 06:01:23 +00001039let Predicates = [HasVLX, HasBWI] in {
1040 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1041 // This means we'll encounter truncated i32 loads; match that here.
1042 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1043 (VPBROADCASTWZ128m addr:$src)>;
1044 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1045 (VPBROADCASTWZ256m addr:$src)>;
1046 def : Pat<(v8i16 (X86VBroadcast
1047 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1048 (VPBROADCASTWZ128m addr:$src)>;
1049 def : Pat<(v16i16 (X86VBroadcast
1050 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1051 (VPBROADCASTWZ256m addr:$src)>;
1052}
1053
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001054//===----------------------------------------------------------------------===//
1055// AVX-512 BROADCAST SUBVECTORS
1056//
1057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1059 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001060 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001061defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1062 v16f32_info, v4f32x_info>,
1063 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1064defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1065 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001066 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001067defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1068 v8f64_info, v4f64x_info>, VEX_W,
1069 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1070
Craig Topper715ad7f2016-10-16 23:29:51 +00001071let Predicates = [HasAVX512] in {
1072def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1073 (VBROADCASTI64X4rm addr:$src)>;
1074def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1075 (VBROADCASTI64X4rm addr:$src)>;
1076
1077// Provide fallback in case the load node that is used in the patterns above
1078// is used by additional users, which prevents the pattern selection.
1079def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1080 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1081 (v8f32 VR256X:$src), 1)>;
1082def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1083 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1084 (v8i32 VR256X:$src), 1)>;
1085def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1086 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1087 (v16i16 VR256X:$src), 1)>;
1088def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1089 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1090 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001091
1092def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1093 (VBROADCASTI32X4rm addr:$src)>;
1094def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1095 (VBROADCASTI32X4rm addr:$src)>;
1096
1097// Provide fallback in case the load node that is used in the patterns above
1098// is used by additional users, which prevents the pattern selection.
1099def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1100 (VINSERTF64x4Zrr
1101 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1102 VR128X:$src, sub_xmm),
1103 VR128X:$src, 1),
1104 (EXTRACT_SUBREG
1105 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1106 VR128X:$src, sub_xmm),
1107 VR128X:$src, 1)), sub_ymm), 1)>;
1108def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1109 (VINSERTI64x4Zrr
1110 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1111 VR128X:$src, sub_xmm),
1112 VR128X:$src, 1),
1113 (EXTRACT_SUBREG
1114 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1115 VR128X:$src, sub_xmm),
1116 VR128X:$src, 1)), sub_ymm), 1)>;
1117
1118def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1119 (VINSERTI64x4Zrr
1120 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1121 VR128X:$src, sub_xmm),
1122 VR128X:$src, 1),
1123 (EXTRACT_SUBREG
1124 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1125 VR128X:$src, sub_xmm),
1126 VR128X:$src, 1)), sub_ymm), 1)>;
1127def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1128 (VINSERTI64x4Zrr
1129 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1130 VR128X:$src, sub_xmm),
1131 VR128X:$src, 1),
1132 (EXTRACT_SUBREG
1133 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1134 VR128X:$src, sub_xmm),
1135 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001136}
1137
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001138let Predicates = [HasVLX] in {
1139defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1140 v8i32x_info, v4i32x_info>,
1141 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1142defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1143 v8f32x_info, v4f32x_info>,
1144 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001145
1146def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1147 (VBROADCASTI32X4Z256rm addr:$src)>;
1148def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1149 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001150
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001151// Provide fallback in case the load node that is used in the patterns above
1152// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001153def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001154 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155 (v4f32 VR128X:$src), 1)>;
1156def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001157 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001158 (v4i32 VR128X:$src), 1)>;
1159def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001160 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001161 (v8i16 VR128X:$src), 1)>;
1162def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001163 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001164 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001165}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001166
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001167let Predicates = [HasVLX, HasDQI] in {
1168defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1169 v4i64x_info, v2i64x_info>, VEX_W,
1170 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1171defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1172 v4f64x_info, v2f64x_info>, VEX_W,
1173 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001174
1175// Provide fallback in case the load node that is used in the patterns above
1176// is used by additional users, which prevents the pattern selection.
1177def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1178 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1179 (v2f64 VR128X:$src), 1)>;
1180def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1181 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1182 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001183}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001184
1185let Predicates = [HasVLX, NoDQI] in {
1186def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1187 (VBROADCASTF32X4Z256rm addr:$src)>;
1188def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1189 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001190
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001191// Provide fallback in case the load node that is used in the patterns above
1192// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001193def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001194 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001195 (v2f64 VR128X:$src), 1)>;
1196def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001197 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1198 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001199}
1200
Craig Topper715ad7f2016-10-16 23:29:51 +00001201let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001202def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1203 (VBROADCASTF32X4rm addr:$src)>;
1204def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1205 (VBROADCASTI32X4rm addr:$src)>;
1206
1207def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1208 (VINSERTF64x4Zrr
1209 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1210 VR128X:$src, sub_xmm),
1211 VR128X:$src, 1),
1212 (EXTRACT_SUBREG
1213 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1214 VR128X:$src, sub_xmm),
1215 VR128X:$src, 1)), sub_ymm), 1)>;
1216def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1217 (VINSERTI64x4Zrr
1218 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1219 VR128X:$src, sub_xmm),
1220 VR128X:$src, 1),
1221 (EXTRACT_SUBREG
1222 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1223 VR128X:$src, sub_xmm),
1224 VR128X:$src, 1)), sub_ymm), 1)>;
1225
Craig Topper715ad7f2016-10-16 23:29:51 +00001226def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1227 (VBROADCASTF64X4rm addr:$src)>;
1228def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1229 (VBROADCASTI64X4rm addr:$src)>;
1230
1231// Provide fallback in case the load node that is used in the patterns above
1232// is used by additional users, which prevents the pattern selection.
1233def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1234 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1235 (v8f32 VR256X:$src), 1)>;
1236def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1237 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1238 (v8i32 VR256X:$src), 1)>;
1239}
1240
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001241let Predicates = [HasDQI] in {
1242defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1243 v8i64_info, v2i64x_info>, VEX_W,
1244 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1245defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1246 v16i32_info, v8i32x_info>,
1247 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1248defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1249 v8f64_info, v2f64x_info>, VEX_W,
1250 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1251defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1252 v16f32_info, v8f32x_info>,
1253 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001254
1255// Provide fallback in case the load node that is used in the patterns above
1256// is used by additional users, which prevents the pattern selection.
1257def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1258 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1259 (v8f32 VR256X:$src), 1)>;
1260def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1261 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1262 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001263
1264def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1265 (VINSERTF32x8Zrr
1266 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1267 VR128X:$src, sub_xmm),
1268 VR128X:$src, 1),
1269 (EXTRACT_SUBREG
1270 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1271 VR128X:$src, sub_xmm),
1272 VR128X:$src, 1)), sub_ymm), 1)>;
1273def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1274 (VINSERTI32x8Zrr
1275 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1276 VR128X:$src, sub_xmm),
1277 VR128X:$src, 1),
1278 (EXTRACT_SUBREG
1279 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1280 VR128X:$src, sub_xmm),
1281 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001282}
Adam Nemet73f72e12014-06-27 00:43:38 +00001283
Igor Bregerfa798a92015-11-02 07:39:36 +00001284multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001285 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001286 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001287 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001288 EVEX_V512;
1289 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001290 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001291 EVEX_V256;
1292}
1293
1294multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001295 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1296 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001297
1298 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001299 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1300 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001301}
1302
Craig Topper51e052f2016-10-15 16:26:02 +00001303defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1304 avx512vl_i32_info, avx512vl_i64_info>;
1305defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1306 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001307
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001308def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001309 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001310def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1311 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1312
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001313def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001314 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001315def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1316 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318//===----------------------------------------------------------------------===//
1319// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1320//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001321multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1322 X86VectorVTInfo _, RegisterClass KRC> {
1323 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001324 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001325 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001326}
1327
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001328multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001329 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1330 let Predicates = [HasCDI] in
1331 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1332 let Predicates = [HasCDI, HasVLX] in {
1333 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1334 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1335 }
1336}
1337
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001338defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001339 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001340defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001341 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342
1343//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001344// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001345multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001346let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001347 // The index operand in the pattern should really be an integer type. However,
1348 // if we do that and it happens to come from a bitcast, then it becomes
1349 // difficult to find the bitcast needed to convert the index to the
1350 // destination type for the passthru since it will be folded with the bitcast
1351 // of the index operand.
1352 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001353 (ins _.RC:$src2, _.RC:$src3),
1354 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001355 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001356 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.MemOp:$src3),
1360 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001361 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001362 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1363 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364 }
1365}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001366multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001367 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001368 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001369 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001370 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1371 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1372 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001373 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001374 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001376}
1377
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001379 AVX512VLVectorVTInfo VTInfo> {
1380 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1381 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001382 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001383 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1384 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1385 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1386 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 }
1388}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001389
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001390multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001391 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001392 Predicate Prd> {
1393 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001394 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001395 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001396 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1397 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001398 }
1399}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001400
Craig Topperaad5f112015-11-30 00:13:24 +00001401defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001402 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001403defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001404 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001405defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001406 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001407 VEX_W, EVEX_CD8<16, CD8VF>;
1408defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001409 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001410 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001411defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001412 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001413defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001414 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001415
Craig Topperaad5f112015-11-30 00:13:24 +00001416// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001417multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001418 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001419let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001420 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1421 (ins IdxVT.RC:$src2, _.RC:$src3),
1422 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001423 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001424 AVX5128IBase;
1425
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1428 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001429 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001430 (bitconvert (_.LdFrag addr:$src3))))>,
1431 EVEX_4V, AVX5128IBase;
1432 }
1433}
1434multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001435 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001436 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1438 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1439 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1440 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001441 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1443 AVX5128IBase, EVEX_4V, EVEX_B;
1444}
1445
1446multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001447 AVX512VLVectorVTInfo VTInfo,
1448 AVX512VLVectorVTInfo ShuffleMask> {
1449 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001450 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001451 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001452 ShuffleMask.info512>, EVEX_V512;
1453 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001454 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001455 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001456 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001457 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001458 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001459 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001460 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1461 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001462 }
1463}
1464
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001465multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001466 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001467 AVX512VLVectorVTInfo Idx,
1468 Predicate Prd> {
1469 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001470 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1471 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001472 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001473 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1474 Idx.info128>, EVEX_V128;
1475 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1476 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001477 }
1478}
1479
Craig Toppera47576f2015-11-26 20:21:29 +00001480defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001481 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001482defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001483 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001484defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1485 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1486 VEX_W, EVEX_CD8<16, CD8VF>;
1487defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1488 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1489 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001490defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001491 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001492defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001493 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495//===----------------------------------------------------------------------===//
1496// AVX-512 - BLEND using mask
1497//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001498multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1499 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001500 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001501 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1502 (ins _.RC:$src1, _.RC:$src2),
1503 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001504 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 []>, EVEX_4V;
1506 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1507 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001508 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001509 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001510 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001511 (_.VT _.RC:$src2),
1512 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001513 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001514 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1515 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1516 !strconcat(OpcodeStr,
1517 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1518 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001519 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001520 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1521 (ins _.RC:$src1, _.MemOp:$src2),
1522 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001523 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001524 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1525 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1526 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001527 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001528 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001529 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1530 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1531 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001532 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001533 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001534 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1535 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1536 !strconcat(OpcodeStr,
1537 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1538 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1539 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001540}
1541multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1542
1543 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1544 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1545 !strconcat(OpcodeStr,
1546 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1547 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001548 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1549 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1550 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001551 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001552
Craig Toppere1cac152016-06-07 07:27:54 +00001553 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001554 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1555 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1556 !strconcat(OpcodeStr,
1557 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1558 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001559 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001561}
1562
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001563multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1564 AVX512VLVectorVTInfo VTInfo> {
1565 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1566 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001568 let Predicates = [HasVLX] in {
1569 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1570 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1571 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1572 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1573 }
1574}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001575
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1577 AVX512VLVectorVTInfo VTInfo> {
1578 let Predicates = [HasBWI] in
1579 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001580
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001581 let Predicates = [HasBWI, HasVLX] in {
1582 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1583 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1584 }
1585}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001588defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1589defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1590defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1591defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1592defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1593defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001594
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001595
Craig Topper0fcf9252016-06-07 07:27:51 +00001596let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1598 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001599 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001600 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001601 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1602 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603
1604def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1605 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001606 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001607 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001608 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1609 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001611//===----------------------------------------------------------------------===//
1612// Compare Instructions
1613//===----------------------------------------------------------------------===//
1614
1615// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001616
1617multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1618
1619 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1620 (outs _.KRC:$dst),
1621 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1622 "vcmp${cc}"#_.Suffix,
1623 "$src2, $src1", "$src1, $src2",
1624 (OpNode (_.VT _.RC:$src1),
1625 (_.VT _.RC:$src2),
1626 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001627 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1628 (outs _.KRC:$dst),
1629 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1630 "vcmp${cc}"#_.Suffix,
1631 "$src2, $src1", "$src1, $src2",
1632 (OpNode (_.VT _.RC:$src1),
1633 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1634 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001635
1636 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1637 (outs _.KRC:$dst),
1638 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1639 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001640 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001641 (OpNodeRnd (_.VT _.RC:$src1),
1642 (_.VT _.RC:$src2),
1643 imm:$cc,
1644 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1645 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001646 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001647 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1648 (outs VK1:$dst),
1649 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1650 "vcmp"#_.Suffix,
1651 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1652 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1653 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001654 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001655 "vcmp"#_.Suffix,
1656 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1657 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1658
1659 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1660 (outs _.KRC:$dst),
1661 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1662 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001663 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001664 EVEX_4V, EVEX_B;
1665 }// let isAsmParserOnly = 1, hasSideEffects = 0
1666
1667 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001668 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001669 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1670 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1671 !strconcat("vcmp${cc}", _.Suffix,
1672 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1673 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1674 _.FRC:$src2,
1675 imm:$cc))],
1676 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001677 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1678 (outs _.KRC:$dst),
1679 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1680 !strconcat("vcmp${cc}", _.Suffix,
1681 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1682 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1683 (_.ScalarLdFrag addr:$src2),
1684 imm:$cc))],
1685 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001686 }
1687}
1688
1689let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001690 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1691 AVX512XSIi8Base;
1692 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1693 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001694}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001697 X86VectorVTInfo _, bit IsCommutable> {
1698 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001700 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1701 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1702 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001703 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1704 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001705 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1706 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1707 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1708 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001710 def rrk : AVX512BI<opc, MRMSrcReg,
1711 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1712 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1713 "$dst {${mask}}, $src1, $src2}"),
1714 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1715 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1716 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717 def rmk : AVX512BI<opc, MRMSrcMem,
1718 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1719 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1720 "$dst {${mask}}, $src1, $src2}"),
1721 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1722 (OpNode (_.VT _.RC:$src1),
1723 (_.VT (bitconvert
1724 (_.LdFrag addr:$src2))))))],
1725 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726}
1727
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001728multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001729 X86VectorVTInfo _, bit IsCommutable> :
1730 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001731 def rmb : AVX512BI<opc, MRMSrcMem,
1732 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1733 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1734 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1735 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1736 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1737 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1738 def rmbk : AVX512BI<opc, MRMSrcMem,
1739 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1740 _.ScalarMemOp:$src2),
1741 !strconcat(OpcodeStr,
1742 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1743 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1744 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1745 (OpNode (_.VT _.RC:$src1),
1746 (X86VBroadcast
1747 (_.ScalarLdFrag addr:$src2)))))],
1748 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001750
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001751multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001752 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1753 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001754 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001755 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1756 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001757
1758 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001759 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1760 IsCommutable>, EVEX_V256;
1761 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1762 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001763 }
1764}
1765
1766multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1767 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001768 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001769 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001770 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1771 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772
1773 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001774 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1775 IsCommutable>, EVEX_V256;
1776 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1777 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001778 }
1779}
1780
1781defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001782 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001783 EVEX_CD8<8, CD8VF>;
1784
1785defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001786 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001787 EVEX_CD8<16, CD8VF>;
1788
Robert Khasanovf70f7982014-09-18 14:06:55 +00001789defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001790 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001791 EVEX_CD8<32, CD8VF>;
1792
Robert Khasanovf70f7982014-09-18 14:06:55 +00001793defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001794 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001795 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1796
1797defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1798 avx512vl_i8_info, HasBWI>,
1799 EVEX_CD8<8, CD8VF>;
1800
1801defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1802 avx512vl_i16_info, HasBWI>,
1803 EVEX_CD8<16, CD8VF>;
1804
Robert Khasanovf70f7982014-09-18 14:06:55 +00001805defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001806 avx512vl_i32_info, HasAVX512>,
1807 EVEX_CD8<32, CD8VF>;
1808
Robert Khasanovf70f7982014-09-18 14:06:55 +00001809defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001810 avx512vl_i64_info, HasAVX512>,
1811 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812
Craig Topper8b9e6712016-09-02 04:25:30 +00001813let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001816 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1817 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818
1819def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001821 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1822 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001823}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1826 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001827 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001828 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001829 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001830 !strconcat("vpcmp${cc}", Suffix,
1831 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1833 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1835 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001836 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001837 !strconcat("vpcmp${cc}", Suffix,
1838 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001839 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1840 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001841 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1843 def rrik : AVX512AIi8<opc, MRMSrcReg,
1844 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001845 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001846 !strconcat("vpcmp${cc}", Suffix,
1847 "\t{$src2, $src1, $dst {${mask}}|",
1848 "$dst {${mask}}, $src1, $src2}"),
1849 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1850 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001851 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001852 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001853 def rmik : AVX512AIi8<opc, MRMSrcMem,
1854 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001855 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001856 !strconcat("vpcmp${cc}", Suffix,
1857 "\t{$src2, $src1, $dst {${mask}}|",
1858 "$dst {${mask}}, $src1, $src2}"),
1859 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1860 (OpNode (_.VT _.RC:$src1),
1861 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001862 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001863 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1864
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001866 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001868 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1870 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001871 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001872 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001874 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1876 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001877 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001878 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1879 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001880 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001881 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001882 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1883 "$dst {${mask}}, $src1, $src2, $cc}"),
1884 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001885 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001886 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1887 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001888 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001889 !strconcat("vpcmp", Suffix,
1890 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1891 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001892 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001893 }
1894}
1895
Robert Khasanov29e3b962014-08-27 09:34:37 +00001896multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001897 X86VectorVTInfo _> :
1898 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001899 def rmib : AVX512AIi8<opc, MRMSrcMem,
1900 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001901 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 !strconcat("vpcmp${cc}", Suffix,
1903 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1904 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1905 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1906 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001907 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1909 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1910 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001911 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001912 !strconcat("vpcmp${cc}", Suffix,
1913 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1914 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1915 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1916 (OpNode (_.VT _.RC:$src1),
1917 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001918 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001919 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920
Robert Khasanov29e3b962014-08-27 09:34:37 +00001921 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001922 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001923 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1924 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001925 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001926 !strconcat("vpcmp", Suffix,
1927 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1928 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1929 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1930 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1931 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001932 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001933 !strconcat("vpcmp", Suffix,
1934 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1935 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1936 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1937 }
1938}
1939
1940multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1941 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1942 let Predicates = [prd] in
1943 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1944
1945 let Predicates = [prd, HasVLX] in {
1946 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1947 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1948 }
1949}
1950
1951multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1952 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1953 let Predicates = [prd] in
1954 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1955 EVEX_V512;
1956
1957 let Predicates = [prd, HasVLX] in {
1958 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1959 EVEX_V256;
1960 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1961 EVEX_V128;
1962 }
1963}
1964
1965defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1966 HasBWI>, EVEX_CD8<8, CD8VF>;
1967defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1968 HasBWI>, EVEX_CD8<8, CD8VF>;
1969
1970defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1971 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1972defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1973 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1974
Robert Khasanovf70f7982014-09-18 14:06:55 +00001975defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001976 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001977defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001978 HasAVX512>, EVEX_CD8<32, CD8VF>;
1979
Robert Khasanovf70f7982014-09-18 14:06:55 +00001980defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001981 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001982defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001983 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001985multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001986
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001987 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1988 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1989 "vcmp${cc}"#_.Suffix,
1990 "$src2, $src1", "$src1, $src2",
1991 (X86cmpm (_.VT _.RC:$src1),
1992 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001993 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001994
Craig Toppere1cac152016-06-07 07:27:54 +00001995 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1996 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1997 "vcmp${cc}"#_.Suffix,
1998 "$src2, $src1", "$src1, $src2",
1999 (X86cmpm (_.VT _.RC:$src1),
2000 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2001 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002002
Craig Toppere1cac152016-06-07 07:27:54 +00002003 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2004 (outs _.KRC:$dst),
2005 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2006 "vcmp${cc}"#_.Suffix,
2007 "${src2}"##_.BroadcastStr##", $src1",
2008 "$src1, ${src2}"##_.BroadcastStr,
2009 (X86cmpm (_.VT _.RC:$src1),
2010 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2011 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002013 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002014 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2015 (outs _.KRC:$dst),
2016 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2017 "vcmp"#_.Suffix,
2018 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2019
2020 let mayLoad = 1 in {
2021 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2022 (outs _.KRC:$dst),
2023 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2024 "vcmp"#_.Suffix,
2025 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2026
2027 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2028 (outs _.KRC:$dst),
2029 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2030 "vcmp"#_.Suffix,
2031 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2032 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2033 }
2034 }
2035}
2036
2037multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2038 // comparison code form (VCMP[EQ/LT/LE/...]
2039 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2040 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2041 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002042 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002043 (X86cmpmRnd (_.VT _.RC:$src1),
2044 (_.VT _.RC:$src2),
2045 imm:$cc,
2046 (i32 FROUND_NO_EXC))>, EVEX_B;
2047
2048 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2049 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2050 (outs _.KRC:$dst),
2051 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2052 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002053 "$cc, {sae}, $src2, $src1",
2054 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002055 }
2056}
2057
2058multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2059 let Predicates = [HasAVX512] in {
2060 defm Z : avx512_vcmp_common<_.info512>,
2061 avx512_vcmp_sae<_.info512>, EVEX_V512;
2062
2063 }
2064 let Predicates = [HasAVX512,HasVLX] in {
2065 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2066 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 }
2068}
2069
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002070defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2071 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2072defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2073 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002074
2075def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2076 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002077 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2078 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 imm:$cc), VK8)>;
2080def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2081 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002082 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2083 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 imm:$cc), VK8)>;
2085def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2086 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002087 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2088 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002090
Asaf Badouh572bbce2015-09-20 08:46:07 +00002091// ----------------------------------------------------------------
2092// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002093//handle fpclass instruction mask = op(reg_scalar,imm)
2094// op(mem_scalar,imm)
2095multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2096 X86VectorVTInfo _, Predicate prd> {
2097 let Predicates = [prd] in {
2098 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2099 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002100 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002101 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2102 (i32 imm:$src2)))], NoItinerary>;
2103 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2104 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2105 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002106 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002107 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002108 (OpNode (_.VT _.RC:$src1),
2109 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002110 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002111 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2112 (ins _.MemOp:$src1, i32u8imm:$src2),
2113 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002114 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002115 [(set _.KRC:$dst,
2116 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2117 (i32 imm:$src2)))], NoItinerary>;
2118 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2119 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2120 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002121 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002122 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002123 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2124 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2125 }
2126 }
2127}
2128
Asaf Badouh572bbce2015-09-20 08:46:07 +00002129//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2130// fpclass(reg_vec, mem_vec, imm)
2131// fpclass(reg_vec, broadcast(eltVt), imm)
2132multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2133 X86VectorVTInfo _, string mem, string broadcast>{
2134 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2135 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002136 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002137 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2138 (i32 imm:$src2)))], NoItinerary>;
2139 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2140 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2141 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002142 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002143 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002144 (OpNode (_.VT _.RC:$src1),
2145 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002146 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2147 (ins _.MemOp:$src1, i32u8imm:$src2),
2148 OpcodeStr##_.Suffix##mem#
2149 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002150 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002151 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2152 (i32 imm:$src2)))], NoItinerary>;
2153 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2154 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2155 OpcodeStr##_.Suffix##mem#
2156 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002157 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002158 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2159 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2160 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2161 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2162 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2163 _.BroadcastStr##", $dst|$dst, ${src1}"
2164 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002165 [(set _.KRC:$dst,(OpNode
2166 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002167 (_.ScalarLdFrag addr:$src1))),
2168 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2169 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2170 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2171 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2172 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2173 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002174 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2175 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002176 (_.ScalarLdFrag addr:$src1))),
2177 (i32 imm:$src2))))], NoItinerary>,
2178 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002179}
2180
Asaf Badouh572bbce2015-09-20 08:46:07 +00002181multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002182 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002183 string broadcast>{
2184 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002185 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002186 broadcast>, EVEX_V512;
2187 }
2188 let Predicates = [prd, HasVLX] in {
2189 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2190 broadcast>, EVEX_V128;
2191 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2192 broadcast>, EVEX_V256;
2193 }
2194}
2195
2196multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002197 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002198 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002199 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002200 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002201 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2202 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2203 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2204 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2205 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002206}
2207
Asaf Badouh696e8e02015-10-18 11:04:38 +00002208defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2209 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002210
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002211//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212// Mask register copy, including
2213// - copy between mask registers
2214// - load/store mask registers
2215// - copy from GPR to mask register and vice versa
2216//
2217multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2218 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002219 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002220 let hasSideEffects = 0 in
2221 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2222 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2223 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2225 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2226 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2227 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2228 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229}
2230
2231multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2232 string OpcodeStr,
2233 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002234 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002236 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002238 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002239 }
2240}
2241
Robert Khasanov74acbb72014-07-23 14:49:42 +00002242let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002243 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2245 VEX, PD;
2246
2247let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002248 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002250 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251
2252let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002253 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2254 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2256 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002257 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2258 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002259 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2260 VEX, XD, VEX_W;
2261}
2262
2263// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002264def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2265 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2266def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2267 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2268
2269def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2270 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2271def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2272 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2273
2274def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002275 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002276def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002277 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002278 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2279
2280def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002281 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2282def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2283 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002284def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002285 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002286 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2287
2288def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2289 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2290def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2291 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2292def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2293 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2294def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2295 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296
Robert Khasanov74acbb72014-07-23 14:49:42 +00002297// Load/store kreg
2298let Predicates = [HasDQI] in {
2299 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2300 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002301 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2302 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002303
2304 def : Pat<(store VK4:$src, addr:$dst),
2305 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2306 def : Pat<(store VK2:$src, addr:$dst),
2307 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002308 def : Pat<(store VK1:$src, addr:$dst),
2309 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002310
2311 def : Pat<(v2i1 (load addr:$src)),
2312 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2313 def : Pat<(v4i1 (load addr:$src)),
2314 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002315}
2316let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002317 def : Pat<(store VK1:$src, addr:$dst),
2318 (MOV8mr addr:$dst,
2319 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2320 sub_8bit))>;
2321 def : Pat<(store VK2:$src, addr:$dst),
2322 (MOV8mr addr:$dst,
2323 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2324 sub_8bit))>;
2325 def : Pat<(store VK4:$src, addr:$dst),
2326 (MOV8mr addr:$dst,
2327 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002328 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002329 def : Pat<(store VK8:$src, addr:$dst),
2330 (MOV8mr addr:$dst,
2331 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2332 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002333
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002334 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002335 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002336 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002337 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002338 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002339 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002340}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002341
Robert Khasanov74acbb72014-07-23 14:49:42 +00002342let Predicates = [HasAVX512] in {
2343 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002345 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002346 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002347 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2348 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002349}
2350let Predicates = [HasBWI] in {
2351 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2352 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002353 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2354 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002355 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2356 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002357 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2358 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002359}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002360
Robert Khasanov74acbb72014-07-23 14:49:42 +00002361let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002362 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002363 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2364 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002365
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002366 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002367 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002368
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002369 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2370 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2371
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002372 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002373 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002374 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2375 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002376 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002377
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002378 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002379 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002380 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2381 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002382 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002383
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002384 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002385 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002386
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002387 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002388 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002389
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002390 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002391 (EXTRACT_SUBREG
2392 (AND32ri8 (KMOVWrk
2393 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002394
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002395 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002396 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002397
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002398 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002399 (AND64ri8 (SUBREG_TO_REG (i64 0),
2400 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002401
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002402 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002403 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002404 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002405
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002406 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002407 (EXTRACT_SUBREG
2408 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2409 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002410
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002411 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002412 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002414def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2415 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2416def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2417 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2418def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2419 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2420def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2421 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2422def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2423 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2424def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2425 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002426
Igor Bregerd6c187b2016-01-27 08:43:25 +00002427def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2428def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2429def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2430
Igor Bregera77b14d2016-08-11 12:13:46 +00002431def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2432def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2433def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2434def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2435def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2436def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437
2438// Mask unary operation
2439// - KNOT
2440multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002441 RegisterClass KRC, SDPatternOperator OpNode,
2442 Predicate prd> {
2443 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002445 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 [(set KRC:$dst, (OpNode KRC:$src))]>;
2447}
2448
Robert Khasanov74acbb72014-07-23 14:49:42 +00002449multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2450 SDPatternOperator OpNode> {
2451 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2452 HasDQI>, VEX, PD;
2453 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2454 HasAVX512>, VEX, PS;
2455 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2456 HasBWI>, VEX, PD, VEX_W;
2457 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2458 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459}
2460
Robert Khasanov74acbb72014-07-23 14:49:42 +00002461defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002463multiclass avx512_mask_unop_int<string IntName, string InstName> {
2464 let Predicates = [HasAVX512] in
2465 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2466 (i16 GR16:$src)),
2467 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2468 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2469}
2470defm : avx512_mask_unop_int<"knot", "KNOT">;
2471
Robert Khasanov74acbb72014-07-23 14:49:42 +00002472let Predicates = [HasDQI] in
2473def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2474let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002476let Predicates = [HasBWI] in
2477def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2478let Predicates = [HasBWI] in
2479def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2480
2481// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002482let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2484 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485def : Pat<(not VK8:$src),
2486 (COPY_TO_REGCLASS
2487 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002488}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002489def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2490 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2491def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2492 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493
2494// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002495// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002497 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002498 Predicate prd, bit IsCommutable> {
2499 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2501 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002502 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2504}
2505
Robert Khasanov595683d2014-07-28 13:46:45 +00002506multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002507 SDPatternOperator OpNode, bit IsCommutable,
2508 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002509 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002510 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002511 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002512 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002513 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002514 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002515 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002516 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517}
2518
2519def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2520def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2521
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002522defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2523defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2524defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2525defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2526defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002527defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002528
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529multiclass avx512_mask_binop_int<string IntName, string InstName> {
2530 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002531 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2532 (i16 GR16:$src1), (i16 GR16:$src2)),
2533 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2534 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2535 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536}
2537
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538defm : avx512_mask_binop_int<"kand", "KAND">;
2539defm : avx512_mask_binop_int<"kandn", "KANDN">;
2540defm : avx512_mask_binop_int<"kor", "KOR">;
2541defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2542defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002543
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002544multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002545 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2546 // for the DQI set, this type is legal and KxxxB instruction is used
2547 let Predicates = [NoDQI] in
2548 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2549 (COPY_TO_REGCLASS
2550 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2551 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2552
2553 // All types smaller than 8 bits require conversion anyway
2554 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2555 (COPY_TO_REGCLASS (Inst
2556 (COPY_TO_REGCLASS VK1:$src1, VK16),
2557 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2558 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2559 (COPY_TO_REGCLASS (Inst
2560 (COPY_TO_REGCLASS VK2:$src1, VK16),
2561 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2562 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2563 (COPY_TO_REGCLASS (Inst
2564 (COPY_TO_REGCLASS VK4:$src1, VK16),
2565 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566}
2567
2568defm : avx512_binop_pat<and, KANDWrr>;
2569defm : avx512_binop_pat<andn, KANDNWrr>;
2570defm : avx512_binop_pat<or, KORWrr>;
2571defm : avx512_binop_pat<xnor, KXNORWrr>;
2572defm : avx512_binop_pat<xor, KXORWrr>;
2573
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002574def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2575 (KXNORWrr VK16:$src1, VK16:$src2)>;
2576def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002577 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002578def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002579 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002580def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002581 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002582
2583let Predicates = [NoDQI] in
2584def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2585 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2586 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2587
2588def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2589 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2590 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2591
2592def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2593 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2594 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2595
2596def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2597 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2598 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2599
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002600// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002601multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2602 RegisterClass KRCSrc, Predicate prd> {
2603 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002604 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002605 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2606 (ins KRC:$src1, KRC:$src2),
2607 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2608 VEX_4V, VEX_L;
2609
2610 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2611 (!cast<Instruction>(NAME##rr)
2612 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2613 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2614 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002615}
2616
Igor Bregera54a1a82015-09-08 13:10:00 +00002617defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2618defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2619defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002621// Mask bit testing
2622multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002623 SDNode OpNode, Predicate prd> {
2624 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002625 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002626 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2628}
2629
Igor Breger5ea0a6812015-08-31 13:30:19 +00002630multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2631 Predicate prdW = HasAVX512> {
2632 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2633 VEX, PD;
2634 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2635 VEX, PS;
2636 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2637 VEX, PS, VEX_W;
2638 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2639 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640}
2641
2642defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002643defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002644
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645// Mask shift
2646multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2647 SDNode OpNode> {
2648 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002649 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002650 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002651 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2653}
2654
2655multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2656 SDNode OpNode> {
2657 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002658 VEX, TAPD, VEX_W;
2659 let Predicates = [HasDQI] in
2660 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2661 VEX, TAPD;
2662 let Predicates = [HasBWI] in {
2663 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2664 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002665 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2666 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002667 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668}
2669
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002670defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2671defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002672
2673// Mask setting all 0s or 1s
2674multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2675 let Predicates = [HasAVX512] in
2676 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2677 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2678 [(set KRC:$dst, (VT Val))]>;
2679}
2680
2681multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002682 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002683 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002684 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2685 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002686}
2687
2688defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2689defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2690
2691// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2692let Predicates = [HasAVX512] in {
2693 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002694 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2695 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002696 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002697 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2698 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002699 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002700 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2701 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002702}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002703
2704// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2705multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2706 RegisterClass RC, ValueType VT> {
2707 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2708 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002709
Igor Bregerf1bd7612016-03-06 07:46:03 +00002710 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002711 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002712}
2713
2714defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2715defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2716defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2717defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2718defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2719
2720defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2721defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2722defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2723defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2724
2725defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2726defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2727defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2728
2729defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2730defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2731
2732defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733
Igor Breger999ac752016-03-08 15:21:25 +00002734def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002735 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002736 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2737 VK2))>;
2738def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002739 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002740 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2741 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002742def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2743 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002744def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2745 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002746def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2747 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2748
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002749
Igor Breger86724082016-08-14 05:25:07 +00002750// Patterns for kmask shift
2751multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2752 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002753 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002754 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002755 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002756 RC))>;
2757 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002758 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002759 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002760 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002761 RC))>;
2762}
2763
2764defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2765defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2766defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002767//===----------------------------------------------------------------------===//
2768// AVX-512 - Aligned and unaligned load and store
2769//
2770
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002771
2772multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002773 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002774 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775 let hasSideEffects = 0 in {
2776 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002777 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778 _.ExeDomain>, EVEX;
2779 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2780 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002781 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002782 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002783 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2784 (_.VT _.RC:$src),
2785 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002786 EVEX, EVEX_KZ;
2787
Craig Topper4e7b8882016-10-03 02:00:29 +00002788 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002790 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002791 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002792 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2793 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795 let Constraints = "$src0 = $dst" in {
2796 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2797 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2798 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2799 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002800 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002801 (_.VT _.RC:$src1),
2802 (_.VT _.RC:$src0))))], _.ExeDomain>,
2803 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002804 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002805 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2806 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002807 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2808 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002809 [(set _.RC:$dst, (_.VT
2810 (vselect _.KRCWM:$mask,
2811 (_.VT (bitconvert (ld_frag addr:$src1))),
2812 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002813 }
Craig Toppere1cac152016-06-07 07:27:54 +00002814 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2816 (ins _.KRCWM:$mask, _.MemOp:$src),
2817 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2818 "${dst} {${mask}} {z}, $src}",
2819 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2820 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2821 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002823 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2824 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2825
2826 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2827 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2828
2829 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2830 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2831 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002832}
2833
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002834multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2835 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002836 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002837 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002838 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002839 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002840
2841 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002842 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002843 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002844 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002845 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002846 }
2847}
2848
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002849multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2850 AVX512VLVectorVTInfo _,
2851 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002852 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002853 let Predicates = [prd] in
2854 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002855 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002856
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002857 let Predicates = [prd, HasVLX] in {
2858 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002859 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002860 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002861 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002862 }
2863}
2864
2865multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002866 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002867
Craig Topper99f6b622016-05-01 01:03:56 +00002868 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002869 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2870 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2871 [], _.ExeDomain>, EVEX;
2872 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2873 (ins _.KRCWM:$mask, _.RC:$src),
2874 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2875 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002876 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002877 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002878 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002879 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002880 "${dst} {${mask}} {z}, $src}",
2881 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002882 }
Igor Breger81b79de2015-11-19 07:43:43 +00002883
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002884 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002885 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002886 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002887 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002888 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2889 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2890 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002891
2892 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2893 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2894 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002895}
2896
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002897
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002898multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2899 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002900 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002901 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2902 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002903
2904 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002905 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2906 masked_store_unaligned>, EVEX_V256;
2907 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2908 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002909 }
2910}
2911
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002912multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2913 AVX512VLVectorVTInfo _, Predicate prd> {
2914 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002915 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2916 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002917
2918 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002919 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2920 masked_store_aligned256>, EVEX_V256;
2921 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2922 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002923 }
2924}
2925
2926defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2927 HasAVX512>,
2928 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2929 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2930
2931defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2932 HasAVX512>,
2933 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2934 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2935
Craig Topperc9293492016-02-26 06:50:29 +00002936defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002937 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002938 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002939 PS, EVEX_CD8<32, CD8VF>;
2940
Craig Topper4e7b8882016-10-03 02:00:29 +00002941defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002942 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002943 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2944 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002945
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002946defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2947 HasAVX512>,
2948 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2949 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002950
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002951defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2952 HasAVX512>,
2953 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2954 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002955
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002956defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2957 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002958 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2959
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002960defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2961 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002962 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2963
Craig Topperc9293492016-02-26 06:50:29 +00002964defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002965 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002966 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002967 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2968
Craig Topperc9293492016-02-26 06:50:29 +00002969defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002970 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002971 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002972 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002973
Craig Topperd875d6b2016-09-29 06:07:09 +00002974// Special instructions to help with spilling when we don't have VLX. We need
2975// to load or store from a ZMM register instead. These are converted in
2976// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002977let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002978 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2979def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2980 "", []>;
2981def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2982 "", []>;
2983def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2984 "", []>;
2985def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2986 "", []>;
2987}
2988
2989let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002990def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002991 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002992def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002993 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002994def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002995 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002996def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002997 "", []>;
2998}
2999
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003000def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003001 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003002 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003003 VK8), VR512:$src)>;
3004
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003005def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003006 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003007 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003008
Craig Topper33c550c2016-05-22 00:39:30 +00003009// These patterns exist to prevent the above patterns from introducing a second
3010// mask inversion when one already exists.
3011def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3012 (bc_v8i64 (v16i32 immAllZerosV)),
3013 (v8i64 VR512:$src))),
3014 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3015def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3016 (v16i32 immAllZerosV),
3017 (v16i32 VR512:$src))),
3018 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3019
Craig Topper14aa2662016-08-11 06:04:04 +00003020let Predicates = [HasVLX, NoBWI] in {
3021 // 128-bit load/store without BWI.
3022 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3023 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
3024 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3025 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
3026 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3027 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
3028 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3029 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
3030
3031 // 256-bit load/store without BWI.
3032 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
3033 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3034 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
3035 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3036 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
3037 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3038 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
3039 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3040}
3041
Craig Topper95bdabd2016-05-22 23:44:33 +00003042let Predicates = [HasVLX] in {
3043 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3044 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3045 def : Pat<(alignedstore (v2f64 (extract_subvector
3046 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3047 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3048 def : Pat<(alignedstore (v4f32 (extract_subvector
3049 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3050 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3051 def : Pat<(alignedstore (v2i64 (extract_subvector
3052 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3053 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3054 def : Pat<(alignedstore (v4i32 (extract_subvector
3055 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3056 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3057 def : Pat<(alignedstore (v8i16 (extract_subvector
3058 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3059 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3060 def : Pat<(alignedstore (v16i8 (extract_subvector
3061 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3062 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3063
3064 def : Pat<(store (v2f64 (extract_subvector
3065 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3066 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3067 def : Pat<(store (v4f32 (extract_subvector
3068 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3069 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3070 def : Pat<(store (v2i64 (extract_subvector
3071 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3072 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3073 def : Pat<(store (v4i32 (extract_subvector
3074 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3075 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3076 def : Pat<(store (v8i16 (extract_subvector
3077 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3078 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3079 def : Pat<(store (v16i8 (extract_subvector
3080 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3081 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3082
3083 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3084 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3085 def : Pat<(alignedstore (v2f64 (extract_subvector
3086 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3087 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3088 def : Pat<(alignedstore (v4f32 (extract_subvector
3089 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3090 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3091 def : Pat<(alignedstore (v2i64 (extract_subvector
3092 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3093 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3094 def : Pat<(alignedstore (v4i32 (extract_subvector
3095 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3096 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3097 def : Pat<(alignedstore (v8i16 (extract_subvector
3098 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3099 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3100 def : Pat<(alignedstore (v16i8 (extract_subvector
3101 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3102 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3103
3104 def : Pat<(store (v2f64 (extract_subvector
3105 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3106 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3107 def : Pat<(store (v4f32 (extract_subvector
3108 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3109 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3110 def : Pat<(store (v2i64 (extract_subvector
3111 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3112 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3113 def : Pat<(store (v4i32 (extract_subvector
3114 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3115 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3116 def : Pat<(store (v8i16 (extract_subvector
3117 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3118 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3119 def : Pat<(store (v16i8 (extract_subvector
3120 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3121 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3122
3123 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3124 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3125 def : Pat<(alignedstore (v4f64 (extract_subvector
3126 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3127 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3128 def : Pat<(alignedstore (v8f32 (extract_subvector
3129 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3130 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3131 def : Pat<(alignedstore (v4i64 (extract_subvector
3132 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3133 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3134 def : Pat<(alignedstore (v8i32 (extract_subvector
3135 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3136 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3137 def : Pat<(alignedstore (v16i16 (extract_subvector
3138 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3139 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3140 def : Pat<(alignedstore (v32i8 (extract_subvector
3141 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3142 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3143
3144 def : Pat<(store (v4f64 (extract_subvector
3145 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3146 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3147 def : Pat<(store (v8f32 (extract_subvector
3148 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3149 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3150 def : Pat<(store (v4i64 (extract_subvector
3151 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3152 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3153 def : Pat<(store (v8i32 (extract_subvector
3154 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3155 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3156 def : Pat<(store (v16i16 (extract_subvector
3157 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3158 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3159 def : Pat<(store (v32i8 (extract_subvector
3160 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3161 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3162}
3163
3164
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165// Move Int Doubleword to Packed Double Int
3166//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003167def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003168 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169 [(set VR128X:$dst,
3170 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003171 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003172def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003173 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174 [(set VR128X:$dst,
3175 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003176 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003177def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003178 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179 [(set VR128X:$dst,
3180 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003181 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003182let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3183def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3184 (ins i64mem:$src),
3185 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003186 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003187let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003188def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003189 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003190 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003192def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003193 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003194 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003196def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003197 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003198 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3200 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003201}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003202
3203// Move Int Doubleword to Single Scalar
3204//
Craig Topper88adf2a2013-10-12 05:41:08 +00003205let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003206def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003207 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003208 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003209 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003211def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003212 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003213 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003214 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003215}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003216
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003217// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003219def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003220 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003221 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003222 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003223 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003224def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003225 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003226 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003227 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003228 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003229 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003231// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232//
3233def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003234 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3236 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003237 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238 Requires<[HasAVX512, In64BitMode]>;
3239
Craig Topperc648c9b2015-12-28 06:11:42 +00003240let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3241def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3242 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003243 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003244 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245
Craig Topperc648c9b2015-12-28 06:11:42 +00003246def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3247 (ins i64mem:$dst, VR128X:$src),
3248 "vmovq\t{$src, $dst|$dst, $src}",
3249 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3250 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003251 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003252 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3253
3254let hasSideEffects = 0 in
3255def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3256 (ins VR128X:$src),
3257 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003258 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003259
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003260// Move Scalar Single to Double Int
3261//
Craig Topper88adf2a2013-10-12 05:41:08 +00003262let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003263def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003264 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003265 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003267 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003268def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003269 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003270 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003271 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003272 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003273}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274
3275// Move Quadword Int to Packed Quadword Int
3276//
Craig Topperc648c9b2015-12-28 06:11:42 +00003277def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003278 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003279 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280 [(set VR128X:$dst,
3281 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003282 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003283
3284//===----------------------------------------------------------------------===//
3285// AVX-512 MOVSS, MOVSD
3286//===----------------------------------------------------------------------===//
3287
Craig Topperc7de3a12016-07-29 02:49:08 +00003288multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003289 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003290 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3291 (ins _.RC:$src1, _.FRC:$src2),
3292 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3293 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3294 (scalar_to_vector _.FRC:$src2))))],
3295 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3296 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3297 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3298 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3299 "$dst {${mask}} {z}, $src1, $src2}"),
3300 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3301 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3302 _.ImmAllZerosV)))],
3303 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3304 let Constraints = "$src0 = $dst" in
3305 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3306 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3307 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3308 "$dst {${mask}}, $src1, $src2}"),
3309 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3310 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3311 (_.VT _.RC:$src0))))],
3312 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003313 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003314 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3315 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3316 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3317 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3318 let mayLoad = 1, hasSideEffects = 0 in {
3319 let Constraints = "$src0 = $dst" in
3320 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3321 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3322 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3323 "$dst {${mask}}, $src}"),
3324 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3325 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3326 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3327 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3328 "$dst {${mask}} {z}, $src}"),
3329 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003330 }
Craig Toppere1cac152016-06-07 07:27:54 +00003331 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3332 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3333 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3334 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003335 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003336 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3337 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3338 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3339 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340}
3341
Asaf Badouh41ecf462015-12-06 13:26:56 +00003342defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3343 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003344
Asaf Badouh41ecf462015-12-06 13:26:56 +00003345defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3346 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003347
Craig Topper74ed0872016-05-18 06:55:59 +00003348def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003349 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003350 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003351
Craig Topper74ed0872016-05-18 06:55:59 +00003352def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003353 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003354 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003355
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003356def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3357 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3358 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3359
Craig Topper99f6b622016-05-01 01:03:56 +00003360let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003361defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3362 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3363 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3364 XS, EVEX_4V, VEX_LIG;
3365
Craig Topper99f6b622016-05-01 01:03:56 +00003366let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003367defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3368 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3369 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3370 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003371
3372let Predicates = [HasAVX512] in {
3373 let AddedComplexity = 15 in {
3374 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3375 // MOVS{S,D} to the lower bits.
3376 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3377 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3378 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3379 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3380 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3381 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3382 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3383 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003384 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385
3386 // Move low f32 and clear high bits.
3387 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3388 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003389 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003390 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3391 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3392 (SUBREG_TO_REG (i32 0),
3393 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003394 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003395 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3396 (SUBREG_TO_REG (i32 0),
3397 (VMOVSSZrr (v4f32 (V_SET0)),
3398 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3399 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3400 (SUBREG_TO_REG (i32 0),
3401 (VMOVSSZrr (v4i32 (V_SET0)),
3402 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403
3404 let AddedComplexity = 20 in {
3405 // MOVSSrm zeros the high parts of the register; represent this
3406 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3407 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3408 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3409 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3410 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3411 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3412 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003413 def : Pat<(v4f32 (X86vzload addr:$src)),
3414 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415
3416 // MOVSDrm zeros the high parts of the register; represent this
3417 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3418 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3419 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3420 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3421 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3422 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3423 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3424 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3425 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3426 def : Pat<(v2f64 (X86vzload addr:$src)),
3427 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3428
3429 // Represent the same patterns above but in the form they appear for
3430 // 256-bit types
3431 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3432 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003433 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003434 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3435 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3436 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003437 def : Pat<(v8f32 (X86vzload addr:$src)),
3438 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003439 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3440 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3441 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003442 def : Pat<(v4f64 (X86vzload addr:$src)),
3443 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003444
3445 // Represent the same patterns above but in the form they appear for
3446 // 512-bit types
3447 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3448 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3449 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3450 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3451 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3452 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003453 def : Pat<(v16f32 (X86vzload addr:$src)),
3454 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003455 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3456 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3457 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003458 def : Pat<(v8f64 (X86vzload addr:$src)),
3459 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460 }
3461 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3462 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3463 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3464 FR32X:$src)), sub_xmm)>;
3465 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3466 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3467 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3468 FR64X:$src)), sub_xmm)>;
3469 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3470 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003471 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003472
3473 // Move low f64 and clear high bits.
3474 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3475 (SUBREG_TO_REG (i32 0),
3476 (VMOVSDZrr (v2f64 (V_SET0)),
3477 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003478 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3479 (SUBREG_TO_REG (i32 0),
3480 (VMOVSDZrr (v2f64 (V_SET0)),
3481 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003482
3483 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3484 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3485 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003486 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3487 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3488 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003489
3490 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003491 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003492 addr:$dst),
3493 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003494
3495 // Shuffle with VMOVSS
3496 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3497 (VMOVSSZrr (v4i32 VR128X:$src1),
3498 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3499 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3500 (VMOVSSZrr (v4f32 VR128X:$src1),
3501 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3502
3503 // 256-bit variants
3504 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3505 (SUBREG_TO_REG (i32 0),
3506 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3507 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3508 sub_xmm)>;
3509 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3510 (SUBREG_TO_REG (i32 0),
3511 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3512 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3513 sub_xmm)>;
3514
3515 // Shuffle with VMOVSD
3516 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3517 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3518 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3519 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3520 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3521 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3522 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3523 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3524
3525 // 256-bit variants
3526 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3527 (SUBREG_TO_REG (i32 0),
3528 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3529 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3530 sub_xmm)>;
3531 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3532 (SUBREG_TO_REG (i32 0),
3533 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3534 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3535 sub_xmm)>;
3536
3537 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3538 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3539 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3540 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3541 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3542 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3543 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3544 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3545}
3546
3547let AddedComplexity = 15 in
3548def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3549 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003550 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003551 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003552 (v2i64 VR128X:$src))))],
3553 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3554
Igor Breger4ec5abf2015-11-03 07:30:17 +00003555let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003556def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3557 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003558 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 [(set VR128X:$dst, (v2i64 (X86vzmovl
3560 (loadv2i64 addr:$src))))],
3561 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3562 EVEX_CD8<8, CD8VT8>;
3563
3564let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003565 let AddedComplexity = 15 in {
3566 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3567 (VMOVDI2PDIZrr GR32:$src)>;
3568
3569 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3570 (VMOV64toPQIZrr GR64:$src)>;
3571
3572 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3573 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3574 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003575
3576 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3577 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3578 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3581 let AddedComplexity = 20 in {
3582 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3583 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003584 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3585 (VMOVDI2PDIZrm addr:$src)>;
3586 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3587 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003588 def : Pat<(v4i32 (X86vzload addr:$src)),
3589 (VMOVDI2PDIZrm addr:$src)>;
3590 def : Pat<(v8i32 (X86vzload addr:$src)),
3591 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003593 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003595 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003596 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003597 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003598 def : Pat<(v4i64 (X86vzload addr:$src)),
3599 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003600 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3603 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3604 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3605 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003606 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3607 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3608 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3609
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003610 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003611 def : Pat<(v16i32 (X86vzload addr:$src)),
3612 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003613 def : Pat<(v8i64 (X86vzload addr:$src)),
3614 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003615}
3616
3617def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3618 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3619
3620def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3621 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3622
3623def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3624 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3625
3626def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3627 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3628
3629//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003630// AVX-512 - Non-temporals
3631//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003632let SchedRW = [WriteLoad] in {
3633 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3634 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3635 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3636 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3637 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003638
Craig Topper2f90c1f2016-06-07 07:27:57 +00003639 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003640 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003641 (ins i256mem:$src),
3642 "vmovntdqa\t{$src, $dst|$dst, $src}",
3643 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3644 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3645 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003646
Robert Khasanoved882972014-08-13 10:46:00 +00003647 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003648 (ins i128mem:$src),
3649 "vmovntdqa\t{$src, $dst|$dst, $src}",
3650 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3651 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3652 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003653 }
Adam Nemetefd07852014-06-18 16:51:10 +00003654}
3655
Igor Bregerd3341f52016-01-20 13:11:47 +00003656multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3657 PatFrag st_frag = alignednontemporalstore,
3658 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003659 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003660 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003661 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003662 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3663 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003664}
3665
Igor Bregerd3341f52016-01-20 13:11:47 +00003666multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3667 AVX512VLVectorVTInfo VTInfo> {
3668 let Predicates = [HasAVX512] in
3669 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003670
Igor Bregerd3341f52016-01-20 13:11:47 +00003671 let Predicates = [HasAVX512, HasVLX] in {
3672 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3673 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003674 }
3675}
3676
Igor Bregerd3341f52016-01-20 13:11:47 +00003677defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3678defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3679defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003680
Craig Topper707c89c2016-05-08 23:43:17 +00003681let Predicates = [HasAVX512], AddedComplexity = 400 in {
3682 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3683 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3684 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3685 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3686 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3687 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003688
3689 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3690 (VMOVNTDQAZrm addr:$src)>;
3691 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3692 (VMOVNTDQAZrm addr:$src)>;
3693 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3694 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003695 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003696 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003697 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003698 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003699 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003700 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003701}
3702
Craig Topperc41320d2016-05-08 23:08:45 +00003703let Predicates = [HasVLX], AddedComplexity = 400 in {
3704 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3705 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3706 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3707 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3708 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3709 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3710
Simon Pilgrim9a896232016-06-07 13:34:24 +00003711 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3712 (VMOVNTDQAZ256rm addr:$src)>;
3713 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3714 (VMOVNTDQAZ256rm addr:$src)>;
3715 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3716 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003717 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003718 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003719 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003720 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003721 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003722 (VMOVNTDQAZ256rm addr:$src)>;
3723
Craig Topperc41320d2016-05-08 23:08:45 +00003724 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3725 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3726 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3727 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3728 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3729 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003730
3731 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3732 (VMOVNTDQAZ128rm addr:$src)>;
3733 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3734 (VMOVNTDQAZ128rm addr:$src)>;
3735 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3736 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003737 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003738 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003739 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003740 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003741 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003742 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003743}
3744
Adam Nemet7f62b232014-06-10 16:39:53 +00003745//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003746// AVX-512 - Integer arithmetic
3747//
3748multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003749 X86VectorVTInfo _, OpndItins itins,
3750 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003751 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003752 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003753 "$src2, $src1", "$src1, $src2",
3754 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003755 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003756 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003757
Craig Toppere1cac152016-06-07 07:27:54 +00003758 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3759 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3760 "$src2, $src1", "$src1, $src2",
3761 (_.VT (OpNode _.RC:$src1,
3762 (bitconvert (_.LdFrag addr:$src2)))),
3763 itins.rm>,
3764 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003765}
3766
3767multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3768 X86VectorVTInfo _, OpndItins itins,
3769 bit IsCommutable = 0> :
3770 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003771 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3772 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3773 "${src2}"##_.BroadcastStr##", $src1",
3774 "$src1, ${src2}"##_.BroadcastStr,
3775 (_.VT (OpNode _.RC:$src1,
3776 (X86VBroadcast
3777 (_.ScalarLdFrag addr:$src2)))),
3778 itins.rm>,
3779 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003780}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003781
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003782multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3783 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3784 Predicate prd, bit IsCommutable = 0> {
3785 let Predicates = [prd] in
3786 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3787 IsCommutable>, EVEX_V512;
3788
3789 let Predicates = [prd, HasVLX] in {
3790 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3791 IsCommutable>, EVEX_V256;
3792 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3793 IsCommutable>, EVEX_V128;
3794 }
3795}
3796
Robert Khasanov545d1b72014-10-14 14:36:19 +00003797multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3798 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3799 Predicate prd, bit IsCommutable = 0> {
3800 let Predicates = [prd] in
3801 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3802 IsCommutable>, EVEX_V512;
3803
3804 let Predicates = [prd, HasVLX] in {
3805 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3806 IsCommutable>, EVEX_V256;
3807 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3808 IsCommutable>, EVEX_V128;
3809 }
3810}
3811
3812multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3813 OpndItins itins, Predicate prd,
3814 bit IsCommutable = 0> {
3815 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3816 itins, prd, IsCommutable>,
3817 VEX_W, EVEX_CD8<64, CD8VF>;
3818}
3819
3820multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3821 OpndItins itins, Predicate prd,
3822 bit IsCommutable = 0> {
3823 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3824 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3825}
3826
3827multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3828 OpndItins itins, Predicate prd,
3829 bit IsCommutable = 0> {
3830 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3831 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3832}
3833
3834multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3835 OpndItins itins, Predicate prd,
3836 bit IsCommutable = 0> {
3837 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3838 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3839}
3840
3841multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3842 SDNode OpNode, OpndItins itins, Predicate prd,
3843 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003844 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003845 IsCommutable>;
3846
Igor Bregerf2460112015-07-26 14:41:44 +00003847 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003848 IsCommutable>;
3849}
3850
3851multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3852 SDNode OpNode, OpndItins itins, Predicate prd,
3853 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003854 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003855 IsCommutable>;
3856
Igor Bregerf2460112015-07-26 14:41:44 +00003857 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003858 IsCommutable>;
3859}
3860
3861multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3862 bits<8> opc_d, bits<8> opc_q,
3863 string OpcodeStr, SDNode OpNode,
3864 OpndItins itins, bit IsCommutable = 0> {
3865 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3866 itins, HasAVX512, IsCommutable>,
3867 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3868 itins, HasBWI, IsCommutable>;
3869}
3870
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003871multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003872 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003873 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3874 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003875 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003876 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003877 "$src2, $src1","$src1, $src2",
3878 (_Dst.VT (OpNode
3879 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003880 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003881 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003882 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003883 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3884 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3885 "$src2, $src1", "$src1, $src2",
3886 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3887 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003888 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003889 AVX512BIBase, EVEX_4V;
3890
3891 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3892 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3893 OpcodeStr,
3894 "${src2}"##_Brdct.BroadcastStr##", $src1",
3895 "$src1, ${src2}"##_Dst.BroadcastStr,
3896 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3897 (_Brdct.VT (X86VBroadcast
3898 (_Brdct.ScalarLdFrag addr:$src2)))))),
3899 itins.rm>,
3900 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003901}
3902
Robert Khasanov545d1b72014-10-14 14:36:19 +00003903defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3904 SSE_INTALU_ITINS_P, 1>;
3905defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3906 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003907defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3908 SSE_INTALU_ITINS_P, HasBWI, 1>;
3909defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3910 SSE_INTALU_ITINS_P, HasBWI, 0>;
3911defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003912 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003913defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003914 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003915defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003916 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003917defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003918 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003919defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003920 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003921defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003922 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003923defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003924 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003925defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003926 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003927defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003928 SSE_INTALU_ITINS_P, HasBWI, 1>;
3929
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003930multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003931 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3932 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3933 let Predicates = [prd] in
3934 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3935 _SrcVTInfo.info512, _DstVTInfo.info512,
3936 v8i64_info, IsCommutable>,
3937 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3938 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003939 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003940 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003941 v4i64x_info, IsCommutable>,
3942 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003943 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003944 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003945 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003946 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3947 }
Michael Liao66233b72015-08-06 09:06:20 +00003948}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003949
3950defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003951 avx512vl_i32_info, avx512vl_i64_info,
3952 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003953defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003954 avx512vl_i32_info, avx512vl_i64_info,
3955 X86pmuludq, HasAVX512, 1>;
3956defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3957 avx512vl_i8_info, avx512vl_i8_info,
3958 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003959
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003960multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3961 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003962 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3963 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3964 OpcodeStr,
3965 "${src2}"##_Src.BroadcastStr##", $src1",
3966 "$src1, ${src2}"##_Src.BroadcastStr,
3967 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3968 (_Src.VT (X86VBroadcast
3969 (_Src.ScalarLdFrag addr:$src2))))))>,
3970 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003971}
3972
Michael Liao66233b72015-08-06 09:06:20 +00003973multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3974 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003975 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003976 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003977 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003978 "$src2, $src1","$src1, $src2",
3979 (_Dst.VT (OpNode
3980 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003981 (_Src.VT _Src.RC:$src2))),
3982 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003983 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003984 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3985 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3986 "$src2, $src1", "$src1, $src2",
3987 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3988 (bitconvert (_Src.LdFrag addr:$src2))))>,
3989 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003990}
3991
3992multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3993 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003994 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003995 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3996 v32i16_info>,
3997 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3998 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003999 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004000 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4001 v16i16x_info>,
4002 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4003 v16i16x_info>, EVEX_V256;
4004 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4005 v8i16x_info>,
4006 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4007 v8i16x_info>, EVEX_V128;
4008 }
4009}
4010multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4011 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004012 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004013 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4014 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004015 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004016 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4017 v32i8x_info>, EVEX_V256;
4018 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4019 v16i8x_info>, EVEX_V128;
4020 }
4021}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004022
4023multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4024 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004025 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004026 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004027 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004028 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004029 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004030 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004031 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004032 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004033 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004034 }
4035}
4036
Craig Topperb6da6542016-05-01 17:38:32 +00004037defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4038defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4039defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4040defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004041
Craig Topper5acb5a12016-05-01 06:24:57 +00004042defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4043 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4044defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004045 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004046
Igor Bregerf2460112015-07-26 14:41:44 +00004047defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004048 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004049defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004050 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004051defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004052 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004053
Igor Bregerf2460112015-07-26 14:41:44 +00004054defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004055 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004056defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004057 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004058defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004059 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004060
Igor Bregerf2460112015-07-26 14:41:44 +00004061defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004062 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004063defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004064 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004065defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004066 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004067
Igor Bregerf2460112015-07-26 14:41:44 +00004068defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004069 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004070defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004071 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004072defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004073 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004074
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004075// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4076let Predicates = [HasDQI, NoVLX] in {
4077 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4078 (EXTRACT_SUBREG
4079 (VPMULLQZrr
4080 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4081 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4082 sub_ymm)>;
4083
4084 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4085 (EXTRACT_SUBREG
4086 (VPMULLQZrr
4087 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4088 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4089 sub_xmm)>;
4090}
4091
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093// AVX-512 Logical Instructions
4094//===----------------------------------------------------------------------===//
4095
Craig Topperabe80cc2016-08-28 06:06:28 +00004096multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4097 X86VectorVTInfo _, OpndItins itins,
4098 bit IsCommutable = 0> {
4099 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4100 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4101 "$src2, $src1", "$src1, $src2",
4102 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4103 (bitconvert (_.VT _.RC:$src2)))),
4104 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4105 _.RC:$src2)))),
4106 itins.rr, IsCommutable>,
4107 AVX512BIBase, EVEX_4V;
4108
4109 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4110 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4111 "$src2, $src1", "$src1, $src2",
4112 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4113 (bitconvert (_.LdFrag addr:$src2)))),
4114 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4115 (bitconvert (_.LdFrag addr:$src2)))))),
4116 itins.rm>,
4117 AVX512BIBase, EVEX_4V;
4118}
4119
4120multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4121 X86VectorVTInfo _, OpndItins itins,
4122 bit IsCommutable = 0> :
4123 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4124 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4125 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4126 "${src2}"##_.BroadcastStr##", $src1",
4127 "$src1, ${src2}"##_.BroadcastStr,
4128 (_.i64VT (OpNode _.RC:$src1,
4129 (bitconvert
4130 (_.VT (X86VBroadcast
4131 (_.ScalarLdFrag addr:$src2)))))),
4132 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4133 (bitconvert
4134 (_.VT (X86VBroadcast
4135 (_.ScalarLdFrag addr:$src2)))))))),
4136 itins.rm>,
4137 AVX512BIBase, EVEX_4V, EVEX_B;
4138}
4139
4140multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4141 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4142 Predicate prd, bit IsCommutable = 0> {
4143 let Predicates = [prd] in
4144 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4145 IsCommutable>, EVEX_V512;
4146
4147 let Predicates = [prd, HasVLX] in {
4148 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4149 IsCommutable>, EVEX_V256;
4150 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4151 IsCommutable>, EVEX_V128;
4152 }
4153}
4154
4155multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4156 OpndItins itins, Predicate prd,
4157 bit IsCommutable = 0> {
4158 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4159 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4160}
4161
4162multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4163 OpndItins itins, Predicate prd,
4164 bit IsCommutable = 0> {
4165 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4166 itins, prd, IsCommutable>,
4167 VEX_W, EVEX_CD8<64, CD8VF>;
4168}
4169
4170multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4171 SDNode OpNode, OpndItins itins, Predicate prd,
4172 bit IsCommutable = 0> {
4173 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4174 IsCommutable>;
4175
4176 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4177 IsCommutable>;
4178}
4179
4180defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004181 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004182defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004183 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004184defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004185 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004186defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004187 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188
4189//===----------------------------------------------------------------------===//
4190// AVX-512 FP arithmetic
4191//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004192multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4193 SDNode OpNode, SDNode VecNode, OpndItins itins,
4194 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004195 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004196 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4197 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4198 "$src2, $src1", "$src1, $src2",
4199 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4200 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004201 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004202
4203 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004204 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004205 "$src2, $src1", "$src1, $src2",
4206 (VecNode (_.VT _.RC:$src1),
4207 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4208 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004209 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004210 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004211 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004212 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004213 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4214 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004215 itins.rr> {
4216 let isCommutable = IsCommutable;
4217 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004218 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004219 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004220 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4221 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004222 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004223 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004224 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004225}
4226
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004227multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004228 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004229 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004230 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4231 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4232 "$rc, $src2, $src1", "$src1, $src2, $rc",
4233 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004234 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004235 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004236}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004237multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4238 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004239 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004240 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4241 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004242 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004243 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004244 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245}
4246
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004247multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4248 SDNode VecNode,
4249 SizeItins itins, bit IsCommutable> {
4250 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4251 itins.s, IsCommutable>,
4252 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4253 itins.s, IsCommutable>,
4254 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4255 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4256 itins.d, IsCommutable>,
4257 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4258 itins.d, IsCommutable>,
4259 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4260}
4261
4262multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4263 SDNode VecNode,
4264 SizeItins itins, bit IsCommutable> {
4265 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4266 itins.s, IsCommutable>,
4267 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4268 itins.s, IsCommutable>,
4269 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4270 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4271 itins.d, IsCommutable>,
4272 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4273 itins.d, IsCommutable>,
4274 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4275}
4276defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004277defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004278defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004279defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004280defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4281defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4282
4283// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4284// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4285multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4286 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004287 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004288 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4289 (ins _.FRC:$src1, _.FRC:$src2),
4290 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4291 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004292 itins.rr> {
4293 let isCommutable = 1;
4294 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004295 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4296 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4297 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4298 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4299 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4300 }
4301}
4302defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4303 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4304 EVEX_CD8<32, CD8VT1>;
4305
4306defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4307 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4308 EVEX_CD8<64, CD8VT1>;
4309
4310defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4311 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4312 EVEX_CD8<32, CD8VT1>;
4313
4314defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4315 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4316 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004318multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004319 X86VectorVTInfo _, OpndItins itins,
4320 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004321 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004322 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4323 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4324 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004325 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4326 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004327 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4328 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4329 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004330 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4331 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004332 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4333 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4334 "${src2}"##_.BroadcastStr##", $src1",
4335 "$src1, ${src2}"##_.BroadcastStr,
4336 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004337 (_.ScalarLdFrag addr:$src2)))),
4338 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004339 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004340}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004341
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004342multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004343 X86VectorVTInfo _> {
4344 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004345 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4346 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4347 "$rc, $src2, $src1", "$src1, $src2, $rc",
4348 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4349 EVEX_4V, EVEX_B, EVEX_RC;
4350}
4351
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004352
4353multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004354 X86VectorVTInfo _> {
4355 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004356 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4357 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4358 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4359 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4360 EVEX_4V, EVEX_B;
4361}
4362
Michael Liao66233b72015-08-06 09:06:20 +00004363multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004364 Predicate prd, SizeItins itins,
4365 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004366 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004367 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004368 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004369 EVEX_CD8<32, CD8VF>;
4370 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004371 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004372 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004373 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004374
Robert Khasanov595e5982014-10-29 15:43:02 +00004375 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004376 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004377 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004378 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004379 EVEX_CD8<32, CD8VF>;
4380 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004381 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004382 EVEX_CD8<32, CD8VF>;
4383 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004384 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004385 EVEX_CD8<64, CD8VF>;
4386 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004387 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004388 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004389 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004390}
4391
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004392multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004393 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004394 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004395 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004396 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4397}
4398
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004399multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004400 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004401 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004402 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004403 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4404}
4405
Craig Topper9433f972016-08-02 06:16:53 +00004406defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4407 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004408 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004409defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4410 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004411 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004412defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004413 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004414defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004415 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004416defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4417 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004418 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004419defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4420 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004421 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004422let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004423 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4424 SSE_ALU_ITINS_P, 1>;
4425 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4426 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004427}
Craig Topper9433f972016-08-02 06:16:53 +00004428defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4429 SSE_ALU_ITINS_P, 1>;
4430defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4431 SSE_ALU_ITINS_P, 0>;
4432defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4433 SSE_ALU_ITINS_P, 1>;
4434defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4435 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004436
Craig Topper8f6827c2016-08-31 05:37:52 +00004437// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004438multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4439 X86VectorVTInfo _, Predicate prd> {
4440let Predicates = [prd] in {
4441 // Masked register-register logical operations.
4442 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4443 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4444 _.RC:$src0)),
4445 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4446 _.RC:$src1, _.RC:$src2)>;
4447 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4448 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4449 _.ImmAllZerosV)),
4450 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4451 _.RC:$src2)>;
4452 // Masked register-memory logical operations.
4453 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4454 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4455 (load addr:$src2)))),
4456 _.RC:$src0)),
4457 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4458 _.RC:$src1, addr:$src2)>;
4459 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4460 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4461 _.ImmAllZerosV)),
4462 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4463 addr:$src2)>;
4464 // Register-broadcast logical operations.
4465 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4466 (bitconvert (_.VT (X86VBroadcast
4467 (_.ScalarLdFrag addr:$src2)))))),
4468 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4469 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4470 (bitconvert
4471 (_.i64VT (OpNode _.RC:$src1,
4472 (bitconvert (_.VT
4473 (X86VBroadcast
4474 (_.ScalarLdFrag addr:$src2))))))),
4475 _.RC:$src0)),
4476 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4477 _.RC:$src1, addr:$src2)>;
4478 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4479 (bitconvert
4480 (_.i64VT (OpNode _.RC:$src1,
4481 (bitconvert (_.VT
4482 (X86VBroadcast
4483 (_.ScalarLdFrag addr:$src2))))))),
4484 _.ImmAllZerosV)),
4485 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4486 _.RC:$src1, addr:$src2)>;
4487}
Craig Topper8f6827c2016-08-31 05:37:52 +00004488}
4489
Craig Topper45d65032016-09-02 05:29:13 +00004490multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4491 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4492 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4493 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4494 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4495 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4496 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004497}
4498
Craig Topper45d65032016-09-02 05:29:13 +00004499defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4500defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4501defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4502defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4503
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004504multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4505 X86VectorVTInfo _> {
4506 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4507 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4508 "$src2, $src1", "$src1, $src2",
4509 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004510 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4511 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4512 "$src2, $src1", "$src1, $src2",
4513 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4514 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4515 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4516 "${src2}"##_.BroadcastStr##", $src1",
4517 "$src1, ${src2}"##_.BroadcastStr,
4518 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4519 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4520 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004521}
4522
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004523multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4524 X86VectorVTInfo _> {
4525 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4526 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4527 "$src2, $src1", "$src1, $src2",
4528 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004529 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4530 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4531 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004532 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004533 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4534 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004535}
4536
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004537multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004538 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004539 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4540 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004541 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004542 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4543 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004544 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4545 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004546 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004547 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4548 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004549 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4550
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004551 // Define only if AVX512VL feature is present.
4552 let Predicates = [HasVLX] in {
4553 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4554 EVEX_V128, EVEX_CD8<32, CD8VF>;
4555 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4556 EVEX_V256, EVEX_CD8<32, CD8VF>;
4557 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4558 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4559 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4560 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4561 }
4562}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004563defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004564
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004565//===----------------------------------------------------------------------===//
4566// AVX-512 VPTESTM instructions
4567//===----------------------------------------------------------------------===//
4568
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004569multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4570 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004571 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004572 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4573 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4574 "$src2, $src1", "$src1, $src2",
4575 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4576 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004577 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4578 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4579 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004580 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004581 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4582 EVEX_4V,
4583 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004584}
4585
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004586multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4587 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004588 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4589 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4590 "${src2}"##_.BroadcastStr##", $src1",
4591 "$src1, ${src2}"##_.BroadcastStr,
4592 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4593 (_.ScalarLdFrag addr:$src2))))>,
4594 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004595}
Igor Bregerfca0a342016-01-28 13:19:25 +00004596
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004597// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004598multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4599 X86VectorVTInfo _, string Suffix> {
4600 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4601 (_.KVT (COPY_TO_REGCLASS
4602 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004603 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004604 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004605 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004606 _.RC:$src2, _.SubRegIdx)),
4607 _.KRC))>;
4608}
4609
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004610multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004611 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004612 let Predicates = [HasAVX512] in
4613 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4614 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4615
4616 let Predicates = [HasAVX512, HasVLX] in {
4617 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4618 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4619 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4620 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4621 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004622 let Predicates = [HasAVX512, NoVLX] in {
4623 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4624 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004625 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004626}
4627
4628multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4629 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004630 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004631 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004632 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004633}
4634
4635multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4636 SDNode OpNode> {
4637 let Predicates = [HasBWI] in {
4638 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4639 EVEX_V512, VEX_W;
4640 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4641 EVEX_V512;
4642 }
4643 let Predicates = [HasVLX, HasBWI] in {
4644
4645 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4646 EVEX_V256, VEX_W;
4647 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4648 EVEX_V128, VEX_W;
4649 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4650 EVEX_V256;
4651 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4652 EVEX_V128;
4653 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004654
Igor Bregerfca0a342016-01-28 13:19:25 +00004655 let Predicates = [HasAVX512, NoVLX] in {
4656 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4657 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4658 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4659 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004660 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004661
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004662}
4663
4664multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4665 SDNode OpNode> :
4666 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4667 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4668
4669defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4670defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004671
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004672
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004673//===----------------------------------------------------------------------===//
4674// AVX-512 Shift instructions
4675//===----------------------------------------------------------------------===//
4676multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004677 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004678 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004679 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004680 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004681 "$src2, $src1", "$src1, $src2",
4682 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004683 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004684 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004685 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004686 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004687 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4688 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004689 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004690 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004691}
4692
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004693multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4694 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004695 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004696 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4697 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4698 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4699 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004700 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004701}
4702
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004703multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004704 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004705 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004706 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004707 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4708 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4709 "$src2, $src1", "$src1, $src2",
4710 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004711 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004712 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4713 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4714 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004715 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004716 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004717 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004718 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004719}
4720
Cameron McInally5fb084e2014-12-11 17:13:05 +00004721multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004722 ValueType SrcVT, PatFrag bc_frag,
4723 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4724 let Predicates = [prd] in
4725 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4726 VTInfo.info512>, EVEX_V512,
4727 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4728 let Predicates = [prd, HasVLX] in {
4729 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4730 VTInfo.info256>, EVEX_V256,
4731 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4732 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4733 VTInfo.info128>, EVEX_V128,
4734 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4735 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004736}
4737
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004738multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4739 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004740 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004741 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004742 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004743 avx512vl_i64_info, HasAVX512>, VEX_W;
4744 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4745 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004746}
4747
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004748multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4749 string OpcodeStr, SDNode OpNode,
4750 AVX512VLVectorVTInfo VTInfo> {
4751 let Predicates = [HasAVX512] in
4752 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4753 VTInfo.info512>,
4754 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4755 VTInfo.info512>, EVEX_V512;
4756 let Predicates = [HasAVX512, HasVLX] in {
4757 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4758 VTInfo.info256>,
4759 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4760 VTInfo.info256>, EVEX_V256;
4761 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4762 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004763 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004764 VTInfo.info128>, EVEX_V128;
4765 }
4766}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004767
Michael Liao66233b72015-08-06 09:06:20 +00004768multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004769 Format ImmFormR, Format ImmFormM,
4770 string OpcodeStr, SDNode OpNode> {
4771 let Predicates = [HasBWI] in
4772 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4773 v32i16_info>, EVEX_V512;
4774 let Predicates = [HasVLX, HasBWI] in {
4775 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4776 v16i16x_info>, EVEX_V256;
4777 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4778 v8i16x_info>, EVEX_V128;
4779 }
4780}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004781
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4783 Format ImmFormR, Format ImmFormM,
4784 string OpcodeStr, SDNode OpNode> {
4785 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4786 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4787 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4788 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4789}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004790
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004791defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004792 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004793
4794defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004795 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004796
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004797defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004798 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004799
Michael Zuckerman298a6802016-01-13 12:39:33 +00004800defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004801defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004802
4803defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4804defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4805defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004806
4807//===-------------------------------------------------------------------===//
4808// Variable Bit Shifts
4809//===-------------------------------------------------------------------===//
4810multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004811 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004812 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004813 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4814 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4815 "$src2, $src1", "$src1, $src2",
4816 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004817 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004818 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4819 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4820 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004821 (_.VT (OpNode _.RC:$src1,
4822 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004823 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004824 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004825 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004826}
4827
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004828multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4829 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004830 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004831 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4832 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4833 "${src2}"##_.BroadcastStr##", $src1",
4834 "$src1, ${src2}"##_.BroadcastStr,
4835 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4836 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004837 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004838 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4839}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004840multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4841 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004842 let Predicates = [HasAVX512] in
4843 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4844 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4845
4846 let Predicates = [HasAVX512, HasVLX] in {
4847 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4848 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4849 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4850 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4851 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004852}
4853
4854multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4855 SDNode OpNode> {
4856 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004857 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004858 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004859 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004860}
4861
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004862// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004863multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4864 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004865 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004866 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004867 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004868 (!cast<Instruction>(NAME#"WZrr")
4869 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4870 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4871 sub_ymm)>;
4872
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004873 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004874 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004875 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004876 (!cast<Instruction>(NAME#"WZrr")
4877 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4878 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4879 sub_xmm)>;
4880 }
4881}
4882
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004883multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4884 SDNode OpNode> {
4885 let Predicates = [HasBWI] in
4886 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4887 EVEX_V512, VEX_W;
4888 let Predicates = [HasVLX, HasBWI] in {
4889
4890 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4891 EVEX_V256, VEX_W;
4892 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4893 EVEX_V128, VEX_W;
4894 }
4895}
4896
4897defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004898 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4899 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004900
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004901defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004902 avx512_var_shift_w<0x11, "vpsravw", sra>,
4903 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004904
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004905defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004906 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4907 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004908defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4909defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910
Craig Topper05629d02016-07-24 07:32:45 +00004911// Special handing for handling VPSRAV intrinsics.
4912multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4913 list<Predicate> p> {
4914 let Predicates = p in {
4915 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4916 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4917 _.RC:$src2)>;
4918 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4919 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4920 _.RC:$src1, addr:$src2)>;
4921 let AddedComplexity = 20 in {
4922 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4923 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4924 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4925 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4926 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4927 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4928 _.RC:$src0)),
4929 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4930 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4931 }
4932 let AddedComplexity = 30 in {
4933 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4934 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4935 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4936 _.RC:$src1, _.RC:$src2)>;
4937 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4938 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4939 _.ImmAllZerosV)),
4940 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4941 _.RC:$src1, addr:$src2)>;
4942 }
4943 }
4944}
4945
4946multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4947 list<Predicate> p> :
4948 avx512_var_shift_int_lowering<InstrStr, _, p> {
4949 let Predicates = p in {
4950 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4951 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4952 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4953 _.RC:$src1, addr:$src2)>;
4954 let AddedComplexity = 20 in
4955 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4956 (X86vsrav _.RC:$src1,
4957 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4958 _.RC:$src0)),
4959 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4960 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4961 let AddedComplexity = 30 in
4962 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4963 (X86vsrav _.RC:$src1,
4964 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4965 _.ImmAllZerosV)),
4966 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4967 _.RC:$src1, addr:$src2)>;
4968 }
4969}
4970
4971defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4972defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4973defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4974defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4975defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4976defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4977defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4978defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4979defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4980
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004981//===-------------------------------------------------------------------===//
4982// 1-src variable permutation VPERMW/D/Q
4983//===-------------------------------------------------------------------===//
4984multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4985 AVX512VLVectorVTInfo _> {
4986 let Predicates = [HasAVX512] in
4987 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4988 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4989
4990 let Predicates = [HasAVX512, HasVLX] in
4991 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4992 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4993}
4994
4995multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4996 string OpcodeStr, SDNode OpNode,
4997 AVX512VLVectorVTInfo VTInfo> {
4998 let Predicates = [HasAVX512] in
4999 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5000 VTInfo.info512>,
5001 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5002 VTInfo.info512>, EVEX_V512;
5003 let Predicates = [HasAVX512, HasVLX] in
5004 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5005 VTInfo.info256>,
5006 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5007 VTInfo.info256>, EVEX_V256;
5008}
5009
Michael Zuckermand9cac592016-01-19 17:07:43 +00005010multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5011 Predicate prd, SDNode OpNode,
5012 AVX512VLVectorVTInfo _> {
5013 let Predicates = [prd] in
5014 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5015 EVEX_V512 ;
5016 let Predicates = [HasVLX, prd] in {
5017 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5018 EVEX_V256 ;
5019 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5020 EVEX_V128 ;
5021 }
5022}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005023
Michael Zuckermand9cac592016-01-19 17:07:43 +00005024defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5025 avx512vl_i16_info>, VEX_W;
5026defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5027 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005028
5029defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5030 avx512vl_i32_info>;
5031defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5032 avx512vl_i64_info>, VEX_W;
5033defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5034 avx512vl_f32_info>;
5035defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5036 avx512vl_f64_info>, VEX_W;
5037
5038defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5039 X86VPermi, avx512vl_i64_info>,
5040 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5041defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5042 X86VPermi, avx512vl_f64_info>,
5043 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005044//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005045// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005046//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005047
Igor Breger78741a12015-10-04 07:20:41 +00005048multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5049 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5050 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5051 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5052 "$src2, $src1", "$src1, $src2",
5053 (_.VT (OpNode _.RC:$src1,
5054 (Ctrl.VT Ctrl.RC:$src2)))>,
5055 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005056 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5057 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5058 "$src2, $src1", "$src1, $src2",
5059 (_.VT (OpNode
5060 _.RC:$src1,
5061 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5062 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5063 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5064 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5065 "${src2}"##_.BroadcastStr##", $src1",
5066 "$src1, ${src2}"##_.BroadcastStr,
5067 (_.VT (OpNode
5068 _.RC:$src1,
5069 (Ctrl.VT (X86VBroadcast
5070 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5071 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005072}
5073
5074multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5075 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5076 let Predicates = [HasAVX512] in {
5077 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5078 Ctrl.info512>, EVEX_V512;
5079 }
5080 let Predicates = [HasAVX512, HasVLX] in {
5081 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5082 Ctrl.info128>, EVEX_V128;
5083 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5084 Ctrl.info256>, EVEX_V256;
5085 }
5086}
5087
5088multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5089 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5090
5091 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5092 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5093 X86VPermilpi, _>,
5094 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005095}
5096
Craig Topper05948fb2016-08-02 05:11:15 +00005097let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005098defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5099 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005100let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005101defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5102 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005103//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005104// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5105//===----------------------------------------------------------------------===//
5106
5107defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005108 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005109 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5110defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005111 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005112defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005113 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005114
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005115multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5116 let Predicates = [HasBWI] in
5117 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5118
5119 let Predicates = [HasVLX, HasBWI] in {
5120 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5121 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5122 }
5123}
5124
5125defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5126
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005127//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005128// Move Low to High and High to Low packed FP Instructions
5129//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005130def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5131 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005132 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005133 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5134 IIC_SSE_MOV_LH>, EVEX_4V;
5135def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5136 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005137 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005138 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5139 IIC_SSE_MOV_LH>, EVEX_4V;
5140
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005141let Predicates = [HasAVX512] in {
5142 // MOVLHPS patterns
5143 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5144 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5145 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5146 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005147
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005148 // MOVHLPS patterns
5149 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5150 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5151}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005152
5153//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005154// VMOVHPS/PD VMOVLPS Instructions
5155// All patterns was taken from SSS implementation.
5156//===----------------------------------------------------------------------===//
5157multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5158 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005159 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5160 (ins _.RC:$src1, f64mem:$src2),
5161 !strconcat(OpcodeStr,
5162 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5163 [(set _.RC:$dst,
5164 (OpNode _.RC:$src1,
5165 (_.VT (bitconvert
5166 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5167 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005168}
5169
5170defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5171 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5172defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5173 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5174defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5175 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5176defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5177 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5178
5179let Predicates = [HasAVX512] in {
5180 // VMOVHPS patterns
5181 def : Pat<(X86Movlhps VR128X:$src1,
5182 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5183 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5184 def : Pat<(X86Movlhps VR128X:$src1,
5185 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5186 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5187 // VMOVHPD patterns
5188 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5189 (scalar_to_vector (loadf64 addr:$src2)))),
5190 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5191 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5192 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5193 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5194 // VMOVLPS patterns
5195 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5196 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5197 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5198 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5199 // VMOVLPD patterns
5200 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5201 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5202 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5203 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5204 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5205 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5206 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5207}
5208
Igor Bregerb6b27af2015-11-10 07:09:07 +00005209def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5210 (ins f64mem:$dst, VR128X:$src),
5211 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005212 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005213 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5214 (bc_v2f64 (v4f32 VR128X:$src))),
5215 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5216 EVEX, EVEX_CD8<32, CD8VT2>;
5217def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5218 (ins f64mem:$dst, VR128X:$src),
5219 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005220 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005221 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5222 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5223 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5224def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5225 (ins f64mem:$dst, VR128X:$src),
5226 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005227 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005228 (iPTR 0))), addr:$dst)],
5229 IIC_SSE_MOV_LH>,
5230 EVEX, EVEX_CD8<32, CD8VT2>;
5231def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5232 (ins f64mem:$dst, VR128X:$src),
5233 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005234 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005235 (iPTR 0))), addr:$dst)],
5236 IIC_SSE_MOV_LH>,
5237 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005238
Igor Bregerb6b27af2015-11-10 07:09:07 +00005239let Predicates = [HasAVX512] in {
5240 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005241 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005242 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5243 (iPTR 0))), addr:$dst),
5244 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5245 // VMOVLPS patterns
5246 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5247 addr:$src1),
5248 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5249 def : Pat<(store (v4i32 (X86Movlps
5250 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5251 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5252 // VMOVLPD patterns
5253 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5254 addr:$src1),
5255 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5256 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5257 addr:$src1),
5258 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5259}
5260//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005261// FMA - Fused Multiply Operations
5262//
Adam Nemet26371ce2014-10-24 00:02:55 +00005263
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005264multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005265 X86VectorVTInfo _, string Suff> {
5266 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005267 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005268 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005269 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005270 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005271 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005272
Craig Toppere1cac152016-06-07 07:27:54 +00005273 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5274 (ins _.RC:$src2, _.MemOp:$src3),
5275 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005276 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005277 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005278
Craig Toppere1cac152016-06-07 07:27:54 +00005279 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5280 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5281 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5282 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005283 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005284 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005285 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005286 }
Craig Topper318e40b2016-07-25 07:20:31 +00005287
5288 // Additional pattern for folding broadcast nodes in other orders.
5289 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5290 (OpNode _.RC:$src1, _.RC:$src2,
5291 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5292 _.RC:$src1)),
5293 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5294 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005295}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005296
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005297multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005298 X86VectorVTInfo _, string Suff> {
5299 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005300 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005301 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5302 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005303 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005304 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005305}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005306
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005307multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005308 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5309 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005310 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005311 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5312 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5313 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005314 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005315 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005316 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005317 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005318 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005319 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005320 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005321}
5322
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005323multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005324 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005325 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005326 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005327 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005328 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005329}
5330
5331defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5332defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5333defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5334defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5335defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5336defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5337
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005338
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005339multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005340 X86VectorVTInfo _, string Suff> {
5341 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005342 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5343 (ins _.RC:$src2, _.RC:$src3),
5344 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005345 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005346 AVX512FMA3Base;
5347
Craig Toppere1cac152016-06-07 07:27:54 +00005348 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5349 (ins _.RC:$src2, _.MemOp:$src3),
5350 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005351 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005352 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005353
Craig Toppere1cac152016-06-07 07:27:54 +00005354 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5355 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5356 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5357 "$src2, ${src3}"##_.BroadcastStr,
5358 (_.VT (OpNode _.RC:$src2,
5359 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005360 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005361 }
Craig Topper318e40b2016-07-25 07:20:31 +00005362
5363 // Additional patterns for folding broadcast nodes in other orders.
5364 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5365 _.RC:$src2, _.RC:$src1)),
5366 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5367 _.RC:$src2, addr:$src3)>;
5368 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5369 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5370 _.RC:$src2, _.RC:$src1),
5371 _.RC:$src1)),
5372 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5373 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5374 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5375 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5376 _.RC:$src2, _.RC:$src1),
5377 _.ImmAllZerosV)),
5378 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5379 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005380}
5381
5382multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005383 X86VectorVTInfo _, string Suff> {
5384 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005385 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5386 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5387 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005388 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005389 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005390}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005391
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005393 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5394 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005396 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5397 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5398 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005399 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005401 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005403 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005404 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005405 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005406}
5407
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005408multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005409 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005411 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005413 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414}
5415
5416defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5417defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5418defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5419defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5420defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5421defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5422
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005424 X86VectorVTInfo _, string Suff> {
5425 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005426 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005427 (ins _.RC:$src2, _.RC:$src3),
5428 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005429 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005430 AVX512FMA3Base;
5431
Craig Toppere1cac152016-06-07 07:27:54 +00005432 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005433 (ins _.RC:$src2, _.MemOp:$src3),
5434 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005435 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005436 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005437
Craig Toppere1cac152016-06-07 07:27:54 +00005438 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005439 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5440 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5441 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005442 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005443 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005444 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005445 }
Craig Topper318e40b2016-07-25 07:20:31 +00005446
5447 // Additional patterns for folding broadcast nodes in other orders.
5448 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5449 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5450 _.RC:$src1, _.RC:$src2),
5451 _.RC:$src1)),
5452 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5453 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005454}
5455
5456multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005457 X86VectorVTInfo _, string Suff> {
5458 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005459 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005460 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5461 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005462 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005463 AVX512FMA3Base, EVEX_B, EVEX_RC;
5464}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005465
5466multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005467 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5468 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005469 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005470 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5471 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5472 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005473 }
5474 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005475 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005476 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005477 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005478 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5479 }
5480}
5481
5482multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005483 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005485 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005486 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005487 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005488}
5489
5490defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5491defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5492defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5493defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5494defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5495defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005496
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005497// Scalar FMA
5498let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005499multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5500 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5501 dag RHS_r, dag RHS_m > {
5502 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5503 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005504 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505
Craig Toppere1cac152016-06-07 07:27:54 +00005506 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5507 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005508 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005509
5510 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5511 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005512 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005513 AVX512FMA3Base, EVEX_B, EVEX_RC;
5514
Craig Toppereafdbec2016-08-13 06:48:41 +00005515 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005516 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5517 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5518 !strconcat(OpcodeStr,
5519 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5520 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005521 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5522 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5523 !strconcat(OpcodeStr,
5524 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5525 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005526 }// isCodeGenOnly = 1
5527}
5528}// Constraints = "$src1 = $dst"
5529
5530multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5531 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5532 string SUFF> {
5533
Craig Topper2dca3b22016-07-24 08:26:38 +00005534 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005535 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5536 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5537 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005538 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5539 (i32 imm:$rc))),
5540 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5541 _.FRC:$src3))),
5542 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5543 (_.ScalarLdFrag addr:$src3))))>;
5544
Craig Topper2dca3b22016-07-24 08:26:38 +00005545 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005546 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5547 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005548 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005549 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005550 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5551 (i32 imm:$rc))),
5552 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5553 _.FRC:$src1))),
5554 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5555 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5556
Craig Topper2dca3b22016-07-24 08:26:38 +00005557 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005558 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5559 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005560 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005561 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005562 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5563 (i32 imm:$rc))),
5564 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5565 _.FRC:$src2))),
5566 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5567 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5568}
5569
5570multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5571 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5572 let Predicates = [HasAVX512] in {
5573 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5574 OpNodeRnd, f32x_info, "SS">,
5575 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5576 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5577 OpNodeRnd, f64x_info, "SD">,
5578 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5579 }
5580}
5581
5582defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5583defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5584defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5585defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005586
5587//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005588// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5589//===----------------------------------------------------------------------===//
5590let Constraints = "$src1 = $dst" in {
5591multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5592 X86VectorVTInfo _> {
5593 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5594 (ins _.RC:$src2, _.RC:$src3),
5595 OpcodeStr, "$src3, $src2", "$src2, $src3",
5596 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5597 AVX512FMA3Base;
5598
Craig Toppere1cac152016-06-07 07:27:54 +00005599 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5600 (ins _.RC:$src2, _.MemOp:$src3),
5601 OpcodeStr, "$src3, $src2", "$src2, $src3",
5602 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5603 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005604
Craig Toppere1cac152016-06-07 07:27:54 +00005605 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5606 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5607 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5608 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5609 (OpNode _.RC:$src1,
5610 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5611 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005612}
5613} // Constraints = "$src1 = $dst"
5614
5615multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5616 AVX512VLVectorVTInfo _> {
5617 let Predicates = [HasIFMA] in {
5618 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5619 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5620 }
5621 let Predicates = [HasVLX, HasIFMA] in {
5622 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5623 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5624 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5625 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5626 }
5627}
5628
5629defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5630 avx512vl_i64_info>, VEX_W;
5631defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5632 avx512vl_i64_info>, VEX_W;
5633
5634//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005635// AVX-512 Scalar convert from sign integer to float/double
5636//===----------------------------------------------------------------------===//
5637
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005638multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5639 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5640 PatFrag ld_frag, string asm> {
5641 let hasSideEffects = 0 in {
5642 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5643 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005644 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005645 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005646 let mayLoad = 1 in
5647 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5648 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005649 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005650 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005651 } // hasSideEffects = 0
5652 let isCodeGenOnly = 1 in {
5653 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5654 (ins DstVT.RC:$src1, SrcRC:$src2),
5655 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5656 [(set DstVT.RC:$dst,
5657 (OpNode (DstVT.VT DstVT.RC:$src1),
5658 SrcRC:$src2,
5659 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5660
5661 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5662 (ins DstVT.RC:$src1, x86memop:$src2),
5663 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5664 [(set DstVT.RC:$dst,
5665 (OpNode (DstVT.VT DstVT.RC:$src1),
5666 (ld_frag addr:$src2),
5667 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5668 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005669}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005670
Igor Bregerabe4a792015-06-14 12:44:55 +00005671multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005672 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005673 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5674 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005675 !strconcat(asm,
5676 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005677 [(set DstVT.RC:$dst,
5678 (OpNode (DstVT.VT DstVT.RC:$src1),
5679 SrcRC:$src2,
5680 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5681}
5682
5683multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005684 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5685 PatFrag ld_frag, string asm> {
5686 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5687 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5688 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005689}
5690
Andrew Trick15a47742013-10-09 05:11:10 +00005691let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005692defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005693 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5694 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005695defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005696 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5697 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005698defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005699 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5700 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005701defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005702 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5703 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005704
5705def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5706 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5707def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005708 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005709def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5710 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5711def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005712 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005713
5714def : Pat<(f32 (sint_to_fp GR32:$src)),
5715 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5716def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005717 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005718def : Pat<(f64 (sint_to_fp GR32:$src)),
5719 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5720def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005721 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5722
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005723defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005724 v4f32x_info, i32mem, loadi32,
5725 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005726defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005727 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5728 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005729defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005730 i32mem, loadi32, "cvtusi2sd{l}">,
5731 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005732defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005733 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5734 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005735
5736def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5737 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5738def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5739 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5740def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5741 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5742def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5743 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5744
5745def : Pat<(f32 (uint_to_fp GR32:$src)),
5746 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5747def : Pat<(f32 (uint_to_fp GR64:$src)),
5748 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5749def : Pat<(f64 (uint_to_fp GR32:$src)),
5750 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5751def : Pat<(f64 (uint_to_fp GR64:$src)),
5752 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005753}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005754
5755//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005756// AVX-512 Scalar convert from float/double to integer
5757//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005758multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5759 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005760 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005761 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005762 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005763 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5764 EVEX, VEX_LIG;
5765 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5766 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005767 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005768 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005769 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5770 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005771 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005772 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005773 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005774 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005775 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005776}
Asaf Badouh2744d212015-09-20 14:31:19 +00005777
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005778// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005779defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005780 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005781 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005782defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005783 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005784 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005785defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005786 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005787 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005788defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005789 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005790 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005791defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005792 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005793 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005794defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005795 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005796 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005797defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005798 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005799 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005800defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005801 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005802 EVEX_CD8<64, CD8VT1>;
5803
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005804// The SSE version of these instructions are disabled for AVX512.
5805// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5806let Predicates = [HasAVX512] in {
5807 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005808 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005809 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5810 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005811 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005812 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005813 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5814 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005815 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005816 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005817 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5818 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005819 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005820 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005821 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5822 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005823} // HasAVX512
5824
Craig Topperac941b92016-09-25 16:33:53 +00005825let Predicates = [HasAVX512] in {
5826 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5827 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5828 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5829 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5830 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5831 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5832 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5833 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5834 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5835 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5836 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5837 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5838 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5839 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5840 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5841 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5842 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5843 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5844 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5845 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5846} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005847
5848// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005849multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5850 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005851 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005852let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005853 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005854 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5855 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005856 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005857 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005858 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5859 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005860 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005861 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005862 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005863 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005864
Igor Bregerc59b3a22016-08-03 10:58:05 +00005865 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5866 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5867 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5868 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5869 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005870 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5871 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005872
Craig Toppere1cac152016-06-07 07:27:54 +00005873 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005874 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5875 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5876 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5877 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5878 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5879 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5880 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5881 (i32 FROUND_NO_EXC)))]>,
5882 EVEX,VEX_LIG , EVEX_B;
5883 let mayLoad = 1, hasSideEffects = 0 in
5884 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5885 (ins _SrcRC.MemOp:$src),
5886 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5887 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005888
Craig Toppere1cac152016-06-07 07:27:54 +00005889 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005890} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005891}
5892
Asaf Badouh2744d212015-09-20 14:31:19 +00005893
Igor Bregerc59b3a22016-08-03 10:58:05 +00005894defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5895 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005896 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005897defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5898 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005899 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005900defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5901 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005902 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005903defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5904 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005905 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5906
Igor Bregerc59b3a22016-08-03 10:58:05 +00005907defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5908 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005909 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005910defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5911 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005912 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005913defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5914 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005915 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005916defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5917 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005918 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5919let Predicates = [HasAVX512] in {
5920 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005921 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005922 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5923 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005924 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005925 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005926 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5927 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005928 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005929 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005930 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5931 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005932 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005933 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005934 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5935 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005936} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005937//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005938// AVX-512 Convert form float to double and back
5939//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005940multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5941 X86VectorVTInfo _Src, SDNode OpNode> {
5942 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005943 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005944 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005945 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005946 (_Src.VT _Src.RC:$src2),
5947 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005948 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5949 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005950 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005951 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005952 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005953 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005954 (_Src.ScalarLdFrag addr:$src2))),
5955 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005956 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005957}
5958
Asaf Badouh2744d212015-09-20 14:31:19 +00005959// Scalar Coversion with SAE - suppress all exceptions
5960multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5961 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5962 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005963 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005964 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005965 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005966 (_Src.VT _Src.RC:$src2),
5967 (i32 FROUND_NO_EXC)))>,
5968 EVEX_4V, VEX_LIG, EVEX_B;
5969}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005970
Asaf Badouh2744d212015-09-20 14:31:19 +00005971// Scalar Conversion with rounding control (RC)
5972multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5973 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5974 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005975 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005976 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005977 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005978 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5979 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5980 EVEX_B, EVEX_RC;
5981}
Craig Toppera02e3942016-09-23 06:24:43 +00005982multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005983 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005984 X86VectorVTInfo _dst> {
5985 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005986 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005987 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5988 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5989 EVEX_V512, XD;
5990 }
5991}
5992
Craig Toppera02e3942016-09-23 06:24:43 +00005993multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005994 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005995 X86VectorVTInfo _dst> {
5996 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005997 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005998 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005999 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
6000 }
6001}
Craig Toppera02e3942016-09-23 06:24:43 +00006002defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006003 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006004defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006005 X86fpextRnd,f32x_info, f64x_info >;
6006
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006007def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006008 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006009 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6010 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006011def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006012 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6013 Requires<[HasAVX512]>;
6014
6015def : Pat<(f64 (extloadf32 addr:$src)),
6016 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006017 Requires<[HasAVX512, OptForSize]>;
6018
Asaf Badouh2744d212015-09-20 14:31:19 +00006019def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006020 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006021 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6022 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006023
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006024def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006025 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006026 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006027 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006028//===----------------------------------------------------------------------===//
6029// AVX-512 Vector convert from signed/unsigned integer to float/double
6030// and from float/double to signed/unsigned integer
6031//===----------------------------------------------------------------------===//
6032
6033multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6034 X86VectorVTInfo _Src, SDNode OpNode,
6035 string Broadcast = _.BroadcastStr,
6036 string Alias = ""> {
6037
6038 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6039 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6040 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6041
6042 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6043 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
6044 (_.VT (OpNode (_Src.VT
6045 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6046
6047 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006048 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006049 "${src}"##Broadcast, "${src}"##Broadcast,
6050 (_.VT (OpNode (_Src.VT
6051 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6052 ))>, EVEX, EVEX_B;
6053}
6054// Coversion with SAE - suppress all exceptions
6055multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6056 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6057 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6058 (ins _Src.RC:$src), OpcodeStr,
6059 "{sae}, $src", "$src, {sae}",
6060 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6061 (i32 FROUND_NO_EXC)))>,
6062 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006063}
6064
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006065// Conversion with rounding control (RC)
6066multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6067 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6068 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6069 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6070 "$rc, $src", "$src, $rc",
6071 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6072 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006073}
6074
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006075// Extend Float to Double
6076multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6077 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006078 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006079 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6080 X86vfpextRnd>, EVEX_V512;
6081 }
6082 let Predicates = [HasVLX] in {
6083 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
6084 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006085 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006086 EVEX_V256;
6087 }
6088}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006089
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006090// Truncate Double to Float
6091multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6092 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006093 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006094 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6095 X86vfproundRnd>, EVEX_V512;
6096 }
6097 let Predicates = [HasVLX] in {
6098 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6099 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006100 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006101 "{1to4}", "{y}">, EVEX_V256;
6102 }
6103}
6104
6105defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6106 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6107defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6108 PS, EVEX_CD8<32, CD8VH>;
6109
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006110def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6111 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006112
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006113let Predicates = [HasVLX] in {
6114 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6115 (VCVTPS2PDZ256rm addr:$src)>;
6116}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006117
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006118// Convert Signed/Unsigned Doubleword to Double
6119multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6120 SDNode OpNode128> {
6121 // No rounding in this op
6122 let Predicates = [HasAVX512] in
6123 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6124 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006125
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006126 let Predicates = [HasVLX] in {
6127 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
6128 OpNode128, "{1to2}">, EVEX_V128;
6129 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6130 EVEX_V256;
6131 }
6132}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006133
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006134// Convert Signed/Unsigned Doubleword to Float
6135multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6136 SDNode OpNodeRnd> {
6137 let Predicates = [HasAVX512] in
6138 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6139 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6140 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006141
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006142 let Predicates = [HasVLX] in {
6143 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6144 EVEX_V128;
6145 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6146 EVEX_V256;
6147 }
6148}
6149
6150// Convert Float to Signed/Unsigned Doubleword with truncation
6151multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6152 SDNode OpNode, SDNode OpNodeRnd> {
6153 let Predicates = [HasAVX512] in {
6154 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6155 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6156 OpNodeRnd>, EVEX_V512;
6157 }
6158 let Predicates = [HasVLX] in {
6159 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6160 EVEX_V128;
6161 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6162 EVEX_V256;
6163 }
6164}
6165
6166// Convert Float to Signed/Unsigned Doubleword
6167multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6168 SDNode OpNode, SDNode OpNodeRnd> {
6169 let Predicates = [HasAVX512] in {
6170 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6171 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6172 OpNodeRnd>, EVEX_V512;
6173 }
6174 let Predicates = [HasVLX] in {
6175 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6176 EVEX_V128;
6177 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6178 EVEX_V256;
6179 }
6180}
6181
6182// Convert Double to Signed/Unsigned Doubleword with truncation
6183multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
6184 SDNode OpNode, SDNode OpNodeRnd> {
6185 let Predicates = [HasAVX512] in {
6186 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6187 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6188 OpNodeRnd>, EVEX_V512;
6189 }
6190 let Predicates = [HasVLX] in {
6191 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6192 // memory forms of these instructions in Asm Parcer. They have the same
6193 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6194 // due to the same reason.
6195 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6196 "{1to2}", "{x}">, EVEX_V128;
6197 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6198 "{1to4}", "{y}">, EVEX_V256;
6199 }
6200}
6201
6202// Convert Double to Signed/Unsigned Doubleword
6203multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6204 SDNode OpNode, SDNode OpNodeRnd> {
6205 let Predicates = [HasAVX512] in {
6206 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6207 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6208 OpNodeRnd>, EVEX_V512;
6209 }
6210 let Predicates = [HasVLX] in {
6211 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6212 // memory forms of these instructions in Asm Parcer. They have the same
6213 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6214 // due to the same reason.
6215 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6216 "{1to2}", "{x}">, EVEX_V128;
6217 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6218 "{1to4}", "{y}">, EVEX_V256;
6219 }
6220}
6221
6222// Convert Double to Signed/Unsigned Quardword
6223multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6224 SDNode OpNode, SDNode OpNodeRnd> {
6225 let Predicates = [HasDQI] in {
6226 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6227 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6228 OpNodeRnd>, EVEX_V512;
6229 }
6230 let Predicates = [HasDQI, HasVLX] in {
6231 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6232 EVEX_V128;
6233 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6234 EVEX_V256;
6235 }
6236}
6237
6238// Convert Double to Signed/Unsigned Quardword with truncation
6239multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6240 SDNode OpNode, SDNode OpNodeRnd> {
6241 let Predicates = [HasDQI] in {
6242 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6243 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6244 OpNodeRnd>, EVEX_V512;
6245 }
6246 let Predicates = [HasDQI, HasVLX] in {
6247 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6248 EVEX_V128;
6249 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6250 EVEX_V256;
6251 }
6252}
6253
6254// Convert Signed/Unsigned Quardword to Double
6255multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6256 SDNode OpNode, SDNode OpNodeRnd> {
6257 let Predicates = [HasDQI] in {
6258 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6259 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6260 OpNodeRnd>, EVEX_V512;
6261 }
6262 let Predicates = [HasDQI, HasVLX] in {
6263 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6264 EVEX_V128;
6265 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6266 EVEX_V256;
6267 }
6268}
6269
6270// Convert Float to Signed/Unsigned Quardword
6271multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6272 SDNode OpNode, SDNode OpNodeRnd> {
6273 let Predicates = [HasDQI] in {
6274 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6275 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6276 OpNodeRnd>, EVEX_V512;
6277 }
6278 let Predicates = [HasDQI, HasVLX] in {
6279 // Explicitly specified broadcast string, since we take only 2 elements
6280 // from v4f32x_info source
6281 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6282 "{1to2}">, EVEX_V128;
6283 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6284 EVEX_V256;
6285 }
6286}
6287
6288// Convert Float to Signed/Unsigned Quardword with truncation
6289multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6290 SDNode OpNode, SDNode OpNodeRnd> {
6291 let Predicates = [HasDQI] in {
6292 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6293 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6294 OpNodeRnd>, EVEX_V512;
6295 }
6296 let Predicates = [HasDQI, HasVLX] in {
6297 // Explicitly specified broadcast string, since we take only 2 elements
6298 // from v4f32x_info source
6299 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6300 "{1to2}">, EVEX_V128;
6301 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6302 EVEX_V256;
6303 }
6304}
6305
6306// Convert Signed/Unsigned Quardword to Float
6307multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6308 SDNode OpNode, SDNode OpNodeRnd> {
6309 let Predicates = [HasDQI] in {
6310 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6311 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6312 OpNodeRnd>, EVEX_V512;
6313 }
6314 let Predicates = [HasDQI, HasVLX] in {
6315 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6316 // memory forms of these instructions in Asm Parcer. They have the same
6317 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6318 // due to the same reason.
6319 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6320 "{1to2}", "{x}">, EVEX_V128;
6321 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6322 "{1to4}", "{y}">, EVEX_V256;
6323 }
6324}
6325
6326defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006327 EVEX_CD8<32, CD8VH>;
6328
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006329defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6330 X86VSintToFpRnd>,
6331 PS, EVEX_CD8<32, CD8VF>;
6332
6333defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006334 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006335 XS, EVEX_CD8<32, CD8VF>;
6336
6337defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006338 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006339 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6340
6341defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006342 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006343 EVEX_CD8<32, CD8VF>;
6344
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006345defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006346 X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006347 EVEX_CD8<64, CD8VF>;
6348
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006349defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6350 XS, EVEX_CD8<32, CD8VH>;
6351
6352defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6353 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006354 EVEX_CD8<32, CD8VF>;
6355
Craig Topper19e04b62016-05-19 06:13:58 +00006356defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6357 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006358
Craig Topper19e04b62016-05-19 06:13:58 +00006359defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6360 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006361 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006362
Craig Topper19e04b62016-05-19 06:13:58 +00006363defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6364 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006365 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006366defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6367 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006368 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006369
Craig Topper19e04b62016-05-19 06:13:58 +00006370defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6371 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006372 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006373
Craig Topper19e04b62016-05-19 06:13:58 +00006374defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6375 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006376
Craig Topper19e04b62016-05-19 06:13:58 +00006377defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6378 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006379 PD, EVEX_CD8<64, CD8VF>;
6380
Craig Topper19e04b62016-05-19 06:13:58 +00006381defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6382 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006383
6384defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006385 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006386 PD, EVEX_CD8<64, CD8VF>;
6387
6388defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006389 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006390
6391defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006392 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006393 PD, EVEX_CD8<64, CD8VF>;
6394
6395defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006396 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006397
6398defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006399 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006400
6401defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006402 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006403
6404defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006405 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006406
6407defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006408 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006409
Craig Toppere38c57a2015-11-27 05:44:02 +00006410let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006411def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006412 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006413 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6414 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006415
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006416def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6417 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006418 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6419 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006420
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006421def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6422 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006423 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6424 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006425
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006426def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6427 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006428 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6429 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006430
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006431def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6432 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006433 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6434 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006435
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006436def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6437 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006438 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6439 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006440}
6441
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006442let Predicates = [HasAVX512, HasVLX] in {
6443 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6444 (v4i32 (X86cvttpd2dq (v2f64 VR128X:$src)))))))),
6445 (VCVTTPD2DQZ128rr VR128:$src)>;
6446 def : Pat<(v4i32 (X86cvttpd2dq (v2f64 VR128X:$src))),
6447 (VCVTTPD2DQZ128rr VR128X:$src)>;
6448 def : Pat<(v4i32 (X86cvttpd2dq (loadv2f64 addr:$src))),
6449 (VCVTTPD2DQZ128rm addr:$src)>;
6450}
6451
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006452let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006453 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006454 (VCVTPD2PSZrm addr:$src)>;
6455 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6456 (VCVTPS2PDZrm addr:$src)>;
6457}
6458
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006459//===----------------------------------------------------------------------===//
6460// Half precision conversion instructions
6461//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006462multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006463 X86MemOperand x86memop, PatFrag ld_frag> {
6464 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6465 "vcvtph2ps", "$src", "$src",
6466 (X86cvtph2ps (_src.VT _src.RC:$src),
6467 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006468 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6469 "vcvtph2ps", "$src", "$src",
6470 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6471 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006472}
6473
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006474multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006475 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6476 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6477 (X86cvtph2ps (_src.VT _src.RC:$src),
6478 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6479
6480}
6481
6482let Predicates = [HasAVX512] in {
6483 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006484 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006485 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6486 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006487 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006488 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6489 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6490 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6491 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006492}
6493
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006494multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006495 X86MemOperand x86memop> {
6496 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006497 (ins _src.RC:$src1, i32u8imm:$src2),
6498 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006499 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006500 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006501 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006502 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6503 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6504 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6505 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006506 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006507 addr:$dst)]>;
6508 let hasSideEffects = 0, mayStore = 1 in
6509 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6510 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6511 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6512 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006513}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006514multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006515 let hasSideEffects = 0 in
6516 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6517 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006518 (ins _src.RC:$src1, i32u8imm:$src2),
6519 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006520 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006521}
6522let Predicates = [HasAVX512] in {
6523 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6524 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6525 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6526 let Predicates = [HasVLX] in {
6527 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6528 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6529 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6530 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6531 }
6532}
Asaf Badouh2489f352015-12-02 08:17:51 +00006533
Craig Topper9820e342016-09-20 05:44:47 +00006534// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006535let Predicates = [HasVLX] in {
6536 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6537 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6538 // configurations we support (the default). However, falling back to MXCSR is
6539 // more consistent with other instructions, which are always controlled by it.
6540 // It's encoded as 0b100.
6541 def : Pat<(fp_to_f16 FR32X:$src),
6542 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6543 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6544
6545 def : Pat<(f16_to_fp GR16:$src),
6546 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6547 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6548
6549 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6550 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6551 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6552}
6553
Craig Topper9820e342016-09-20 05:44:47 +00006554// Patterns for matching float to half-float conversion when AVX512 is supported
6555// but F16C isn't. In that case we have to use 512-bit vectors.
6556let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6557 def : Pat<(fp_to_f16 FR32X:$src),
6558 (i16 (EXTRACT_SUBREG
6559 (VMOVPDI2DIZrr
6560 (v8i16 (EXTRACT_SUBREG
6561 (VCVTPS2PHZrr
6562 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6563 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6564 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6565
6566 def : Pat<(f16_to_fp GR16:$src),
6567 (f32 (COPY_TO_REGCLASS
6568 (v4f32 (EXTRACT_SUBREG
6569 (VCVTPH2PSZrr
6570 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6571 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6572 sub_xmm)), sub_xmm)), FR32X))>;
6573
6574 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6575 (f32 (COPY_TO_REGCLASS
6576 (v4f32 (EXTRACT_SUBREG
6577 (VCVTPH2PSZrr
6578 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6579 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6580 sub_xmm), 4)), sub_xmm)), FR32X))>;
6581}
6582
Asaf Badouh2489f352015-12-02 08:17:51 +00006583// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006584multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006585 string OpcodeStr> {
6586 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6587 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006588 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006589 Sched<[WriteFAdd]>;
6590}
6591
6592let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006593 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006594 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006595 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006596 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006597 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006598 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006599 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006600 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6601}
6602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006603let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6604 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006605 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006606 EVEX_CD8<32, CD8VT1>;
6607 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006608 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006609 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6610 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006611 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006612 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006613 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006614 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006615 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006616 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6617 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006618 let isCodeGenOnly = 1 in {
6619 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006620 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006621 EVEX_CD8<32, CD8VT1>;
6622 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006623 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006624 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006625
Craig Topper9dd48c82014-01-02 17:28:14 +00006626 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006627 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006628 EVEX_CD8<32, CD8VT1>;
6629 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006630 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006631 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6632 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006633}
Michael Liao5bf95782014-12-04 05:20:33 +00006634
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006635/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006636multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6637 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006638 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006639 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6640 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6641 "$src2, $src1", "$src1, $src2",
6642 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006643 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006644 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006645 "$src2, $src1", "$src1, $src2",
6646 (OpNode (_.VT _.RC:$src1),
6647 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006648}
6649}
6650
Asaf Badouheaf2da12015-09-21 10:23:53 +00006651defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6652 EVEX_CD8<32, CD8VT1>, T8PD;
6653defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6654 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6655defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6656 EVEX_CD8<32, CD8VT1>, T8PD;
6657defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6658 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006659
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006660/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6661multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006662 X86VectorVTInfo _> {
6663 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6664 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6665 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006666 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6667 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6668 (OpNode (_.FloatVT
6669 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6670 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6671 (ins _.ScalarMemOp:$src), OpcodeStr,
6672 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6673 (OpNode (_.FloatVT
6674 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6675 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006676}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006677
6678multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6679 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6680 EVEX_V512, EVEX_CD8<32, CD8VF>;
6681 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6682 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6683
6684 // Define only if AVX512VL feature is present.
6685 let Predicates = [HasVLX] in {
6686 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6687 OpNode, v4f32x_info>,
6688 EVEX_V128, EVEX_CD8<32, CD8VF>;
6689 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6690 OpNode, v8f32x_info>,
6691 EVEX_V256, EVEX_CD8<32, CD8VF>;
6692 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6693 OpNode, v2f64x_info>,
6694 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6695 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6696 OpNode, v4f64x_info>,
6697 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6698 }
6699}
6700
6701defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6702defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006703
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006704/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006705multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6706 SDNode OpNode> {
6707
6708 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6709 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6710 "$src2, $src1", "$src1, $src2",
6711 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6712 (i32 FROUND_CURRENT))>;
6713
6714 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6715 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006716 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006717 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006718 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006719
6720 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006721 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006722 "$src2, $src1", "$src1, $src2",
6723 (OpNode (_.VT _.RC:$src1),
6724 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6725 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006726}
6727
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006728multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6729 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6730 EVEX_CD8<32, CD8VT1>;
6731 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6732 EVEX_CD8<64, CD8VT1>, VEX_W;
6733}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006734
Craig Toppere1cac152016-06-07 07:27:54 +00006735let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006736 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6737 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6738}
Igor Breger8352a0d2015-07-28 06:53:28 +00006739
6740defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006741/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006742
6743multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6744 SDNode OpNode> {
6745
6746 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6747 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6748 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6749
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006750 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6751 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6752 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006753 (bitconvert (_.LdFrag addr:$src))),
6754 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006755
6756 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006757 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006758 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006759 (OpNode (_.FloatVT
6760 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6761 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006762}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006763multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6764 SDNode OpNode> {
6765 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6766 (ins _.RC:$src), OpcodeStr,
6767 "{sae}, $src", "$src, {sae}",
6768 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6769}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006770
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006771multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6772 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006773 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6774 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006775 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006776 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6777 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006778}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006779
Asaf Badouh402ebb32015-06-03 13:41:48 +00006780multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6781 SDNode OpNode> {
6782 // Define only if AVX512VL feature is present.
6783 let Predicates = [HasVLX] in {
6784 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6785 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6786 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6787 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6788 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6789 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6790 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6791 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6792 }
6793}
Craig Toppere1cac152016-06-07 07:27:54 +00006794let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006795
Asaf Badouh402ebb32015-06-03 13:41:48 +00006796 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6797 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6798 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6799}
6800defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6801 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6802
6803multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6804 SDNode OpNodeRnd, X86VectorVTInfo _>{
6805 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6806 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6807 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6808 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006809}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006810
Robert Khasanoveb126392014-10-28 18:15:20 +00006811multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6812 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006813 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006814 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6815 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006816 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6817 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6818 (OpNode (_.FloatVT
6819 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006820
Craig Toppere1cac152016-06-07 07:27:54 +00006821 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6822 (ins _.ScalarMemOp:$src), OpcodeStr,
6823 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6824 (OpNode (_.FloatVT
6825 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6826 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006827}
6828
Robert Khasanoveb126392014-10-28 18:15:20 +00006829multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6830 SDNode OpNode> {
6831 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6832 v16f32_info>,
6833 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6834 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6835 v8f64_info>,
6836 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6837 // Define only if AVX512VL feature is present.
6838 let Predicates = [HasVLX] in {
6839 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6840 OpNode, v4f32x_info>,
6841 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6842 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6843 OpNode, v8f32x_info>,
6844 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6845 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6846 OpNode, v2f64x_info>,
6847 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6848 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6849 OpNode, v4f64x_info>,
6850 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6851 }
6852}
6853
Asaf Badouh402ebb32015-06-03 13:41:48 +00006854multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6855 SDNode OpNodeRnd> {
6856 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6857 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6858 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6859 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6860}
6861
Igor Breger4c4cd782015-09-20 09:13:41 +00006862multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6863 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6864
6865 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6866 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6867 "$src2, $src1", "$src1, $src2",
6868 (OpNodeRnd (_.VT _.RC:$src1),
6869 (_.VT _.RC:$src2),
6870 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006871 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6872 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6873 "$src2, $src1", "$src1, $src2",
6874 (OpNodeRnd (_.VT _.RC:$src1),
6875 (_.VT (scalar_to_vector
6876 (_.ScalarLdFrag addr:$src2))),
6877 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006878
6879 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6880 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6881 "$rc, $src2, $src1", "$src1, $src2, $rc",
6882 (OpNodeRnd (_.VT _.RC:$src1),
6883 (_.VT _.RC:$src2),
6884 (i32 imm:$rc))>,
6885 EVEX_B, EVEX_RC;
6886
Craig Toppere1cac152016-06-07 07:27:54 +00006887 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006888 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006889 (ins _.FRC:$src1, _.FRC:$src2),
6890 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6891
6892 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006893 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006894 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6895 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6896 }
6897
6898 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6899 (!cast<Instruction>(NAME#SUFF#Zr)
6900 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6901
6902 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6903 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006904 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006905}
6906
6907multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6908 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6909 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6910 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6911 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6912}
6913
Asaf Badouh402ebb32015-06-03 13:41:48 +00006914defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6915 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006916
Igor Breger4c4cd782015-09-20 09:13:41 +00006917defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006918
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006919let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006920 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006921 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006922 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006923 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006924 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006925 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006926 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006927 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006928 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006929 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006930}
6931
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006932multiclass
6933avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006934
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006935 let ExeDomain = _.ExeDomain in {
6936 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6937 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6938 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006939 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006940 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6941
6942 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6943 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006944 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6945 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006946 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006947
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006948 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006949 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6950 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006951 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006952 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006953 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6954 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6955 }
6956 let Predicates = [HasAVX512] in {
6957 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6958 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6959 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6960 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6961 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6962 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6963 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6964 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6965 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6966 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6967 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6968 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6969 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6970 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6971 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6972
6973 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6974 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6975 addr:$src, (i32 0x1))), _.FRC)>;
6976 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6977 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6978 addr:$src, (i32 0x2))), _.FRC)>;
6979 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6980 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6981 addr:$src, (i32 0x3))), _.FRC)>;
6982 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6983 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6984 addr:$src, (i32 0x4))), _.FRC)>;
6985 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6986 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6987 addr:$src, (i32 0xc))), _.FRC)>;
6988 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006989}
6990
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006991defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6992 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006993
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006994defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6995 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006996
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006997//-------------------------------------------------
6998// Integer truncate and extend operations
6999//-------------------------------------------------
7000
Igor Breger074a64e2015-07-24 17:24:15 +00007001multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7002 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7003 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007004 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007005 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7006 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7007 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7008 EVEX, T8XS;
7009
7010 // for intrinsic patter match
7011 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7012 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7013 undef)),
7014 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7015 SrcInfo.RC:$src1)>;
7016
7017 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7018 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7019 DestInfo.ImmAllZerosV)),
7020 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7021 SrcInfo.RC:$src1)>;
7022
7023 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7024 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7025 DestInfo.RC:$src0)),
7026 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7027 DestInfo.KRCWM:$mask ,
7028 SrcInfo.RC:$src1)>;
7029
Craig Topper52e2e832016-07-22 05:46:44 +00007030 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7031 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007032 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7033 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007034 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007035 []>, EVEX;
7036
Igor Breger074a64e2015-07-24 17:24:15 +00007037 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7038 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007039 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007040 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007041 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007042}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007043
Igor Breger074a64e2015-07-24 17:24:15 +00007044multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7045 X86VectorVTInfo DestInfo,
7046 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007047
Igor Breger074a64e2015-07-24 17:24:15 +00007048 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7049 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7050 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007051
Igor Breger074a64e2015-07-24 17:24:15 +00007052 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7053 (SrcInfo.VT SrcInfo.RC:$src)),
7054 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7055 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7056}
7057
7058multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
7059 X86VectorVTInfo DestInfo, string sat > {
7060
7061 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7062 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7063 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
7064 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
7065 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
7066 (SrcInfo.VT SrcInfo.RC:$src))>;
7067
7068 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7069 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7070 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
7071 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
7072 (SrcInfo.VT SrcInfo.RC:$src))>;
7073}
7074
7075multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7076 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7077 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7078 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7079 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7080 Predicate prd = HasAVX512>{
7081
7082 let Predicates = [HasVLX, prd] in {
7083 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7084 DestInfoZ128, x86memopZ128>,
7085 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7086 truncFrag, mtruncFrag>, EVEX_V128;
7087
7088 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7089 DestInfoZ256, x86memopZ256>,
7090 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7091 truncFrag, mtruncFrag>, EVEX_V256;
7092 }
7093 let Predicates = [prd] in
7094 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7095 DestInfoZ, x86memopZ>,
7096 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7097 truncFrag, mtruncFrag>, EVEX_V512;
7098}
7099
7100multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
7101 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7102 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7103 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7104 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
7105
7106 let Predicates = [HasVLX, prd] in {
7107 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7108 DestInfoZ128, x86memopZ128>,
7109 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7110 sat>, EVEX_V128;
7111
7112 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7113 DestInfoZ256, x86memopZ256>,
7114 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7115 sat>, EVEX_V256;
7116 }
7117 let Predicates = [prd] in
7118 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7119 DestInfoZ, x86memopZ>,
7120 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7121 sat>, EVEX_V512;
7122}
7123
7124multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7125 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7126 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7127 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
7128}
7129multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
7130 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
7131 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7132 sat>, EVEX_CD8<8, CD8VO>;
7133}
7134
7135multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7136 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7137 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7138 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
7139}
7140multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
7141 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
7142 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7143 sat>, EVEX_CD8<16, CD8VQ>;
7144}
7145
7146multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7147 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7148 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7149 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
7150}
7151multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
7152 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
7153 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7154 sat>, EVEX_CD8<32, CD8VH>;
7155}
7156
7157multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7158 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7159 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7160 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
7161}
7162multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
7163 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
7164 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7165 sat>, EVEX_CD8<8, CD8VQ>;
7166}
7167
7168multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7169 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7170 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7171 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
7172}
7173multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
7174 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
7175 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7176 sat>, EVEX_CD8<16, CD8VH>;
7177}
7178
7179multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7180 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7181 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7182 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
7183}
7184multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
7185 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
7186 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7187 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7188}
7189
7190defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7191defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7192defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7193
7194defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7195defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7196defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7197
7198defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7199defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7200defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7201
7202defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7203defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7204defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7205
7206defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7207defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7208defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7209
7210defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7211defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7212defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007213
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007214let Predicates = [HasAVX512, NoVLX] in {
7215def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7216 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007217 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007218 VR256X:$src, sub_ymm)))), sub_xmm))>;
7219def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7220 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007221 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007222 VR256X:$src, sub_ymm)))), sub_xmm))>;
7223}
7224
7225let Predicates = [HasBWI, NoVLX] in {
7226def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007227 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007228 VR256X:$src, sub_ymm))), sub_xmm))>;
7229}
7230
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007231multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007232 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007233 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007234 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007235 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7236 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7237 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7238 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007239
Craig Toppere1cac152016-06-07 07:27:54 +00007240 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7241 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7242 (DestInfo.VT (LdFrag addr:$src))>,
7243 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007244 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007245}
7246
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007247multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007248 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007249 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7250 let Predicates = [HasVLX, HasBWI] in {
7251 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007252 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007253 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007254
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007255 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007256 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007257 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7258 }
7259 let Predicates = [HasBWI] in {
7260 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007261 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007262 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7263 }
7264}
7265
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007266multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007267 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007268 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7269 let Predicates = [HasVLX, HasAVX512] in {
7270 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007271 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007272 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7273
7274 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007275 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007276 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7277 }
7278 let Predicates = [HasAVX512] in {
7279 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007280 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007281 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7282 }
7283}
7284
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007285multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007286 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007287 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7288 let Predicates = [HasVLX, HasAVX512] in {
7289 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007290 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007291 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7292
7293 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007294 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007295 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7296 }
7297 let Predicates = [HasAVX512] in {
7298 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007299 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007300 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7301 }
7302}
7303
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007304multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007305 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007306 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7307 let Predicates = [HasVLX, HasAVX512] in {
7308 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007309 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007310 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7311
7312 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007313 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007314 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7315 }
7316 let Predicates = [HasAVX512] in {
7317 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007318 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007319 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7320 }
7321}
7322
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007323multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007324 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007325 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7326 let Predicates = [HasVLX, HasAVX512] in {
7327 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007328 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007329 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7330
7331 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007332 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007333 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7334 }
7335 let Predicates = [HasAVX512] in {
7336 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007337 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007338 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7339 }
7340}
7341
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007342multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007343 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007344 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7345
7346 let Predicates = [HasVLX, HasAVX512] in {
7347 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007348 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007349 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7350
7351 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007352 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007353 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7354 }
7355 let Predicates = [HasAVX512] in {
7356 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007357 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007358 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7359 }
7360}
7361
Craig Topper6840f112016-07-14 06:41:34 +00007362defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7363defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7364defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7365defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7366defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7367defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007368
Craig Topper6840f112016-07-14 06:41:34 +00007369defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7370defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7371defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7372defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7373defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7374defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007375
Igor Breger2ba64ab2016-05-22 10:21:04 +00007376// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007377multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7378 X86VectorVTInfo From, PatFrag LdFrag> {
7379 def : Pat<(To.VT (LdFrag addr:$src)),
7380 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7381 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7382 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7383 To.KRC:$mask, addr:$src)>;
7384 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7385 To.ImmAllZerosV)),
7386 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7387 addr:$src)>;
7388}
7389
7390let Predicates = [HasVLX, HasBWI] in {
7391 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7392 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7393}
7394let Predicates = [HasBWI] in {
7395 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7396}
7397let Predicates = [HasVLX, HasAVX512] in {
7398 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7399 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7400 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7401 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7402 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7403 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7404 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7405 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7406 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7407 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7408}
7409let Predicates = [HasAVX512] in {
7410 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7411 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7412 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7413 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7414 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7415}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007416
Craig Topper64378f42016-10-09 23:08:39 +00007417multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7418 SDNode ExtOp, PatFrag ExtLoad16> {
7419 // 128-bit patterns
7420 let Predicates = [HasVLX, HasBWI] in {
7421 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7422 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7423 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7424 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7425 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7426 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7427 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7428 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7429 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7430 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7431 }
7432 let Predicates = [HasVLX] in {
7433 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7434 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7435 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7436 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7437 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7438 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7439 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7440 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7441
7442 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7443 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7444 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7445 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7446 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7447 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7448 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7449 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7450
7451 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7452 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7453 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7454 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7455 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7456 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7457 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7458 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7459 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7460 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7461
7462 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7463 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7464 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7465 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7466 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7467 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7468 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7469 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7470
7471 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7472 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7473 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7474 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7475 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7476 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7477 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7478 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7479 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7480 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7481 }
7482 // 256-bit patterns
7483 let Predicates = [HasVLX, HasBWI] in {
7484 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7485 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7486 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7487 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7488 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7489 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7490 }
7491 let Predicates = [HasVLX] in {
7492 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7493 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7494 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7495 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7496 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7497 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7498 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7499 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7500
7501 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7502 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7503 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7504 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7505 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7506 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7507 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7508 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7509
7510 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7511 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7512 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7513 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7514 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7515 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7516
7517 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7518 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7519 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7520 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7521 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7522 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7523 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7524 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7525
7526 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7527 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7528 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7529 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7530 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7531 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7532 }
7533 // 512-bit patterns
7534 let Predicates = [HasBWI] in {
7535 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7536 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7537 }
7538 let Predicates = [HasAVX512] in {
7539 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7540 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7541
7542 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7543 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007544 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7545 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007546
7547 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7548 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7549
7550 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7551 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7552
7553 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7554 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7555 }
7556}
7557
7558defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7559defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007561//===----------------------------------------------------------------------===//
7562// GATHER - SCATTER Operations
7563
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007564multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7565 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007566 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7567 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007568 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7569 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007570 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007571 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007572 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7573 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7574 vectoraddr:$src2))]>, EVEX, EVEX_K,
7575 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007576}
Cameron McInally45325962014-03-26 13:50:50 +00007577
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007578multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7579 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7580 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007581 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007582 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007583 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007584let Predicates = [HasVLX] in {
7585 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007586 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007587 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007588 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007589 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007590 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007591 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007592 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007593}
Cameron McInally45325962014-03-26 13:50:50 +00007594}
7595
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007596multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7597 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007598 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007599 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007600 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007601 mgatherv8i64>, EVEX_V512;
7602let Predicates = [HasVLX] in {
7603 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007604 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007605 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007606 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007607 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007608 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007609 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7610 vx64xmem, mgatherv2i64>, EVEX_V128;
7611}
Cameron McInally45325962014-03-26 13:50:50 +00007612}
Michael Liao5bf95782014-12-04 05:20:33 +00007613
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007614
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007615defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7616 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7617
7618defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7619 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007620
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007621multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7622 X86MemOperand memop, PatFrag ScatterNode> {
7623
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007624let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007625
7626 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7627 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007628 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007629 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7630 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7631 _.KRCWM:$mask, vectoraddr:$dst))]>,
7632 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007633}
7634
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007635multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7636 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7637 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007638 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007639 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007640 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007641let Predicates = [HasVLX] in {
7642 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007643 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007644 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007645 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007646 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007647 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007648 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007649 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007650}
Cameron McInally45325962014-03-26 13:50:50 +00007651}
7652
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007653multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7654 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007655 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007656 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007657 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007658 mscatterv8i64>, EVEX_V512;
7659let Predicates = [HasVLX] in {
7660 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007661 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007662 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007663 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007664 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007665 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007666 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7667 vx64xmem, mscatterv2i64>, EVEX_V128;
7668}
Cameron McInally45325962014-03-26 13:50:50 +00007669}
7670
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007671defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7672 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007673
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007674defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7675 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007676
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007677// prefetch
7678multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7679 RegisterClass KRC, X86MemOperand memop> {
7680 let Predicates = [HasPFI], hasSideEffects = 1 in
7681 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007682 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007683 []>, EVEX, EVEX_K;
7684}
7685
7686defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007687 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007688
7689defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007690 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007691
7692defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007693 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007694
7695defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007696 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007697
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007698defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007699 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007700
7701defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007702 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007703
7704defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007705 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007706
7707defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007708 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007709
7710defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007711 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007712
7713defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007714 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007715
7716defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007717 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007718
7719defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007720 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007721
7722defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007723 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007724
7725defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007726 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007727
7728defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007729 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007730
7731defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007732 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007733
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007734// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007735def v64i1sextv64i8 : PatLeaf<(v64i8
7736 (X86vsext
7737 (v64i1 (X86pcmpgtm
7738 (bc_v64i8 (v16i32 immAllZerosV)),
7739 VR512:$src))))>;
7740def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7741def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7742def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007743
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007744multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007745def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007746 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007747 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7748}
Michael Liao5bf95782014-12-04 05:20:33 +00007749
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007750multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7751 string OpcodeStr, Predicate prd> {
7752let Predicates = [prd] in
7753 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7754
7755 let Predicates = [prd, HasVLX] in {
7756 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7757 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7758 }
7759}
7760
7761multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7762 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7763 HasBWI>;
7764 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7765 HasBWI>, VEX_W;
7766 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7767 HasDQI>;
7768 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7769 HasDQI>, VEX_W;
7770}
Michael Liao5bf95782014-12-04 05:20:33 +00007771
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007772defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007773
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007774multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007775 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7776 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7777 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7778}
7779
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007780// Use 512bit version to implement 128/256 bit in case NoVLX.
7781multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007782 X86VectorVTInfo _> {
7783
7784 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7785 (_.KVT (COPY_TO_REGCLASS
7786 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007787 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007788 _.RC:$src, _.SubRegIdx)),
7789 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007790}
7791
7792multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007793 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7794 let Predicates = [prd] in
7795 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7796 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007797
7798 let Predicates = [prd, HasVLX] in {
7799 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007800 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007801 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007802 EVEX_V128;
7803 }
7804 let Predicates = [prd, NoVLX] in {
7805 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7806 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007807 }
7808}
7809
7810defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7811 avx512vl_i8_info, HasBWI>;
7812defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7813 avx512vl_i16_info, HasBWI>, VEX_W;
7814defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7815 avx512vl_i32_info, HasDQI>;
7816defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7817 avx512vl_i64_info, HasDQI>, VEX_W;
7818
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007819//===----------------------------------------------------------------------===//
7820// AVX-512 - COMPRESS and EXPAND
7821//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007822
Ayman Musad7a5ed42016-09-26 06:22:08 +00007823multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007824 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007825 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007826 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007827 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007828
Craig Toppere1cac152016-06-07 07:27:54 +00007829 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007830 def mr : AVX5128I<opc, MRMDestMem, (outs),
7831 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007832 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007833 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7834
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007835 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7836 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007837 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007838 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007839 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007840}
7841
Ayman Musad7a5ed42016-09-26 06:22:08 +00007842multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7843
7844 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7845 (_.VT _.RC:$src)),
7846 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7847 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7848}
7849
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007850multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7851 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007852 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7853 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007854
7855 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007856 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7857 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7858 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7859 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007860 }
7861}
7862
7863defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7864 EVEX;
7865defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7866 EVEX, VEX_W;
7867defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7868 EVEX;
7869defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7870 EVEX, VEX_W;
7871
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007872// expand
7873multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7874 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007875 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007876 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007877 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007878
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007879 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7880 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7881 (_.VT (X86expand (_.VT (bitconvert
7882 (_.LdFrag addr:$src1)))))>,
7883 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007884}
7885
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007886multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
7887
7888 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
7889 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
7890 _.KRCWM:$mask, addr:$src)>;
7891
7892 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
7893 (_.VT _.RC:$src0))),
7894 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
7895 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
7896}
7897
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007898multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7899 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007900 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
7901 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007902
7903 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007904 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
7905 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7906 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
7907 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007908 }
7909}
7910
7911defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7912 EVEX;
7913defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7914 EVEX, VEX_W;
7915defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7916 EVEX;
7917defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7918 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007919
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007920//handle instruction reg_vec1 = op(reg_vec,imm)
7921// op(mem_vec,imm)
7922// op(broadcast(eltVt),imm)
7923//all instruction created with FROUND_CURRENT
7924multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007925 X86VectorVTInfo _>{
7926 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007927 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7928 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007929 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007930 (OpNode (_.VT _.RC:$src1),
7931 (i32 imm:$src2),
7932 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007933 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7934 (ins _.MemOp:$src1, i32u8imm:$src2),
7935 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7936 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7937 (i32 imm:$src2),
7938 (i32 FROUND_CURRENT))>;
7939 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7940 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7941 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7942 "${src1}"##_.BroadcastStr##", $src2",
7943 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7944 (i32 imm:$src2),
7945 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007946 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007947}
7948
7949//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7950multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7951 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007952 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007953 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7954 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007955 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007956 "$src1, {sae}, $src2",
7957 (OpNode (_.VT _.RC:$src1),
7958 (i32 imm:$src2),
7959 (i32 FROUND_NO_EXC))>, EVEX_B;
7960}
7961
7962multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7963 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7964 let Predicates = [prd] in {
7965 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7966 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7967 EVEX_V512;
7968 }
7969 let Predicates = [prd, HasVLX] in {
7970 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7971 EVEX_V128;
7972 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7973 EVEX_V256;
7974 }
7975}
7976
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007977//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7978// op(reg_vec2,mem_vec,imm)
7979// op(reg_vec2,broadcast(eltVt),imm)
7980//all instruction created with FROUND_CURRENT
7981multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007982 X86VectorVTInfo _>{
7983 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007984 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007985 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007986 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7987 (OpNode (_.VT _.RC:$src1),
7988 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007989 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007990 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007991 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7992 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7993 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7994 (OpNode (_.VT _.RC:$src1),
7995 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7996 (i32 imm:$src3),
7997 (i32 FROUND_CURRENT))>;
7998 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7999 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8000 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8001 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8002 (OpNode (_.VT _.RC:$src1),
8003 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8004 (i32 imm:$src3),
8005 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008006 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008007}
8008
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008009//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8010// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008011multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8012 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008013 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008014 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8015 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8016 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8017 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8018 (SrcInfo.VT SrcInfo.RC:$src2),
8019 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008020 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8021 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8022 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8023 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8024 (SrcInfo.VT (bitconvert
8025 (SrcInfo.LdFrag addr:$src2))),
8026 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008027 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008028}
8029
8030//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8031// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008032// op(reg_vec2,broadcast(eltVt),imm)
8033multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008034 X86VectorVTInfo _>:
8035 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8036
Craig Topper05948fb2016-08-02 05:11:15 +00008037 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008038 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8039 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8040 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8041 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8042 (OpNode (_.VT _.RC:$src1),
8043 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8044 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008045}
8046
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008047//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8048// op(reg_vec2,mem_scalar,imm)
8049//all instruction created with FROUND_CURRENT
8050multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008051 X86VectorVTInfo _> {
8052 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008053 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008054 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008055 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8056 (OpNode (_.VT _.RC:$src1),
8057 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008058 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008059 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008060 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008061 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008062 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8063 (OpNode (_.VT _.RC:$src1),
8064 (_.VT (scalar_to_vector
8065 (_.ScalarLdFrag addr:$src2))),
8066 (i32 imm:$src3),
8067 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008068 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008069}
8070
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008071//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8072multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8073 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008074 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008075 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008076 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008077 OpcodeStr, "$src3, {sae}, $src2, $src1",
8078 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008079 (OpNode (_.VT _.RC:$src1),
8080 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008081 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008082 (i32 FROUND_NO_EXC))>, EVEX_B;
8083}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008084//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8085multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8086 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008087 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8088 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008089 OpcodeStr, "$src3, {sae}, $src2, $src1",
8090 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008091 (OpNode (_.VT _.RC:$src1),
8092 (_.VT _.RC:$src2),
8093 (i32 imm:$src3),
8094 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008095}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008096
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008097multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8098 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008099 let Predicates = [prd] in {
8100 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008101 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008102 EVEX_V512;
8103
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008104 }
8105 let Predicates = [prd, HasVLX] in {
8106 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008107 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008108 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008109 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008110 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008111}
8112
Igor Breger2ae0fe32015-08-31 11:14:02 +00008113multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8114 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8115 let Predicates = [HasBWI] in {
8116 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8117 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8118 }
8119 let Predicates = [HasBWI, HasVLX] in {
8120 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8121 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8122 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8123 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8124 }
8125}
8126
Igor Breger00d9f842015-06-08 14:03:17 +00008127multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8128 bits<8> opc, SDNode OpNode>{
8129 let Predicates = [HasAVX512] in {
8130 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8131 }
8132 let Predicates = [HasAVX512, HasVLX] in {
8133 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8134 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8135 }
8136}
8137
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008138multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8139 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8140 let Predicates = [prd] in {
8141 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8142 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008143 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008144}
8145
Igor Breger1e58e8a2015-09-02 11:18:55 +00008146multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8147 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8148 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8149 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8150 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8151 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008152}
8153
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008154
Igor Breger1e58e8a2015-09-02 11:18:55 +00008155defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8156 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8157defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8158 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8159defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8160 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8161
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008162
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008163defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8164 0x50, X86VRange, HasDQI>,
8165 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8166defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8167 0x50, X86VRange, HasDQI>,
8168 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8169
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008170defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8171 0x51, X86VRange, HasDQI>,
8172 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8173defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8174 0x51, X86VRange, HasDQI>,
8175 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8176
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008177defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8178 0x57, X86Reduces, HasDQI>,
8179 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8180defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8181 0x57, X86Reduces, HasDQI>,
8182 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008183
Igor Breger1e58e8a2015-09-02 11:18:55 +00008184defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8185 0x27, X86GetMants, HasAVX512>,
8186 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8187defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8188 0x27, X86GetMants, HasAVX512>,
8189 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8190
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008191multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8192 bits<8> opc, SDNode OpNode = X86Shuf128>{
8193 let Predicates = [HasAVX512] in {
8194 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8195
8196 }
8197 let Predicates = [HasAVX512, HasVLX] in {
8198 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8199 }
8200}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008201let Predicates = [HasAVX512] in {
8202def : Pat<(v16f32 (ffloor VR512:$src)),
8203 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8204def : Pat<(v16f32 (fnearbyint VR512:$src)),
8205 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8206def : Pat<(v16f32 (fceil VR512:$src)),
8207 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8208def : Pat<(v16f32 (frint VR512:$src)),
8209 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8210def : Pat<(v16f32 (ftrunc VR512:$src)),
8211 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8212
8213def : Pat<(v8f64 (ffloor VR512:$src)),
8214 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8215def : Pat<(v8f64 (fnearbyint VR512:$src)),
8216 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8217def : Pat<(v8f64 (fceil VR512:$src)),
8218 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8219def : Pat<(v8f64 (frint VR512:$src)),
8220 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8221def : Pat<(v8f64 (ftrunc VR512:$src)),
8222 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8223}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008224
8225defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8226 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8227defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8228 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8229defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8230 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8231defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8232 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008233
Craig Topperc48fa892015-12-27 19:45:21 +00008234multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008235 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8236 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008237}
8238
Craig Topperc48fa892015-12-27 19:45:21 +00008239defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008240 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008241defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008242 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008243
Craig Topper7a299302016-06-09 07:06:38 +00008244multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008245 let Predicates = p in
8246 def NAME#_.VTName#rri:
8247 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8248 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8249 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8250}
8251
Craig Topper7a299302016-06-09 07:06:38 +00008252multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8253 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8254 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8255 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008256
Craig Topper7a299302016-06-09 07:06:38 +00008257defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008258 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008259 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8260 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8261 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8262 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8263 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008264 EVEX_CD8<8, CD8VF>;
8265
Igor Bregerf3ded812015-08-31 13:09:30 +00008266defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8267 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8268
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008269multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8270 X86VectorVTInfo _> {
8271 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008272 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008273 "$src1", "$src1",
8274 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8275
Craig Toppere1cac152016-06-07 07:27:54 +00008276 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8277 (ins _.MemOp:$src1), OpcodeStr,
8278 "$src1", "$src1",
8279 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8280 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008281}
8282
8283multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8284 X86VectorVTInfo _> :
8285 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008286 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8287 (ins _.ScalarMemOp:$src1), OpcodeStr,
8288 "${src1}"##_.BroadcastStr,
8289 "${src1}"##_.BroadcastStr,
8290 (_.VT (OpNode (X86VBroadcast
8291 (_.ScalarLdFrag addr:$src1))))>,
8292 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008293}
8294
8295multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8296 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8297 let Predicates = [prd] in
8298 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8299
8300 let Predicates = [prd, HasVLX] in {
8301 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8302 EVEX_V256;
8303 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8304 EVEX_V128;
8305 }
8306}
8307
8308multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8309 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8310 let Predicates = [prd] in
8311 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8312 EVEX_V512;
8313
8314 let Predicates = [prd, HasVLX] in {
8315 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8316 EVEX_V256;
8317 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8318 EVEX_V128;
8319 }
8320}
8321
8322multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8323 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008324 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008325 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008326 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8327 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008328}
8329
8330multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8331 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008332 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8333 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008334}
8335
8336multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8337 bits<8> opc_d, bits<8> opc_q,
8338 string OpcodeStr, SDNode OpNode> {
8339 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8340 HasAVX512>,
8341 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8342 HasBWI>;
8343}
8344
8345defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8346
Craig Topper056c9062016-08-28 22:20:48 +00008347let Predicates = [HasBWI, HasVLX] in {
8348 def : Pat<(xor
8349 (bc_v2i64 (v16i1sextv16i8)),
8350 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8351 (VPABSBZ128rr VR128:$src)>;
8352 def : Pat<(xor
8353 (bc_v2i64 (v8i1sextv8i16)),
8354 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8355 (VPABSWZ128rr VR128:$src)>;
8356 def : Pat<(xor
8357 (bc_v4i64 (v32i1sextv32i8)),
8358 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8359 (VPABSBZ256rr VR256:$src)>;
8360 def : Pat<(xor
8361 (bc_v4i64 (v16i1sextv16i16)),
8362 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8363 (VPABSWZ256rr VR256:$src)>;
8364}
8365let Predicates = [HasAVX512, HasVLX] in {
8366 def : Pat<(xor
8367 (bc_v2i64 (v4i1sextv4i32)),
8368 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8369 (VPABSDZ128rr VR128:$src)>;
8370 def : Pat<(xor
8371 (bc_v4i64 (v8i1sextv8i32)),
8372 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8373 (VPABSDZ256rr VR256:$src)>;
8374}
8375
8376let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008377def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008378 (bc_v8i64 (v16i1sextv16i32)),
8379 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008380 (VPABSDZrr VR512:$src)>;
8381def : Pat<(xor
8382 (bc_v8i64 (v8i1sextv8i64)),
8383 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8384 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008385}
Craig Topper850feaf2016-08-28 22:20:51 +00008386let Predicates = [HasBWI] in {
8387def : Pat<(xor
8388 (bc_v8i64 (v64i1sextv64i8)),
8389 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8390 (VPABSBZrr VR512:$src)>;
8391def : Pat<(xor
8392 (bc_v8i64 (v32i1sextv32i16)),
8393 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8394 (VPABSWZrr VR512:$src)>;
8395}
Igor Bregerf2460112015-07-26 14:41:44 +00008396
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008397multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8398
8399 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008400}
8401
8402defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8403defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8404
Igor Breger24cab0f2015-11-16 07:22:00 +00008405//===---------------------------------------------------------------------===//
8406// Replicate Single FP - MOVSHDUP and MOVSLDUP
8407//===---------------------------------------------------------------------===//
8408multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8409 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8410 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008411}
8412
8413defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8414defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008415
8416//===----------------------------------------------------------------------===//
8417// AVX-512 - MOVDDUP
8418//===----------------------------------------------------------------------===//
8419
8420multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8421 X86VectorVTInfo _> {
8422 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8423 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8424 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008425 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8426 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8427 (_.VT (OpNode (_.VT (scalar_to_vector
8428 (_.ScalarLdFrag addr:$src)))))>,
8429 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008430}
8431
8432multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8433 AVX512VLVectorVTInfo VTInfo> {
8434
8435 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8436
8437 let Predicates = [HasAVX512, HasVLX] in {
8438 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8439 EVEX_V256;
8440 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8441 EVEX_V128;
8442 }
8443}
8444
8445multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8446 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8447 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008448}
8449
8450defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8451
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008452let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008453def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008454 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008455def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008456 (VMOVDDUPZ128rm addr:$src)>;
8457def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8458 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8459}
Igor Breger1f782962015-11-19 08:26:56 +00008460
Igor Bregerf2460112015-07-26 14:41:44 +00008461//===----------------------------------------------------------------------===//
8462// AVX-512 - Unpack Instructions
8463//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008464defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8465 SSE_ALU_ITINS_S>;
8466defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8467 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008468
8469defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8470 SSE_INTALU_ITINS_P, HasBWI>;
8471defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8472 SSE_INTALU_ITINS_P, HasBWI>;
8473defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8474 SSE_INTALU_ITINS_P, HasBWI>;
8475defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8476 SSE_INTALU_ITINS_P, HasBWI>;
8477
8478defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8479 SSE_INTALU_ITINS_P, HasAVX512>;
8480defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8481 SSE_INTALU_ITINS_P, HasAVX512>;
8482defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8483 SSE_INTALU_ITINS_P, HasAVX512>;
8484defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8485 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008486
8487//===----------------------------------------------------------------------===//
8488// AVX-512 - Extract & Insert Integer Instructions
8489//===----------------------------------------------------------------------===//
8490
8491multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8492 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008493 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8494 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8495 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8496 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8497 imm:$src2)))),
8498 addr:$dst)]>,
8499 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008500}
8501
8502multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8503 let Predicates = [HasBWI] in {
8504 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8505 (ins _.RC:$src1, u8imm:$src2),
8506 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8507 [(set GR32orGR64:$dst,
8508 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8509 EVEX, TAPD;
8510
8511 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8512 }
8513}
8514
8515multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8516 let Predicates = [HasBWI] in {
8517 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8518 (ins _.RC:$src1, u8imm:$src2),
8519 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8520 [(set GR32orGR64:$dst,
8521 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8522 EVEX, PD;
8523
Craig Topper99f6b622016-05-01 01:03:56 +00008524 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008525 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8526 (ins _.RC:$src1, u8imm:$src2),
8527 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8528 EVEX, TAPD;
8529
Igor Bregerdefab3c2015-10-08 12:55:01 +00008530 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8531 }
8532}
8533
8534multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8535 RegisterClass GRC> {
8536 let Predicates = [HasDQI] in {
8537 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8538 (ins _.RC:$src1, u8imm:$src2),
8539 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8540 [(set GRC:$dst,
8541 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8542 EVEX, TAPD;
8543
Craig Toppere1cac152016-06-07 07:27:54 +00008544 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8545 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8546 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8547 [(store (extractelt (_.VT _.RC:$src1),
8548 imm:$src2),addr:$dst)]>,
8549 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008550 }
8551}
8552
8553defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8554defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8555defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8556defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8557
8558multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8559 X86VectorVTInfo _, PatFrag LdFrag> {
8560 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8561 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8562 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8563 [(set _.RC:$dst,
8564 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8565 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8566}
8567
8568multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8569 X86VectorVTInfo _, PatFrag LdFrag> {
8570 let Predicates = [HasBWI] in {
8571 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8572 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8573 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8574 [(set _.RC:$dst,
8575 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8576
8577 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8578 }
8579}
8580
8581multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8582 X86VectorVTInfo _, RegisterClass GRC> {
8583 let Predicates = [HasDQI] in {
8584 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8585 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8586 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8587 [(set _.RC:$dst,
8588 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8589 EVEX_4V, TAPD;
8590
8591 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8592 _.ScalarLdFrag>, TAPD;
8593 }
8594}
8595
8596defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8597 extloadi8>, TAPD;
8598defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8599 extloadi16>, PD;
8600defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8601defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008602//===----------------------------------------------------------------------===//
8603// VSHUFPS - VSHUFPD Operations
8604//===----------------------------------------------------------------------===//
8605multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8606 AVX512VLVectorVTInfo VTInfo_FP>{
8607 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8608 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8609 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008610}
8611
8612defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8613defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008614//===----------------------------------------------------------------------===//
8615// AVX-512 - Byte shift Left/Right
8616//===----------------------------------------------------------------------===//
8617
8618multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8619 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8620 def rr : AVX512<opc, MRMr,
8621 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8622 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8623 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008624 def rm : AVX512<opc, MRMm,
8625 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8626 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8627 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008628 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8629 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008630}
8631
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008632multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008633 Format MRMm, string OpcodeStr, Predicate prd>{
8634 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008635 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008636 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008637 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008638 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008639 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008640 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008641 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008642 }
8643}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008644defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008645 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008646defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008647 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8648
8649
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008650multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008651 string OpcodeStr, X86VectorVTInfo _dst,
8652 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008653 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008654 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008655 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008656 [(set _dst.RC:$dst,(_dst.VT
8657 (OpNode (_src.VT _src.RC:$src1),
8658 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008659 def rm : AVX512BI<opc, MRMSrcMem,
8660 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8661 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8662 [(set _dst.RC:$dst,(_dst.VT
8663 (OpNode (_src.VT _src.RC:$src1),
8664 (_src.VT (bitconvert
8665 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008666}
8667
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008668multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008669 string OpcodeStr, Predicate prd> {
8670 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008671 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8672 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008673 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008674 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8675 v32i8x_info>, EVEX_V256;
8676 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8677 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008678 }
8679}
8680
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008681defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008682 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008683
8684multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008685 X86VectorVTInfo _>{
8686 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008687 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8688 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008689 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008690 (OpNode (_.VT _.RC:$src1),
8691 (_.VT _.RC:$src2),
8692 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008693 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008694 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8695 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8696 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8697 (OpNode (_.VT _.RC:$src1),
8698 (_.VT _.RC:$src2),
8699 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008700 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008701 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8702 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8703 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8704 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8705 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8706 (OpNode (_.VT _.RC:$src1),
8707 (_.VT _.RC:$src2),
8708 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008709 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008710 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008711 }// Constraints = "$src1 = $dst"
8712}
8713
8714multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8715 let Predicates = [HasAVX512] in
8716 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8717 let Predicates = [HasAVX512, HasVLX] in {
8718 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8719 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8720 }
8721}
8722
8723defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8724defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8725
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008726//===----------------------------------------------------------------------===//
8727// AVX-512 - FixupImm
8728//===----------------------------------------------------------------------===//
8729
8730multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008731 X86VectorVTInfo _>{
8732 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008733 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8734 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8735 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8736 (OpNode (_.VT _.RC:$src1),
8737 (_.VT _.RC:$src2),
8738 (_.IntVT _.RC:$src3),
8739 (i32 imm:$src4),
8740 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008741 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8742 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8743 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8744 (OpNode (_.VT _.RC:$src1),
8745 (_.VT _.RC:$src2),
8746 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8747 (i32 imm:$src4),
8748 (i32 FROUND_CURRENT))>;
8749 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8750 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8751 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8752 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8753 (OpNode (_.VT _.RC:$src1),
8754 (_.VT _.RC:$src2),
8755 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8756 (i32 imm:$src4),
8757 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008758 } // Constraints = "$src1 = $dst"
8759}
8760
8761multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008762 SDNode OpNode, X86VectorVTInfo _>{
8763let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008764 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8765 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008766 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008767 "$src2, $src3, {sae}, $src4",
8768 (OpNode (_.VT _.RC:$src1),
8769 (_.VT _.RC:$src2),
8770 (_.IntVT _.RC:$src3),
8771 (i32 imm:$src4),
8772 (i32 FROUND_NO_EXC))>, EVEX_B;
8773 }
8774}
8775
8776multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8777 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008778 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8779 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008780 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8781 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8782 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8783 (OpNode (_.VT _.RC:$src1),
8784 (_.VT _.RC:$src2),
8785 (_src3VT.VT _src3VT.RC:$src3),
8786 (i32 imm:$src4),
8787 (i32 FROUND_CURRENT))>;
8788
8789 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8790 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8791 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8792 "$src2, $src3, {sae}, $src4",
8793 (OpNode (_.VT _.RC:$src1),
8794 (_.VT _.RC:$src2),
8795 (_src3VT.VT _src3VT.RC:$src3),
8796 (i32 imm:$src4),
8797 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008798 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8799 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8800 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8801 (OpNode (_.VT _.RC:$src1),
8802 (_.VT _.RC:$src2),
8803 (_src3VT.VT (scalar_to_vector
8804 (_src3VT.ScalarLdFrag addr:$src3))),
8805 (i32 imm:$src4),
8806 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008807 }
8808}
8809
8810multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8811 let Predicates = [HasAVX512] in
8812 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8813 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8814 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8815 let Predicates = [HasAVX512, HasVLX] in {
8816 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8817 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8818 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8819 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8820 }
8821}
8822
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008823defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8824 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008825 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008826defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8827 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008828 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008829defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008830 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008831defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008832 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008833
8834
8835
8836// Patterns used to select SSE scalar fp arithmetic instructions from
8837// either:
8838//
8839// (1) a scalar fp operation followed by a blend
8840//
8841// The effect is that the backend no longer emits unnecessary vector
8842// insert instructions immediately after SSE scalar fp instructions
8843// like addss or mulss.
8844//
8845// For example, given the following code:
8846// __m128 foo(__m128 A, __m128 B) {
8847// A[0] += B[0];
8848// return A;
8849// }
8850//
8851// Previously we generated:
8852// addss %xmm0, %xmm1
8853// movss %xmm1, %xmm0
8854//
8855// We now generate:
8856// addss %xmm1, %xmm0
8857//
8858// (2) a vector packed single/double fp operation followed by a vector insert
8859//
8860// The effect is that the backend converts the packed fp instruction
8861// followed by a vector insert into a single SSE scalar fp instruction.
8862//
8863// For example, given the following code:
8864// __m128 foo(__m128 A, __m128 B) {
8865// __m128 C = A + B;
8866// return (__m128) {c[0], a[1], a[2], a[3]};
8867// }
8868//
8869// Previously we generated:
8870// addps %xmm0, %xmm1
8871// movss %xmm1, %xmm0
8872//
8873// We now generate:
8874// addss %xmm1, %xmm0
8875
8876// TODO: Some canonicalization in lowering would simplify the number of
8877// patterns we have to try to match.
8878multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8879 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00008880 // extracted scalar math op with insert via movss
8881 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8882 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8883 FR32:$src))))),
8884 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8885 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8886
Craig Topper5625d242016-07-29 06:06:00 +00008887 // extracted scalar math op with insert via blend
8888 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8889 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8890 FR32:$src))), (i8 1))),
8891 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8892 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8893
8894 // vector math op with insert via movss
8895 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8896 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8897 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8898
8899 // vector math op with insert via blend
8900 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8901 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8902 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8903 }
8904}
8905
8906defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8907defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8908defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8909defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8910
8911multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8912 let Predicates = [HasAVX512] in {
8913 // extracted scalar math op with insert via movsd
8914 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8915 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8916 FR64:$src))))),
8917 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8918 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8919
8920 // extracted scalar math op with insert via blend
8921 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8922 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8923 FR64:$src))), (i8 1))),
8924 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8925 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8926
8927 // vector math op with insert via movsd
8928 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8929 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8930 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8931
8932 // vector math op with insert via blend
8933 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8934 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8935 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8936 }
8937}
8938
8939defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8940defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8941defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8942defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;