blob: 703bc1a094ad3ca0ea5c410360344ff1fe829ed2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
Evan Chenga8e29892007-01-19 07:51:42 +0000202/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
203def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
207/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
208def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
Jim Grosbach64171712010-02-16 21:07:46 +0000212def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
215 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Chenga2515702007-03-19 07:09:02 +0000217def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
220 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
223def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000224 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000225}]>;
226
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
228/// e.g., 0xf000ffff
229def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000230 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000231 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000232}] > {
233 let PrintMethod = "printBitfieldInvMaskImmOperand";
234}
235
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237def hi16 : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
239}]>;
240
241def lo16AllZero : PatLeaf<(i32 imm), [{
242 // Returns true if all low 16-bits are 0.
243 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000244}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245
Jim Grosbach64171712010-02-16 21:07:46 +0000246/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247/// [0.65535].
248def imm0_65535 : PatLeaf<(i32 imm), [{
249 return (uint32_t)N->getZExtValue() < 65536;
250}]>;
251
Evan Cheng37f25d92008-08-28 23:39:26 +0000252class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
253class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000254
Jim Grosbach0a145f32010-02-16 20:17:57 +0000255/// adde and sube predicates - True based on whether the carry flag output
256/// will be needed or not.
257def adde_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def sube_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def adde_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266def sube_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269
Evan Chenga8e29892007-01-19 07:51:42 +0000270//===----------------------------------------------------------------------===//
271// Operand Definitions.
272//
273
274// Branch target.
275def brtarget : Operand<OtherVT>;
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277// A list of registers separated by comma. Used by load/store multiple.
278def reglist : Operand<i32> {
279 let PrintMethod = "printRegisterList";
280}
281
282// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
283def cpinst_operand : Operand<i32> {
284 let PrintMethod = "printCPInstOperand";
285}
286
287def jtblock_operand : Operand<i32> {
288 let PrintMethod = "printJTBlockOperand";
289}
Evan Cheng66ac5312009-07-25 00:33:29 +0000290def jt2block_operand : Operand<i32> {
291 let PrintMethod = "printJT2BlockOperand";
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
294// Local PC labels.
295def pclabel : Operand<i32> {
296 let PrintMethod = "printPCLabel";
297}
298
Jim Grosbachb35ad412010-10-13 19:56:10 +0000299// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
300def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
301 int32_t v = (int32_t)N->getZExtValue();
302 return v == 8 || v == 16 || v == 24; }]> {
303 string EncoderMethod = "getRotImmOpValue";
304}
305
Bob Wilson22f5dc72010-08-16 18:27:34 +0000306// shift_imm: An integer that encodes a shift amount and the type of shift
307// (currently either asr or lsl) using the same encoding used for the
308// immediates in so_reg operands.
309def shift_imm : Operand<i32> {
310 let PrintMethod = "printShiftImmOperand";
311}
312
Evan Chenga8e29892007-01-19 07:51:42 +0000313// shifter_operand operands: so_reg and so_imm.
314def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000315 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000316 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000317 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000318 let PrintMethod = "printSORegOperand";
319 let MIOperandInfo = (ops GPR, GPR, i32imm);
320}
321
322// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
323// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
324// represented in the imm field in the same 12-bit form that they are encoded
325// into so_imm instructions: the 8-bit immediate is the least significant bits
326// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000327def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000328 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000329 let PrintMethod = "printSOImmOperand";
330}
331
Evan Chengc70d1842007-03-20 08:11:30 +0000332// Break so_imm's up into two pieces. This handles immediates with up to 16
333// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
334// get the first/second pieces.
335def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000336 PatLeaf<(imm), [{
337 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
338 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000339 let PrintMethod = "printSOImm2PartOperand";
340}
341
342def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000343 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000345}]>;
346
347def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000348 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000350}]>;
351
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000352def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
353 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
354 }]> {
355 let PrintMethod = "printSOImm2PartOperand";
356}
357
358def so_neg_imm2part_1 : SDNodeXForm<imm, [{
359 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
360 return CurDAG->getTargetConstant(V, MVT::i32);
361}]>;
362
363def so_neg_imm2part_2 : SDNodeXForm<imm, [{
364 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
365 return CurDAG->getTargetConstant(V, MVT::i32);
366}]>;
367
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000368/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
369def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
370 return (int32_t)N->getZExtValue() < 32;
371}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000372
373// Define ARM specific addressing modes.
374
Jim Grosbach82891622010-09-29 19:03:54 +0000375// addrmode2base := reg +/- imm12
376//
377def addrmode2base : Operand<i32>,
378 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
379 let PrintMethod = "printAddrMode2Operand";
380 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
381}
382// addrmode2shop := reg +/- reg shop imm
383//
384def addrmode2shop : Operand<i32>,
385 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
386 let PrintMethod = "printAddrMode2Operand";
387 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
388}
389
390// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000391//
392def addrmode2 : Operand<i32>,
393 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
394 let PrintMethod = "printAddrMode2Operand";
395 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
396}
397
398def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000399 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
400 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000401 let PrintMethod = "printAddrMode2OffsetOperand";
402 let MIOperandInfo = (ops GPR, i32imm);
403}
404
405// addrmode3 := reg +/- reg
406// addrmode3 := reg +/- imm8
407//
408def addrmode3 : Operand<i32>,
409 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
410 let PrintMethod = "printAddrMode3Operand";
411 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
412}
413
414def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000415 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
416 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printAddrMode3OffsetOperand";
418 let MIOperandInfo = (ops GPR, i32imm);
419}
420
421// addrmode4 := reg, <mode|W>
422//
423def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000424 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000425 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000426 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000427}
428
429// addrmode5 := reg +/- imm8*4
430//
431def addrmode5 : Operand<i32>,
432 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
433 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000434 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000435}
436
Bob Wilson8b024a52009-07-01 23:16:05 +0000437// addrmode6 := reg with optional writeback
438//
439def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000440 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000441 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000442 let MIOperandInfo = (ops GPR:$addr, i32imm);
443}
444
445def am6offset : Operand<i32> {
446 let PrintMethod = "printAddrMode6OffsetOperand";
447 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000448}
449
Evan Chenga8e29892007-01-19 07:51:42 +0000450// addrmodepc := pc + reg
451//
452def addrmodepc : Operand<i32>,
453 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
454 let PrintMethod = "printAddrModePCOperand";
455 let MIOperandInfo = (ops GPR, i32imm);
456}
457
Bob Wilson4f38b382009-08-21 21:58:55 +0000458def nohash_imm : Operand<i32> {
459 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000460}
461
Evan Chenga8e29892007-01-19 07:51:42 +0000462//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000463
Evan Cheng37f25d92008-08-28 23:39:26 +0000464include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000465
466//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000467// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000468//
469
Evan Cheng3924f782008-08-29 07:36:24 +0000470/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000471/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000472multiclass AsI1_bin_irs<bits<4> opcod, string opc,
473 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
474 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000475 // The register-immediate version is re-materializable. This is useful
476 // in particular for taking the address of a local.
477 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000478 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
479 iii, opc, "\t$Rd, $Rn, $imm",
480 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
481 bits<4> Rd;
482 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000483 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000484 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000485 let Inst{15-12} = Rd;
486 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000487 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000489 }
Jim Grosbach62547262010-10-11 18:51:51 +0000490 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
491 iir, opc, "\t$Rd, $Rn, $Rm",
492 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000493 bits<4> Rd;
494 bits<4> Rn;
495 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000496 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000497 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000499 let Inst{3-0} = Rm;
500 let Inst{15-12} = Rd;
501 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000503 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
504 iis, opc, "\t$Rd, $Rn, $shift",
505 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000506 bits<4> Rd;
507 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000508 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000510 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000511 let Inst{15-12} = Rd;
512 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 }
Evan Chenga8e29892007-01-19 07:51:42 +0000514}
515
Evan Cheng1e249e32009-06-25 20:59:23 +0000516/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000517/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000518let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000519multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
520 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
521 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000522 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
523 iii, opc, "\t$Rd, $Rn, $imm",
524 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
525 bits<4> Rd;
526 bits<4> Rn;
527 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000529 let Inst{15-12} = Rd;
530 let Inst{19-16} = Rn;
531 let Inst{11-0} = imm;
532 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000534 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
535 iir, opc, "\t$Rd, $Rn, $Rm",
536 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
537 bits<4> Rd;
538 bits<4> Rn;
539 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000540 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000541 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000542 let isCommutable = Commutable;
543 let Inst{3-0} = Rm;
544 let Inst{15-12} = Rd;
545 let Inst{19-16} = Rn;
546 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000547 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000548 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
549 iis, opc, "\t$Rd, $Rn, $shift",
550 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
551 bits<4> Rd;
552 bits<4> Rn;
553 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000554 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000555 let Inst{11-0} = shift;
556 let Inst{15-12} = Rd;
557 let Inst{19-16} = Rn;
558 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000559 }
Evan Cheng071a2792007-09-11 19:55:27 +0000560}
Evan Chengc85e8322007-07-05 07:13:32 +0000561}
562
563/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000564/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000565/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000566let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000567multiclass AI1_cmp_irs<bits<4> opcod, string opc,
568 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
569 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000570 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
571 opc, "\t$Rn, $imm",
572 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000573 bits<4> Rn;
574 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000576 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 let Inst{19-16} = Rn;
578 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000579 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000580 let Inst{20} = 1;
581 }
582 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
583 opc, "\t$Rn, $Rm",
584 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 bits<4> Rn;
586 bits<4> Rm;
587 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000591 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000593 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000594 }
595 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
596 opc, "\t$Rn, $shift",
597 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000598 bits<4> Rn;
599 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000600 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000602 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 let Inst{19-16} = Rn;
604 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000605 }
Evan Cheng071a2792007-09-11 19:55:27 +0000606}
Evan Chenga8e29892007-01-19 07:51:42 +0000607}
608
Evan Cheng576a3962010-09-25 00:49:35 +0000609/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000610/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000611/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000612multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000613 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
614 IIC_iEXTr, opc, "\t$Rd, $Rm",
615 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000616 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000617 let Inst{11-10} = 0b00;
618 let Inst{19-16} = 0b1111;
619 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000620 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
621 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
622 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000623 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000624 bits<2> rot;
625 let Inst{11-10} = rot;
Johnny Chen76b39e82009-10-27 18:44:24 +0000626 let Inst{19-16} = 0b1111;
627 }
Evan Chenga8e29892007-01-19 07:51:42 +0000628}
629
Evan Cheng576a3962010-09-25 00:49:35 +0000630multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000631 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
632 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000633 [/* For disassembly only; pattern left blank */]>,
634 Requires<[IsARM, HasV6]> {
635 let Inst{11-10} = 0b00;
636 let Inst{19-16} = 0b1111;
637 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000638 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
639 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000640 [/* For disassembly only; pattern left blank */]>,
641 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000642 bits<2> rot;
643 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000644 let Inst{19-16} = 0b1111;
645 }
646}
647
Evan Cheng576a3962010-09-25 00:49:35 +0000648/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000649/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000650multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000651 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
652 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
653 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000654 Requires<[IsARM, HasV6]> {
655 let Inst{11-10} = 0b00;
656 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000657 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
658 rot_imm:$rot),
659 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
660 [(set GPR:$Rd, (opnode GPR:$Rn,
661 (rotr GPR:$Rm, rot_imm:$rot)))]>,
662 Requires<[IsARM, HasV6]> {
663 bits<4> Rn;
664 bits<2> rot;
665 let Inst{19-16} = Rn;
666 let Inst{11-10} = rot;
667 }
Evan Chenga8e29892007-01-19 07:51:42 +0000668}
669
Johnny Chen2ec5e492010-02-22 21:50:40 +0000670// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000671multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000672 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
673 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000674 [/* For disassembly only; pattern left blank */]>,
675 Requires<[IsARM, HasV6]> {
676 let Inst{11-10} = 0b00;
677 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000678 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
679 rot_imm:$rot),
680 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000681 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 Requires<[IsARM, HasV6]> {
683 bits<4> Rn;
684 bits<2> rot;
685 let Inst{19-16} = Rn;
686 let Inst{11-10} = rot;
687 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000688}
689
Evan Cheng62674222009-06-25 23:34:10 +0000690/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
691let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000692multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
693 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000694 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
695 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
696 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000697 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000698 bits<4> Rd;
699 bits<4> Rn;
700 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000701 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000702 let Inst{15-12} = Rd;
703 let Inst{19-16} = Rn;
704 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000706 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
707 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
708 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000709 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000710 bits<4> Rd;
711 bits<4> Rn;
712 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000713 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000714 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000715 let isCommutable = Commutable;
716 let Inst{3-0} = Rm;
717 let Inst{15-12} = Rd;
718 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000719 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000720 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
721 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
722 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000723 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000724 bits<4> Rd;
725 bits<4> Rn;
726 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000727 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000728 let Inst{11-0} = shift;
729 let Inst{15-12} = Rd;
730 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000731 }
Jim Grosbache5165492009-11-09 00:11:35 +0000732}
733// Carry setting variants
734let Defs = [CPSR] in {
735multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
736 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000737 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
738 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
739 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000740 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000741 bits<4> Rd;
742 bits<4> Rn;
743 bits<12> imm;
744 let Inst{15-12} = Rd;
745 let Inst{19-16} = Rn;
746 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000747 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000748 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000749 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
751 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
752 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000753 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 bits<4> Rd;
755 bits<4> Rn;
756 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000757 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 let isCommutable = Commutable;
759 let Inst{3-0} = Rm;
760 let Inst{15-12} = Rd;
761 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000762 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000763 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000764 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000765 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
766 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
767 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000768 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 bits<4> Rd;
770 bits<4> Rn;
771 bits<12> shift;
772 let Inst{11-0} = shift;
773 let Inst{15-12} = Rd;
774 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000775 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000777 }
Evan Cheng071a2792007-09-11 19:55:27 +0000778}
Evan Chengc85e8322007-07-05 07:13:32 +0000779}
Jim Grosbache5165492009-11-09 00:11:35 +0000780}
Evan Chengc85e8322007-07-05 07:13:32 +0000781
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000782//===----------------------------------------------------------------------===//
783// Instructions
784//===----------------------------------------------------------------------===//
785
Evan Chenga8e29892007-01-19 07:51:42 +0000786//===----------------------------------------------------------------------===//
787// Miscellaneous Instructions.
788//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000789
Evan Chenga8e29892007-01-19 07:51:42 +0000790/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
791/// the function. The first operand is the ID# for this instruction, the second
792/// is the index into the MachineConstantPool that this is, the third is the
793/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000794let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000795def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000796PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000797 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000798
Jim Grosbach4642ad32010-02-22 23:10:38 +0000799// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
800// from removing one half of the matched pairs. That breaks PEI, which assumes
801// these will always be in pairs, and asserts if it finds otherwise. Better way?
802let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000803def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000804PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000805 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000806
Jim Grosbach64171712010-02-16 21:07:46 +0000807def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000808PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000809 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000810}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000811
Johnny Chenf4d81052010-02-12 22:53:19 +0000812def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000813 [/* For disassembly only; pattern left blank */]>,
814 Requires<[IsARM, HasV6T2]> {
815 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000816 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000817 let Inst{7-0} = 0b00000000;
818}
819
Johnny Chenf4d81052010-02-12 22:53:19 +0000820def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
821 [/* For disassembly only; pattern left blank */]>,
822 Requires<[IsARM, HasV6T2]> {
823 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000824 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000825 let Inst{7-0} = 0b00000001;
826}
827
828def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
829 [/* For disassembly only; pattern left blank */]>,
830 Requires<[IsARM, HasV6T2]> {
831 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000832 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000833 let Inst{7-0} = 0b00000010;
834}
835
836def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
837 [/* For disassembly only; pattern left blank */]>,
838 Requires<[IsARM, HasV6T2]> {
839 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000840 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000841 let Inst{7-0} = 0b00000011;
842}
843
Johnny Chen2ec5e492010-02-22 21:50:40 +0000844def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
845 "\t$dst, $a, $b",
846 [/* For disassembly only; pattern left blank */]>,
847 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000848 bits<4> Rd;
849 bits<4> Rn;
850 bits<4> Rm;
851 let Inst{3-0} = Rm;
852 let Inst{15-12} = Rd;
853 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000854 let Inst{27-20} = 0b01101000;
855 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000856 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000857}
858
Johnny Chenf4d81052010-02-12 22:53:19 +0000859def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
860 [/* For disassembly only; pattern left blank */]>,
861 Requires<[IsARM, HasV6T2]> {
862 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000863 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000864 let Inst{7-0} = 0b00000100;
865}
866
Johnny Chenc6f7b272010-02-11 18:12:29 +0000867// The i32imm operand $val can be used by a debugger to store more information
868// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000869def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000870 [/* For disassembly only; pattern left blank */]>,
871 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000872 bits<16> val;
873 let Inst{3-0} = val{3-0};
874 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000875 let Inst{27-20} = 0b00010010;
876 let Inst{7-4} = 0b0111;
877}
878
Johnny Chenb98e1602010-02-12 18:55:33 +0000879// Change Processor State is a system instruction -- for disassembly only.
880// The singleton $opt operand contains the following information:
881// opt{4-0} = mode from Inst{4-0}
882// opt{5} = changemode from Inst{17}
883// opt{8-6} = AIF from Inst{8-6}
884// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000885// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000886def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000887 [/* For disassembly only; pattern left blank */]>,
888 Requires<[IsARM]> {
889 let Inst{31-28} = 0b1111;
890 let Inst{27-20} = 0b00010000;
891 let Inst{16} = 0;
892 let Inst{5} = 0;
893}
894
Johnny Chenb92a23f2010-02-21 04:42:01 +0000895// Preload signals the memory system of possible future data/instruction access.
896// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000897//
898// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
899// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000900multiclass APreLoad<bit data, bit read, string opc> {
901
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000902 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000903 !strconcat(opc, "\t[$base, $imm]"), []> {
904 let Inst{31-26} = 0b111101;
905 let Inst{25} = 0; // 0 for immediate form
906 let Inst{24} = data;
907 let Inst{22} = read;
908 let Inst{21-20} = 0b01;
909 }
910
911 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
912 !strconcat(opc, "\t$addr"), []> {
913 let Inst{31-26} = 0b111101;
914 let Inst{25} = 1; // 1 for register form
915 let Inst{24} = data;
916 let Inst{22} = read;
917 let Inst{21-20} = 0b01;
918 let Inst{4} = 0;
919 }
920}
921
922defm PLD : APreLoad<1, 1, "pld">;
923defm PLDW : APreLoad<1, 0, "pldw">;
924defm PLI : APreLoad<0, 1, "pli">;
925
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000926def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
927 "setend\t$end",
928 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000929 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000930 bits<1> end;
931 let Inst{31-10} = 0b1111000100000001000000;
932 let Inst{9} = end;
933 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000934}
935
Johnny Chenf4d81052010-02-12 22:53:19 +0000936def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000937 [/* For disassembly only; pattern left blank */]>,
938 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000939 bits<4> opt;
940 let Inst{27-4} = 0b001100100000111100001111;
941 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000942}
943
Johnny Chenba6e0332010-02-11 17:14:31 +0000944// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000945let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000946def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000947 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000948 Requires<[IsARM]> {
949 let Inst{27-25} = 0b011;
950 let Inst{24-20} = 0b11111;
951 let Inst{7-5} = 0b111;
952 let Inst{4} = 0b1;
953}
954
Evan Cheng12c3a532008-11-06 17:48:05 +0000955// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +0000956// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
957// classes (AXI1, et.al.) and so have encoding information and such,
958// which is suboptimal. Once the rest of the code emitter (including
959// JIT) is MC-ized we should look at refactoring these into true
960// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +0000961let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000962def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000963 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000964 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000965
Evan Cheng325474e2008-01-07 23:56:57 +0000966let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000967def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000968 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000969 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000970
Evan Chengd87293c2008-11-06 08:47:38 +0000971def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000972 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000973 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
974
Evan Chengd87293c2008-11-06 08:47:38 +0000975def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000976 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000977 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
978
Evan Chengd87293c2008-11-06 08:47:38 +0000979def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000980 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000981 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
982
Evan Chengd87293c2008-11-06 08:47:38 +0000983def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000984 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000985 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
986}
Chris Lattner13c63102008-01-06 05:55:01 +0000987let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000988def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000989 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000990 [(store GPR:$src, addrmodepc:$addr)]>;
991
Evan Chengd87293c2008-11-06 08:47:38 +0000992def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000993 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000994 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
995
Evan Chengd87293c2008-11-06 08:47:38 +0000996def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000997 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000998 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
999}
Evan Cheng12c3a532008-11-06 17:48:05 +00001000} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001001
Evan Chenge07715c2009-06-23 05:25:29 +00001002
1003// LEApcrel - Load a pc-relative address into a register without offending the
1004// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001005// FIXME: These are marked as pseudos, but they're really not(?). They're just
1006// the ADR instruction. Is this the right way to handle that? They need
1007// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001008let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001009let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001010def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001011 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001012 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001013
Jim Grosbacha967d112010-06-21 21:27:27 +00001014} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001015def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001016 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001017 Pseudo, IIC_iALUi,
1018 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001019 let Inst{25} = 1;
1020}
Evan Chenge07715c2009-06-23 05:25:29 +00001021
Evan Chenga8e29892007-01-19 07:51:42 +00001022//===----------------------------------------------------------------------===//
1023// Control Flow Instructions.
1024//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001025
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001026let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1027 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001028 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001029 "bx", "\tlr", [(ARMretflag)]>,
1030 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001031 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001032 }
1033
1034 // ARMV4 only
1035 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1036 "mov", "\tpc, lr", [(ARMretflag)]>,
1037 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001038 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001039 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001040}
Rafael Espindola27185192006-09-29 21:20:16 +00001041
Bob Wilson04ea6e52009-10-28 00:37:03 +00001042// Indirect branches
1043let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001044 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001045 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001046 [(brind GPR:$dst)]>,
1047 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001048 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001049 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001050 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001051 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001052
1053 // ARMV4 only
1054 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1055 [(brind GPR:$dst)]>,
1056 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001057 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001058 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001059 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001060 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001061}
1062
Evan Chenga8e29892007-01-19 07:51:42 +00001063// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001064// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001065let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1066 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001067 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1068 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001069 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001070 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001071 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001072
Bob Wilson54fc1242009-06-22 21:01:46 +00001073// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001074let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001075 Defs = [R0, R1, R2, R3, R12, LR,
1076 D0, D1, D2, D3, D4, D5, D6, D7,
1077 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001078 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001079 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001080 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001081 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001082 Requires<[IsARM, IsNotDarwin]> {
1083 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001084 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001085 }
Evan Cheng277f0742007-06-19 21:05:09 +00001086
Evan Cheng12c3a532008-11-06 17:48:05 +00001087 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001088 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001089 [(ARMcall_pred tglobaladdr:$func)]>,
1090 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001091
Evan Chenga8e29892007-01-19 07:51:42 +00001092 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001093 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001094 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001095 [(ARMcall GPR:$func)]>,
1096 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001097 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001098 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001099 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001100 }
1101
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001102 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001103 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1104 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001105 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001106 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001107 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001108 bits<4> func;
1109 let Inst{27-4} = 0b000100101111111111110001;
1110 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001111 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001112
1113 // ARMv4
1114 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1115 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1116 [(ARMcall_nolink tGPR:$func)]>,
1117 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001118 bits<4> func;
1119 let Inst{27-4} = 0b000110100000111100000000;
1120 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001121 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001122}
1123
1124// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001125let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001126 Defs = [R0, R1, R2, R3, R9, R12, LR,
1127 D0, D1, D2, D3, D4, D5, D6, D7,
1128 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001129 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001130 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001131 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001132 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1133 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001134 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001135 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001136
1137 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001138 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001139 [(ARMcall_pred tglobaladdr:$func)]>,
1140 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001141
1142 // ARMv5T and above
1143 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001144 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001145 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001146 bits<4> func;
1147 let Inst{27-4} = 0b000100101111111111110011;
1148 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001149 }
1150
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001151 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001152 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1153 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001154 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001155 [(ARMcall_nolink tGPR:$func)]>,
1156 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001157 bits<4> func;
1158 let Inst{27-4} = 0b000100101111111111110001;
1159 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001160 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001161
1162 // ARMv4
1163 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1164 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1165 [(ARMcall_nolink tGPR:$func)]>,
1166 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001167 bits<4> func;
1168 let Inst{27-4} = 0b000110100000111100000000;
1169 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001170 }
Rafael Espindola35574632006-07-18 17:00:30 +00001171}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001172
Dale Johannesen51e28e62010-06-03 21:09:53 +00001173// Tail calls.
1174
Jim Grosbach832859d2010-10-13 22:09:34 +00001175// FIXME: These should probably be xformed into the non-TC versions of the
1176// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001177let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1178 // Darwin versions.
1179 let Defs = [R0, R1, R2, R3, R9, R12,
1180 D0, D1, D2, D3, D4, D5, D6, D7,
1181 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1182 D27, D28, D29, D30, D31, PC],
1183 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001184 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1185 Pseudo, IIC_Br,
1186 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001187
Evan Cheng6523d2f2010-06-19 00:11:54 +00001188 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1189 Pseudo, IIC_Br,
1190 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001191
Evan Cheng6523d2f2010-06-19 00:11:54 +00001192 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001193 IIC_Br, "b\t$dst @ TAILCALL",
1194 []>, Requires<[IsDarwin]>;
1195
1196 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001197 IIC_Br, "b.w\t$dst @ TAILCALL",
1198 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001199
Evan Cheng6523d2f2010-06-19 00:11:54 +00001200 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1201 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1202 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001203 bits<4> dst;
1204 let Inst{31-4} = 0b1110000100101111111111110001;
1205 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001206 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001207 }
1208
1209 // Non-Darwin versions (the difference is R9).
1210 let Defs = [R0, R1, R2, R3, R12,
1211 D0, D1, D2, D3, D4, D5, D6, D7,
1212 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1213 D27, D28, D29, D30, D31, PC],
1214 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001215 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1216 Pseudo, IIC_Br,
1217 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001218
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001219 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001220 Pseudo, IIC_Br,
1221 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001222
Evan Cheng6523d2f2010-06-19 00:11:54 +00001223 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1224 IIC_Br, "b\t$dst @ TAILCALL",
1225 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001226
Evan Cheng6523d2f2010-06-19 00:11:54 +00001227 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1228 IIC_Br, "b.w\t$dst @ TAILCALL",
1229 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001230
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001231 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001232 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1233 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001234 bits<4> dst;
1235 let Inst{31-4} = 0b1110000100101111111111110001;
1236 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001237 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001238 }
1239}
1240
David Goodwin1a8f36e2009-08-12 18:31:53 +00001241let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001242 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001243 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001244 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001245 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001246 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001247
Owen Anderson20ab2902007-11-12 07:39:39 +00001248 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001249 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001250 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001251 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001252 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001253 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001254 let Inst{20} = 0; // S Bit
1255 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001256 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001257 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001258 def BR_JTm : JTI<(outs),
1259 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001260 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001261 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1262 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001263 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001264 let Inst{20} = 1; // L bit
1265 let Inst{21} = 0; // W bit
1266 let Inst{22} = 0; // B bit
1267 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001268 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001269 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001270 def BR_JTadd : JTI<(outs),
1271 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001272 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001273 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1274 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001275 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001276 let Inst{20} = 0; // S bit
1277 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001278 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001279 }
1280 } // isNotDuplicable = 1, isIndirectBranch = 1
1281 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001282
Evan Chengc85e8322007-07-05 07:13:32 +00001283 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001284 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001285 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001286 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001287 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001288}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001289
Johnny Chena1e76212010-02-13 02:51:09 +00001290// Branch and Exchange Jazelle -- for disassembly only
1291def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1292 [/* For disassembly only; pattern left blank */]> {
1293 let Inst{23-20} = 0b0010;
1294 //let Inst{19-8} = 0xfff;
1295 let Inst{7-4} = 0b0010;
1296}
1297
Johnny Chen0296f3e2010-02-16 21:59:54 +00001298// Secure Monitor Call is a system instruction -- for disassembly only
1299def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1300 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001301 bits<4> opt;
1302 let Inst{23-4} = 0b01100000000000000111;
1303 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001304}
1305
Johnny Chen64dfb782010-02-16 20:04:27 +00001306// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001307let isCall = 1 in {
1308def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001309 [/* For disassembly only; pattern left blank */]> {
1310 bits<24> svc;
1311 let Inst{23-0} = svc;
1312}
Johnny Chen85d5a892010-02-10 18:02:25 +00001313}
1314
Johnny Chenfb566792010-02-17 21:39:10 +00001315// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001316def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1317 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001318 [/* For disassembly only; pattern left blank */]> {
1319 let Inst{31-28} = 0b1111;
1320 let Inst{22-20} = 0b110; // W = 1
1321}
1322
1323def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1324 NoItinerary, "srs${addr:submode}\tsp, $mode",
1325 [/* For disassembly only; pattern left blank */]> {
1326 let Inst{31-28} = 0b1111;
1327 let Inst{22-20} = 0b100; // W = 0
1328}
1329
Johnny Chenfb566792010-02-17 21:39:10 +00001330// Return From Exception is a system instruction -- for disassembly only
1331def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1332 NoItinerary, "rfe${addr:submode}\t$base!",
1333 [/* For disassembly only; pattern left blank */]> {
1334 let Inst{31-28} = 0b1111;
1335 let Inst{22-20} = 0b011; // W = 1
1336}
1337
1338def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1339 NoItinerary, "rfe${addr:submode}\t$base",
1340 [/* For disassembly only; pattern left blank */]> {
1341 let Inst{31-28} = 0b1111;
1342 let Inst{22-20} = 0b001; // W = 0
1343}
1344
Evan Chenga8e29892007-01-19 07:51:42 +00001345//===----------------------------------------------------------------------===//
1346// Load / store Instructions.
1347//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001348
Evan Chenga8e29892007-01-19 07:51:42 +00001349// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001350let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001351def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001352 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001353 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001354
Evan Chengfa775d02007-03-19 07:20:03 +00001355// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001356let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1357 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001358def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001359 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001360
Evan Chenga8e29892007-01-19 07:51:42 +00001361// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001362def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001364 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001365
Jim Grosbach64171712010-02-16 21:07:46 +00001366def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001367 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001368 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001369
Evan Chenga8e29892007-01-19 07:51:42 +00001370// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001371def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001373 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001374
David Goodwin5d598aa2009-08-19 18:00:44 +00001375def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001377 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001378
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001379let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001380// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001381def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001382 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001383 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001384
Evan Chenga8e29892007-01-19 07:51:42 +00001385// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001386def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001388 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001389
Evan Chengd87293c2008-11-06 08:47:38 +00001390def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001391 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001392 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001393
Evan Chengd87293c2008-11-06 08:47:38 +00001394def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001396 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001397
Evan Chengd87293c2008-11-06 08:47:38 +00001398def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001400 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001401
Evan Chengd87293c2008-11-06 08:47:38 +00001402def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001404 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001405
Evan Chengd87293c2008-11-06 08:47:38 +00001406def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001408 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001409
Evan Chengd87293c2008-11-06 08:47:38 +00001410def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001412 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001413
Evan Chengd87293c2008-11-06 08:47:38 +00001414def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001416 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001417
Evan Chengd87293c2008-11-06 08:47:38 +00001418def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001420 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001421
Evan Chengd87293c2008-11-06 08:47:38 +00001422def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001423 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001424 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001425
1426// For disassembly only
1427def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001429 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1430 Requires<[IsARM, HasV5TE]>;
1431
1432// For disassembly only
1433def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001434 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001435 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1436 Requires<[IsARM, HasV5TE]>;
1437
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001438} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001439
Johnny Chenadb561d2010-02-18 03:27:42 +00001440// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001441
1442def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001443 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001444 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1445 let Inst{21} = 1; // overwrite
1446}
1447
1448def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001449 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001450 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1451 let Inst{21} = 1; // overwrite
1452}
1453
1454def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001456 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1457 let Inst{21} = 1; // overwrite
1458}
1459
1460def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001461 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001462 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1463 let Inst{21} = 1; // overwrite
1464}
1465
1466def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001468 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001469 let Inst{21} = 1; // overwrite
1470}
1471
Evan Chenga8e29892007-01-19 07:51:42 +00001472// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001473def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001474 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001475 [(store GPR:$src, addrmode2:$addr)]>;
1476
1477// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001478def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001479 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001480 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1481
Evan Cheng0e55fd62010-09-30 01:08:25 +00001482def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1483 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001484 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1485
1486// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001487let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001488def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001489 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001490 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001491
1492// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001493def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001494 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001495 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001496 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001497 [(set GPR:$base_wb,
1498 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1499
Evan Chengd87293c2008-11-06 08:47:38 +00001500def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001501 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001502 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001503 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001504 [(set GPR:$base_wb,
1505 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1506
Evan Chengd87293c2008-11-06 08:47:38 +00001507def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001508 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001510 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001511 [(set GPR:$base_wb,
1512 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1513
Evan Chengd87293c2008-11-06 08:47:38 +00001514def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001515 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001517 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001518 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1519 GPR:$base, am3offset:$offset))]>;
1520
Evan Chengd87293c2008-11-06 08:47:38 +00001521def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001522 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001523 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001524 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001525 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1526 GPR:$base, am2offset:$offset))]>;
1527
Evan Chengd87293c2008-11-06 08:47:38 +00001528def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001529 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001530 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001531 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001532 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1533 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001534
Johnny Chen39a4bb32010-02-18 22:31:18 +00001535// For disassembly only
1536def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1537 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001538 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001539 "strd", "\t$src1, $src2, [$base, $offset]!",
1540 "$base = $base_wb", []>;
1541
1542// For disassembly only
1543def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1544 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001546 "strd", "\t$src1, $src2, [$base], $offset",
1547 "$base = $base_wb", []>;
1548
Johnny Chenad4df4c2010-03-01 19:22:00 +00001549// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001550
1551def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001552 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001554 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1555 [/* For disassembly only; pattern left blank */]> {
1556 let Inst{21} = 1; // overwrite
1557}
1558
1559def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001560 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001561 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001562 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1563 [/* For disassembly only; pattern left blank */]> {
1564 let Inst{21} = 1; // overwrite
1565}
1566
Johnny Chenad4df4c2010-03-01 19:22:00 +00001567def STRHT: AI3sthpo<(outs GPR:$base_wb),
1568 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001569 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001570 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1571 [/* For disassembly only; pattern left blank */]> {
1572 let Inst{21} = 1; // overwrite
1573}
1574
Evan Chenga8e29892007-01-19 07:51:42 +00001575//===----------------------------------------------------------------------===//
1576// Load / store multiple Instructions.
1577//
1578
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001579let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001580def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001581 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001582 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001583 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001584
Bob Wilson815baeb2010-03-13 01:08:20 +00001585def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1586 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001587 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001588 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001589 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001590} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001591
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001592let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001593def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001594 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001595 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001596 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1597
1598def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1599 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001600 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001601 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001602 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001603} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001604
1605//===----------------------------------------------------------------------===//
1606// Move Instructions.
1607//
1608
Evan Chengcd799b92009-06-12 20:46:18 +00001609let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001610def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1611 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1612 bits<4> Rd;
1613 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001614
Johnny Chen04301522009-11-07 00:54:36 +00001615 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001616 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001617 let Inst{3-0} = Rm;
1618 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001619}
1620
Dale Johannesen38d5f042010-06-15 22:24:08 +00001621// A version for the smaller set of tail call registers.
1622let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001623def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1624 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1625 bits<4> Rd;
1626 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001627
Dale Johannesen38d5f042010-06-15 22:24:08 +00001628 let Inst{11-4} = 0b00000000;
1629 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001630 let Inst{3-0} = Rm;
1631 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001632}
1633
Jim Grosbachf59818b2010-10-12 18:09:12 +00001634def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001635 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001636 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001637 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001638 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001639 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001640 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001641 let Inst{25} = 0;
1642}
Evan Chenga2515702007-03-19 07:09:02 +00001643
Evan Chengb3379fb2009-02-05 08:42:55 +00001644let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001645def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1646 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001647 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001648 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001649 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001650 let Inst{15-12} = Rd;
1651 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001652 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001653}
1654
1655let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001656def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001657 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001658 "movw", "\t$Rd, $imm",
1659 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001660 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001661 bits<4> Rd;
1662 bits<16> imm;
1663 let Inst{15-12} = Rd;
1664 let Inst{11-0} = imm{11-0};
1665 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001666 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001667 let Inst{25} = 1;
1668}
1669
Jim Grosbach1de588d2010-10-14 18:54:27 +00001670let Constraints = "$src = $Rd" in
1671def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001672 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001673 "movt", "\t$Rd, $imm",
1674 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001675 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001676 lo16AllZero:$imm))]>, UnaryDP,
1677 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001678 bits<4> Rd;
1679 bits<16> imm;
1680 let Inst{15-12} = Rd;
1681 let Inst{11-0} = imm{11-0};
1682 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001683 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001684 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001685}
Evan Cheng13ab0202007-07-10 18:08:01 +00001686
Evan Cheng20956592009-10-21 08:15:52 +00001687def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1688 Requires<[IsARM, HasV6T2]>;
1689
David Goodwinca01a8d2009-09-01 18:32:09 +00001690let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001691def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1692 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1693 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001694
1695// These aren't really mov instructions, but we have to define them this way
1696// due to flag operands.
1697
Evan Cheng071a2792007-09-11 19:55:27 +00001698let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001699def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1700 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1701 Requires<[IsARM]>;
1702def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1703 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1704 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001705}
Evan Chenga8e29892007-01-19 07:51:42 +00001706
Evan Chenga8e29892007-01-19 07:51:42 +00001707//===----------------------------------------------------------------------===//
1708// Extend Instructions.
1709//
1710
1711// Sign extenders
1712
Evan Cheng576a3962010-09-25 00:49:35 +00001713defm SXTB : AI_ext_rrot<0b01101010,
1714 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1715defm SXTH : AI_ext_rrot<0b01101011,
1716 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001717
Evan Cheng576a3962010-09-25 00:49:35 +00001718defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001719 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001720defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001721 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001722
Johnny Chen2ec5e492010-02-22 21:50:40 +00001723// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001724defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001725
1726// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001727defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001728
1729// Zero extenders
1730
1731let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001732defm UXTB : AI_ext_rrot<0b01101110,
1733 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1734defm UXTH : AI_ext_rrot<0b01101111,
1735 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1736defm UXTB16 : AI_ext_rrot<0b01101100,
1737 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001738
Jim Grosbach542f6422010-07-28 23:25:44 +00001739// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1740// The transformation should probably be done as a combiner action
1741// instead so we can include a check for masking back in the upper
1742// eight bits of the source into the lower eight bits of the result.
1743//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1744// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001745def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001746 (UXTB16r_rot GPR:$Src, 8)>;
1747
Evan Cheng576a3962010-09-25 00:49:35 +00001748defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001749 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001750defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001751 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001752}
1753
Evan Chenga8e29892007-01-19 07:51:42 +00001754// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001755// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001756defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001757
Evan Chenga8e29892007-01-19 07:51:42 +00001758
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001759def SBFX : I<(outs GPR:$dst),
1760 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001761 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001762 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001763 Requires<[IsARM, HasV6T2]> {
1764 let Inst{27-21} = 0b0111101;
1765 let Inst{6-4} = 0b101;
1766}
1767
1768def UBFX : I<(outs GPR:$dst),
1769 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001770 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001771 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001772 Requires<[IsARM, HasV6T2]> {
1773 let Inst{27-21} = 0b0111111;
1774 let Inst{6-4} = 0b101;
1775}
1776
Evan Chenga8e29892007-01-19 07:51:42 +00001777//===----------------------------------------------------------------------===//
1778// Arithmetic Instructions.
1779//
1780
Jim Grosbach26421962008-10-14 20:36:24 +00001781defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001782 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001783 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001784defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001785 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001786 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001787
Evan Chengc85e8322007-07-05 07:13:32 +00001788// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001789defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001790 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001791 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1792defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001793 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001794 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001795
Evan Cheng62674222009-06-25 23:34:10 +00001796defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001797 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001798defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001799 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001800defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001801 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001802defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001803 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001804
Evan Chengedda31c2008-11-05 18:35:52 +00001805def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001806 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1807 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001808 let Inst{25} = 1;
1809}
Evan Cheng13ab0202007-07-10 18:08:01 +00001810
Bob Wilsoncff71782010-08-05 18:23:43 +00001811// The reg/reg form is only defined for the disassembler; for codegen it is
1812// equivalent to SUBrr.
1813def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001814 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1815 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001816 let Inst{25} = 0;
1817 let Inst{11-4} = 0b00000000;
1818}
1819
Evan Chengedda31c2008-11-05 18:35:52 +00001820def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001821 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1822 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001823 let Inst{25} = 0;
1824}
Evan Chengc85e8322007-07-05 07:13:32 +00001825
1826// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001827let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001828def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001829 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001830 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001831 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001832 let Inst{25} = 1;
1833}
Evan Chengedda31c2008-11-05 18:35:52 +00001834def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001835 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001836 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001837 let Inst{20} = 1;
1838 let Inst{25} = 0;
1839}
Evan Cheng071a2792007-09-11 19:55:27 +00001840}
Evan Chengc85e8322007-07-05 07:13:32 +00001841
Evan Cheng62674222009-06-25 23:34:10 +00001842let Uses = [CPSR] in {
1843def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001844 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001845 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1846 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001847 let Inst{25} = 1;
1848}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001849// The reg/reg form is only defined for the disassembler; for codegen it is
1850// equivalent to SUBrr.
1851def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1852 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1853 [/* For disassembly only; pattern left blank */]> {
1854 let Inst{25} = 0;
1855 let Inst{11-4} = 0b00000000;
1856}
Evan Cheng62674222009-06-25 23:34:10 +00001857def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001858 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001859 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1860 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001861 let Inst{25} = 0;
1862}
Evan Cheng62674222009-06-25 23:34:10 +00001863}
1864
1865// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001866let Defs = [CPSR], Uses = [CPSR] in {
1867def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001868 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001869 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1870 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001871 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001872 let Inst{25} = 1;
1873}
Evan Cheng1e249e32009-06-25 20:59:23 +00001874def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001875 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001876 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1877 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001878 let Inst{20} = 1;
1879 let Inst{25} = 0;
1880}
Evan Cheng071a2792007-09-11 19:55:27 +00001881}
Evan Cheng2c614c52007-06-06 10:17:05 +00001882
Evan Chenga8e29892007-01-19 07:51:42 +00001883// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001884// The assume-no-carry-in form uses the negation of the input since add/sub
1885// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1886// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1887// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001888def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1889 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001890def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1891 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1892// The with-carry-in form matches bitwise not instead of the negation.
1893// Effectively, the inverse interpretation of the carry flag already accounts
1894// for part of the negation.
1895def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1896 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001897
1898// Note: These are implemented in C++ code, because they have to generate
1899// ADD/SUBrs instructions, which use a complex pattern that a xform function
1900// cannot produce.
1901// (mul X, 2^n+1) -> (add (X << n), X)
1902// (mul X, 2^n-1) -> (rsb X, (X << n))
1903
Johnny Chen667d1272010-02-22 18:50:54 +00001904// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001905// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001906class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1907 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001908 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001909 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001910 let Inst{27-20} = op27_20;
1911 let Inst{7-4} = op7_4;
1912}
1913
Johnny Chen667d1272010-02-22 18:50:54 +00001914// Saturating add/subtract -- for disassembly only
1915
Nate Begeman692433b2010-07-29 17:56:55 +00001916def QADD : AAI<0b00010000, 0b0101, "qadd",
1917 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001918def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1919def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1920def QASX : AAI<0b01100010, 0b0011, "qasx">;
1921def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1922def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1923def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001924def QSUB : AAI<0b00010010, 0b0101, "qsub",
1925 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001926def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1927def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1928def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1929def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1930def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1931def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1932def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1933def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1934
1935// Signed/Unsigned add/subtract -- for disassembly only
1936
1937def SASX : AAI<0b01100001, 0b0011, "sasx">;
1938def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1939def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1940def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1941def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1942def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1943def UASX : AAI<0b01100101, 0b0011, "uasx">;
1944def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1945def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1946def USAX : AAI<0b01100101, 0b0101, "usax">;
1947def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1948def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1949
1950// Signed/Unsigned halving add/subtract -- for disassembly only
1951
1952def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1953def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1954def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1955def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1956def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1957def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1958def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1959def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1960def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1961def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1962def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1963def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1964
Johnny Chenadc77332010-02-26 22:04:29 +00001965// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001966
Johnny Chenadc77332010-02-26 22:04:29 +00001967def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001968 MulFrm /* for convenience */, NoItinerary, "usad8",
1969 "\t$dst, $a, $b", []>,
1970 Requires<[IsARM, HasV6]> {
1971 let Inst{27-20} = 0b01111000;
1972 let Inst{15-12} = 0b1111;
1973 let Inst{7-4} = 0b0001;
1974}
1975def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1976 MulFrm /* for convenience */, NoItinerary, "usada8",
1977 "\t$dst, $a, $b, $acc", []>,
1978 Requires<[IsARM, HasV6]> {
1979 let Inst{27-20} = 0b01111000;
1980 let Inst{7-4} = 0b0001;
1981}
1982
1983// Signed/Unsigned saturate -- for disassembly only
1984
Bob Wilson22f5dc72010-08-16 18:27:34 +00001985def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001986 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1987 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001988 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001989 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001990}
1991
Bob Wilson9a1c1892010-08-11 00:01:18 +00001992def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001993 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1994 [/* For disassembly only; pattern left blank */]> {
1995 let Inst{27-20} = 0b01101010;
1996 let Inst{7-4} = 0b0011;
1997}
1998
Bob Wilson22f5dc72010-08-16 18:27:34 +00001999def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002000 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
2001 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00002002 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002003 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00002004}
2005
Bob Wilson9a1c1892010-08-11 00:01:18 +00002006def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00002007 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
2008 [/* For disassembly only; pattern left blank */]> {
2009 let Inst{27-20} = 0b01101110;
2010 let Inst{7-4} = 0b0011;
2011}
Evan Chenga8e29892007-01-19 07:51:42 +00002012
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002013def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2014def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002015
Evan Chenga8e29892007-01-19 07:51:42 +00002016//===----------------------------------------------------------------------===//
2017// Bitwise Instructions.
2018//
2019
Jim Grosbach26421962008-10-14 20:36:24 +00002020defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002021 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002022 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00002023defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002024 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00002025 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002026defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002027 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002028 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002029defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002030 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002031 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002032defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002033 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002034 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002035
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002036def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002037 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00002038 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002039 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2040 Requires<[IsARM, HasV6T2]> {
2041 let Inst{27-21} = 0b0111110;
2042 let Inst{6-0} = 0b0011111;
2043}
2044
Johnny Chenb2503c02010-02-17 06:31:48 +00002045// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002046def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002047 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002048 "bfi", "\t$dst, $val, $imm", "$src = $dst",
2049 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
2050 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002051 Requires<[IsARM, HasV6T2]> {
2052 let Inst{27-21} = 0b0111110;
2053 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2054}
2055
Evan Cheng5d42c562010-09-29 00:49:25 +00002056def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00002057 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00002058 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002059 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00002060 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002061}
Evan Chengedda31c2008-11-05 18:35:52 +00002062def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002063 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002064 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
2065 let Inst{25} = 0;
2066}
Evan Chengb3379fb2009-02-05 08:42:55 +00002067let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002068def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002069 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002070 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2071 let Inst{25} = 1;
2072}
Evan Chenga8e29892007-01-19 07:51:42 +00002073
2074def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2075 (BICri GPR:$src, so_imm_not:$imm)>;
2076
2077//===----------------------------------------------------------------------===//
2078// Multiply Instructions.
2079//
2080
Evan Cheng8de898a2009-06-26 00:19:44 +00002081let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002082def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002083 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002084 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002085
Evan Chengfbc9d412008-11-06 01:21:28 +00002086def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002087 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002088 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002089
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002090def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002091 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002092 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2093 Requires<[IsARM, HasV6T2]>;
2094
Evan Chenga8e29892007-01-19 07:51:42 +00002095// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002096let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002097let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002098def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002099 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002100 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002101
Evan Chengfbc9d412008-11-06 01:21:28 +00002102def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002103 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002104 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002105}
Evan Chenga8e29892007-01-19 07:51:42 +00002106
2107// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002108def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002109 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002110 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002111
Evan Chengfbc9d412008-11-06 01:21:28 +00002112def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002113 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002114 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002115
Evan Chengfbc9d412008-11-06 01:21:28 +00002116def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002117 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002118 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002119 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002120} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002121
2122// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002123def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002124 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002125 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002126 Requires<[IsARM, HasV6]> {
2127 let Inst{7-4} = 0b0001;
2128 let Inst{15-12} = 0b1111;
2129}
Evan Cheng13ab0202007-07-10 18:08:01 +00002130
Johnny Chen2ec5e492010-02-22 21:50:40 +00002131def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2132 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2133 [/* For disassembly only; pattern left blank */]>,
2134 Requires<[IsARM, HasV6]> {
2135 let Inst{7-4} = 0b0011; // R = 1
2136 let Inst{15-12} = 0b1111;
2137}
2138
Evan Chengfbc9d412008-11-06 01:21:28 +00002139def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002140 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002141 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002142 Requires<[IsARM, HasV6]> {
2143 let Inst{7-4} = 0b0001;
2144}
Evan Chenga8e29892007-01-19 07:51:42 +00002145
Johnny Chen2ec5e492010-02-22 21:50:40 +00002146def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2147 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2148 [/* For disassembly only; pattern left blank */]>,
2149 Requires<[IsARM, HasV6]> {
2150 let Inst{7-4} = 0b0011; // R = 1
2151}
Evan Chenga8e29892007-01-19 07:51:42 +00002152
Evan Chengfbc9d412008-11-06 01:21:28 +00002153def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002154 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002155 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002156 Requires<[IsARM, HasV6]> {
2157 let Inst{7-4} = 0b1101;
2158}
Evan Chenga8e29892007-01-19 07:51:42 +00002159
Johnny Chen2ec5e492010-02-22 21:50:40 +00002160def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2161 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2162 [/* For disassembly only; pattern left blank */]>,
2163 Requires<[IsARM, HasV6]> {
2164 let Inst{7-4} = 0b1111; // R = 1
2165}
2166
Raul Herbster37fb5b12007-08-30 23:25:47 +00002167multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002168 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002169 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002170 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2171 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002172 Requires<[IsARM, HasV5TE]> {
2173 let Inst{5} = 0;
2174 let Inst{6} = 0;
2175 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002176
Evan Chengeb4f52e2008-11-06 03:35:07 +00002177 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002178 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002179 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002180 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002181 Requires<[IsARM, HasV5TE]> {
2182 let Inst{5} = 0;
2183 let Inst{6} = 1;
2184 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002185
Evan Chengeb4f52e2008-11-06 03:35:07 +00002186 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002187 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002188 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002189 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002190 Requires<[IsARM, HasV5TE]> {
2191 let Inst{5} = 1;
2192 let Inst{6} = 0;
2193 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002194
Evan Chengeb4f52e2008-11-06 03:35:07 +00002195 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002196 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002197 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2198 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002199 Requires<[IsARM, HasV5TE]> {
2200 let Inst{5} = 1;
2201 let Inst{6} = 1;
2202 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002203
Evan Chengeb4f52e2008-11-06 03:35:07 +00002204 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002205 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002206 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002207 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002208 Requires<[IsARM, HasV5TE]> {
2209 let Inst{5} = 1;
2210 let Inst{6} = 0;
2211 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002212
Evan Chengeb4f52e2008-11-06 03:35:07 +00002213 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002214 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002215 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002216 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002217 Requires<[IsARM, HasV5TE]> {
2218 let Inst{5} = 1;
2219 let Inst{6} = 1;
2220 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002221}
2222
Raul Herbster37fb5b12007-08-30 23:25:47 +00002223
2224multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002225 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002226 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002227 [(set GPR:$dst, (add GPR:$acc,
2228 (opnode (sext_inreg GPR:$a, i16),
2229 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002230 Requires<[IsARM, HasV5TE]> {
2231 let Inst{5} = 0;
2232 let Inst{6} = 0;
2233 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002234
Evan Chengeb4f52e2008-11-06 03:35:07 +00002235 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002236 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002237 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002238 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002239 Requires<[IsARM, HasV5TE]> {
2240 let Inst{5} = 0;
2241 let Inst{6} = 1;
2242 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002243
Evan Chengeb4f52e2008-11-06 03:35:07 +00002244 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002245 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002246 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002247 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002248 Requires<[IsARM, HasV5TE]> {
2249 let Inst{5} = 1;
2250 let Inst{6} = 0;
2251 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002252
Evan Chengeb4f52e2008-11-06 03:35:07 +00002253 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002254 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2255 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2256 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002257 Requires<[IsARM, HasV5TE]> {
2258 let Inst{5} = 1;
2259 let Inst{6} = 1;
2260 }
Evan Chenga8e29892007-01-19 07:51:42 +00002261
Evan Chengeb4f52e2008-11-06 03:35:07 +00002262 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002263 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002264 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002265 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002266 Requires<[IsARM, HasV5TE]> {
2267 let Inst{5} = 0;
2268 let Inst{6} = 0;
2269 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002270
Evan Chengeb4f52e2008-11-06 03:35:07 +00002271 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002272 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002273 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002274 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002275 Requires<[IsARM, HasV5TE]> {
2276 let Inst{5} = 0;
2277 let Inst{6} = 1;
2278 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002279}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002280
Raul Herbster37fb5b12007-08-30 23:25:47 +00002281defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2282defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002283
Johnny Chen83498e52010-02-12 21:59:23 +00002284// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2285def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2286 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2287 [/* For disassembly only; pattern left blank */]>,
2288 Requires<[IsARM, HasV5TE]> {
2289 let Inst{5} = 0;
2290 let Inst{6} = 0;
2291}
2292
2293def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2294 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2295 [/* For disassembly only; pattern left blank */]>,
2296 Requires<[IsARM, HasV5TE]> {
2297 let Inst{5} = 0;
2298 let Inst{6} = 1;
2299}
2300
2301def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2302 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2303 [/* For disassembly only; pattern left blank */]>,
2304 Requires<[IsARM, HasV5TE]> {
2305 let Inst{5} = 1;
2306 let Inst{6} = 0;
2307}
2308
2309def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2310 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2311 [/* For disassembly only; pattern left blank */]>,
2312 Requires<[IsARM, HasV5TE]> {
2313 let Inst{5} = 1;
2314 let Inst{6} = 1;
2315}
2316
Johnny Chen667d1272010-02-22 18:50:54 +00002317// Helper class for AI_smld -- for disassembly only
2318class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2319 InstrItinClass itin, string opc, string asm>
2320 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2321 let Inst{4} = 1;
2322 let Inst{5} = swap;
2323 let Inst{6} = sub;
2324 let Inst{7} = 0;
2325 let Inst{21-20} = 0b00;
2326 let Inst{22} = long;
2327 let Inst{27-23} = 0b01110;
2328}
2329
2330multiclass AI_smld<bit sub, string opc> {
2331
2332 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2333 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2334
2335 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2336 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2337
2338 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2339 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2340
2341 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2342 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2343
2344}
2345
2346defm SMLA : AI_smld<0, "smla">;
2347defm SMLS : AI_smld<1, "smls">;
2348
Johnny Chen2ec5e492010-02-22 21:50:40 +00002349multiclass AI_sdml<bit sub, string opc> {
2350
2351 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2352 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2353 let Inst{15-12} = 0b1111;
2354 }
2355
2356 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2357 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2358 let Inst{15-12} = 0b1111;
2359 }
2360
2361}
2362
2363defm SMUA : AI_sdml<0, "smua">;
2364defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002365
Evan Chenga8e29892007-01-19 07:51:42 +00002366//===----------------------------------------------------------------------===//
2367// Misc. Arithmetic Instructions.
2368//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002369
David Goodwin5d598aa2009-08-19 18:00:44 +00002370def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002371 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002372 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2373 let Inst{7-4} = 0b0001;
2374 let Inst{11-8} = 0b1111;
2375 let Inst{19-16} = 0b1111;
2376}
Rafael Espindola199dd672006-10-17 13:13:23 +00002377
Jim Grosbach3482c802010-01-18 19:58:49 +00002378def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002379 "rbit", "\t$dst, $src",
2380 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2381 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002382 let Inst{7-4} = 0b0011;
2383 let Inst{11-8} = 0b1111;
2384 let Inst{19-16} = 0b1111;
2385}
2386
David Goodwin5d598aa2009-08-19 18:00:44 +00002387def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002388 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002389 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2390 let Inst{7-4} = 0b0011;
2391 let Inst{11-8} = 0b1111;
2392 let Inst{19-16} = 0b1111;
2393}
Rafael Espindola199dd672006-10-17 13:13:23 +00002394
David Goodwin5d598aa2009-08-19 18:00:44 +00002395def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002396 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002397 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002398 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2399 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2400 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2401 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002402 Requires<[IsARM, HasV6]> {
2403 let Inst{7-4} = 0b1011;
2404 let Inst{11-8} = 0b1111;
2405 let Inst{19-16} = 0b1111;
2406}
Rafael Espindola27185192006-09-29 21:20:16 +00002407
David Goodwin5d598aa2009-08-19 18:00:44 +00002408def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002409 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002410 [(set GPR:$dst,
2411 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002412 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2413 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002414 Requires<[IsARM, HasV6]> {
2415 let Inst{7-4} = 0b1011;
2416 let Inst{11-8} = 0b1111;
2417 let Inst{19-16} = 0b1111;
2418}
Rafael Espindola27185192006-09-29 21:20:16 +00002419
Bob Wilsonf955f292010-08-17 17:23:19 +00002420def lsl_shift_imm : SDNodeXForm<imm, [{
2421 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2422 return CurDAG->getTargetConstant(Sh, MVT::i32);
2423}]>;
2424
2425def lsl_amt : PatLeaf<(i32 imm), [{
2426 return (N->getZExtValue() < 32);
2427}], lsl_shift_imm>;
2428
Evan Cheng8b59db32008-11-07 01:41:35 +00002429def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002430 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2431 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002432 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002433 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002434 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002435 Requires<[IsARM, HasV6]> {
2436 let Inst{6-4} = 0b001;
2437}
Rafael Espindola27185192006-09-29 21:20:16 +00002438
Evan Chenga8e29892007-01-19 07:51:42 +00002439// Alternate cases for PKHBT where identities eliminate some nodes.
2440def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2441 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002442def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2443 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002444
Bob Wilsonf955f292010-08-17 17:23:19 +00002445def asr_shift_imm : SDNodeXForm<imm, [{
2446 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2447 return CurDAG->getTargetConstant(Sh, MVT::i32);
2448}]>;
2449
2450def asr_amt : PatLeaf<(i32 imm), [{
2451 return (N->getZExtValue() <= 32);
2452}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002453
Bob Wilsondc66eda2010-08-16 22:26:55 +00002454// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2455// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002456def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002457 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002458 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002459 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002460 (and (sra GPR:$src2, asr_amt:$sh),
2461 0xFFFF)))]>,
2462 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002463 let Inst{6-4} = 0b101;
2464}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002465
Evan Chenga8e29892007-01-19 07:51:42 +00002466// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2467// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002468def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002469 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002470def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002471 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2472 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002473
Evan Chenga8e29892007-01-19 07:51:42 +00002474//===----------------------------------------------------------------------===//
2475// Comparison Instructions...
2476//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002477
Jim Grosbach26421962008-10-14 20:36:24 +00002478defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002479 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002480 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002481
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002482// FIXME: We have to be careful when using the CMN instruction and comparison
2483// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002484// results:
2485//
2486// rsbs r1, r1, 0
2487// cmp r0, r1
2488// mov r0, #0
2489// it ls
2490// mov r0, #1
2491//
2492// and:
2493//
2494// cmn r0, r1
2495// mov r0, #0
2496// it ls
2497// mov r0, #1
2498//
2499// However, the CMN gives the *opposite* result when r1 is 0. This is because
2500// the carry flag is set in the CMP case but not in the CMN case. In short, the
2501// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2502// value of r0 and the carry bit (because the "carry bit" parameter to
2503// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2504// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2505// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2506// parameter to AddWithCarry is defined as 0).
2507//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002508// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002509//
2510// x = 0
2511// ~x = 0xFFFF FFFF
2512// ~x + 1 = 0x1 0000 0000
2513// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2514//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002515// Therefore, we should disable CMN when comparing against zero, until we can
2516// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2517// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002518//
2519// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2520//
2521// This is related to <rdar://problem/7569620>.
2522//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002523//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2524// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002525
Evan Chenga8e29892007-01-19 07:51:42 +00002526// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002527defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002528 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002529 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002530defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002531 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002532 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002533
David Goodwinc0309b42009-06-29 15:33:01 +00002534defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002535 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002536 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2537defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002538 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002539 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002540
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002541//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2542// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002543
David Goodwinc0309b42009-06-29 15:33:01 +00002544def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002545 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002546
Evan Cheng218977b2010-07-13 19:27:42 +00002547// Pseudo i64 compares for some floating point compares.
2548let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2549 Defs = [CPSR] in {
2550def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002551 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002552 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002553 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2554
2555def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002556 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002557 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2558} // usesCustomInserter
2559
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002560
Evan Chenga8e29892007-01-19 07:51:42 +00002561// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002562// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002563// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002564// FIXME: These should all be pseudo-instructions that get expanded to
2565// the normal MOV instructions. That would fix the dependency on
2566// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002567let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002568def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2569 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2570 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2571 RegConstraint<"$false = $Rd">, UnaryDP {
2572 bits<4> Rd;
2573 bits<4> Rm;
2574
2575 let Inst{11-4} = 0b00000000;
2576 let Inst{25} = 0;
2577 let Inst{3-0} = Rm;
2578 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002579 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002580 let Inst{25} = 0;
2581}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002582
Evan Chengd87293c2008-11-06 08:47:38 +00002583def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002584 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002585 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002586 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002587 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002588 let Inst{25} = 0;
2589}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002590
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002591def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2592 DPFrm, IIC_iMOVi,
2593 "movw", "\t$dst, $src",
2594 []>,
2595 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2596 UnaryDP {
2597 let Inst{20} = 0;
2598 let Inst{25} = 1;
2599}
2600
Evan Chengd87293c2008-11-06 08:47:38 +00002601def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002602 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002603 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002604 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002605 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002606 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002607}
Owen Andersonf523e472010-09-23 23:45:25 +00002608} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002609
Jim Grosbach3728e962009-12-10 00:11:09 +00002610//===----------------------------------------------------------------------===//
2611// Atomic operations intrinsics
2612//
2613
2614// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002615let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002616def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002617 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002618 let Inst{31-4} = 0xf57ff05;
2619 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002620 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002621 let Inst{3-0} = 0b1111;
2622}
Jim Grosbach3728e962009-12-10 00:11:09 +00002623
Johnny Chen7def14f2010-08-11 23:35:12 +00002624def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002625 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002626 let Inst{31-4} = 0xf57ff04;
2627 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002628 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002629 let Inst{3-0} = 0b1111;
2630}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002631
Johnny Chen7def14f2010-08-11 23:35:12 +00002632def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002633 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002634 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002635 Requires<[IsARM, HasV6]> {
2636 // FIXME: add support for options other than a full system DMB
2637 // FIXME: add encoding
2638}
2639
Johnny Chen7def14f2010-08-11 23:35:12 +00002640def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002641 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002642 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002643 Requires<[IsARM, HasV6]> {
2644 // FIXME: add support for options other than a full system DSB
2645 // FIXME: add encoding
2646}
Jim Grosbach3728e962009-12-10 00:11:09 +00002647}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002648
Johnny Chen1adc40c2010-08-12 20:46:17 +00002649// Memory Barrier Operations Variants -- for disassembly only
2650
2651def memb_opt : Operand<i32> {
2652 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002653}
2654
Johnny Chen1adc40c2010-08-12 20:46:17 +00002655class AMBI<bits<4> op7_4, string opc>
2656 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2657 [/* For disassembly only; pattern left blank */]>,
2658 Requires<[IsARM, HasDB]> {
2659 let Inst{31-8} = 0xf57ff0;
2660 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002661}
2662
2663// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002664def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002665
2666// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002667def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002668
2669// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002670def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2671 Requires<[IsARM, HasDB]> {
2672 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002673 let Inst{3-0} = 0b1111;
2674}
2675
Jim Grosbach66869102009-12-11 18:52:41 +00002676let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002677 let Uses = [CPSR] in {
2678 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002679 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002680 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2681 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002682 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002683 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2684 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002685 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002686 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2687 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002688 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002689 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2690 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002691 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002692 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2693 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002694 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002695 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2696 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002697 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002698 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2699 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002700 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002701 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2702 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002703 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002704 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2705 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002706 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002707 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2708 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002709 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002710 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2711 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002712 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002713 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2714 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002715 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002716 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2717 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002718 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002719 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2720 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002721 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002722 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2723 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002724 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002725 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2726 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002727 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002728 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2729 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002730 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002731 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2732
2733 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002734 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002735 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2736 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002737 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002738 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2739 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002740 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002741 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2742
Jim Grosbache801dc42009-12-12 01:40:06 +00002743 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002744 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002745 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2746 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002747 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002748 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2749 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002750 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002751 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2752}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002753}
2754
2755let mayLoad = 1 in {
2756def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2757 "ldrexb", "\t$dest, [$ptr]",
2758 []>;
2759def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2760 "ldrexh", "\t$dest, [$ptr]",
2761 []>;
2762def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2763 "ldrex", "\t$dest, [$ptr]",
2764 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002765def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002766 NoItinerary,
2767 "ldrexd", "\t$dest, $dest2, [$ptr]",
2768 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002769}
2770
Jim Grosbach587b0722009-12-16 19:44:06 +00002771let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002772def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002773 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002774 "strexb", "\t$success, $src, [$ptr]",
2775 []>;
2776def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2777 NoItinerary,
2778 "strexh", "\t$success, $src, [$ptr]",
2779 []>;
2780def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002781 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002782 "strex", "\t$success, $src, [$ptr]",
2783 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002784def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002785 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2786 NoItinerary,
2787 "strexd", "\t$success, $src, $src2, [$ptr]",
2788 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002789}
2790
Johnny Chenb9436272010-02-17 22:37:58 +00002791// Clear-Exclusive is for disassembly only.
2792def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2793 [/* For disassembly only; pattern left blank */]>,
2794 Requires<[IsARM, HasV7]> {
2795 let Inst{31-20} = 0xf57;
2796 let Inst{7-4} = 0b0001;
2797}
2798
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002799// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2800let mayLoad = 1 in {
2801def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2802 "swp", "\t$dst, $src, [$ptr]",
2803 [/* For disassembly only; pattern left blank */]> {
2804 let Inst{27-23} = 0b00010;
2805 let Inst{22} = 0; // B = 0
2806 let Inst{21-20} = 0b00;
2807 let Inst{7-4} = 0b1001;
2808}
2809
2810def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2811 "swpb", "\t$dst, $src, [$ptr]",
2812 [/* For disassembly only; pattern left blank */]> {
2813 let Inst{27-23} = 0b00010;
2814 let Inst{22} = 1; // B = 1
2815 let Inst{21-20} = 0b00;
2816 let Inst{7-4} = 0b1001;
2817}
2818}
2819
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002820//===----------------------------------------------------------------------===//
2821// TLS Instructions
2822//
2823
2824// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002825let isCall = 1,
2826 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002827 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002828 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002829 [(set R0, ARMthread_pointer)]>;
2830}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002831
Evan Chenga8e29892007-01-19 07:51:42 +00002832//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002833// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002834// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002835// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002836// Since by its nature we may be coming from some other function to get
2837// here, and we're using the stack frame for the containing function to
2838// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002839// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002840// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002841// except for our own input by listing the relevant registers in Defs. By
2842// doing so, we also cause the prologue/epilogue code to actively preserve
2843// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002844// A constant value is passed in $val, and we use the location as a scratch.
2845let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002846 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2847 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002848 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002849 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002850 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002851 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002852 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002853 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2854 Requires<[IsARM, HasVFP2]>;
2855}
2856
2857let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002858 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2859 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002860 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2861 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002862 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002863 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2864 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002865}
2866
Jim Grosbach5eb19512010-05-22 01:06:18 +00002867// FIXME: Non-Darwin version(s)
2868let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2869 Defs = [ R7, LR, SP ] in {
2870def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2871 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002872 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002873 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2874 Requires<[IsARM, IsDarwin]>;
2875}
2876
Jim Grosbach0e0da732009-05-12 23:59:14 +00002877//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002878// Non-Instruction Patterns
2879//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002880
Evan Chenga8e29892007-01-19 07:51:42 +00002881// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002882
Evan Chenga8e29892007-01-19 07:51:42 +00002883// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002884// FIXME: Expand this in ARMExpandPseudoInsts.
2885// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002886let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002887def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002888 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002889 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002890 [(set GPR:$dst, so_imm2part:$src)]>,
2891 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002892
Evan Chenga8e29892007-01-19 07:51:42 +00002893def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002894 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2895 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002896def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002897 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2898 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002899def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2900 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2901 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002902def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2903 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2904 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002905
Evan Cheng5adb66a2009-09-28 09:14:39 +00002906// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002907// This is a single pseudo instruction, the benefit is that it can be remat'd
2908// as a single unit instead of having to handle reg inputs.
2909// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002910let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002911def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2912 [(set GPR:$dst, (i32 imm:$src))]>,
2913 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002914
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002915// ConstantPool, GlobalAddress, and JumpTable
2916def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2917 Requires<[IsARM, DontUseMovt]>;
2918def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2919def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2920 Requires<[IsARM, UseMovt]>;
2921def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2922 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2923
Evan Chenga8e29892007-01-19 07:51:42 +00002924// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002925
Dale Johannesen51e28e62010-06-03 21:09:53 +00002926// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002927def : ARMPat<(ARMtcret tcGPR:$dst),
2928 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002929
2930def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2931 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2932
2933def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2934 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2935
Dale Johannesen38d5f042010-06-15 22:24:08 +00002936def : ARMPat<(ARMtcret tcGPR:$dst),
2937 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002938
2939def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2940 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2941
2942def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2943 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002944
Evan Chenga8e29892007-01-19 07:51:42 +00002945// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002946def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002947 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002948def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002949 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002950
Evan Chenga8e29892007-01-19 07:51:42 +00002951// zextload i1 -> zextload i8
2952def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002953
Evan Chenga8e29892007-01-19 07:51:42 +00002954// extload -> zextload
2955def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2956def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2957def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002958
Evan Cheng83b5cf02008-11-05 23:22:34 +00002959def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2960def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2961
Evan Cheng34b12d22007-01-19 20:27:35 +00002962// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002963def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2964 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002965 (SMULBB GPR:$a, GPR:$b)>;
2966def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2967 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002968def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2969 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002970 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002971def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002972 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002973def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2974 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002975 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002976def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002977 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002978def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2979 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002980 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002981def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002982 (SMULWB GPR:$a, GPR:$b)>;
2983
2984def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002985 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2986 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002987 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2988def : ARMV5TEPat<(add GPR:$acc,
2989 (mul sext_16_node:$a, sext_16_node:$b)),
2990 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2991def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002992 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2993 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002994 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2995def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002996 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002997 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2998def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002999 (mul (sra GPR:$a, (i32 16)),
3000 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003001 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3002def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003003 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003004 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3005def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003006 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3007 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003008 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3009def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003010 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003011 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3012
Evan Chenga8e29892007-01-19 07:51:42 +00003013//===----------------------------------------------------------------------===//
3014// Thumb Support
3015//
3016
3017include "ARMInstrThumb.td"
3018
3019//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003020// Thumb2 Support
3021//
3022
3023include "ARMInstrThumb2.td"
3024
3025//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003026// Floating Point Support
3027//
3028
3029include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003030
3031//===----------------------------------------------------------------------===//
3032// Advanced SIMD (NEON) Support
3033//
3034
3035include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003036
3037//===----------------------------------------------------------------------===//
3038// Coprocessor Instructions. For disassembly only.
3039//
3040
3041def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3042 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3043 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3044 [/* For disassembly only; pattern left blank */]> {
3045 let Inst{4} = 0;
3046}
3047
3048def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3049 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3050 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3051 [/* For disassembly only; pattern left blank */]> {
3052 let Inst{31-28} = 0b1111;
3053 let Inst{4} = 0;
3054}
3055
Johnny Chen64dfb782010-02-16 20:04:27 +00003056class ACI<dag oops, dag iops, string opc, string asm>
3057 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3058 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3059 let Inst{27-25} = 0b110;
3060}
3061
3062multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3063
3064 def _OFFSET : ACI<(outs),
3065 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3066 opc, "\tp$cop, cr$CRd, $addr"> {
3067 let Inst{31-28} = op31_28;
3068 let Inst{24} = 1; // P = 1
3069 let Inst{21} = 0; // W = 0
3070 let Inst{22} = 0; // D = 0
3071 let Inst{20} = load;
3072 }
3073
3074 def _PRE : ACI<(outs),
3075 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3076 opc, "\tp$cop, cr$CRd, $addr!"> {
3077 let Inst{31-28} = op31_28;
3078 let Inst{24} = 1; // P = 1
3079 let Inst{21} = 1; // W = 1
3080 let Inst{22} = 0; // D = 0
3081 let Inst{20} = load;
3082 }
3083
3084 def _POST : ACI<(outs),
3085 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3086 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3087 let Inst{31-28} = op31_28;
3088 let Inst{24} = 0; // P = 0
3089 let Inst{21} = 1; // W = 1
3090 let Inst{22} = 0; // D = 0
3091 let Inst{20} = load;
3092 }
3093
3094 def _OPTION : ACI<(outs),
3095 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3096 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3097 let Inst{31-28} = op31_28;
3098 let Inst{24} = 0; // P = 0
3099 let Inst{23} = 1; // U = 1
3100 let Inst{21} = 0; // W = 0
3101 let Inst{22} = 0; // D = 0
3102 let Inst{20} = load;
3103 }
3104
3105 def L_OFFSET : ACI<(outs),
3106 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003107 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003108 let Inst{31-28} = op31_28;
3109 let Inst{24} = 1; // P = 1
3110 let Inst{21} = 0; // W = 0
3111 let Inst{22} = 1; // D = 1
3112 let Inst{20} = load;
3113 }
3114
3115 def L_PRE : ACI<(outs),
3116 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003117 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003118 let Inst{31-28} = op31_28;
3119 let Inst{24} = 1; // P = 1
3120 let Inst{21} = 1; // W = 1
3121 let Inst{22} = 1; // D = 1
3122 let Inst{20} = load;
3123 }
3124
3125 def L_POST : ACI<(outs),
3126 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003127 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003128 let Inst{31-28} = op31_28;
3129 let Inst{24} = 0; // P = 0
3130 let Inst{21} = 1; // W = 1
3131 let Inst{22} = 1; // D = 1
3132 let Inst{20} = load;
3133 }
3134
3135 def L_OPTION : ACI<(outs),
3136 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003137 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003138 let Inst{31-28} = op31_28;
3139 let Inst{24} = 0; // P = 0
3140 let Inst{23} = 1; // U = 1
3141 let Inst{21} = 0; // W = 0
3142 let Inst{22} = 1; // D = 1
3143 let Inst{20} = load;
3144 }
3145}
3146
3147defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3148defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3149defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3150defm STC2 : LdStCop<0b1111, 0, "stc2">;
3151
Johnny Chen906d57f2010-02-12 01:44:23 +00003152def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3153 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3154 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3155 [/* For disassembly only; pattern left blank */]> {
3156 let Inst{20} = 0;
3157 let Inst{4} = 1;
3158}
3159
3160def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3161 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3162 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3163 [/* For disassembly only; pattern left blank */]> {
3164 let Inst{31-28} = 0b1111;
3165 let Inst{20} = 0;
3166 let Inst{4} = 1;
3167}
3168
3169def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3170 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3171 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3172 [/* For disassembly only; pattern left blank */]> {
3173 let Inst{20} = 1;
3174 let Inst{4} = 1;
3175}
3176
3177def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3178 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3179 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3180 [/* For disassembly only; pattern left blank */]> {
3181 let Inst{31-28} = 0b1111;
3182 let Inst{20} = 1;
3183 let Inst{4} = 1;
3184}
3185
3186def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3187 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3188 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3189 [/* For disassembly only; pattern left blank */]> {
3190 let Inst{23-20} = 0b0100;
3191}
3192
3193def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3194 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3195 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3196 [/* For disassembly only; pattern left blank */]> {
3197 let Inst{31-28} = 0b1111;
3198 let Inst{23-20} = 0b0100;
3199}
3200
3201def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3202 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3203 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3204 [/* For disassembly only; pattern left blank */]> {
3205 let Inst{23-20} = 0b0101;
3206}
3207
3208def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3209 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3210 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3211 [/* For disassembly only; pattern left blank */]> {
3212 let Inst{31-28} = 0b1111;
3213 let Inst{23-20} = 0b0101;
3214}
3215
Johnny Chenb98e1602010-02-12 18:55:33 +00003216//===----------------------------------------------------------------------===//
3217// Move between special register and ARM core register -- for disassembly only
3218//
3219
3220def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3221 [/* For disassembly only; pattern left blank */]> {
3222 let Inst{23-20} = 0b0000;
3223 let Inst{7-4} = 0b0000;
3224}
3225
3226def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3227 [/* For disassembly only; pattern left blank */]> {
3228 let Inst{23-20} = 0b0100;
3229 let Inst{7-4} = 0b0000;
3230}
3231
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003232def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3233 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003234 [/* For disassembly only; pattern left blank */]> {
3235 let Inst{23-20} = 0b0010;
3236 let Inst{7-4} = 0b0000;
3237}
3238
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003239def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3240 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003241 [/* For disassembly only; pattern left blank */]> {
3242 let Inst{23-20} = 0b0010;
3243 let Inst{7-4} = 0b0000;
3244}
3245
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003246def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3247 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003248 [/* For disassembly only; pattern left blank */]> {
3249 let Inst{23-20} = 0b0110;
3250 let Inst{7-4} = 0b0000;
3251}
3252
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003253def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3254 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003255 [/* For disassembly only; pattern left blank */]> {
3256 let Inst{23-20} = 0b0110;
3257 let Inst{7-4} = 0b0000;
3258}