blob: 216ad10e3a8128584951c404757b26d98e397bb8 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +000018#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86ISelLowering.h"
20#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000066
67 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
68
69 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000077 }
78 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000100 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000101 setUseUnderscoreSetJmp(false);
102 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000103 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000104 // MS runtime is weird: it exports _setjmp, but longjmp!
105 setUseUnderscoreSetJmp(true);
106 setUseUnderscoreLongJmp(false);
107 } else {
108 setUseUnderscoreSetJmp(true);
109 setUseUnderscoreLongJmp(true);
110 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000111
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000112 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000114 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000120
Scott Michelfdc40a02009-02-17 22:15:04 +0000121 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000125 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
127 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000128
129 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000136
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000137 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
138 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000142
Evan Cheng25ab6902006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
145 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000146 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000147 // We have an algorithm for SSE2->double, and we turn this into a
148 // 64-bit FILD followed by conditional FADD for other targets.
149 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000150 // We have an algorithm for SSE2, and we turn this into a 64-bit
151 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000152 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154
155 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
156 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
158 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159
Devang Patel6a784892009-06-05 18:48:29 +0000160 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000161 // SSE has no i16 to fp conversion, only i32
162 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000164 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000170 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000173 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
Dale Johannesen73328d12007-09-19 23:55:34 +0000175 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
176 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000179
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
181 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
183 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000184
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000185 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000187 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
191 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000192 }
193
194 // Handle FP_TO_UINT by promoting the destination to a larger signed
195 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000199
Evan Cheng25ab6902006-09-08 06:48:29 +0000200 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
202 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000203 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000205 // Expand FP_TO_UINT into a select.
206 // FIXME: We would like to use a Custom expander here eventually to do
207 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000209 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000210 // With SSE3 we can use fisttpll to convert to a signed i64; without
211 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Chris Lattner399610a2006-12-05 18:22:22 +0000215 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000216 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
218 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000219 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000220 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000221 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
222 if (Subtarget->hasMMX() && !DisableMMX)
223 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
224 else
225 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000226 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000227 }
Chris Lattner21f66852005-12-23 05:15:23 +0000228
Dan Gohmanb00ee212008-02-18 19:34:53 +0000229 // Scalar integer divide and remainder are lowered to use operations that
230 // produce two results, to match the available instructions. This exposes
231 // the two-result form to trivial CSE, which is able to combine x/y and x%y
232 // into a single instruction.
233 //
234 // Scalar integer multiply-high is also lowered to use two-result
235 // operations, to match the available instructions. However, plain multiply
236 // (low) operations are left as Legal, as there are single-result
237 // instructions for this in x86. Using the two-result multiply instructions
238 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::SREM , MVT::i8 , Expand);
244 setOperationAction(ISD::UREM , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::SREM , MVT::i16 , Expand);
250 setOperationAction(ISD::UREM , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::SREM , MVT::i32 , Expand);
256 setOperationAction(ISD::UREM , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
258 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
259 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::SREM , MVT::i64 , Expand);
262 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000263
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
265 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
266 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
267 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000268 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
273 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f64 , Expand);
276 setOperationAction(ISD::FREM , MVT::f80 , Expand);
277 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
280 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
286 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000288 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
290 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 }
293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
295 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000296
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000298 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000300 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000301 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
306 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000307 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000317
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000318 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
320 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000323 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
325 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000326 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
331 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000332 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000333 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000338 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000342 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000343
Evan Chengd2cde682008-03-10 19:38:10 +0000344 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000346
Eric Christopher9a9d2752010-07-22 02:48:34 +0000347 // We may not have a libcall for MEMBARRIER so we should lower this.
348 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
349
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000350 // On X86 and X86-64, atomic operations are lowered to locked instructions.
351 // Locked instructions, in turn, have implicit fence semantics (all memory
352 // operations are flushed before issuing the locked instruction, and they
353 // are not buffered), so we can fold away the common pattern of
354 // fence-atomic-fence.
355 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000356
Mon P Wang63307c32008-05-05 19:05:59 +0000357 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000367
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000368 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000376 }
377
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000383 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
387 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
388 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 setExceptionPointerRegister(X86::RAX);
391 setExceptionSelectorRegister(X86::RDX);
392 } else {
393 setExceptionPointerRegister(X86::EAX);
394 setExceptionSelectorRegister(X86::EDX);
395 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000402
Nate Begemanacc398c2006-01-25 18:21:52 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Custom);
408 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Expand);
411 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 }
Evan Chengae642192007-03-02 23:16:35 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
415 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000420 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000422
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428
Evan Cheng223547a2006-01-31 22:28:30 +0000429 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FABS , MVT::f64, Custom);
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000432
433 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FNEG , MVT::f64, Custom);
435 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
Evan Cheng68c47cb2007-01-05 07:55:56 +0000437 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000440
Evan Chengd25e9e82006-02-02 00:28:23 +0000441 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FSIN , MVT::f64, Expand);
443 setOperationAction(ISD::FCOS , MVT::f64, Expand);
444 setOperationAction(ISD::FSIN , MVT::f32, Expand);
445 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446
Chris Lattnera54aa942006-01-29 06:26:08 +0000447 // Expand FP immediates into loads from the stack, except for the special
448 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0)); // xorpd
450 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000451 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000452 // Use SSE for f32, x87 for f64.
453 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
455 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
457 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
460 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FSIN , MVT::f32, Expand);
471 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
Nate Begemane1795842008-02-14 08:57:00 +0000473 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 addLegalFPImmediate(APFloat(+0.0f)); // xorps
475 addLegalFPImmediate(APFloat(+0.0)); // FLD0
476 addLegalFPImmediate(APFloat(+1.0)); // FLD1
477 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
478 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
479
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000484 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
488 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
491 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000494
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000499 addLegalFPImmediate(APFloat(+0.0)); // FLD0
500 addLegalFPImmediate(APFloat(+1.0)); // FLD1
501 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
502 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000503 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000508
Dale Johannesen59a58732007-08-05 18:49:15 +0000509 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000510 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
512 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
513 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000514 {
515 bool ignored;
516 APFloat TmpFlt(+0.0);
517 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt); // FLD0
520 TmpFlt.changeSign();
521 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
522 APFloat TmpFlt2(+1.0);
523 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt2); // FLD1
526 TmpFlt2.changeSign();
527 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
528 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Evan Chengc7ce29b2009-02-13 22:36:38 +0000530 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
532 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000534 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000535
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000536 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FLOG, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000546
Mon P Wangf007a8b2008-11-06 05:31:54 +0000547 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000548 // (for widening) or expand (for scalarization). Then we will selectively
549 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
551 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
552 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000600 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000601 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
605 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
606 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
607 setTruncStoreAction((MVT::SimpleValueType)VT,
608 (MVT::SimpleValueType)InnerVT, Expand);
609 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
611 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000612 }
613
Evan Chengc7ce29b2009-02-13 22:36:38 +0000614 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
615 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000616 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000617 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
619 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000620
Dale Johannesen76090172010-04-20 22:34:09 +0000621 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
624 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
625 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
626 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
629 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
630 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
631 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
634 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::AND, MVT::v8i8, Promote);
637 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v4i16, Promote);
639 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v2i32, Promote);
641 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
642 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::OR, MVT::v8i8, Promote);
645 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v4i16, Promote);
647 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v2i32, Promote);
649 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
650 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000651
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
657 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
658 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
664 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
665 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000672
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000677
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
680 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
685 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
686 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
687 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000691
692 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
693 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000696 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
697 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000698 }
699
Evan Cheng92722532009-03-26 23:06:32 +0000700 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
704 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
705 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
706 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
708 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
709 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
710 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
711 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
712 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
713 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
714 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000715 }
716
Evan Cheng92722532009-03-26 23:06:32 +0000717 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000719
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000720 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
721 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
725 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000726
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
728 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
729 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
730 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
731 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
732 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
733 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
734 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
735 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
736 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
737 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
738 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
739 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
740 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
742 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000743
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
747 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000748
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000754
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
760
Evan Cheng2c3ae372006-04-12 21:21:57 +0000761 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
763 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000765 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000766 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000767 // Do not attempt to custom lower non-128-bit vectors
768 if (!VT.is128BitVector())
769 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::BUILD_VECTOR,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::VECTOR_SHUFFLE,
773 VT.getSimpleVT().SimpleTy, Custom);
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
775 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000776 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000777
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
779 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
781 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
782 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
783 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000784
Nate Begemancdd1eec2008-02-12 22:51:28 +0000785 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000789
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000790 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
792 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000793 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000794
795 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000796 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000797 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000798
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000809 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000810
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000812
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000825 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000828 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
829 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
830 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
831 setOperationAction(ISD::FRINT, MVT::f32, Legal);
832 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
833 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
834 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
835 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
836 setOperationAction(ISD::FRINT, MVT::f64, Legal);
837 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
838
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000841
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000842 // Can turn SHL into an integer multiply.
843 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000844 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000845
Nate Begeman14d12ca2008-02-11 04:19:36 +0000846 // i8 and i16 vectors are custom , because the source register and source
847 // source memory operand types are not the same width. f32 vectors are
848 // custom since the immediate controlling the insert encodes additional
849 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000859
860 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000863 }
864 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000865
Nate Begeman30a0de92008-07-17 16:51:19 +0000866 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000868 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
David Greene9b9838d2009-06-29 16:47:10 +0000870 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
874 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000875 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000876
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
880 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
881 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
882 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
883 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
884 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
885 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
886 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000887 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
889 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
891 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
893 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
895 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
896 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
897 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
898 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
899 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
900 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
901 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
902 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
903 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
904 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
905 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
906 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
907 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000908
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
911 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
912 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
915 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
916 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
921 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
923 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
924 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
925 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000926
927#if 0
928 // Not sure we want to do this since there are no 256-bit integer
929 // operations in AVX
930
931 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
932 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
934 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000935
936 // Do not attempt to custom lower non-power-of-2 vectors
937 if (!isPowerOf2_32(VT.getVectorNumElements()))
938 continue;
939
940 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
941 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
943 }
944
945 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
947 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000948 }
David Greene9b9838d2009-06-29 16:47:10 +0000949#endif
950
951#if 0
952 // Not sure we want to do this since there are no 256-bit integer
953 // operations in AVX
954
955 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
956 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
958 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000959
960 if (!VT.is256BitVector()) {
961 continue;
962 }
963 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000969 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000971 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000973 }
974
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000976#endif
977 }
978
Evan Cheng6be2c582006-04-05 23:38:46 +0000979 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000981
Bill Wendling74c37652008-12-09 22:08:41 +0000982 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000988
Eli Friedman962f5492010-06-02 19:35:46 +0000989 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
990 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000991 //
Eli Friedman962f5492010-06-02 19:35:46 +0000992 // FIXME: We really should do custom legalization for addition and
993 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
994 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000995 if (Subtarget->is64Bit()) {
996 setOperationAction(ISD::SADDO, MVT::i64, Custom);
997 setOperationAction(ISD::UADDO, MVT::i64, Custom);
998 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
999 setOperationAction(ISD::USUBO, MVT::i64, Custom);
1000 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1001 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001002
Evan Chengd54f2d52009-03-31 19:38:51 +00001003 if (!Subtarget->is64Bit()) {
1004 // These libcalls are not available in 32-bit.
1005 setLibcallName(RTLIB::SHL_I128, 0);
1006 setLibcallName(RTLIB::SRL_I128, 0);
1007 setLibcallName(RTLIB::SRA_I128, 0);
1008 }
1009
Evan Cheng206ee9d2006-07-07 08:33:52 +00001010 // We have target-specific dag combine patterns for the following nodes:
1011 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001012 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001013 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001014 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001015 setTargetDAGCombine(ISD::SHL);
1016 setTargetDAGCombine(ISD::SRA);
1017 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001018 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001019 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001020 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001021 if (Subtarget->is64Bit())
1022 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001023
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024 computeRegisterProperties();
1025
Evan Cheng87ed7162006-02-14 08:25:08 +00001026 // FIXME: These should be based on subtarget info. Plus, the values should
1027 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001028 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001029 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001030 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001031 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001032 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001033}
1034
Scott Michel5b8f82e2008-03-10 15:42:14 +00001035
Owen Anderson825b72b2009-08-11 20:47:22 +00001036MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1037 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001038}
1039
1040
Evan Cheng29286502008-01-23 23:17:41 +00001041/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1042/// the desired ByVal argument alignment.
1043static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1044 if (MaxAlign == 16)
1045 return;
1046 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1047 if (VTy->getBitWidth() == 128)
1048 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001049 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1050 unsigned EltAlign = 0;
1051 getMaxByValAlign(ATy->getElementType(), EltAlign);
1052 if (EltAlign > MaxAlign)
1053 MaxAlign = EltAlign;
1054 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1055 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1056 unsigned EltAlign = 0;
1057 getMaxByValAlign(STy->getElementType(i), EltAlign);
1058 if (EltAlign > MaxAlign)
1059 MaxAlign = EltAlign;
1060 if (MaxAlign == 16)
1061 break;
1062 }
1063 }
1064 return;
1065}
1066
1067/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1068/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001069/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1070/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001071unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001072 if (Subtarget->is64Bit()) {
1073 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001074 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001075 if (TyAlign > 8)
1076 return TyAlign;
1077 return 8;
1078 }
1079
Evan Cheng29286502008-01-23 23:17:41 +00001080 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001081 if (Subtarget->hasSSE1())
1082 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001083 return Align;
1084}
Chris Lattner2b02a442007-02-25 08:29:00 +00001085
Evan Chengf0df0312008-05-15 08:39:06 +00001086/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001087/// and store operations as a result of memset, memcpy, and memmove
1088/// lowering. If DstAlign is zero that means it's safe to destination
1089/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1090/// means there isn't a need to check it against alignment requirement,
1091/// probably because the source does not need to be loaded. If
1092/// 'NonScalarIntSafe' is true, that means it's safe to return a
1093/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1094/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1095/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096/// It returns EVT::Other if the type should be determined using generic
1097/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001098EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001099X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1100 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001102 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001103 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001104 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1105 // linux. This is because the stack realignment code can't handle certain
1106 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001107 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001108 if (NonScalarIntSafe &&
1109 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001110 if (Size >= 16 &&
1111 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001112 ((DstAlign == 0 || DstAlign >= 16) &&
1113 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 16) {
1115 if (Subtarget->hasSSE2())
1116 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001117 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001120 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001121 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001122 Subtarget->hasSSE2()) {
1123 // Do not use f64 to lower memcpy if source is string constant. It's
1124 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001125 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001126 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001127 }
Evan Chengf0df0312008-05-15 08:39:06 +00001128 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 return MVT::i64;
1130 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001131}
1132
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001133/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1134/// current function. The returned value is a member of the
1135/// MachineJumpTableInfo::JTEntryKind enum.
1136unsigned X86TargetLowering::getJumpTableEncoding() const {
1137 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1138 // symbol.
1139 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1140 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001141 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001142
1143 // Otherwise, use the normal jump table encoding heuristics.
1144 return TargetLowering::getJumpTableEncoding();
1145}
1146
Chris Lattner589c6f62010-01-26 06:28:43 +00001147/// getPICBaseSymbol - Return the X86-32 PIC base.
1148MCSymbol *
1149X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1150 MCContext &Ctx) const {
1151 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001152 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1153 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001154}
1155
1156
Chris Lattnerc64daab2010-01-26 05:02:42 +00001157const MCExpr *
1158X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1159 const MachineBasicBlock *MBB,
1160 unsigned uid,MCContext &Ctx) const{
1161 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1162 Subtarget->isPICStyleGOT());
1163 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1164 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001165 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1166 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001167}
1168
Evan Chengcc415862007-11-09 01:32:10 +00001169/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1170/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001171SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001172 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001173 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001174 // This doesn't have DebugLoc associated with it, but is not really the
1175 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001176 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001177 return Table;
1178}
1179
Chris Lattner589c6f62010-01-26 06:28:43 +00001180/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1181/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1182/// MCExpr.
1183const MCExpr *X86TargetLowering::
1184getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1185 MCContext &Ctx) const {
1186 // X86-64 uses RIP relative addressing based on the jump table label.
1187 if (Subtarget->isPICStyleRIPRel())
1188 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1189
1190 // Otherwise, the reference is relative to the PIC base.
1191 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1192}
1193
Bill Wendlingb4202b82009-07-01 18:50:55 +00001194/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001195unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001196 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001197}
1198
Evan Chengdee81012010-07-26 21:50:05 +00001199std::pair<const TargetRegisterClass*, uint8_t>
1200X86TargetLowering::findRepresentativeClass(EVT VT) const{
1201 const TargetRegisterClass *RRC = 0;
1202 uint8_t Cost = 1;
1203 switch (VT.getSimpleVT().SimpleTy) {
1204 default:
1205 return TargetLowering::findRepresentativeClass(VT);
1206 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1207 RRC = (Subtarget->is64Bit()
1208 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1209 break;
1210 case MVT::v8i8: case MVT::v4i16:
1211 case MVT::v2i32: case MVT::v1i64:
1212 RRC = X86::VR64RegisterClass;
1213 break;
1214 case MVT::f32: case MVT::f64:
1215 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1216 case MVT::v4f32: case MVT::v2f64:
1217 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1218 case MVT::v4f64:
1219 RRC = X86::VR128RegisterClass;
1220 break;
1221 }
1222 return std::make_pair(RRC, Cost);
1223}
1224
Evan Cheng70017e42010-07-24 00:39:05 +00001225unsigned
1226X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1227 MachineFunction &MF) const {
1228 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1229 switch (RC->getID()) {
1230 default:
1231 return 0;
1232 case X86::GR32RegClassID:
1233 return 4 - FPDiff;
1234 case X86::GR64RegClassID:
1235 return 8 - FPDiff;
1236 case X86::VR128RegClassID:
1237 return Subtarget->is64Bit() ? 10 : 4;
1238 case X86::VR64RegClassID:
1239 return 4;
1240 }
1241}
1242
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001243bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1244 unsigned &Offset) const {
1245 if (!Subtarget->isTargetLinux())
1246 return false;
1247
1248 if (Subtarget->is64Bit()) {
1249 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1250 Offset = 0x28;
1251 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1252 AddressSpace = 256;
1253 else
1254 AddressSpace = 257;
1255 } else {
1256 // %gs:0x14 on i386
1257 Offset = 0x14;
1258 AddressSpace = 256;
1259 }
1260 return true;
1261}
1262
1263
Chris Lattner2b02a442007-02-25 08:29:00 +00001264//===----------------------------------------------------------------------===//
1265// Return Value Calling Convention Implementation
1266//===----------------------------------------------------------------------===//
1267
Chris Lattner59ed56b2007-02-28 04:55:35 +00001268#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001269
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001270bool
1271X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001272 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001273 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001274 SmallVector<CCValAssign, 16> RVLocs;
1275 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001276 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001277 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001278}
1279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280SDValue
1281X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001282 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001284 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001285 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001286 MachineFunction &MF = DAG.getMachineFunction();
1287 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001288
Chris Lattner9774c912007-02-27 05:28:59 +00001289 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1291 RVLocs, *DAG.getContext());
1292 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001293
Evan Chengdcea1632010-02-04 02:40:39 +00001294 // Add the regs to the liveout set for the function.
1295 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1296 for (unsigned i = 0; i != RVLocs.size(); ++i)
1297 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1298 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Dan Gohman475871a2008-07-27 21:46:04 +00001300 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001301
Dan Gohman475871a2008-07-27 21:46:04 +00001302 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001303 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1304 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001305 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1306 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001307
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001308 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001309 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1310 CCValAssign &VA = RVLocs[i];
1311 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001312 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001313 EVT ValVT = ValToCopy.getValueType();
1314
1315 // If this is x86-64, and we disabled SSE, we can't return FP values
1316 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1317 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1318 report_fatal_error("SSE register return with SSE disabled");
1319 }
1320 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1321 // llvm-gcc has never done it right and no one has noticed, so this
1322 // should be OK for now.
1323 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001324 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001325 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Chris Lattner447ff682008-03-11 03:23:40 +00001327 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1328 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001329 if (VA.getLocReg() == X86::ST0 ||
1330 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001331 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1332 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(ValToCopy);
1336 // Don't emit a copytoreg.
1337 continue;
1338 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001339
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1341 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001342 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001345 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001346 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1347 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001348
1349 // If we don't have SSE2 available, convert to v4f32 so the generated
1350 // register is legal.
1351 if (!Subtarget->hasSSE2())
1352 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1353 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001354 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001355 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001356
Dale Johannesendd64c412009-02-04 00:33:20 +00001357 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001358 Flag = Chain.getValue(1);
1359 }
Dan Gohman61a92132008-04-21 23:59:07 +00001360
1361 // The x86-64 ABI for returning structs by value requires that we copy
1362 // the sret argument into %rax for the return. We saved the argument into
1363 // a virtual register in the entry block, so now we copy the value out
1364 // and into %rax.
1365 if (Subtarget->is64Bit() &&
1366 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1367 MachineFunction &MF = DAG.getMachineFunction();
1368 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1369 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001370 assert(Reg &&
1371 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001372 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001373
Dale Johannesendd64c412009-02-04 00:33:20 +00001374 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001375 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001376
1377 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001378 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001379 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
Chris Lattner447ff682008-03-11 03:23:40 +00001381 RetOps[0] = Chain; // Update chain.
1382
1383 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001384 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001385 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
1387 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001388 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001389}
1390
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391/// LowerCallResult - Lower the result values of a call into the
1392/// appropriate copies out of appropriate physical registers.
1393///
1394SDValue
1395X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001396 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001397 const SmallVectorImpl<ISD::InputArg> &Ins,
1398 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001399 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001400
Chris Lattnere32bbf62007-02-28 07:09:55 +00001401 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001402 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001403 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001405 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001406 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001407
Chris Lattner3085e152007-02-25 08:59:22 +00001408 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001409 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001410 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001411 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Torok Edwin3f142c32009-02-01 18:15:56 +00001413 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001414 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001416 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001417 }
1418
Evan Cheng79fb3b42009-02-20 20:43:02 +00001419 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001420
1421 // If this is a call to a function that returns an fp value on the floating
1422 // point stack, we must guarantee the the value is popped from the stack, so
1423 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1424 // if the return value is not used. We use the FpGET_ST0 instructions
1425 // instead.
1426 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1427 // If we prefer to use the value in xmm registers, copy it out as f80 and
1428 // use a truncate to move it from fp stack reg to xmm reg.
1429 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1430 bool isST0 = VA.getLocReg() == X86::ST0;
1431 unsigned Opc = 0;
1432 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1433 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1434 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1435 SDValue Ops[] = { Chain, InFlag };
1436 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1437 Ops, 2), 1);
1438 Val = Chain.getValue(0);
1439
1440 // Round the f80 to the right size, which also moves it to the appropriate
1441 // xmm register.
1442 if (CopyVT != VA.getValVT())
1443 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1444 // This truncation won't change the value.
1445 DAG.getIntPtrConstant(1));
1446 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001447 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1448 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1449 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001451 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001452 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1453 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001454 } else {
1455 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001456 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001457 Val = Chain.getValue(0);
1458 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001459 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1460 } else {
1461 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1462 CopyVT, InFlag).getValue(1);
1463 Val = Chain.getValue(0);
1464 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001465 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001467 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001470}
1471
1472
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001473//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001474// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001475//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001476// StdCall calling convention seems to be standard for many Windows' API
1477// routines and around. It differs from C calling convention just a little:
1478// callee should clean up the stack, not caller. Symbols should be also
1479// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001480// For info on fast calling convention see Fast Calling Convention (tail call)
1481// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001484/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1486 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001487 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001488
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001490}
1491
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001492/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001493/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001494static bool
1495ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1496 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001498
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001500}
1501
Dan Gohman095cc292008-09-13 01:54:27 +00001502/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1503/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001504CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001505 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001506 if (CC == CallingConv::GHC)
1507 return CC_X86_64_GHC;
1508 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001509 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001510 else
1511 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001512 }
1513
Gordon Henriksen86737662008-01-05 16:56:59 +00001514 if (CC == CallingConv::X86_FastCall)
1515 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001516 else if (CC == CallingConv::X86_ThisCall)
1517 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001518 else if (CC == CallingConv::Fast)
1519 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001520 else if (CC == CallingConv::GHC)
1521 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001522 else
1523 return CC_X86_32_C;
1524}
1525
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001526/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1527/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001528/// the specific parameter attribute. The copy will be passed as a byval
1529/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001530static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001531CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1533 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001535 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001536 /*isVolatile*/false, /*AlwaysInline=*/true,
1537 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001538}
1539
Chris Lattner29689432010-03-11 00:22:57 +00001540/// IsTailCallConvention - Return true if the calling convention is one that
1541/// supports tail call optimization.
1542static bool IsTailCallConvention(CallingConv::ID CC) {
1543 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1544}
1545
Evan Cheng0c439eb2010-01-27 00:07:07 +00001546/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1547/// a tailcall target by changing its ABI.
1548static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001549 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001550}
1551
Dan Gohman98ca4f22009-08-05 01:29:28 +00001552SDValue
1553X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001554 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 const SmallVectorImpl<ISD::InputArg> &Ins,
1556 DebugLoc dl, SelectionDAG &DAG,
1557 const CCValAssign &VA,
1558 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001559 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001560 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001561 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001562 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001563 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001564 EVT ValVT;
1565
1566 // If value is passed by pointer we have address passed instead of the value
1567 // itself.
1568 if (VA.getLocInfo() == CCValAssign::Indirect)
1569 ValVT = VA.getLocVT();
1570 else
1571 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001572
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001573 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001574 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001575 // In case of tail call optimization mark all arguments mutable. Since they
1576 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001577 if (Flags.isByVal()) {
1578 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001579 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001580 return DAG.getFrameIndex(FI, getPointerTy());
1581 } else {
1582 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001583 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001584 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1585 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001586 PseudoSourceValue::getFixedStack(FI), 0,
1587 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001588 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001589}
1590
Dan Gohman475871a2008-07-27 21:46:04 +00001591SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001593 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 bool isVarArg,
1595 const SmallVectorImpl<ISD::InputArg> &Ins,
1596 DebugLoc dl,
1597 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001598 SmallVectorImpl<SDValue> &InVals)
1599 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001602
Gordon Henriksen86737662008-01-05 16:56:59 +00001603 const Function* Fn = MF.getFunction();
1604 if (Fn->hasExternalLinkage() &&
1605 Subtarget->isTargetCygMing() &&
1606 Fn->getName() == "main")
1607 FuncInfo->setForceFramePointer(true);
1608
Evan Cheng1bc78042006-04-26 01:20:17 +00001609 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001611 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001612
Chris Lattner29689432010-03-11 00:22:57 +00001613 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1614 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001615
Chris Lattner638402b2007-02-28 07:00:42 +00001616 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001617 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1619 ArgLocs, *DAG.getContext());
1620 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001621
Chris Lattnerf39f7712007-02-28 05:46:49 +00001622 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001623 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001624 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1625 CCValAssign &VA = ArgLocs[i];
1626 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1627 // places.
1628 assert(VA.getValNo() != LastVal &&
1629 "Don't support value assigned to multiple locs yet");
1630 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattnerf39f7712007-02-28 05:46:49 +00001632 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001633 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001634 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001636 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001637 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001640 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001643 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1644 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001645 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001646 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001647 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1648 RC = X86::VR64RegisterClass;
1649 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001650 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001651
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001652 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001653 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001654
Chris Lattnerf39f7712007-02-28 05:46:49 +00001655 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1656 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1657 // right size.
1658 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001659 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001660 DAG.getValueType(VA.getValVT()));
1661 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001662 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001663 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001664 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001665 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001667 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001668 // Handle MMX values passed in XMM regs.
1669 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1671 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001672 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1673 } else
1674 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001675 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001676 } else {
1677 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001679 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001680
1681 // If value is passed via pointer - do a load.
1682 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001683 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1684 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001685
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001687 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001688
Dan Gohman61a92132008-04-21 23:59:07 +00001689 // The x86-64 ABI for returning structs by value requires that we copy
1690 // the sret argument into %rax for the return. Save the argument into
1691 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001692 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001693 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1694 unsigned Reg = FuncInfo->getSRetReturnReg();
1695 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001697 FuncInfo->setSRetReturnReg(Reg);
1698 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001701 }
1702
Chris Lattnerf39f7712007-02-28 05:46:49 +00001703 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001704 // Align stack specially for tail calls.
1705 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001706 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001707
Evan Cheng1bc78042006-04-26 01:20:17 +00001708 // If the function takes variable number of arguments, make a frame index for
1709 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001710 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001711 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1712 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001713 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 }
1715 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001716 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1717
1718 // FIXME: We should really autogenerate these arrays
1719 static const unsigned GPR64ArgRegsWin64[] = {
1720 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001722 static const unsigned XMMArgRegsWin64[] = {
1723 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1724 };
1725 static const unsigned GPR64ArgRegs64Bit[] = {
1726 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1727 };
1728 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001729 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1730 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1731 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001732 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1733
1734 if (IsWin64) {
1735 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1736 GPR64ArgRegs = GPR64ArgRegsWin64;
1737 XMMArgRegs = XMMArgRegsWin64;
1738 } else {
1739 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1740 GPR64ArgRegs = GPR64ArgRegs64Bit;
1741 XMMArgRegs = XMMArgRegs64Bit;
1742 }
1743 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1744 TotalNumIntRegs);
1745 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1746 TotalNumXMMRegs);
1747
Devang Patel578efa92009-06-05 21:57:13 +00001748 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001749 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001750 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001751 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001752 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001753 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001754 // Kernel mode asks for SSE to be disabled, so don't push them
1755 // on the stack.
1756 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001757
Gordon Henriksen86737662008-01-05 16:56:59 +00001758 // For X86-64, if there are vararg parameters that are passed via
1759 // registers, then we must store them to their spots on the stack so they
1760 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001761 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1762 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1763 FuncInfo->setRegSaveFrameIndex(
1764 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1765 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001766
Gordon Henriksen86737662008-01-05 16:56:59 +00001767 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001769 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1770 getPointerTy());
1771 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001772 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001773 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1774 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001775 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1776 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001779 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001780 PseudoSourceValue::getFixedStack(
1781 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001782 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001783 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001784 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001785 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001786
Dan Gohmanface41a2009-08-16 21:24:25 +00001787 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1788 // Now store the XMM (fp + vector) parameter registers.
1789 SmallVector<SDValue, 11> SaveXMMOps;
1790 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001791
Dan Gohmanface41a2009-08-16 21:24:25 +00001792 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1793 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1794 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001795
Dan Gohman1e93df62010-04-17 14:41:14 +00001796 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1797 FuncInfo->getRegSaveFrameIndex()));
1798 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1799 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001800
Dan Gohmanface41a2009-08-16 21:24:25 +00001801 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1802 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1803 X86::VR128RegisterClass);
1804 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1805 SaveXMMOps.push_back(Val);
1806 }
1807 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1808 MVT::Other,
1809 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001811
1812 if (!MemOps.empty())
1813 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1814 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001817
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001819 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001821 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001822 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001823 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001824 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001825 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001826 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001827
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001829 // RegSaveFrameIndex is X86-64 only.
1830 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001831 if (CallConv == CallingConv::X86_FastCall ||
1832 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001833 // fastcc functions can't have varargs.
1834 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001835 }
Evan Cheng25caf632006-05-23 21:06:34 +00001836
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001838}
1839
Dan Gohman475871a2008-07-27 21:46:04 +00001840SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1842 SDValue StackPtr, SDValue Arg,
1843 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001844 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001845 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001846 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1847 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001849 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001850 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001851 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001852 }
Dale Johannesenace16102009-02-03 19:33:06 +00001853 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001854 PseudoSourceValue::getStack(), LocMemOffset,
1855 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001856}
1857
Bill Wendling64e87322009-01-16 19:25:27 +00001858/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001860SDValue
1861X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001862 SDValue &OutRetAddr, SDValue Chain,
1863 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001864 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001865 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001866 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001867 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001868
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001869 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001870 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001871 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001872}
1873
1874/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1875/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001876static SDValue
1877EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001878 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001879 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001880 // Store the return address to the appropriate stack slot.
1881 if (!FPDiff) return Chain;
1882 // Calculate the new stack slot for the return address.
1883 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001884 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001885 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001888 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001889 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1890 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001891 return Chain;
1892}
1893
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001895X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001896 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001897 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001899 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 const SmallVectorImpl<ISD::InputArg> &Ins,
1901 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001902 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 MachineFunction &MF = DAG.getMachineFunction();
1904 bool Is64Bit = Subtarget->is64Bit();
1905 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001906 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907
Evan Cheng5f941932010-02-05 02:21:12 +00001908 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001909 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001910 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1911 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001912 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001913
1914 // Sibcalls are automatically detected tailcalls which do not require
1915 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001916 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001917 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001918
1919 if (isTailCall)
1920 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001921 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001922
Chris Lattner29689432010-03-11 00:22:57 +00001923 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1924 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001925
Chris Lattner638402b2007-02-28 07:00:42 +00001926 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001927 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1929 ArgLocs, *DAG.getContext());
1930 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001931
Chris Lattner423c5f42007-02-28 05:31:48 +00001932 // Get a count of how many bytes are to be pushed on the stack.
1933 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001934 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001935 // This is a sibcall. The memory operands are available in caller's
1936 // own caller's stack.
1937 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001938 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001939 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001940
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001942 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001944 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1946 FPDiff = NumBytesCallerPushed - NumBytes;
1947
1948 // Set the delta of movement of the returnaddr stackslot.
1949 // But only set if delta is greater than previous delta.
1950 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1951 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1952 }
1953
Evan Chengf22f9b32010-02-06 03:28:46 +00001954 if (!IsSibcall)
1955 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001956
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001958 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001959 if (isTailCall && FPDiff)
1960 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1961 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001962
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1964 SmallVector<SDValue, 8> MemOpChains;
1965 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001966
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001967 // Walk the register/memloc assignments, inserting copies/loads. In the case
1968 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001969 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1970 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001971 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001972 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001974 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001975
Chris Lattner423c5f42007-02-28 05:31:48 +00001976 // Promote the value if needed.
1977 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001978 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 case CCValAssign::Full: break;
1980 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001981 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001982 break;
1983 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001984 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001985 break;
1986 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001987 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1988 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1990 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1991 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001992 } else
1993 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1994 break;
1995 case CCValAssign::BCvt:
1996 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001997 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001998 case CCValAssign::Indirect: {
1999 // Store the argument.
2000 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002001 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002002 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002003 PseudoSourceValue::getFixedStack(FI), 0,
2004 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002005 Arg = SpillSlot;
2006 break;
2007 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002008 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002009
Chris Lattner423c5f42007-02-28 05:31:48 +00002010 if (VA.isRegLoc()) {
2011 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002012 if (isVarArg && Subtarget->isTargetWin64()) {
2013 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2014 // shadow reg if callee is a varargs function.
2015 unsigned ShadowReg = 0;
2016 switch (VA.getLocReg()) {
2017 case X86::XMM0: ShadowReg = X86::RCX; break;
2018 case X86::XMM1: ShadowReg = X86::RDX; break;
2019 case X86::XMM2: ShadowReg = X86::R8; break;
2020 case X86::XMM3: ShadowReg = X86::R9; break;
2021 }
2022 if (ShadowReg)
2023 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2024 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002025 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002026 assert(VA.isMemLoc());
2027 if (StackPtr.getNode() == 0)
2028 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2029 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2030 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002033
Evan Cheng32fe1032006-05-25 00:59:30 +00002034 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002036 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002037
Evan Cheng347d5f72006-04-28 21:29:37 +00002038 // Build a sequence of copy-to-reg nodes chained together with token chain
2039 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002040 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002041 // Tail call byval lowering might overwrite argument registers so in case of
2042 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002043 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002045 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002046 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 InFlag = Chain.getValue(1);
2048 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002049
Chris Lattner88e1fd52009-07-09 04:24:46 +00002050 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002051 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2052 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002053 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002054 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2055 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002056 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002057 InFlag);
2058 InFlag = Chain.getValue(1);
2059 } else {
2060 // If we are tail calling and generating PIC/GOT style code load the
2061 // address of the callee into ECX. The value in ecx is used as target of
2062 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2063 // for tail calls on PIC/GOT architectures. Normally we would just put the
2064 // address of GOT into ebx and then call target@PLT. But for tail calls
2065 // ebx would be restored (since ebx is callee saved) before jumping to the
2066 // target@PLT.
2067
2068 // Note: The actual moving to ECX is done further down.
2069 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2070 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2071 !G->getGlobal()->hasProtectedVisibility())
2072 Callee = LowerGlobalAddress(Callee, DAG);
2073 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002074 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002075 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002076 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002077
Nate Begemanc8ea6732010-07-21 20:49:52 +00002078 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 // From AMD64 ABI document:
2080 // For calls that may call functions that use varargs or stdargs
2081 // (prototype-less calls or calls to functions containing ellipsis (...) in
2082 // the declaration) %al is used as hidden argument to specify the number
2083 // of SSE registers used. The contents of %al do not need to match exactly
2084 // the number of registers, but must be an ubound on the number of SSE
2085 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002086
Gordon Henriksen86737662008-01-05 16:56:59 +00002087 // Count the number of XMM registers allocated.
2088 static const unsigned XMMArgRegs[] = {
2089 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2090 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2091 };
2092 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002093 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002094 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002095
Dale Johannesendd64c412009-02-04 00:33:20 +00002096 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002098 InFlag = Chain.getValue(1);
2099 }
2100
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002101
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002102 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (isTailCall) {
2104 // Force all the incoming stack arguments to be loaded from the stack
2105 // before any new outgoing arguments are stored to the stack, because the
2106 // outgoing stack slots may alias the incoming argument stack slots, and
2107 // the alias isn't otherwise explicit. This is slightly more conservative
2108 // than necessary, because it means that each store effectively depends
2109 // on every argument instead of just those arguments it would clobber.
2110 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2111
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SmallVector<SDValue, 8> MemOpChains2;
2113 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002114 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002115 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002116 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002117 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002118 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2119 CCValAssign &VA = ArgLocs[i];
2120 if (VA.isRegLoc())
2121 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002122 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002123 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 // Create frame index.
2126 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002127 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002128 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002129 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002130
Duncan Sands276dcbd2008-03-21 09:14:45 +00002131 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002132 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002133 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002134 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002136 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002137 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002138
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2140 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002141 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002142 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002143 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002144 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002146 PseudoSourceValue::getFixedStack(FI), 0,
2147 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002148 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 }
2150 }
2151
2152 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002153 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002154 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002156 // Copy arguments to their registers.
2157 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002158 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002159 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002160 InFlag = Chain.getValue(1);
2161 }
Dan Gohman475871a2008-07-27 21:46:04 +00002162 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002163
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002165 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002166 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002167 }
2168
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002169 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2170 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2171 // In the 64-bit large code model, we have to make all calls
2172 // through a register, since the call instruction's 32-bit
2173 // pc-relative offset may not be large enough to hold the whole
2174 // address.
2175 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002176 // If the callee is a GlobalAddress node (quite common, every direct call
2177 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2178 // it.
2179
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002180 // We should use extra load for direct calls to dllimported functions in
2181 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002182 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002183 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002184 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002185
Chris Lattner48a7d022009-07-09 05:02:21 +00002186 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2187 // external symbols most go through the PLT in PIC mode. If the symbol
2188 // has hidden or protected visibility, or if it is static or local, then
2189 // we don't need to use the PLT - we can directly call it.
2190 if (Subtarget->isTargetELF() &&
2191 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002192 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002193 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002194 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002195 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2196 Subtarget->getDarwinVers() < 9) {
2197 // PC-relative references to external symbols should go through $stub,
2198 // unless we're building with the leopard linker or later, which
2199 // automatically synthesizes these stubs.
2200 OpFlags = X86II::MO_DARWIN_STUB;
2201 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002202
Devang Patel0d881da2010-07-06 22:08:15 +00002203 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002204 G->getOffset(), OpFlags);
2205 }
Bill Wendling056292f2008-09-16 21:48:12 +00002206 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002207 unsigned char OpFlags = 0;
2208
2209 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2210 // symbols should go through the PLT.
2211 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002212 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002213 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002214 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002215 Subtarget->getDarwinVers() < 9) {
2216 // PC-relative references to external symbols should go through $stub,
2217 // unless we're building with the leopard linker or later, which
2218 // automatically synthesizes these stubs.
2219 OpFlags = X86II::MO_DARWIN_STUB;
2220 }
Eric Christopherfd179292009-08-27 18:07:15 +00002221
Chris Lattner48a7d022009-07-09 05:02:21 +00002222 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2223 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002224 }
2225
Chris Lattnerd96d0722007-02-25 06:40:16 +00002226 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002228 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002229
Evan Chengf22f9b32010-02-06 03:28:46 +00002230 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002231 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2232 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002233 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002234 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002235
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002236 Ops.push_back(Chain);
2237 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002238
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002241
Gordon Henriksen86737662008-01-05 16:56:59 +00002242 // Add argument registers to the end of the list so that they are known live
2243 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002244 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2245 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2246 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002247
Evan Cheng586ccac2008-03-18 23:36:35 +00002248 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002250 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2251
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002252 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2253 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002255
Gabor Greifba36cb52008-08-28 21:40:38 +00002256 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002257 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002258
Dan Gohman98ca4f22009-08-05 01:29:28 +00002259 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002260 // We used to do:
2261 //// If this is the first return lowered for this function, add the regs
2262 //// to the liveout set for the function.
2263 // This isn't right, although it's probably harmless on x86; liveouts
2264 // should be computed from returns not tail calls. Consider a void
2265 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002266 return DAG.getNode(X86ISD::TC_RETURN, dl,
2267 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002268 }
2269
Dale Johannesenace16102009-02-03 19:33:06 +00002270 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002271 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002272
Chris Lattner2d297092006-05-23 18:50:38 +00002273 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002274 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002275 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002276 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002277 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002278 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002279 // pops the hidden struct pointer, so we have to push it back.
2280 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002281 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002282 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002283 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002284
Gordon Henriksenae636f82008-01-03 16:47:34 +00002285 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002286 if (!IsSibcall) {
2287 Chain = DAG.getCALLSEQ_END(Chain,
2288 DAG.getIntPtrConstant(NumBytes, true),
2289 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2290 true),
2291 InFlag);
2292 InFlag = Chain.getValue(1);
2293 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002294
Chris Lattner3085e152007-02-25 08:59:22 +00002295 // Handle result values, copying them out of physregs into vregs that we
2296 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2298 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002299}
2300
Evan Cheng25ab6902006-09-08 06:48:29 +00002301
2302//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002303// Fast Calling Convention (tail call) implementation
2304//===----------------------------------------------------------------------===//
2305
2306// Like std call, callee cleans arguments, convention except that ECX is
2307// reserved for storing the tail called function address. Only 2 registers are
2308// free for argument passing (inreg). Tail call optimization is performed
2309// provided:
2310// * tailcallopt is enabled
2311// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002312// On X86_64 architecture with GOT-style position independent code only local
2313// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002314// To keep the stack aligned according to platform abi the function
2315// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2316// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002317// If a tail called function callee has more arguments than the caller the
2318// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002319// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002320// original REtADDR, but before the saved framepointer or the spilled registers
2321// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2322// stack layout:
2323// arg1
2324// arg2
2325// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002326// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002327// move area ]
2328// (possible EBP)
2329// ESI
2330// EDI
2331// local1 ..
2332
2333/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2334/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002335unsigned
2336X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2337 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002338 MachineFunction &MF = DAG.getMachineFunction();
2339 const TargetMachine &TM = MF.getTarget();
2340 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2341 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002342 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002343 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002344 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002345 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2346 // Number smaller than 12 so just add the difference.
2347 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2348 } else {
2349 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002350 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002351 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002352 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002353 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002354}
2355
Evan Cheng5f941932010-02-05 02:21:12 +00002356/// MatchingStackOffset - Return true if the given stack call argument is
2357/// already available in the same position (relatively) of the caller's
2358/// incoming argument stack.
2359static
2360bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2361 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2362 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002363 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2364 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002365 if (Arg.getOpcode() == ISD::CopyFromReg) {
2366 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2367 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2368 return false;
2369 MachineInstr *Def = MRI->getVRegDef(VR);
2370 if (!Def)
2371 return false;
2372 if (!Flags.isByVal()) {
2373 if (!TII->isLoadFromStackSlot(Def, FI))
2374 return false;
2375 } else {
2376 unsigned Opcode = Def->getOpcode();
2377 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2378 Def->getOperand(1).isFI()) {
2379 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002380 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002381 } else
2382 return false;
2383 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002384 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2385 if (Flags.isByVal())
2386 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002387 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002388 // define @foo(%struct.X* %A) {
2389 // tail call @bar(%struct.X* byval %A)
2390 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002391 return false;
2392 SDValue Ptr = Ld->getBasePtr();
2393 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2394 if (!FINode)
2395 return false;
2396 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002397 } else
2398 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002399
Evan Cheng4cae1332010-03-05 08:38:04 +00002400 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002401 if (!MFI->isFixedObjectIndex(FI))
2402 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002403 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002404}
2405
Dan Gohman98ca4f22009-08-05 01:29:28 +00002406/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2407/// for tail call optimization. Targets which want to do tail call
2408/// optimization should implement this function.
2409bool
2410X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002411 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002413 bool isCalleeStructRet,
2414 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002415 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002416 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002417 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002418 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002419 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002420 CalleeCC != CallingConv::C)
2421 return false;
2422
Evan Cheng7096ae42010-01-29 06:45:59 +00002423 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002424 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002425 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002426 CallingConv::ID CallerCC = CallerF->getCallingConv();
2427 bool CCMatch = CallerCC == CalleeCC;
2428
Dan Gohman1797ed52010-02-08 20:27:50 +00002429 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002430 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002431 return true;
2432 return false;
2433 }
2434
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002435 // Look for obvious safe cases to perform tail call optimization that do not
2436 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002437
Evan Cheng2c12cb42010-03-26 16:26:03 +00002438 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2439 // emit a special epilogue.
2440 if (RegInfo->needsStackRealignment(MF))
2441 return false;
2442
Eric Christopher90eb4022010-07-22 00:26:08 +00002443 // Do not sibcall optimize vararg calls unless the call site is not passing
2444 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002445 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002446 return false;
2447
Evan Chenga375d472010-03-15 18:54:48 +00002448 // Also avoid sibcall optimization if either caller or callee uses struct
2449 // return semantics.
2450 if (isCalleeStructRet || isCallerStructRet)
2451 return false;
2452
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002453 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2454 // Therefore if it's not used by the call it is not safe to optimize this into
2455 // a sibcall.
2456 bool Unused = false;
2457 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2458 if (!Ins[i].Used) {
2459 Unused = true;
2460 break;
2461 }
2462 }
2463 if (Unused) {
2464 SmallVector<CCValAssign, 16> RVLocs;
2465 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2466 RVLocs, *DAG.getContext());
2467 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002468 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002469 CCValAssign &VA = RVLocs[i];
2470 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2471 return false;
2472 }
2473 }
2474
Evan Cheng13617962010-04-30 01:12:32 +00002475 // If the calling conventions do not match, then we'd better make sure the
2476 // results are returned in the same way as what the caller expects.
2477 if (!CCMatch) {
2478 SmallVector<CCValAssign, 16> RVLocs1;
2479 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2480 RVLocs1, *DAG.getContext());
2481 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2482
2483 SmallVector<CCValAssign, 16> RVLocs2;
2484 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2485 RVLocs2, *DAG.getContext());
2486 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2487
2488 if (RVLocs1.size() != RVLocs2.size())
2489 return false;
2490 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2491 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2492 return false;
2493 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2494 return false;
2495 if (RVLocs1[i].isRegLoc()) {
2496 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2497 return false;
2498 } else {
2499 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2500 return false;
2501 }
2502 }
2503 }
2504
Evan Chenga6bff982010-01-30 01:22:00 +00002505 // If the callee takes no arguments then go on to check the results of the
2506 // call.
2507 if (!Outs.empty()) {
2508 // Check if stack adjustment is needed. For now, do not do this if any
2509 // argument is passed on the stack.
2510 SmallVector<CCValAssign, 16> ArgLocs;
2511 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2512 ArgLocs, *DAG.getContext());
2513 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002514 if (CCInfo.getNextStackOffset()) {
2515 MachineFunction &MF = DAG.getMachineFunction();
2516 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2517 return false;
2518 if (Subtarget->isTargetWin64())
2519 // Win64 ABI has additional complications.
2520 return false;
2521
2522 // Check if the arguments are already laid out in the right way as
2523 // the caller's fixed stack objects.
2524 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002525 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2526 const X86InstrInfo *TII =
2527 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002528 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2529 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002530 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002531 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002532 if (VA.getLocInfo() == CCValAssign::Indirect)
2533 return false;
2534 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002535 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2536 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002537 return false;
2538 }
2539 }
2540 }
Evan Cheng9c044672010-05-29 01:35:22 +00002541
2542 // If the tailcall address may be in a register, then make sure it's
2543 // possible to register allocate for it. In 32-bit, the call address can
2544 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002545 // callee-saved registers are restored. These happen to be the same
2546 // registers used to pass 'inreg' arguments so watch out for those.
2547 if (!Subtarget->is64Bit() &&
2548 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002549 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002550 unsigned NumInRegs = 0;
2551 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2552 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002553 if (!VA.isRegLoc())
2554 continue;
2555 unsigned Reg = VA.getLocReg();
2556 switch (Reg) {
2557 default: break;
2558 case X86::EAX: case X86::EDX: case X86::ECX:
2559 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002560 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002561 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002562 }
2563 }
2564 }
Evan Chenga6bff982010-01-30 01:22:00 +00002565 }
Evan Chengb1712452010-01-27 06:25:16 +00002566
Evan Cheng86809cc2010-02-03 03:28:02 +00002567 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002568}
2569
Dan Gohman3df24e62008-09-03 23:12:08 +00002570FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002571X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2572 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002573}
2574
2575
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002576//===----------------------------------------------------------------------===//
2577// Other Lowering Hooks
2578//===----------------------------------------------------------------------===//
2579
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002580static bool MayFoldLoad(SDValue Op) {
2581 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2582}
2583
2584static bool MayFoldIntoStore(SDValue Op) {
2585 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2586}
2587
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002588static bool isTargetShuffle(unsigned Opcode) {
2589 switch(Opcode) {
2590 default: return false;
2591 case X86ISD::PSHUFD:
2592 case X86ISD::PSHUFHW:
2593 case X86ISD::PSHUFLW:
2594 case X86ISD::SHUFPD:
2595 case X86ISD::SHUFPS:
2596 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002597 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002598 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002599 case X86ISD::MOVLPS:
2600 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002601 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002602 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002603 case X86ISD::MOVSS:
2604 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002605 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00002606 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002607 case X86ISD::PUNPCKLWD:
2608 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002609 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00002610 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002611 case X86ISD::UNPCKHPS:
2612 case X86ISD::PUNPCKHWD:
2613 case X86ISD::PUNPCKHBW:
2614 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002615 return true;
2616 }
2617 return false;
2618}
2619
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002620static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002621 SDValue V1, SelectionDAG &DAG) {
2622 switch(Opc) {
2623 default: llvm_unreachable("Unknown x86 shuffle node");
2624 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002625 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002626 return DAG.getNode(Opc, dl, VT, V1);
2627 }
2628
2629 return SDValue();
2630}
2631
2632static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002633 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002634 switch(Opc) {
2635 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002636 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002637 case X86ISD::PSHUFHW:
2638 case X86ISD::PSHUFLW:
2639 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2640 }
2641
2642 return SDValue();
2643}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002644
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002645static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2646 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2647 switch(Opc) {
2648 default: llvm_unreachable("Unknown x86 shuffle node");
2649 case X86ISD::SHUFPD:
2650 case X86ISD::SHUFPS:
2651 return DAG.getNode(Opc, dl, VT, V1, V2,
2652 DAG.getConstant(TargetMask, MVT::i8));
2653 }
2654 return SDValue();
2655}
2656
2657static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2658 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2659 switch(Opc) {
2660 default: llvm_unreachable("Unknown x86 shuffle node");
2661 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002662 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002663 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002664 case X86ISD::MOVLPS:
2665 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002666 case X86ISD::MOVSS:
2667 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002668 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00002669 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002670 case X86ISD::PUNPCKLWD:
2671 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002672 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00002673 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002674 case X86ISD::UNPCKHPS:
2675 case X86ISD::PUNPCKHWD:
2676 case X86ISD::PUNPCKHBW:
2677 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002678 return DAG.getNode(Opc, dl, VT, V1, V2);
2679 }
2680 return SDValue();
2681}
2682
Dan Gohmand858e902010-04-17 15:26:15 +00002683SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002684 MachineFunction &MF = DAG.getMachineFunction();
2685 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2686 int ReturnAddrIndex = FuncInfo->getRAIndex();
2687
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002688 if (ReturnAddrIndex == 0) {
2689 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002690 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002691 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002692 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002693 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002694 }
2695
Evan Cheng25ab6902006-09-08 06:48:29 +00002696 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002697}
2698
2699
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002700bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2701 bool hasSymbolicDisplacement) {
2702 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002703 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002704 return false;
2705
2706 // If we don't have a symbolic displacement - we don't have any extra
2707 // restrictions.
2708 if (!hasSymbolicDisplacement)
2709 return true;
2710
2711 // FIXME: Some tweaks might be needed for medium code model.
2712 if (M != CodeModel::Small && M != CodeModel::Kernel)
2713 return false;
2714
2715 // For small code model we assume that latest object is 16MB before end of 31
2716 // bits boundary. We may also accept pretty large negative constants knowing
2717 // that all objects are in the positive half of address space.
2718 if (M == CodeModel::Small && Offset < 16*1024*1024)
2719 return true;
2720
2721 // For kernel code model we know that all object resist in the negative half
2722 // of 32bits address space. We may not accept negative offsets, since they may
2723 // be just off and we may accept pretty large positive ones.
2724 if (M == CodeModel::Kernel && Offset > 0)
2725 return true;
2726
2727 return false;
2728}
2729
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002730/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2731/// specific condition code, returning the condition code and the LHS/RHS of the
2732/// comparison to make.
2733static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2734 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002735 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002736 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2737 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2738 // X > -1 -> X == 0, jump !sign.
2739 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002740 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002741 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2742 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002743 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002744 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002745 // X < 1 -> X <= 0
2746 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002747 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002748 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002749 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002750
Evan Chengd9558e02006-01-06 00:43:03 +00002751 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002752 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002753 case ISD::SETEQ: return X86::COND_E;
2754 case ISD::SETGT: return X86::COND_G;
2755 case ISD::SETGE: return X86::COND_GE;
2756 case ISD::SETLT: return X86::COND_L;
2757 case ISD::SETLE: return X86::COND_LE;
2758 case ISD::SETNE: return X86::COND_NE;
2759 case ISD::SETULT: return X86::COND_B;
2760 case ISD::SETUGT: return X86::COND_A;
2761 case ISD::SETULE: return X86::COND_BE;
2762 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002763 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002764 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002765
Chris Lattner4c78e022008-12-23 23:42:27 +00002766 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002767
Chris Lattner4c78e022008-12-23 23:42:27 +00002768 // If LHS is a foldable load, but RHS is not, flip the condition.
2769 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2770 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2771 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2772 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002773 }
2774
Chris Lattner4c78e022008-12-23 23:42:27 +00002775 switch (SetCCOpcode) {
2776 default: break;
2777 case ISD::SETOLT:
2778 case ISD::SETOLE:
2779 case ISD::SETUGT:
2780 case ISD::SETUGE:
2781 std::swap(LHS, RHS);
2782 break;
2783 }
2784
2785 // On a floating point condition, the flags are set as follows:
2786 // ZF PF CF op
2787 // 0 | 0 | 0 | X > Y
2788 // 0 | 0 | 1 | X < Y
2789 // 1 | 0 | 0 | X == Y
2790 // 1 | 1 | 1 | unordered
2791 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002792 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002793 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002794 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002795 case ISD::SETOLT: // flipped
2796 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002797 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002798 case ISD::SETOLE: // flipped
2799 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002800 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002801 case ISD::SETUGT: // flipped
2802 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002803 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002804 case ISD::SETUGE: // flipped
2805 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002806 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002807 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002808 case ISD::SETNE: return X86::COND_NE;
2809 case ISD::SETUO: return X86::COND_P;
2810 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002811 case ISD::SETOEQ:
2812 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002813 }
Evan Chengd9558e02006-01-06 00:43:03 +00002814}
2815
Evan Cheng4a460802006-01-11 00:33:36 +00002816/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2817/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002818/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002819static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002820 switch (X86CC) {
2821 default:
2822 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002823 case X86::COND_B:
2824 case X86::COND_BE:
2825 case X86::COND_E:
2826 case X86::COND_P:
2827 case X86::COND_A:
2828 case X86::COND_AE:
2829 case X86::COND_NE:
2830 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002831 return true;
2832 }
2833}
2834
Evan Chengeb2f9692009-10-27 19:56:55 +00002835/// isFPImmLegal - Returns true if the target can instruction select the
2836/// specified FP immediate natively. If false, the legalizer will
2837/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002838bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002839 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2840 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2841 return true;
2842 }
2843 return false;
2844}
2845
Nate Begeman9008ca62009-04-27 18:41:29 +00002846/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2847/// the specified range (L, H].
2848static bool isUndefOrInRange(int Val, int Low, int Hi) {
2849 return (Val < 0) || (Val >= Low && Val < Hi);
2850}
2851
2852/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2853/// specified value.
2854static bool isUndefOrEqual(int Val, int CmpVal) {
2855 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002856 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002858}
2859
Nate Begeman9008ca62009-04-27 18:41:29 +00002860/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2861/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2862/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002863static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002864 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002866 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 return (Mask[0] < 2 && Mask[1] < 2);
2868 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002869}
2870
Nate Begeman9008ca62009-04-27 18:41:29 +00002871bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002872 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 N->getMask(M);
2874 return ::isPSHUFDMask(M, N->getValueType(0));
2875}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2878/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002879static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002880 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002881 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 // Lower quadword copied in order or undef.
2884 for (int i = 0; i != 4; ++i)
2885 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002886 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002887
Evan Cheng506d3df2006-03-29 23:07:14 +00002888 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 for (int i = 4; i != 8; ++i)
2890 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002891 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002892
Evan Cheng506d3df2006-03-29 23:07:14 +00002893 return true;
2894}
2895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002897 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002898 N->getMask(M);
2899 return ::isPSHUFHWMask(M, N->getValueType(0));
2900}
Evan Cheng506d3df2006-03-29 23:07:14 +00002901
Nate Begeman9008ca62009-04-27 18:41:29 +00002902/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2903/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002904static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002905 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002906 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002907
Rafael Espindola15684b22009-04-24 12:40:33 +00002908 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 for (int i = 4; i != 8; ++i)
2910 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002911 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002912
Rafael Espindola15684b22009-04-24 12:40:33 +00002913 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 for (int i = 0; i != 4; ++i)
2915 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002916 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002917
Rafael Espindola15684b22009-04-24 12:40:33 +00002918 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002919}
2920
Nate Begeman9008ca62009-04-27 18:41:29 +00002921bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002922 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 N->getMask(M);
2924 return ::isPSHUFLWMask(M, N->getValueType(0));
2925}
2926
Nate Begemana09008b2009-10-19 02:17:23 +00002927/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2928/// is suitable for input to PALIGNR.
2929static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2930 bool hasSSSE3) {
2931 int i, e = VT.getVectorNumElements();
2932
2933 // Do not handle v2i64 / v2f64 shuffles with palignr.
2934 if (e < 4 || !hasSSSE3)
2935 return false;
2936
2937 for (i = 0; i != e; ++i)
2938 if (Mask[i] >= 0)
2939 break;
2940
2941 // All undef, not a palignr.
2942 if (i == e)
2943 return false;
2944
2945 // Determine if it's ok to perform a palignr with only the LHS, since we
2946 // don't have access to the actual shuffle elements to see if RHS is undef.
2947 bool Unary = Mask[i] < (int)e;
2948 bool NeedsUnary = false;
2949
2950 int s = Mask[i] - i;
2951
2952 // Check the rest of the elements to see if they are consecutive.
2953 for (++i; i != e; ++i) {
2954 int m = Mask[i];
2955 if (m < 0)
2956 continue;
2957
2958 Unary = Unary && (m < (int)e);
2959 NeedsUnary = NeedsUnary || (m < s);
2960
2961 if (NeedsUnary && !Unary)
2962 return false;
2963 if (Unary && m != ((s+i) & (e-1)))
2964 return false;
2965 if (!Unary && m != (s+i))
2966 return false;
2967 }
2968 return true;
2969}
2970
2971bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2972 SmallVector<int, 8> M;
2973 N->getMask(M);
2974 return ::isPALIGNRMask(M, N->getValueType(0), true);
2975}
2976
Evan Cheng14aed5e2006-03-24 01:18:28 +00002977/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2978/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002979static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 int NumElems = VT.getVectorNumElements();
2981 if (NumElems != 2 && NumElems != 4)
2982 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002983
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 int Half = NumElems / 2;
2985 for (int i = 0; i < Half; ++i)
2986 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002987 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 for (int i = Half; i < NumElems; ++i)
2989 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002990 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002991
Evan Cheng14aed5e2006-03-24 01:18:28 +00002992 return true;
2993}
2994
Nate Begeman9008ca62009-04-27 18:41:29 +00002995bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2996 SmallVector<int, 8> M;
2997 N->getMask(M);
2998 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002999}
3000
Evan Cheng213d2cf2007-05-17 18:45:50 +00003001/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003002/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3003/// half elements to come from vector 1 (which would equal the dest.) and
3004/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003005static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003007
3008 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003010
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 int Half = NumElems / 2;
3012 for (int i = 0; i < Half; ++i)
3013 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003014 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 for (int i = Half; i < NumElems; ++i)
3016 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003017 return false;
3018 return true;
3019}
3020
Nate Begeman9008ca62009-04-27 18:41:29 +00003021static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3022 SmallVector<int, 8> M;
3023 N->getMask(M);
3024 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003025}
3026
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003027/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3028/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003029bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3030 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003031 return false;
3032
Evan Cheng2064a2b2006-03-28 06:50:32 +00003033 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3035 isUndefOrEqual(N->getMaskElt(1), 7) &&
3036 isUndefOrEqual(N->getMaskElt(2), 2) &&
3037 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003038}
3039
Nate Begeman0b10b912009-11-07 23:17:15 +00003040/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3041/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3042/// <2, 3, 2, 3>
3043bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3044 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3045
3046 if (NumElems != 4)
3047 return false;
3048
3049 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3050 isUndefOrEqual(N->getMaskElt(1), 3) &&
3051 isUndefOrEqual(N->getMaskElt(2), 2) &&
3052 isUndefOrEqual(N->getMaskElt(3), 3);
3053}
3054
Evan Cheng5ced1d82006-04-06 23:23:56 +00003055/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3056/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003057bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3058 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003059
Evan Cheng5ced1d82006-04-06 23:23:56 +00003060 if (NumElems != 2 && NumElems != 4)
3061 return false;
3062
Evan Chengc5cdff22006-04-07 21:53:05 +00003063 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003065 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003066
Evan Chengc5cdff22006-04-07 21:53:05 +00003067 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003069 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003070
3071 return true;
3072}
3073
Nate Begeman0b10b912009-11-07 23:17:15 +00003074/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3075/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3076bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003078
Evan Cheng5ced1d82006-04-06 23:23:56 +00003079 if (NumElems != 2 && NumElems != 4)
3080 return false;
3081
Evan Chengc5cdff22006-04-07 21:53:05 +00003082 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003084 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003085
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 for (unsigned i = 0; i < NumElems/2; ++i)
3087 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003088 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003089
3090 return true;
3091}
3092
Evan Cheng0038e592006-03-28 00:39:58 +00003093/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3094/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003095static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003096 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003098 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003099 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003100
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3102 int BitI = Mask[i];
3103 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003104 if (!isUndefOrEqual(BitI, j))
3105 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003106 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003107 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003108 return false;
3109 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003110 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003111 return false;
3112 }
Evan Cheng0038e592006-03-28 00:39:58 +00003113 }
Evan Cheng0038e592006-03-28 00:39:58 +00003114 return true;
3115}
3116
Nate Begeman9008ca62009-04-27 18:41:29 +00003117bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3118 SmallVector<int, 8> M;
3119 N->getMask(M);
3120 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003121}
3122
Evan Cheng4fcb9222006-03-28 02:43:26 +00003123/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3124/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003125static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003126 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003128 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003129 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003130
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3132 int BitI = Mask[i];
3133 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003134 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003135 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003136 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003137 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003138 return false;
3139 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003140 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003141 return false;
3142 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003143 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003144 return true;
3145}
3146
Nate Begeman9008ca62009-04-27 18:41:29 +00003147bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3148 SmallVector<int, 8> M;
3149 N->getMask(M);
3150 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003151}
3152
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003153/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3154/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3155/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003156static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003158 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003159 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3162 int BitI = Mask[i];
3163 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003164 if (!isUndefOrEqual(BitI, j))
3165 return false;
3166 if (!isUndefOrEqual(BitI1, j))
3167 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003168 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003169 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003170}
3171
Nate Begeman9008ca62009-04-27 18:41:29 +00003172bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3173 SmallVector<int, 8> M;
3174 N->getMask(M);
3175 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3176}
3177
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003178/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3179/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3180/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003181static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003183 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3184 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3187 int BitI = Mask[i];
3188 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003189 if (!isUndefOrEqual(BitI, j))
3190 return false;
3191 if (!isUndefOrEqual(BitI1, j))
3192 return false;
3193 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003194 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003195}
3196
Nate Begeman9008ca62009-04-27 18:41:29 +00003197bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3198 SmallVector<int, 8> M;
3199 N->getMask(M);
3200 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3201}
3202
Evan Cheng017dcc62006-04-21 01:05:10 +00003203/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3204/// specifies a shuffle of elements that is suitable for input to MOVSS,
3205/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003206static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003207 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003208 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003209
3210 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 for (int i = 1; i < NumElts; ++i)
3216 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003219 return true;
3220}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003221
Nate Begeman9008ca62009-04-27 18:41:29 +00003222bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3223 SmallVector<int, 8> M;
3224 N->getMask(M);
3225 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003226}
3227
Evan Cheng017dcc62006-04-21 01:05:10 +00003228/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3229/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003230/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003231static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 bool V2IsSplat = false, bool V2IsUndef = false) {
3233 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003234 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003235 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003236
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003238 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003239
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 for (int i = 1; i < NumOps; ++i)
3241 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3242 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3243 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003244 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003245
Evan Cheng39623da2006-04-20 08:58:49 +00003246 return true;
3247}
3248
Nate Begeman9008ca62009-04-27 18:41:29 +00003249static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003250 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 SmallVector<int, 8> M;
3252 N->getMask(M);
3253 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003254}
3255
Evan Chengd9539472006-04-14 21:59:03 +00003256/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3257/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003258bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3259 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003260 return false;
3261
3262 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003263 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 int Elt = N->getMaskElt(i);
3265 if (Elt >= 0 && Elt != 1)
3266 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003267 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003268
3269 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003270 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 int Elt = N->getMaskElt(i);
3272 if (Elt >= 0 && Elt != 3)
3273 return false;
3274 if (Elt == 3)
3275 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003276 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003277 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003278 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003279 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003280}
3281
3282/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3283/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003284bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3285 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003286 return false;
3287
3288 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 for (unsigned i = 0; i < 2; ++i)
3290 if (N->getMaskElt(i) > 0)
3291 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003292
3293 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003294 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 int Elt = N->getMaskElt(i);
3296 if (Elt >= 0 && Elt != 2)
3297 return false;
3298 if (Elt == 2)
3299 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003300 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003302 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003303}
3304
Evan Cheng0b457f02008-09-25 20:50:48 +00003305/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3306/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003307bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3308 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003309
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 for (int i = 0; i < e; ++i)
3311 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003312 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 for (int i = 0; i < e; ++i)
3314 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003315 return false;
3316 return true;
3317}
3318
Evan Cheng63d33002006-03-22 08:01:21 +00003319/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003320/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003321unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3323 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3324
Evan Chengb9df0ca2006-03-22 02:53:00 +00003325 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3326 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 for (int i = 0; i < NumOperands; ++i) {
3328 int Val = SVOp->getMaskElt(NumOperands-i-1);
3329 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003330 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003331 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003332 if (i != NumOperands - 1)
3333 Mask <<= Shift;
3334 }
Evan Cheng63d33002006-03-22 08:01:21 +00003335 return Mask;
3336}
3337
Evan Cheng506d3df2006-03-29 23:07:14 +00003338/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003339/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003340unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003342 unsigned Mask = 0;
3343 // 8 nodes, but we only care about the last 4.
3344 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 int Val = SVOp->getMaskElt(i);
3346 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003347 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003348 if (i != 4)
3349 Mask <<= 2;
3350 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003351 return Mask;
3352}
3353
3354/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003355/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003356unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003358 unsigned Mask = 0;
3359 // 8 nodes, but we only care about the first 4.
3360 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 int Val = SVOp->getMaskElt(i);
3362 if (Val >= 0)
3363 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003364 if (i != 0)
3365 Mask <<= 2;
3366 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003367 return Mask;
3368}
3369
Nate Begemana09008b2009-10-19 02:17:23 +00003370/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3371/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3372unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3373 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3374 EVT VVT = N->getValueType(0);
3375 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3376 int Val = 0;
3377
3378 unsigned i, e;
3379 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3380 Val = SVOp->getMaskElt(i);
3381 if (Val >= 0)
3382 break;
3383 }
3384 return (Val - i) * EltSize;
3385}
3386
Evan Cheng37b73872009-07-30 08:33:02 +00003387/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3388/// constant +0.0.
3389bool X86::isZeroNode(SDValue Elt) {
3390 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003391 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003392 (isa<ConstantFPSDNode>(Elt) &&
3393 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3394}
3395
Nate Begeman9008ca62009-04-27 18:41:29 +00003396/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3397/// their permute mask.
3398static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3399 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003400 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003401 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003403
Nate Begeman5a5ca152009-04-29 05:20:52 +00003404 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 int idx = SVOp->getMaskElt(i);
3406 if (idx < 0)
3407 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003408 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003410 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003412 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3414 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415}
3416
Evan Cheng779ccea2007-12-07 21:30:01 +00003417/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3418/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003419static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003420 unsigned NumElems = VT.getVectorNumElements();
3421 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 int idx = Mask[i];
3423 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003424 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003425 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003427 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003429 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003430}
3431
Evan Cheng533a0aa2006-04-19 20:35:22 +00003432/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3433/// match movhlps. The lower half elements should come from upper half of
3434/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003435/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003436static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3437 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003438 return false;
3439 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003441 return false;
3442 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003444 return false;
3445 return true;
3446}
3447
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003449/// is promoted to a vector. It also returns the LoadSDNode by reference if
3450/// required.
3451static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003452 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3453 return false;
3454 N = N->getOperand(0).getNode();
3455 if (!ISD::isNON_EXTLoad(N))
3456 return false;
3457 if (LD)
3458 *LD = cast<LoadSDNode>(N);
3459 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003460}
3461
Evan Cheng533a0aa2006-04-19 20:35:22 +00003462/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3463/// match movlp{s|d}. The lower half elements should come from lower half of
3464/// V1 (and in order), and the upper half elements should come from the upper
3465/// half of V2 (and in order). And since V1 will become the source of the
3466/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003467static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3468 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003469 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003470 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003471 // Is V2 is a vector load, don't do this transformation. We will try to use
3472 // load folding shufps op.
3473 if (ISD::isNON_EXTLoad(V2))
3474 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
Nate Begeman5a5ca152009-04-29 05:20:52 +00003476 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003477
Evan Cheng533a0aa2006-04-19 20:35:22 +00003478 if (NumElems != 2 && NumElems != 4)
3479 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003480 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003482 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003483 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003485 return false;
3486 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003487}
3488
Evan Cheng39623da2006-04-20 08:58:49 +00003489/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3490/// all the same.
3491static bool isSplatVector(SDNode *N) {
3492 if (N->getOpcode() != ISD::BUILD_VECTOR)
3493 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003494
Dan Gohman475871a2008-07-27 21:46:04 +00003495 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003496 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3497 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003498 return false;
3499 return true;
3500}
3501
Evan Cheng213d2cf2007-05-17 18:45:50 +00003502/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003503/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003504/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003505static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003506 SDValue V1 = N->getOperand(0);
3507 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003508 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3509 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003510 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003511 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003512 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003513 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3514 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003515 if (Opc != ISD::BUILD_VECTOR ||
3516 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 return false;
3518 } else if (Idx >= 0) {
3519 unsigned Opc = V1.getOpcode();
3520 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3521 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003522 if (Opc != ISD::BUILD_VECTOR ||
3523 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003524 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003525 }
3526 }
3527 return true;
3528}
3529
3530/// getZeroVector - Returns a vector of specified type with all zero elements.
3531///
Owen Andersone50ed302009-08-10 22:56:29 +00003532static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003533 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003534 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003535
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003536 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3537 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003538 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003539 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3541 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003542 } else if (VT.getSizeInBits() == 128) {
3543 if (HasSSE2) { // SSE2
3544 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3545 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3546 } else { // SSE1
3547 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3548 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3549 }
3550 } else if (VT.getSizeInBits() == 256) { // AVX
3551 // 256-bit logic and arithmetic instructions in AVX are
3552 // all floating-point, no support for integer ops. Default
3553 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003555 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3556 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003557 }
Dale Johannesenace16102009-02-03 19:33:06 +00003558 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003559}
3560
Chris Lattner8a594482007-11-25 00:24:49 +00003561/// getOnesVector - Returns a vector of specified type with all bits set.
3562///
Owen Andersone50ed302009-08-10 22:56:29 +00003563static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003564 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003565
Chris Lattner8a594482007-11-25 00:24:49 +00003566 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3567 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003569 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003570 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003572 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003574 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003575}
3576
3577
Evan Cheng39623da2006-04-20 08:58:49 +00003578/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3579/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003580static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003581 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003582 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003583
Evan Cheng39623da2006-04-20 08:58:49 +00003584 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 SmallVector<int, 8> MaskVec;
3586 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003587
Nate Begeman5a5ca152009-04-29 05:20:52 +00003588 for (unsigned i = 0; i != NumElems; ++i) {
3589 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003590 MaskVec[i] = NumElems;
3591 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003592 }
Evan Cheng39623da2006-04-20 08:58:49 +00003593 }
Evan Cheng39623da2006-04-20 08:58:49 +00003594 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3596 SVOp->getOperand(1), &MaskVec[0]);
3597 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003598}
3599
Evan Cheng017dcc62006-04-21 01:05:10 +00003600/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3601/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003602static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 SDValue V2) {
3604 unsigned NumElems = VT.getVectorNumElements();
3605 SmallVector<int, 8> Mask;
3606 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003607 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 Mask.push_back(i);
3609 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003610}
3611
Nate Begeman9008ca62009-04-27 18:41:29 +00003612/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003613static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 SDValue V2) {
3615 unsigned NumElems = VT.getVectorNumElements();
3616 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003617 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 Mask.push_back(i);
3619 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003620 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003622}
3623
Nate Begeman9008ca62009-04-27 18:41:29 +00003624/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003625static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003626 SDValue V2) {
3627 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003628 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003630 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 Mask.push_back(i + Half);
3632 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003633 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003635}
3636
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003637/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3638static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 if (SV->getValueType(0).getVectorNumElements() <= 4)
3640 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003641
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003643 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 DebugLoc dl = SV->getDebugLoc();
3645 SDValue V1 = SV->getOperand(0);
3646 int NumElems = VT.getVectorNumElements();
3647 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003648
Nate Begeman9008ca62009-04-27 18:41:29 +00003649 // unpack elements to the correct location
3650 while (NumElems > 4) {
3651 if (EltNo < NumElems/2) {
3652 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3653 } else {
3654 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3655 EltNo -= NumElems/2;
3656 }
3657 NumElems >>= 1;
3658 }
Eric Christopherfd179292009-08-27 18:07:15 +00003659
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 // Perform the splat.
3661 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003662 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003663 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3664 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003665}
3666
Evan Chengba05f722006-04-21 23:03:30 +00003667/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003668/// vector of zero or undef vector. This produces a shuffle where the low
3669/// element of V2 is swizzled into the zero/undef vector, landing at element
3670/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003671static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003672 bool isZero, bool HasSSE2,
3673 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003674 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003676 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3677 unsigned NumElems = VT.getVectorNumElements();
3678 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003679 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003680 // If this is the insertion idx, put the low elt of V2 here.
3681 MaskVec.push_back(i == Idx ? NumElems : i);
3682 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003683}
3684
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003685/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3686/// element of the result of the vector shuffle.
3687SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG) {
3688 SDValue V = SDValue(N, 0);
3689 EVT VT = V.getValueType();
3690 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003691
3692 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3693 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3694 Index = SV->getMaskElt(Index);
3695
3696 if (Index < 0)
3697 return DAG.getUNDEF(VT.getVectorElementType());
3698
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003699 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003700 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
3701 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003702 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003703
3704 // Recurse into target specific vector shuffles to find scalars.
3705 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00003706 int NumElems = VT.getVectorNumElements();
3707 SmallVector<unsigned, 16> ShuffleMask;
3708 SDValue ImmN;
3709
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003710 switch(Opcode) {
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00003711 case X86ISD::SHUFPS:
3712 case X86ISD::SHUFPD:
3713 ImmN = N->getOperand(N->getNumOperands()-1);
3714 DecodeSHUFPSMask(NumElems,
3715 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3716 ShuffleMask);
3717 break;
3718 case X86ISD::PUNPCKHBW:
3719 case X86ISD::PUNPCKHWD:
3720 case X86ISD::PUNPCKHDQ:
3721 case X86ISD::PUNPCKHQDQ:
3722 DecodePUNPCKHMask(NumElems, ShuffleMask);
3723 break;
3724 case X86ISD::UNPCKHPS:
3725 case X86ISD::UNPCKHPD:
3726 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3727 break;
3728 case X86ISD::PUNPCKLBW:
3729 case X86ISD::PUNPCKLWD:
3730 case X86ISD::PUNPCKLDQ:
3731 case X86ISD::PUNPCKLQDQ:
3732 DecodePUNPCKLMask(NumElems, ShuffleMask);
3733 break;
3734 case X86ISD::UNPCKLPS:
3735 case X86ISD::UNPCKLPD:
3736 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3737 break;
3738 case X86ISD::MOVHLPS:
3739 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3740 break;
3741 case X86ISD::MOVLHPS:
3742 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3743 break;
3744 case X86ISD::PSHUFD:
3745 ImmN = N->getOperand(N->getNumOperands()-1);
3746 DecodePSHUFMask(NumElems,
3747 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3748 ShuffleMask);
3749 break;
3750 case X86ISD::PSHUFHW:
3751 ImmN = N->getOperand(N->getNumOperands()-1);
3752 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3753 ShuffleMask);
3754 break;
3755 case X86ISD::PSHUFLW:
3756 ImmN = N->getOperand(N->getNumOperands()-1);
3757 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3758 ShuffleMask);
3759 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003760 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003761 case X86ISD::MOVSD: {
3762 // The index 0 always comes from the first element of the second source,
3763 // this is why MOVSS and MOVSD are used in the first place. The other
3764 // elements come from the other positions of the first source vector.
3765 unsigned OpNum = (Index == 0) ? 1 : 0;
3766 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG);
3767 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003768 default:
3769 assert("not implemented for target shuffle node");
3770 return SDValue();
3771 }
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00003772
3773 Index = ShuffleMask[Index];
3774 if (Index < 0)
3775 return DAG.getUNDEF(VT.getVectorElementType());
3776
3777 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3778 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003779 }
3780
3781 // Actual nodes that may contain scalar elements
3782 if (Opcode == ISD::BIT_CONVERT) {
3783 V = V.getOperand(0);
3784 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003785 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003786
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003787 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003788 return SDValue();
3789 }
3790
3791 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3792 return (Index == 0) ? V.getOperand(0)
3793 : DAG.getUNDEF(VT.getVectorElementType());
3794
3795 if (V.getOpcode() == ISD::BUILD_VECTOR)
3796 return V.getOperand(Index);
3797
3798 return SDValue();
3799}
3800
3801/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3802/// shuffle operation which come from a consecutively from a zero. The
3803/// search can start in two diferent directions, from left or right.
3804static
3805unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3806 bool ZerosFromLeft, SelectionDAG &DAG) {
3807 int i = 0;
3808
3809 while (i < NumElems) {
3810 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
3811 SDValue Elt = getShuffleScalarElt(N, Index, DAG);
3812 if (!(Elt.getNode() &&
3813 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3814 break;
3815 ++i;
3816 }
3817
3818 return i;
3819}
3820
3821/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3822/// MaskE correspond consecutively to elements from one of the vector operands,
3823/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3824static
3825bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3826 int OpIdx, int NumElems, unsigned &OpNum) {
3827 bool SeenV1 = false;
3828 bool SeenV2 = false;
3829
3830 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3831 int Idx = SVOp->getMaskElt(i);
3832 // Ignore undef indicies
3833 if (Idx < 0)
3834 continue;
3835
3836 if (Idx < NumElems)
3837 SeenV1 = true;
3838 else
3839 SeenV2 = true;
3840
3841 // Only accept consecutive elements from the same vector
3842 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3843 return false;
3844 }
3845
3846 OpNum = SeenV1 ? 0 : 1;
3847 return true;
3848}
3849
3850/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3851/// logical left shift of a vector.
3852static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3853 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3854 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3855 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3856 false /* check zeros from right */, DAG);
3857 unsigned OpSrc;
3858
3859 if (!NumZeros)
3860 return false;
3861
3862 // Considering the elements in the mask that are not consecutive zeros,
3863 // check if they consecutively come from only one of the source vectors.
3864 //
3865 // V1 = {X, A, B, C} 0
3866 // \ \ \ /
3867 // vector_shuffle V1, V2 <1, 2, 3, X>
3868 //
3869 if (!isShuffleMaskConsecutive(SVOp,
3870 0, // Mask Start Index
3871 NumElems-NumZeros-1, // Mask End Index
3872 NumZeros, // Where to start looking in the src vector
3873 NumElems, // Number of elements in vector
3874 OpSrc)) // Which source operand ?
3875 return false;
3876
3877 isLeft = false;
3878 ShAmt = NumZeros;
3879 ShVal = SVOp->getOperand(OpSrc);
3880 return true;
3881}
3882
3883/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3884/// logical left shift of a vector.
3885static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3886 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3887 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3888 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3889 true /* check zeros from left */, DAG);
3890 unsigned OpSrc;
3891
3892 if (!NumZeros)
3893 return false;
3894
3895 // Considering the elements in the mask that are not consecutive zeros,
3896 // check if they consecutively come from only one of the source vectors.
3897 //
3898 // 0 { A, B, X, X } = V2
3899 // / \ / /
3900 // vector_shuffle V1, V2 <X, X, 4, 5>
3901 //
3902 if (!isShuffleMaskConsecutive(SVOp,
3903 NumZeros, // Mask Start Index
3904 NumElems-1, // Mask End Index
3905 0, // Where to start looking in the src vector
3906 NumElems, // Number of elements in vector
3907 OpSrc)) // Which source operand ?
3908 return false;
3909
3910 isLeft = true;
3911 ShAmt = NumZeros;
3912 ShVal = SVOp->getOperand(OpSrc);
3913 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003914}
3915
3916/// isVectorShift - Returns true if the shuffle can be implemented as a
3917/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003918static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003919 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003920 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3921 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3922 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003923
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003924 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003925}
3926
Evan Chengc78d3b42006-04-24 18:01:45 +00003927/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3928///
Dan Gohman475871a2008-07-27 21:46:04 +00003929static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003930 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003931 SelectionDAG &DAG,
3932 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003933 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003934 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003935
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003936 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003937 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003938 bool First = true;
3939 for (unsigned i = 0; i < 16; ++i) {
3940 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3941 if (ThisIsNonZero && First) {
3942 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003944 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003946 First = false;
3947 }
3948
3949 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003950 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003951 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3952 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003953 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003955 }
3956 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3958 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3959 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003960 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003962 } else
3963 ThisElt = LastElt;
3964
Gabor Greifba36cb52008-08-28 21:40:38 +00003965 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003967 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003968 }
3969 }
3970
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003972}
3973
Bill Wendlinga348c562007-03-22 18:42:45 +00003974/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003975///
Dan Gohman475871a2008-07-27 21:46:04 +00003976static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003977 unsigned NumNonZero, unsigned NumZero,
3978 SelectionDAG &DAG,
3979 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003980 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003981 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003982
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003983 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003984 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003985 bool First = true;
3986 for (unsigned i = 0; i < 8; ++i) {
3987 bool isNonZero = (NonZeros & (1 << i)) != 0;
3988 if (isNonZero) {
3989 if (First) {
3990 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003992 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003994 First = false;
3995 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003996 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003998 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003999 }
4000 }
4001
4002 return V;
4003}
4004
Evan Chengf26ffe92008-05-29 08:22:04 +00004005/// getVShift - Return a vector logical shift node.
4006///
Owen Andersone50ed302009-08-10 22:56:29 +00004007static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004008 unsigned NumBits, SelectionDAG &DAG,
4009 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004010 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004012 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00004013 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
4014 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4015 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00004016 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00004017}
4018
Dan Gohman475871a2008-07-27 21:46:04 +00004019SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004020X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004021 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00004022
4023 // Check if the scalar load can be widened into a vector load. And if
4024 // the address is "base + cst" see if the cst can be "absorbed" into
4025 // the shuffle mask.
4026 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4027 SDValue Ptr = LD->getBasePtr();
4028 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4029 return SDValue();
4030 EVT PVT = LD->getValueType(0);
4031 if (PVT != MVT::i32 && PVT != MVT::f32)
4032 return SDValue();
4033
4034 int FI = -1;
4035 int64_t Offset = 0;
4036 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4037 FI = FINode->getIndex();
4038 Offset = 0;
4039 } else if (Ptr.getOpcode() == ISD::ADD &&
4040 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4041 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4042 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4043 Offset = Ptr.getConstantOperandVal(1);
4044 Ptr = Ptr.getOperand(0);
4045 } else {
4046 return SDValue();
4047 }
4048
4049 SDValue Chain = LD->getChain();
4050 // Make sure the stack object alignment is at least 16.
4051 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4052 if (DAG.InferPtrAlignment(Ptr) < 16) {
4053 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004054 // Can't change the alignment. FIXME: It's possible to compute
4055 // the exact stack offset and reference FI + adjust offset instead.
4056 // If someone *really* cares about this. That's the way to implement it.
4057 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004058 } else {
4059 MFI->setObjectAlignment(FI, 16);
4060 }
4061 }
4062
4063 // (Offset % 16) must be multiple of 4. Then address is then
4064 // Ptr + (Offset & ~15).
4065 if (Offset < 0)
4066 return SDValue();
4067 if ((Offset % 16) & 3)
4068 return SDValue();
4069 int64_t StartOffset = Offset & ~15;
4070 if (StartOffset)
4071 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4072 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4073
4074 int EltNo = (Offset - StartOffset) >> 2;
4075 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4076 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00004077 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
4078 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004079 // Canonicalize it to a v4i32 shuffle.
4080 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4081 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4082 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
4083 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
4084 }
4085
4086 return SDValue();
4087}
4088
Nate Begeman1449f292010-03-24 22:19:06 +00004089/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4090/// vector of type 'VT', see if the elements can be replaced by a single large
4091/// load which has the same value as a build_vector whose operands are 'elts'.
4092///
4093/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4094///
4095/// FIXME: we'd also like to handle the case where the last elements are zero
4096/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4097/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004098static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4099 DebugLoc &dl, SelectionDAG &DAG) {
4100 EVT EltVT = VT.getVectorElementType();
4101 unsigned NumElems = Elts.size();
4102
Nate Begemanfdea31a2010-03-24 20:49:50 +00004103 LoadSDNode *LDBase = NULL;
4104 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00004105
4106 // For each element in the initializer, see if we've found a load or an undef.
4107 // If we don't find an initial load element, or later load elements are
4108 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004109 for (unsigned i = 0; i < NumElems; ++i) {
4110 SDValue Elt = Elts[i];
4111
4112 if (!Elt.getNode() ||
4113 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4114 return SDValue();
4115 if (!LDBase) {
4116 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4117 return SDValue();
4118 LDBase = cast<LoadSDNode>(Elt.getNode());
4119 LastLoadedElt = i;
4120 continue;
4121 }
4122 if (Elt.getOpcode() == ISD::UNDEF)
4123 continue;
4124
4125 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4126 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4127 return SDValue();
4128 LastLoadedElt = i;
4129 }
Nate Begeman1449f292010-03-24 22:19:06 +00004130
4131 // If we have found an entire vector of loads and undefs, then return a large
4132 // load of the entire vector width starting at the base pointer. If we found
4133 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004134 if (LastLoadedElt == NumElems - 1) {
4135 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4136 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4137 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4138 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4139 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4140 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4141 LDBase->isVolatile(), LDBase->isNonTemporal(),
4142 LDBase->getAlignment());
4143 } else if (NumElems == 4 && LastLoadedElt == 1) {
4144 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4145 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4146 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4147 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4148 }
4149 return SDValue();
4150}
4151
Evan Chengc3630942009-12-09 21:00:30 +00004152SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004153X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004154 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004155 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4156 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004157 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4158 // is present, so AllOnes is ignored.
4159 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4160 (Op.getValueType().getSizeInBits() != 256 &&
4161 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004162 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4163 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4164 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004166 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004167
Gabor Greifba36cb52008-08-28 21:40:38 +00004168 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004169 return getOnesVector(Op.getValueType(), DAG, dl);
4170 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004171 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004172
Owen Andersone50ed302009-08-10 22:56:29 +00004173 EVT VT = Op.getValueType();
4174 EVT ExtVT = VT.getVectorElementType();
4175 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004176
4177 unsigned NumElems = Op.getNumOperands();
4178 unsigned NumZero = 0;
4179 unsigned NumNonZero = 0;
4180 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004181 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004182 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004183 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004184 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004185 if (Elt.getOpcode() == ISD::UNDEF)
4186 continue;
4187 Values.insert(Elt);
4188 if (Elt.getOpcode() != ISD::Constant &&
4189 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004190 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004191 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004192 NumZero++;
4193 else {
4194 NonZeros |= (1 << i);
4195 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004196 }
4197 }
4198
Chris Lattner97a2a562010-08-26 05:24:29 +00004199 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4200 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004201 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004202
Chris Lattner67f453a2008-03-09 05:42:06 +00004203 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004204 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004205 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004206 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004207
Chris Lattner62098042008-03-09 01:05:04 +00004208 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4209 // the value are obviously zero, truncate the value to i32 and do the
4210 // insertion that way. Only do this if the value is non-constant or if the
4211 // value is a constant being inserted into element 0. It is cheaper to do
4212 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004214 (!IsAllConstants || Idx == 0)) {
4215 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4216 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4218 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004219
Chris Lattner62098042008-03-09 01:05:04 +00004220 // Truncate the value (which may itself be a constant) to i32, and
4221 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004223 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004224 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4225 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004226
Chris Lattner62098042008-03-09 01:05:04 +00004227 // Now we have our 32-bit value zero extended in the low element of
4228 // a vector. If Idx != 0, swizzle it into place.
4229 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 SmallVector<int, 4> Mask;
4231 Mask.push_back(Idx);
4232 for (unsigned i = 1; i != VecElts; ++i)
4233 Mask.push_back(i);
4234 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004235 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004237 }
Dale Johannesenace16102009-02-03 19:33:06 +00004238 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004239 }
4240 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004241
Chris Lattner19f79692008-03-08 22:59:52 +00004242 // If we have a constant or non-constant insertion into the low element of
4243 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4244 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004245 // depending on what the source datatype is.
4246 if (Idx == 0) {
4247 if (NumZero == 0) {
4248 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4250 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004251 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4252 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4253 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4254 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4256 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4257 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004258 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4259 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4260 Subtarget->hasSSE2(), DAG);
4261 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4262 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004263 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004264
4265 // Is it a vector logical left shift?
4266 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004267 X86::isZeroNode(Op.getOperand(0)) &&
4268 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004269 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004270 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004271 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004272 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004273 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004275
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004276 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004277 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004278
Chris Lattner19f79692008-03-08 22:59:52 +00004279 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4280 // is a non-constant being inserted into an element other than the low one,
4281 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4282 // movd/movss) to move this into the low element, then shuffle it into
4283 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004284 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004285 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004286
Evan Cheng0db9fe62006-04-25 20:13:52 +00004287 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004288 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4289 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004291 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004292 MaskVec.push_back(i == Idx ? 0 : 1);
4293 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004294 }
4295 }
4296
Chris Lattner67f453a2008-03-09 05:42:06 +00004297 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004298 if (Values.size() == 1) {
4299 if (EVTBits == 32) {
4300 // Instead of a shuffle like this:
4301 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4302 // Check if it's possible to issue this instead.
4303 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4304 unsigned Idx = CountTrailingZeros_32(NonZeros);
4305 SDValue Item = Op.getOperand(Idx);
4306 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4307 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4308 }
Dan Gohman475871a2008-07-27 21:46:04 +00004309 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004311
Dan Gohmana3941172007-07-24 22:55:08 +00004312 // A vector full of immediates; various special cases are already
4313 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004314 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004315 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004316
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004317 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004318 if (EVTBits == 64) {
4319 if (NumNonZero == 1) {
4320 // One half is zero or undef.
4321 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004322 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004323 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004324 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4325 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004326 }
Dan Gohman475871a2008-07-27 21:46:04 +00004327 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004328 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004329
4330 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004331 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004332 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004333 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004334 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004335 }
4336
Bill Wendling826f36f2007-03-28 00:57:11 +00004337 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004338 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004339 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004340 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004341 }
4342
4343 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004344 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004345 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004346 if (NumElems == 4 && NumZero > 0) {
4347 for (unsigned i = 0; i < 4; ++i) {
4348 bool isZero = !(NonZeros & (1 << i));
4349 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004350 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004351 else
Dale Johannesenace16102009-02-03 19:33:06 +00004352 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004353 }
4354
4355 for (unsigned i = 0; i < 2; ++i) {
4356 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4357 default: break;
4358 case 0:
4359 V[i] = V[i*2]; // Must be a zero vector.
4360 break;
4361 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363 break;
4364 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004366 break;
4367 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004369 break;
4370 }
4371 }
4372
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004374 bool Reverse = (NonZeros & 0x3) == 2;
4375 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004377 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4378 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4380 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004381 }
4382
Nate Begemanfdea31a2010-03-24 20:49:50 +00004383 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4384 // Check for a build vector of consecutive loads.
4385 for (unsigned i = 0; i < NumElems; ++i)
4386 V[i] = Op.getOperand(i);
4387
4388 // Check for elements which are consecutive loads.
4389 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4390 if (LD.getNode())
4391 return LD;
4392
Chris Lattner24faf612010-08-28 17:59:08 +00004393 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004394 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004395 SDValue Result;
4396 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4397 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4398 else
4399 Result = DAG.getUNDEF(VT);
4400
4401 for (unsigned i = 1; i < NumElems; ++i) {
4402 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4403 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004404 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004405 }
4406 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004407 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004408
Chris Lattner6e80e442010-08-28 17:15:43 +00004409 // Otherwise, expand into a number of unpckl*, start by extending each of
4410 // our (non-undef) elements to the full vector width with the element in the
4411 // bottom slot of the vector (which generates no code for SSE).
4412 for (unsigned i = 0; i < NumElems; ++i) {
4413 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4414 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4415 else
4416 V[i] = DAG.getUNDEF(VT);
4417 }
4418
4419 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4421 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4422 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004423 unsigned EltStride = NumElems >> 1;
4424 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004425 for (unsigned i = 0; i < EltStride; ++i) {
4426 // If V[i+EltStride] is undef and this is the first round of mixing,
4427 // then it is safe to just drop this shuffle: V[i] is already in the
4428 // right place, the one element (since it's the first round) being
4429 // inserted as undef can be dropped. This isn't safe for successive
4430 // rounds because they will permute elements within both vectors.
4431 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4432 EltStride == NumElems/2)
4433 continue;
4434
Chris Lattner6e80e442010-08-28 17:15:43 +00004435 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004436 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004437 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004438 }
4439 return V[0];
4440 }
Dan Gohman475871a2008-07-27 21:46:04 +00004441 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004442}
4443
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004444SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004445X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004446 // We support concatenate two MMX registers and place them in a MMX
4447 // register. This is better than doing a stack convert.
4448 DebugLoc dl = Op.getDebugLoc();
4449 EVT ResVT = Op.getValueType();
4450 assert(Op.getNumOperands() == 2);
4451 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4452 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4453 int Mask[2];
4454 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4455 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4456 InVec = Op.getOperand(1);
4457 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4458 unsigned NumElts = ResVT.getVectorNumElements();
4459 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4460 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4461 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4462 } else {
4463 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4464 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4465 Mask[0] = 0; Mask[1] = 2;
4466 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4467 }
4468 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4469}
4470
Nate Begemanb9a47b82009-02-23 08:49:38 +00004471// v8i16 shuffles - Prefer shuffles in the following order:
4472// 1. [all] pshuflw, pshufhw, optional move
4473// 2. [ssse3] 1 x pshufb
4474// 3. [ssse3] 2 x pshufb + 1 x por
4475// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004476SDValue
4477X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4478 SelectionDAG &DAG) const {
4479 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 SDValue V1 = SVOp->getOperand(0);
4481 SDValue V2 = SVOp->getOperand(1);
4482 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004483 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004484
Nate Begemanb9a47b82009-02-23 08:49:38 +00004485 // Determine if more than 1 of the words in each of the low and high quadwords
4486 // of the result come from the same quadword of one of the two inputs. Undef
4487 // mask values count as coming from any quadword, for better codegen.
4488 SmallVector<unsigned, 4> LoQuad(4);
4489 SmallVector<unsigned, 4> HiQuad(4);
4490 BitVector InputQuads(4);
4491 for (unsigned i = 0; i < 8; ++i) {
4492 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004494 MaskVals.push_back(EltIdx);
4495 if (EltIdx < 0) {
4496 ++Quad[0];
4497 ++Quad[1];
4498 ++Quad[2];
4499 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004500 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004501 }
4502 ++Quad[EltIdx / 4];
4503 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004504 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004505
Nate Begemanb9a47b82009-02-23 08:49:38 +00004506 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004507 unsigned MaxQuad = 1;
4508 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004509 if (LoQuad[i] > MaxQuad) {
4510 BestLoQuad = i;
4511 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004512 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004513 }
4514
Nate Begemanb9a47b82009-02-23 08:49:38 +00004515 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004516 MaxQuad = 1;
4517 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 if (HiQuad[i] > MaxQuad) {
4519 BestHiQuad = i;
4520 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004521 }
4522 }
4523
Nate Begemanb9a47b82009-02-23 08:49:38 +00004524 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004525 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004526 // single pshufb instruction is necessary. If There are more than 2 input
4527 // quads, disable the next transformation since it does not help SSSE3.
4528 bool V1Used = InputQuads[0] || InputQuads[1];
4529 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004530 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004531 if (InputQuads.count() == 2 && V1Used && V2Used) {
4532 BestLoQuad = InputQuads.find_first();
4533 BestHiQuad = InputQuads.find_next(BestLoQuad);
4534 }
4535 if (InputQuads.count() > 2) {
4536 BestLoQuad = -1;
4537 BestHiQuad = -1;
4538 }
4539 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004540
Nate Begemanb9a47b82009-02-23 08:49:38 +00004541 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4542 // the shuffle mask. If a quad is scored as -1, that means that it contains
4543 // words from all 4 input quadwords.
4544 SDValue NewV;
4545 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 SmallVector<int, 8> MaskV;
4547 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4548 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004549 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004550 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4551 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4552 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004553
Nate Begemanb9a47b82009-02-23 08:49:38 +00004554 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4555 // source words for the shuffle, to aid later transformations.
4556 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004557 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004558 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004559 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004560 if (idx != (int)i)
4561 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004562 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004563 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004564 AllWordsInNewV = false;
4565 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004566 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004567
Nate Begemanb9a47b82009-02-23 08:49:38 +00004568 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4569 if (AllWordsInNewV) {
4570 for (int i = 0; i != 8; ++i) {
4571 int idx = MaskVals[i];
4572 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004573 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004574 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004575 if ((idx != i) && idx < 4)
4576 pshufhw = false;
4577 if ((idx != i) && idx > 3)
4578 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004579 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004580 V1 = NewV;
4581 V2Used = false;
4582 BestLoQuad = 0;
4583 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004584 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004585
Nate Begemanb9a47b82009-02-23 08:49:38 +00004586 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4587 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004588 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004589 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4590 unsigned TargetMask = 0;
4591 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004593 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4594 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4595 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004596 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004597 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004598 }
Eric Christopherfd179292009-08-27 18:07:15 +00004599
Nate Begemanb9a47b82009-02-23 08:49:38 +00004600 // If we have SSSE3, and all words of the result are from 1 input vector,
4601 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4602 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004603 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004604 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004605
Nate Begemanb9a47b82009-02-23 08:49:38 +00004606 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004607 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004608 // mask, and elements that come from V1 in the V2 mask, so that the two
4609 // results can be OR'd together.
4610 bool TwoInputs = V1Used && V2Used;
4611 for (unsigned i = 0; i != 8; ++i) {
4612 int EltIdx = MaskVals[i] * 2;
4613 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4615 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004616 continue;
4617 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4619 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004620 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004621 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004622 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004623 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004625 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004627
Nate Begemanb9a47b82009-02-23 08:49:38 +00004628 // Calculate the shuffle mask for the second input, shuffle it, and
4629 // OR it with the first shuffled input.
4630 pshufbMask.clear();
4631 for (unsigned i = 0; i != 8; ++i) {
4632 int EltIdx = MaskVals[i] * 2;
4633 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4635 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 continue;
4637 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4639 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004640 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004642 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004643 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 MVT::v16i8, &pshufbMask[0], 16));
4645 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4646 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004647 }
4648
4649 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4650 // and update MaskVals with new element order.
4651 BitVector InOrder(8);
4652 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004654 for (int i = 0; i != 4; ++i) {
4655 int idx = MaskVals[i];
4656 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004657 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004658 InOrder.set(i);
4659 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004660 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004661 InOrder.set(i);
4662 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004664 }
4665 }
4666 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004670
4671 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4672 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4673 NewV.getOperand(0),
4674 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4675 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004676 }
Eric Christopherfd179292009-08-27 18:07:15 +00004677
Nate Begemanb9a47b82009-02-23 08:49:38 +00004678 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4679 // and update MaskVals with the new element order.
4680 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004682 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004684 for (unsigned i = 4; i != 8; ++i) {
4685 int idx = MaskVals[i];
4686 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004687 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004688 InOrder.set(i);
4689 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004691 InOrder.set(i);
4692 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004694 }
4695 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004697 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004698
4699 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4700 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4701 NewV.getOperand(0),
4702 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4703 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004704 }
Eric Christopherfd179292009-08-27 18:07:15 +00004705
Nate Begemanb9a47b82009-02-23 08:49:38 +00004706 // In case BestHi & BestLo were both -1, which means each quadword has a word
4707 // from each of the four input quadwords, calculate the InOrder bitvector now
4708 // before falling through to the insert/extract cleanup.
4709 if (BestLoQuad == -1 && BestHiQuad == -1) {
4710 NewV = V1;
4711 for (int i = 0; i != 8; ++i)
4712 if (MaskVals[i] < 0 || MaskVals[i] == i)
4713 InOrder.set(i);
4714 }
Eric Christopherfd179292009-08-27 18:07:15 +00004715
Nate Begemanb9a47b82009-02-23 08:49:38 +00004716 // The other elements are put in the right place using pextrw and pinsrw.
4717 for (unsigned i = 0; i != 8; ++i) {
4718 if (InOrder[i])
4719 continue;
4720 int EltIdx = MaskVals[i];
4721 if (EltIdx < 0)
4722 continue;
4723 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004725 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004727 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004729 DAG.getIntPtrConstant(i));
4730 }
4731 return NewV;
4732}
4733
4734// v16i8 shuffles - Prefer shuffles in the following order:
4735// 1. [ssse3] 1 x pshufb
4736// 2. [ssse3] 2 x pshufb + 1 x por
4737// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4738static
Nate Begeman9008ca62009-04-27 18:41:29 +00004739SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004740 SelectionDAG &DAG,
4741 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 SDValue V1 = SVOp->getOperand(0);
4743 SDValue V2 = SVOp->getOperand(1);
4744 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004745 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004746 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004747
Nate Begemanb9a47b82009-02-23 08:49:38 +00004748 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004749 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004750 // present, fall back to case 3.
4751 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4752 bool V1Only = true;
4753 bool V2Only = true;
4754 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004755 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004756 if (EltIdx < 0)
4757 continue;
4758 if (EltIdx < 16)
4759 V2Only = false;
4760 else
4761 V1Only = false;
4762 }
Eric Christopherfd179292009-08-27 18:07:15 +00004763
Nate Begemanb9a47b82009-02-23 08:49:38 +00004764 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4765 if (TLI.getSubtarget()->hasSSSE3()) {
4766 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004767
Nate Begemanb9a47b82009-02-23 08:49:38 +00004768 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004769 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004770 //
4771 // Otherwise, we have elements from both input vectors, and must zero out
4772 // elements that come from V2 in the first mask, and V1 in the second mask
4773 // so that we can OR them together.
4774 bool TwoInputs = !(V1Only || V2Only);
4775 for (unsigned i = 0; i != 16; ++i) {
4776 int EltIdx = MaskVals[i];
4777 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004779 continue;
4780 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004782 }
4783 // If all the elements are from V2, assign it to V1 and return after
4784 // building the first pshufb.
4785 if (V2Only)
4786 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004788 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004790 if (!TwoInputs)
4791 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004792
Nate Begemanb9a47b82009-02-23 08:49:38 +00004793 // Calculate the shuffle mask for the second input, shuffle it, and
4794 // OR it with the first shuffled input.
4795 pshufbMask.clear();
4796 for (unsigned i = 0; i != 16; ++i) {
4797 int EltIdx = MaskVals[i];
4798 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004800 continue;
4801 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004802 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004803 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004805 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004806 MVT::v16i8, &pshufbMask[0], 16));
4807 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004808 }
Eric Christopherfd179292009-08-27 18:07:15 +00004809
Nate Begemanb9a47b82009-02-23 08:49:38 +00004810 // No SSSE3 - Calculate in place words and then fix all out of place words
4811 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4812 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4814 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004815 SDValue NewV = V2Only ? V2 : V1;
4816 for (int i = 0; i != 8; ++i) {
4817 int Elt0 = MaskVals[i*2];
4818 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004819
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 // This word of the result is all undef, skip it.
4821 if (Elt0 < 0 && Elt1 < 0)
4822 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004823
Nate Begemanb9a47b82009-02-23 08:49:38 +00004824 // This word of the result is already in the correct place, skip it.
4825 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4826 continue;
4827 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4828 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004829
Nate Begemanb9a47b82009-02-23 08:49:38 +00004830 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4831 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4832 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004833
4834 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4835 // using a single extract together, load it and store it.
4836 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004838 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004840 DAG.getIntPtrConstant(i));
4841 continue;
4842 }
4843
Nate Begemanb9a47b82009-02-23 08:49:38 +00004844 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004845 // source byte is not also odd, shift the extracted word left 8 bits
4846 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004847 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004849 DAG.getIntPtrConstant(Elt1 / 2));
4850 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004852 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004853 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4855 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004856 }
4857 // If Elt0 is defined, extract it from the appropriate source. If the
4858 // source byte is not also even, shift the extracted word right 8 bits. If
4859 // Elt1 was also defined, OR the extracted values together before
4860 // inserting them in the result.
4861 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004863 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4864 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004866 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004867 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4869 DAG.getConstant(0x00FF, MVT::i16));
4870 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004871 : InsElt0;
4872 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004874 DAG.getIntPtrConstant(i));
4875 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004877}
4878
Evan Cheng7a831ce2007-12-15 03:00:47 +00004879/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004880/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004881/// done when every pair / quad of shuffle mask elements point to elements in
4882/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004883/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4884static
Nate Begeman9008ca62009-04-27 18:41:29 +00004885SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4886 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004887 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004888 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004889 SDValue V1 = SVOp->getOperand(0);
4890 SDValue V2 = SVOp->getOperand(1);
4891 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004892 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004893 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004894 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004895 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004896 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 case MVT::v4f32: NewVT = MVT::v2f64; break;
4898 case MVT::v4i32: NewVT = MVT::v2i64; break;
4899 case MVT::v8i16: NewVT = MVT::v4i32; break;
4900 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004901 }
4902
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004903 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004904 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004906 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004908 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004909 int Scale = NumElems / NewWidth;
4910 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004911 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004912 int StartIdx = -1;
4913 for (int j = 0; j < Scale; ++j) {
4914 int EltIdx = SVOp->getMaskElt(i+j);
4915 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004916 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004917 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004918 StartIdx = EltIdx - (EltIdx % Scale);
4919 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004920 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004921 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004922 if (StartIdx == -1)
4923 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004924 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004925 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004926 }
4927
Dale Johannesenace16102009-02-03 19:33:06 +00004928 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4929 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004930 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004931}
4932
Evan Chengd880b972008-05-09 21:53:03 +00004933/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004934///
Owen Andersone50ed302009-08-10 22:56:29 +00004935static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004936 SDValue SrcOp, SelectionDAG &DAG,
4937 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004939 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004940 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004941 LD = dyn_cast<LoadSDNode>(SrcOp);
4942 if (!LD) {
4943 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4944 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004945 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4946 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004947 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4948 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004949 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004950 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004952 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4953 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4954 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4955 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004956 SrcOp.getOperand(0)
4957 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004958 }
4959 }
4960 }
4961
Dale Johannesenace16102009-02-03 19:33:06 +00004962 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4963 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004964 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004965 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004966}
4967
Evan Chengace3c172008-07-22 21:13:36 +00004968/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4969/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004970static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004971LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4972 SDValue V1 = SVOp->getOperand(0);
4973 SDValue V2 = SVOp->getOperand(1);
4974 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004975 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004976
Evan Chengace3c172008-07-22 21:13:36 +00004977 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004978 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004979 SmallVector<int, 8> Mask1(4U, -1);
4980 SmallVector<int, 8> PermMask;
4981 SVOp->getMask(PermMask);
4982
Evan Chengace3c172008-07-22 21:13:36 +00004983 unsigned NumHi = 0;
4984 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004985 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004986 int Idx = PermMask[i];
4987 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004988 Locs[i] = std::make_pair(-1, -1);
4989 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004990 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4991 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004992 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004993 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004994 NumLo++;
4995 } else {
4996 Locs[i] = std::make_pair(1, NumHi);
4997 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004998 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004999 NumHi++;
5000 }
5001 }
5002 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005003
Evan Chengace3c172008-07-22 21:13:36 +00005004 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005005 // If no more than two elements come from either vector. This can be
5006 // implemented with two shuffles. First shuffle gather the elements.
5007 // The second shuffle, which takes the first shuffle as both of its
5008 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005009 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005010
Nate Begeman9008ca62009-04-27 18:41:29 +00005011 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005012
Evan Chengace3c172008-07-22 21:13:36 +00005013 for (unsigned i = 0; i != 4; ++i) {
5014 if (Locs[i].first == -1)
5015 continue;
5016 else {
5017 unsigned Idx = (i < 2) ? 0 : 4;
5018 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005019 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005020 }
5021 }
5022
Nate Begeman9008ca62009-04-27 18:41:29 +00005023 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005024 } else if (NumLo == 3 || NumHi == 3) {
5025 // Otherwise, we must have three elements from one vector, call it X, and
5026 // one element from the other, call it Y. First, use a shufps to build an
5027 // intermediate vector with the one element from Y and the element from X
5028 // that will be in the same half in the final destination (the indexes don't
5029 // matter). Then, use a shufps to build the final vector, taking the half
5030 // containing the element from Y from the intermediate, and the other half
5031 // from X.
5032 if (NumHi == 3) {
5033 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005035 std::swap(V1, V2);
5036 }
5037
5038 // Find the element from V2.
5039 unsigned HiIndex;
5040 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005041 int Val = PermMask[HiIndex];
5042 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005043 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005044 if (Val >= 4)
5045 break;
5046 }
5047
Nate Begeman9008ca62009-04-27 18:41:29 +00005048 Mask1[0] = PermMask[HiIndex];
5049 Mask1[1] = -1;
5050 Mask1[2] = PermMask[HiIndex^1];
5051 Mask1[3] = -1;
5052 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005053
5054 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005055 Mask1[0] = PermMask[0];
5056 Mask1[1] = PermMask[1];
5057 Mask1[2] = HiIndex & 1 ? 6 : 4;
5058 Mask1[3] = HiIndex & 1 ? 4 : 6;
5059 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005060 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005061 Mask1[0] = HiIndex & 1 ? 2 : 0;
5062 Mask1[1] = HiIndex & 1 ? 0 : 2;
5063 Mask1[2] = PermMask[2];
5064 Mask1[3] = PermMask[3];
5065 if (Mask1[2] >= 0)
5066 Mask1[2] += 4;
5067 if (Mask1[3] >= 0)
5068 Mask1[3] += 4;
5069 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005070 }
Evan Chengace3c172008-07-22 21:13:36 +00005071 }
5072
5073 // Break it into (shuffle shuffle_hi, shuffle_lo).
5074 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 SmallVector<int,8> LoMask(4U, -1);
5076 SmallVector<int,8> HiMask(4U, -1);
5077
5078 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005079 unsigned MaskIdx = 0;
5080 unsigned LoIdx = 0;
5081 unsigned HiIdx = 2;
5082 for (unsigned i = 0; i != 4; ++i) {
5083 if (i == 2) {
5084 MaskPtr = &HiMask;
5085 MaskIdx = 1;
5086 LoIdx = 0;
5087 HiIdx = 2;
5088 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005089 int Idx = PermMask[i];
5090 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005091 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005092 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005093 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005094 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005095 LoIdx++;
5096 } else {
5097 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005098 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005099 HiIdx++;
5100 }
5101 }
5102
Nate Begeman9008ca62009-04-27 18:41:29 +00005103 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5104 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5105 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005106 for (unsigned i = 0; i != 4; ++i) {
5107 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005108 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005109 } else {
5110 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005111 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005112 }
5113 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005114 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005115}
5116
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00005117static bool MayFoldVectorLoad(SDValue V) {
5118 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5119 V = V.getOperand(0);
5120 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5121 V = V.getOperand(0);
5122 if (MayFoldLoad(V))
5123 return true;
5124 return false;
5125}
5126
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005127static
5128SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5129 bool HasSSE2) {
5130 SDValue V1 = Op.getOperand(0);
5131 SDValue V2 = Op.getOperand(1);
5132 EVT VT = Op.getValueType();
5133
5134 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5135
5136 if (HasSSE2 && VT == MVT::v2f64)
5137 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5138
5139 // v4f32 or v4i32
5140 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5141}
5142
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005143static
5144SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5145 SDValue V1 = Op.getOperand(0);
5146 SDValue V2 = Op.getOperand(1);
5147 EVT VT = Op.getValueType();
5148
5149 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5150 "unsupported shuffle type");
5151
5152 if (V2.getOpcode() == ISD::UNDEF)
5153 V2 = V1;
5154
5155 // v4i32 or v4f32
5156 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5157}
5158
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005159static
5160SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5161 SDValue V1 = Op.getOperand(0);
5162 SDValue V2 = Op.getOperand(1);
5163 EVT VT = Op.getValueType();
5164 unsigned NumElems = VT.getVectorNumElements();
5165
5166 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5167 // operand of these instructions is only memory, so check if there's a
5168 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5169 // same masks.
5170 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005171
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005172 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00005173 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005174 CanFoldLoad = true;
5175
5176 // When V1 is a load, it can be folded later into a store in isel, example:
5177 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5178 // turns into:
5179 // (MOVLPSmr addr:$src1, VR128:$src2)
5180 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00005181 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005182 CanFoldLoad = true;
5183
5184 if (CanFoldLoad) {
5185 if (HasSSE2 && NumElems == 2)
5186 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5187
5188 if (NumElems == 4)
5189 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5190 }
5191
5192 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5193 // movl and movlp will both match v2i64, but v2i64 is never matched by
5194 // movl earlier because we make it strict to avoid messing with the movlp load
5195 // folding logic (see the code above getMOVLP call). Match it here then,
5196 // this is horrible, but will stay like this until we move all shuffle
5197 // matching to x86 specific nodes. Note that for the 1st condition all
5198 // types are matched with movsd.
5199 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5200 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5201 else if (HasSSE2)
5202 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5203
5204
5205 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5206
5207 // Invert the operand order and use SHUFPS to match it.
5208 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5209 X86::getShuffleSHUFImmediate(SVOp), DAG);
5210}
5211
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00005212static unsigned getUNPCKLOpcode(EVT VT) {
5213 switch(VT.getSimpleVT().SimpleTy) {
5214 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5215 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5216 case MVT::v4f32: return X86ISD::UNPCKLPS;
5217 case MVT::v2f64: return X86ISD::UNPCKLPD;
5218 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5219 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5220 default:
5221 llvm_unreachable("Unknow type for unpckl");
5222 }
5223 return 0;
5224}
5225
Dan Gohman475871a2008-07-27 21:46:04 +00005226SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005227X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue V1 = Op.getOperand(0);
5230 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005231 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005232 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005233 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005234 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5236 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005237 bool V1IsSplat = false;
5238 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005239 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005240 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005241 MachineFunction &MF = DAG.getMachineFunction();
5242 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243
Nate Begeman9008ca62009-04-27 18:41:29 +00005244 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00005245 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00005246
Nate Begeman9008ca62009-04-27 18:41:29 +00005247 // Promote splats to v4f32.
5248 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00005249 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005250 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00005251 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 }
5253
Evan Cheng7a831ce2007-12-15 03:00:47 +00005254 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5255 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005257 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005258 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00005259 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005260 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00005262 // FIXME: Figure out a cleaner way to do this.
5263 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00005264 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005265 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005266 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005267 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5268 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5269 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005270 }
Gabor Greifba36cb52008-08-28 21:40:38 +00005271 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005272 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5273 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00005274 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00005275 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005276 }
5277 }
Eric Christopherfd179292009-08-27 18:07:15 +00005278
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005279 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp)) {
5280 // NOTE: isPSHUFDMask can also match this mask, if speed is more
5281 // important than size here, this will be matched by pshufd
5282 if (VT == MVT::v4f32)
5283 return getTargetShuffleNode(X86ISD::UNPCKLPS, dl, VT, V1, V1, DAG);
5284 if (HasSSE2 && VT == MVT::v16i8)
5285 return getTargetShuffleNode(X86ISD::PUNPCKLBW, dl, VT, V1, V1, DAG);
5286 if (HasSSE2 && VT == MVT::v8i16)
5287 return getTargetShuffleNode(X86ISD::PUNPCKLWD, dl, VT, V1, V1, DAG);
5288 if (HasSSE2 && VT == MVT::v4i32)
Bruno Cardoso Lopesdd69db82010-09-02 04:20:26 +00005289 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
5290 }
5291
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005292 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp)) {
5293 // NOTE: isPSHUFDMask can also match this mask, if speed is more
5294 // important than size here, this will be matched by pshufd
5295 if (VT == MVT::v4f32)
5296 return getTargetShuffleNode(X86ISD::UNPCKHPS, dl, VT, V1, V1, DAG);
5297 if (HasSSE2 && VT == MVT::v16i8)
5298 return getTargetShuffleNode(X86ISD::PUNPCKHBW, dl, VT, V1, V1, DAG);
5299 if (HasSSE2 && VT == MVT::v8i16)
5300 return getTargetShuffleNode(X86ISD::PUNPCKHWD, dl, VT, V1, V1, DAG);
5301 if (HasSSE2 && VT == MVT::v4i32)
5302 return getTargetShuffleNode(X86ISD::PUNPCKHDQ, dl, VT, V1, V1, DAG);
5303 }
5304
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005305 if (X86::isPSHUFDMask(SVOp)) {
5306 // The actual implementation will match the mask in the if above and then
5307 // during isel it can match several different instructions, not only pshufd
5308 // as its name says, sad but true, emulate the behavior for now...
5309 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5310 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5311
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005312 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5313
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005314 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005315 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5316
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005317 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005318 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5319 TargetMask, DAG);
5320
5321 if (VT == MVT::v4f32)
5322 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5323 TargetMask, DAG);
5324 }
Eric Christopherfd179292009-08-27 18:07:15 +00005325
Evan Chengf26ffe92008-05-29 08:22:04 +00005326 // Check if this can be converted into a logical shift.
5327 bool isLeft = false;
5328 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005329 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005330 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005331 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005332 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005333 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005334 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005335 EVT EltVT = VT.getVectorElementType();
5336 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005337 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005338 }
Eric Christopherfd179292009-08-27 18:07:15 +00005339
Nate Begeman9008ca62009-04-27 18:41:29 +00005340 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005341 if (V1IsUndef)
5342 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005343 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005344 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005345 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005346 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005347 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5348
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005349 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005350 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5351 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005352 }
Eric Christopherfd179292009-08-27 18:07:15 +00005353
Nate Begeman9008ca62009-04-27 18:41:29 +00005354 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005355 if (!isMMX) {
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00005356 if (X86::isMOVLHPSMask(SVOp) &&
5357 (!X86::isUNPCKLMask(SVOp) || MayFoldVectorLoad(V2)))
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005358 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5359
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005360 if (X86::isMOVHLPSMask(SVOp))
5361 return getMOVHighToLow(Op, dl, DAG);
5362
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005363 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5364 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
5365
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005366 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5367 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
5368
5369 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005370 return getMOVLP(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005371 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372
Nate Begeman9008ca62009-04-27 18:41:29 +00005373 if (ShouldXformToMOVHLPS(SVOp) ||
5374 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5375 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005376
Evan Chengf26ffe92008-05-29 08:22:04 +00005377 if (isShift) {
5378 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005379 EVT EltVT = VT.getVectorElementType();
5380 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005381 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005382 }
Eric Christopherfd179292009-08-27 18:07:15 +00005383
Evan Cheng9eca5e82006-10-25 21:49:50 +00005384 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005385 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5386 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005387 V1IsSplat = isSplatVector(V1.getNode());
5388 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005389
Chris Lattner8a594482007-11-25 00:24:49 +00005390 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005391 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005392 Op = CommuteVectorShuffle(SVOp, DAG);
5393 SVOp = cast<ShuffleVectorSDNode>(Op);
5394 V1 = SVOp->getOperand(0);
5395 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005396 std::swap(V1IsSplat, V2IsSplat);
5397 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005398 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005399 }
5400
Nate Begeman9008ca62009-04-27 18:41:29 +00005401 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5402 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005403 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005404 return V1;
5405 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5406 // the instruction selector will not match, so get a canonical MOVL with
5407 // swapped operands to undo the commute.
5408 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005409 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005410
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00005411 if (X86::isUNPCKLMask(SVOp))
5412 return (isMMX) ?
5413 Op : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
5414
5415 if (X86::isUNPCKHMask(SVOp))
Daniel Dunbara87ccce2010-09-03 19:38:05 +00005416 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00005417
Evan Cheng9bbbb982006-10-25 20:48:19 +00005418 if (V2IsSplat) {
5419 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005420 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005421 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005422 SDValue NewMask = NormalizeMask(SVOp, DAG);
5423 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5424 if (NSVOp != SVOp) {
5425 if (X86::isUNPCKLMask(NSVOp, true)) {
5426 return NewMask;
5427 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5428 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005429 }
5430 }
5431 }
5432
Evan Cheng9eca5e82006-10-25 21:49:50 +00005433 if (Commuted) {
5434 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005435 // FIXME: this seems wrong.
5436 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5437 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00005438
5439 if (X86::isUNPCKLMask(NewSVOp))
5440 return (isMMX) ?
Daniel Dunbara87ccce2010-09-03 19:38:05 +00005441 Op : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +00005442
5443 if (X86::isUNPCKHMask(NewSVOp))
Daniel Dunbara87ccce2010-09-03 19:38:05 +00005444 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00005445 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446
Nate Begemanb9a47b82009-02-23 08:49:38 +00005447 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005448
5449 // Normalize the node to match x86 shuffle ops if needed
5450 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5451 return CommuteVectorShuffle(SVOp, DAG);
5452
5453 // Check for legal shuffle and return?
5454 SmallVector<int, 16> PermMask;
5455 SVOp->getMask(PermMask);
5456 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00005457 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005458
Evan Cheng14b32e12007-12-11 01:46:18 +00005459 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005461 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005462 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005463 return NewOp;
5464 }
5465
Owen Anderson825b72b2009-08-11 20:47:22 +00005466 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005467 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005468 if (NewOp.getNode())
5469 return NewOp;
5470 }
Eric Christopherfd179292009-08-27 18:07:15 +00005471
Evan Chengace3c172008-07-22 21:13:36 +00005472 // Handle all 4 wide cases with a number of shuffles except for MMX.
5473 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005474 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005475
Dan Gohman475871a2008-07-27 21:46:04 +00005476 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005477}
5478
Dan Gohman475871a2008-07-27 21:46:04 +00005479SDValue
5480X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005481 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005482 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005483 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005484 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005486 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005487 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005488 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005489 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005490 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005491 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5492 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5493 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5495 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005496 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005498 Op.getOperand(0)),
5499 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005501 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005503 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005504 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005506 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5507 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005508 // result has a single use which is a store or a bitcast to i32. And in
5509 // the case of a store, it's not worth it if the index is a constant 0,
5510 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005511 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005512 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005513 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005514 if ((User->getOpcode() != ISD::STORE ||
5515 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5516 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005517 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005519 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5521 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005522 Op.getOperand(0)),
5523 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5525 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005526 // ExtractPS works with constant index.
5527 if (isa<ConstantSDNode>(Op.getOperand(1)))
5528 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005529 }
Dan Gohman475871a2008-07-27 21:46:04 +00005530 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005531}
5532
5533
Dan Gohman475871a2008-07-27 21:46:04 +00005534SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005535X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5536 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005537 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005538 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005539
Evan Cheng62a3f152008-03-24 21:52:23 +00005540 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005541 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005542 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005543 return Res;
5544 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005545
Owen Andersone50ed302009-08-10 22:56:29 +00005546 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005547 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005548 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005549 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005551 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005552 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5554 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005555 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005557 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005558 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005559 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005560 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005561 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005562 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005563 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005564 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005565 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005566 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005567 if (Idx == 0)
5568 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005569
Evan Cheng0db9fe62006-04-25 20:13:52 +00005570 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005571 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005572 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005573 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005574 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005575 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005576 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005577 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005578 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5579 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5580 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005581 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005582 if (Idx == 0)
5583 return Op;
5584
5585 // UNPCKHPD the element to the lowest double word, then movsd.
5586 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5587 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005588 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005589 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005590 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005591 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005592 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005593 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005594 }
5595
Dan Gohman475871a2008-07-27 21:46:04 +00005596 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005597}
5598
Dan Gohman475871a2008-07-27 21:46:04 +00005599SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005600X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5601 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005602 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005603 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005604 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005605
Dan Gohman475871a2008-07-27 21:46:04 +00005606 SDValue N0 = Op.getOperand(0);
5607 SDValue N1 = Op.getOperand(1);
5608 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005609
Dan Gohman8a55ce42009-09-23 21:02:20 +00005610 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005611 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005612 unsigned Opc;
5613 if (VT == MVT::v8i16)
5614 Opc = X86ISD::PINSRW;
5615 else if (VT == MVT::v4i16)
5616 Opc = X86ISD::MMX_PINSRW;
5617 else if (VT == MVT::v16i8)
5618 Opc = X86ISD::PINSRB;
5619 else
5620 Opc = X86ISD::PINSRB;
5621
Nate Begeman14d12ca2008-02-11 04:19:36 +00005622 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5623 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 if (N1.getValueType() != MVT::i32)
5625 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5626 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005627 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005628 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005629 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005630 // Bits [7:6] of the constant are the source select. This will always be
5631 // zero here. The DAG Combiner may combine an extract_elt index into these
5632 // bits. For example (insert (extract, 3), 2) could be matched by putting
5633 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005634 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005635 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005636 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005637 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005638 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005639 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005641 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005642 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005643 // PINSR* works with constant index.
5644 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005645 }
Dan Gohman475871a2008-07-27 21:46:04 +00005646 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005647}
5648
Dan Gohman475871a2008-07-27 21:46:04 +00005649SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005650X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005651 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005652 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005653
5654 if (Subtarget->hasSSE41())
5655 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5656
Dan Gohman8a55ce42009-09-23 21:02:20 +00005657 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005658 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005659
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005660 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005661 SDValue N0 = Op.getOperand(0);
5662 SDValue N1 = Op.getOperand(1);
5663 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005664
Dan Gohman8a55ce42009-09-23 21:02:20 +00005665 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005666 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5667 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 if (N1.getValueType() != MVT::i32)
5669 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5670 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005671 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005672 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5673 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005674 }
Dan Gohman475871a2008-07-27 21:46:04 +00005675 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005676}
5677
Dan Gohman475871a2008-07-27 21:46:04 +00005678SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005679X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005680 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005681
5682 if (Op.getValueType() == MVT::v1i64 &&
5683 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005685
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5687 EVT VT = MVT::v2i32;
5688 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005689 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 case MVT::v16i8:
5691 case MVT::v8i16:
5692 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005693 break;
5694 }
Dale Johannesenace16102009-02-03 19:33:06 +00005695 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5696 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005697}
5698
Bill Wendling056292f2008-09-16 21:48:12 +00005699// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5700// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5701// one of the above mentioned nodes. It has to be wrapped because otherwise
5702// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5703// be used to form addressing mode. These wrapped nodes will be selected
5704// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005705SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005706X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005707 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005708
Chris Lattner41621a22009-06-26 19:22:52 +00005709 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5710 // global base reg.
5711 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005712 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005713 CodeModel::Model M = getTargetMachine().getCodeModel();
5714
Chris Lattner4f066492009-07-11 20:29:19 +00005715 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005716 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005717 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005718 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005719 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005720 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005721 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005722
Evan Cheng1606e8e2009-03-13 07:51:59 +00005723 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005724 CP->getAlignment(),
5725 CP->getOffset(), OpFlag);
5726 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005727 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005728 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005729 if (OpFlag) {
5730 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005731 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005732 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005733 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005734 }
5735
5736 return Result;
5737}
5738
Dan Gohmand858e902010-04-17 15:26:15 +00005739SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005740 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005741
Chris Lattner18c59872009-06-27 04:16:01 +00005742 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5743 // global base reg.
5744 unsigned char OpFlag = 0;
5745 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005746 CodeModel::Model M = getTargetMachine().getCodeModel();
5747
Chris Lattner4f066492009-07-11 20:29:19 +00005748 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005749 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005750 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005751 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005752 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005753 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005754 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005755
Chris Lattner18c59872009-06-27 04:16:01 +00005756 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5757 OpFlag);
5758 DebugLoc DL = JT->getDebugLoc();
5759 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005760
Chris Lattner18c59872009-06-27 04:16:01 +00005761 // With PIC, the address is actually $g + Offset.
5762 if (OpFlag) {
5763 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5764 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005765 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005766 Result);
5767 }
Eric Christopherfd179292009-08-27 18:07:15 +00005768
Chris Lattner18c59872009-06-27 04:16:01 +00005769 return Result;
5770}
5771
5772SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005773X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005774 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005775
Chris Lattner18c59872009-06-27 04:16:01 +00005776 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5777 // global base reg.
5778 unsigned char OpFlag = 0;
5779 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005780 CodeModel::Model M = getTargetMachine().getCodeModel();
5781
Chris Lattner4f066492009-07-11 20:29:19 +00005782 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005783 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005784 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005785 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005786 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005787 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005788 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005789
Chris Lattner18c59872009-06-27 04:16:01 +00005790 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005791
Chris Lattner18c59872009-06-27 04:16:01 +00005792 DebugLoc DL = Op.getDebugLoc();
5793 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005794
5795
Chris Lattner18c59872009-06-27 04:16:01 +00005796 // With PIC, the address is actually $g + Offset.
5797 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005798 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005799 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5800 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005801 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005802 Result);
5803 }
Eric Christopherfd179292009-08-27 18:07:15 +00005804
Chris Lattner18c59872009-06-27 04:16:01 +00005805 return Result;
5806}
5807
Dan Gohman475871a2008-07-27 21:46:04 +00005808SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005809X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005810 // Create the TargetBlockAddressAddress node.
5811 unsigned char OpFlags =
5812 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005813 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005814 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005815 DebugLoc dl = Op.getDebugLoc();
5816 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5817 /*isTarget=*/true, OpFlags);
5818
Dan Gohmanf705adb2009-10-30 01:28:02 +00005819 if (Subtarget->isPICStyleRIPRel() &&
5820 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005821 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5822 else
5823 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005824
Dan Gohman29cbade2009-11-20 23:18:13 +00005825 // With PIC, the address is actually $g + Offset.
5826 if (isGlobalRelativeToPICBase(OpFlags)) {
5827 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5828 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5829 Result);
5830 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005831
5832 return Result;
5833}
5834
5835SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005836X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005837 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005838 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005839 // Create the TargetGlobalAddress node, folding in the constant
5840 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005841 unsigned char OpFlags =
5842 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005843 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005844 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005845 if (OpFlags == X86II::MO_NO_FLAG &&
5846 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005847 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005848 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005849 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005850 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005851 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005852 }
Eric Christopherfd179292009-08-27 18:07:15 +00005853
Chris Lattner4f066492009-07-11 20:29:19 +00005854 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005855 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005856 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5857 else
5858 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005859
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005860 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005861 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005862 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5863 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005864 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005865 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005866
Chris Lattner36c25012009-07-10 07:34:39 +00005867 // For globals that require a load from a stub to get the address, emit the
5868 // load.
5869 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005870 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005871 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005872
Dan Gohman6520e202008-10-18 02:06:02 +00005873 // If there was a non-zero offset that we didn't fold, create an explicit
5874 // addition for it.
5875 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005876 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005877 DAG.getConstant(Offset, getPointerTy()));
5878
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879 return Result;
5880}
5881
Evan Chengda43bcf2008-09-24 00:05:32 +00005882SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005883X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005884 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005885 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005886 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005887}
5888
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005889static SDValue
5890GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005891 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005892 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005893 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005895 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005896 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005897 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005898 GA->getOffset(),
5899 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005900 if (InFlag) {
5901 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005902 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005903 } else {
5904 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005905 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005906 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005907
5908 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005909 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005910
Rafael Espindola15f1b662009-04-24 12:59:40 +00005911 SDValue Flag = Chain.getValue(1);
5912 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005913}
5914
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005915// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005916static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005917LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005918 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005919 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005920 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5921 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005922 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005923 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005924 InFlag = Chain.getValue(1);
5925
Chris Lattnerb903bed2009-06-26 21:20:29 +00005926 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005927}
5928
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005929// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005930static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005931LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005932 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005933 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5934 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005935}
5936
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005937// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5938// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005939static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005940 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005941 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005942 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005943 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005944 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005945 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005946 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005948
5949 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005950 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005951
Chris Lattnerb903bed2009-06-26 21:20:29 +00005952 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005953 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5954 // initialexec.
5955 unsigned WrapperKind = X86ISD::Wrapper;
5956 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005957 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005958 } else if (is64Bit) {
5959 assert(model == TLSModel::InitialExec);
5960 OperandFlags = X86II::MO_GOTTPOFF;
5961 WrapperKind = X86ISD::WrapperRIP;
5962 } else {
5963 assert(model == TLSModel::InitialExec);
5964 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005965 }
Eric Christopherfd179292009-08-27 18:07:15 +00005966
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005967 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5968 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005969 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5970 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005971 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005972 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005973
Rafael Espindola9a580232009-02-27 13:37:18 +00005974 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005975 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005976 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005977
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005978 // The address of the thread local variable is the add of the thread
5979 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005980 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005981}
5982
Dan Gohman475871a2008-07-27 21:46:04 +00005983SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005984X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005985
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005986 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005987 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005988
Eric Christopher30ef0e52010-06-03 04:07:48 +00005989 if (Subtarget->isTargetELF()) {
5990 // TODO: implement the "local dynamic" model
5991 // TODO: implement the "initial exec"model for pic executables
5992
5993 // If GV is an alias then use the aliasee for determining
5994 // thread-localness.
5995 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5996 GV = GA->resolveAliasedGlobal(false);
5997
5998 TLSModel::Model model
5999 = getTLSModel(GV, getTargetMachine().getRelocationModel());
6000
6001 switch (model) {
6002 case TLSModel::GeneralDynamic:
6003 case TLSModel::LocalDynamic: // not implemented
6004 if (Subtarget->is64Bit())
6005 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6006 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
6007
6008 case TLSModel::InitialExec:
6009 case TLSModel::LocalExec:
6010 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6011 Subtarget->is64Bit());
6012 }
6013 } else if (Subtarget->isTargetDarwin()) {
6014 // Darwin only has one model of TLS. Lower to that.
6015 unsigned char OpFlag = 0;
6016 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6017 X86ISD::WrapperRIP : X86ISD::Wrapper;
6018
6019 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6020 // global base reg.
6021 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6022 !Subtarget->is64Bit();
6023 if (PIC32)
6024 OpFlag = X86II::MO_TLVP_PIC_BASE;
6025 else
6026 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00006027 DebugLoc DL = Op.getDebugLoc();
6028 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006029 getPointerTy(),
6030 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006031 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
6032
6033 // With PIC32, the address is actually $g + Offset.
6034 if (PIC32)
6035 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6036 DAG.getNode(X86ISD::GlobalBaseReg,
6037 DebugLoc(), getPointerTy()),
6038 Offset);
6039
6040 // Lowering the machine isd will make sure everything is in the right
6041 // location.
6042 SDValue Args[] = { Offset };
6043 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
6044
6045 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6046 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6047 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006048
Eric Christopher30ef0e52010-06-03 04:07:48 +00006049 // And our return value (tls address) is in the standard call return value
6050 // location.
6051 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6052 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006053 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00006054
6055 assert(false &&
6056 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006057
Torok Edwinc23197a2009-07-14 16:55:14 +00006058 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006059 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006060}
6061
Evan Cheng0db9fe62006-04-25 20:13:52 +00006062
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006063/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006064/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006065SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006066 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006067 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006068 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006069 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006070 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006071 SDValue ShOpLo = Op.getOperand(0);
6072 SDValue ShOpHi = Op.getOperand(1);
6073 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006074 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006075 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006076 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006077
Dan Gohman475871a2008-07-27 21:46:04 +00006078 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006079 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006080 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6081 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006082 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006083 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6084 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006085 }
Evan Chenge3413162006-01-09 18:33:28 +00006086
Owen Anderson825b72b2009-08-11 20:47:22 +00006087 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6088 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006089 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006091
Dan Gohman475871a2008-07-27 21:46:04 +00006092 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006093 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006094 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6095 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006096
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006097 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006098 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6099 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006100 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006101 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6102 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006103 }
6104
Dan Gohman475871a2008-07-27 21:46:04 +00006105 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006106 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006107}
Evan Chenga3195e82006-01-12 22:54:21 +00006108
Dan Gohmand858e902010-04-17 15:26:15 +00006109SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6110 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006111 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006112
6113 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006114 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006115 return Op;
6116 }
6117 return SDValue();
6118 }
6119
Owen Anderson825b72b2009-08-11 20:47:22 +00006120 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006121 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006122
Eli Friedman36df4992009-05-27 00:47:34 +00006123 // These are really Legal; return the operand so the caller accepts it as
6124 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006125 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006126 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006127 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006128 Subtarget->is64Bit()) {
6129 return Op;
6130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006131
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006132 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006133 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006134 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006135 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006136 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006137 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006138 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006139 PseudoSourceValue::getFixedStack(SSFI), 0,
6140 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006141 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6142}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006143
Owen Andersone50ed302009-08-10 22:56:29 +00006144SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006145 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006146 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006147 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00006148 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006149 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006150 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006151 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006152 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006153 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006154 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006155 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00006156 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006157 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006158
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006159 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006160 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006161 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162
6163 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6164 // shouldn't be necessary except that RFP cannot be live across
6165 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006166 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006167 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006168 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006169 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006170 SDValue Ops[] = {
6171 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6172 };
6173 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00006174 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006175 PseudoSourceValue::getFixedStack(SSFI), 0,
6176 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006177 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006178
Evan Cheng0db9fe62006-04-25 20:13:52 +00006179 return Result;
6180}
6181
Bill Wendling8b8a6362009-01-17 03:56:04 +00006182// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006183SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6184 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006185 // This algorithm is not obvious. Here it is in C code, more or less:
6186 /*
6187 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6188 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6189 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006190
Bill Wendling8b8a6362009-01-17 03:56:04 +00006191 // Copy ints to xmm registers.
6192 __m128i xh = _mm_cvtsi32_si128( hi );
6193 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006194
Bill Wendling8b8a6362009-01-17 03:56:04 +00006195 // Combine into low half of a single xmm register.
6196 __m128i x = _mm_unpacklo_epi32( xh, xl );
6197 __m128d d;
6198 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006199
Bill Wendling8b8a6362009-01-17 03:56:04 +00006200 // Merge in appropriate exponents to give the integer bits the right
6201 // magnitude.
6202 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006203
Bill Wendling8b8a6362009-01-17 03:56:04 +00006204 // Subtract away the biases to deal with the IEEE-754 double precision
6205 // implicit 1.
6206 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006207
Bill Wendling8b8a6362009-01-17 03:56:04 +00006208 // All conversions up to here are exact. The correctly rounded result is
6209 // calculated using the current rounding mode using the following
6210 // horizontal add.
6211 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6212 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6213 // store doesn't really need to be here (except
6214 // maybe to zero the other double)
6215 return sd;
6216 }
6217 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006218
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006219 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006220 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006221
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006222 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006223 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006224 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6225 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6226 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6227 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006228 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006229 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006230
Bill Wendling8b8a6362009-01-17 03:56:04 +00006231 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006232 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006233 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006234 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006235 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006236 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006237 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006238
Owen Anderson825b72b2009-08-11 20:47:22 +00006239 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6240 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006241 Op.getOperand(0),
6242 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006243 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6244 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006245 Op.getOperand(0),
6246 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006247 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6248 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006249 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006250 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006251 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6252 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6253 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006254 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006255 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006256 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006257
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006258 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006259 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006260 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6261 DAG.getUNDEF(MVT::v2f64), ShufMask);
6262 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6263 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006264 DAG.getIntPtrConstant(0));
6265}
6266
Bill Wendling8b8a6362009-01-17 03:56:04 +00006267// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006268SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6269 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006270 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006271 // FP constant to bias correct the final result.
6272 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006273 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006274
6275 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006276 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6277 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006278 Op.getOperand(0),
6279 DAG.getIntPtrConstant(0)));
6280
Owen Anderson825b72b2009-08-11 20:47:22 +00006281 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6282 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006283 DAG.getIntPtrConstant(0));
6284
6285 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006286 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6287 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006288 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006289 MVT::v2f64, Load)),
6290 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006291 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 MVT::v2f64, Bias)));
6293 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6294 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006295 DAG.getIntPtrConstant(0));
6296
6297 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006298 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006299
6300 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006301 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006302
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006304 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006305 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006306 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006307 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006308 }
6309
6310 // Handle final rounding.
6311 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006312}
6313
Dan Gohmand858e902010-04-17 15:26:15 +00006314SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6315 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006316 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006317 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006318
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006319 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006320 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6321 // the optimization here.
6322 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006323 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006324
Owen Andersone50ed302009-08-10 22:56:29 +00006325 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006326 EVT DstVT = Op.getValueType();
6327 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006328 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006329 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006330 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006331
6332 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006334 if (SrcVT == MVT::i32) {
6335 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6336 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6337 getPointerTy(), StackSlot, WordOff);
6338 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6339 StackSlot, NULL, 0, false, false, 0);
6340 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6341 OffsetSlot, NULL, 0, false, false, 0);
6342 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6343 return Fild;
6344 }
6345
6346 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6347 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006348 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006349 // For i64 source, we need to add the appropriate power of 2 if the input
6350 // was negative. This is the same as the optimization in
6351 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6352 // we must be careful to do the computation in x87 extended precision, not
6353 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6354 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6355 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6356 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6357
6358 APInt FF(32, 0x5F800000ULL);
6359
6360 // Check whether the sign bit is set.
6361 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6362 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6363 ISD::SETLT);
6364
6365 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6366 SDValue FudgePtr = DAG.getConstantPool(
6367 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6368 getPointerTy());
6369
6370 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6371 SDValue Zero = DAG.getIntPtrConstant(0);
6372 SDValue Four = DAG.getIntPtrConstant(4);
6373 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6374 Zero, Four);
6375 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6376
6377 // Load the value out, extending it from f32 to f80.
6378 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006379 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006380 FudgePtr, PseudoSourceValue::getConstantPool(),
6381 0, MVT::f32, false, false, 4);
6382 // Extend everything to 80 bits to force it to be done on x87.
6383 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6384 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006385}
6386
Dan Gohman475871a2008-07-27 21:46:04 +00006387std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006388FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006389 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006390
Owen Andersone50ed302009-08-10 22:56:29 +00006391 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006392
6393 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6395 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006396 }
6397
Owen Anderson825b72b2009-08-11 20:47:22 +00006398 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6399 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006400 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006401
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006402 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006403 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006404 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006405 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006406 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006407 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006408 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006409 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006410
Evan Cheng87c89352007-10-15 20:11:21 +00006411 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6412 // stack slot.
6413 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006414 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006415 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006416 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006417
Evan Cheng0db9fe62006-04-25 20:13:52 +00006418 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006419 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006420 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6422 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6423 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006424 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006425
Dan Gohman475871a2008-07-27 21:46:04 +00006426 SDValue Chain = DAG.getEntryNode();
6427 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006428 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006429 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006430 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006431 PseudoSourceValue::getFixedStack(SSFI), 0,
6432 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006433 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006435 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6436 };
Dale Johannesenace16102009-02-03 19:33:06 +00006437 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006438 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006439 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006440 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6441 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006442
Evan Cheng0db9fe62006-04-25 20:13:52 +00006443 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006444 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006445 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006446
Chris Lattner27a6c732007-11-24 07:07:01 +00006447 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006448}
6449
Dan Gohmand858e902010-04-17 15:26:15 +00006450SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6451 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006452 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006453 if (Op.getValueType() == MVT::v2i32 &&
6454 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006455 return Op;
6456 }
6457 return SDValue();
6458 }
6459
Eli Friedman948e95a2009-05-23 09:59:16 +00006460 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006461 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006462 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6463 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006464
Chris Lattner27a6c732007-11-24 07:07:01 +00006465 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006466 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006467 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006468}
6469
Dan Gohmand858e902010-04-17 15:26:15 +00006470SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6471 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006472 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6473 SDValue FIST = Vals.first, StackSlot = Vals.second;
6474 assert(FIST.getNode() && "Unexpected failure");
6475
6476 // Load the result.
6477 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006478 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006479}
6480
Dan Gohmand858e902010-04-17 15:26:15 +00006481SDValue X86TargetLowering::LowerFABS(SDValue Op,
6482 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006483 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006484 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006485 EVT VT = Op.getValueType();
6486 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006487 if (VT.isVector())
6488 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006489 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006490 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006491 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006492 CV.push_back(C);
6493 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006494 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006495 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006496 CV.push_back(C);
6497 CV.push_back(C);
6498 CV.push_back(C);
6499 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006500 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006501 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006502 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006503 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006504 PseudoSourceValue::getConstantPool(), 0,
6505 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006506 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006507}
6508
Dan Gohmand858e902010-04-17 15:26:15 +00006509SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006510 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006511 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006512 EVT VT = Op.getValueType();
6513 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006514 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006515 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006516 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006517 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006518 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006519 CV.push_back(C);
6520 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006521 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006522 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006523 CV.push_back(C);
6524 CV.push_back(C);
6525 CV.push_back(C);
6526 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006527 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006528 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006529 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006530 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006531 PseudoSourceValue::getConstantPool(), 0,
6532 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006533 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006534 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006535 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6536 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006537 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006538 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006539 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006540 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006541 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006542}
6543
Dan Gohmand858e902010-04-17 15:26:15 +00006544SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006545 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006546 SDValue Op0 = Op.getOperand(0);
6547 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006548 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006549 EVT VT = Op.getValueType();
6550 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006551
6552 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006553 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006554 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006555 SrcVT = VT;
6556 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006557 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006558 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006559 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006560 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006561 }
6562
6563 // At this point the operands and the result should have the same
6564 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006565
Evan Cheng68c47cb2007-01-05 07:55:56 +00006566 // First get the sign bit of second operand.
6567 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006568 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006569 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6570 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006571 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006572 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6573 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6574 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6575 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006576 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006577 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006578 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006579 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006580 PseudoSourceValue::getConstantPool(), 0,
6581 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006582 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006583
6584 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006585 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006586 // Op0 is MVT::f32, Op1 is MVT::f64.
6587 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6588 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6589 DAG.getConstant(32, MVT::i32));
6590 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6591 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006592 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006593 }
6594
Evan Cheng73d6cf12007-01-05 21:37:56 +00006595 // Clear first operand sign bit.
6596 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006597 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006598 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6599 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006600 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006601 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6602 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6603 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6604 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006605 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006606 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006607 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006608 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006609 PseudoSourceValue::getConstantPool(), 0,
6610 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006611 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006612
6613 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006614 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006615}
6616
Dan Gohman076aee32009-03-04 19:44:21 +00006617/// Emit nodes that will be selected as "test Op0,Op0", or something
6618/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006619SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006620 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006621 DebugLoc dl = Op.getDebugLoc();
6622
Dan Gohman31125812009-03-07 01:58:32 +00006623 // CF and OF aren't always set the way we want. Determine which
6624 // of these we need.
6625 bool NeedCF = false;
6626 bool NeedOF = false;
6627 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006628 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006629 case X86::COND_A: case X86::COND_AE:
6630 case X86::COND_B: case X86::COND_BE:
6631 NeedCF = true;
6632 break;
6633 case X86::COND_G: case X86::COND_GE:
6634 case X86::COND_L: case X86::COND_LE:
6635 case X86::COND_O: case X86::COND_NO:
6636 NeedOF = true;
6637 break;
Dan Gohman31125812009-03-07 01:58:32 +00006638 }
6639
Dan Gohman076aee32009-03-04 19:44:21 +00006640 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006641 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6642 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006643 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6644 // Emit a CMP with 0, which is the TEST pattern.
6645 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6646 DAG.getConstant(0, Op.getValueType()));
6647
6648 unsigned Opcode = 0;
6649 unsigned NumOperands = 0;
6650 switch (Op.getNode()->getOpcode()) {
6651 case ISD::ADD:
6652 // Due to an isel shortcoming, be conservative if this add is likely to be
6653 // selected as part of a load-modify-store instruction. When the root node
6654 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6655 // uses of other nodes in the match, such as the ADD in this case. This
6656 // leads to the ADD being left around and reselected, with the result being
6657 // two adds in the output. Alas, even if none our users are stores, that
6658 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6659 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6660 // climbing the DAG back to the root, and it doesn't seem to be worth the
6661 // effort.
6662 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006663 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006664 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6665 goto default_case;
6666
6667 if (ConstantSDNode *C =
6668 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6669 // An add of one will be selected as an INC.
6670 if (C->getAPIntValue() == 1) {
6671 Opcode = X86ISD::INC;
6672 NumOperands = 1;
6673 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006674 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006675
6676 // An add of negative one (subtract of one) will be selected as a DEC.
6677 if (C->getAPIntValue().isAllOnesValue()) {
6678 Opcode = X86ISD::DEC;
6679 NumOperands = 1;
6680 break;
6681 }
Dan Gohman076aee32009-03-04 19:44:21 +00006682 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006683
6684 // Otherwise use a regular EFLAGS-setting add.
6685 Opcode = X86ISD::ADD;
6686 NumOperands = 2;
6687 break;
6688 case ISD::AND: {
6689 // If the primary and result isn't used, don't bother using X86ISD::AND,
6690 // because a TEST instruction will be better.
6691 bool NonFlagUse = false;
6692 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6693 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6694 SDNode *User = *UI;
6695 unsigned UOpNo = UI.getOperandNo();
6696 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6697 // Look pass truncate.
6698 UOpNo = User->use_begin().getOperandNo();
6699 User = *User->use_begin();
6700 }
6701
6702 if (User->getOpcode() != ISD::BRCOND &&
6703 User->getOpcode() != ISD::SETCC &&
6704 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6705 NonFlagUse = true;
6706 break;
6707 }
Dan Gohman076aee32009-03-04 19:44:21 +00006708 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006709
6710 if (!NonFlagUse)
6711 break;
6712 }
6713 // FALL THROUGH
6714 case ISD::SUB:
6715 case ISD::OR:
6716 case ISD::XOR:
6717 // Due to the ISEL shortcoming noted above, be conservative if this op is
6718 // likely to be selected as part of a load-modify-store instruction.
6719 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6720 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6721 if (UI->getOpcode() == ISD::STORE)
6722 goto default_case;
6723
6724 // Otherwise use a regular EFLAGS-setting instruction.
6725 switch (Op.getNode()->getOpcode()) {
6726 default: llvm_unreachable("unexpected operator!");
6727 case ISD::SUB: Opcode = X86ISD::SUB; break;
6728 case ISD::OR: Opcode = X86ISD::OR; break;
6729 case ISD::XOR: Opcode = X86ISD::XOR; break;
6730 case ISD::AND: Opcode = X86ISD::AND; break;
6731 }
6732
6733 NumOperands = 2;
6734 break;
6735 case X86ISD::ADD:
6736 case X86ISD::SUB:
6737 case X86ISD::INC:
6738 case X86ISD::DEC:
6739 case X86ISD::OR:
6740 case X86ISD::XOR:
6741 case X86ISD::AND:
6742 return SDValue(Op.getNode(), 1);
6743 default:
6744 default_case:
6745 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006746 }
6747
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006748 if (Opcode == 0)
6749 // Emit a CMP with 0, which is the TEST pattern.
6750 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6751 DAG.getConstant(0, Op.getValueType()));
6752
6753 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6754 SmallVector<SDValue, 4> Ops;
6755 for (unsigned i = 0; i != NumOperands; ++i)
6756 Ops.push_back(Op.getOperand(i));
6757
6758 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6759 DAG.ReplaceAllUsesWith(Op, New);
6760 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006761}
6762
6763/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6764/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006765SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006766 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006767 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6768 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006769 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006770
6771 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006773}
6774
Evan Chengd40d03e2010-01-06 19:38:29 +00006775/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6776/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006777SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6778 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006779 SDValue Op0 = And.getOperand(0);
6780 SDValue Op1 = And.getOperand(1);
6781 if (Op0.getOpcode() == ISD::TRUNCATE)
6782 Op0 = Op0.getOperand(0);
6783 if (Op1.getOpcode() == ISD::TRUNCATE)
6784 Op1 = Op1.getOperand(0);
6785
Evan Chengd40d03e2010-01-06 19:38:29 +00006786 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006787 if (Op1.getOpcode() == ISD::SHL)
6788 std::swap(Op0, Op1);
6789 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006790 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6791 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006792 // If we looked past a truncate, check that it's only truncating away
6793 // known zeros.
6794 unsigned BitWidth = Op0.getValueSizeInBits();
6795 unsigned AndBitWidth = And.getValueSizeInBits();
6796 if (BitWidth > AndBitWidth) {
6797 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6798 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6799 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6800 return SDValue();
6801 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006802 LHS = Op1;
6803 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006804 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006805 } else if (Op1.getOpcode() == ISD::Constant) {
6806 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6807 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006808 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6809 LHS = AndLHS.getOperand(0);
6810 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006811 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006812 }
Evan Cheng0488db92007-09-25 01:57:46 +00006813
Evan Chengd40d03e2010-01-06 19:38:29 +00006814 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006815 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006816 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006817 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006818 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006819 // Also promote i16 to i32 for performance / code size reason.
6820 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006821 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006822 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006823
Evan Chengd40d03e2010-01-06 19:38:29 +00006824 // If the operand types disagree, extend the shift amount to match. Since
6825 // BT ignores high bits (like shifts) we can use anyextend.
6826 if (LHS.getValueType() != RHS.getValueType())
6827 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006828
Evan Chengd40d03e2010-01-06 19:38:29 +00006829 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6830 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6831 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6832 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006833 }
6834
Evan Cheng54de3ea2010-01-05 06:52:31 +00006835 return SDValue();
6836}
6837
Dan Gohmand858e902010-04-17 15:26:15 +00006838SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006839 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6840 SDValue Op0 = Op.getOperand(0);
6841 SDValue Op1 = Op.getOperand(1);
6842 DebugLoc dl = Op.getDebugLoc();
6843 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6844
6845 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006846 // Lower (X & (1 << N)) == 0 to BT(X, N).
6847 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6848 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6849 if (Op0.getOpcode() == ISD::AND &&
6850 Op0.hasOneUse() &&
6851 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006852 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006853 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6854 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6855 if (NewSetCC.getNode())
6856 return NewSetCC;
6857 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006858
Evan Cheng2c755ba2010-02-27 07:36:59 +00006859 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6860 if (Op0.getOpcode() == X86ISD::SETCC &&
6861 Op1.getOpcode() == ISD::Constant &&
6862 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6863 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6864 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6865 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6866 bool Invert = (CC == ISD::SETNE) ^
6867 cast<ConstantSDNode>(Op1)->isNullValue();
6868 if (Invert)
6869 CCode = X86::GetOppositeBranchCondition(CCode);
6870 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6871 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6872 }
6873
Evan Chenge5b51ac2010-04-17 06:13:15 +00006874 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006875 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006876 if (X86CC == X86::COND_INVALID)
6877 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006878
Evan Cheng552f09a2010-04-26 19:06:11 +00006879 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006880
6881 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006882 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006883 return DAG.getNode(ISD::AND, dl, MVT::i8,
6884 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6885 DAG.getConstant(X86CC, MVT::i8), Cond),
6886 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006887
Owen Anderson825b72b2009-08-11 20:47:22 +00006888 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6889 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006890}
6891
Dan Gohmand858e902010-04-17 15:26:15 +00006892SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006893 SDValue Cond;
6894 SDValue Op0 = Op.getOperand(0);
6895 SDValue Op1 = Op.getOperand(1);
6896 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006897 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006898 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6899 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006900 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006901
6902 if (isFP) {
6903 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006904 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006905 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6906 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006907 bool Swap = false;
6908
6909 switch (SetCCOpcode) {
6910 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006911 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006912 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006913 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006914 case ISD::SETGT: Swap = true; // Fallthrough
6915 case ISD::SETLT:
6916 case ISD::SETOLT: SSECC = 1; break;
6917 case ISD::SETOGE:
6918 case ISD::SETGE: Swap = true; // Fallthrough
6919 case ISD::SETLE:
6920 case ISD::SETOLE: SSECC = 2; break;
6921 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006922 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006923 case ISD::SETNE: SSECC = 4; break;
6924 case ISD::SETULE: Swap = true;
6925 case ISD::SETUGE: SSECC = 5; break;
6926 case ISD::SETULT: Swap = true;
6927 case ISD::SETUGT: SSECC = 6; break;
6928 case ISD::SETO: SSECC = 7; break;
6929 }
6930 if (Swap)
6931 std::swap(Op0, Op1);
6932
Nate Begemanfb8ead02008-07-25 19:05:58 +00006933 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006934 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006935 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006936 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6938 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006939 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006940 }
6941 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006942 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006943 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6944 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006945 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006946 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006947 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006948 }
6949 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006950 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006951 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006952
Nate Begeman30a0de92008-07-17 16:51:19 +00006953 // We are handling one of the integer comparisons here. Since SSE only has
6954 // GT and EQ comparisons for integer, swapping operands and multiple
6955 // operations may be required for some comparisons.
6956 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6957 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006958
Owen Anderson825b72b2009-08-11 20:47:22 +00006959 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006960 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 case MVT::v8i8:
6962 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6963 case MVT::v4i16:
6964 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6965 case MVT::v2i32:
6966 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6967 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006968 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006969
Nate Begeman30a0de92008-07-17 16:51:19 +00006970 switch (SetCCOpcode) {
6971 default: break;
6972 case ISD::SETNE: Invert = true;
6973 case ISD::SETEQ: Opc = EQOpc; break;
6974 case ISD::SETLT: Swap = true;
6975 case ISD::SETGT: Opc = GTOpc; break;
6976 case ISD::SETGE: Swap = true;
6977 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6978 case ISD::SETULT: Swap = true;
6979 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6980 case ISD::SETUGE: Swap = true;
6981 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6982 }
6983 if (Swap)
6984 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006985
Nate Begeman30a0de92008-07-17 16:51:19 +00006986 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6987 // bits of the inputs before performing those operations.
6988 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006989 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006990 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6991 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006992 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006993 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6994 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006995 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6996 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006997 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006998
Dale Johannesenace16102009-02-03 19:33:06 +00006999 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007000
7001 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007002 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007003 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007004
Nate Begeman30a0de92008-07-17 16:51:19 +00007005 return Result;
7006}
Evan Cheng0488db92007-09-25 01:57:46 +00007007
Evan Cheng370e5342008-12-03 08:38:43 +00007008// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007009static bool isX86LogicalCmp(SDValue Op) {
7010 unsigned Opc = Op.getNode()->getOpcode();
7011 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7012 return true;
7013 if (Op.getResNo() == 1 &&
7014 (Opc == X86ISD::ADD ||
7015 Opc == X86ISD::SUB ||
7016 Opc == X86ISD::SMUL ||
7017 Opc == X86ISD::UMUL ||
7018 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007019 Opc == X86ISD::DEC ||
7020 Opc == X86ISD::OR ||
7021 Opc == X86ISD::XOR ||
7022 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007023 return true;
7024
7025 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007026}
7027
Dan Gohmand858e902010-04-17 15:26:15 +00007028SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007029 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007030 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007031 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007032 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007033
Dan Gohman1a492952009-10-20 16:22:37 +00007034 if (Cond.getOpcode() == ISD::SETCC) {
7035 SDValue NewCond = LowerSETCC(Cond, DAG);
7036 if (NewCond.getNode())
7037 Cond = NewCond;
7038 }
Evan Cheng734503b2006-09-11 02:19:56 +00007039
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007040 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7041 SDValue Op1 = Op.getOperand(1);
7042 SDValue Op2 = Op.getOperand(2);
7043 if (Cond.getOpcode() == X86ISD::SETCC &&
7044 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7045 SDValue Cmp = Cond.getOperand(1);
7046 if (Cmp.getOpcode() == X86ISD::CMP) {
7047 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7048 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7049 ConstantSDNode *RHSC =
7050 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7051 if (N1C && N1C->isAllOnesValue() &&
7052 N2C && N2C->isNullValue() &&
7053 RHSC && RHSC->isNullValue()) {
7054 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007055 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007056 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7057 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7058 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7059 }
7060 }
7061 }
7062
Evan Chengad9c0a32009-12-15 00:53:42 +00007063 // Look pass (and (setcc_carry (cmp ...)), 1).
7064 if (Cond.getOpcode() == ISD::AND &&
7065 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7066 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7067 if (C && C->getAPIntValue() == 1)
7068 Cond = Cond.getOperand(0);
7069 }
7070
Evan Cheng3f41d662007-10-08 22:16:29 +00007071 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7072 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007073 if (Cond.getOpcode() == X86ISD::SETCC ||
7074 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007075 CC = Cond.getOperand(0);
7076
Dan Gohman475871a2008-07-27 21:46:04 +00007077 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007078 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007079 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007080
Evan Cheng3f41d662007-10-08 22:16:29 +00007081 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007082 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007083 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007084 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007085
Chris Lattnerd1980a52009-03-12 06:52:53 +00007086 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7087 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007088 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007089 addTest = false;
7090 }
7091 }
7092
7093 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007094 // Look pass the truncate.
7095 if (Cond.getOpcode() == ISD::TRUNCATE)
7096 Cond = Cond.getOperand(0);
7097
7098 // We know the result of AND is compared against zero. Try to match
7099 // it to BT.
7100 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7101 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7102 if (NewSetCC.getNode()) {
7103 CC = NewSetCC.getOperand(0);
7104 Cond = NewSetCC.getOperand(1);
7105 addTest = false;
7106 }
7107 }
7108 }
7109
7110 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007111 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007112 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007113 }
7114
Evan Cheng0488db92007-09-25 01:57:46 +00007115 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7116 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007117 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7118 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007119 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007120}
7121
Evan Cheng370e5342008-12-03 08:38:43 +00007122// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7123// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7124// from the AND / OR.
7125static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7126 Opc = Op.getOpcode();
7127 if (Opc != ISD::OR && Opc != ISD::AND)
7128 return false;
7129 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7130 Op.getOperand(0).hasOneUse() &&
7131 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7132 Op.getOperand(1).hasOneUse());
7133}
7134
Evan Cheng961d6d42009-02-02 08:19:07 +00007135// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7136// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007137static bool isXor1OfSetCC(SDValue Op) {
7138 if (Op.getOpcode() != ISD::XOR)
7139 return false;
7140 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7141 if (N1C && N1C->getAPIntValue() == 1) {
7142 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7143 Op.getOperand(0).hasOneUse();
7144 }
7145 return false;
7146}
7147
Dan Gohmand858e902010-04-17 15:26:15 +00007148SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007149 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007150 SDValue Chain = Op.getOperand(0);
7151 SDValue Cond = Op.getOperand(1);
7152 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007153 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007155
Dan Gohman1a492952009-10-20 16:22:37 +00007156 if (Cond.getOpcode() == ISD::SETCC) {
7157 SDValue NewCond = LowerSETCC(Cond, DAG);
7158 if (NewCond.getNode())
7159 Cond = NewCond;
7160 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007161#if 0
7162 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007163 else if (Cond.getOpcode() == X86ISD::ADD ||
7164 Cond.getOpcode() == X86ISD::SUB ||
7165 Cond.getOpcode() == X86ISD::SMUL ||
7166 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007167 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007168#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007169
Evan Chengad9c0a32009-12-15 00:53:42 +00007170 // Look pass (and (setcc_carry (cmp ...)), 1).
7171 if (Cond.getOpcode() == ISD::AND &&
7172 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7173 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7174 if (C && C->getAPIntValue() == 1)
7175 Cond = Cond.getOperand(0);
7176 }
7177
Evan Cheng3f41d662007-10-08 22:16:29 +00007178 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7179 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007180 if (Cond.getOpcode() == X86ISD::SETCC ||
7181 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007182 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007183
Dan Gohman475871a2008-07-27 21:46:04 +00007184 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007185 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007186 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007187 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007188 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007189 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007190 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007191 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007192 default: break;
7193 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007194 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007195 // These can only come from an arithmetic instruction with overflow,
7196 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007197 Cond = Cond.getNode()->getOperand(1);
7198 addTest = false;
7199 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007200 }
Evan Cheng0488db92007-09-25 01:57:46 +00007201 }
Evan Cheng370e5342008-12-03 08:38:43 +00007202 } else {
7203 unsigned CondOpc;
7204 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7205 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007206 if (CondOpc == ISD::OR) {
7207 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7208 // two branches instead of an explicit OR instruction with a
7209 // separate test.
7210 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007211 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007212 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007213 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007214 Chain, Dest, CC, Cmp);
7215 CC = Cond.getOperand(1).getOperand(0);
7216 Cond = Cmp;
7217 addTest = false;
7218 }
7219 } else { // ISD::AND
7220 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7221 // two branches instead of an explicit AND instruction with a
7222 // separate test. However, we only do this if this block doesn't
7223 // have a fall-through edge, because this requires an explicit
7224 // jmp when the condition is false.
7225 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007226 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007227 Op.getNode()->hasOneUse()) {
7228 X86::CondCode CCode =
7229 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7230 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007231 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007232 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007233 // Look for an unconditional branch following this conditional branch.
7234 // We need this because we need to reverse the successors in order
7235 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007236 if (User->getOpcode() == ISD::BR) {
7237 SDValue FalseBB = User->getOperand(1);
7238 SDNode *NewBR =
7239 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007240 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007241 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007242 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007243
Dale Johannesene4d209d2009-02-03 20:21:25 +00007244 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007245 Chain, Dest, CC, Cmp);
7246 X86::CondCode CCode =
7247 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7248 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007250 Cond = Cmp;
7251 addTest = false;
7252 }
7253 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007254 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007255 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7256 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7257 // It should be transformed during dag combiner except when the condition
7258 // is set by a arithmetics with overflow node.
7259 X86::CondCode CCode =
7260 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7261 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007263 Cond = Cond.getOperand(0).getOperand(1);
7264 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007265 }
Evan Cheng0488db92007-09-25 01:57:46 +00007266 }
7267
7268 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007269 // Look pass the truncate.
7270 if (Cond.getOpcode() == ISD::TRUNCATE)
7271 Cond = Cond.getOperand(0);
7272
7273 // We know the result of AND is compared against zero. Try to match
7274 // it to BT.
7275 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7276 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7277 if (NewSetCC.getNode()) {
7278 CC = NewSetCC.getOperand(0);
7279 Cond = NewSetCC.getOperand(1);
7280 addTest = false;
7281 }
7282 }
7283 }
7284
7285 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007287 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007288 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007290 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007291}
7292
Anton Korobeynikove060b532007-04-17 19:34:00 +00007293
7294// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7295// Calls to _alloca is needed to probe the stack when allocating more than 4k
7296// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7297// that the guard pages used by the OS virtual memory manager are allocated in
7298// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007299SDValue
7300X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007301 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007302 assert(Subtarget->isTargetCygMing() &&
7303 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007304 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007305
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007306 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007307 SDValue Chain = Op.getOperand(0);
7308 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007309 // FIXME: Ensure alignment here
7310
Dan Gohman475871a2008-07-27 21:46:04 +00007311 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007312
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007314
Dale Johannesendd64c412009-02-04 00:33:20 +00007315 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007316 Flag = Chain.getValue(1);
7317
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007318 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007319
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007320 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7321 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007322
Dale Johannesendd64c412009-02-04 00:33:20 +00007323 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007324
Dan Gohman475871a2008-07-27 21:46:04 +00007325 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007326 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007327}
7328
Dan Gohmand858e902010-04-17 15:26:15 +00007329SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007330 MachineFunction &MF = DAG.getMachineFunction();
7331 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7332
Dan Gohman69de1932008-02-06 22:27:42 +00007333 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007334 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007335
Evan Cheng25ab6902006-09-08 06:48:29 +00007336 if (!Subtarget->is64Bit()) {
7337 // vastart just stores the address of the VarArgsFrameIndex slot into the
7338 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007339 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7340 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007341 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7342 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007343 }
7344
7345 // __va_list_tag:
7346 // gp_offset (0 - 6 * 8)
7347 // fp_offset (48 - 48 + 8 * 16)
7348 // overflow_arg_area (point to parameters coming in memory).
7349 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007350 SmallVector<SDValue, 8> MemOps;
7351 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007352 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007354 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7355 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007356 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007357 MemOps.push_back(Store);
7358
7359 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007360 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007361 FIN, DAG.getIntPtrConstant(4));
7362 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007363 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7364 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007365 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007366 MemOps.push_back(Store);
7367
7368 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007369 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007370 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007371 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7372 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007373 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007374 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007375 MemOps.push_back(Store);
7376
7377 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007378 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007380 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7381 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007382 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007383 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007384 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007385 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007386 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007387}
7388
Dan Gohmand858e902010-04-17 15:26:15 +00007389SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007390 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7391 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007392
Chris Lattner75361b62010-04-07 22:58:41 +00007393 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007394 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007395}
7396
Dan Gohmand858e902010-04-17 15:26:15 +00007397SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007398 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007399 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007400 SDValue Chain = Op.getOperand(0);
7401 SDValue DstPtr = Op.getOperand(1);
7402 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007403 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7404 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007405 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007406
Dale Johannesendd64c412009-02-04 00:33:20 +00007407 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007408 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7409 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007410}
7411
Dan Gohman475871a2008-07-27 21:46:04 +00007412SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007413X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007414 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007415 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007416 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007417 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007418 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007419 case Intrinsic::x86_sse_comieq_ss:
7420 case Intrinsic::x86_sse_comilt_ss:
7421 case Intrinsic::x86_sse_comile_ss:
7422 case Intrinsic::x86_sse_comigt_ss:
7423 case Intrinsic::x86_sse_comige_ss:
7424 case Intrinsic::x86_sse_comineq_ss:
7425 case Intrinsic::x86_sse_ucomieq_ss:
7426 case Intrinsic::x86_sse_ucomilt_ss:
7427 case Intrinsic::x86_sse_ucomile_ss:
7428 case Intrinsic::x86_sse_ucomigt_ss:
7429 case Intrinsic::x86_sse_ucomige_ss:
7430 case Intrinsic::x86_sse_ucomineq_ss:
7431 case Intrinsic::x86_sse2_comieq_sd:
7432 case Intrinsic::x86_sse2_comilt_sd:
7433 case Intrinsic::x86_sse2_comile_sd:
7434 case Intrinsic::x86_sse2_comigt_sd:
7435 case Intrinsic::x86_sse2_comige_sd:
7436 case Intrinsic::x86_sse2_comineq_sd:
7437 case Intrinsic::x86_sse2_ucomieq_sd:
7438 case Intrinsic::x86_sse2_ucomilt_sd:
7439 case Intrinsic::x86_sse2_ucomile_sd:
7440 case Intrinsic::x86_sse2_ucomigt_sd:
7441 case Intrinsic::x86_sse2_ucomige_sd:
7442 case Intrinsic::x86_sse2_ucomineq_sd: {
7443 unsigned Opc = 0;
7444 ISD::CondCode CC = ISD::SETCC_INVALID;
7445 switch (IntNo) {
7446 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007447 case Intrinsic::x86_sse_comieq_ss:
7448 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007449 Opc = X86ISD::COMI;
7450 CC = ISD::SETEQ;
7451 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007452 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007453 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007454 Opc = X86ISD::COMI;
7455 CC = ISD::SETLT;
7456 break;
7457 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007458 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459 Opc = X86ISD::COMI;
7460 CC = ISD::SETLE;
7461 break;
7462 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007463 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007464 Opc = X86ISD::COMI;
7465 CC = ISD::SETGT;
7466 break;
7467 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007468 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007469 Opc = X86ISD::COMI;
7470 CC = ISD::SETGE;
7471 break;
7472 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007473 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007474 Opc = X86ISD::COMI;
7475 CC = ISD::SETNE;
7476 break;
7477 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007478 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007479 Opc = X86ISD::UCOMI;
7480 CC = ISD::SETEQ;
7481 break;
7482 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007483 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007484 Opc = X86ISD::UCOMI;
7485 CC = ISD::SETLT;
7486 break;
7487 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007488 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007489 Opc = X86ISD::UCOMI;
7490 CC = ISD::SETLE;
7491 break;
7492 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007493 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007494 Opc = X86ISD::UCOMI;
7495 CC = ISD::SETGT;
7496 break;
7497 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007498 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007499 Opc = X86ISD::UCOMI;
7500 CC = ISD::SETGE;
7501 break;
7502 case Intrinsic::x86_sse_ucomineq_ss:
7503 case Intrinsic::x86_sse2_ucomineq_sd:
7504 Opc = X86ISD::UCOMI;
7505 CC = ISD::SETNE;
7506 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007507 }
Evan Cheng734503b2006-09-11 02:19:56 +00007508
Dan Gohman475871a2008-07-27 21:46:04 +00007509 SDValue LHS = Op.getOperand(1);
7510 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007511 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007512 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7514 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7515 DAG.getConstant(X86CC, MVT::i8), Cond);
7516 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007517 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007518 // ptest and testp intrinsics. The intrinsic these come from are designed to
7519 // return an integer value, not just an instruction so lower it to the ptest
7520 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007521 case Intrinsic::x86_sse41_ptestz:
7522 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007523 case Intrinsic::x86_sse41_ptestnzc:
7524 case Intrinsic::x86_avx_ptestz_256:
7525 case Intrinsic::x86_avx_ptestc_256:
7526 case Intrinsic::x86_avx_ptestnzc_256:
7527 case Intrinsic::x86_avx_vtestz_ps:
7528 case Intrinsic::x86_avx_vtestc_ps:
7529 case Intrinsic::x86_avx_vtestnzc_ps:
7530 case Intrinsic::x86_avx_vtestz_pd:
7531 case Intrinsic::x86_avx_vtestc_pd:
7532 case Intrinsic::x86_avx_vtestnzc_pd:
7533 case Intrinsic::x86_avx_vtestz_ps_256:
7534 case Intrinsic::x86_avx_vtestc_ps_256:
7535 case Intrinsic::x86_avx_vtestnzc_ps_256:
7536 case Intrinsic::x86_avx_vtestz_pd_256:
7537 case Intrinsic::x86_avx_vtestc_pd_256:
7538 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7539 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007540 unsigned X86CC = 0;
7541 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007542 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007543 case Intrinsic::x86_avx_vtestz_ps:
7544 case Intrinsic::x86_avx_vtestz_pd:
7545 case Intrinsic::x86_avx_vtestz_ps_256:
7546 case Intrinsic::x86_avx_vtestz_pd_256:
7547 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007548 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007549 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007550 // ZF = 1
7551 X86CC = X86::COND_E;
7552 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007553 case Intrinsic::x86_avx_vtestc_ps:
7554 case Intrinsic::x86_avx_vtestc_pd:
7555 case Intrinsic::x86_avx_vtestc_ps_256:
7556 case Intrinsic::x86_avx_vtestc_pd_256:
7557 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007558 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007559 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007560 // CF = 1
7561 X86CC = X86::COND_B;
7562 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007563 case Intrinsic::x86_avx_vtestnzc_ps:
7564 case Intrinsic::x86_avx_vtestnzc_pd:
7565 case Intrinsic::x86_avx_vtestnzc_ps_256:
7566 case Intrinsic::x86_avx_vtestnzc_pd_256:
7567 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007568 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007569 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007570 // ZF and CF = 0
7571 X86CC = X86::COND_A;
7572 break;
7573 }
Eric Christopherfd179292009-08-27 18:07:15 +00007574
Eric Christopher71c67532009-07-29 00:28:05 +00007575 SDValue LHS = Op.getOperand(1);
7576 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007577 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7578 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007579 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7580 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7581 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007582 }
Evan Cheng5759f972008-05-04 09:15:50 +00007583
7584 // Fix vector shift instructions where the last operand is a non-immediate
7585 // i32 value.
7586 case Intrinsic::x86_sse2_pslli_w:
7587 case Intrinsic::x86_sse2_pslli_d:
7588 case Intrinsic::x86_sse2_pslli_q:
7589 case Intrinsic::x86_sse2_psrli_w:
7590 case Intrinsic::x86_sse2_psrli_d:
7591 case Intrinsic::x86_sse2_psrli_q:
7592 case Intrinsic::x86_sse2_psrai_w:
7593 case Intrinsic::x86_sse2_psrai_d:
7594 case Intrinsic::x86_mmx_pslli_w:
7595 case Intrinsic::x86_mmx_pslli_d:
7596 case Intrinsic::x86_mmx_pslli_q:
7597 case Intrinsic::x86_mmx_psrli_w:
7598 case Intrinsic::x86_mmx_psrli_d:
7599 case Intrinsic::x86_mmx_psrli_q:
7600 case Intrinsic::x86_mmx_psrai_w:
7601 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007602 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007603 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007604 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007605
7606 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007608 switch (IntNo) {
7609 case Intrinsic::x86_sse2_pslli_w:
7610 NewIntNo = Intrinsic::x86_sse2_psll_w;
7611 break;
7612 case Intrinsic::x86_sse2_pslli_d:
7613 NewIntNo = Intrinsic::x86_sse2_psll_d;
7614 break;
7615 case Intrinsic::x86_sse2_pslli_q:
7616 NewIntNo = Intrinsic::x86_sse2_psll_q;
7617 break;
7618 case Intrinsic::x86_sse2_psrli_w:
7619 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7620 break;
7621 case Intrinsic::x86_sse2_psrli_d:
7622 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7623 break;
7624 case Intrinsic::x86_sse2_psrli_q:
7625 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7626 break;
7627 case Intrinsic::x86_sse2_psrai_w:
7628 NewIntNo = Intrinsic::x86_sse2_psra_w;
7629 break;
7630 case Intrinsic::x86_sse2_psrai_d:
7631 NewIntNo = Intrinsic::x86_sse2_psra_d;
7632 break;
7633 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007635 switch (IntNo) {
7636 case Intrinsic::x86_mmx_pslli_w:
7637 NewIntNo = Intrinsic::x86_mmx_psll_w;
7638 break;
7639 case Intrinsic::x86_mmx_pslli_d:
7640 NewIntNo = Intrinsic::x86_mmx_psll_d;
7641 break;
7642 case Intrinsic::x86_mmx_pslli_q:
7643 NewIntNo = Intrinsic::x86_mmx_psll_q;
7644 break;
7645 case Intrinsic::x86_mmx_psrli_w:
7646 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7647 break;
7648 case Intrinsic::x86_mmx_psrli_d:
7649 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7650 break;
7651 case Intrinsic::x86_mmx_psrli_q:
7652 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7653 break;
7654 case Intrinsic::x86_mmx_psrai_w:
7655 NewIntNo = Intrinsic::x86_mmx_psra_w;
7656 break;
7657 case Intrinsic::x86_mmx_psrai_d:
7658 NewIntNo = Intrinsic::x86_mmx_psra_d;
7659 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007660 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007661 }
7662 break;
7663 }
7664 }
Mon P Wangefa42202009-09-03 19:56:25 +00007665
7666 // The vector shift intrinsics with scalars uses 32b shift amounts but
7667 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7668 // to be zero.
7669 SDValue ShOps[4];
7670 ShOps[0] = ShAmt;
7671 ShOps[1] = DAG.getConstant(0, MVT::i32);
7672 if (ShAmtVT == MVT::v4i32) {
7673 ShOps[2] = DAG.getUNDEF(MVT::i32);
7674 ShOps[3] = DAG.getUNDEF(MVT::i32);
7675 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7676 } else {
7677 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7678 }
7679
Owen Andersone50ed302009-08-10 22:56:29 +00007680 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007681 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007682 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007684 Op.getOperand(1), ShAmt);
7685 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007686 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007687}
Evan Cheng72261582005-12-20 06:22:03 +00007688
Dan Gohmand858e902010-04-17 15:26:15 +00007689SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7690 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007691 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7692 MFI->setReturnAddressIsTaken(true);
7693
Bill Wendling64e87322009-01-16 19:25:27 +00007694 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007695 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007696
7697 if (Depth > 0) {
7698 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7699 SDValue Offset =
7700 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007702 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007703 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007704 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007705 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007706 }
7707
7708 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007709 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007710 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007711 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007712}
7713
Dan Gohmand858e902010-04-17 15:26:15 +00007714SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007715 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7716 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007717
Owen Andersone50ed302009-08-10 22:56:29 +00007718 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007719 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007720 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7721 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007722 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007723 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007724 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7725 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007726 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007727}
7728
Dan Gohman475871a2008-07-27 21:46:04 +00007729SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007730 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007731 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007732}
7733
Dan Gohmand858e902010-04-17 15:26:15 +00007734SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007735 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007736 SDValue Chain = Op.getOperand(0);
7737 SDValue Offset = Op.getOperand(1);
7738 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007739 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007740
Dan Gohmand8816272010-08-11 18:14:00 +00007741 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7742 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7743 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007744 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007745
Dan Gohmand8816272010-08-11 18:14:00 +00007746 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7747 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007748 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007749 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007750 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007751 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007752
Dale Johannesene4d209d2009-02-03 20:21:25 +00007753 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007754 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007755 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007756}
7757
Dan Gohman475871a2008-07-27 21:46:04 +00007758SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007759 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007760 SDValue Root = Op.getOperand(0);
7761 SDValue Trmp = Op.getOperand(1); // trampoline
7762 SDValue FPtr = Op.getOperand(2); // nested function
7763 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007764 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007765
Dan Gohman69de1932008-02-06 22:27:42 +00007766 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007767
7768 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007769 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007770
7771 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007772 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7773 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007774
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007775 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7776 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007777
7778 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7779
7780 // Load the pointer to the nested function into R11.
7781 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007782 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007784 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007785
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7787 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007788 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7789 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007790
7791 // Load the 'nest' parameter value into R10.
7792 // R10 is specified in X86CallingConv.td
7793 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7795 DAG.getConstant(10, MVT::i64));
7796 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007797 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007798
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7800 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007801 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7802 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007803
7804 // Jump to the nested function.
7805 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7807 DAG.getConstant(20, MVT::i64));
7808 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007809 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007810
7811 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7813 DAG.getConstant(22, MVT::i64));
7814 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007815 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007816
Dan Gohman475871a2008-07-27 21:46:04 +00007817 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007819 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007820 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007821 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007822 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007823 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007824 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007825
7826 switch (CC) {
7827 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007828 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007829 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007830 case CallingConv::X86_StdCall: {
7831 // Pass 'nest' parameter in ECX.
7832 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007833 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007834
7835 // Check that ECX wasn't needed by an 'inreg' parameter.
7836 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007837 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007838
Chris Lattner58d74912008-03-12 17:45:29 +00007839 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007840 unsigned InRegCount = 0;
7841 unsigned Idx = 1;
7842
7843 for (FunctionType::param_iterator I = FTy->param_begin(),
7844 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007845 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007846 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007847 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007848
7849 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007850 report_fatal_error("Nest register in use - reduce number of inreg"
7851 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007852 }
7853 }
7854 break;
7855 }
7856 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007857 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007858 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007859 // Pass 'nest' parameter in EAX.
7860 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007861 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007862 break;
7863 }
7864
Dan Gohman475871a2008-07-27 21:46:04 +00007865 SDValue OutChains[4];
7866 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007867
Owen Anderson825b72b2009-08-11 20:47:22 +00007868 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7869 DAG.getConstant(10, MVT::i32));
7870 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007871
Chris Lattnera62fe662010-02-05 19:20:30 +00007872 // This is storing the opcode for MOV32ri.
7873 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007874 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007875 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007876 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007877 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007878
Owen Anderson825b72b2009-08-11 20:47:22 +00007879 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7880 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007881 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7882 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007883
Chris Lattnera62fe662010-02-05 19:20:30 +00007884 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007885 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7886 DAG.getConstant(5, MVT::i32));
7887 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007888 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007889
Owen Anderson825b72b2009-08-11 20:47:22 +00007890 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7891 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007892 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7893 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007894
Dan Gohman475871a2008-07-27 21:46:04 +00007895 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007896 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007897 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007898 }
7899}
7900
Dan Gohmand858e902010-04-17 15:26:15 +00007901SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7902 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007903 /*
7904 The rounding mode is in bits 11:10 of FPSR, and has the following
7905 settings:
7906 00 Round to nearest
7907 01 Round to -inf
7908 10 Round to +inf
7909 11 Round to 0
7910
7911 FLT_ROUNDS, on the other hand, expects the following:
7912 -1 Undefined
7913 0 Round to 0
7914 1 Round to nearest
7915 2 Round to +inf
7916 3 Round to -inf
7917
7918 To perform the conversion, we do:
7919 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7920 */
7921
7922 MachineFunction &MF = DAG.getMachineFunction();
7923 const TargetMachine &TM = MF.getTarget();
7924 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7925 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007926 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007927 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007928
7929 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007930 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007931 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007932
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007934 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007935
7936 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007937 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7938 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007939
7940 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007941 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 DAG.getNode(ISD::SRL, dl, MVT::i16,
7943 DAG.getNode(ISD::AND, dl, MVT::i16,
7944 CWD, DAG.getConstant(0x800, MVT::i16)),
7945 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007946 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007947 DAG.getNode(ISD::SRL, dl, MVT::i16,
7948 DAG.getNode(ISD::AND, dl, MVT::i16,
7949 CWD, DAG.getConstant(0x400, MVT::i16)),
7950 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007951
Dan Gohman475871a2008-07-27 21:46:04 +00007952 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 DAG.getNode(ISD::AND, dl, MVT::i16,
7954 DAG.getNode(ISD::ADD, dl, MVT::i16,
7955 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7956 DAG.getConstant(1, MVT::i16)),
7957 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007958
7959
Duncan Sands83ec4b62008-06-06 12:08:01 +00007960 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007961 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007962}
7963
Dan Gohmand858e902010-04-17 15:26:15 +00007964SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007965 EVT VT = Op.getValueType();
7966 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007967 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007968 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007969
7970 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007971 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007972 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007973 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007974 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007975 }
Evan Cheng18efe262007-12-14 02:13:44 +00007976
Evan Cheng152804e2007-12-14 08:30:15 +00007977 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007978 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007979 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007980
7981 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007982 SDValue Ops[] = {
7983 Op,
7984 DAG.getConstant(NumBits+NumBits-1, OpVT),
7985 DAG.getConstant(X86::COND_E, MVT::i8),
7986 Op.getValue(1)
7987 };
7988 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007989
7990 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007991 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007992
Owen Anderson825b72b2009-08-11 20:47:22 +00007993 if (VT == MVT::i8)
7994 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007995 return Op;
7996}
7997
Dan Gohmand858e902010-04-17 15:26:15 +00007998SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007999 EVT VT = Op.getValueType();
8000 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008001 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008002 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008003
8004 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008005 if (VT == MVT::i8) {
8006 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008007 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008008 }
Evan Cheng152804e2007-12-14 08:30:15 +00008009
8010 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008011 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008012 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008013
8014 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008015 SDValue Ops[] = {
8016 Op,
8017 DAG.getConstant(NumBits, OpVT),
8018 DAG.getConstant(X86::COND_E, MVT::i8),
8019 Op.getValue(1)
8020 };
8021 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008022
Owen Anderson825b72b2009-08-11 20:47:22 +00008023 if (VT == MVT::i8)
8024 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008025 return Op;
8026}
8027
Dan Gohmand858e902010-04-17 15:26:15 +00008028SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008029 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008030 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008031 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008032
Mon P Wangaf9b9522008-12-18 21:42:19 +00008033 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8034 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8035 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8036 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8037 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8038 //
8039 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8040 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8041 // return AloBlo + AloBhi + AhiBlo;
8042
8043 SDValue A = Op.getOperand(0);
8044 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008045
Dale Johannesene4d209d2009-02-03 20:21:25 +00008046 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008047 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8048 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008050 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8051 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008052 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008053 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008054 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008056 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008057 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008058 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008059 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008060 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008061 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008062 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8063 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008064 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008065 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8066 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008067 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8068 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008069 return Res;
8070}
8071
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008072SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8073 EVT VT = Op.getValueType();
8074 DebugLoc dl = Op.getDebugLoc();
8075 SDValue R = Op.getOperand(0);
8076
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008077 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008078
Nate Begeman51409212010-07-28 00:21:48 +00008079 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8080
8081 if (VT == MVT::v4i32) {
8082 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8083 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8084 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8085
8086 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
8087
8088 std::vector<Constant*> CV(4, CI);
8089 Constant *C = ConstantVector::get(CV);
8090 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8091 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8092 PseudoSourceValue::getConstantPool(), 0,
8093 false, false, 16);
8094
8095 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8096 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8097 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8098 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8099 }
8100 if (VT == MVT::v16i8) {
8101 // a = a << 5;
8102 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8103 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8104 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8105
8106 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8107 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8108
8109 std::vector<Constant*> CVM1(16, CM1);
8110 std::vector<Constant*> CVM2(16, CM2);
8111 Constant *C = ConstantVector::get(CVM1);
8112 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8113 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8114 PseudoSourceValue::getConstantPool(), 0,
8115 false, false, 16);
8116
8117 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8118 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8119 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8120 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8121 DAG.getConstant(4, MVT::i32));
8122 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8123 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8124 R, M, Op);
8125 // a += a
8126 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8127
8128 C = ConstantVector::get(CVM2);
8129 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8130 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8131 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
8132
8133 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8134 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8135 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8136 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8137 DAG.getConstant(2, MVT::i32));
8138 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8139 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8140 R, M, Op);
8141 // a += a
8142 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8143
8144 // return pblendv(r, r+r, a);
8145 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8146 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8147 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8148 return R;
8149 }
8150 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008151}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008152
Dan Gohmand858e902010-04-17 15:26:15 +00008153SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008154 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8155 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008156 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8157 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008158 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008159 SDValue LHS = N->getOperand(0);
8160 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008161 unsigned BaseOp = 0;
8162 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008163 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008164
8165 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008166 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008167 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008168 // A subtract of one will be selected as a INC. Note that INC doesn't
8169 // set CF, so we can't do this for UADDO.
8170 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8171 if (C->getAPIntValue() == 1) {
8172 BaseOp = X86ISD::INC;
8173 Cond = X86::COND_O;
8174 break;
8175 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008176 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008177 Cond = X86::COND_O;
8178 break;
8179 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008180 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008181 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008182 break;
8183 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008184 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8185 // set CF, so we can't do this for USUBO.
8186 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8187 if (C->getAPIntValue() == 1) {
8188 BaseOp = X86ISD::DEC;
8189 Cond = X86::COND_O;
8190 break;
8191 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008192 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008193 Cond = X86::COND_O;
8194 break;
8195 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008196 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008197 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008198 break;
8199 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008200 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008201 Cond = X86::COND_O;
8202 break;
8203 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008204 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008205 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008206 break;
8207 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008208
Bill Wendling61edeb52008-12-02 01:06:39 +00008209 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008210 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008211 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008212
Bill Wendling61edeb52008-12-02 01:06:39 +00008213 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008215 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008216
Bill Wendling61edeb52008-12-02 01:06:39 +00008217 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8218 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008219}
8220
Eric Christopher9a9d2752010-07-22 02:48:34 +00008221SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8222 DebugLoc dl = Op.getDebugLoc();
8223
Eric Christopherb6729dc2010-08-04 23:03:04 +00008224 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008225 SDValue Chain = Op.getOperand(0);
8226 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008227 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008228 SDValue Ops[] = {
8229 DAG.getRegister(X86::ESP, MVT::i32), // Base
8230 DAG.getTargetConstant(1, MVT::i8), // Scale
8231 DAG.getRegister(0, MVT::i32), // Index
8232 DAG.getTargetConstant(0, MVT::i32), // Disp
8233 DAG.getRegister(0, MVT::i32), // Segment.
8234 Zero,
8235 Chain
8236 };
8237 SDNode *Res =
8238 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8239 array_lengthof(Ops));
8240 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008241 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008242
8243 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008244 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008245 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008246
8247 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8248 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8249 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8250 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8251
8252 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8253 if (!Op1 && !Op2 && !Op3 && Op4)
8254 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8255
8256 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8257 if (Op1 && !Op2 && !Op3 && !Op4)
8258 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8259
8260 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8261 // (MFENCE)>;
8262 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008263}
8264
Dan Gohmand858e902010-04-17 15:26:15 +00008265SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008266 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008267 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008268 unsigned Reg = 0;
8269 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008270 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008271 default:
8272 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008273 case MVT::i8: Reg = X86::AL; size = 1; break;
8274 case MVT::i16: Reg = X86::AX; size = 2; break;
8275 case MVT::i32: Reg = X86::EAX; size = 4; break;
8276 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008277 assert(Subtarget->is64Bit() && "Node not type legal!");
8278 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008279 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008280 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008281 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008282 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008283 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008284 Op.getOperand(1),
8285 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008286 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008287 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008288 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008289 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008290 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008291 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008292 return cpOut;
8293}
8294
Duncan Sands1607f052008-12-01 11:39:25 +00008295SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008296 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008297 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008298 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008299 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008300 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008301 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008302 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8303 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008304 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008305 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8306 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008307 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008308 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008309 rdx.getValue(1)
8310 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008311 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008312}
8313
Dale Johannesen7d07b482010-05-21 00:52:33 +00008314SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8315 SelectionDAG &DAG) const {
8316 EVT SrcVT = Op.getOperand(0).getValueType();
8317 EVT DstVT = Op.getValueType();
8318 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8319 Subtarget->hasMMX() && !DisableMMX) &&
8320 "Unexpected custom BIT_CONVERT");
8321 assert((DstVT == MVT::i64 ||
8322 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8323 "Unexpected custom BIT_CONVERT");
8324 // i64 <=> MMX conversions are Legal.
8325 if (SrcVT==MVT::i64 && DstVT.isVector())
8326 return Op;
8327 if (DstVT==MVT::i64 && SrcVT.isVector())
8328 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008329 // MMX <=> MMX conversions are Legal.
8330 if (SrcVT.isVector() && DstVT.isVector())
8331 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008332 // All other conversions need to be expanded.
8333 return SDValue();
8334}
Dan Gohmand858e902010-04-17 15:26:15 +00008335SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008336 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008337 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008338 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008339 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008340 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008341 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008342 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008343 Node->getOperand(0),
8344 Node->getOperand(1), negOp,
8345 cast<AtomicSDNode>(Node)->getSrcValue(),
8346 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008347}
8348
Evan Cheng0db9fe62006-04-25 20:13:52 +00008349/// LowerOperation - Provide custom lowering hooks for some operations.
8350///
Dan Gohmand858e902010-04-17 15:26:15 +00008351SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008352 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008353 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008354 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008355 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8356 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008357 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008358 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008359 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8360 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8361 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8362 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8363 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8364 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008365 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008366 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008367 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008368 case ISD::SHL_PARTS:
8369 case ISD::SRA_PARTS:
8370 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8371 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008372 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008373 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008374 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008375 case ISD::FABS: return LowerFABS(Op, DAG);
8376 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008377 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008378 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008379 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008380 case ISD::SELECT: return LowerSELECT(Op, DAG);
8381 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008382 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008383 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008384 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008385 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008386 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008387 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8388 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008389 case ISD::FRAME_TO_ARGS_OFFSET:
8390 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008391 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008392 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008393 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008394 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008395 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8396 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008397 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008398 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008399 case ISD::SADDO:
8400 case ISD::UADDO:
8401 case ISD::SSUBO:
8402 case ISD::USUBO:
8403 case ISD::SMULO:
8404 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008405 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008406 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008407 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008408}
8409
Duncan Sands1607f052008-12-01 11:39:25 +00008410void X86TargetLowering::
8411ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008412 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008413 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008414 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008415 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008416
8417 SDValue Chain = Node->getOperand(0);
8418 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008419 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008420 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008421 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008422 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008423 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008424 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008425 SDValue Result =
8426 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8427 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008428 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008429 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008430 Results.push_back(Result.getValue(2));
8431}
8432
Duncan Sands126d9072008-07-04 11:47:58 +00008433/// ReplaceNodeResults - Replace a node with an illegal result type
8434/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008435void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8436 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008437 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008438 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008439 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008440 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008441 assert(false && "Do not know how to custom type legalize this operation!");
8442 return;
8443 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008444 std::pair<SDValue,SDValue> Vals =
8445 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008446 SDValue FIST = Vals.first, StackSlot = Vals.second;
8447 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008448 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008449 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008450 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8451 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008452 }
8453 return;
8454 }
8455 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008456 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008457 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008458 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008459 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008460 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008461 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008462 eax.getValue(2));
8463 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8464 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008465 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008466 Results.push_back(edx.getValue(1));
8467 return;
8468 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008469 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008470 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008471 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008472 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008473 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8474 DAG.getConstant(0, MVT::i32));
8475 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8476 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008477 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8478 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008479 cpInL.getValue(1));
8480 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008481 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8482 DAG.getConstant(0, MVT::i32));
8483 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8484 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008485 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008486 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008487 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008488 swapInL.getValue(1));
8489 SDValue Ops[] = { swapInH.getValue(0),
8490 N->getOperand(1),
8491 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008492 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008493 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008494 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008495 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008496 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008497 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008498 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008499 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008500 Results.push_back(cpOutH.getValue(1));
8501 return;
8502 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008503 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008504 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8505 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008506 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008507 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8508 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008509 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008510 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8511 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008512 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008513 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8514 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008515 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008516 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8517 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008518 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008519 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8520 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008521 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008522 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8523 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008524 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008525}
8526
Evan Cheng72261582005-12-20 06:22:03 +00008527const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8528 switch (Opcode) {
8529 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008530 case X86ISD::BSF: return "X86ISD::BSF";
8531 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008532 case X86ISD::SHLD: return "X86ISD::SHLD";
8533 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008534 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008535 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008536 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008537 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008538 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008539 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008540 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8541 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8542 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008543 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008544 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008545 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008546 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008547 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008548 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008549 case X86ISD::COMI: return "X86ISD::COMI";
8550 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008551 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008552 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008553 case X86ISD::CMOV: return "X86ISD::CMOV";
8554 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008555 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008556 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8557 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008558 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008559 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008560 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008561 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008562 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008563 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8564 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008565 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008566 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008567 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008568 case X86ISD::FMAX: return "X86ISD::FMAX";
8569 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008570 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8571 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008572 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008573 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008574 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008575 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008576 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008577 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008578 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8579 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008580 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8581 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8582 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8583 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8584 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8585 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008586 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8587 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008588 case X86ISD::VSHL: return "X86ISD::VSHL";
8589 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008590 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8591 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8592 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8593 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8594 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8595 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8596 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8597 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8598 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8599 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008600 case X86ISD::ADD: return "X86ISD::ADD";
8601 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008602 case X86ISD::SMUL: return "X86ISD::SMUL";
8603 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008604 case X86ISD::INC: return "X86ISD::INC";
8605 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008606 case X86ISD::OR: return "X86ISD::OR";
8607 case X86ISD::XOR: return "X86ISD::XOR";
8608 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008609 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008610 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008611 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008612 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8613 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8614 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8615 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8616 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8617 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8618 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8619 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8620 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008621 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008622 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008623 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008624 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8625 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008626 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8627 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8628 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8629 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8630 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8631 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8632 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8633 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8634 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8635 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8636 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8637 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8638 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8639 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8640 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8641 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8642 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8643 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8644 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008645 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008646 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008647 }
8648}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008649
Chris Lattnerc9addb72007-03-30 23:15:24 +00008650// isLegalAddressingMode - Return true if the addressing mode represented
8651// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008652bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008653 const Type *Ty) const {
8654 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008655 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008656 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008657
Chris Lattnerc9addb72007-03-30 23:15:24 +00008658 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008659 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008660 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008661
Chris Lattnerc9addb72007-03-30 23:15:24 +00008662 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008663 unsigned GVFlags =
8664 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008665
Chris Lattnerdfed4132009-07-10 07:38:24 +00008666 // If a reference to this global requires an extra load, we can't fold it.
8667 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008668 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008669
Chris Lattnerdfed4132009-07-10 07:38:24 +00008670 // If BaseGV requires a register for the PIC base, we cannot also have a
8671 // BaseReg specified.
8672 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008673 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008674
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008675 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008676 if ((M != CodeModel::Small || R != Reloc::Static) &&
8677 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008678 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008679 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008680
Chris Lattnerc9addb72007-03-30 23:15:24 +00008681 switch (AM.Scale) {
8682 case 0:
8683 case 1:
8684 case 2:
8685 case 4:
8686 case 8:
8687 // These scales always work.
8688 break;
8689 case 3:
8690 case 5:
8691 case 9:
8692 // These scales are formed with basereg+scalereg. Only accept if there is
8693 // no basereg yet.
8694 if (AM.HasBaseReg)
8695 return false;
8696 break;
8697 default: // Other stuff never works.
8698 return false;
8699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008700
Chris Lattnerc9addb72007-03-30 23:15:24 +00008701 return true;
8702}
8703
8704
Evan Cheng2bd122c2007-10-26 01:56:11 +00008705bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008706 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008707 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008708 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8709 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008710 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008711 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008712 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008713}
8714
Owen Andersone50ed302009-08-10 22:56:29 +00008715bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008716 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008717 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008718 unsigned NumBits1 = VT1.getSizeInBits();
8719 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008720 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008721 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008722 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008723}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008724
Dan Gohman97121ba2009-04-08 00:15:30 +00008725bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008726 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008727 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008728}
8729
Owen Andersone50ed302009-08-10 22:56:29 +00008730bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008731 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008732 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008733}
8734
Owen Andersone50ed302009-08-10 22:56:29 +00008735bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008736 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008737 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008738}
8739
Evan Cheng60c07e12006-07-05 22:17:51 +00008740/// isShuffleMaskLegal - Targets can use this to indicate that they only
8741/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8742/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8743/// are assumed to be legal.
8744bool
Eric Christopherfd179292009-08-27 18:07:15 +00008745X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008746 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008747 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008748 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008749 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008750
Nate Begemana09008b2009-10-19 02:17:23 +00008751 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008752 return (VT.getVectorNumElements() == 2 ||
8753 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8754 isMOVLMask(M, VT) ||
8755 isSHUFPMask(M, VT) ||
8756 isPSHUFDMask(M, VT) ||
8757 isPSHUFHWMask(M, VT) ||
8758 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008759 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008760 isUNPCKLMask(M, VT) ||
8761 isUNPCKHMask(M, VT) ||
8762 isUNPCKL_v_undef_Mask(M, VT) ||
8763 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008764}
8765
Dan Gohman7d8143f2008-04-09 20:09:42 +00008766bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008767X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008768 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008769 unsigned NumElts = VT.getVectorNumElements();
8770 // FIXME: This collection of masks seems suspect.
8771 if (NumElts == 2)
8772 return true;
8773 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8774 return (isMOVLMask(Mask, VT) ||
8775 isCommutedMOVLMask(Mask, VT, true) ||
8776 isSHUFPMask(Mask, VT) ||
8777 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008778 }
8779 return false;
8780}
8781
8782//===----------------------------------------------------------------------===//
8783// X86 Scheduler Hooks
8784//===----------------------------------------------------------------------===//
8785
Mon P Wang63307c32008-05-05 19:05:59 +00008786// private utility function
8787MachineBasicBlock *
8788X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8789 MachineBasicBlock *MBB,
8790 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008791 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008792 unsigned LoadOpc,
8793 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008794 unsigned notOpc,
8795 unsigned EAXreg,
8796 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008797 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008798 // For the atomic bitwise operator, we generate
8799 // thisMBB:
8800 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008801 // ld t1 = [bitinstr.addr]
8802 // op t2 = t1, [bitinstr.val]
8803 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008804 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8805 // bz newMBB
8806 // fallthrough -->nextMBB
8807 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8808 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008809 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008810 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008811
Mon P Wang63307c32008-05-05 19:05:59 +00008812 /// First build the CFG
8813 MachineFunction *F = MBB->getParent();
8814 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008815 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8816 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8817 F->insert(MBBIter, newMBB);
8818 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008819
Dan Gohman14152b42010-07-06 20:24:04 +00008820 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8821 nextMBB->splice(nextMBB->begin(), thisMBB,
8822 llvm::next(MachineBasicBlock::iterator(bInstr)),
8823 thisMBB->end());
8824 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008825
Mon P Wang63307c32008-05-05 19:05:59 +00008826 // Update thisMBB to fall through to newMBB
8827 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008828
Mon P Wang63307c32008-05-05 19:05:59 +00008829 // newMBB jumps to itself and fall through to nextMBB
8830 newMBB->addSuccessor(nextMBB);
8831 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008832
Mon P Wang63307c32008-05-05 19:05:59 +00008833 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008834 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008835 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008836 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008837 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008838 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008839 int numArgs = bInstr->getNumOperands() - 1;
8840 for (int i=0; i < numArgs; ++i)
8841 argOpers[i] = &bInstr->getOperand(i+1);
8842
8843 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008844 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008845 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008846
Dale Johannesen140be2d2008-08-19 18:47:28 +00008847 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008848 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008849 for (int i=0; i <= lastAddrIndx; ++i)
8850 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008851
Dale Johannesen140be2d2008-08-19 18:47:28 +00008852 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008853 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008854 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008855 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008856 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008857 tt = t1;
8858
Dale Johannesen140be2d2008-08-19 18:47:28 +00008859 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008860 assert((argOpers[valArgIndx]->isReg() ||
8861 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008862 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008863 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008864 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008865 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008866 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008867 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008868 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008869
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008870 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008871 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008872
Dale Johannesene4d209d2009-02-03 20:21:25 +00008873 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008874 for (int i=0; i <= lastAddrIndx; ++i)
8875 (*MIB).addOperand(*argOpers[i]);
8876 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008877 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008878 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8879 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008880
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008881 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008882 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008883
Mon P Wang63307c32008-05-05 19:05:59 +00008884 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008885 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008886
Dan Gohman14152b42010-07-06 20:24:04 +00008887 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008888 return nextMBB;
8889}
8890
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008891// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008892MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008893X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8894 MachineBasicBlock *MBB,
8895 unsigned regOpcL,
8896 unsigned regOpcH,
8897 unsigned immOpcL,
8898 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008899 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008900 // For the atomic bitwise operator, we generate
8901 // thisMBB (instructions are in pairs, except cmpxchg8b)
8902 // ld t1,t2 = [bitinstr.addr]
8903 // newMBB:
8904 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8905 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008906 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008907 // mov ECX, EBX <- t5, t6
8908 // mov EAX, EDX <- t1, t2
8909 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8910 // mov t3, t4 <- EAX, EDX
8911 // bz newMBB
8912 // result in out1, out2
8913 // fallthrough -->nextMBB
8914
8915 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8916 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008917 const unsigned NotOpc = X86::NOT32r;
8918 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8919 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8920 MachineFunction::iterator MBBIter = MBB;
8921 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008922
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008923 /// First build the CFG
8924 MachineFunction *F = MBB->getParent();
8925 MachineBasicBlock *thisMBB = MBB;
8926 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8927 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8928 F->insert(MBBIter, newMBB);
8929 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008930
Dan Gohman14152b42010-07-06 20:24:04 +00008931 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8932 nextMBB->splice(nextMBB->begin(), thisMBB,
8933 llvm::next(MachineBasicBlock::iterator(bInstr)),
8934 thisMBB->end());
8935 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008936
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008937 // Update thisMBB to fall through to newMBB
8938 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008939
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008940 // newMBB jumps to itself and fall through to nextMBB
8941 newMBB->addSuccessor(nextMBB);
8942 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008943
Dale Johannesene4d209d2009-02-03 20:21:25 +00008944 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008945 // Insert instructions into newMBB based on incoming instruction
8946 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008947 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008948 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008949 MachineOperand& dest1Oper = bInstr->getOperand(0);
8950 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008951 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8952 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008953 argOpers[i] = &bInstr->getOperand(i+2);
8954
Dan Gohman71ea4e52010-05-14 21:01:44 +00008955 // We use some of the operands multiple times, so conservatively just
8956 // clear any kill flags that might be present.
8957 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8958 argOpers[i]->setIsKill(false);
8959 }
8960
Evan Chengad5b52f2010-01-08 19:14:57 +00008961 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008962 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008963
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008964 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008965 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008966 for (int i=0; i <= lastAddrIndx; ++i)
8967 (*MIB).addOperand(*argOpers[i]);
8968 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008969 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008970 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008971 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008972 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008973 MachineOperand newOp3 = *(argOpers[3]);
8974 if (newOp3.isImm())
8975 newOp3.setImm(newOp3.getImm()+4);
8976 else
8977 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008978 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008979 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008980
8981 // t3/4 are defined later, at the bottom of the loop
8982 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8983 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008984 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008985 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008986 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008987 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8988
Evan Cheng306b4ca2010-01-08 23:41:50 +00008989 // The subsequent operations should be using the destination registers of
8990 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008991 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008992 t1 = F->getRegInfo().createVirtualRegister(RC);
8993 t2 = F->getRegInfo().createVirtualRegister(RC);
8994 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8995 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008996 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008997 t1 = dest1Oper.getReg();
8998 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008999 }
9000
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009001 int valArgIndx = lastAddrIndx + 1;
9002 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009003 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009004 "invalid operand");
9005 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9006 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009007 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009008 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009009 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009010 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009011 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009012 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009013 (*MIB).addOperand(*argOpers[valArgIndx]);
9014 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009015 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009016 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009017 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009018 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009019 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009020 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009021 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009022 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009023 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009024 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009025
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009026 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009027 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009028 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009029 MIB.addReg(t2);
9030
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009031 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009032 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009033 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009034 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009035
Dale Johannesene4d209d2009-02-03 20:21:25 +00009036 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009037 for (int i=0; i <= lastAddrIndx; ++i)
9038 (*MIB).addOperand(*argOpers[i]);
9039
9040 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009041 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9042 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009043
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009044 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009045 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009046 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009047 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009048
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009049 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009050 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009051
Dan Gohman14152b42010-07-06 20:24:04 +00009052 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009053 return nextMBB;
9054}
9055
9056// private utility function
9057MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009058X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9059 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009060 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009061 // For the atomic min/max operator, we generate
9062 // thisMBB:
9063 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009064 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009065 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009066 // cmp t1, t2
9067 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009068 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009069 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9070 // bz newMBB
9071 // fallthrough -->nextMBB
9072 //
9073 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9074 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009075 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009076 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009077
Mon P Wang63307c32008-05-05 19:05:59 +00009078 /// First build the CFG
9079 MachineFunction *F = MBB->getParent();
9080 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009081 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9082 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9083 F->insert(MBBIter, newMBB);
9084 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009085
Dan Gohman14152b42010-07-06 20:24:04 +00009086 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9087 nextMBB->splice(nextMBB->begin(), thisMBB,
9088 llvm::next(MachineBasicBlock::iterator(mInstr)),
9089 thisMBB->end());
9090 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009091
Mon P Wang63307c32008-05-05 19:05:59 +00009092 // Update thisMBB to fall through to newMBB
9093 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009094
Mon P Wang63307c32008-05-05 19:05:59 +00009095 // newMBB jumps to newMBB and fall through to nextMBB
9096 newMBB->addSuccessor(nextMBB);
9097 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009098
Dale Johannesene4d209d2009-02-03 20:21:25 +00009099 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009100 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009101 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009102 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009103 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009104 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009105 int numArgs = mInstr->getNumOperands() - 1;
9106 for (int i=0; i < numArgs; ++i)
9107 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009108
Mon P Wang63307c32008-05-05 19:05:59 +00009109 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009110 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009111 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009112
Mon P Wangab3e7472008-05-05 22:56:23 +00009113 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009114 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009115 for (int i=0; i <= lastAddrIndx; ++i)
9116 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009117
Mon P Wang63307c32008-05-05 19:05:59 +00009118 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009119 assert((argOpers[valArgIndx]->isReg() ||
9120 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009121 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009122
9123 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009124 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009125 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009126 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009127 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009128 (*MIB).addOperand(*argOpers[valArgIndx]);
9129
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009130 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009131 MIB.addReg(t1);
9132
Dale Johannesene4d209d2009-02-03 20:21:25 +00009133 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009134 MIB.addReg(t1);
9135 MIB.addReg(t2);
9136
9137 // Generate movc
9138 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009139 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009140 MIB.addReg(t2);
9141 MIB.addReg(t1);
9142
9143 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009144 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009145 for (int i=0; i <= lastAddrIndx; ++i)
9146 (*MIB).addOperand(*argOpers[i]);
9147 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009148 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009149 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9150 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009151
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009152 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009153 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009154
Mon P Wang63307c32008-05-05 19:05:59 +00009155 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009156 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009157
Dan Gohman14152b42010-07-06 20:24:04 +00009158 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009159 return nextMBB;
9160}
9161
Eric Christopherf83a5de2009-08-27 18:08:16 +00009162// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009163// or XMM0_V32I8 in AVX all of this code can be replaced with that
9164// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009165MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009166X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009167 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009168
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009169 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9170 "Target must have SSE4.2 or AVX features enabled");
9171
Eric Christopherb120ab42009-08-18 22:50:32 +00009172 DebugLoc dl = MI->getDebugLoc();
9173 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9174
9175 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009176
9177 if (!Subtarget->hasAVX()) {
9178 if (memArg)
9179 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9180 else
9181 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9182 } else {
9183 if (memArg)
9184 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9185 else
9186 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9187 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009188
9189 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9190
9191 for (unsigned i = 0; i < numArgs; ++i) {
9192 MachineOperand &Op = MI->getOperand(i+1);
9193
9194 if (!(Op.isReg() && Op.isImplicit()))
9195 MIB.addOperand(Op);
9196 }
9197
9198 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9199 .addReg(X86::XMM0);
9200
Dan Gohman14152b42010-07-06 20:24:04 +00009201 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009202
9203 return BB;
9204}
9205
9206MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009207X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9208 MachineInstr *MI,
9209 MachineBasicBlock *MBB) const {
9210 // Emit code to save XMM registers to the stack. The ABI says that the
9211 // number of registers to save is given in %al, so it's theoretically
9212 // possible to do an indirect jump trick to avoid saving all of them,
9213 // however this code takes a simpler approach and just executes all
9214 // of the stores if %al is non-zero. It's less code, and it's probably
9215 // easier on the hardware branch predictor, and stores aren't all that
9216 // expensive anyway.
9217
9218 // Create the new basic blocks. One block contains all the XMM stores,
9219 // and one block is the final destination regardless of whether any
9220 // stores were performed.
9221 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9222 MachineFunction *F = MBB->getParent();
9223 MachineFunction::iterator MBBIter = MBB;
9224 ++MBBIter;
9225 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9226 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9227 F->insert(MBBIter, XMMSaveMBB);
9228 F->insert(MBBIter, EndMBB);
9229
Dan Gohman14152b42010-07-06 20:24:04 +00009230 // Transfer the remainder of MBB and its successor edges to EndMBB.
9231 EndMBB->splice(EndMBB->begin(), MBB,
9232 llvm::next(MachineBasicBlock::iterator(MI)),
9233 MBB->end());
9234 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9235
Dan Gohmand6708ea2009-08-15 01:38:56 +00009236 // The original block will now fall through to the XMM save block.
9237 MBB->addSuccessor(XMMSaveMBB);
9238 // The XMMSaveMBB will fall through to the end block.
9239 XMMSaveMBB->addSuccessor(EndMBB);
9240
9241 // Now add the instructions.
9242 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9243 DebugLoc DL = MI->getDebugLoc();
9244
9245 unsigned CountReg = MI->getOperand(0).getReg();
9246 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9247 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9248
9249 if (!Subtarget->isTargetWin64()) {
9250 // If %al is 0, branch around the XMM save block.
9251 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009252 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009253 MBB->addSuccessor(EndMBB);
9254 }
9255
9256 // In the XMM save block, save all the XMM argument registers.
9257 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9258 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009259 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009260 F->getMachineMemOperand(
9261 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
9262 MachineMemOperand::MOStore, Offset,
9263 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009264 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9265 .addFrameIndex(RegSaveFrameIndex)
9266 .addImm(/*Scale=*/1)
9267 .addReg(/*IndexReg=*/0)
9268 .addImm(/*Disp=*/Offset)
9269 .addReg(/*Segment=*/0)
9270 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009271 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009272 }
9273
Dan Gohman14152b42010-07-06 20:24:04 +00009274 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009275
9276 return EndMBB;
9277}
Mon P Wang63307c32008-05-05 19:05:59 +00009278
Evan Cheng60c07e12006-07-05 22:17:51 +00009279MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009280X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009281 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009282 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9283 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009284
Chris Lattner52600972009-09-02 05:57:00 +00009285 // To "insert" a SELECT_CC instruction, we actually have to insert the
9286 // diamond control-flow pattern. The incoming instruction knows the
9287 // destination vreg to set, the condition code register to branch on, the
9288 // true/false values to select between, and a branch opcode to use.
9289 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9290 MachineFunction::iterator It = BB;
9291 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009292
Chris Lattner52600972009-09-02 05:57:00 +00009293 // thisMBB:
9294 // ...
9295 // TrueVal = ...
9296 // cmpTY ccX, r1, r2
9297 // bCC copy1MBB
9298 // fallthrough --> copy0MBB
9299 MachineBasicBlock *thisMBB = BB;
9300 MachineFunction *F = BB->getParent();
9301 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9302 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009303 F->insert(It, copy0MBB);
9304 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009305
Bill Wendling730c07e2010-06-25 20:48:10 +00009306 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9307 // live into the sink and copy blocks.
9308 const MachineFunction *MF = BB->getParent();
9309 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9310 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009311
Dan Gohman14152b42010-07-06 20:24:04 +00009312 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9313 const MachineOperand &MO = MI->getOperand(I);
9314 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009315 unsigned Reg = MO.getReg();
9316 if (Reg != X86::EFLAGS) continue;
9317 copy0MBB->addLiveIn(Reg);
9318 sinkMBB->addLiveIn(Reg);
9319 }
9320
Dan Gohman14152b42010-07-06 20:24:04 +00009321 // Transfer the remainder of BB and its successor edges to sinkMBB.
9322 sinkMBB->splice(sinkMBB->begin(), BB,
9323 llvm::next(MachineBasicBlock::iterator(MI)),
9324 BB->end());
9325 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9326
9327 // Add the true and fallthrough blocks as its successors.
9328 BB->addSuccessor(copy0MBB);
9329 BB->addSuccessor(sinkMBB);
9330
9331 // Create the conditional branch instruction.
9332 unsigned Opc =
9333 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9334 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9335
Chris Lattner52600972009-09-02 05:57:00 +00009336 // copy0MBB:
9337 // %FalseValue = ...
9338 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009339 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009340
Chris Lattner52600972009-09-02 05:57:00 +00009341 // sinkMBB:
9342 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9343 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009344 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9345 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009346 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9347 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9348
Dan Gohman14152b42010-07-06 20:24:04 +00009349 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009350 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009351}
9352
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009353MachineBasicBlock *
9354X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009355 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009356 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9357 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009358
9359 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9360 // non-trivial part is impdef of ESP.
9361 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9362 // mingw-w64.
9363
Dan Gohman14152b42010-07-06 20:24:04 +00009364 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009365 .addExternalSymbol("_alloca")
9366 .addReg(X86::EAX, RegState::Implicit)
9367 .addReg(X86::ESP, RegState::Implicit)
9368 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009369 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9370 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009371
Dan Gohman14152b42010-07-06 20:24:04 +00009372 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009373 return BB;
9374}
Chris Lattner52600972009-09-02 05:57:00 +00009375
9376MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009377X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9378 MachineBasicBlock *BB) const {
9379 // This is pretty easy. We're taking the value that we received from
9380 // our load from the relocation, sticking it in either RDI (x86-64)
9381 // or EAX and doing an indirect call. The return value will then
9382 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009383 const X86InstrInfo *TII
9384 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009385 DebugLoc DL = MI->getDebugLoc();
9386 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009387 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009388
Eric Christopher54415362010-06-08 22:04:25 +00009389 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9390
Eric Christopher30ef0e52010-06-03 04:07:48 +00009391 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009392 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9393 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009394 .addReg(X86::RIP)
9395 .addImm(0).addReg(0)
9396 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9397 MI->getOperand(3).getTargetFlags())
9398 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009399 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009400 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009401 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009402 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9403 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009404 .addReg(0)
9405 .addImm(0).addReg(0)
9406 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9407 MI->getOperand(3).getTargetFlags())
9408 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009409 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009410 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009411 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009412 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9413 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009414 .addReg(TII->getGlobalBaseReg(F))
9415 .addImm(0).addReg(0)
9416 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9417 MI->getOperand(3).getTargetFlags())
9418 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009419 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009420 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009421 }
9422
Dan Gohman14152b42010-07-06 20:24:04 +00009423 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009424 return BB;
9425}
9426
9427MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009428X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009429 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009430 switch (MI->getOpcode()) {
9431 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009432 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009433 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009434 case X86::TLSCall_32:
9435 case X86::TLSCall_64:
9436 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009437 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009438 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009439 case X86::CMOV_FR32:
9440 case X86::CMOV_FR64:
9441 case X86::CMOV_V4F32:
9442 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009443 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009444 case X86::CMOV_GR16:
9445 case X86::CMOV_GR32:
9446 case X86::CMOV_RFP32:
9447 case X86::CMOV_RFP64:
9448 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009449 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009450
Dale Johannesen849f2142007-07-03 00:53:03 +00009451 case X86::FP32_TO_INT16_IN_MEM:
9452 case X86::FP32_TO_INT32_IN_MEM:
9453 case X86::FP32_TO_INT64_IN_MEM:
9454 case X86::FP64_TO_INT16_IN_MEM:
9455 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009456 case X86::FP64_TO_INT64_IN_MEM:
9457 case X86::FP80_TO_INT16_IN_MEM:
9458 case X86::FP80_TO_INT32_IN_MEM:
9459 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009460 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9461 DebugLoc DL = MI->getDebugLoc();
9462
Evan Cheng60c07e12006-07-05 22:17:51 +00009463 // Change the floating point control register to use "round towards zero"
9464 // mode when truncating to an integer value.
9465 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009466 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009467 addFrameReference(BuildMI(*BB, MI, DL,
9468 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009469
9470 // Load the old value of the high byte of the control word...
9471 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009472 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009473 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009474 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009475
9476 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009477 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009478 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009479
9480 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009481 addFrameReference(BuildMI(*BB, MI, DL,
9482 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009483
9484 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009485 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009486 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009487
9488 // Get the X86 opcode to use.
9489 unsigned Opc;
9490 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009491 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009492 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9493 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9494 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9495 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9496 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9497 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009498 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9499 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9500 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009501 }
9502
9503 X86AddressMode AM;
9504 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009505 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009506 AM.BaseType = X86AddressMode::RegBase;
9507 AM.Base.Reg = Op.getReg();
9508 } else {
9509 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009510 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009511 }
9512 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009513 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009514 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009515 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009516 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009517 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009518 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009519 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009520 AM.GV = Op.getGlobal();
9521 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009522 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009523 }
Dan Gohman14152b42010-07-06 20:24:04 +00009524 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009525 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009526
9527 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009528 addFrameReference(BuildMI(*BB, MI, DL,
9529 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009530
Dan Gohman14152b42010-07-06 20:24:04 +00009531 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009532 return BB;
9533 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009534 // String/text processing lowering.
9535 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009536 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009537 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9538 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009539 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009540 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9541 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009542 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009543 return EmitPCMP(MI, BB, 5, false /* in mem */);
9544 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009545 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009546 return EmitPCMP(MI, BB, 5, true /* in mem */);
9547
9548 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009549 case X86::ATOMAND32:
9550 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009551 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009552 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009553 X86::NOT32r, X86::EAX,
9554 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009555 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009556 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9557 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009558 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009559 X86::NOT32r, X86::EAX,
9560 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009561 case X86::ATOMXOR32:
9562 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009563 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009564 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009565 X86::NOT32r, X86::EAX,
9566 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009567 case X86::ATOMNAND32:
9568 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009569 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009570 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009571 X86::NOT32r, X86::EAX,
9572 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009573 case X86::ATOMMIN32:
9574 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9575 case X86::ATOMMAX32:
9576 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9577 case X86::ATOMUMIN32:
9578 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9579 case X86::ATOMUMAX32:
9580 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009581
9582 case X86::ATOMAND16:
9583 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9584 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009585 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009586 X86::NOT16r, X86::AX,
9587 X86::GR16RegisterClass);
9588 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009589 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009590 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009591 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009592 X86::NOT16r, X86::AX,
9593 X86::GR16RegisterClass);
9594 case X86::ATOMXOR16:
9595 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9596 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009597 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009598 X86::NOT16r, X86::AX,
9599 X86::GR16RegisterClass);
9600 case X86::ATOMNAND16:
9601 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9602 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009603 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009604 X86::NOT16r, X86::AX,
9605 X86::GR16RegisterClass, true);
9606 case X86::ATOMMIN16:
9607 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9608 case X86::ATOMMAX16:
9609 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9610 case X86::ATOMUMIN16:
9611 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9612 case X86::ATOMUMAX16:
9613 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9614
9615 case X86::ATOMAND8:
9616 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9617 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009618 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009619 X86::NOT8r, X86::AL,
9620 X86::GR8RegisterClass);
9621 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009622 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009623 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009624 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009625 X86::NOT8r, X86::AL,
9626 X86::GR8RegisterClass);
9627 case X86::ATOMXOR8:
9628 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9629 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009630 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009631 X86::NOT8r, X86::AL,
9632 X86::GR8RegisterClass);
9633 case X86::ATOMNAND8:
9634 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9635 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009636 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009637 X86::NOT8r, X86::AL,
9638 X86::GR8RegisterClass, true);
9639 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009640 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009641 case X86::ATOMAND64:
9642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009643 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009644 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009645 X86::NOT64r, X86::RAX,
9646 X86::GR64RegisterClass);
9647 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9649 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009650 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009651 X86::NOT64r, X86::RAX,
9652 X86::GR64RegisterClass);
9653 case X86::ATOMXOR64:
9654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009655 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009656 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009657 X86::NOT64r, X86::RAX,
9658 X86::GR64RegisterClass);
9659 case X86::ATOMNAND64:
9660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9661 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009662 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009663 X86::NOT64r, X86::RAX,
9664 X86::GR64RegisterClass, true);
9665 case X86::ATOMMIN64:
9666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9667 case X86::ATOMMAX64:
9668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9669 case X86::ATOMUMIN64:
9670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9671 case X86::ATOMUMAX64:
9672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009673
9674 // This group does 64-bit operations on a 32-bit host.
9675 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009676 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009677 X86::AND32rr, X86::AND32rr,
9678 X86::AND32ri, X86::AND32ri,
9679 false);
9680 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009681 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009682 X86::OR32rr, X86::OR32rr,
9683 X86::OR32ri, X86::OR32ri,
9684 false);
9685 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009686 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009687 X86::XOR32rr, X86::XOR32rr,
9688 X86::XOR32ri, X86::XOR32ri,
9689 false);
9690 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009691 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009692 X86::AND32rr, X86::AND32rr,
9693 X86::AND32ri, X86::AND32ri,
9694 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009695 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009696 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009697 X86::ADD32rr, X86::ADC32rr,
9698 X86::ADD32ri, X86::ADC32ri,
9699 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009700 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009701 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009702 X86::SUB32rr, X86::SBB32rr,
9703 X86::SUB32ri, X86::SBB32ri,
9704 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009705 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009706 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009707 X86::MOV32rr, X86::MOV32rr,
9708 X86::MOV32ri, X86::MOV32ri,
9709 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009710 case X86::VASTART_SAVE_XMM_REGS:
9711 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009712 }
9713}
9714
9715//===----------------------------------------------------------------------===//
9716// X86 Optimization Hooks
9717//===----------------------------------------------------------------------===//
9718
Dan Gohman475871a2008-07-27 21:46:04 +00009719void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009720 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009721 APInt &KnownZero,
9722 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009723 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009724 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009725 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009726 assert((Opc >= ISD::BUILTIN_OP_END ||
9727 Opc == ISD::INTRINSIC_WO_CHAIN ||
9728 Opc == ISD::INTRINSIC_W_CHAIN ||
9729 Opc == ISD::INTRINSIC_VOID) &&
9730 "Should use MaskedValueIsZero if you don't know whether Op"
9731 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009732
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009733 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009734 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009735 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009736 case X86ISD::ADD:
9737 case X86ISD::SUB:
9738 case X86ISD::SMUL:
9739 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009740 case X86ISD::INC:
9741 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009742 case X86ISD::OR:
9743 case X86ISD::XOR:
9744 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009745 // These nodes' second result is a boolean.
9746 if (Op.getResNo() == 0)
9747 break;
9748 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009749 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009750 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9751 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009752 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009753 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009754}
Chris Lattner259e97c2006-01-31 19:43:35 +00009755
Evan Cheng206ee9d2006-07-07 08:33:52 +00009756/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009757/// node is a GlobalAddress + offset.
9758bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009759 const GlobalValue* &GA,
9760 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009761 if (N->getOpcode() == X86ISD::Wrapper) {
9762 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009763 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009764 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009765 return true;
9766 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009767 }
Evan Chengad4196b2008-05-12 19:56:52 +00009768 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009769}
9770
Evan Cheng206ee9d2006-07-07 08:33:52 +00009771/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9772/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9773/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009774/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009775static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009776 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009777 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009778 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009779
Eli Friedman7a5e5552009-06-07 06:52:44 +00009780 if (VT.getSizeInBits() != 128)
9781 return SDValue();
9782
Nate Begemanfdea31a2010-03-24 20:49:50 +00009783 SmallVector<SDValue, 16> Elts;
9784 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009785 Elts.push_back(getShuffleScalarElt(N, i, DAG));
9786
Nate Begemanfdea31a2010-03-24 20:49:50 +00009787 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009788}
Evan Chengd880b972008-05-09 21:53:03 +00009789
Bruno Cardoso Lopes01f08472010-09-03 01:28:51 +00009790/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
9791/// generation and convert it from being a bunch of shuffles and extracts
9792/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009793static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9794 const TargetLowering &TLI) {
9795 SDValue InputVector = N->getOperand(0);
9796
9797 // Only operate on vectors of 4 elements, where the alternative shuffling
9798 // gets to be more expensive.
9799 if (InputVector.getValueType() != MVT::v4i32)
9800 return SDValue();
9801
9802 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9803 // single use which is a sign-extend or zero-extend, and all elements are
9804 // used.
9805 SmallVector<SDNode *, 4> Uses;
9806 unsigned ExtractedElements = 0;
9807 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9808 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9809 if (UI.getUse().getResNo() != InputVector.getResNo())
9810 return SDValue();
9811
9812 SDNode *Extract = *UI;
9813 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9814 return SDValue();
9815
9816 if (Extract->getValueType(0) != MVT::i32)
9817 return SDValue();
9818 if (!Extract->hasOneUse())
9819 return SDValue();
9820 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9821 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9822 return SDValue();
9823 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9824 return SDValue();
9825
9826 // Record which element was extracted.
9827 ExtractedElements |=
9828 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9829
9830 Uses.push_back(Extract);
9831 }
9832
9833 // If not all the elements were used, this may not be worthwhile.
9834 if (ExtractedElements != 15)
9835 return SDValue();
9836
9837 // Ok, we've now decided to do the transformation.
9838 DebugLoc dl = InputVector.getDebugLoc();
9839
9840 // Store the value to a temporary stack slot.
9841 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009842 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9843 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009844
9845 // Replace each use (extract) with a load of the appropriate element.
9846 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9847 UE = Uses.end(); UI != UE; ++UI) {
9848 SDNode *Extract = *UI;
9849
9850 // Compute the element's address.
9851 SDValue Idx = Extract->getOperand(1);
9852 unsigned EltSize =
9853 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9854 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9855 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9856
Eric Christopher90eb4022010-07-22 00:26:08 +00009857 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9858 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009859
9860 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009861 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9862 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009863
9864 // Replace the exact with the load.
9865 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9866 }
9867
9868 // The replacement was made in place; don't return anything.
9869 return SDValue();
9870}
9871
Chris Lattner83e6c992006-10-04 06:57:07 +00009872/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009873static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009874 const X86Subtarget *Subtarget) {
9875 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009876 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009877 // Get the LHS/RHS of the select.
9878 SDValue LHS = N->getOperand(1);
9879 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009880
Dan Gohman670e5392009-09-21 18:03:22 +00009881 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009882 // instructions match the semantics of the common C idiom x<y?x:y but not
9883 // x<=y?x:y, because of how they handle negative zero (which can be
9884 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009885 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009886 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009887 Cond.getOpcode() == ISD::SETCC) {
9888 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009889
Chris Lattner47b4ce82009-03-11 05:48:52 +00009890 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009891 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009892 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9893 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009894 switch (CC) {
9895 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009896 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009897 // Converting this to a min would handle NaNs incorrectly, and swapping
9898 // the operands would cause it to handle comparisons between positive
9899 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009900 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009901 if (!UnsafeFPMath &&
9902 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9903 break;
9904 std::swap(LHS, RHS);
9905 }
Dan Gohman670e5392009-09-21 18:03:22 +00009906 Opcode = X86ISD::FMIN;
9907 break;
9908 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009909 // Converting this to a min would handle comparisons between positive
9910 // and negative zero incorrectly.
9911 if (!UnsafeFPMath &&
9912 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9913 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009914 Opcode = X86ISD::FMIN;
9915 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009916 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009917 // Converting this to a min would handle both negative zeros and NaNs
9918 // incorrectly, but we can swap the operands to fix both.
9919 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009920 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009921 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009922 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009923 Opcode = X86ISD::FMIN;
9924 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009925
Dan Gohman670e5392009-09-21 18:03:22 +00009926 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009927 // Converting this to a max would handle comparisons between positive
9928 // and negative zero incorrectly.
9929 if (!UnsafeFPMath &&
9930 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9931 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009932 Opcode = X86ISD::FMAX;
9933 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009934 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009935 // Converting this to a max would handle NaNs incorrectly, and swapping
9936 // the operands would cause it to handle comparisons between positive
9937 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009938 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009939 if (!UnsafeFPMath &&
9940 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9941 break;
9942 std::swap(LHS, RHS);
9943 }
Dan Gohman670e5392009-09-21 18:03:22 +00009944 Opcode = X86ISD::FMAX;
9945 break;
9946 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009947 // Converting this to a max would handle both negative zeros and NaNs
9948 // incorrectly, but we can swap the operands to fix both.
9949 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009950 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009951 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009952 case ISD::SETGE:
9953 Opcode = X86ISD::FMAX;
9954 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009955 }
Dan Gohman670e5392009-09-21 18:03:22 +00009956 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009957 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9958 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009959 switch (CC) {
9960 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009961 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009962 // Converting this to a min would handle comparisons between positive
9963 // and negative zero incorrectly, and swapping the operands would
9964 // cause it to handle NaNs incorrectly.
9965 if (!UnsafeFPMath &&
9966 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009967 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009968 break;
9969 std::swap(LHS, RHS);
9970 }
Dan Gohman670e5392009-09-21 18:03:22 +00009971 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009972 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009973 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009974 // Converting this to a min would handle NaNs incorrectly.
9975 if (!UnsafeFPMath &&
9976 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9977 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009978 Opcode = X86ISD::FMIN;
9979 break;
9980 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009981 // Converting this to a min would handle both negative zeros and NaNs
9982 // incorrectly, but we can swap the operands to fix both.
9983 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009984 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009985 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009986 case ISD::SETGE:
9987 Opcode = X86ISD::FMIN;
9988 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009989
Dan Gohman670e5392009-09-21 18:03:22 +00009990 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009991 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009992 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009993 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009994 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009995 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009996 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009997 // Converting this to a max would handle comparisons between positive
9998 // and negative zero incorrectly, and swapping the operands would
9999 // cause it to handle NaNs incorrectly.
10000 if (!UnsafeFPMath &&
10001 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010002 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010003 break;
10004 std::swap(LHS, RHS);
10005 }
Dan Gohman670e5392009-09-21 18:03:22 +000010006 Opcode = X86ISD::FMAX;
10007 break;
10008 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010009 // Converting this to a max would handle both negative zeros and NaNs
10010 // incorrectly, but we can swap the operands to fix both.
10011 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010012 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010013 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010014 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010015 Opcode = X86ISD::FMAX;
10016 break;
10017 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010018 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010019
Chris Lattner47b4ce82009-03-11 05:48:52 +000010020 if (Opcode)
10021 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010022 }
Eric Christopherfd179292009-08-27 18:07:15 +000010023
Chris Lattnerd1980a52009-03-12 06:52:53 +000010024 // If this is a select between two integer constants, try to do some
10025 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010026 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10027 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010028 // Don't do this for crazy integer types.
10029 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10030 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010031 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010032 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010033
Chris Lattnercee56e72009-03-13 05:53:31 +000010034 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010035 // Efficiently invertible.
10036 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10037 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10038 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10039 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010040 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010041 }
Eric Christopherfd179292009-08-27 18:07:15 +000010042
Chris Lattnerd1980a52009-03-12 06:52:53 +000010043 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010044 if (FalseC->getAPIntValue() == 0 &&
10045 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010046 if (NeedsCondInvert) // Invert the condition if needed.
10047 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10048 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010049
Chris Lattnerd1980a52009-03-12 06:52:53 +000010050 // Zero extend the condition if needed.
10051 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010052
Chris Lattnercee56e72009-03-13 05:53:31 +000010053 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010054 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010055 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010056 }
Eric Christopherfd179292009-08-27 18:07:15 +000010057
Chris Lattner97a29a52009-03-13 05:22:11 +000010058 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010059 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010060 if (NeedsCondInvert) // Invert the condition if needed.
10061 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10062 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010063
Chris Lattner97a29a52009-03-13 05:22:11 +000010064 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010065 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10066 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010067 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010068 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010069 }
Eric Christopherfd179292009-08-27 18:07:15 +000010070
Chris Lattnercee56e72009-03-13 05:53:31 +000010071 // Optimize cases that will turn into an LEA instruction. This requires
10072 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010074 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010076
Chris Lattnercee56e72009-03-13 05:53:31 +000010077 bool isFastMultiplier = false;
10078 if (Diff < 10) {
10079 switch ((unsigned char)Diff) {
10080 default: break;
10081 case 1: // result = add base, cond
10082 case 2: // result = lea base( , cond*2)
10083 case 3: // result = lea base(cond, cond*2)
10084 case 4: // result = lea base( , cond*4)
10085 case 5: // result = lea base(cond, cond*4)
10086 case 8: // result = lea base( , cond*8)
10087 case 9: // result = lea base(cond, cond*8)
10088 isFastMultiplier = true;
10089 break;
10090 }
10091 }
Eric Christopherfd179292009-08-27 18:07:15 +000010092
Chris Lattnercee56e72009-03-13 05:53:31 +000010093 if (isFastMultiplier) {
10094 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10095 if (NeedsCondInvert) // Invert the condition if needed.
10096 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10097 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010098
Chris Lattnercee56e72009-03-13 05:53:31 +000010099 // Zero extend the condition if needed.
10100 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10101 Cond);
10102 // Scale the condition by the difference.
10103 if (Diff != 1)
10104 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10105 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010106
Chris Lattnercee56e72009-03-13 05:53:31 +000010107 // Add the base if non-zero.
10108 if (FalseC->getAPIntValue() != 0)
10109 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10110 SDValue(FalseC, 0));
10111 return Cond;
10112 }
Eric Christopherfd179292009-08-27 18:07:15 +000010113 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010114 }
10115 }
Eric Christopherfd179292009-08-27 18:07:15 +000010116
Dan Gohman475871a2008-07-27 21:46:04 +000010117 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010118}
10119
Chris Lattnerd1980a52009-03-12 06:52:53 +000010120/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10121static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10122 TargetLowering::DAGCombinerInfo &DCI) {
10123 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010124
Chris Lattnerd1980a52009-03-12 06:52:53 +000010125 // If the flag operand isn't dead, don't touch this CMOV.
10126 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10127 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010128
Chris Lattnerd1980a52009-03-12 06:52:53 +000010129 // If this is a select between two integer constants, try to do some
10130 // optimizations. Note that the operands are ordered the opposite of SELECT
10131 // operands.
10132 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10133 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10134 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10135 // larger than FalseC (the false value).
10136 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010137
Chris Lattnerd1980a52009-03-12 06:52:53 +000010138 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10139 CC = X86::GetOppositeBranchCondition(CC);
10140 std::swap(TrueC, FalseC);
10141 }
Eric Christopherfd179292009-08-27 18:07:15 +000010142
Chris Lattnerd1980a52009-03-12 06:52:53 +000010143 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010144 // This is efficient for any integer data type (including i8/i16) and
10145 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010146 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10147 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010148 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10149 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010150
Chris Lattnerd1980a52009-03-12 06:52:53 +000010151 // Zero extend the condition if needed.
10152 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010153
Chris Lattnerd1980a52009-03-12 06:52:53 +000010154 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10155 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010156 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010157 if (N->getNumValues() == 2) // Dead flag value?
10158 return DCI.CombineTo(N, Cond, SDValue());
10159 return Cond;
10160 }
Eric Christopherfd179292009-08-27 18:07:15 +000010161
Chris Lattnercee56e72009-03-13 05:53:31 +000010162 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10163 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010164 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10165 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010166 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10167 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010168
Chris Lattner97a29a52009-03-13 05:22:11 +000010169 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010170 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10171 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010172 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10173 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010174
Chris Lattner97a29a52009-03-13 05:22:11 +000010175 if (N->getNumValues() == 2) // Dead flag value?
10176 return DCI.CombineTo(N, Cond, SDValue());
10177 return Cond;
10178 }
Eric Christopherfd179292009-08-27 18:07:15 +000010179
Chris Lattnercee56e72009-03-13 05:53:31 +000010180 // Optimize cases that will turn into an LEA instruction. This requires
10181 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010182 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010183 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010184 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010185
Chris Lattnercee56e72009-03-13 05:53:31 +000010186 bool isFastMultiplier = false;
10187 if (Diff < 10) {
10188 switch ((unsigned char)Diff) {
10189 default: break;
10190 case 1: // result = add base, cond
10191 case 2: // result = lea base( , cond*2)
10192 case 3: // result = lea base(cond, cond*2)
10193 case 4: // result = lea base( , cond*4)
10194 case 5: // result = lea base(cond, cond*4)
10195 case 8: // result = lea base( , cond*8)
10196 case 9: // result = lea base(cond, cond*8)
10197 isFastMultiplier = true;
10198 break;
10199 }
10200 }
Eric Christopherfd179292009-08-27 18:07:15 +000010201
Chris Lattnercee56e72009-03-13 05:53:31 +000010202 if (isFastMultiplier) {
10203 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10204 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010205 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10206 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010207 // Zero extend the condition if needed.
10208 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10209 Cond);
10210 // Scale the condition by the difference.
10211 if (Diff != 1)
10212 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10213 DAG.getConstant(Diff, Cond.getValueType()));
10214
10215 // Add the base if non-zero.
10216 if (FalseC->getAPIntValue() != 0)
10217 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10218 SDValue(FalseC, 0));
10219 if (N->getNumValues() == 2) // Dead flag value?
10220 return DCI.CombineTo(N, Cond, SDValue());
10221 return Cond;
10222 }
Eric Christopherfd179292009-08-27 18:07:15 +000010223 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010224 }
10225 }
10226 return SDValue();
10227}
10228
10229
Evan Cheng0b0cd912009-03-28 05:57:29 +000010230/// PerformMulCombine - Optimize a single multiply with constant into two
10231/// in order to implement it with two cheaper instructions, e.g.
10232/// LEA + SHL, LEA + LEA.
10233static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10234 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010235 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10236 return SDValue();
10237
Owen Andersone50ed302009-08-10 22:56:29 +000010238 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010239 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010240 return SDValue();
10241
10242 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10243 if (!C)
10244 return SDValue();
10245 uint64_t MulAmt = C->getZExtValue();
10246 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10247 return SDValue();
10248
10249 uint64_t MulAmt1 = 0;
10250 uint64_t MulAmt2 = 0;
10251 if ((MulAmt % 9) == 0) {
10252 MulAmt1 = 9;
10253 MulAmt2 = MulAmt / 9;
10254 } else if ((MulAmt % 5) == 0) {
10255 MulAmt1 = 5;
10256 MulAmt2 = MulAmt / 5;
10257 } else if ((MulAmt % 3) == 0) {
10258 MulAmt1 = 3;
10259 MulAmt2 = MulAmt / 3;
10260 }
10261 if (MulAmt2 &&
10262 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10263 DebugLoc DL = N->getDebugLoc();
10264
10265 if (isPowerOf2_64(MulAmt2) &&
10266 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10267 // If second multiplifer is pow2, issue it first. We want the multiply by
10268 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10269 // is an add.
10270 std::swap(MulAmt1, MulAmt2);
10271
10272 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010273 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010274 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010275 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010276 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010277 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010278 DAG.getConstant(MulAmt1, VT));
10279
Eric Christopherfd179292009-08-27 18:07:15 +000010280 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010281 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010282 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010283 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010284 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010285 DAG.getConstant(MulAmt2, VT));
10286
10287 // Do not add new nodes to DAG combiner worklist.
10288 DCI.CombineTo(N, NewMul, false);
10289 }
10290 return SDValue();
10291}
10292
Evan Chengad9c0a32009-12-15 00:53:42 +000010293static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10294 SDValue N0 = N->getOperand(0);
10295 SDValue N1 = N->getOperand(1);
10296 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10297 EVT VT = N0.getValueType();
10298
10299 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10300 // since the result of setcc_c is all zero's or all ones.
10301 if (N1C && N0.getOpcode() == ISD::AND &&
10302 N0.getOperand(1).getOpcode() == ISD::Constant) {
10303 SDValue N00 = N0.getOperand(0);
10304 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10305 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10306 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10307 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10308 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10309 APInt ShAmt = N1C->getAPIntValue();
10310 Mask = Mask.shl(ShAmt);
10311 if (Mask != 0)
10312 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10313 N00, DAG.getConstant(Mask, VT));
10314 }
10315 }
10316
10317 return SDValue();
10318}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010319
Nate Begeman740ab032009-01-26 00:52:55 +000010320/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10321/// when possible.
10322static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10323 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010324 EVT VT = N->getValueType(0);
10325 if (!VT.isVector() && VT.isInteger() &&
10326 N->getOpcode() == ISD::SHL)
10327 return PerformSHLCombine(N, DAG);
10328
Nate Begeman740ab032009-01-26 00:52:55 +000010329 // On X86 with SSE2 support, we can transform this to a vector shift if
10330 // all elements are shifted by the same amount. We can't do this in legalize
10331 // because the a constant vector is typically transformed to a constant pool
10332 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010333 if (!Subtarget->hasSSE2())
10334 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010335
Owen Anderson825b72b2009-08-11 20:47:22 +000010336 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010337 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010338
Mon P Wang3becd092009-01-28 08:12:05 +000010339 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010340 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010341 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010342 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010343 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10344 unsigned NumElts = VT.getVectorNumElements();
10345 unsigned i = 0;
10346 for (; i != NumElts; ++i) {
10347 SDValue Arg = ShAmtOp.getOperand(i);
10348 if (Arg.getOpcode() == ISD::UNDEF) continue;
10349 BaseShAmt = Arg;
10350 break;
10351 }
10352 for (; i != NumElts; ++i) {
10353 SDValue Arg = ShAmtOp.getOperand(i);
10354 if (Arg.getOpcode() == ISD::UNDEF) continue;
10355 if (Arg != BaseShAmt) {
10356 return SDValue();
10357 }
10358 }
10359 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010360 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010361 SDValue InVec = ShAmtOp.getOperand(0);
10362 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10363 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10364 unsigned i = 0;
10365 for (; i != NumElts; ++i) {
10366 SDValue Arg = InVec.getOperand(i);
10367 if (Arg.getOpcode() == ISD::UNDEF) continue;
10368 BaseShAmt = Arg;
10369 break;
10370 }
10371 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10372 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010373 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010374 if (C->getZExtValue() == SplatIdx)
10375 BaseShAmt = InVec.getOperand(1);
10376 }
10377 }
10378 if (BaseShAmt.getNode() == 0)
10379 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10380 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010381 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010382 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010383
Mon P Wangefa42202009-09-03 19:56:25 +000010384 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010385 if (EltVT.bitsGT(MVT::i32))
10386 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10387 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010388 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010389
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010390 // The shift amount is identical so we can do a vector shift.
10391 SDValue ValOp = N->getOperand(0);
10392 switch (N->getOpcode()) {
10393 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010394 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010395 break;
10396 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010397 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010398 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010399 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010400 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010401 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010402 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010403 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010404 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010405 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010406 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010407 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010408 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010409 break;
10410 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010411 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010412 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010413 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010414 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010415 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010416 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010417 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010418 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010419 break;
10420 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010421 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010422 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010423 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010424 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010425 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010426 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010427 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010428 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010429 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010430 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010431 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010432 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010433 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010434 }
10435 return SDValue();
10436}
10437
Evan Cheng760d1942010-01-04 21:22:48 +000010438static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010439 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010440 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010441 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010442 return SDValue();
10443
Evan Cheng760d1942010-01-04 21:22:48 +000010444 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010445 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010446 return SDValue();
10447
10448 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10449 SDValue N0 = N->getOperand(0);
10450 SDValue N1 = N->getOperand(1);
10451 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10452 std::swap(N0, N1);
10453 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10454 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010455 if (!N0.hasOneUse() || !N1.hasOneUse())
10456 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010457
10458 SDValue ShAmt0 = N0.getOperand(1);
10459 if (ShAmt0.getValueType() != MVT::i8)
10460 return SDValue();
10461 SDValue ShAmt1 = N1.getOperand(1);
10462 if (ShAmt1.getValueType() != MVT::i8)
10463 return SDValue();
10464 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10465 ShAmt0 = ShAmt0.getOperand(0);
10466 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10467 ShAmt1 = ShAmt1.getOperand(0);
10468
10469 DebugLoc DL = N->getDebugLoc();
10470 unsigned Opc = X86ISD::SHLD;
10471 SDValue Op0 = N0.getOperand(0);
10472 SDValue Op1 = N1.getOperand(0);
10473 if (ShAmt0.getOpcode() == ISD::SUB) {
10474 Opc = X86ISD::SHRD;
10475 std::swap(Op0, Op1);
10476 std::swap(ShAmt0, ShAmt1);
10477 }
10478
Evan Cheng8b1190a2010-04-28 01:18:01 +000010479 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010480 if (ShAmt1.getOpcode() == ISD::SUB) {
10481 SDValue Sum = ShAmt1.getOperand(0);
10482 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010483 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10484 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10485 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10486 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010487 return DAG.getNode(Opc, DL, VT,
10488 Op0, Op1,
10489 DAG.getNode(ISD::TRUNCATE, DL,
10490 MVT::i8, ShAmt0));
10491 }
10492 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10493 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10494 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010495 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010496 return DAG.getNode(Opc, DL, VT,
10497 N0.getOperand(0), N1.getOperand(0),
10498 DAG.getNode(ISD::TRUNCATE, DL,
10499 MVT::i8, ShAmt0));
10500 }
10501
10502 return SDValue();
10503}
10504
Chris Lattner149a4e52008-02-22 02:09:43 +000010505/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010506static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010507 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010508 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10509 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010510 // A preferable solution to the general problem is to figure out the right
10511 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010512
10513 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010514 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010515 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010516 if (VT.getSizeInBits() != 64)
10517 return SDValue();
10518
Devang Patel578efa92009-06-05 21:57:13 +000010519 const Function *F = DAG.getMachineFunction().getFunction();
10520 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010521 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010522 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010523 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010524 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010525 isa<LoadSDNode>(St->getValue()) &&
10526 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10527 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010528 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010529 LoadSDNode *Ld = 0;
10530 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010531 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010532 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010533 // Must be a store of a load. We currently handle two cases: the load
10534 // is a direct child, and it's under an intervening TokenFactor. It is
10535 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010536 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010537 Ld = cast<LoadSDNode>(St->getChain());
10538 else if (St->getValue().hasOneUse() &&
10539 ChainVal->getOpcode() == ISD::TokenFactor) {
10540 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010541 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010542 TokenFactorIndex = i;
10543 Ld = cast<LoadSDNode>(St->getValue());
10544 } else
10545 Ops.push_back(ChainVal->getOperand(i));
10546 }
10547 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010548
Evan Cheng536e6672009-03-12 05:59:15 +000010549 if (!Ld || !ISD::isNormalLoad(Ld))
10550 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010551
Evan Cheng536e6672009-03-12 05:59:15 +000010552 // If this is not the MMX case, i.e. we are just turning i64 load/store
10553 // into f64 load/store, avoid the transformation if there are multiple
10554 // uses of the loaded value.
10555 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10556 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010557
Evan Cheng536e6672009-03-12 05:59:15 +000010558 DebugLoc LdDL = Ld->getDebugLoc();
10559 DebugLoc StDL = N->getDebugLoc();
10560 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10561 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10562 // pair instead.
10563 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010564 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010565 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10566 Ld->getBasePtr(), Ld->getSrcValue(),
10567 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010568 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010569 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010570 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010571 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010572 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010573 Ops.size());
10574 }
Evan Cheng536e6672009-03-12 05:59:15 +000010575 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010576 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010577 St->isVolatile(), St->isNonTemporal(),
10578 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010579 }
Evan Cheng536e6672009-03-12 05:59:15 +000010580
10581 // Otherwise, lower to two pairs of 32-bit loads / stores.
10582 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010583 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10584 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010585
Owen Anderson825b72b2009-08-11 20:47:22 +000010586 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010587 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010588 Ld->isVolatile(), Ld->isNonTemporal(),
10589 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010590 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010591 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010592 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010593 MinAlign(Ld->getAlignment(), 4));
10594
10595 SDValue NewChain = LoLd.getValue(1);
10596 if (TokenFactorIndex != -1) {
10597 Ops.push_back(LoLd);
10598 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010599 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010600 Ops.size());
10601 }
10602
10603 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010604 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10605 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010606
10607 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10608 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010609 St->isVolatile(), St->isNonTemporal(),
10610 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010611 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10612 St->getSrcValue(),
10613 St->getSrcValueOffset() + 4,
10614 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010615 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010616 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010617 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010618 }
Dan Gohman475871a2008-07-27 21:46:04 +000010619 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010620}
10621
Chris Lattner6cf73262008-01-25 06:14:17 +000010622/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10623/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010624static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010625 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10626 // F[X]OR(0.0, x) -> x
10627 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010628 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10629 if (C->getValueAPF().isPosZero())
10630 return N->getOperand(1);
10631 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10632 if (C->getValueAPF().isPosZero())
10633 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010634 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010635}
10636
10637/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010638static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010639 // FAND(0.0, x) -> 0.0
10640 // FAND(x, 0.0) -> 0.0
10641 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10642 if (C->getValueAPF().isPosZero())
10643 return N->getOperand(0);
10644 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10645 if (C->getValueAPF().isPosZero())
10646 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010647 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010648}
10649
Dan Gohmane5af2d32009-01-29 01:59:02 +000010650static SDValue PerformBTCombine(SDNode *N,
10651 SelectionDAG &DAG,
10652 TargetLowering::DAGCombinerInfo &DCI) {
10653 // BT ignores high bits in the bit index operand.
10654 SDValue Op1 = N->getOperand(1);
10655 if (Op1.hasOneUse()) {
10656 unsigned BitWidth = Op1.getValueSizeInBits();
10657 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10658 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010659 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10660 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010661 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010662 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10663 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10664 DCI.CommitTargetLoweringOpt(TLO);
10665 }
10666 return SDValue();
10667}
Chris Lattner83e6c992006-10-04 06:57:07 +000010668
Eli Friedman7a5e5552009-06-07 06:52:44 +000010669static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10670 SDValue Op = N->getOperand(0);
10671 if (Op.getOpcode() == ISD::BIT_CONVERT)
10672 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010673 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010674 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010675 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010676 OpVT.getVectorElementType().getSizeInBits()) {
10677 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10678 }
10679 return SDValue();
10680}
10681
Evan Cheng2e489c42009-12-16 00:53:11 +000010682static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10683 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10684 // (and (i32 x86isd::setcc_carry), 1)
10685 // This eliminates the zext. This transformation is necessary because
10686 // ISD::SETCC is always legalized to i8.
10687 DebugLoc dl = N->getDebugLoc();
10688 SDValue N0 = N->getOperand(0);
10689 EVT VT = N->getValueType(0);
10690 if (N0.getOpcode() == ISD::AND &&
10691 N0.hasOneUse() &&
10692 N0.getOperand(0).hasOneUse()) {
10693 SDValue N00 = N0.getOperand(0);
10694 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10695 return SDValue();
10696 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10697 if (!C || C->getZExtValue() != 1)
10698 return SDValue();
10699 return DAG.getNode(ISD::AND, dl, VT,
10700 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10701 N00.getOperand(0), N00.getOperand(1)),
10702 DAG.getConstant(1, VT));
10703 }
10704
10705 return SDValue();
10706}
10707
Dan Gohman475871a2008-07-27 21:46:04 +000010708SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010709 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010710 SelectionDAG &DAG = DCI.DAG;
10711 switch (N->getOpcode()) {
10712 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010713 case ISD::EXTRACT_VECTOR_ELT:
10714 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010715 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010716 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010717 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010718 case ISD::SHL:
10719 case ISD::SRA:
10720 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010721 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010722 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010723 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010724 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10725 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010726 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010727 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010728 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopes5e5342b2010-09-03 01:24:00 +000010729 case X86ISD::SHUFPS: // Handle all target specific shuffles
10730 case X86ISD::SHUFPD:
10731 case X86ISD::PUNPCKHBW:
10732 case X86ISD::PUNPCKHWD:
10733 case X86ISD::PUNPCKHDQ:
10734 case X86ISD::PUNPCKHQDQ:
10735 case X86ISD::UNPCKHPS:
10736 case X86ISD::UNPCKHPD:
10737 case X86ISD::PUNPCKLBW:
10738 case X86ISD::PUNPCKLWD:
10739 case X86ISD::PUNPCKLDQ:
10740 case X86ISD::PUNPCKLQDQ:
10741 case X86ISD::UNPCKLPS:
10742 case X86ISD::UNPCKLPD:
10743 case X86ISD::MOVHLPS:
10744 case X86ISD::MOVLHPS:
10745 case X86ISD::PSHUFD:
10746 case X86ISD::PSHUFHW:
10747 case X86ISD::PSHUFLW:
10748 case X86ISD::MOVSS:
10749 case X86ISD::MOVSD:
10750 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010751 }
10752
Dan Gohman475871a2008-07-27 21:46:04 +000010753 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010754}
10755
Evan Chenge5b51ac2010-04-17 06:13:15 +000010756/// isTypeDesirableForOp - Return true if the target has native support for
10757/// the specified value type and it is 'desirable' to use the type for the
10758/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10759/// instruction encodings are longer and some i16 instructions are slow.
10760bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10761 if (!isTypeLegal(VT))
10762 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010763 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010764 return true;
10765
10766 switch (Opc) {
10767 default:
10768 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010769 case ISD::LOAD:
10770 case ISD::SIGN_EXTEND:
10771 case ISD::ZERO_EXTEND:
10772 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010773 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010774 case ISD::SRL:
10775 case ISD::SUB:
10776 case ISD::ADD:
10777 case ISD::MUL:
10778 case ISD::AND:
10779 case ISD::OR:
10780 case ISD::XOR:
10781 return false;
10782 }
10783}
10784
10785/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010786/// beneficial for dag combiner to promote the specified node. If true, it
10787/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010788bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010789 EVT VT = Op.getValueType();
10790 if (VT != MVT::i16)
10791 return false;
10792
Evan Cheng4c26e932010-04-19 19:29:22 +000010793 bool Promote = false;
10794 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010795 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010796 default: break;
10797 case ISD::LOAD: {
10798 LoadSDNode *LD = cast<LoadSDNode>(Op);
10799 // If the non-extending load has a single use and it's not live out, then it
10800 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010801 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10802 Op.hasOneUse()*/) {
10803 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10804 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10805 // The only case where we'd want to promote LOAD (rather then it being
10806 // promoted as an operand is when it's only use is liveout.
10807 if (UI->getOpcode() != ISD::CopyToReg)
10808 return false;
10809 }
10810 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010811 Promote = true;
10812 break;
10813 }
10814 case ISD::SIGN_EXTEND:
10815 case ISD::ZERO_EXTEND:
10816 case ISD::ANY_EXTEND:
10817 Promote = true;
10818 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010819 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010820 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010821 SDValue N0 = Op.getOperand(0);
10822 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010823 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010824 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010825 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010826 break;
10827 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010828 case ISD::ADD:
10829 case ISD::MUL:
10830 case ISD::AND:
10831 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010832 case ISD::XOR:
10833 Commute = true;
10834 // fallthrough
10835 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010836 SDValue N0 = Op.getOperand(0);
10837 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010838 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010839 return false;
10840 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010841 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010842 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010843 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010844 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010845 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010846 }
10847 }
10848
10849 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010850 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010851}
10852
Evan Cheng60c07e12006-07-05 22:17:51 +000010853//===----------------------------------------------------------------------===//
10854// X86 Inline Assembly Support
10855//===----------------------------------------------------------------------===//
10856
Chris Lattnerb8105652009-07-20 17:51:36 +000010857static bool LowerToBSwap(CallInst *CI) {
10858 // FIXME: this should verify that we are targetting a 486 or better. If not,
10859 // we will turn this bswap into something that will be lowered to logical ops
10860 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10861 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010862
Chris Lattnerb8105652009-07-20 17:51:36 +000010863 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010864 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010865 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010866 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010867 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010868
Chris Lattnerb8105652009-07-20 17:51:36 +000010869 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10870 if (!Ty || Ty->getBitWidth() % 16 != 0)
10871 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010872
Chris Lattnerb8105652009-07-20 17:51:36 +000010873 // Okay, we can do this xform, do so now.
10874 const Type *Tys[] = { Ty };
10875 Module *M = CI->getParent()->getParent()->getParent();
10876 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010877
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010878 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010879 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010880
Chris Lattnerb8105652009-07-20 17:51:36 +000010881 CI->replaceAllUsesWith(Op);
10882 CI->eraseFromParent();
10883 return true;
10884}
10885
10886bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10887 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10888 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10889
10890 std::string AsmStr = IA->getAsmString();
10891
10892 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010893 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010894 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10895
10896 switch (AsmPieces.size()) {
10897 default: return false;
10898 case 1:
10899 AsmStr = AsmPieces[0];
10900 AsmPieces.clear();
10901 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10902
10903 // bswap $0
10904 if (AsmPieces.size() == 2 &&
10905 (AsmPieces[0] == "bswap" ||
10906 AsmPieces[0] == "bswapq" ||
10907 AsmPieces[0] == "bswapl") &&
10908 (AsmPieces[1] == "$0" ||
10909 AsmPieces[1] == "${0:q}")) {
10910 // No need to check constraints, nothing other than the equivalent of
10911 // "=r,0" would be valid here.
10912 return LowerToBSwap(CI);
10913 }
10914 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010915 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010916 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010917 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010918 AsmPieces[1] == "$$8," &&
10919 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010920 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10921 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010922 const std::string &Constraints = IA->getConstraintString();
10923 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010924 std::sort(AsmPieces.begin(), AsmPieces.end());
10925 if (AsmPieces.size() == 4 &&
10926 AsmPieces[0] == "~{cc}" &&
10927 AsmPieces[1] == "~{dirflag}" &&
10928 AsmPieces[2] == "~{flags}" &&
10929 AsmPieces[3] == "~{fpsr}") {
10930 return LowerToBSwap(CI);
10931 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010932 }
10933 break;
10934 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010935 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010936 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010937 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10938 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10939 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010940 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010941 SplitString(AsmPieces[0], Words, " \t");
10942 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10943 Words.clear();
10944 SplitString(AsmPieces[1], Words, " \t");
10945 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10946 Words.clear();
10947 SplitString(AsmPieces[2], Words, " \t,");
10948 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10949 Words[2] == "%edx") {
10950 return LowerToBSwap(CI);
10951 }
10952 }
10953 }
10954 }
10955 break;
10956 }
10957 return false;
10958}
10959
10960
10961
Chris Lattnerf4dff842006-07-11 02:54:03 +000010962/// getConstraintType - Given a constraint letter, return the type of
10963/// constraint it is for this target.
10964X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010965X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10966 if (Constraint.size() == 1) {
10967 switch (Constraint[0]) {
10968 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010969 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010970 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010971 case 'r':
10972 case 'R':
10973 case 'l':
10974 case 'q':
10975 case 'Q':
10976 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010977 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010978 case 'Y':
10979 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010980 case 'e':
10981 case 'Z':
10982 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010983 default:
10984 break;
10985 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010986 }
Chris Lattner4234f572007-03-25 02:14:49 +000010987 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010988}
10989
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010990/// LowerXConstraint - try to replace an X constraint, which matches anything,
10991/// with another that has more specific requirements based on the type of the
10992/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010993const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010994LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010995 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10996 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010997 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010998 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010999 return "Y";
11000 if (Subtarget->hasSSE1())
11001 return "x";
11002 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011003
Chris Lattner5e764232008-04-26 23:02:14 +000011004 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011005}
11006
Chris Lattner48884cd2007-08-25 00:47:38 +000011007/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11008/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011009void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011010 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011011 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011012 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011013 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011014
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011015 switch (Constraint) {
11016 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011017 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011018 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011019 if (C->getZExtValue() <= 31) {
11020 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011021 break;
11022 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011023 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011024 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011025 case 'J':
11026 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011027 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011028 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11029 break;
11030 }
11031 }
11032 return;
11033 case 'K':
11034 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011035 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011036 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11037 break;
11038 }
11039 }
11040 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011041 case 'N':
11042 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011043 if (C->getZExtValue() <= 255) {
11044 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011045 break;
11046 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011047 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011048 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011049 case 'e': {
11050 // 32-bit signed value
11051 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011052 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11053 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011054 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011055 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011056 break;
11057 }
11058 // FIXME gcc accepts some relocatable values here too, but only in certain
11059 // memory models; it's complicated.
11060 }
11061 return;
11062 }
11063 case 'Z': {
11064 // 32-bit unsigned value
11065 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011066 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11067 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011068 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11069 break;
11070 }
11071 }
11072 // FIXME gcc accepts some relocatable values here too, but only in certain
11073 // memory models; it's complicated.
11074 return;
11075 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011076 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011077 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011078 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011079 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011080 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011081 break;
11082 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011083
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011084 // In any sort of PIC mode addresses need to be computed at runtime by
11085 // adding in a register or some sort of table lookup. These can't
11086 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011087 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011088 return;
11089
Chris Lattnerdc43a882007-05-03 16:52:29 +000011090 // If we are in non-pic codegen mode, we allow the address of a global (with
11091 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011092 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011093 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011094
Chris Lattner49921962009-05-08 18:23:14 +000011095 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11096 while (1) {
11097 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11098 Offset += GA->getOffset();
11099 break;
11100 } else if (Op.getOpcode() == ISD::ADD) {
11101 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11102 Offset += C->getZExtValue();
11103 Op = Op.getOperand(0);
11104 continue;
11105 }
11106 } else if (Op.getOpcode() == ISD::SUB) {
11107 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11108 Offset += -C->getZExtValue();
11109 Op = Op.getOperand(0);
11110 continue;
11111 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011112 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011113
Chris Lattner49921962009-05-08 18:23:14 +000011114 // Otherwise, this isn't something we can handle, reject it.
11115 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011116 }
Eric Christopherfd179292009-08-27 18:07:15 +000011117
Dan Gohman46510a72010-04-15 01:51:59 +000011118 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011119 // If we require an extra load to get this address, as in PIC mode, we
11120 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011121 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11122 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011123 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011124
Devang Patel0d881da2010-07-06 22:08:15 +000011125 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11126 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011127 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011128 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011129 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011130
Gabor Greifba36cb52008-08-28 21:40:38 +000011131 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011132 Ops.push_back(Result);
11133 return;
11134 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011135 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011136}
11137
Chris Lattner259e97c2006-01-31 19:43:35 +000011138std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011139getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011140 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011141 if (Constraint.size() == 1) {
11142 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011143 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011144 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011145 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11146 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011147 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011148 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11149 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11150 X86::R10D,X86::R11D,X86::R12D,
11151 X86::R13D,X86::R14D,X86::R15D,
11152 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011153 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011154 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11155 X86::SI, X86::DI, X86::R8W,X86::R9W,
11156 X86::R10W,X86::R11W,X86::R12W,
11157 X86::R13W,X86::R14W,X86::R15W,
11158 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011159 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011160 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11161 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11162 X86::R10B,X86::R11B,X86::R12B,
11163 X86::R13B,X86::R14B,X86::R15B,
11164 X86::BPL, X86::SPL, 0);
11165
Owen Anderson825b72b2009-08-11 20:47:22 +000011166 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011167 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11168 X86::RSI, X86::RDI, X86::R8, X86::R9,
11169 X86::R10, X86::R11, X86::R12,
11170 X86::R13, X86::R14, X86::R15,
11171 X86::RBP, X86::RSP, 0);
11172
11173 break;
11174 }
Eric Christopherfd179292009-08-27 18:07:15 +000011175 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011176 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011177 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011178 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011179 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011180 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011181 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011182 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011183 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011184 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11185 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011186 }
11187 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011188
Chris Lattner1efa40f2006-02-22 00:56:39 +000011189 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011190}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011191
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011192std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011193X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011194 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011195 // First, see if this is a constraint that directly corresponds to an LLVM
11196 // register class.
11197 if (Constraint.size() == 1) {
11198 // GCC Constraint Letters
11199 switch (Constraint[0]) {
11200 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011201 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011202 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011203 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011204 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011205 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011206 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011207 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011208 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011209 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011210 case 'R': // LEGACY_REGS
11211 if (VT == MVT::i8)
11212 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11213 if (VT == MVT::i16)
11214 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11215 if (VT == MVT::i32 || !Subtarget->is64Bit())
11216 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11217 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011218 case 'f': // FP Stack registers.
11219 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11220 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011221 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011222 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011223 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011224 return std::make_pair(0U, X86::RFP64RegisterClass);
11225 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011226 case 'y': // MMX_REGS if MMX allowed.
11227 if (!Subtarget->hasMMX()) break;
11228 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011229 case 'Y': // SSE_REGS if SSE2 allowed
11230 if (!Subtarget->hasSSE2()) break;
11231 // FALL THROUGH.
11232 case 'x': // SSE_REGS if SSE1 allowed
11233 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011234
Owen Anderson825b72b2009-08-11 20:47:22 +000011235 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011236 default: break;
11237 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011238 case MVT::f32:
11239 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011240 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011241 case MVT::f64:
11242 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011243 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011244 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011245 case MVT::v16i8:
11246 case MVT::v8i16:
11247 case MVT::v4i32:
11248 case MVT::v2i64:
11249 case MVT::v4f32:
11250 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011251 return std::make_pair(0U, X86::VR128RegisterClass);
11252 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011253 break;
11254 }
11255 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011256
Chris Lattnerf76d1802006-07-31 23:26:50 +000011257 // Use the default implementation in TargetLowering to convert the register
11258 // constraint into a member of a register class.
11259 std::pair<unsigned, const TargetRegisterClass*> Res;
11260 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011261
11262 // Not found as a standard register?
11263 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011264 // Map st(0) -> st(7) -> ST0
11265 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11266 tolower(Constraint[1]) == 's' &&
11267 tolower(Constraint[2]) == 't' &&
11268 Constraint[3] == '(' &&
11269 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11270 Constraint[5] == ')' &&
11271 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011272
Chris Lattner56d77c72009-09-13 22:41:48 +000011273 Res.first = X86::ST0+Constraint[4]-'0';
11274 Res.second = X86::RFP80RegisterClass;
11275 return Res;
11276 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011277
Chris Lattner56d77c72009-09-13 22:41:48 +000011278 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011279 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011280 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011281 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011282 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011283 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011284
11285 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011286 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011287 Res.first = X86::EFLAGS;
11288 Res.second = X86::CCRRegisterClass;
11289 return Res;
11290 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011291
Dale Johannesen330169f2008-11-13 21:52:36 +000011292 // 'A' means EAX + EDX.
11293 if (Constraint == "A") {
11294 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011295 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011296 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011297 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011298 return Res;
11299 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011300
Chris Lattnerf76d1802006-07-31 23:26:50 +000011301 // Otherwise, check to see if this is a register class of the wrong value
11302 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11303 // turn into {ax},{dx}.
11304 if (Res.second->hasType(VT))
11305 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011306
Chris Lattnerf76d1802006-07-31 23:26:50 +000011307 // All of the single-register GCC register classes map their values onto
11308 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11309 // really want an 8-bit or 32-bit register, map to the appropriate register
11310 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011311 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011312 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011313 unsigned DestReg = 0;
11314 switch (Res.first) {
11315 default: break;
11316 case X86::AX: DestReg = X86::AL; break;
11317 case X86::DX: DestReg = X86::DL; break;
11318 case X86::CX: DestReg = X86::CL; break;
11319 case X86::BX: DestReg = X86::BL; break;
11320 }
11321 if (DestReg) {
11322 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011323 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011324 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011325 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011326 unsigned DestReg = 0;
11327 switch (Res.first) {
11328 default: break;
11329 case X86::AX: DestReg = X86::EAX; break;
11330 case X86::DX: DestReg = X86::EDX; break;
11331 case X86::CX: DestReg = X86::ECX; break;
11332 case X86::BX: DestReg = X86::EBX; break;
11333 case X86::SI: DestReg = X86::ESI; break;
11334 case X86::DI: DestReg = X86::EDI; break;
11335 case X86::BP: DestReg = X86::EBP; break;
11336 case X86::SP: DestReg = X86::ESP; break;
11337 }
11338 if (DestReg) {
11339 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011340 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011341 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011342 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011343 unsigned DestReg = 0;
11344 switch (Res.first) {
11345 default: break;
11346 case X86::AX: DestReg = X86::RAX; break;
11347 case X86::DX: DestReg = X86::RDX; break;
11348 case X86::CX: DestReg = X86::RCX; break;
11349 case X86::BX: DestReg = X86::RBX; break;
11350 case X86::SI: DestReg = X86::RSI; break;
11351 case X86::DI: DestReg = X86::RDI; break;
11352 case X86::BP: DestReg = X86::RBP; break;
11353 case X86::SP: DestReg = X86::RSP; break;
11354 }
11355 if (DestReg) {
11356 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011357 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011358 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011359 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011360 } else if (Res.second == X86::FR32RegisterClass ||
11361 Res.second == X86::FR64RegisterClass ||
11362 Res.second == X86::VR128RegisterClass) {
11363 // Handle references to XMM physical registers that got mapped into the
11364 // wrong class. This can happen with constraints like {xmm0} where the
11365 // target independent register mapper will just pick the first match it can
11366 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011367 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011368 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011369 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011370 Res.second = X86::FR64RegisterClass;
11371 else if (X86::VR128RegisterClass->hasType(VT))
11372 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011373 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011374
Chris Lattnerf76d1802006-07-31 23:26:50 +000011375 return Res;
11376}